blob: 262fd7a8cd9aeacd6078d7fec8edfe09e73b5cac [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
2 * Copyright (c) 2008 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17/* mac80211 and PCI callbacks */
18
19#include <linux/nl80211.h>
20#include "core.h"
21
22#define ATH_PCI_VERSION "0.1"
23
24#define IEEE80211_HTCAP_MAXRXAMPDU_FACTOR 13
25#define IEEE80211_ACTION_CAT_HT 7
26#define IEEE80211_ACTION_HT_TXCHWIDTH 0
27
28static char *dev_info = "ath9k";
29
30MODULE_AUTHOR("Atheros Communications");
31MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
32MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
33MODULE_LICENSE("Dual BSD/GPL");
34
35static struct pci_device_id ath_pci_id_table[] __devinitdata = {
36 { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */
37 { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
38 { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */
39 { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */
40 { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
41 { 0 }
42};
43
44static int ath_get_channel(struct ath_softc *sc,
45 struct ieee80211_channel *chan)
46{
47 int i;
48
49 for (i = 0; i < sc->sc_ah->ah_nchan; i++) {
50 if (sc->sc_ah->ah_channels[i].channel == chan->center_freq)
51 return i;
52 }
53
54 return -1;
55}
56
57static u32 ath_get_extchanmode(struct ath_softc *sc,
58 struct ieee80211_channel *chan)
59{
60 u32 chanmode = 0;
61 u8 ext_chan_offset = sc->sc_ht_info.ext_chan_offset;
62 enum ath9k_ht_macmode tx_chan_width = sc->sc_ht_info.tx_chan_width;
63
64 switch (chan->band) {
65 case IEEE80211_BAND_2GHZ:
66 if ((ext_chan_offset == IEEE80211_HT_IE_CHA_SEC_NONE) &&
67 (tx_chan_width == ATH9K_HT_MACMODE_20))
68 chanmode = CHANNEL_G_HT20;
69 if ((ext_chan_offset == IEEE80211_HT_IE_CHA_SEC_ABOVE) &&
70 (tx_chan_width == ATH9K_HT_MACMODE_2040))
71 chanmode = CHANNEL_G_HT40PLUS;
72 if ((ext_chan_offset == IEEE80211_HT_IE_CHA_SEC_BELOW) &&
73 (tx_chan_width == ATH9K_HT_MACMODE_2040))
74 chanmode = CHANNEL_G_HT40MINUS;
75 break;
76 case IEEE80211_BAND_5GHZ:
77 if ((ext_chan_offset == IEEE80211_HT_IE_CHA_SEC_NONE) &&
78 (tx_chan_width == ATH9K_HT_MACMODE_20))
79 chanmode = CHANNEL_A_HT20;
80 if ((ext_chan_offset == IEEE80211_HT_IE_CHA_SEC_ABOVE) &&
81 (tx_chan_width == ATH9K_HT_MACMODE_2040))
82 chanmode = CHANNEL_A_HT40PLUS;
83 if ((ext_chan_offset == IEEE80211_HT_IE_CHA_SEC_BELOW) &&
84 (tx_chan_width == ATH9K_HT_MACMODE_2040))
85 chanmode = CHANNEL_A_HT40MINUS;
86 break;
87 default:
88 break;
89 }
90
91 return chanmode;
92}
93
94
95static int ath_setkey_tkip(struct ath_softc *sc,
96 struct ieee80211_key_conf *key,
97 struct ath9k_keyval *hk,
98 const u8 *addr)
99{
100 u8 *key_rxmic = NULL;
101 u8 *key_txmic = NULL;
102
103 key_txmic = key->key + NL80211_TKIP_DATA_OFFSET_TX_MIC_KEY;
104 key_rxmic = key->key + NL80211_TKIP_DATA_OFFSET_RX_MIC_KEY;
105
106 if (addr == NULL) {
107 /* Group key installation */
108 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
109 return ath_keyset(sc, key->keyidx, hk, addr);
110 }
111 if (!sc->sc_splitmic) {
112 /*
113 * data key goes at first index,
114 * the hal handles the MIC keys at index+64.
115 */
116 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
117 memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_txmic));
118 return ath_keyset(sc, key->keyidx, hk, addr);
119 }
120 /*
121 * TX key goes at first index, RX key at +32.
122 * The hal handles the MIC keys at index+64.
123 */
124 memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
125 if (!ath_keyset(sc, key->keyidx, hk, NULL)) {
126 /* Txmic entry failed. No need to proceed further */
127 DPRINTF(sc, ATH_DBG_KEYCACHE,
128 "%s Setting TX MIC Key Failed\n", __func__);
129 return 0;
130 }
131
132 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
133 /* XXX delete tx key on failure? */
134 return ath_keyset(sc, key->keyidx+32, hk, addr);
135}
136
137static int ath_key_config(struct ath_softc *sc,
138 const u8 *addr,
139 struct ieee80211_key_conf *key)
140{
141 struct ieee80211_vif *vif;
142 struct ath9k_keyval hk;
143 const u8 *mac = NULL;
144 int ret = 0;
145 enum ieee80211_if_types opmode;
146
147 memset(&hk, 0, sizeof(hk));
148
149 switch (key->alg) {
150 case ALG_WEP:
151 hk.kv_type = ATH9K_CIPHER_WEP;
152 break;
153 case ALG_TKIP:
154 hk.kv_type = ATH9K_CIPHER_TKIP;
155 break;
156 case ALG_CCMP:
157 hk.kv_type = ATH9K_CIPHER_AES_CCM;
158 break;
159 default:
160 return -EINVAL;
161 }
162
163 hk.kv_len = key->keylen;
164 memcpy(hk.kv_val, key->key, key->keylen);
165
166 if (!sc->sc_vaps[0])
167 return -EIO;
168
169 vif = sc->sc_vaps[0]->av_if_data;
170 opmode = vif->type;
171
172 /*
173 * Strategy:
174 * For _M_STA mc tx, we will not setup a key at all since we never
175 * tx mc.
176 * _M_STA mc rx, we will use the keyID.
177 * for _M_IBSS mc tx, we will use the keyID, and no macaddr.
178 * for _M_IBSS mc rx, we will alloc a slot and plumb the mac of the
179 * peer node. BUT we will plumb a cleartext key so that we can do
180 * perSta default key table lookup in software.
181 */
182 if (is_broadcast_ether_addr(addr)) {
183 switch (opmode) {
184 case IEEE80211_IF_TYPE_STA:
185 /* default key: could be group WPA key
186 * or could be static WEP key */
187 mac = NULL;
188 break;
189 case IEEE80211_IF_TYPE_IBSS:
190 break;
191 case IEEE80211_IF_TYPE_AP:
192 break;
193 default:
194 ASSERT(0);
195 break;
196 }
197 } else {
198 mac = addr;
199 }
200
201 if (key->alg == ALG_TKIP)
202 ret = ath_setkey_tkip(sc, key, &hk, mac);
203 else
204 ret = ath_keyset(sc, key->keyidx, &hk, mac);
205
206 if (!ret)
207 return -EIO;
208
209 sc->sc_keytype = hk.kv_type;
210 return 0;
211}
212
213static void ath_key_delete(struct ath_softc *sc, struct ieee80211_key_conf *key)
214{
215#define ATH_MAX_NUM_KEYS 4
216 int freeslot;
217
218 freeslot = (key->keyidx >= ATH_MAX_NUM_KEYS) ? 1 : 0;
219 ath_key_reset(sc, key->keyidx, freeslot);
220#undef ATH_MAX_NUM_KEYS
221}
222
223static void setup_ht_cap(struct ieee80211_ht_info *ht_info)
224{
225/* Until mac80211 includes these fields */
226
227#define IEEE80211_HT_CAP_DSSSCCK40 0x1000
228#define IEEE80211_HT_CAP_MAXRXAMPDU_65536 0x3 /* 2 ^ 16 */
229#define IEEE80211_HT_CAP_MPDUDENSITY_8 0x6 /* 8 usec */
230
231 ht_info->ht_supported = 1;
232 ht_info->cap = (u16)IEEE80211_HT_CAP_SUP_WIDTH
233 |(u16)IEEE80211_HT_CAP_MIMO_PS
234 |(u16)IEEE80211_HT_CAP_SGI_40
235 |(u16)IEEE80211_HT_CAP_DSSSCCK40;
236
237 ht_info->ampdu_factor = IEEE80211_HT_CAP_MAXRXAMPDU_65536;
238 ht_info->ampdu_density = IEEE80211_HT_CAP_MPDUDENSITY_8;
239 /* setup supported mcs set */
240 memset(ht_info->supp_mcs_set, 0, 16);
241 ht_info->supp_mcs_set[0] = 0xff;
242 ht_info->supp_mcs_set[1] = 0xff;
243 ht_info->supp_mcs_set[12] = IEEE80211_HT_CAP_MCS_TX_DEFINED;
244}
245
246static int ath_rate2idx(struct ath_softc *sc, int rate)
247{
248 int i = 0, cur_band, n_rates;
249 struct ieee80211_hw *hw = sc->hw;
250
251 cur_band = hw->conf.channel->band;
252 n_rates = sc->sbands[cur_band].n_bitrates;
253
254 for (i = 0; i < n_rates; i++) {
255 if (sc->sbands[cur_band].bitrates[i].bitrate == rate)
256 break;
257 }
258
259 /*
260 * NB:mac80211 validates rx rate index against the supported legacy rate
261 * index only (should be done against ht rates also), return the highest
262 * legacy rate index for rx rate which does not match any one of the
263 * supported basic and extended rates to make mac80211 happy.
264 * The following hack will be cleaned up once the issue with
265 * the rx rate index validation in mac80211 is fixed.
266 */
267 if (i == n_rates)
268 return n_rates - 1;
269 return i;
270}
271
272static void ath9k_rx_prepare(struct ath_softc *sc,
273 struct sk_buff *skb,
274 struct ath_recv_status *status,
275 struct ieee80211_rx_status *rx_status)
276{
277 struct ieee80211_hw *hw = sc->hw;
278 struct ieee80211_channel *curchan = hw->conf.channel;
279
280 memset(rx_status, 0, sizeof(struct ieee80211_rx_status));
281
282 rx_status->mactime = status->tsf;
283 rx_status->band = curchan->band;
284 rx_status->freq = curchan->center_freq;
285 rx_status->noise = ATH_DEFAULT_NOISE_FLOOR;
286 rx_status->signal = rx_status->noise + status->rssi;
287 rx_status->rate_idx = ath_rate2idx(sc, (status->rateKbps / 100));
288 rx_status->antenna = status->antenna;
289 rx_status->qual = status->rssi * 100 / 64;
290
291 if (status->flags & ATH_RX_MIC_ERROR)
292 rx_status->flag |= RX_FLAG_MMIC_ERROR;
293 if (status->flags & ATH_RX_FCS_ERROR)
294 rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
295
296 rx_status->flag |= RX_FLAG_TSFT;
297}
298
299static u8 parse_mpdudensity(u8 mpdudensity)
300{
301 /*
302 * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
303 * 0 for no restriction
304 * 1 for 1/4 us
305 * 2 for 1/2 us
306 * 3 for 1 us
307 * 4 for 2 us
308 * 5 for 4 us
309 * 6 for 8 us
310 * 7 for 16 us
311 */
312 switch (mpdudensity) {
313 case 0:
314 return 0;
315 case 1:
316 case 2:
317 case 3:
318 /* Our lower layer calculations limit our precision to
319 1 microsecond */
320 return 1;
321 case 4:
322 return 2;
323 case 5:
324 return 4;
325 case 6:
326 return 8;
327 case 7:
328 return 16;
329 default:
330 return 0;
331 }
332}
333
334static int ath9k_start(struct ieee80211_hw *hw)
335{
336 struct ath_softc *sc = hw->priv;
337 struct ieee80211_channel *curchan = hw->conf.channel;
338 int error = 0, pos;
339
340 DPRINTF(sc, ATH_DBG_CONFIG, "%s: Starting driver with "
341 "initial channel: %d MHz\n", __func__, curchan->center_freq);
342
343 /* setup initial channel */
344
345 pos = ath_get_channel(sc, curchan);
346 if (pos == -1) {
347 DPRINTF(sc, ATH_DBG_FATAL, "%s: Invalid channel\n", __func__);
348 return -EINVAL;
349 }
350
351 sc->sc_ah->ah_channels[pos].chanmode =
352 (curchan->band == IEEE80211_BAND_2GHZ) ? CHANNEL_G : CHANNEL_A;
353
354 /* open ath_dev */
355 error = ath_open(sc, &sc->sc_ah->ah_channels[pos]);
356 if (error) {
357 DPRINTF(sc, ATH_DBG_FATAL,
358 "%s: Unable to complete ath_open\n", __func__);
359 return error;
360 }
361
362 ieee80211_wake_queues(hw);
363 return 0;
364}
365
366static int ath9k_tx(struct ieee80211_hw *hw,
367 struct sk_buff *skb)
368{
369 struct ath_softc *sc = hw->priv;
370 int hdrlen, padsize;
371
372 /* Add the padding after the header if this is not already done */
373 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
374 if (hdrlen & 3) {
375 padsize = hdrlen % 4;
376 if (skb_headroom(skb) < padsize)
377 return -1;
378 skb_push(skb, padsize);
379 memmove(skb->data, skb->data + padsize, hdrlen);
380 }
381
382 DPRINTF(sc, ATH_DBG_XMIT, "%s: transmitting packet, skb: %p\n",
383 __func__,
384 skb);
385
386 if (ath_tx_start(sc, skb) != 0) {
387 DPRINTF(sc, ATH_DBG_XMIT, "%s: TX failed\n", __func__);
388 dev_kfree_skb_any(skb);
389 /* FIXME: Check for proper return value from ATH_DEV */
390 return 0;
391 }
392
393 return 0;
394}
395
396static void ath9k_stop(struct ieee80211_hw *hw)
397{
398 struct ath_softc *sc = hw->priv;
399 int error;
400
401 DPRINTF(sc, ATH_DBG_CONFIG, "%s: Driver halt\n", __func__);
402
403 error = ath_suspend(sc);
404 if (error)
405 DPRINTF(sc, ATH_DBG_CONFIG,
406 "%s: Device is no longer present\n", __func__);
407
408 ieee80211_stop_queues(hw);
409}
410
411static int ath9k_add_interface(struct ieee80211_hw *hw,
412 struct ieee80211_if_init_conf *conf)
413{
414 struct ath_softc *sc = hw->priv;
415 int error, ic_opmode = 0;
416
417 /* Support only vap for now */
418
419 if (sc->sc_nvaps)
420 return -ENOBUFS;
421
422 switch (conf->type) {
423 case IEEE80211_IF_TYPE_STA:
424 ic_opmode = ATH9K_M_STA;
425 break;
426 case IEEE80211_IF_TYPE_IBSS:
427 ic_opmode = ATH9K_M_IBSS;
428 break;
429 default:
430 DPRINTF(sc, ATH_DBG_FATAL,
431 "%s: Only STA and IBSS are supported currently\n",
432 __func__);
433 return -EOPNOTSUPP;
434 }
435
436 DPRINTF(sc, ATH_DBG_CONFIG, "%s: Attach a VAP of type: %d\n",
437 __func__,
438 ic_opmode);
439
440 error = ath_vap_attach(sc, 0, conf->vif, ic_opmode);
441 if (error) {
442 DPRINTF(sc, ATH_DBG_FATAL,
443 "%s: Unable to attach vap, error: %d\n",
444 __func__, error);
445 return error;
446 }
447
448 return 0;
449}
450
451static void ath9k_remove_interface(struct ieee80211_hw *hw,
452 struct ieee80211_if_init_conf *conf)
453{
454 struct ath_softc *sc = hw->priv;
455 struct ath_vap *avp;
456 int error;
457
458 DPRINTF(sc, ATH_DBG_CONFIG, "%s: Detach VAP\n", __func__);
459
460 avp = sc->sc_vaps[0];
461 if (avp == NULL) {
462 DPRINTF(sc, ATH_DBG_FATAL, "%s: Invalid interface\n",
463 __func__);
464 return;
465 }
466
467#ifdef CONFIG_SLOW_ANT_DIV
468 ath_slow_ant_div_stop(&sc->sc_antdiv);
469#endif
470
471 /* Update ratectrl */
472 ath_rate_newstate(sc, avp);
473
474 /* Reclaim beacon resources */
475 if (sc->sc_opmode == ATH9K_M_HOSTAP || sc->sc_opmode == ATH9K_M_IBSS) {
476 ath9k_hw_stoptxdma(sc->sc_ah, sc->sc_bhalq);
477 ath_beacon_return(sc, avp);
478 }
479
480 /* Set interrupt mask */
481 sc->sc_imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
482 ath9k_hw_set_interrupts(sc->sc_ah, sc->sc_imask & ~ATH9K_INT_GLOBAL);
483 sc->sc_beacons = 0;
484
485 error = ath_vap_detach(sc, 0);
486 if (error)
487 DPRINTF(sc, ATH_DBG_FATAL,
488 "%s: Unable to detach vap, error: %d\n",
489 __func__, error);
490}
491
492static int ath9k_config(struct ieee80211_hw *hw,
493 struct ieee80211_conf *conf)
494{
495 struct ath_softc *sc = hw->priv;
496 struct ieee80211_channel *curchan = hw->conf.channel;
497 int pos;
498
499 DPRINTF(sc, ATH_DBG_CONFIG, "%s: Set channel: %d MHz\n",
500 __func__,
501 curchan->center_freq);
502
503 pos = ath_get_channel(sc, curchan);
504 if (pos == -1) {
505 DPRINTF(sc, ATH_DBG_FATAL, "%s: Invalid channel\n", __func__);
506 return -EINVAL;
507 }
508
509 sc->sc_ah->ah_channels[pos].chanmode =
Sujith86b89ee2008-08-07 10:54:57 +0530510 (curchan->band == IEEE80211_BAND_2GHZ) ?
511 CHANNEL_G : CHANNEL_A;
512
513 if (sc->sc_curaid && hw->conf.ht_conf.ht_supported)
514 sc->sc_ah->ah_channels[pos].chanmode =
515 ath_get_extchanmode(sc, curchan);
516
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700517 sc->sc_config.txpowlimit = 2 * conf->power_level;
518
519 /* set h/w channel */
520 if (ath_set_channel(sc, &sc->sc_ah->ah_channels[pos]) < 0)
521 DPRINTF(sc, ATH_DBG_FATAL, "%s: Unable to set channel\n",
522 __func__);
523
524 return 0;
525}
526
527static int ath9k_config_interface(struct ieee80211_hw *hw,
528 struct ieee80211_vif *vif,
529 struct ieee80211_if_conf *conf)
530{
531 struct ath_softc *sc = hw->priv;
532 struct ath_vap *avp;
533 u32 rfilt = 0;
534 int error, i;
535 DECLARE_MAC_BUF(mac);
536
537 avp = sc->sc_vaps[0];
538 if (avp == NULL) {
539 DPRINTF(sc, ATH_DBG_FATAL, "%s: Invalid interface\n",
540 __func__);
541 return -EINVAL;
542 }
543
544 if ((conf->changed & IEEE80211_IFCC_BSSID) &&
545 !is_zero_ether_addr(conf->bssid)) {
546 switch (vif->type) {
547 case IEEE80211_IF_TYPE_STA:
548 case IEEE80211_IF_TYPE_IBSS:
549 /* Update ratectrl about the new state */
550 ath_rate_newstate(sc, avp);
551
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700552 /* Set BSSID */
553 memcpy(sc->sc_curbssid, conf->bssid, ETH_ALEN);
554 sc->sc_curaid = 0;
555 ath9k_hw_write_associd(sc->sc_ah, sc->sc_curbssid,
556 sc->sc_curaid);
557
558 /* Set aggregation protection mode parameters */
559 sc->sc_config.ath_aggr_prot = 0;
560
561 /*
562 * Reset our TSF so that its value is lower than the
563 * beacon that we are trying to catch.
564 * Only then hw will update its TSF register with the
565 * new beacon. Reset the TSF before setting the BSSID
566 * to avoid allowing in any frames that would update
567 * our TSF only to have us clear it
568 * immediately thereafter.
569 */
570 ath9k_hw_reset_tsf(sc->sc_ah);
571
572 /* Disable BMISS interrupt when we're not associated */
573 ath9k_hw_set_interrupts(sc->sc_ah,
574 sc->sc_imask &
575 ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS));
576 sc->sc_imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
577
578 DPRINTF(sc, ATH_DBG_CONFIG,
579 "%s: RX filter 0x%x bssid %s aid 0x%x\n",
580 __func__, rfilt,
581 print_mac(mac, sc->sc_curbssid), sc->sc_curaid);
582
583 /* need to reconfigure the beacon */
584 sc->sc_beacons = 0;
585
586 break;
587 default:
588 break;
589 }
590 }
591
592 if ((conf->changed & IEEE80211_IFCC_BEACON) &&
593 (vif->type == IEEE80211_IF_TYPE_IBSS)) {
594 /*
595 * Allocate and setup the beacon frame.
596 *
597 * Stop any previous beacon DMA. This may be
598 * necessary, for example, when an ibss merge
599 * causes reconfiguration; we may be called
600 * with beacon transmission active.
601 */
602 ath9k_hw_stoptxdma(sc->sc_ah, sc->sc_bhalq);
603
604 error = ath_beacon_alloc(sc, 0);
605 if (error != 0)
606 return error;
607
608 ath_beacon_sync(sc, 0);
609 }
610
611 /* Check for WLAN_CAPABILITY_PRIVACY ? */
612 if ((avp->av_opmode != IEEE80211_IF_TYPE_STA)) {
613 for (i = 0; i < IEEE80211_WEP_NKID; i++)
614 if (ath9k_hw_keyisvalid(sc->sc_ah, (u16)i))
615 ath9k_hw_keysetmac(sc->sc_ah,
616 (u16)i,
617 sc->sc_curbssid);
618 }
619
620 /* Only legacy IBSS for now */
621 if (vif->type == IEEE80211_IF_TYPE_IBSS)
622 ath_update_chainmask(sc, 0);
623
624 return 0;
625}
626
627#define SUPPORTED_FILTERS \
628 (FIF_PROMISC_IN_BSS | \
629 FIF_ALLMULTI | \
630 FIF_CONTROL | \
631 FIF_OTHER_BSS | \
632 FIF_BCN_PRBRESP_PROMISC | \
633 FIF_FCSFAIL)
634
Sujith7dcfdcd2008-08-11 14:03:13 +0530635/* FIXME: sc->sc_full_reset ? */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700636static void ath9k_configure_filter(struct ieee80211_hw *hw,
637 unsigned int changed_flags,
638 unsigned int *total_flags,
639 int mc_count,
640 struct dev_mc_list *mclist)
641{
642 struct ath_softc *sc = hw->priv;
Sujith7dcfdcd2008-08-11 14:03:13 +0530643 u32 rfilt;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700644
645 changed_flags &= SUPPORTED_FILTERS;
646 *total_flags &= SUPPORTED_FILTERS;
647
Sujith7dcfdcd2008-08-11 14:03:13 +0530648 sc->rx_filter = *total_flags;
649 rfilt = ath_calcrxfilter(sc);
650 ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
651
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700652 if (changed_flags & FIF_BCN_PRBRESP_PROMISC) {
653 if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
Sujith7dcfdcd2008-08-11 14:03:13 +0530654 ath9k_hw_write_associd(sc->sc_ah, ath_bcast_mac, 0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700655 }
Sujith7dcfdcd2008-08-11 14:03:13 +0530656
657 DPRINTF(sc, ATH_DBG_CONFIG, "%s: Set HW RX filter: 0x%x\n",
658 __func__, sc->rx_filter);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700659}
660
661static void ath9k_sta_notify(struct ieee80211_hw *hw,
662 struct ieee80211_vif *vif,
663 enum sta_notify_cmd cmd,
664 const u8 *addr)
665{
666 struct ath_softc *sc = hw->priv;
667 struct ath_node *an;
668 unsigned long flags;
669 DECLARE_MAC_BUF(mac);
670
671 spin_lock_irqsave(&sc->node_lock, flags);
672 an = ath_node_find(sc, (u8 *) addr);
673 spin_unlock_irqrestore(&sc->node_lock, flags);
674
675 switch (cmd) {
676 case STA_NOTIFY_ADD:
677 spin_lock_irqsave(&sc->node_lock, flags);
678 if (!an) {
679 ath_node_attach(sc, (u8 *)addr, 0);
680 DPRINTF(sc, ATH_DBG_CONFIG, "%s: Attach a node: %s\n",
681 __func__,
682 print_mac(mac, addr));
683 } else {
684 ath_node_get(sc, (u8 *)addr);
685 }
686 spin_unlock_irqrestore(&sc->node_lock, flags);
687 break;
688 case STA_NOTIFY_REMOVE:
689 if (!an)
690 DPRINTF(sc, ATH_DBG_FATAL,
691 "%s: Removal of a non-existent node\n",
692 __func__);
693 else {
694 ath_node_put(sc, an, ATH9K_BH_STATUS_INTACT);
695 DPRINTF(sc, ATH_DBG_CONFIG, "%s: Put a node: %s\n",
696 __func__,
697 print_mac(mac, addr));
698 }
699 break;
700 default:
701 break;
702 }
703}
704
705static int ath9k_conf_tx(struct ieee80211_hw *hw,
706 u16 queue,
707 const struct ieee80211_tx_queue_params *params)
708{
709 struct ath_softc *sc = hw->priv;
Sujithea9880f2008-08-07 10:53:10 +0530710 struct ath9k_tx_queue_info qi;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700711 int ret = 0, qnum;
712
713 if (queue >= WME_NUM_AC)
714 return 0;
715
716 qi.tqi_aifs = params->aifs;
717 qi.tqi_cwmin = params->cw_min;
718 qi.tqi_cwmax = params->cw_max;
719 qi.tqi_burstTime = params->txop;
720 qnum = ath_get_hal_qnum(queue, sc);
721
722 DPRINTF(sc, ATH_DBG_CONFIG,
723 "%s: Configure tx [queue/halq] [%d/%d], "
724 "aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
725 __func__,
726 queue,
727 qnum,
728 params->aifs,
729 params->cw_min,
730 params->cw_max,
731 params->txop);
732
733 ret = ath_txq_update(sc, qnum, &qi);
734 if (ret)
735 DPRINTF(sc, ATH_DBG_FATAL,
736 "%s: TXQ Update failed\n", __func__);
737
738 return ret;
739}
740
741static int ath9k_set_key(struct ieee80211_hw *hw,
742 enum set_key_cmd cmd,
743 const u8 *local_addr,
744 const u8 *addr,
745 struct ieee80211_key_conf *key)
746{
747 struct ath_softc *sc = hw->priv;
748 int ret = 0;
749
750 DPRINTF(sc, ATH_DBG_KEYCACHE, " %s: Set HW Key\n", __func__);
751
752 switch (cmd) {
753 case SET_KEY:
754 ret = ath_key_config(sc, addr, key);
755 if (!ret) {
756 set_bit(key->keyidx, sc->sc_keymap);
757 key->hw_key_idx = key->keyidx;
758 /* push IV and Michael MIC generation to stack */
759 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
760 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
761 }
762 break;
763 case DISABLE_KEY:
764 ath_key_delete(sc, key);
765 clear_bit(key->keyidx, sc->sc_keymap);
766 sc->sc_keytype = ATH9K_CIPHER_CLR;
767 break;
768 default:
769 ret = -EINVAL;
770 }
771
772 return ret;
773}
774
775static void ath9k_ht_conf(struct ath_softc *sc,
776 struct ieee80211_bss_conf *bss_conf)
777{
778#define IEEE80211_HT_CAP_40MHZ_INTOLERANT BIT(14)
779 struct ath_ht_info *ht_info = &sc->sc_ht_info;
780
781 if (bss_conf->assoc_ht) {
782 ht_info->ext_chan_offset =
783 bss_conf->ht_bss_conf->bss_cap &
784 IEEE80211_HT_IE_CHA_SEC_OFFSET;
785
786 if (!(bss_conf->ht_conf->cap &
787 IEEE80211_HT_CAP_40MHZ_INTOLERANT) &&
788 (bss_conf->ht_bss_conf->bss_cap &
789 IEEE80211_HT_IE_CHA_WIDTH))
790 ht_info->tx_chan_width = ATH9K_HT_MACMODE_2040;
791 else
792 ht_info->tx_chan_width = ATH9K_HT_MACMODE_20;
793
794 ath9k_hw_set11nmac2040(sc->sc_ah, ht_info->tx_chan_width);
795 ht_info->maxampdu = 1 << (IEEE80211_HTCAP_MAXRXAMPDU_FACTOR +
796 bss_conf->ht_conf->ampdu_factor);
797 ht_info->mpdudensity =
798 parse_mpdudensity(bss_conf->ht_conf->ampdu_density);
799
800 }
801
802#undef IEEE80211_HT_CAP_40MHZ_INTOLERANT
803}
804
805static void ath9k_bss_assoc_info(struct ath_softc *sc,
806 struct ieee80211_bss_conf *bss_conf)
807{
808 struct ieee80211_hw *hw = sc->hw;
809 struct ieee80211_channel *curchan = hw->conf.channel;
810 struct ath_vap *avp;
811 int pos;
812 DECLARE_MAC_BUF(mac);
813
814 if (bss_conf->assoc) {
815 DPRINTF(sc, ATH_DBG_CONFIG, "%s: Bss Info ASSOC %d\n",
816 __func__,
817 bss_conf->aid);
818
819 avp = sc->sc_vaps[0];
820 if (avp == NULL) {
821 DPRINTF(sc, ATH_DBG_FATAL, "%s: Invalid interface\n",
822 __func__);
823 return;
824 }
825
826 /* New association, store aid */
827 if (avp->av_opmode == ATH9K_M_STA) {
828 sc->sc_curaid = bss_conf->aid;
829 ath9k_hw_write_associd(sc->sc_ah, sc->sc_curbssid,
830 sc->sc_curaid);
831 }
832
833 /* Configure the beacon */
834 ath_beacon_config(sc, 0);
835 sc->sc_beacons = 1;
836
837 /* Reset rssi stats */
838 sc->sc_halstats.ns_avgbrssi = ATH_RSSI_DUMMY_MARKER;
839 sc->sc_halstats.ns_avgrssi = ATH_RSSI_DUMMY_MARKER;
840 sc->sc_halstats.ns_avgtxrssi = ATH_RSSI_DUMMY_MARKER;
841 sc->sc_halstats.ns_avgtxrate = ATH_RATE_DUMMY_MARKER;
842
843 /* Update chainmask */
844 ath_update_chainmask(sc, bss_conf->assoc_ht);
845
846 DPRINTF(sc, ATH_DBG_CONFIG,
847 "%s: bssid %s aid 0x%x\n",
848 __func__,
849 print_mac(mac, sc->sc_curbssid), sc->sc_curaid);
850
851 DPRINTF(sc, ATH_DBG_CONFIG, "%s: Set channel: %d MHz\n",
852 __func__,
853 curchan->center_freq);
854
855 pos = ath_get_channel(sc, curchan);
856 if (pos == -1) {
857 DPRINTF(sc, ATH_DBG_FATAL,
858 "%s: Invalid channel\n", __func__);
859 return;
860 }
861
862 if (hw->conf.ht_conf.ht_supported)
863 sc->sc_ah->ah_channels[pos].chanmode =
864 ath_get_extchanmode(sc, curchan);
865 else
866 sc->sc_ah->ah_channels[pos].chanmode =
867 (curchan->band == IEEE80211_BAND_2GHZ) ?
868 CHANNEL_G : CHANNEL_A;
869
870 /* set h/w channel */
871 if (ath_set_channel(sc, &sc->sc_ah->ah_channels[pos]) < 0)
872 DPRINTF(sc, ATH_DBG_FATAL,
873 "%s: Unable to set channel\n",
874 __func__);
875
876 ath_rate_newstate(sc, avp);
877 /* Update ratectrl about the new state */
878 ath_rc_node_update(hw, avp->rc_node);
879 } else {
880 DPRINTF(sc, ATH_DBG_CONFIG,
881 "%s: Bss Info DISSOC\n", __func__);
882 sc->sc_curaid = 0;
883 }
884}
885
886static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
887 struct ieee80211_vif *vif,
888 struct ieee80211_bss_conf *bss_conf,
889 u32 changed)
890{
891 struct ath_softc *sc = hw->priv;
892
893 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
894 DPRINTF(sc, ATH_DBG_CONFIG, "%s: BSS Changed PREAMBLE %d\n",
895 __func__,
896 bss_conf->use_short_preamble);
897 if (bss_conf->use_short_preamble)
898 sc->sc_flags |= ATH_PREAMBLE_SHORT;
899 else
900 sc->sc_flags &= ~ATH_PREAMBLE_SHORT;
901 }
902
903 if (changed & BSS_CHANGED_ERP_CTS_PROT) {
904 DPRINTF(sc, ATH_DBG_CONFIG, "%s: BSS Changed CTS PROT %d\n",
905 __func__,
906 bss_conf->use_cts_prot);
907 if (bss_conf->use_cts_prot &&
908 hw->conf.channel->band != IEEE80211_BAND_5GHZ)
909 sc->sc_flags |= ATH_PROTECT_ENABLE;
910 else
911 sc->sc_flags &= ~ATH_PROTECT_ENABLE;
912 }
913
914 if (changed & BSS_CHANGED_HT) {
915 DPRINTF(sc, ATH_DBG_CONFIG, "%s: BSS Changed HT %d\n",
916 __func__,
917 bss_conf->assoc_ht);
918 ath9k_ht_conf(sc, bss_conf);
919 }
920
921 if (changed & BSS_CHANGED_ASSOC) {
922 DPRINTF(sc, ATH_DBG_CONFIG, "%s: BSS Changed ASSOC %d\n",
923 __func__,
924 bss_conf->assoc);
925 ath9k_bss_assoc_info(sc, bss_conf);
926 }
927}
928
929static u64 ath9k_get_tsf(struct ieee80211_hw *hw)
930{
931 u64 tsf;
932 struct ath_softc *sc = hw->priv;
933 struct ath_hal *ah = sc->sc_ah;
934
935 tsf = ath9k_hw_gettsf64(ah);
936
937 return tsf;
938}
939
940static void ath9k_reset_tsf(struct ieee80211_hw *hw)
941{
942 struct ath_softc *sc = hw->priv;
943 struct ath_hal *ah = sc->sc_ah;
944
945 ath9k_hw_reset_tsf(ah);
946}
947
948static int ath9k_ampdu_action(struct ieee80211_hw *hw,
949 enum ieee80211_ampdu_mlme_action action,
950 const u8 *addr,
951 u16 tid,
952 u16 *ssn)
953{
954 struct ath_softc *sc = hw->priv;
955 int ret = 0;
956
957 switch (action) {
958 case IEEE80211_AMPDU_RX_START:
959 ret = ath_rx_aggr_start(sc, addr, tid, ssn);
960 if (ret < 0)
961 DPRINTF(sc, ATH_DBG_FATAL,
962 "%s: Unable to start RX aggregation\n",
963 __func__);
964 break;
965 case IEEE80211_AMPDU_RX_STOP:
966 ret = ath_rx_aggr_stop(sc, addr, tid);
967 if (ret < 0)
968 DPRINTF(sc, ATH_DBG_FATAL,
969 "%s: Unable to stop RX aggregation\n",
970 __func__);
971 break;
972 case IEEE80211_AMPDU_TX_START:
973 ret = ath_tx_aggr_start(sc, addr, tid, ssn);
974 if (ret < 0)
975 DPRINTF(sc, ATH_DBG_FATAL,
976 "%s: Unable to start TX aggregation\n",
977 __func__);
978 else
979 ieee80211_start_tx_ba_cb_irqsafe(hw, (u8 *)addr, tid);
980 break;
981 case IEEE80211_AMPDU_TX_STOP:
982 ret = ath_tx_aggr_stop(sc, addr, tid);
983 if (ret < 0)
984 DPRINTF(sc, ATH_DBG_FATAL,
985 "%s: Unable to stop TX aggregation\n",
986 __func__);
987
988 ieee80211_stop_tx_ba_cb_irqsafe(hw, (u8 *)addr, tid);
989 break;
990 default:
991 DPRINTF(sc, ATH_DBG_FATAL,
992 "%s: Unknown AMPDU action\n", __func__);
993 }
994
995 return ret;
996}
997
998static struct ieee80211_ops ath9k_ops = {
999 .tx = ath9k_tx,
1000 .start = ath9k_start,
1001 .stop = ath9k_stop,
1002 .add_interface = ath9k_add_interface,
1003 .remove_interface = ath9k_remove_interface,
1004 .config = ath9k_config,
1005 .config_interface = ath9k_config_interface,
1006 .configure_filter = ath9k_configure_filter,
1007 .get_stats = NULL,
1008 .sta_notify = ath9k_sta_notify,
1009 .conf_tx = ath9k_conf_tx,
1010 .get_tx_stats = NULL,
1011 .bss_info_changed = ath9k_bss_info_changed,
1012 .set_tim = NULL,
1013 .set_key = ath9k_set_key,
1014 .hw_scan = NULL,
1015 .get_tkip_seq = NULL,
1016 .set_rts_threshold = NULL,
1017 .set_frag_threshold = NULL,
1018 .set_retry_limit = NULL,
1019 .get_tsf = ath9k_get_tsf,
1020 .reset_tsf = ath9k_reset_tsf,
1021 .tx_last_beacon = NULL,
1022 .ampdu_action = ath9k_ampdu_action
1023};
1024
1025void ath_get_beaconconfig(struct ath_softc *sc,
1026 int if_id,
1027 struct ath_beacon_config *conf)
1028{
1029 struct ieee80211_hw *hw = sc->hw;
1030
1031 /* fill in beacon config data */
1032
1033 conf->beacon_interval = hw->conf.beacon_int;
1034 conf->listen_interval = 100;
1035 conf->dtim_count = 1;
1036 conf->bmiss_timeout = ATH_DEFAULT_BMISS_LIMIT * conf->listen_interval;
1037}
1038
1039int ath_update_beacon(struct ath_softc *sc,
1040 int if_id,
1041 struct ath_beacon_offset *bo,
1042 struct sk_buff *skb,
1043 int mcast)
1044{
1045 return 0;
1046}
1047
1048void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
1049 struct ath_xmit_status *tx_status, struct ath_node *an)
1050{
1051 struct ieee80211_hw *hw = sc->hw;
1052 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1053
1054 DPRINTF(sc, ATH_DBG_XMIT,
1055 "%s: TX complete: skb: %p\n", __func__, skb);
1056
1057 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK ||
1058 tx_info->flags & IEEE80211_TX_STAT_TX_FILTERED) {
1059 /* free driver's private data area of tx_info */
1060 if (tx_info->driver_data[0] != NULL)
1061 kfree(tx_info->driver_data[0]);
1062 tx_info->driver_data[0] = NULL;
1063 }
1064
1065 if (tx_status->flags & ATH_TX_BAR) {
1066 tx_info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
1067 tx_status->flags &= ~ATH_TX_BAR;
1068 }
1069 if (tx_status->flags)
1070 tx_info->status.excessive_retries = 1;
1071
1072 tx_info->status.retry_count = tx_status->retries;
1073
1074 ieee80211_tx_status(hw, skb);
1075 if (an)
1076 ath_node_put(sc, an, ATH9K_BH_STATUS_CHANGE);
1077}
1078
1079int ath__rx_indicate(struct ath_softc *sc,
1080 struct sk_buff *skb,
1081 struct ath_recv_status *status,
1082 u16 keyix)
1083{
1084 struct ieee80211_hw *hw = sc->hw;
1085 struct ath_node *an = NULL;
1086 struct ieee80211_rx_status rx_status;
1087 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
1088 int hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1089 int padsize;
1090 enum ATH_RX_TYPE st;
1091
1092 /* see if any padding is done by the hw and remove it */
1093 if (hdrlen & 3) {
1094 padsize = hdrlen % 4;
1095 memmove(skb->data + padsize, skb->data, hdrlen);
1096 skb_pull(skb, padsize);
1097 }
1098
1099 /* remove FCS before passing up to protocol stack */
1100 skb_trim(skb, (skb->len - FCS_LEN));
1101
1102 /* Prepare rx status */
1103 ath9k_rx_prepare(sc, skb, status, &rx_status);
1104
1105 if (!(keyix == ATH9K_RXKEYIX_INVALID) &&
1106 !(status->flags & ATH_RX_DECRYPT_ERROR)) {
1107 rx_status.flag |= RX_FLAG_DECRYPTED;
1108 } else if ((le16_to_cpu(hdr->frame_control) & IEEE80211_FCTL_PROTECTED)
1109 && !(status->flags & ATH_RX_DECRYPT_ERROR)
1110 && skb->len >= hdrlen + 4) {
1111 keyix = skb->data[hdrlen + 3] >> 6;
1112
1113 if (test_bit(keyix, sc->sc_keymap))
1114 rx_status.flag |= RX_FLAG_DECRYPTED;
1115 }
1116
1117 spin_lock_bh(&sc->node_lock);
1118 an = ath_node_find(sc, hdr->addr2);
1119 spin_unlock_bh(&sc->node_lock);
1120
1121 if (an) {
1122 ath_rx_input(sc, an,
1123 hw->conf.ht_conf.ht_supported,
1124 skb, status, &st);
1125 }
1126 if (!an || (st != ATH_RX_CONSUMED))
1127 __ieee80211_rx(hw, skb, &rx_status);
1128
1129 return 0;
1130}
1131
1132int ath_rx_subframe(struct ath_node *an,
1133 struct sk_buff *skb,
1134 struct ath_recv_status *status)
1135{
1136 struct ath_softc *sc = an->an_sc;
1137 struct ieee80211_hw *hw = sc->hw;
1138 struct ieee80211_rx_status rx_status;
1139
1140 /* Prepare rx status */
1141 ath9k_rx_prepare(sc, skb, status, &rx_status);
1142 if (!(status->flags & ATH_RX_DECRYPT_ERROR))
1143 rx_status.flag |= RX_FLAG_DECRYPTED;
1144
1145 __ieee80211_rx(hw, skb, &rx_status);
1146
1147 return 0;
1148}
1149
1150enum ath9k_ht_macmode ath_cwm_macmode(struct ath_softc *sc)
1151{
1152 return sc->sc_ht_info.tx_chan_width;
1153}
1154
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001155static int ath_detach(struct ath_softc *sc)
1156{
1157 struct ieee80211_hw *hw = sc->hw;
1158
1159 DPRINTF(sc, ATH_DBG_CONFIG, "%s: Detach ATH hw\n", __func__);
1160
1161 /* Unregister hw */
1162
1163 ieee80211_unregister_hw(hw);
1164
1165 /* unregister Rate control */
1166 ath_rate_control_unregister();
1167
1168 /* tx/rx cleanup */
1169
1170 ath_rx_cleanup(sc);
1171 ath_tx_cleanup(sc);
1172
1173 /* Deinit */
1174
1175 ath_deinit(sc);
1176
1177 return 0;
1178}
1179
1180static int ath_attach(u16 devid,
1181 struct ath_softc *sc)
1182{
1183 struct ieee80211_hw *hw = sc->hw;
1184 int error = 0;
1185
1186 DPRINTF(sc, ATH_DBG_CONFIG, "%s: Attach ATH hw\n", __func__);
1187
1188 error = ath_init(devid, sc);
1189 if (error != 0)
1190 return error;
1191
1192 /* Init nodes */
1193
1194 INIT_LIST_HEAD(&sc->node_list);
1195 spin_lock_init(&sc->node_lock);
1196
1197 /* get mac address from hardware and set in mac80211 */
1198
1199 SET_IEEE80211_PERM_ADDR(hw, sc->sc_myaddr);
1200
1201 /* setup channels and rates */
1202
1203 sc->sbands[IEEE80211_BAND_2GHZ].channels =
1204 sc->channels[IEEE80211_BAND_2GHZ];
1205 sc->sbands[IEEE80211_BAND_2GHZ].bitrates =
1206 sc->rates[IEEE80211_BAND_2GHZ];
1207 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
1208
Sujith60b67f52008-08-07 10:52:38 +05301209 if (sc->sc_ah->ah_caps.hw_caps & ATH9K_HW_CAP_HT)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001210 /* Setup HT capabilities for 2.4Ghz*/
1211 setup_ht_cap(&sc->sbands[IEEE80211_BAND_2GHZ].ht_info);
1212
1213 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
1214 &sc->sbands[IEEE80211_BAND_2GHZ];
1215
Sujith86b89ee2008-08-07 10:54:57 +05301216 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->ah_caps.wireless_modes)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001217 sc->sbands[IEEE80211_BAND_5GHZ].channels =
1218 sc->channels[IEEE80211_BAND_5GHZ];
1219 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
1220 sc->rates[IEEE80211_BAND_5GHZ];
1221 sc->sbands[IEEE80211_BAND_5GHZ].band =
1222 IEEE80211_BAND_5GHZ;
1223
Sujith60b67f52008-08-07 10:52:38 +05301224 if (sc->sc_ah->ah_caps.hw_caps & ATH9K_HW_CAP_HT)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001225 /* Setup HT capabilities for 5Ghz*/
1226 setup_ht_cap(&sc->sbands[IEEE80211_BAND_5GHZ].ht_info);
1227
1228 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
1229 &sc->sbands[IEEE80211_BAND_5GHZ];
1230 }
1231
1232 /* FIXME: Have to figure out proper hw init values later */
1233
1234 hw->queues = 4;
1235 hw->ampdu_queues = 1;
1236
1237 /* Register rate control */
1238 hw->rate_control_algorithm = "ath9k_rate_control";
1239 error = ath_rate_control_register();
1240 if (error != 0) {
1241 DPRINTF(sc, ATH_DBG_FATAL,
1242 "%s: Unable to register rate control "
1243 "algorithm:%d\n", __func__, error);
1244 ath_rate_control_unregister();
1245 goto bad;
1246 }
1247
1248 error = ieee80211_register_hw(hw);
1249 if (error != 0) {
1250 ath_rate_control_unregister();
1251 goto bad;
1252 }
1253
1254 /* initialize tx/rx engine */
1255
1256 error = ath_tx_init(sc, ATH_TXBUF);
1257 if (error != 0)
1258 goto bad1;
1259
1260 error = ath_rx_init(sc, ATH_RXBUF);
1261 if (error != 0)
1262 goto bad1;
1263
1264 return 0;
1265bad1:
1266 ath_detach(sc);
1267bad:
1268 return error;
1269}
1270
1271static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
1272{
1273 void __iomem *mem;
1274 struct ath_softc *sc;
1275 struct ieee80211_hw *hw;
1276 const char *athname;
1277 u8 csz;
1278 u32 val;
1279 int ret = 0;
1280
1281 if (pci_enable_device(pdev))
1282 return -EIO;
1283
1284 /* XXX 32-bit addressing only */
1285 if (pci_set_dma_mask(pdev, 0xffffffff)) {
1286 printk(KERN_ERR "ath_pci: 32-bit DMA not available\n");
1287 ret = -ENODEV;
1288 goto bad;
1289 }
1290
1291 /*
1292 * Cache line size is used to size and align various
1293 * structures used to communicate with the hardware.
1294 */
1295 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
1296 if (csz == 0) {
1297 /*
1298 * Linux 2.4.18 (at least) writes the cache line size
1299 * register as a 16-bit wide register which is wrong.
1300 * We must have this setup properly for rx buffer
1301 * DMA to work so force a reasonable value here if it
1302 * comes up zero.
1303 */
1304 csz = L1_CACHE_BYTES / sizeof(u32);
1305 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
1306 }
1307 /*
1308 * The default setting of latency timer yields poor results,
1309 * set it to the value used by other systems. It may be worth
1310 * tweaking this setting more.
1311 */
1312 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
1313
1314 pci_set_master(pdev);
1315
1316 /*
1317 * Disable the RETRY_TIMEOUT register (0x41) to keep
1318 * PCI Tx retries from interfering with C3 CPU state.
1319 */
1320 pci_read_config_dword(pdev, 0x40, &val);
1321 if ((val & 0x0000ff00) != 0)
1322 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
1323
1324 ret = pci_request_region(pdev, 0, "ath9k");
1325 if (ret) {
1326 dev_err(&pdev->dev, "PCI memory region reserve error\n");
1327 ret = -ENODEV;
1328 goto bad;
1329 }
1330
1331 mem = pci_iomap(pdev, 0, 0);
1332 if (!mem) {
1333 printk(KERN_ERR "PCI memory map error\n") ;
1334 ret = -EIO;
1335 goto bad1;
1336 }
1337
1338 hw = ieee80211_alloc_hw(sizeof(struct ath_softc), &ath9k_ops);
1339 if (hw == NULL) {
1340 printk(KERN_ERR "ath_pci: no memory for ieee80211_hw\n");
1341 goto bad2;
1342 }
1343
1344 hw->flags = IEEE80211_HW_SIGNAL_DBM |
1345 IEEE80211_HW_NOISE_DBM;
1346
1347 SET_IEEE80211_DEV(hw, &pdev->dev);
1348 pci_set_drvdata(pdev, hw);
1349
1350 sc = hw->priv;
1351 sc->hw = hw;
1352 sc->pdev = pdev;
1353 sc->mem = mem;
1354
1355 if (ath_attach(id->device, sc) != 0) {
1356 ret = -ENODEV;
1357 goto bad3;
1358 }
1359
1360 /* setup interrupt service routine */
1361
1362 if (request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath", sc)) {
1363 printk(KERN_ERR "%s: request_irq failed\n",
1364 wiphy_name(hw->wiphy));
1365 ret = -EIO;
1366 goto bad4;
1367 }
1368
1369 athname = ath9k_hw_probe(id->vendor, id->device);
1370
1371 printk(KERN_INFO "%s: %s: mem=0x%lx, irq=%d\n",
1372 wiphy_name(hw->wiphy),
1373 athname ? athname : "Atheros ???",
1374 (unsigned long)mem, pdev->irq);
1375
1376 return 0;
1377bad4:
1378 ath_detach(sc);
1379bad3:
1380 ieee80211_free_hw(hw);
1381bad2:
1382 pci_iounmap(pdev, mem);
1383bad1:
1384 pci_release_region(pdev, 0);
1385bad:
1386 pci_disable_device(pdev);
1387 return ret;
1388}
1389
1390static void ath_pci_remove(struct pci_dev *pdev)
1391{
1392 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
1393 struct ath_softc *sc = hw->priv;
1394
1395 if (pdev->irq)
1396 free_irq(pdev->irq, sc);
1397 ath_detach(sc);
1398 pci_iounmap(pdev, sc->mem);
1399 pci_release_region(pdev, 0);
1400 pci_disable_device(pdev);
1401 ieee80211_free_hw(hw);
1402}
1403
1404#ifdef CONFIG_PM
1405
1406static int ath_pci_suspend(struct pci_dev *pdev, pm_message_t state)
1407{
1408 pci_save_state(pdev);
1409 pci_disable_device(pdev);
1410 pci_set_power_state(pdev, 3);
1411
1412 return 0;
1413}
1414
1415static int ath_pci_resume(struct pci_dev *pdev)
1416{
1417 u32 val;
1418 int err;
1419
1420 err = pci_enable_device(pdev);
1421 if (err)
1422 return err;
1423 pci_restore_state(pdev);
1424 /*
1425 * Suspend/Resume resets the PCI configuration space, so we have to
1426 * re-disable the RETRY_TIMEOUT register (0x41) to keep
1427 * PCI Tx retries from interfering with C3 CPU state
1428 */
1429 pci_read_config_dword(pdev, 0x40, &val);
1430 if ((val & 0x0000ff00) != 0)
1431 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
1432
1433 return 0;
1434}
1435
1436#endif /* CONFIG_PM */
1437
1438MODULE_DEVICE_TABLE(pci, ath_pci_id_table);
1439
1440static struct pci_driver ath_pci_driver = {
1441 .name = "ath9k",
1442 .id_table = ath_pci_id_table,
1443 .probe = ath_pci_probe,
1444 .remove = ath_pci_remove,
1445#ifdef CONFIG_PM
1446 .suspend = ath_pci_suspend,
1447 .resume = ath_pci_resume,
1448#endif /* CONFIG_PM */
1449};
1450
1451static int __init init_ath_pci(void)
1452{
1453 printk(KERN_INFO "%s: %s\n", dev_info, ATH_PCI_VERSION);
1454
1455 if (pci_register_driver(&ath_pci_driver) < 0) {
1456 printk(KERN_ERR
1457 "ath_pci: No devices found, driver not installed.\n");
1458 pci_unregister_driver(&ath_pci_driver);
1459 return -ENODEV;
1460 }
1461
1462 return 0;
1463}
1464module_init(init_ath_pci);
1465
1466static void __exit exit_ath_pci(void)
1467{
1468 pci_unregister_driver(&ath_pci_driver);
1469 printk(KERN_INFO "%s: driver unloaded\n", dev_info);
1470}
1471module_exit(exit_ath_pci);