blob: e26936309e0754b9e8333a9e3225a7c2b133c0ae [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2009 Keith Packard
3 *
4 * Permission to use, copy, modify, distribute, and sell this software and its
5 * documentation for any purpose is hereby granted without fee, provided that
6 * the above copyright notice appear in all copies and that both that copyright
7 * notice and this permission notice appear in supporting documentation, and
8 * that the name of the copyright holders not be used in advertising or
9 * publicity pertaining to distribution of the software without specific,
10 * written prior permission. The copyright holders make no representations
11 * about the suitability of this software for any purpose. It is provided "as
12 * is" without express or implied warranty.
13 *
14 * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
15 * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
16 * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
17 * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
18 * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
19 * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
20 * OF THIS SOFTWARE.
21 */
22
23#include <linux/kernel.h>
24#include <linux/module.h>
25#include <linux/delay.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070026#include <linux/init.h>
27#include <linux/errno.h>
28#include <linux/sched.h>
29#include <linux/i2c.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drm_dp_helper.h>
Rafael Antognollie94cb372016-01-21 15:10:19 -080031#include <drm/drm_dp_aux_dev.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070033
Daniel Vetter28164fd2012-11-01 14:45:18 +010034/**
35 * DOC: dp helpers
36 *
37 * These functions contain some common logic and helpers at various abstraction
38 * levels to deal with Display Port sink devices and related things like DP aux
39 * channel transfers, EDID reading over DP aux channels, decoding certain DPCD
40 * blocks, ...
41 */
42
Daniel Vetter1ffdff12012-10-18 10:15:24 +020043/* Helpers for DP link training */
Jani Nikula0aec2882013-09-27 19:01:01 +030044static u8 dp_link_status(const u8 link_status[DP_LINK_STATUS_SIZE], int r)
Daniel Vetter1ffdff12012-10-18 10:15:24 +020045{
46 return link_status[r - DP_LANE0_1_STATUS];
47}
48
Jani Nikula0aec2882013-09-27 19:01:01 +030049static u8 dp_get_lane_status(const u8 link_status[DP_LINK_STATUS_SIZE],
Daniel Vetter1ffdff12012-10-18 10:15:24 +020050 int lane)
51{
52 int i = DP_LANE0_1_STATUS + (lane >> 1);
53 int s = (lane & 1) * 4;
54 u8 l = dp_link_status(link_status, i);
55 return (l >> s) & 0xf;
56}
57
Jani Nikula0aec2882013-09-27 19:01:01 +030058bool drm_dp_channel_eq_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
Daniel Vetter1ffdff12012-10-18 10:15:24 +020059 int lane_count)
60{
61 u8 lane_align;
62 u8 lane_status;
63 int lane;
64
65 lane_align = dp_link_status(link_status,
66 DP_LANE_ALIGN_STATUS_UPDATED);
67 if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
68 return false;
69 for (lane = 0; lane < lane_count; lane++) {
70 lane_status = dp_get_lane_status(link_status, lane);
71 if ((lane_status & DP_CHANNEL_EQ_BITS) != DP_CHANNEL_EQ_BITS)
72 return false;
73 }
74 return true;
75}
76EXPORT_SYMBOL(drm_dp_channel_eq_ok);
77
Jani Nikula0aec2882013-09-27 19:01:01 +030078bool drm_dp_clock_recovery_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
Daniel Vetter1ffdff12012-10-18 10:15:24 +020079 int lane_count)
80{
81 int lane;
82 u8 lane_status;
83
84 for (lane = 0; lane < lane_count; lane++) {
85 lane_status = dp_get_lane_status(link_status, lane);
86 if ((lane_status & DP_LANE_CR_DONE) == 0)
87 return false;
88 }
89 return true;
90}
91EXPORT_SYMBOL(drm_dp_clock_recovery_ok);
Daniel Vetter0f037bd2012-10-18 10:15:27 +020092
Jani Nikula0aec2882013-09-27 19:01:01 +030093u8 drm_dp_get_adjust_request_voltage(const u8 link_status[DP_LINK_STATUS_SIZE],
Daniel Vetter0f037bd2012-10-18 10:15:27 +020094 int lane)
95{
96 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
97 int s = ((lane & 1) ?
98 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
99 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
100 u8 l = dp_link_status(link_status, i);
101
102 return ((l >> s) & 0x3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
103}
104EXPORT_SYMBOL(drm_dp_get_adjust_request_voltage);
105
Jani Nikula0aec2882013-09-27 19:01:01 +0300106u8 drm_dp_get_adjust_request_pre_emphasis(const u8 link_status[DP_LINK_STATUS_SIZE],
Daniel Vetter0f037bd2012-10-18 10:15:27 +0200107 int lane)
108{
109 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
110 int s = ((lane & 1) ?
111 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
112 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
113 u8 l = dp_link_status(link_status, i);
114
115 return ((l >> s) & 0x3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
116}
117EXPORT_SYMBOL(drm_dp_get_adjust_request_pre_emphasis);
118
Jani Nikula0aec2882013-09-27 19:01:01 +0300119void drm_dp_link_train_clock_recovery_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) {
Daniel Vetter1a644cd2012-10-18 15:32:40 +0200120 if (dpcd[DP_TRAINING_AUX_RD_INTERVAL] == 0)
121 udelay(100);
122 else
123 mdelay(dpcd[DP_TRAINING_AUX_RD_INTERVAL] * 4);
124}
125EXPORT_SYMBOL(drm_dp_link_train_clock_recovery_delay);
126
Jani Nikula0aec2882013-09-27 19:01:01 +0300127void drm_dp_link_train_channel_eq_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) {
Daniel Vetter1a644cd2012-10-18 15:32:40 +0200128 if (dpcd[DP_TRAINING_AUX_RD_INTERVAL] == 0)
129 udelay(400);
130 else
131 mdelay(dpcd[DP_TRAINING_AUX_RD_INTERVAL] * 4);
132}
133EXPORT_SYMBOL(drm_dp_link_train_channel_eq_delay);
Daniel Vetter3b5c6622012-10-18 10:15:31 +0200134
135u8 drm_dp_link_rate_to_bw_code(int link_rate)
136{
137 switch (link_rate) {
138 case 162000:
139 default:
140 return DP_LINK_BW_1_62;
141 case 270000:
142 return DP_LINK_BW_2_7;
143 case 540000:
144 return DP_LINK_BW_5_4;
145 }
146}
147EXPORT_SYMBOL(drm_dp_link_rate_to_bw_code);
148
149int drm_dp_bw_code_to_link_rate(u8 link_bw)
150{
151 switch (link_bw) {
152 case DP_LINK_BW_1_62:
153 default:
154 return 162000;
155 case DP_LINK_BW_2_7:
156 return 270000;
157 case DP_LINK_BW_5_4:
158 return 540000;
159 }
160}
161EXPORT_SYMBOL(drm_dp_bw_code_to_link_rate);
Thierry Redingc197db72013-11-28 11:31:00 +0100162
Ville Syrjälä79a2b162015-08-26 22:55:05 +0300163#define AUX_RETRY_INTERVAL 500 /* us */
164
Thierry Redingc197db72013-11-28 11:31:00 +0100165/**
166 * DOC: dp helpers
167 *
168 * The DisplayPort AUX channel is an abstraction to allow generic, driver-
169 * independent access to AUX functionality. Drivers can take advantage of
170 * this by filling in the fields of the drm_dp_aux structure.
171 *
172 * Transactions are described using a hardware-independent drm_dp_aux_msg
173 * structure, which is passed into a driver's .transfer() implementation.
174 * Both native and I2C-over-AUX transactions are supported.
Thierry Redingc197db72013-11-28 11:31:00 +0100175 */
176
177static int drm_dp_dpcd_access(struct drm_dp_aux *aux, u8 request,
178 unsigned int offset, void *buffer, size_t size)
179{
180 struct drm_dp_aux_msg msg;
Lyude82922da2016-04-13 10:58:31 -0400181 unsigned int retry, native_reply;
182 int err = 0, ret = 0;
Thierry Redingc197db72013-11-28 11:31:00 +0100183
184 memset(&msg, 0, sizeof(msg));
185 msg.address = offset;
186 msg.request = request;
187 msg.buffer = buffer;
188 msg.size = size;
189
Rob Clark7779c5e2016-02-25 16:15:05 -0500190 mutex_lock(&aux->hw_mutex);
191
Thierry Redingc197db72013-11-28 11:31:00 +0100192 /*
193 * The specification doesn't give any recommendation on how often to
Dave Airlie19a93f02014-11-26 13:13:09 +1000194 * retry native transactions. We used to retry 7 times like for
195 * aux i2c transactions but real world devices this wasn't
196 * sufficient, bump to 32 which makes Dell 4k monitors happier.
Thierry Redingc197db72013-11-28 11:31:00 +0100197 */
Dave Airlie19a93f02014-11-26 13:13:09 +1000198 for (retry = 0; retry < 32; retry++) {
Lyude82922da2016-04-13 10:58:31 -0400199 if (ret != 0 && ret != -ETIMEDOUT) {
Lyudee1083ff2016-04-13 10:58:30 -0400200 usleep_range(AUX_RETRY_INTERVAL,
201 AUX_RETRY_INTERVAL + 100);
202 }
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000203
Lyude82922da2016-04-13 10:58:31 -0400204 ret = aux->transfer(aux, &msg);
Thierry Redingc197db72013-11-28 11:31:00 +0100205
Ville Syrjäläa1f55242016-07-28 17:54:42 +0300206 if (ret >= 0) {
Lyude82922da2016-04-13 10:58:31 -0400207 native_reply = msg.reply & DP_AUX_NATIVE_REPLY_MASK;
208 if (native_reply == DP_AUX_NATIVE_REPLY_ACK) {
209 if (ret == size)
210 goto unlock;
211
212 ret = -EPROTO;
213 } else
214 ret = -EIO;
Thierry Redingc197db72013-11-28 11:31:00 +0100215 }
216
Lyude82922da2016-04-13 10:58:31 -0400217 /*
218 * We want the error we return to be the error we received on
219 * the first transaction, since we may get a different error the
220 * next time we retry
221 */
222 if (!err)
223 err = ret;
Thierry Redingc197db72013-11-28 11:31:00 +0100224 }
225
Lyude29f21e02016-08-05 20:30:33 -0400226 DRM_DEBUG_KMS("Too many retries, giving up. First error: %d\n", err);
Lyude82922da2016-04-13 10:58:31 -0400227 ret = err;
Rob Clark7779c5e2016-02-25 16:15:05 -0500228
229unlock:
230 mutex_unlock(&aux->hw_mutex);
Lyude82922da2016-04-13 10:58:31 -0400231 return ret;
Thierry Redingc197db72013-11-28 11:31:00 +0100232}
233
234/**
235 * drm_dp_dpcd_read() - read a series of bytes from the DPCD
236 * @aux: DisplayPort AUX channel
237 * @offset: address of the (first) register to read
238 * @buffer: buffer to store the register values
239 * @size: number of bytes in @buffer
240 *
241 * Returns the number of bytes transferred on success, or a negative error
242 * code on failure. -EIO is returned if the request was NAKed by the sink or
243 * if the retry count was exceeded. If not all bytes were transferred, this
244 * function returns -EPROTO. Errors from the underlying AUX channel transfer
245 * function, with the exception of -EBUSY (which causes the transaction to
246 * be retried), are propagated to the caller.
247 */
248ssize_t drm_dp_dpcd_read(struct drm_dp_aux *aux, unsigned int offset,
249 void *buffer, size_t size)
250{
Lyudef808f632016-04-15 10:25:35 -0400251 int ret;
252
253 /*
254 * HP ZR24w corrupts the first DPCD access after entering power save
255 * mode. Eg. on a read, the entire buffer will be filled with the same
256 * byte. Do a throw away read to avoid corrupting anything we care
257 * about. Afterwards things will work correctly until the monitor
258 * gets woken up and subsequently re-enters power save mode.
259 *
260 * The user pressing any button on the monitor is enough to wake it
261 * up, so there is no particularly good place to do the workaround.
262 * We just have to do it before any DPCD access and hope that the
263 * monitor doesn't power down exactly after the throw away read.
264 */
265 ret = drm_dp_dpcd_access(aux, DP_AUX_NATIVE_READ, DP_DPCD_REV, buffer,
266 1);
267 if (ret != 1)
268 return ret;
269
Thierry Redingc197db72013-11-28 11:31:00 +0100270 return drm_dp_dpcd_access(aux, DP_AUX_NATIVE_READ, offset, buffer,
271 size);
272}
273EXPORT_SYMBOL(drm_dp_dpcd_read);
274
275/**
276 * drm_dp_dpcd_write() - write a series of bytes to the DPCD
277 * @aux: DisplayPort AUX channel
278 * @offset: address of the (first) register to write
279 * @buffer: buffer containing the values to write
280 * @size: number of bytes in @buffer
281 *
282 * Returns the number of bytes transferred on success, or a negative error
283 * code on failure. -EIO is returned if the request was NAKed by the sink or
284 * if the retry count was exceeded. If not all bytes were transferred, this
285 * function returns -EPROTO. Errors from the underlying AUX channel transfer
286 * function, with the exception of -EBUSY (which causes the transaction to
287 * be retried), are propagated to the caller.
288 */
289ssize_t drm_dp_dpcd_write(struct drm_dp_aux *aux, unsigned int offset,
290 void *buffer, size_t size)
291{
292 return drm_dp_dpcd_access(aux, DP_AUX_NATIVE_WRITE, offset, buffer,
293 size);
294}
295EXPORT_SYMBOL(drm_dp_dpcd_write);
Thierry Reding8d4adc62013-11-22 16:37:57 +0100296
297/**
298 * drm_dp_dpcd_read_link_status() - read DPCD link status (bytes 0x202-0x207)
299 * @aux: DisplayPort AUX channel
300 * @status: buffer to store the link status in (must be at least 6 bytes)
301 *
302 * Returns the number of bytes transferred on success or a negative error
303 * code on failure.
304 */
305int drm_dp_dpcd_read_link_status(struct drm_dp_aux *aux,
306 u8 status[DP_LINK_STATUS_SIZE])
307{
308 return drm_dp_dpcd_read(aux, DP_LANE0_1_STATUS, status,
309 DP_LINK_STATUS_SIZE);
310}
311EXPORT_SYMBOL(drm_dp_dpcd_read_link_status);
Thierry Reding516c0f72013-12-09 11:47:55 +0100312
313/**
314 * drm_dp_link_probe() - probe a DisplayPort link for capabilities
315 * @aux: DisplayPort AUX channel
316 * @link: pointer to structure in which to return link capabilities
317 *
318 * The structure filled in by this function can usually be passed directly
319 * into drm_dp_link_power_up() and drm_dp_link_configure() to power up and
320 * configure the link based on the link's capabilities.
321 *
322 * Returns 0 on success or a negative error code on failure.
323 */
324int drm_dp_link_probe(struct drm_dp_aux *aux, struct drm_dp_link *link)
325{
326 u8 values[3];
327 int err;
328
329 memset(link, 0, sizeof(*link));
330
331 err = drm_dp_dpcd_read(aux, DP_DPCD_REV, values, sizeof(values));
332 if (err < 0)
333 return err;
334
335 link->revision = values[0];
336 link->rate = drm_dp_bw_code_to_link_rate(values[1]);
337 link->num_lanes = values[2] & DP_MAX_LANE_COUNT_MASK;
338
339 if (values[2] & DP_ENHANCED_FRAME_CAP)
340 link->capabilities |= DP_LINK_CAP_ENHANCED_FRAMING;
341
342 return 0;
343}
344EXPORT_SYMBOL(drm_dp_link_probe);
345
346/**
347 * drm_dp_link_power_up() - power up a DisplayPort link
348 * @aux: DisplayPort AUX channel
349 * @link: pointer to a structure containing the link configuration
350 *
351 * Returns 0 on success or a negative error code on failure.
352 */
353int drm_dp_link_power_up(struct drm_dp_aux *aux, struct drm_dp_link *link)
354{
355 u8 value;
356 int err;
357
358 /* DP_SET_POWER register is only available on DPCD v1.1 and later */
359 if (link->revision < 0x11)
360 return 0;
361
362 err = drm_dp_dpcd_readb(aux, DP_SET_POWER, &value);
363 if (err < 0)
364 return err;
365
366 value &= ~DP_SET_POWER_MASK;
367 value |= DP_SET_POWER_D0;
368
369 err = drm_dp_dpcd_writeb(aux, DP_SET_POWER, value);
370 if (err < 0)
371 return err;
372
373 /*
374 * According to the DP 1.1 specification, a "Sink Device must exit the
375 * power saving state within 1 ms" (Section 2.5.3.1, Table 5-52, "Sink
376 * Control Field" (register 0x600).
377 */
378 usleep_range(1000, 2000);
379
380 return 0;
381}
382EXPORT_SYMBOL(drm_dp_link_power_up);
383
384/**
Rob Clarkd816f072014-12-02 10:43:07 -0500385 * drm_dp_link_power_down() - power down a DisplayPort link
386 * @aux: DisplayPort AUX channel
387 * @link: pointer to a structure containing the link configuration
388 *
389 * Returns 0 on success or a negative error code on failure.
390 */
391int drm_dp_link_power_down(struct drm_dp_aux *aux, struct drm_dp_link *link)
392{
393 u8 value;
394 int err;
395
396 /* DP_SET_POWER register is only available on DPCD v1.1 and later */
397 if (link->revision < 0x11)
398 return 0;
399
400 err = drm_dp_dpcd_readb(aux, DP_SET_POWER, &value);
401 if (err < 0)
402 return err;
403
404 value &= ~DP_SET_POWER_MASK;
405 value |= DP_SET_POWER_D3;
406
407 err = drm_dp_dpcd_writeb(aux, DP_SET_POWER, value);
408 if (err < 0)
409 return err;
410
411 return 0;
412}
413EXPORT_SYMBOL(drm_dp_link_power_down);
414
415/**
Thierry Reding516c0f72013-12-09 11:47:55 +0100416 * drm_dp_link_configure() - configure a DisplayPort link
417 * @aux: DisplayPort AUX channel
418 * @link: pointer to a structure containing the link configuration
419 *
420 * Returns 0 on success or a negative error code on failure.
421 */
422int drm_dp_link_configure(struct drm_dp_aux *aux, struct drm_dp_link *link)
423{
424 u8 values[2];
425 int err;
426
427 values[0] = drm_dp_link_rate_to_bw_code(link->rate);
428 values[1] = link->num_lanes;
429
430 if (link->capabilities & DP_LINK_CAP_ENHANCED_FRAMING)
431 values[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
432
433 err = drm_dp_dpcd_write(aux, DP_LINK_BW_SET, values, sizeof(values));
434 if (err < 0)
435 return err;
436
437 return 0;
438}
439EXPORT_SYMBOL(drm_dp_link_configure);
Thierry Reding88759682013-12-12 09:57:53 +0100440
Mika Kahola1c29bd32016-09-09 14:10:49 +0300441/**
442 * drm_dp_downstream_max_clock() - extract branch device max
443 * pixel rate for legacy VGA
444 * converter or max TMDS clock
445 * rate for others
446 * @dpcd: DisplayPort configuration data
447 * @port_cap: port capabilities
448 *
449 * Returns max clock in kHz on success or 0 if max clock not defined
450 */
451int drm_dp_downstream_max_clock(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
452 const u8 port_cap[4])
453{
454 int type = port_cap[0] & DP_DS_PORT_TYPE_MASK;
455 bool detailed_cap_info = dpcd[DP_DOWNSTREAMPORT_PRESENT] &
456 DP_DETAILED_CAP_INFO_AVAILABLE;
457
458 if (!detailed_cap_info)
459 return 0;
460
461 switch (type) {
462 case DP_DS_PORT_TYPE_VGA:
463 return port_cap[1] * 8 * 1000;
464 case DP_DS_PORT_TYPE_DVI:
465 case DP_DS_PORT_TYPE_HDMI:
466 case DP_DS_PORT_TYPE_DP_DUALMODE:
467 return port_cap[1] * 2500;
468 default:
469 return 0;
470 }
471}
472EXPORT_SYMBOL(drm_dp_downstream_max_clock);
473
Mika Kahola7529d6a2016-09-09 14:10:50 +0300474/**
475 * drm_dp_downstream_max_bpc() - extract branch device max
476 * bits per component
477 * @dpcd: DisplayPort configuration data
478 * @port_cap: port capabilities
479 *
480 * Returns max bpc on success or 0 if max bpc not defined
481 */
482int drm_dp_downstream_max_bpc(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
483 const u8 port_cap[4])
484{
485 int type = port_cap[0] & DP_DS_PORT_TYPE_MASK;
486 bool detailed_cap_info = dpcd[DP_DOWNSTREAMPORT_PRESENT] &
487 DP_DETAILED_CAP_INFO_AVAILABLE;
488 int bpc;
489
490 if (!detailed_cap_info)
491 return 0;
492
493 switch (type) {
494 case DP_DS_PORT_TYPE_VGA:
495 case DP_DS_PORT_TYPE_DVI:
496 case DP_DS_PORT_TYPE_HDMI:
497 case DP_DS_PORT_TYPE_DP_DUALMODE:
498 bpc = port_cap[2] & DP_DS_MAX_BPC_MASK;
499
500 switch (bpc) {
501 case DP_DS_8BPC:
502 return 8;
503 case DP_DS_10BPC:
504 return 10;
505 case DP_DS_12BPC:
506 return 12;
507 case DP_DS_16BPC:
508 return 16;
509 }
510 default:
511 return 0;
512 }
513}
514EXPORT_SYMBOL(drm_dp_downstream_max_bpc);
515
Mika Kahola266d7832016-09-09 14:10:51 +0300516/**
517 * drm_dp_downstream_id() - identify branch device
518 * @aux: DisplayPort AUX channel
519 *
520 * Returns branch device id on success or NULL on failure
521 */
522int drm_dp_downstream_id(struct drm_dp_aux *aux, char id[6])
523{
524 return drm_dp_dpcd_read(aux, DP_BRANCH_ID, id, 6);
525}
526EXPORT_SYMBOL(drm_dp_downstream_id);
527
Mika Kahola80209e52016-09-09 14:10:57 +0300528/**
529 * drm_dp_downstream_debug() - debug DP branch devices
530 * @m: pointer for debugfs file
531 * @dpcd: DisplayPort configuration data
532 * @port_cap: port capabilities
533 * @aux: DisplayPort AUX channel
534 *
535 */
536void drm_dp_downstream_debug(struct seq_file *m,
537 const u8 dpcd[DP_RECEIVER_CAP_SIZE],
538 const u8 port_cap[4], struct drm_dp_aux *aux)
539{
540 bool detailed_cap_info = dpcd[DP_DOWNSTREAMPORT_PRESENT] &
541 DP_DETAILED_CAP_INFO_AVAILABLE;
542 int clk;
543 int bpc;
544 char id[6];
545 int len;
546 uint8_t rev[2];
547 int type = port_cap[0] & DP_DS_PORT_TYPE_MASK;
548 bool branch_device = dpcd[DP_DOWNSTREAMPORT_PRESENT] &
549 DP_DWN_STRM_PORT_PRESENT;
550
551 seq_printf(m, "\tDP branch device present: %s\n",
552 branch_device ? "yes" : "no");
553
554 if (!branch_device)
555 return;
556
557 switch (type) {
558 case DP_DS_PORT_TYPE_DP:
559 seq_puts(m, "\t\tType: DisplayPort\n");
560 break;
561 case DP_DS_PORT_TYPE_VGA:
562 seq_puts(m, "\t\tType: VGA\n");
563 break;
564 case DP_DS_PORT_TYPE_DVI:
565 seq_puts(m, "\t\tType: DVI\n");
566 break;
567 case DP_DS_PORT_TYPE_HDMI:
568 seq_puts(m, "\t\tType: HDMI\n");
569 break;
570 case DP_DS_PORT_TYPE_NON_EDID:
571 seq_puts(m, "\t\tType: others without EDID support\n");
572 break;
573 case DP_DS_PORT_TYPE_DP_DUALMODE:
574 seq_puts(m, "\t\tType: DP++\n");
575 break;
576 case DP_DS_PORT_TYPE_WIRELESS:
577 seq_puts(m, "\t\tType: Wireless\n");
578 break;
579 default:
580 seq_puts(m, "\t\tType: N/A\n");
581 }
582
583 drm_dp_downstream_id(aux, id);
584 seq_printf(m, "\t\tID: %s\n", id);
585
586 len = drm_dp_dpcd_read(aux, DP_BRANCH_HW_REV, &rev[0], 1);
587 if (len > 0)
588 seq_printf(m, "\t\tHW: %d.%d\n",
589 (rev[0] & 0xf0) >> 4, rev[0] & 0xf);
590
591 len = drm_dp_dpcd_read(aux, DP_BRANCH_SW_REV, &rev, 2);
592 if (len > 0)
593 seq_printf(m, "\t\tSW: %d.%d\n", rev[0], rev[1]);
594
595 if (detailed_cap_info) {
596 clk = drm_dp_downstream_max_clock(dpcd, port_cap);
597
598 if (clk > 0) {
599 if (type == DP_DS_PORT_TYPE_VGA)
600 seq_printf(m, "\t\tMax dot clock: %d kHz\n", clk);
601 else
602 seq_printf(m, "\t\tMax TMDS clock: %d kHz\n", clk);
603 }
604
605 bpc = drm_dp_downstream_max_bpc(dpcd, port_cap);
606
607 if (bpc > 0)
608 seq_printf(m, "\t\tMax bpc: %d\n", bpc);
609 }
610}
611EXPORT_SYMBOL(drm_dp_downstream_debug);
612
Thierry Reding88759682013-12-12 09:57:53 +0100613/*
614 * I2C-over-AUX implementation
615 */
616
617static u32 drm_dp_i2c_functionality(struct i2c_adapter *adapter)
618{
619 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
620 I2C_FUNC_SMBUS_READ_BLOCK_DATA |
621 I2C_FUNC_SMBUS_BLOCK_PROC_CALL |
622 I2C_FUNC_10BIT_ADDR;
623}
624
Ville Syrjälä68ec2a22015-08-27 17:23:30 +0300625static void drm_dp_i2c_msg_write_status_update(struct drm_dp_aux_msg *msg)
626{
627 /*
628 * In case of i2c defer or short i2c ack reply to a write,
629 * we need to switch to WRITE_STATUS_UPDATE to drain the
630 * rest of the message
631 */
632 if ((msg->request & ~DP_AUX_I2C_MOT) == DP_AUX_I2C_WRITE) {
633 msg->request &= DP_AUX_I2C_MOT;
634 msg->request |= DP_AUX_I2C_WRITE_STATUS_UPDATE;
635 }
636}
637
Ville Syrjälä4efa83c2015-09-01 20:12:54 +0300638#define AUX_PRECHARGE_LEN 10 /* 10 to 16 */
639#define AUX_SYNC_LEN (16 + 4) /* preamble + AUX_SYNC_END */
640#define AUX_STOP_LEN 4
641#define AUX_CMD_LEN 4
642#define AUX_ADDRESS_LEN 20
643#define AUX_REPLY_PAD_LEN 4
644#define AUX_LENGTH_LEN 8
645
646/*
647 * Calculate the duration of the AUX request/reply in usec. Gives the
648 * "best" case estimate, ie. successful while as short as possible.
649 */
650static int drm_dp_aux_req_duration(const struct drm_dp_aux_msg *msg)
651{
652 int len = AUX_PRECHARGE_LEN + AUX_SYNC_LEN + AUX_STOP_LEN +
653 AUX_CMD_LEN + AUX_ADDRESS_LEN + AUX_LENGTH_LEN;
654
655 if ((msg->request & DP_AUX_I2C_READ) == 0)
656 len += msg->size * 8;
657
658 return len;
659}
660
661static int drm_dp_aux_reply_duration(const struct drm_dp_aux_msg *msg)
662{
663 int len = AUX_PRECHARGE_LEN + AUX_SYNC_LEN + AUX_STOP_LEN +
664 AUX_CMD_LEN + AUX_REPLY_PAD_LEN;
665
666 /*
667 * For read we expect what was asked. For writes there will
668 * be 0 or 1 data bytes. Assume 0 for the "best" case.
669 */
670 if (msg->request & DP_AUX_I2C_READ)
671 len += msg->size * 8;
672
673 return len;
674}
675
676#define I2C_START_LEN 1
677#define I2C_STOP_LEN 1
678#define I2C_ADDR_LEN 9 /* ADDRESS + R/W + ACK/NACK */
679#define I2C_DATA_LEN 9 /* DATA + ACK/NACK */
680
681/*
682 * Calculate the length of the i2c transfer in usec, assuming
683 * the i2c bus speed is as specified. Gives the the "worst"
684 * case estimate, ie. successful while as long as possible.
685 * Doesn't account the the "MOT" bit, and instead assumes each
686 * message includes a START, ADDRESS and STOP. Neither does it
687 * account for additional random variables such as clock stretching.
688 */
689static int drm_dp_i2c_msg_duration(const struct drm_dp_aux_msg *msg,
690 int i2c_speed_khz)
691{
692 /* AUX bitrate is 1MHz, i2c bitrate as specified */
693 return DIV_ROUND_UP((I2C_START_LEN + I2C_ADDR_LEN +
694 msg->size * I2C_DATA_LEN +
695 I2C_STOP_LEN) * 1000, i2c_speed_khz);
696}
697
698/*
699 * Deterine how many retries should be attempted to successfully transfer
700 * the specified message, based on the estimated durations of the
701 * i2c and AUX transfers.
702 */
703static int drm_dp_i2c_retry_count(const struct drm_dp_aux_msg *msg,
704 int i2c_speed_khz)
705{
706 int aux_time_us = drm_dp_aux_req_duration(msg) +
707 drm_dp_aux_reply_duration(msg);
708 int i2c_time_us = drm_dp_i2c_msg_duration(msg, i2c_speed_khz);
709
710 return DIV_ROUND_UP(i2c_time_us, aux_time_us + AUX_RETRY_INTERVAL);
711}
712
Thierry Reding88759682013-12-12 09:57:53 +0100713/*
Ville Syrjäläf36203b2015-08-26 22:55:07 +0300714 * FIXME currently assumes 10 kHz as some real world devices seem
715 * to require it. We should query/set the speed via DPCD if supported.
716 */
717static int dp_aux_i2c_speed_khz __read_mostly = 10;
718module_param_unsafe(dp_aux_i2c_speed_khz, int, 0644);
719MODULE_PARM_DESC(dp_aux_i2c_speed_khz,
720 "Assumed speed of the i2c bus in kHz, (1-400, default 10)");
721
Thierry Reding88759682013-12-12 09:57:53 +0100722/*
723 * Transfer a single I2C-over-AUX message and handle various error conditions,
Alex Deucher732d50b2014-04-07 10:33:45 -0400724 * retrying the transaction as appropriate. It is assumed that the
725 * aux->transfer function does not modify anything in the msg other than the
726 * reply field.
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000727 *
728 * Returns bytes transferred on success, or a negative error code on failure.
Thierry Reding88759682013-12-12 09:57:53 +0100729 */
730static int drm_dp_i2c_do_msg(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
731{
Todd Previte396aa442015-04-18 00:04:18 -0700732 unsigned int retry, defer_i2c;
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000733 int ret;
Thierry Reding88759682013-12-12 09:57:53 +0100734 /*
735 * DP1.2 sections 2.7.7.1.5.6.1 and 2.7.7.1.6.6.1: A DP Source device
736 * is required to retry at least seven times upon receiving AUX_DEFER
737 * before giving up the AUX transaction.
Ville Syrjälä4efa83c2015-09-01 20:12:54 +0300738 *
739 * We also try to account for the i2c bus speed.
Thierry Reding88759682013-12-12 09:57:53 +0100740 */
Ville Syrjäläf36203b2015-08-26 22:55:07 +0300741 int max_retries = max(7, drm_dp_i2c_retry_count(msg, dp_aux_i2c_speed_khz));
Ville Syrjälä4efa83c2015-09-01 20:12:54 +0300742
743 for (retry = 0, defer_i2c = 0; retry < (max_retries + defer_i2c); retry++) {
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000744 ret = aux->transfer(aux, msg);
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000745 if (ret < 0) {
746 if (ret == -EBUSY)
Thierry Reding88759682013-12-12 09:57:53 +0100747 continue;
748
Lyude9622c382016-08-05 20:30:39 -0400749 /*
750 * While timeouts can be errors, they're usually normal
751 * behavior (for instance, when a driver tries to
752 * communicate with a non-existant DisplayPort device).
753 * Avoid spamming the kernel log with timeout errors.
754 */
755 if (ret == -ETIMEDOUT)
756 DRM_DEBUG_KMS_RATELIMITED("transaction timed out\n");
757 else
758 DRM_DEBUG_KMS("transaction failed: %d\n", ret);
759
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000760 return ret;
Thierry Reding88759682013-12-12 09:57:53 +0100761 }
762
Thierry Reding88759682013-12-12 09:57:53 +0100763
764 switch (msg->reply & DP_AUX_NATIVE_REPLY_MASK) {
765 case DP_AUX_NATIVE_REPLY_ACK:
766 /*
767 * For I2C-over-AUX transactions this isn't enough, we
768 * need to check for the I2C ACK reply.
769 */
770 break;
771
772 case DP_AUX_NATIVE_REPLY_NACK:
Ville Syrjäläfb8c5e42015-03-19 13:38:57 +0200773 DRM_DEBUG_KMS("native nack (result=%d, size=%zu)\n", ret, msg->size);
Thierry Reding88759682013-12-12 09:57:53 +0100774 return -EREMOTEIO;
775
776 case DP_AUX_NATIVE_REPLY_DEFER:
Todd Previte747552b92015-04-15 08:38:47 -0700777 DRM_DEBUG_KMS("native defer\n");
Thierry Reding88759682013-12-12 09:57:53 +0100778 /*
779 * We could check for I2C bit rate capabilities and if
780 * available adjust this interval. We could also be
781 * more careful with DP-to-legacy adapters where a
782 * long legacy cable may force very low I2C bit rates.
783 *
784 * For now just defer for long enough to hopefully be
785 * safe for all use-cases.
786 */
Ville Syrjälä79a2b162015-08-26 22:55:05 +0300787 usleep_range(AUX_RETRY_INTERVAL, AUX_RETRY_INTERVAL + 100);
Thierry Reding88759682013-12-12 09:57:53 +0100788 continue;
789
790 default:
791 DRM_ERROR("invalid native reply %#04x\n", msg->reply);
792 return -EREMOTEIO;
793 }
794
795 switch (msg->reply & DP_AUX_I2C_REPLY_MASK) {
796 case DP_AUX_I2C_REPLY_ACK:
797 /*
798 * Both native ACK and I2C ACK replies received. We
799 * can assume the transfer was successful.
800 */
Ville Syrjälä68ec2a22015-08-27 17:23:30 +0300801 if (ret != msg->size)
802 drm_dp_i2c_msg_write_status_update(msg);
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000803 return ret;
Thierry Reding88759682013-12-12 09:57:53 +0100804
805 case DP_AUX_I2C_REPLY_NACK:
Ville Syrjäläfb8c5e42015-03-19 13:38:57 +0200806 DRM_DEBUG_KMS("I2C nack (result=%d, size=%zu\n", ret, msg->size);
Todd Previtee9cf6192014-11-04 15:17:35 -0700807 aux->i2c_nack_count++;
Thierry Reding88759682013-12-12 09:57:53 +0100808 return -EREMOTEIO;
809
810 case DP_AUX_I2C_REPLY_DEFER:
811 DRM_DEBUG_KMS("I2C defer\n");
Todd Previte396aa442015-04-18 00:04:18 -0700812 /* DP Compliance Test 4.2.2.5 Requirement:
813 * Must have at least 7 retries for I2C defers on the
814 * transaction to pass this test
815 */
Todd Previtee9cf6192014-11-04 15:17:35 -0700816 aux->i2c_defer_count++;
Todd Previte396aa442015-04-18 00:04:18 -0700817 if (defer_i2c < 7)
818 defer_i2c++;
Ville Syrjälä79a2b162015-08-26 22:55:05 +0300819 usleep_range(AUX_RETRY_INTERVAL, AUX_RETRY_INTERVAL + 100);
Ville Syrjälä68ec2a22015-08-27 17:23:30 +0300820 drm_dp_i2c_msg_write_status_update(msg);
Daniel Vetter646db262015-09-22 11:02:18 +0200821
Thierry Reding88759682013-12-12 09:57:53 +0100822 continue;
823
824 default:
825 DRM_ERROR("invalid I2C reply %#04x\n", msg->reply);
826 return -EREMOTEIO;
827 }
828 }
829
Alex Deucher743b1e32014-03-21 10:34:06 -0400830 DRM_DEBUG_KMS("too many retries, giving up\n");
Thierry Reding88759682013-12-12 09:57:53 +0100831 return -EREMOTEIO;
832}
833
Ville Syrjälä68ec2a22015-08-27 17:23:30 +0300834static void drm_dp_i2c_msg_set_request(struct drm_dp_aux_msg *msg,
835 const struct i2c_msg *i2c_msg)
836{
837 msg->request = (i2c_msg->flags & I2C_M_RD) ?
838 DP_AUX_I2C_READ : DP_AUX_I2C_WRITE;
839 msg->request |= DP_AUX_I2C_MOT;
840}
841
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000842/*
843 * Keep retrying drm_dp_i2c_do_msg until all data has been transferred.
844 *
845 * Returns an error code on failure, or a recommended transfer size on success.
846 */
847static int drm_dp_i2c_drain_msg(struct drm_dp_aux *aux, struct drm_dp_aux_msg *orig_msg)
848{
849 int err, ret = orig_msg->size;
850 struct drm_dp_aux_msg msg = *orig_msg;
851
852 while (msg.size > 0) {
853 err = drm_dp_i2c_do_msg(aux, &msg);
854 if (err <= 0)
855 return err == 0 ? -EPROTO : err;
856
857 if (err < msg.size && err < ret) {
858 DRM_DEBUG_KMS("Partial I2C reply: requested %zu bytes got %d bytes\n",
859 msg.size, err);
860 ret = err;
861 }
862
863 msg.size -= err;
864 msg.buffer += err;
865 }
866
867 return ret;
868}
869
870/*
871 * Bizlink designed DP->DVI-D Dual Link adapters require the I2C over AUX
872 * packets to be as large as possible. If not, the I2C transactions never
873 * succeed. Hence the default is maximum.
874 */
875static int dp_aux_i2c_transfer_size __read_mostly = DP_AUX_MAX_PAYLOAD_BYTES;
876module_param_unsafe(dp_aux_i2c_transfer_size, int, 0644);
877MODULE_PARM_DESC(dp_aux_i2c_transfer_size,
878 "Number of bytes to transfer in a single I2C over DP AUX CH message, (1-16, default 16)");
879
Thierry Reding88759682013-12-12 09:57:53 +0100880static int drm_dp_i2c_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs,
881 int num)
882{
883 struct drm_dp_aux *aux = adapter->algo_data;
884 unsigned int i, j;
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000885 unsigned transfer_size;
Alex Deucherccdb5162014-04-07 10:33:44 -0400886 struct drm_dp_aux_msg msg;
887 int err = 0;
888
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000889 dp_aux_i2c_transfer_size = clamp(dp_aux_i2c_transfer_size, 1, DP_AUX_MAX_PAYLOAD_BYTES);
890
Alex Deucherccdb5162014-04-07 10:33:44 -0400891 memset(&msg, 0, sizeof(msg));
Thierry Reding88759682013-12-12 09:57:53 +0100892
893 for (i = 0; i < num; i++) {
Alex Deucherccdb5162014-04-07 10:33:44 -0400894 msg.address = msgs[i].addr;
Ville Syrjälä68ec2a22015-08-27 17:23:30 +0300895 drm_dp_i2c_msg_set_request(&msg, &msgs[i]);
Alex Deucherccdb5162014-04-07 10:33:44 -0400896 /* Send a bare address packet to start the transaction.
897 * Zero sized messages specify an address only (bare
898 * address) transaction.
899 */
900 msg.buffer = NULL;
901 msg.size = 0;
902 err = drm_dp_i2c_do_msg(aux, &msg);
Ville Syrjälä68ec2a22015-08-27 17:23:30 +0300903
904 /*
905 * Reset msg.request in case in case it got
906 * changed into a WRITE_STATUS_UPDATE.
907 */
908 drm_dp_i2c_msg_set_request(&msg, &msgs[i]);
909
Alex Deucherccdb5162014-04-07 10:33:44 -0400910 if (err < 0)
911 break;
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000912 /* We want each transaction to be as large as possible, but
913 * we'll go to smaller sizes if the hardware gives us a
914 * short reply.
Thierry Reding88759682013-12-12 09:57:53 +0100915 */
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000916 transfer_size = dp_aux_i2c_transfer_size;
917 for (j = 0; j < msgs[i].len; j += msg.size) {
Thierry Reding88759682013-12-12 09:57:53 +0100918 msg.buffer = msgs[i].buf + j;
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000919 msg.size = min(transfer_size, msgs[i].len - j);
Thierry Reding88759682013-12-12 09:57:53 +0100920
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000921 err = drm_dp_i2c_drain_msg(aux, &msg);
Ville Syrjälä68ec2a22015-08-27 17:23:30 +0300922
923 /*
924 * Reset msg.request in case in case it got
925 * changed into a WRITE_STATUS_UPDATE.
926 */
927 drm_dp_i2c_msg_set_request(&msg, &msgs[i]);
928
Thierry Reding88759682013-12-12 09:57:53 +0100929 if (err < 0)
Alex Deucherccdb5162014-04-07 10:33:44 -0400930 break;
Simon Farnsworth1d002fa2015-02-10 18:38:08 +0000931 transfer_size = err;
Thierry Reding88759682013-12-12 09:57:53 +0100932 }
Alex Deucherccdb5162014-04-07 10:33:44 -0400933 if (err < 0)
934 break;
Thierry Reding88759682013-12-12 09:57:53 +0100935 }
Alex Deucherccdb5162014-04-07 10:33:44 -0400936 if (err >= 0)
937 err = num;
938 /* Send a bare address packet to close out the transaction.
939 * Zero sized messages specify an address only (bare
940 * address) transaction.
941 */
942 msg.request &= ~DP_AUX_I2C_MOT;
943 msg.buffer = NULL;
944 msg.size = 0;
945 (void)drm_dp_i2c_do_msg(aux, &msg);
Thierry Reding88759682013-12-12 09:57:53 +0100946
Alex Deucherccdb5162014-04-07 10:33:44 -0400947 return err;
Thierry Reding88759682013-12-12 09:57:53 +0100948}
949
950static const struct i2c_algorithm drm_dp_i2c_algo = {
951 .functionality = drm_dp_i2c_functionality,
952 .master_xfer = drm_dp_i2c_xfer,
953};
954
Chris Wilson0c2f6f12016-06-17 09:33:17 +0100955static struct drm_dp_aux *i2c_to_aux(struct i2c_adapter *i2c)
956{
957 return container_of(i2c, struct drm_dp_aux, ddc);
958}
959
960static void lock_bus(struct i2c_adapter *i2c, unsigned int flags)
961{
962 mutex_lock(&i2c_to_aux(i2c)->hw_mutex);
963}
964
965static int trylock_bus(struct i2c_adapter *i2c, unsigned int flags)
966{
967 return mutex_trylock(&i2c_to_aux(i2c)->hw_mutex);
968}
969
970static void unlock_bus(struct i2c_adapter *i2c, unsigned int flags)
971{
972 mutex_unlock(&i2c_to_aux(i2c)->hw_mutex);
973}
974
Thierry Reding88759682013-12-12 09:57:53 +0100975/**
Chris Wilsonacd8f412016-06-17 09:33:18 +0100976 * drm_dp_aux_init() - minimally initialise an aux channel
Thierry Reding88759682013-12-12 09:57:53 +0100977 * @aux: DisplayPort AUX channel
978 *
Chris Wilsonacd8f412016-06-17 09:33:18 +0100979 * If you need to use the drm_dp_aux's i2c adapter prior to registering it
980 * with the outside world, call drm_dp_aux_init() first. You must still
981 * call drm_dp_aux_register() once the connector has been registered to
982 * allow userspace access to the auxiliary DP channel.
Thierry Reding88759682013-12-12 09:57:53 +0100983 */
Chris Wilsonacd8f412016-06-17 09:33:18 +0100984void drm_dp_aux_init(struct drm_dp_aux *aux)
Thierry Reding88759682013-12-12 09:57:53 +0100985{
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000986 mutex_init(&aux->hw_mutex);
987
Thierry Reding88759682013-12-12 09:57:53 +0100988 aux->ddc.algo = &drm_dp_i2c_algo;
989 aux->ddc.algo_data = aux;
990 aux->ddc.retries = 3;
991
Chris Wilson0c2f6f12016-06-17 09:33:17 +0100992 aux->ddc.lock_bus = lock_bus;
993 aux->ddc.trylock_bus = trylock_bus;
994 aux->ddc.unlock_bus = unlock_bus;
Chris Wilsonacd8f412016-06-17 09:33:18 +0100995}
996EXPORT_SYMBOL(drm_dp_aux_init);
997
998/**
999 * drm_dp_aux_register() - initialise and register aux channel
1000 * @aux: DisplayPort AUX channel
1001 *
1002 * Automatically calls drm_dp_aux_init() if this hasn't been done yet.
1003 *
1004 * Returns 0 on success or a negative error code on failure.
1005 */
1006int drm_dp_aux_register(struct drm_dp_aux *aux)
1007{
1008 int ret;
1009
1010 if (!aux->ddc.algo)
1011 drm_dp_aux_init(aux);
Chris Wilson0c2f6f12016-06-17 09:33:17 +01001012
Thierry Reding88759682013-12-12 09:57:53 +01001013 aux->ddc.class = I2C_CLASS_DDC;
1014 aux->ddc.owner = THIS_MODULE;
1015 aux->ddc.dev.parent = aux->dev;
1016 aux->ddc.dev.of_node = aux->dev->of_node;
1017
Jani Nikula9dc40562014-03-14 16:51:12 +02001018 strlcpy(aux->ddc.name, aux->name ? aux->name : dev_name(aux->dev),
1019 sizeof(aux->ddc.name));
Thierry Reding88759682013-12-12 09:57:53 +01001020
Rafael Antognollie94cb372016-01-21 15:10:19 -08001021 ret = drm_dp_aux_register_devnode(aux);
1022 if (ret)
1023 return ret;
1024
1025 ret = i2c_add_adapter(&aux->ddc);
1026 if (ret) {
1027 drm_dp_aux_unregister_devnode(aux);
1028 return ret;
1029 }
1030
1031 return 0;
Thierry Reding88759682013-12-12 09:57:53 +01001032}
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001033EXPORT_SYMBOL(drm_dp_aux_register);
Thierry Reding88759682013-12-12 09:57:53 +01001034
1035/**
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001036 * drm_dp_aux_unregister() - unregister an AUX adapter
Thierry Reding88759682013-12-12 09:57:53 +01001037 * @aux: DisplayPort AUX channel
1038 */
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001039void drm_dp_aux_unregister(struct drm_dp_aux *aux)
Thierry Reding88759682013-12-12 09:57:53 +01001040{
Rafael Antognollie94cb372016-01-21 15:10:19 -08001041 drm_dp_aux_unregister_devnode(aux);
Thierry Reding88759682013-12-12 09:57:53 +01001042 i2c_del_adapter(&aux->ddc);
1043}
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001044EXPORT_SYMBOL(drm_dp_aux_unregister);
Ville Syrjälä66088042016-05-18 11:57:29 +03001045
1046#define PSR_SETUP_TIME(x) [DP_PSR_SETUP_TIME_ ## x >> DP_PSR_SETUP_TIME_SHIFT] = (x)
1047
1048/**
1049 * drm_dp_psr_setup_time() - PSR setup in time usec
1050 * @psr_cap: PSR capabilities from DPCD
1051 *
1052 * Returns:
1053 * PSR setup time for the panel in microseconds, negative
1054 * error code on failure.
1055 */
1056int drm_dp_psr_setup_time(const u8 psr_cap[EDP_PSR_RECEIVER_CAP_SIZE])
1057{
1058 static const u16 psr_setup_time_us[] = {
1059 PSR_SETUP_TIME(330),
1060 PSR_SETUP_TIME(275),
1061 PSR_SETUP_TIME(165),
1062 PSR_SETUP_TIME(110),
1063 PSR_SETUP_TIME(55),
1064 PSR_SETUP_TIME(0),
1065 };
1066 int i;
1067
1068 i = (psr_cap[1] & DP_PSR_SETUP_TIME_MASK) >> DP_PSR_SETUP_TIME_SHIFT;
1069 if (i >= ARRAY_SIZE(psr_setup_time_us))
1070 return -EINVAL;
1071
1072 return psr_setup_time_us[i];
1073}
1074EXPORT_SYMBOL(drm_dp_psr_setup_time);
1075
1076#undef PSR_SETUP_TIME