| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1 | /* | 
 | 2 |  * New driver for Marvell Yukon chipset and SysKonnect Gigabit | 
 | 3 |  * Ethernet adapters. Based on earlier sk98lin, e100 and | 
 | 4 |  * FreeBSD if_sk drivers. | 
 | 5 |  * | 
 | 6 |  * This driver intentionally does not support all the features | 
 | 7 |  * of the original driver such as link fail-over and link management because | 
 | 8 |  * those should be done at higher levels. | 
 | 9 |  * | 
| Stephen Hemminger | 747802a | 2005-06-27 11:33:16 -0700 | [diff] [blame] | 10 |  * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org> | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 11 |  * | 
 | 12 |  * This program is free software; you can redistribute it and/or modify | 
 | 13 |  * it under the terms of the GNU General Public License as published by | 
 | 14 |  * the Free Software Foundation; either version 2 of the License, or | 
 | 15 |  * (at your option) any later version. | 
 | 16 |  * | 
 | 17 |  * This program is distributed in the hope that it will be useful, | 
 | 18 |  * but WITHOUT ANY WARRANTY; without even the implied warranty of | 
 | 19 |  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the | 
 | 20 |  * GNU General Public License for more details. | 
 | 21 |  * | 
 | 22 |  * You should have received a copy of the GNU General Public License | 
 | 23 |  * along with this program; if not, write to the Free Software | 
 | 24 |  * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. | 
 | 25 |  */ | 
 | 26 |  | 
 | 27 | #include <linux/config.h> | 
| Arnaldo Carvalho de Melo | 14c8502 | 2005-12-27 02:43:12 -0200 | [diff] [blame] | 28 | #include <linux/in.h> | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 29 | #include <linux/kernel.h> | 
 | 30 | #include <linux/module.h> | 
 | 31 | #include <linux/moduleparam.h> | 
 | 32 | #include <linux/netdevice.h> | 
 | 33 | #include <linux/etherdevice.h> | 
 | 34 | #include <linux/ethtool.h> | 
 | 35 | #include <linux/pci.h> | 
 | 36 | #include <linux/if_vlan.h> | 
 | 37 | #include <linux/ip.h> | 
 | 38 | #include <linux/delay.h> | 
 | 39 | #include <linux/crc32.h> | 
| Al Viro | 4075400 | 2005-04-03 09:15:52 +0100 | [diff] [blame] | 40 | #include <linux/dma-mapping.h> | 
| Stephen Hemminger | 2cd8e5d | 2005-11-08 10:33:42 -0800 | [diff] [blame] | 41 | #include <linux/mii.h> | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 42 | #include <asm/irq.h> | 
 | 43 |  | 
 | 44 | #include "skge.h" | 
 | 45 |  | 
 | 46 | #define DRV_NAME		"skge" | 
| Stephen Hemminger | f15943f | 2005-12-14 15:47:49 -0800 | [diff] [blame] | 47 | #define DRV_VERSION		"1.3" | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 48 | #define PFX			DRV_NAME " " | 
 | 49 |  | 
 | 50 | #define DEFAULT_TX_RING_SIZE	128 | 
 | 51 | #define DEFAULT_RX_RING_SIZE	512 | 
 | 52 | #define MAX_TX_RING_SIZE	1024 | 
 | 53 | #define MAX_RX_RING_SIZE	4096 | 
| Stephen Hemminger | 19a33d4 | 2005-06-27 11:33:15 -0700 | [diff] [blame] | 54 | #define RX_COPY_THRESHOLD	128 | 
 | 55 | #define RX_BUF_SIZE		1536 | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 56 | #define PHY_RETRIES	        1000 | 
 | 57 | #define ETH_JUMBO_MTU		9000 | 
 | 58 | #define TX_WATCHDOG		(5 * HZ) | 
 | 59 | #define NAPI_WEIGHT		64 | 
| Stephen Hemminger | 6abebb5 | 2005-07-22 16:26:10 -0700 | [diff] [blame] | 60 | #define BLINK_MS		250 | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 61 |  | 
 | 62 | MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver"); | 
 | 63 | MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>"); | 
 | 64 | MODULE_LICENSE("GPL"); | 
 | 65 | MODULE_VERSION(DRV_VERSION); | 
 | 66 |  | 
 | 67 | static const u32 default_msg | 
 | 68 | 	= NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK | 
 | 69 | 	  | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN; | 
 | 70 |  | 
 | 71 | static int debug = -1;	/* defaults above */ | 
 | 72 | module_param(debug, int, 0); | 
 | 73 | MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)"); | 
 | 74 |  | 
 | 75 | static const struct pci_device_id skge_id_table[] = { | 
| Stephen Hemminger | 275834d | 2005-06-27 11:33:03 -0700 | [diff] [blame] | 76 | 	{ PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) }, | 
 | 77 | 	{ PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) }, | 
 | 78 | 	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) }, | 
 | 79 | 	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) }, | 
| Stephen Hemminger | 275834d | 2005-06-27 11:33:03 -0700 | [diff] [blame] | 80 | 	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T), }, | 
 | 81 | 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) }, | 
 | 82 | 	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */ | 
 | 83 | 	{ PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) }, | 
| Stephen Hemminger | 275834d | 2005-06-27 11:33:03 -0700 | [diff] [blame] | 84 | 	{ PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) }, | 
| Francois Romieu | 86f0cd5 | 2005-08-24 01:14:23 +0200 | [diff] [blame] | 85 | 	{ PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015, }, | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 86 | 	{ 0 } | 
 | 87 | }; | 
 | 88 | MODULE_DEVICE_TABLE(pci, skge_id_table); | 
 | 89 |  | 
 | 90 | static int skge_up(struct net_device *dev); | 
 | 91 | static int skge_down(struct net_device *dev); | 
| Stephen Hemminger | ee294dc | 2005-12-14 15:47:44 -0800 | [diff] [blame] | 92 | static void skge_phy_reset(struct skge_port *skge); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 93 | static void skge_tx_clean(struct skge_port *skge); | 
| Stephen Hemminger | 2cd8e5d | 2005-11-08 10:33:42 -0800 | [diff] [blame] | 94 | static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val); | 
 | 95 | static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 96 | static void genesis_get_stats(struct skge_port *skge, u64 *data); | 
 | 97 | static void yukon_get_stats(struct skge_port *skge, u64 *data); | 
 | 98 | static void yukon_init(struct skge_hw *hw, int port); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 99 | static void genesis_mac_init(struct skge_hw *hw, int port); | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 100 | static void genesis_link_up(struct skge_port *skge); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 101 |  | 
| Stephen Hemminger | 7e676d9 | 2005-06-27 11:33:13 -0700 | [diff] [blame] | 102 | /* Avoid conditionals by using array */ | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 103 | static const int txqaddr[] = { Q_XA1, Q_XA2 }; | 
 | 104 | static const int rxqaddr[] = { Q_R1, Q_R2 }; | 
 | 105 | static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F }; | 
 | 106 | static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F }; | 
| Stephen Hemminger | 7e676d9 | 2005-06-27 11:33:13 -0700 | [diff] [blame] | 107 | static const u32 portirqmask[] = { IS_PORT_1, IS_PORT_2 }; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 108 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 109 | static int skge_get_regs_len(struct net_device *dev) | 
 | 110 | { | 
| Stephen Hemminger | c3f8be9 | 2005-09-19 15:37:34 -0700 | [diff] [blame] | 111 | 	return 0x4000; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 112 | } | 
 | 113 |  | 
 | 114 | /* | 
| Stephen Hemminger | c3f8be9 | 2005-09-19 15:37:34 -0700 | [diff] [blame] | 115 |  * Returns copy of whole control register region | 
 | 116 |  * Note: skip RAM address register because accessing it will | 
 | 117 |  * 	 cause bus hangs! | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 118 |  */ | 
 | 119 | static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs, | 
 | 120 | 			  void *p) | 
 | 121 | { | 
 | 122 | 	const struct skge_port *skge = netdev_priv(dev); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 123 | 	const void __iomem *io = skge->hw->regs; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 124 |  | 
 | 125 | 	regs->version = 1; | 
| Stephen Hemminger | c3f8be9 | 2005-09-19 15:37:34 -0700 | [diff] [blame] | 126 | 	memset(p, 0, regs->len); | 
 | 127 | 	memcpy_fromio(p, io, B3_RAM_ADDR); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 128 |  | 
| Stephen Hemminger | c3f8be9 | 2005-09-19 15:37:34 -0700 | [diff] [blame] | 129 | 	memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1, | 
 | 130 | 		      regs->len - B3_RI_WTO_R1); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 131 | } | 
 | 132 |  | 
| Stephen Hemminger | 8f3f819 | 2005-11-08 10:33:45 -0800 | [diff] [blame] | 133 | /* Wake on Lan only supported on Yukon chips with rev 1 or above */ | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 134 | static int wol_supported(const struct skge_hw *hw) | 
 | 135 | { | 
 | 136 | 	return !((hw->chip_id == CHIP_ID_GENESIS || | 
| Stephen Hemminger | 981d037 | 2005-06-27 11:33:06 -0700 | [diff] [blame] | 137 | 		  (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0))); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 138 | } | 
 | 139 |  | 
 | 140 | static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol) | 
 | 141 | { | 
 | 142 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 143 |  | 
 | 144 | 	wol->supported = wol_supported(skge->hw) ? WAKE_MAGIC : 0; | 
 | 145 | 	wol->wolopts = skge->wol ? WAKE_MAGIC : 0; | 
 | 146 | } | 
 | 147 |  | 
 | 148 | static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol) | 
 | 149 | { | 
 | 150 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 151 | 	struct skge_hw *hw = skge->hw; | 
 | 152 |  | 
| Stephen Hemminger | 9556606 | 2005-06-27 11:33:02 -0700 | [diff] [blame] | 153 | 	if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0) | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 154 | 		return -EOPNOTSUPP; | 
 | 155 |  | 
 | 156 | 	if (wol->wolopts == WAKE_MAGIC && !wol_supported(hw)) | 
 | 157 | 		return -EOPNOTSUPP; | 
 | 158 |  | 
 | 159 | 	skge->wol = wol->wolopts == WAKE_MAGIC; | 
 | 160 |  | 
 | 161 | 	if (skge->wol) { | 
 | 162 | 		memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN); | 
 | 163 |  | 
 | 164 | 		skge_write16(hw, WOL_CTRL_STAT, | 
 | 165 | 			     WOL_CTL_ENA_PME_ON_MAGIC_PKT | | 
 | 166 | 			     WOL_CTL_ENA_MAGIC_PKT_UNIT); | 
 | 167 | 	} else | 
 | 168 | 		skge_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT); | 
 | 169 |  | 
 | 170 | 	return 0; | 
 | 171 | } | 
 | 172 |  | 
| Stephen Hemminger | 8f3f819 | 2005-11-08 10:33:45 -0800 | [diff] [blame] | 173 | /* Determine supported/advertised modes based on hardware. | 
 | 174 |  * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx | 
| Stephen Hemminger | 31b619c | 2005-06-27 11:33:11 -0700 | [diff] [blame] | 175 |  */ | 
 | 176 | static u32 skge_supported_modes(const struct skge_hw *hw) | 
 | 177 | { | 
 | 178 | 	u32 supported; | 
 | 179 |  | 
| Stephen Hemminger | 5e1705d | 2005-08-16 14:00:58 -0700 | [diff] [blame] | 180 | 	if (hw->copper) { | 
| Stephen Hemminger | 31b619c | 2005-06-27 11:33:11 -0700 | [diff] [blame] | 181 | 		supported = SUPPORTED_10baseT_Half | 
 | 182 | 			| SUPPORTED_10baseT_Full | 
 | 183 | 			| SUPPORTED_100baseT_Half | 
 | 184 | 			| SUPPORTED_100baseT_Full | 
 | 185 | 			| SUPPORTED_1000baseT_Half | 
 | 186 | 			| SUPPORTED_1000baseT_Full | 
 | 187 | 			| SUPPORTED_Autoneg| SUPPORTED_TP; | 
 | 188 |  | 
 | 189 | 		if (hw->chip_id == CHIP_ID_GENESIS) | 
 | 190 | 			supported &= ~(SUPPORTED_10baseT_Half | 
 | 191 | 					     | SUPPORTED_10baseT_Full | 
 | 192 | 					     | SUPPORTED_100baseT_Half | 
 | 193 | 					     | SUPPORTED_100baseT_Full); | 
 | 194 |  | 
 | 195 | 		else if (hw->chip_id == CHIP_ID_YUKON) | 
 | 196 | 			supported &= ~SUPPORTED_1000baseT_Half; | 
 | 197 | 	} else | 
 | 198 | 		supported = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE | 
 | 199 | 			| SUPPORTED_Autoneg; | 
 | 200 |  | 
 | 201 | 	return supported; | 
 | 202 | } | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 203 |  | 
 | 204 | static int skge_get_settings(struct net_device *dev, | 
 | 205 | 			     struct ethtool_cmd *ecmd) | 
 | 206 | { | 
 | 207 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 208 | 	struct skge_hw *hw = skge->hw; | 
 | 209 |  | 
 | 210 | 	ecmd->transceiver = XCVR_INTERNAL; | 
| Stephen Hemminger | 31b619c | 2005-06-27 11:33:11 -0700 | [diff] [blame] | 211 | 	ecmd->supported = skge_supported_modes(hw); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 212 |  | 
| Stephen Hemminger | 5e1705d | 2005-08-16 14:00:58 -0700 | [diff] [blame] | 213 | 	if (hw->copper) { | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 214 | 		ecmd->port = PORT_TP; | 
 | 215 | 		ecmd->phy_address = hw->phy_addr; | 
| Stephen Hemminger | 31b619c | 2005-06-27 11:33:11 -0700 | [diff] [blame] | 216 | 	} else | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 217 | 		ecmd->port = PORT_FIBRE; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 218 |  | 
 | 219 | 	ecmd->advertising = skge->advertising; | 
 | 220 | 	ecmd->autoneg = skge->autoneg; | 
 | 221 | 	ecmd->speed = skge->speed; | 
 | 222 | 	ecmd->duplex = skge->duplex; | 
 | 223 | 	return 0; | 
 | 224 | } | 
 | 225 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 226 | static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd) | 
 | 227 | { | 
 | 228 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 229 | 	const struct skge_hw *hw = skge->hw; | 
| Stephen Hemminger | 31b619c | 2005-06-27 11:33:11 -0700 | [diff] [blame] | 230 | 	u32 supported = skge_supported_modes(hw); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 231 |  | 
 | 232 | 	if (ecmd->autoneg == AUTONEG_ENABLE) { | 
| Stephen Hemminger | 31b619c | 2005-06-27 11:33:11 -0700 | [diff] [blame] | 233 | 		ecmd->advertising = supported; | 
 | 234 | 		skge->duplex = -1; | 
 | 235 | 		skge->speed = -1; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 236 | 	} else { | 
| Stephen Hemminger | 31b619c | 2005-06-27 11:33:11 -0700 | [diff] [blame] | 237 | 		u32 setting; | 
 | 238 |  | 
| Stephen Hemminger | 2c66851 | 2005-07-22 16:26:07 -0700 | [diff] [blame] | 239 | 		switch (ecmd->speed) { | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 240 | 		case SPEED_1000: | 
| Stephen Hemminger | 31b619c | 2005-06-27 11:33:11 -0700 | [diff] [blame] | 241 | 			if (ecmd->duplex == DUPLEX_FULL) | 
 | 242 | 				setting = SUPPORTED_1000baseT_Full; | 
 | 243 | 			else if (ecmd->duplex == DUPLEX_HALF) | 
 | 244 | 				setting = SUPPORTED_1000baseT_Half; | 
 | 245 | 			else | 
 | 246 | 				return -EINVAL; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 247 | 			break; | 
 | 248 | 		case SPEED_100: | 
| Stephen Hemminger | 31b619c | 2005-06-27 11:33:11 -0700 | [diff] [blame] | 249 | 			if (ecmd->duplex == DUPLEX_FULL) | 
 | 250 | 				setting = SUPPORTED_100baseT_Full; | 
 | 251 | 			else if (ecmd->duplex == DUPLEX_HALF) | 
 | 252 | 				setting = SUPPORTED_100baseT_Half; | 
 | 253 | 			else | 
 | 254 | 				return -EINVAL; | 
 | 255 | 			break; | 
 | 256 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 257 | 		case SPEED_10: | 
| Stephen Hemminger | 31b619c | 2005-06-27 11:33:11 -0700 | [diff] [blame] | 258 | 			if (ecmd->duplex == DUPLEX_FULL) | 
 | 259 | 				setting = SUPPORTED_10baseT_Full; | 
 | 260 | 			else if (ecmd->duplex == DUPLEX_HALF) | 
 | 261 | 				setting = SUPPORTED_10baseT_Half; | 
 | 262 | 			else | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 263 | 				return -EINVAL; | 
 | 264 | 			break; | 
 | 265 | 		default: | 
 | 266 | 			return -EINVAL; | 
 | 267 | 		} | 
| Stephen Hemminger | 31b619c | 2005-06-27 11:33:11 -0700 | [diff] [blame] | 268 |  | 
 | 269 | 		if ((setting & supported) == 0) | 
 | 270 | 			return -EINVAL; | 
 | 271 |  | 
 | 272 | 		skge->speed = ecmd->speed; | 
 | 273 | 		skge->duplex = ecmd->duplex; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 274 | 	} | 
 | 275 |  | 
 | 276 | 	skge->autoneg = ecmd->autoneg; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 277 | 	skge->advertising = ecmd->advertising; | 
 | 278 |  | 
| Stephen Hemminger | ee294dc | 2005-12-14 15:47:44 -0800 | [diff] [blame] | 279 | 	if (netif_running(dev)) | 
 | 280 | 		skge_phy_reset(skge); | 
 | 281 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 282 | 	return (0); | 
 | 283 | } | 
 | 284 |  | 
 | 285 | static void skge_get_drvinfo(struct net_device *dev, | 
 | 286 | 			     struct ethtool_drvinfo *info) | 
 | 287 | { | 
 | 288 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 289 |  | 
 | 290 | 	strcpy(info->driver, DRV_NAME); | 
 | 291 | 	strcpy(info->version, DRV_VERSION); | 
 | 292 | 	strcpy(info->fw_version, "N/A"); | 
 | 293 | 	strcpy(info->bus_info, pci_name(skge->hw->pdev)); | 
 | 294 | } | 
 | 295 |  | 
 | 296 | static const struct skge_stat { | 
 | 297 | 	char 	   name[ETH_GSTRING_LEN]; | 
 | 298 | 	u16	   xmac_offset; | 
 | 299 | 	u16	   gma_offset; | 
 | 300 | } skge_stats[] = { | 
 | 301 | 	{ "tx_bytes",		XM_TXO_OK_HI,  GM_TXO_OK_HI }, | 
 | 302 | 	{ "rx_bytes",		XM_RXO_OK_HI,  GM_RXO_OK_HI }, | 
 | 303 |  | 
 | 304 | 	{ "tx_broadcast",	XM_TXF_BC_OK,  GM_TXF_BC_OK }, | 
 | 305 | 	{ "rx_broadcast",	XM_RXF_BC_OK,  GM_RXF_BC_OK }, | 
 | 306 | 	{ "tx_multicast",	XM_TXF_MC_OK,  GM_TXF_MC_OK }, | 
 | 307 | 	{ "rx_multicast",	XM_RXF_MC_OK,  GM_RXF_MC_OK }, | 
 | 308 | 	{ "tx_unicast",		XM_TXF_UC_OK,  GM_TXF_UC_OK }, | 
 | 309 | 	{ "rx_unicast",		XM_RXF_UC_OK,  GM_RXF_UC_OK }, | 
 | 310 | 	{ "tx_mac_pause",	XM_TXF_MPAUSE, GM_TXF_MPAUSE }, | 
 | 311 | 	{ "rx_mac_pause",	XM_RXF_MPAUSE, GM_RXF_MPAUSE }, | 
 | 312 |  | 
 | 313 | 	{ "collisions",		XM_TXF_SNG_COL, GM_TXF_SNG_COL }, | 
 | 314 | 	{ "multi_collisions",	XM_TXF_MUL_COL, GM_TXF_MUL_COL }, | 
 | 315 | 	{ "aborted",		XM_TXF_ABO_COL, GM_TXF_ABO_COL }, | 
 | 316 | 	{ "late_collision",	XM_TXF_LAT_COL, GM_TXF_LAT_COL }, | 
 | 317 | 	{ "fifo_underrun",	XM_TXE_FIFO_UR, GM_TXE_FIFO_UR }, | 
 | 318 | 	{ "fifo_overflow",	XM_RXE_FIFO_OV, GM_RXE_FIFO_OV }, | 
 | 319 |  | 
 | 320 | 	{ "rx_toolong",		XM_RXF_LNG_ERR, GM_RXF_LNG_ERR }, | 
 | 321 | 	{ "rx_jabber",		XM_RXF_JAB_PKT, GM_RXF_JAB_PKT }, | 
 | 322 | 	{ "rx_runt",		XM_RXE_RUNT, 	GM_RXE_FRAG }, | 
 | 323 | 	{ "rx_too_long",	XM_RXF_LNG_ERR, GM_RXF_LNG_ERR }, | 
 | 324 | 	{ "rx_fcs_error",	XM_RXF_FCS_ERR, GM_RXF_FCS_ERR }, | 
 | 325 | }; | 
 | 326 |  | 
 | 327 | static int skge_get_stats_count(struct net_device *dev) | 
 | 328 | { | 
 | 329 | 	return ARRAY_SIZE(skge_stats); | 
 | 330 | } | 
 | 331 |  | 
 | 332 | static void skge_get_ethtool_stats(struct net_device *dev, | 
 | 333 | 				   struct ethtool_stats *stats, u64 *data) | 
 | 334 | { | 
 | 335 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 336 |  | 
 | 337 | 	if (skge->hw->chip_id == CHIP_ID_GENESIS) | 
 | 338 | 		genesis_get_stats(skge, data); | 
 | 339 | 	else | 
 | 340 | 		yukon_get_stats(skge, data); | 
 | 341 | } | 
 | 342 |  | 
 | 343 | /* Use hardware MIB variables for critical path statistics and | 
 | 344 |  * transmit feedback not reported at interrupt. | 
 | 345 |  * Other errors are accounted for in interrupt handler. | 
 | 346 |  */ | 
 | 347 | static struct net_device_stats *skge_get_stats(struct net_device *dev) | 
 | 348 | { | 
 | 349 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 350 | 	u64 data[ARRAY_SIZE(skge_stats)]; | 
 | 351 |  | 
 | 352 | 	if (skge->hw->chip_id == CHIP_ID_GENESIS) | 
 | 353 | 		genesis_get_stats(skge, data); | 
 | 354 | 	else | 
 | 355 | 		yukon_get_stats(skge, data); | 
 | 356 |  | 
 | 357 | 	skge->net_stats.tx_bytes = data[0]; | 
 | 358 | 	skge->net_stats.rx_bytes = data[1]; | 
 | 359 | 	skge->net_stats.tx_packets = data[2] + data[4] + data[6]; | 
 | 360 | 	skge->net_stats.rx_packets = data[3] + data[5] + data[7]; | 
 | 361 | 	skge->net_stats.multicast = data[5] + data[7]; | 
 | 362 | 	skge->net_stats.collisions = data[10]; | 
 | 363 | 	skge->net_stats.tx_aborted_errors = data[12]; | 
 | 364 |  | 
 | 365 | 	return &skge->net_stats; | 
 | 366 | } | 
 | 367 |  | 
 | 368 | static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data) | 
 | 369 | { | 
 | 370 | 	int i; | 
 | 371 |  | 
| Stephen Hemminger | 9556606 | 2005-06-27 11:33:02 -0700 | [diff] [blame] | 372 | 	switch (stringset) { | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 373 | 	case ETH_SS_STATS: | 
 | 374 | 		for (i = 0; i < ARRAY_SIZE(skge_stats); i++) | 
 | 375 | 			memcpy(data + i * ETH_GSTRING_LEN, | 
 | 376 | 			       skge_stats[i].name, ETH_GSTRING_LEN); | 
 | 377 | 		break; | 
 | 378 | 	} | 
 | 379 | } | 
 | 380 |  | 
 | 381 | static void skge_get_ring_param(struct net_device *dev, | 
 | 382 | 				struct ethtool_ringparam *p) | 
 | 383 | { | 
 | 384 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 385 |  | 
 | 386 | 	p->rx_max_pending = MAX_RX_RING_SIZE; | 
 | 387 | 	p->tx_max_pending = MAX_TX_RING_SIZE; | 
 | 388 | 	p->rx_mini_max_pending = 0; | 
 | 389 | 	p->rx_jumbo_max_pending = 0; | 
 | 390 |  | 
 | 391 | 	p->rx_pending = skge->rx_ring.count; | 
 | 392 | 	p->tx_pending = skge->tx_ring.count; | 
 | 393 | 	p->rx_mini_pending = 0; | 
 | 394 | 	p->rx_jumbo_pending = 0; | 
 | 395 | } | 
 | 396 |  | 
 | 397 | static int skge_set_ring_param(struct net_device *dev, | 
 | 398 | 			       struct ethtool_ringparam *p) | 
 | 399 | { | 
 | 400 | 	struct skge_port *skge = netdev_priv(dev); | 
| Stephen Hemminger | 3b8bb47 | 2005-12-14 15:47:48 -0800 | [diff] [blame] | 401 | 	int err; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 402 |  | 
 | 403 | 	if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE || | 
 | 404 | 	    p->tx_pending == 0 || p->tx_pending > MAX_TX_RING_SIZE) | 
 | 405 | 		return -EINVAL; | 
 | 406 |  | 
 | 407 | 	skge->rx_ring.count = p->rx_pending; | 
 | 408 | 	skge->tx_ring.count = p->tx_pending; | 
 | 409 |  | 
 | 410 | 	if (netif_running(dev)) { | 
 | 411 | 		skge_down(dev); | 
| Stephen Hemminger | 3b8bb47 | 2005-12-14 15:47:48 -0800 | [diff] [blame] | 412 | 		err = skge_up(dev); | 
 | 413 | 		if (err) | 
 | 414 | 			dev_close(dev); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 415 | 	} | 
 | 416 |  | 
 | 417 | 	return 0; | 
 | 418 | } | 
 | 419 |  | 
 | 420 | static u32 skge_get_msglevel(struct net_device *netdev) | 
 | 421 | { | 
 | 422 | 	struct skge_port *skge = netdev_priv(netdev); | 
 | 423 | 	return skge->msg_enable; | 
 | 424 | } | 
 | 425 |  | 
 | 426 | static void skge_set_msglevel(struct net_device *netdev, u32 value) | 
 | 427 | { | 
 | 428 | 	struct skge_port *skge = netdev_priv(netdev); | 
 | 429 | 	skge->msg_enable = value; | 
 | 430 | } | 
 | 431 |  | 
 | 432 | static int skge_nway_reset(struct net_device *dev) | 
 | 433 | { | 
 | 434 | 	struct skge_port *skge = netdev_priv(dev); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 435 |  | 
 | 436 | 	if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev)) | 
 | 437 | 		return -EINVAL; | 
 | 438 |  | 
| Stephen Hemminger | ee294dc | 2005-12-14 15:47:44 -0800 | [diff] [blame] | 439 | 	skge_phy_reset(skge); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 440 | 	return 0; | 
 | 441 | } | 
 | 442 |  | 
 | 443 | static int skge_set_sg(struct net_device *dev, u32 data) | 
 | 444 | { | 
 | 445 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 446 | 	struct skge_hw *hw = skge->hw; | 
 | 447 |  | 
 | 448 | 	if (hw->chip_id == CHIP_ID_GENESIS && data) | 
 | 449 | 		return -EOPNOTSUPP; | 
 | 450 | 	return ethtool_op_set_sg(dev, data); | 
 | 451 | } | 
 | 452 |  | 
 | 453 | static int skge_set_tx_csum(struct net_device *dev, u32 data) | 
 | 454 | { | 
 | 455 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 456 | 	struct skge_hw *hw = skge->hw; | 
 | 457 |  | 
 | 458 | 	if (hw->chip_id == CHIP_ID_GENESIS && data) | 
 | 459 | 		return -EOPNOTSUPP; | 
 | 460 |  | 
 | 461 | 	return ethtool_op_set_tx_csum(dev, data); | 
 | 462 | } | 
 | 463 |  | 
 | 464 | static u32 skge_get_rx_csum(struct net_device *dev) | 
 | 465 | { | 
 | 466 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 467 |  | 
 | 468 | 	return skge->rx_csum; | 
 | 469 | } | 
 | 470 |  | 
 | 471 | /* Only Yukon supports checksum offload. */ | 
 | 472 | static int skge_set_rx_csum(struct net_device *dev, u32 data) | 
 | 473 | { | 
 | 474 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 475 |  | 
 | 476 | 	if (skge->hw->chip_id == CHIP_ID_GENESIS && data) | 
 | 477 | 		return -EOPNOTSUPP; | 
 | 478 |  | 
 | 479 | 	skge->rx_csum = data; | 
 | 480 | 	return 0; | 
 | 481 | } | 
 | 482 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 483 | static void skge_get_pauseparam(struct net_device *dev, | 
 | 484 | 				struct ethtool_pauseparam *ecmd) | 
 | 485 | { | 
 | 486 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 487 |  | 
 | 488 | 	ecmd->tx_pause = (skge->flow_control == FLOW_MODE_LOC_SEND) | 
 | 489 | 		|| (skge->flow_control == FLOW_MODE_SYMMETRIC); | 
 | 490 | 	ecmd->rx_pause = (skge->flow_control == FLOW_MODE_REM_SEND) | 
 | 491 | 		|| (skge->flow_control == FLOW_MODE_SYMMETRIC); | 
 | 492 |  | 
 | 493 | 	ecmd->autoneg = skge->autoneg; | 
 | 494 | } | 
 | 495 |  | 
 | 496 | static int skge_set_pauseparam(struct net_device *dev, | 
 | 497 | 			       struct ethtool_pauseparam *ecmd) | 
 | 498 | { | 
 | 499 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 500 |  | 
 | 501 | 	skge->autoneg = ecmd->autoneg; | 
 | 502 | 	if (ecmd->rx_pause && ecmd->tx_pause) | 
 | 503 | 		skge->flow_control = FLOW_MODE_SYMMETRIC; | 
| Stephen Hemminger | 9556606 | 2005-06-27 11:33:02 -0700 | [diff] [blame] | 504 | 	else if (ecmd->rx_pause && !ecmd->tx_pause) | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 505 | 		skge->flow_control = FLOW_MODE_REM_SEND; | 
| Stephen Hemminger | 9556606 | 2005-06-27 11:33:02 -0700 | [diff] [blame] | 506 | 	else if (!ecmd->rx_pause && ecmd->tx_pause) | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 507 | 		skge->flow_control = FLOW_MODE_LOC_SEND; | 
 | 508 | 	else | 
 | 509 | 		skge->flow_control = FLOW_MODE_NONE; | 
 | 510 |  | 
| Stephen Hemminger | e8df855 | 2005-12-14 15:47:45 -0800 | [diff] [blame] | 511 | 	if (netif_running(dev)) | 
 | 512 | 		skge_phy_reset(skge); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 513 | 	return 0; | 
 | 514 | } | 
 | 515 |  | 
 | 516 | /* Chip internal frequency for clock calculations */ | 
 | 517 | static inline u32 hwkhz(const struct skge_hw *hw) | 
 | 518 | { | 
 | 519 | 	if (hw->chip_id == CHIP_ID_GENESIS) | 
 | 520 | 		return 53215; /* or:  53.125 MHz */ | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 521 | 	else | 
 | 522 | 		return 78215; /* or:  78.125 MHz */ | 
 | 523 | } | 
 | 524 |  | 
| Stephen Hemminger | 8f3f819 | 2005-11-08 10:33:45 -0800 | [diff] [blame] | 525 | /* Chip HZ to microseconds */ | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 526 | static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks) | 
 | 527 | { | 
 | 528 | 	return (ticks * 1000) / hwkhz(hw); | 
 | 529 | } | 
 | 530 |  | 
| Stephen Hemminger | 8f3f819 | 2005-11-08 10:33:45 -0800 | [diff] [blame] | 531 | /* Microseconds to chip HZ */ | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 532 | static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec) | 
 | 533 | { | 
 | 534 | 	return hwkhz(hw) * usec / 1000; | 
 | 535 | } | 
 | 536 |  | 
 | 537 | static int skge_get_coalesce(struct net_device *dev, | 
 | 538 | 			     struct ethtool_coalesce *ecmd) | 
 | 539 | { | 
 | 540 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 541 | 	struct skge_hw *hw = skge->hw; | 
 | 542 | 	int port = skge->port; | 
 | 543 |  | 
 | 544 | 	ecmd->rx_coalesce_usecs = 0; | 
 | 545 | 	ecmd->tx_coalesce_usecs = 0; | 
 | 546 |  | 
 | 547 | 	if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) { | 
 | 548 | 		u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI)); | 
 | 549 | 		u32 msk = skge_read32(hw, B2_IRQM_MSK); | 
 | 550 |  | 
 | 551 | 		if (msk & rxirqmask[port]) | 
 | 552 | 			ecmd->rx_coalesce_usecs = delay; | 
 | 553 | 		if (msk & txirqmask[port]) | 
 | 554 | 			ecmd->tx_coalesce_usecs = delay; | 
 | 555 | 	} | 
 | 556 |  | 
 | 557 | 	return 0; | 
 | 558 | } | 
 | 559 |  | 
 | 560 | /* Note: interrupt timer is per board, but can turn on/off per port */ | 
 | 561 | static int skge_set_coalesce(struct net_device *dev, | 
 | 562 | 			     struct ethtool_coalesce *ecmd) | 
 | 563 | { | 
 | 564 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 565 | 	struct skge_hw *hw = skge->hw; | 
 | 566 | 	int port = skge->port; | 
 | 567 | 	u32 msk = skge_read32(hw, B2_IRQM_MSK); | 
 | 568 | 	u32 delay = 25; | 
 | 569 |  | 
 | 570 | 	if (ecmd->rx_coalesce_usecs == 0) | 
 | 571 | 		msk &= ~rxirqmask[port]; | 
 | 572 | 	else if (ecmd->rx_coalesce_usecs < 25 || | 
 | 573 | 		 ecmd->rx_coalesce_usecs > 33333) | 
 | 574 | 		return -EINVAL; | 
 | 575 | 	else { | 
 | 576 | 		msk |= rxirqmask[port]; | 
 | 577 | 		delay = ecmd->rx_coalesce_usecs; | 
 | 578 | 	} | 
 | 579 |  | 
 | 580 | 	if (ecmd->tx_coalesce_usecs == 0) | 
 | 581 | 		msk &= ~txirqmask[port]; | 
 | 582 | 	else if (ecmd->tx_coalesce_usecs < 25 || | 
 | 583 | 		 ecmd->tx_coalesce_usecs > 33333) | 
 | 584 | 		return -EINVAL; | 
 | 585 | 	else { | 
 | 586 | 		msk |= txirqmask[port]; | 
 | 587 | 		delay = min(delay, ecmd->rx_coalesce_usecs); | 
 | 588 | 	} | 
 | 589 |  | 
 | 590 | 	skge_write32(hw, B2_IRQM_MSK, msk); | 
 | 591 | 	if (msk == 0) | 
 | 592 | 		skge_write32(hw, B2_IRQM_CTRL, TIM_STOP); | 
 | 593 | 	else { | 
 | 594 | 		skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay)); | 
 | 595 | 		skge_write32(hw, B2_IRQM_CTRL, TIM_START); | 
 | 596 | 	} | 
 | 597 | 	return 0; | 
 | 598 | } | 
 | 599 |  | 
| Stephen Hemminger | 6abebb5 | 2005-07-22 16:26:10 -0700 | [diff] [blame] | 600 | enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST }; | 
 | 601 | static void skge_led(struct skge_port *skge, enum led_mode mode) | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 602 | { | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 603 | 	struct skge_hw *hw = skge->hw; | 
| Stephen Hemminger | 6abebb5 | 2005-07-22 16:26:10 -0700 | [diff] [blame] | 604 | 	int port = skge->port; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 605 |  | 
| Stephen Hemminger | 4ff6ac0 | 2005-07-22 16:26:05 -0700 | [diff] [blame] | 606 | 	spin_lock_bh(&hw->phy_lock); | 
| Stephen Hemminger | 6abebb5 | 2005-07-22 16:26:10 -0700 | [diff] [blame] | 607 | 	if (hw->chip_id == CHIP_ID_GENESIS) { | 
 | 608 | 		switch (mode) { | 
 | 609 | 		case LED_MODE_OFF: | 
 | 610 | 			xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF); | 
 | 611 | 			skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF); | 
 | 612 | 			skge_write32(hw, SK_REG(port, RX_LED_VAL), 0); | 
 | 613 | 			skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF); | 
 | 614 | 			break; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 615 |  | 
| Stephen Hemminger | 6abebb5 | 2005-07-22 16:26:10 -0700 | [diff] [blame] | 616 | 		case LED_MODE_ON: | 
 | 617 | 			skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON); | 
 | 618 | 			skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON); | 
 | 619 |  | 
 | 620 | 			skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START); | 
 | 621 | 			skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START); | 
 | 622 |  | 
 | 623 | 			break; | 
 | 624 |  | 
 | 625 | 		case LED_MODE_TST: | 
 | 626 | 			skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON); | 
 | 627 | 			skge_write32(hw, SK_REG(port, RX_LED_VAL), 100); | 
 | 628 | 			skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START); | 
 | 629 |  | 
 | 630 | 			xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON); | 
 | 631 | 			break; | 
 | 632 | 		} | 
 | 633 | 	} else { | 
 | 634 | 		switch (mode) { | 
 | 635 | 		case LED_MODE_OFF: | 
 | 636 | 			gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0); | 
 | 637 | 			gm_phy_write(hw, port, PHY_MARV_LED_OVER, | 
 | 638 | 				     PHY_M_LED_MO_DUP(MO_LED_OFF)  | | 
 | 639 | 				     PHY_M_LED_MO_10(MO_LED_OFF)   | | 
 | 640 | 				     PHY_M_LED_MO_100(MO_LED_OFF)  | | 
 | 641 | 				     PHY_M_LED_MO_1000(MO_LED_OFF) | | 
 | 642 | 				     PHY_M_LED_MO_RX(MO_LED_OFF)); | 
 | 643 | 			break; | 
 | 644 | 		case LED_MODE_ON: | 
 | 645 | 			gm_phy_write(hw, port, PHY_MARV_LED_CTRL, | 
 | 646 | 				     PHY_M_LED_PULS_DUR(PULS_170MS) | | 
 | 647 | 				     PHY_M_LED_BLINK_RT(BLINK_84MS) | | 
 | 648 | 				     PHY_M_LEDC_TX_CTRL | | 
 | 649 | 				     PHY_M_LEDC_DP_CTRL); | 
| Stephen Hemminger | 46a60f2 | 2005-09-09 12:54:56 -0700 | [diff] [blame] | 650 |  | 
| Stephen Hemminger | 6abebb5 | 2005-07-22 16:26:10 -0700 | [diff] [blame] | 651 | 			gm_phy_write(hw, port, PHY_MARV_LED_OVER, | 
 | 652 | 				     PHY_M_LED_MO_RX(MO_LED_OFF) | | 
 | 653 | 				     (skge->speed == SPEED_100 ? | 
 | 654 | 				      PHY_M_LED_MO_100(MO_LED_ON) : 0)); | 
 | 655 | 			break; | 
 | 656 | 		case LED_MODE_TST: | 
 | 657 | 			gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0); | 
 | 658 | 			gm_phy_write(hw, port, PHY_MARV_LED_OVER, | 
 | 659 | 				     PHY_M_LED_MO_DUP(MO_LED_ON)  | | 
 | 660 | 				     PHY_M_LED_MO_10(MO_LED_ON)   | | 
 | 661 | 				     PHY_M_LED_MO_100(MO_LED_ON)  | | 
 | 662 | 				     PHY_M_LED_MO_1000(MO_LED_ON) | | 
 | 663 | 				     PHY_M_LED_MO_RX(MO_LED_ON)); | 
 | 664 | 		} | 
 | 665 | 	} | 
 | 666 | 	spin_unlock_bh(&hw->phy_lock); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 667 | } | 
 | 668 |  | 
 | 669 | /* blink LED's for finding board */ | 
 | 670 | static int skge_phys_id(struct net_device *dev, u32 data) | 
 | 671 | { | 
 | 672 | 	struct skge_port *skge = netdev_priv(dev); | 
| Stephen Hemminger | 6abebb5 | 2005-07-22 16:26:10 -0700 | [diff] [blame] | 673 | 	unsigned long ms; | 
 | 674 | 	enum led_mode mode = LED_MODE_TST; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 675 |  | 
| Stephen Hemminger | 9556606 | 2005-06-27 11:33:02 -0700 | [diff] [blame] | 676 | 	if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ)) | 
| Stephen Hemminger | 6abebb5 | 2005-07-22 16:26:10 -0700 | [diff] [blame] | 677 | 		ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000; | 
 | 678 | 	else | 
 | 679 | 		ms = data * 1000; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 680 |  | 
| Stephen Hemminger | 6abebb5 | 2005-07-22 16:26:10 -0700 | [diff] [blame] | 681 | 	while (ms > 0) { | 
 | 682 | 		skge_led(skge, mode); | 
 | 683 | 		mode ^= LED_MODE_TST; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 684 |  | 
| Stephen Hemminger | 6abebb5 | 2005-07-22 16:26:10 -0700 | [diff] [blame] | 685 | 		if (msleep_interruptible(BLINK_MS)) | 
 | 686 | 			break; | 
 | 687 | 		ms -= BLINK_MS; | 
 | 688 | 	} | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 689 |  | 
| Stephen Hemminger | 6abebb5 | 2005-07-22 16:26:10 -0700 | [diff] [blame] | 690 | 	/* back to regular LED state */ | 
 | 691 | 	skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 692 |  | 
 | 693 | 	return 0; | 
 | 694 | } | 
 | 695 |  | 
 | 696 | static struct ethtool_ops skge_ethtool_ops = { | 
 | 697 | 	.get_settings	= skge_get_settings, | 
 | 698 | 	.set_settings	= skge_set_settings, | 
 | 699 | 	.get_drvinfo	= skge_get_drvinfo, | 
 | 700 | 	.get_regs_len	= skge_get_regs_len, | 
 | 701 | 	.get_regs	= skge_get_regs, | 
 | 702 | 	.get_wol	= skge_get_wol, | 
 | 703 | 	.set_wol	= skge_set_wol, | 
 | 704 | 	.get_msglevel	= skge_get_msglevel, | 
 | 705 | 	.set_msglevel	= skge_set_msglevel, | 
 | 706 | 	.nway_reset	= skge_nway_reset, | 
 | 707 | 	.get_link	= ethtool_op_get_link, | 
 | 708 | 	.get_ringparam	= skge_get_ring_param, | 
 | 709 | 	.set_ringparam	= skge_set_ring_param, | 
 | 710 | 	.get_pauseparam = skge_get_pauseparam, | 
 | 711 | 	.set_pauseparam = skge_set_pauseparam, | 
 | 712 | 	.get_coalesce	= skge_get_coalesce, | 
 | 713 | 	.set_coalesce	= skge_set_coalesce, | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 714 | 	.get_sg		= ethtool_op_get_sg, | 
 | 715 | 	.set_sg		= skge_set_sg, | 
 | 716 | 	.get_tx_csum	= ethtool_op_get_tx_csum, | 
 | 717 | 	.set_tx_csum	= skge_set_tx_csum, | 
 | 718 | 	.get_rx_csum	= skge_get_rx_csum, | 
 | 719 | 	.set_rx_csum	= skge_set_rx_csum, | 
 | 720 | 	.get_strings	= skge_get_strings, | 
 | 721 | 	.phys_id	= skge_phys_id, | 
 | 722 | 	.get_stats_count = skge_get_stats_count, | 
 | 723 | 	.get_ethtool_stats = skge_get_ethtool_stats, | 
| John W. Linville | 56230d5 | 2005-09-12 10:48:57 -0400 | [diff] [blame] | 724 | 	.get_perm_addr	= ethtool_op_get_perm_addr, | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 725 | }; | 
 | 726 |  | 
 | 727 | /* | 
 | 728 |  * Allocate ring elements and chain them together | 
 | 729 |  * One-to-one association of board descriptors with ring elements | 
 | 730 |  */ | 
 | 731 | static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u64 base) | 
 | 732 | { | 
 | 733 | 	struct skge_tx_desc *d; | 
 | 734 | 	struct skge_element *e; | 
 | 735 | 	int i; | 
 | 736 |  | 
 | 737 | 	ring->start = kmalloc(sizeof(*e)*ring->count, GFP_KERNEL); | 
 | 738 | 	if (!ring->start) | 
 | 739 | 		return -ENOMEM; | 
 | 740 |  | 
 | 741 | 	for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) { | 
 | 742 | 		e->desc = d; | 
| Stephen Hemminger | 19a33d4 | 2005-06-27 11:33:15 -0700 | [diff] [blame] | 743 | 		e->skb = NULL; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 744 | 		if (i == ring->count - 1) { | 
 | 745 | 			e->next = ring->start; | 
 | 746 | 			d->next_offset = base; | 
 | 747 | 		} else { | 
 | 748 | 			e->next = e + 1; | 
 | 749 | 			d->next_offset = base + (i+1) * sizeof(*d); | 
 | 750 | 		} | 
 | 751 | 	} | 
 | 752 | 	ring->to_use = ring->to_clean = ring->start; | 
 | 753 |  | 
 | 754 | 	return 0; | 
 | 755 | } | 
 | 756 |  | 
| Stephen Hemminger | 19a33d4 | 2005-06-27 11:33:15 -0700 | [diff] [blame] | 757 | /* Allocate and setup a new buffer for receiving */ | 
 | 758 | static void skge_rx_setup(struct skge_port *skge, struct skge_element *e, | 
 | 759 | 			  struct sk_buff *skb, unsigned int bufsize) | 
 | 760 | { | 
 | 761 | 	struct skge_rx_desc *rd = e->desc; | 
 | 762 | 	u64 map; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 763 |  | 
 | 764 | 	map = pci_map_single(skge->hw->pdev, skb->data, bufsize, | 
 | 765 | 			     PCI_DMA_FROMDEVICE); | 
 | 766 |  | 
 | 767 | 	rd->dma_lo = map; | 
 | 768 | 	rd->dma_hi = map >> 32; | 
 | 769 | 	e->skb = skb; | 
 | 770 | 	rd->csum1_start = ETH_HLEN; | 
 | 771 | 	rd->csum2_start = ETH_HLEN; | 
 | 772 | 	rd->csum1 = 0; | 
 | 773 | 	rd->csum2 = 0; | 
 | 774 |  | 
 | 775 | 	wmb(); | 
 | 776 |  | 
 | 777 | 	rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize; | 
 | 778 | 	pci_unmap_addr_set(e, mapaddr, map); | 
 | 779 | 	pci_unmap_len_set(e, maplen, bufsize); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 780 | } | 
 | 781 |  | 
| Stephen Hemminger | 19a33d4 | 2005-06-27 11:33:15 -0700 | [diff] [blame] | 782 | /* Resume receiving using existing skb, | 
 | 783 |  * Note: DMA address is not changed by chip. | 
 | 784 |  * 	 MTU not changed while receiver active. | 
 | 785 |  */ | 
 | 786 | static void skge_rx_reuse(struct skge_element *e, unsigned int size) | 
 | 787 | { | 
 | 788 | 	struct skge_rx_desc *rd = e->desc; | 
 | 789 |  | 
 | 790 | 	rd->csum2 = 0; | 
 | 791 | 	rd->csum2_start = ETH_HLEN; | 
 | 792 |  | 
 | 793 | 	wmb(); | 
 | 794 |  | 
 | 795 | 	rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size; | 
 | 796 | } | 
 | 797 |  | 
 | 798 |  | 
 | 799 | /* Free all  buffers in receive ring, assumes receiver stopped */ | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 800 | static void skge_rx_clean(struct skge_port *skge) | 
 | 801 | { | 
 | 802 | 	struct skge_hw *hw = skge->hw; | 
 | 803 | 	struct skge_ring *ring = &skge->rx_ring; | 
 | 804 | 	struct skge_element *e; | 
 | 805 |  | 
| Stephen Hemminger | 19a33d4 | 2005-06-27 11:33:15 -0700 | [diff] [blame] | 806 | 	e = ring->start; | 
 | 807 | 	do { | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 808 | 		struct skge_rx_desc *rd = e->desc; | 
 | 809 | 		rd->control = 0; | 
| Stephen Hemminger | 19a33d4 | 2005-06-27 11:33:15 -0700 | [diff] [blame] | 810 | 		if (e->skb) { | 
 | 811 | 			pci_unmap_single(hw->pdev, | 
 | 812 | 					 pci_unmap_addr(e, mapaddr), | 
 | 813 | 					 pci_unmap_len(e, maplen), | 
 | 814 | 					 PCI_DMA_FROMDEVICE); | 
 | 815 | 			dev_kfree_skb(e->skb); | 
 | 816 | 			e->skb = NULL; | 
 | 817 | 		} | 
 | 818 | 	} while ((e = e->next) != ring->start); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 819 | } | 
 | 820 |  | 
| Stephen Hemminger | 19a33d4 | 2005-06-27 11:33:15 -0700 | [diff] [blame] | 821 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 822 | /* Allocate buffers for receive ring | 
| Stephen Hemminger | 19a33d4 | 2005-06-27 11:33:15 -0700 | [diff] [blame] | 823 |  * For receive:  to_clean is next received frame. | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 824 |  */ | 
 | 825 | static int skge_rx_fill(struct skge_port *skge) | 
 | 826 | { | 
 | 827 | 	struct skge_ring *ring = &skge->rx_ring; | 
 | 828 | 	struct skge_element *e; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 829 |  | 
| Stephen Hemminger | 19a33d4 | 2005-06-27 11:33:15 -0700 | [diff] [blame] | 830 | 	e = ring->start; | 
 | 831 | 	do { | 
| Stephen Hemminger | 383181a | 2005-09-19 15:37:16 -0700 | [diff] [blame] | 832 | 		struct sk_buff *skb; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 833 |  | 
| Stephen Hemminger | 383181a | 2005-09-19 15:37:16 -0700 | [diff] [blame] | 834 | 		skb = dev_alloc_skb(skge->rx_buf_size + NET_IP_ALIGN); | 
| Stephen Hemminger | 19a33d4 | 2005-06-27 11:33:15 -0700 | [diff] [blame] | 835 | 		if (!skb) | 
 | 836 | 			return -ENOMEM; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 837 |  | 
| Stephen Hemminger | 383181a | 2005-09-19 15:37:16 -0700 | [diff] [blame] | 838 | 		skb_reserve(skb, NET_IP_ALIGN); | 
 | 839 | 		skge_rx_setup(skge, e, skb, skge->rx_buf_size); | 
| Stephen Hemminger | 19a33d4 | 2005-06-27 11:33:15 -0700 | [diff] [blame] | 840 | 	} while ( (e = e->next) != ring->start); | 
 | 841 |  | 
 | 842 | 	ring->to_clean = ring->start; | 
 | 843 | 	return 0; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 844 | } | 
 | 845 |  | 
 | 846 | static void skge_link_up(struct skge_port *skge) | 
 | 847 | { | 
| Stephen Hemminger | 46a60f2 | 2005-09-09 12:54:56 -0700 | [diff] [blame] | 848 | 	skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), | 
| Stephen Hemminger | 54cfb5a | 2005-08-16 14:01:05 -0700 | [diff] [blame] | 849 | 		    LED_BLK_OFF|LED_SYNC_OFF|LED_ON); | 
 | 850 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 851 | 	netif_carrier_on(skge->netdev); | 
 | 852 | 	if (skge->tx_avail > MAX_SKB_FRAGS + 1) | 
 | 853 | 		netif_wake_queue(skge->netdev); | 
 | 854 |  | 
 | 855 | 	if (netif_msg_link(skge)) | 
 | 856 | 		printk(KERN_INFO PFX | 
 | 857 | 		       "%s: Link is up at %d Mbps, %s duplex, flow control %s\n", | 
 | 858 | 		       skge->netdev->name, skge->speed, | 
 | 859 | 		       skge->duplex == DUPLEX_FULL ? "full" : "half", | 
 | 860 | 		       (skge->flow_control == FLOW_MODE_NONE) ? "none" : | 
 | 861 | 		       (skge->flow_control == FLOW_MODE_LOC_SEND) ? "tx only" : | 
 | 862 | 		       (skge->flow_control == FLOW_MODE_REM_SEND) ? "rx only" : | 
 | 863 | 		       (skge->flow_control == FLOW_MODE_SYMMETRIC) ? "tx and rx" : | 
 | 864 | 		       "unknown"); | 
 | 865 | } | 
 | 866 |  | 
 | 867 | static void skge_link_down(struct skge_port *skge) | 
 | 868 | { | 
| Stephen Hemminger | 54cfb5a | 2005-08-16 14:01:05 -0700 | [diff] [blame] | 869 | 	skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 870 | 	netif_carrier_off(skge->netdev); | 
 | 871 | 	netif_stop_queue(skge->netdev); | 
 | 872 |  | 
 | 873 | 	if (netif_msg_link(skge)) | 
 | 874 | 		printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name); | 
 | 875 | } | 
 | 876 |  | 
| Stephen Hemminger | 2cd8e5d | 2005-11-08 10:33:42 -0800 | [diff] [blame] | 877 | static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val) | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 878 | { | 
 | 879 | 	int i; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 880 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 881 | 	xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr); | 
| Stephen Hemminger | 0781191 | 2006-02-22 10:28:34 -0800 | [diff] [blame^] | 882 | 	*val = xm_read16(hw, port, XM_PHY_DATA); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 883 |  | 
| Stephen Hemminger | 89bf5f2 | 2005-06-27 11:33:10 -0700 | [diff] [blame] | 884 | 	for (i = 0; i < PHY_RETRIES; i++) { | 
| Stephen Hemminger | 2cd8e5d | 2005-11-08 10:33:42 -0800 | [diff] [blame] | 885 | 		if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY) | 
| Stephen Hemminger | 89bf5f2 | 2005-06-27 11:33:10 -0700 | [diff] [blame] | 886 | 			goto ready; | 
| Stephen Hemminger | 0781191 | 2006-02-22 10:28:34 -0800 | [diff] [blame^] | 887 | 		udelay(1); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 888 | 	} | 
 | 889 |  | 
| Stephen Hemminger | 2cd8e5d | 2005-11-08 10:33:42 -0800 | [diff] [blame] | 890 | 	return -ETIMEDOUT; | 
| Stephen Hemminger | 89bf5f2 | 2005-06-27 11:33:10 -0700 | [diff] [blame] | 891 |  ready: | 
| Stephen Hemminger | 2cd8e5d | 2005-11-08 10:33:42 -0800 | [diff] [blame] | 892 | 	*val = xm_read16(hw, port, XM_PHY_DATA); | 
| Stephen Hemminger | 89bf5f2 | 2005-06-27 11:33:10 -0700 | [diff] [blame] | 893 |  | 
| Stephen Hemminger | 2cd8e5d | 2005-11-08 10:33:42 -0800 | [diff] [blame] | 894 | 	return 0; | 
 | 895 | } | 
 | 896 |  | 
 | 897 | static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg) | 
 | 898 | { | 
 | 899 | 	u16 v = 0; | 
 | 900 | 	if (__xm_phy_read(hw, port, reg, &v)) | 
 | 901 | 		printk(KERN_WARNING PFX "%s: phy read timed out\n", | 
 | 902 | 		       hw->dev[port]->name); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 903 | 	return v; | 
 | 904 | } | 
 | 905 |  | 
| Stephen Hemminger | 2cd8e5d | 2005-11-08 10:33:42 -0800 | [diff] [blame] | 906 | static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val) | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 907 | { | 
 | 908 | 	int i; | 
 | 909 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 910 | 	xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 911 | 	for (i = 0; i < PHY_RETRIES; i++) { | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 912 | 		if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY)) | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 913 | 			goto ready; | 
| Stephen Hemminger | 89bf5f2 | 2005-06-27 11:33:10 -0700 | [diff] [blame] | 914 | 		udelay(1); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 915 | 	} | 
| Stephen Hemminger | 2cd8e5d | 2005-11-08 10:33:42 -0800 | [diff] [blame] | 916 | 	return -EIO; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 917 |  | 
 | 918 |  ready: | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 919 | 	xm_write16(hw, port, XM_PHY_DATA, val); | 
| Stephen Hemminger | 0781191 | 2006-02-22 10:28:34 -0800 | [diff] [blame^] | 920 | 	for (i = 0; i < PHY_RETRIES; i++) { | 
 | 921 | 		if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY)) | 
 | 922 | 			return 0; | 
 | 923 | 		udelay(1); | 
 | 924 | 	} | 
 | 925 | 	return -ETIMEDOUT; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 926 | } | 
 | 927 |  | 
 | 928 | static void genesis_init(struct skge_hw *hw) | 
 | 929 | { | 
 | 930 | 	/* set blink source counter */ | 
 | 931 | 	skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100); | 
 | 932 | 	skge_write8(hw, B2_BSC_CTRL, BSC_START); | 
 | 933 |  | 
 | 934 | 	/* configure mac arbiter */ | 
 | 935 | 	skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR); | 
 | 936 |  | 
 | 937 | 	/* configure mac arbiter timeout values */ | 
 | 938 | 	skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53); | 
 | 939 | 	skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53); | 
 | 940 | 	skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53); | 
 | 941 | 	skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53); | 
 | 942 |  | 
 | 943 | 	skge_write8(hw, B3_MA_RCINI_RX1, 0); | 
 | 944 | 	skge_write8(hw, B3_MA_RCINI_RX2, 0); | 
 | 945 | 	skge_write8(hw, B3_MA_RCINI_TX1, 0); | 
 | 946 | 	skge_write8(hw, B3_MA_RCINI_TX2, 0); | 
 | 947 |  | 
 | 948 | 	/* configure packet arbiter timeout */ | 
 | 949 | 	skge_write16(hw, B3_PA_CTRL, PA_RST_CLR); | 
 | 950 | 	skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX); | 
 | 951 | 	skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX); | 
 | 952 | 	skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX); | 
 | 953 | 	skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX); | 
 | 954 | } | 
 | 955 |  | 
 | 956 | static void genesis_reset(struct skge_hw *hw, int port) | 
 | 957 | { | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 958 | 	const u8 zero[8]  = { 0 }; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 959 |  | 
| Stephen Hemminger | 46a60f2 | 2005-09-09 12:54:56 -0700 | [diff] [blame] | 960 | 	skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0); | 
 | 961 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 962 | 	/* reset the statistics module */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 963 | 	xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT); | 
 | 964 | 	xm_write16(hw, port, XM_IMSK, 0xffff);	/* disable XMAC IRQs */ | 
 | 965 | 	xm_write32(hw, port, XM_MODE, 0);		/* clear Mode Reg */ | 
 | 966 | 	xm_write16(hw, port, XM_TX_CMD, 0);	/* reset TX CMD Reg */ | 
 | 967 | 	xm_write16(hw, port, XM_RX_CMD, 0);	/* reset RX CMD Reg */ | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 968 |  | 
| Stephen Hemminger | 89bf5f2 | 2005-06-27 11:33:10 -0700 | [diff] [blame] | 969 | 	/* disable Broadcom PHY IRQ */ | 
 | 970 | 	xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 971 |  | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 972 | 	xm_outhash(hw, port, XM_HSM, zero); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 973 | } | 
 | 974 |  | 
 | 975 |  | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 976 | /* Convert mode to MII values  */ | 
 | 977 | static const u16 phy_pause_map[] = { | 
 | 978 | 	[FLOW_MODE_NONE] =	0, | 
 | 979 | 	[FLOW_MODE_LOC_SEND] =	PHY_AN_PAUSE_ASYM, | 
 | 980 | 	[FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP, | 
 | 981 | 	[FLOW_MODE_REM_SEND]  = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM, | 
 | 982 | }; | 
 | 983 |  | 
 | 984 |  | 
 | 985 | /* Check status of Broadcom phy link */ | 
 | 986 | static void bcom_check_link(struct skge_hw *hw, int port) | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 987 | { | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 988 | 	struct net_device *dev = hw->dev[port]; | 
 | 989 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 990 | 	u16 status; | 
 | 991 |  | 
 | 992 | 	/* read twice because of latch */ | 
 | 993 | 	(void) xm_phy_read(hw, port, PHY_BCOM_STAT); | 
 | 994 | 	status = xm_phy_read(hw, port, PHY_BCOM_STAT); | 
 | 995 |  | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 996 | 	if ((status & PHY_ST_LSYNC) == 0) { | 
 | 997 | 		u16 cmd = xm_read16(hw, port, XM_MMU_CMD); | 
 | 998 | 		cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX); | 
 | 999 | 		xm_write16(hw, port, XM_MMU_CMD, cmd); | 
 | 1000 | 		/* dummy read to ensure writing */ | 
 | 1001 | 		(void) xm_read16(hw, port, XM_MMU_CMD); | 
 | 1002 |  | 
 | 1003 | 		if (netif_carrier_ok(dev)) | 
 | 1004 | 			skge_link_down(skge); | 
 | 1005 | 	} else { | 
 | 1006 | 		if (skge->autoneg == AUTONEG_ENABLE && | 
 | 1007 | 		    (status & PHY_ST_AN_OVER)) { | 
 | 1008 | 			u16 lpa = xm_phy_read(hw, port, PHY_BCOM_AUNE_LP); | 
 | 1009 | 			u16 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT); | 
 | 1010 |  | 
 | 1011 | 			if (lpa & PHY_B_AN_RF) { | 
 | 1012 | 				printk(KERN_NOTICE PFX "%s: remote fault\n", | 
 | 1013 | 				       dev->name); | 
 | 1014 | 				return; | 
 | 1015 | 			} | 
 | 1016 |  | 
 | 1017 | 			/* Check Duplex mismatch */ | 
| Stephen Hemminger | 2c66851 | 2005-07-22 16:26:07 -0700 | [diff] [blame] | 1018 | 			switch (aux & PHY_B_AS_AN_RES_MSK) { | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 1019 | 			case PHY_B_RES_1000FD: | 
 | 1020 | 				skge->duplex = DUPLEX_FULL; | 
 | 1021 | 				break; | 
 | 1022 | 			case PHY_B_RES_1000HD: | 
 | 1023 | 				skge->duplex = DUPLEX_HALF; | 
 | 1024 | 				break; | 
 | 1025 | 			default: | 
 | 1026 | 				printk(KERN_NOTICE PFX "%s: duplex mismatch\n", | 
 | 1027 | 				       dev->name); | 
 | 1028 | 				return; | 
 | 1029 | 			} | 
 | 1030 |  | 
 | 1031 |  | 
 | 1032 | 			/* We are using IEEE 802.3z/D5.0 Table 37-4 */ | 
 | 1033 | 			switch (aux & PHY_B_AS_PAUSE_MSK) { | 
 | 1034 | 			case PHY_B_AS_PAUSE_MSK: | 
 | 1035 | 				skge->flow_control = FLOW_MODE_SYMMETRIC; | 
 | 1036 | 				break; | 
 | 1037 | 			case PHY_B_AS_PRR: | 
 | 1038 | 				skge->flow_control = FLOW_MODE_REM_SEND; | 
 | 1039 | 				break; | 
 | 1040 | 			case PHY_B_AS_PRT: | 
 | 1041 | 				skge->flow_control = FLOW_MODE_LOC_SEND; | 
 | 1042 | 				break; | 
 | 1043 | 			default: | 
 | 1044 | 				skge->flow_control = FLOW_MODE_NONE; | 
 | 1045 | 			} | 
 | 1046 |  | 
 | 1047 | 			skge->speed = SPEED_1000; | 
 | 1048 | 		} | 
 | 1049 |  | 
 | 1050 | 		if (!netif_carrier_ok(dev)) | 
 | 1051 | 			genesis_link_up(skge); | 
 | 1052 | 	} | 
 | 1053 | } | 
 | 1054 |  | 
 | 1055 | /* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional | 
 | 1056 |  * Phy on for 100 or 10Mbit operation | 
 | 1057 |  */ | 
 | 1058 | static void bcom_phy_init(struct skge_port *skge, int jumbo) | 
 | 1059 | { | 
 | 1060 | 	struct skge_hw *hw = skge->hw; | 
 | 1061 | 	int port = skge->port; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1062 | 	int i; | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 1063 | 	u16 id1, r, ext, ctl; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1064 |  | 
 | 1065 | 	/* magic workaround patterns for Broadcom */ | 
 | 1066 | 	static const struct { | 
 | 1067 | 		u16 reg; | 
 | 1068 | 		u16 val; | 
 | 1069 | 	} A1hack[] = { | 
 | 1070 | 		{ 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 }, | 
 | 1071 | 		{ 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 }, | 
 | 1072 | 		{ 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 }, | 
 | 1073 | 		{ 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 }, | 
 | 1074 | 	}, C0hack[] = { | 
 | 1075 | 		{ 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 }, | 
 | 1076 | 		{ 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 }, | 
 | 1077 | 	}; | 
 | 1078 |  | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 1079 | 	/* read Id from external PHY (all have the same address) */ | 
 | 1080 | 	id1 = xm_phy_read(hw, port, PHY_XMAC_ID1); | 
 | 1081 |  | 
 | 1082 | 	/* Optimize MDIO transfer by suppressing preamble. */ | 
 | 1083 | 	r = xm_read16(hw, port, XM_MMU_CMD); | 
 | 1084 | 	r |=  XM_MMU_NO_PRE; | 
 | 1085 | 	xm_write16(hw, port, XM_MMU_CMD,r); | 
 | 1086 |  | 
| Stephen Hemminger | 2c66851 | 2005-07-22 16:26:07 -0700 | [diff] [blame] | 1087 | 	switch (id1) { | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 1088 | 	case PHY_BCOM_ID1_C0: | 
 | 1089 | 		/* | 
 | 1090 | 		 * Workaround BCOM Errata for the C0 type. | 
 | 1091 | 		 * Write magic patterns to reserved registers. | 
 | 1092 | 		 */ | 
 | 1093 | 		for (i = 0; i < ARRAY_SIZE(C0hack); i++) | 
 | 1094 | 			xm_phy_write(hw, port, | 
 | 1095 | 				     C0hack[i].reg, C0hack[i].val); | 
 | 1096 |  | 
 | 1097 | 		break; | 
 | 1098 | 	case PHY_BCOM_ID1_A1: | 
 | 1099 | 		/* | 
 | 1100 | 		 * Workaround BCOM Errata for the A1 type. | 
 | 1101 | 		 * Write magic patterns to reserved registers. | 
 | 1102 | 		 */ | 
 | 1103 | 		for (i = 0; i < ARRAY_SIZE(A1hack); i++) | 
 | 1104 | 			xm_phy_write(hw, port, | 
 | 1105 | 				     A1hack[i].reg, A1hack[i].val); | 
 | 1106 | 		break; | 
 | 1107 | 	} | 
 | 1108 |  | 
 | 1109 | 	/* | 
 | 1110 | 	 * Workaround BCOM Errata (#10523) for all BCom PHYs. | 
 | 1111 | 	 * Disable Power Management after reset. | 
 | 1112 | 	 */ | 
 | 1113 | 	r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL); | 
 | 1114 | 	r |= PHY_B_AC_DIS_PM; | 
 | 1115 | 	xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r); | 
 | 1116 |  | 
 | 1117 | 	/* Dummy read */ | 
 | 1118 | 	xm_read16(hw, port, XM_ISRC); | 
 | 1119 |  | 
 | 1120 | 	ext = PHY_B_PEC_EN_LTR; /* enable tx led */ | 
 | 1121 | 	ctl = PHY_CT_SP1000;	/* always 1000mbit */ | 
 | 1122 |  | 
 | 1123 | 	if (skge->autoneg == AUTONEG_ENABLE) { | 
 | 1124 | 		/* | 
 | 1125 | 		 * Workaround BCOM Errata #1 for the C5 type. | 
 | 1126 | 		 * 1000Base-T Link Acquisition Failure in Slave Mode | 
 | 1127 | 		 * Set Repeater/DTE bit 10 of the 1000Base-T Control Register | 
 | 1128 | 		 */ | 
 | 1129 | 		u16 adv = PHY_B_1000C_RD; | 
 | 1130 | 		if (skge->advertising & ADVERTISED_1000baseT_Half) | 
 | 1131 | 			adv |= PHY_B_1000C_AHD; | 
 | 1132 | 		if (skge->advertising & ADVERTISED_1000baseT_Full) | 
 | 1133 | 			adv |= PHY_B_1000C_AFD; | 
 | 1134 | 		xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv); | 
 | 1135 |  | 
 | 1136 | 		ctl |= PHY_CT_ANE | PHY_CT_RE_CFG; | 
 | 1137 | 	} else { | 
 | 1138 | 		if (skge->duplex == DUPLEX_FULL) | 
 | 1139 | 			ctl |= PHY_CT_DUP_MD; | 
 | 1140 | 		/* Force to slave */ | 
 | 1141 | 		xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE); | 
 | 1142 | 	} | 
 | 1143 |  | 
 | 1144 | 	/* Set autonegotiation pause parameters */ | 
 | 1145 | 	xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV, | 
 | 1146 | 		     phy_pause_map[skge->flow_control] | PHY_AN_CSMA); | 
 | 1147 |  | 
 | 1148 | 	/* Handle Jumbo frames */ | 
 | 1149 | 	if (jumbo) { | 
 | 1150 | 		xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, | 
 | 1151 | 			     PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK); | 
 | 1152 |  | 
 | 1153 | 		ext |= PHY_B_PEC_HIGH_LA; | 
 | 1154 |  | 
 | 1155 | 	} | 
 | 1156 |  | 
 | 1157 | 	xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext); | 
 | 1158 | 	xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl); | 
 | 1159 |  | 
| Stephen Hemminger | 8f3f819 | 2005-11-08 10:33:45 -0800 | [diff] [blame] | 1160 | 	/* Use link status change interrupt */ | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 1161 | 	xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK); | 
 | 1162 |  | 
 | 1163 | 	bcom_check_link(hw, port); | 
 | 1164 | } | 
 | 1165 |  | 
 | 1166 | static void genesis_mac_init(struct skge_hw *hw, int port) | 
 | 1167 | { | 
 | 1168 | 	struct net_device *dev = hw->dev[port]; | 
 | 1169 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 1170 | 	int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN; | 
 | 1171 | 	int i; | 
 | 1172 | 	u32 r; | 
 | 1173 | 	const u8 zero[6]  = { 0 }; | 
 | 1174 |  | 
| Stephen Hemminger | 0781191 | 2006-02-22 10:28:34 -0800 | [diff] [blame^] | 1175 | 	for (i = 0; i < 10; i++) { | 
 | 1176 | 		skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), | 
 | 1177 | 			     MFF_SET_MAC_RST); | 
 | 1178 | 		if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST) | 
 | 1179 | 			goto reset_ok; | 
 | 1180 | 		udelay(1); | 
 | 1181 | 	} | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1182 |  | 
| Stephen Hemminger | 0781191 | 2006-02-22 10:28:34 -0800 | [diff] [blame^] | 1183 | 	printk(KERN_WARNING PFX "%s: genesis reset failed\n", dev->name); | 
 | 1184 |  | 
 | 1185 |  reset_ok: | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1186 | 	/* Unreset the XMAC. */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1187 | 	skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1188 |  | 
 | 1189 | 	/* | 
 | 1190 | 	 * Perform additional initialization for external PHYs, | 
 | 1191 | 	 * namely for the 1000baseTX cards that use the XMAC's | 
 | 1192 | 	 * GMII mode. | 
 | 1193 | 	 */ | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 1194 | 	/* Take external Phy out of reset */ | 
| Stephen Hemminger | 89bf5f2 | 2005-06-27 11:33:10 -0700 | [diff] [blame] | 1195 | 	r = skge_read32(hw, B2_GP_IO); | 
 | 1196 | 	if (port == 0) | 
 | 1197 | 		r |= GP_DIR_0|GP_IO_0; | 
 | 1198 | 	else | 
 | 1199 | 		r |= GP_DIR_2|GP_IO_2; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1200 |  | 
| Stephen Hemminger | 89bf5f2 | 2005-06-27 11:33:10 -0700 | [diff] [blame] | 1201 | 	skge_write32(hw, B2_GP_IO, r); | 
| Stephen Hemminger | 0781191 | 2006-02-22 10:28:34 -0800 | [diff] [blame^] | 1202 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1203 |  | 
| Stephen Hemminger | 8f3f819 | 2005-11-08 10:33:45 -0800 | [diff] [blame] | 1204 | 	/* Enable GMII interface */ | 
| Stephen Hemminger | 89bf5f2 | 2005-06-27 11:33:10 -0700 | [diff] [blame] | 1205 | 	xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1206 |  | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 1207 | 	bcom_phy_init(skge, jumbo); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1208 |  | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 1209 | 	/* Set Station Address */ | 
 | 1210 | 	xm_outaddr(hw, port, XM_SA, dev->dev_addr); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1211 |  | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 1212 | 	/* We don't use match addresses so clear */ | 
 | 1213 | 	for (i = 1; i < 16; i++) | 
 | 1214 | 		xm_outaddr(hw, port, XM_EXM(i), zero); | 
| Stephen Hemminger | 89bf5f2 | 2005-06-27 11:33:10 -0700 | [diff] [blame] | 1215 |  | 
| Stephen Hemminger | 0781191 | 2006-02-22 10:28:34 -0800 | [diff] [blame^] | 1216 | 	/* Clear MIB counters */ | 
 | 1217 | 	xm_write16(hw, port, XM_STAT_CMD, | 
 | 1218 | 			XM_SC_CLR_RXC | XM_SC_CLR_TXC); | 
 | 1219 | 	/* Clear two times according to Errata #3 */ | 
 | 1220 | 	xm_write16(hw, port, XM_STAT_CMD, | 
 | 1221 | 			XM_SC_CLR_RXC | XM_SC_CLR_TXC); | 
 | 1222 |  | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 1223 | 	/* configure Rx High Water Mark (XM_RX_HI_WM) */ | 
 | 1224 | 	xm_write16(hw, port, XM_RX_HI_WM, 1450); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1225 |  | 
 | 1226 | 	/* We don't need the FCS appended to the packet. */ | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 1227 | 	r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS; | 
 | 1228 | 	if (jumbo) | 
 | 1229 | 		r |= XM_RX_BIG_PK_OK; | 
 | 1230 |  | 
 | 1231 | 	if (skge->duplex == DUPLEX_HALF) { | 
 | 1232 | 		/* | 
 | 1233 | 		 * If in manual half duplex mode the other side might be in | 
 | 1234 | 		 * full duplex mode, so ignore if a carrier extension is not seen | 
 | 1235 | 		 * on frames received | 
 | 1236 | 		 */ | 
 | 1237 | 		r |= XM_RX_DIS_CEXT; | 
 | 1238 | 	} | 
 | 1239 | 	xm_write16(hw, port, XM_RX_CMD, r); | 
 | 1240 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1241 |  | 
 | 1242 | 	/* We want short frames padded to 60 bytes. */ | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 1243 | 	xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD); | 
 | 1244 |  | 
 | 1245 | 	/* | 
 | 1246 | 	 * Bump up the transmit threshold. This helps hold off transmit | 
 | 1247 | 	 * underruns when we're blasting traffic from both ports at once. | 
 | 1248 | 	 */ | 
 | 1249 | 	xm_write16(hw, port, XM_TX_THR, 512); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1250 |  | 
 | 1251 | 	/* | 
 | 1252 | 	 * Enable the reception of all error frames. This is is | 
 | 1253 | 	 * a necessary evil due to the design of the XMAC. The | 
 | 1254 | 	 * XMAC's receive FIFO is only 8K in size, however jumbo | 
 | 1255 | 	 * frames can be up to 9000 bytes in length. When bad | 
 | 1256 | 	 * frame filtering is enabled, the XMAC's RX FIFO operates | 
 | 1257 | 	 * in 'store and forward' mode. For this to work, the | 
 | 1258 | 	 * entire frame has to fit into the FIFO, but that means | 
 | 1259 | 	 * that jumbo frames larger than 8192 bytes will be | 
 | 1260 | 	 * truncated. Disabling all bad frame filtering causes | 
 | 1261 | 	 * the RX FIFO to operate in streaming mode, in which | 
| Stephen Hemminger | 8f3f819 | 2005-11-08 10:33:45 -0800 | [diff] [blame] | 1262 | 	 * case the XMAC will start transferring frames out of the | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1263 | 	 * RX FIFO as soon as the FIFO threshold is reached. | 
 | 1264 | 	 */ | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 1265 | 	xm_write32(hw, port, XM_MODE, XM_DEF_MODE); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1266 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1267 |  | 
 | 1268 | 	/* | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 1269 | 	 * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK) | 
 | 1270 | 	 *	- Enable all bits excepting 'Octets Rx OK Low CntOv' | 
 | 1271 | 	 *	  and 'Octets Rx OK Hi Cnt Ov'. | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1272 | 	 */ | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 1273 | 	xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK); | 
 | 1274 |  | 
 | 1275 | 	/* | 
 | 1276 | 	 * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK) | 
 | 1277 | 	 *	- Enable all bits excepting 'Octets Tx OK Low CntOv' | 
 | 1278 | 	 *	  and 'Octets Tx OK Hi Cnt Ov'. | 
 | 1279 | 	 */ | 
 | 1280 | 	xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1281 |  | 
 | 1282 | 	/* Configure MAC arbiter */ | 
 | 1283 | 	skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR); | 
 | 1284 |  | 
 | 1285 | 	/* configure timeout values */ | 
 | 1286 | 	skge_write8(hw, B3_MA_TOINI_RX1, 72); | 
 | 1287 | 	skge_write8(hw, B3_MA_TOINI_RX2, 72); | 
 | 1288 | 	skge_write8(hw, B3_MA_TOINI_TX1, 72); | 
 | 1289 | 	skge_write8(hw, B3_MA_TOINI_TX2, 72); | 
 | 1290 |  | 
 | 1291 | 	skge_write8(hw, B3_MA_RCINI_RX1, 0); | 
 | 1292 | 	skge_write8(hw, B3_MA_RCINI_RX2, 0); | 
 | 1293 | 	skge_write8(hw, B3_MA_RCINI_TX1, 0); | 
 | 1294 | 	skge_write8(hw, B3_MA_RCINI_TX2, 0); | 
 | 1295 |  | 
 | 1296 | 	/* Configure Rx MAC FIFO */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1297 | 	skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR); | 
 | 1298 | 	skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT); | 
 | 1299 | 	skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1300 |  | 
 | 1301 | 	/* Configure Tx MAC FIFO */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1302 | 	skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR); | 
 | 1303 | 	skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF); | 
 | 1304 | 	skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1305 |  | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 1306 | 	if (jumbo) { | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1307 | 		/* Enable frame flushing if jumbo frames used */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1308 | 		skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1309 | 	} else { | 
 | 1310 | 		/* enable timeout timers if normal frames */ | 
 | 1311 | 		skge_write16(hw, B3_PA_CTRL, | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 1312 | 			     (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1313 | 	} | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1314 | } | 
 | 1315 |  | 
 | 1316 | static void genesis_stop(struct skge_port *skge) | 
 | 1317 | { | 
 | 1318 | 	struct skge_hw *hw = skge->hw; | 
 | 1319 | 	int port = skge->port; | 
| Stephen Hemminger | 89bf5f2 | 2005-06-27 11:33:10 -0700 | [diff] [blame] | 1320 | 	u32 reg; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1321 |  | 
| Stephen Hemminger | 46a60f2 | 2005-09-09 12:54:56 -0700 | [diff] [blame] | 1322 | 	genesis_reset(hw, port); | 
 | 1323 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1324 | 	/* Clear Tx packet arbiter timeout IRQ */ | 
 | 1325 | 	skge_write16(hw, B3_PA_CTRL, | 
 | 1326 | 		     port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2); | 
 | 1327 |  | 
 | 1328 | 	/* | 
| Stephen Hemminger | 8f3f819 | 2005-11-08 10:33:45 -0800 | [diff] [blame] | 1329 | 	 * If the transfer sticks at the MAC the STOP command will not | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1330 | 	 * terminate if we don't flush the XMAC's transmit FIFO ! | 
 | 1331 | 	 */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1332 | 	xm_write32(hw, port, XM_MODE, | 
 | 1333 | 			xm_read32(hw, port, XM_MODE)|XM_MD_FTF); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1334 |  | 
 | 1335 |  | 
 | 1336 | 	/* Reset the MAC */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1337 | 	skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1338 |  | 
 | 1339 | 	/* For external PHYs there must be special handling */ | 
| Stephen Hemminger | 89bf5f2 | 2005-06-27 11:33:10 -0700 | [diff] [blame] | 1340 | 	reg = skge_read32(hw, B2_GP_IO); | 
 | 1341 | 	if (port == 0) { | 
 | 1342 | 		reg |= GP_DIR_0; | 
 | 1343 | 		reg &= ~GP_IO_0; | 
 | 1344 | 	} else { | 
 | 1345 | 		reg |= GP_DIR_2; | 
 | 1346 | 		reg &= ~GP_IO_2; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1347 | 	} | 
| Stephen Hemminger | 89bf5f2 | 2005-06-27 11:33:10 -0700 | [diff] [blame] | 1348 | 	skge_write32(hw, B2_GP_IO, reg); | 
 | 1349 | 	skge_read32(hw, B2_GP_IO); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1350 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1351 | 	xm_write16(hw, port, XM_MMU_CMD, | 
 | 1352 | 			xm_read16(hw, port, XM_MMU_CMD) | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1353 | 			& ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX)); | 
 | 1354 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1355 | 	xm_read16(hw, port, XM_MMU_CMD); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1356 | } | 
 | 1357 |  | 
 | 1358 |  | 
 | 1359 | static void genesis_get_stats(struct skge_port *skge, u64 *data) | 
 | 1360 | { | 
 | 1361 | 	struct skge_hw *hw = skge->hw; | 
 | 1362 | 	int port = skge->port; | 
 | 1363 | 	int i; | 
 | 1364 | 	unsigned long timeout = jiffies + HZ; | 
 | 1365 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1366 | 	xm_write16(hw, port, | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1367 | 			XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC); | 
 | 1368 |  | 
 | 1369 | 	/* wait for update to complete */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1370 | 	while (xm_read16(hw, port, XM_STAT_CMD) | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1371 | 	       & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) { | 
 | 1372 | 		if (time_after(jiffies, timeout)) | 
 | 1373 | 			break; | 
 | 1374 | 		udelay(10); | 
 | 1375 | 	} | 
 | 1376 |  | 
 | 1377 | 	/* special case for 64 bit octet counter */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1378 | 	data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32 | 
 | 1379 | 		| xm_read32(hw, port, XM_TXO_OK_LO); | 
 | 1380 | 	data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32 | 
 | 1381 | 		| xm_read32(hw, port, XM_RXO_OK_LO); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1382 |  | 
 | 1383 | 	for (i = 2; i < ARRAY_SIZE(skge_stats); i++) | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1384 | 		data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1385 | } | 
 | 1386 |  | 
 | 1387 | static void genesis_mac_intr(struct skge_hw *hw, int port) | 
 | 1388 | { | 
 | 1389 | 	struct skge_port *skge = netdev_priv(hw->dev[port]); | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1390 | 	u16 status = xm_read16(hw, port, XM_ISRC); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1391 |  | 
| Stephen Hemminger | 7e676d9 | 2005-06-27 11:33:13 -0700 | [diff] [blame] | 1392 | 	if (netif_msg_intr(skge)) | 
 | 1393 | 		printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n", | 
 | 1394 | 		       skge->netdev->name, status); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1395 |  | 
 | 1396 | 	if (status & XM_IS_TXF_UR) { | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1397 | 		xm_write32(hw, port, XM_MODE, XM_MD_FTF); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1398 | 		++skge->net_stats.tx_fifo_errors; | 
 | 1399 | 	} | 
 | 1400 | 	if (status & XM_IS_RXF_OV) { | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1401 | 		xm_write32(hw, port, XM_MODE, XM_MD_FRF); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1402 | 		++skge->net_stats.rx_fifo_errors; | 
 | 1403 | 	} | 
 | 1404 | } | 
 | 1405 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1406 | static void genesis_link_up(struct skge_port *skge) | 
 | 1407 | { | 
 | 1408 | 	struct skge_hw *hw = skge->hw; | 
 | 1409 | 	int port = skge->port; | 
 | 1410 | 	u16 cmd; | 
 | 1411 | 	u32 mode, msk; | 
 | 1412 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1413 | 	cmd = xm_read16(hw, port, XM_MMU_CMD); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1414 |  | 
 | 1415 | 	/* | 
 | 1416 | 	 * enabling pause frame reception is required for 1000BT | 
 | 1417 | 	 * because the XMAC is not reset if the link is going down | 
 | 1418 | 	 */ | 
 | 1419 | 	if (skge->flow_control == FLOW_MODE_NONE || | 
 | 1420 | 	    skge->flow_control == FLOW_MODE_LOC_SEND) | 
| Stephen Hemminger | 7e676d9 | 2005-06-27 11:33:13 -0700 | [diff] [blame] | 1421 | 		/* Disable Pause Frame Reception */ | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1422 | 		cmd |= XM_MMU_IGN_PF; | 
 | 1423 | 	else | 
 | 1424 | 		/* Enable Pause Frame Reception */ | 
 | 1425 | 		cmd &= ~XM_MMU_IGN_PF; | 
 | 1426 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1427 | 	xm_write16(hw, port, XM_MMU_CMD, cmd); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1428 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1429 | 	mode = xm_read32(hw, port, XM_MODE); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1430 | 	if (skge->flow_control == FLOW_MODE_SYMMETRIC || | 
 | 1431 | 	    skge->flow_control == FLOW_MODE_LOC_SEND) { | 
 | 1432 | 		/* | 
 | 1433 | 		 * Configure Pause Frame Generation | 
 | 1434 | 		 * Use internal and external Pause Frame Generation. | 
 | 1435 | 		 * Sending pause frames is edge triggered. | 
 | 1436 | 		 * Send a Pause frame with the maximum pause time if | 
 | 1437 | 		 * internal oder external FIFO full condition occurs. | 
 | 1438 | 		 * Send a zero pause time frame to re-start transmission. | 
 | 1439 | 		 */ | 
 | 1440 | 		/* XM_PAUSE_DA = '010000C28001' (default) */ | 
 | 1441 | 		/* XM_MAC_PTIME = 0xffff (maximum) */ | 
 | 1442 | 		/* remember this value is defined in big endian (!) */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1443 | 		xm_write16(hw, port, XM_MAC_PTIME, 0xffff); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1444 |  | 
 | 1445 | 		mode |= XM_PAUSE_MODE; | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1446 | 		skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1447 | 	} else { | 
 | 1448 | 		/* | 
 | 1449 | 		 * disable pause frame generation is required for 1000BT | 
 | 1450 | 		 * because the XMAC is not reset if the link is going down | 
 | 1451 | 		 */ | 
 | 1452 | 		/* Disable Pause Mode in Mode Register */ | 
 | 1453 | 		mode &= ~XM_PAUSE_MODE; | 
 | 1454 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1455 | 		skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1456 | 	} | 
 | 1457 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1458 | 	xm_write32(hw, port, XM_MODE, mode); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1459 |  | 
 | 1460 | 	msk = XM_DEF_MSK; | 
| Stephen Hemminger | 89bf5f2 | 2005-06-27 11:33:10 -0700 | [diff] [blame] | 1461 | 	/* disable GP0 interrupt bit for external Phy */ | 
 | 1462 | 	msk |= XM_IS_INP_ASS; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1463 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1464 | 	xm_write16(hw, port, XM_IMSK, msk); | 
 | 1465 | 	xm_read16(hw, port, XM_ISRC); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1466 |  | 
 | 1467 | 	/* get MMU Command Reg. */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1468 | 	cmd = xm_read16(hw, port, XM_MMU_CMD); | 
| Stephen Hemminger | 89bf5f2 | 2005-06-27 11:33:10 -0700 | [diff] [blame] | 1469 | 	if (skge->duplex == DUPLEX_FULL) | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1470 | 		cmd |= XM_MMU_GMII_FD; | 
 | 1471 |  | 
| Stephen Hemminger | 89bf5f2 | 2005-06-27 11:33:10 -0700 | [diff] [blame] | 1472 | 	/* | 
 | 1473 | 	 * Workaround BCOM Errata (#10523) for all BCom Phys | 
 | 1474 | 	 * Enable Power Management after link up | 
 | 1475 | 	 */ | 
 | 1476 | 	xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, | 
 | 1477 | 		     xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL) | 
 | 1478 | 		     & ~PHY_B_AC_DIS_PM); | 
 | 1479 | 	xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1480 |  | 
 | 1481 | 	/* enable Rx/Tx */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1482 | 	xm_write16(hw, port, XM_MMU_CMD, | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1483 | 			cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX); | 
 | 1484 | 	skge_link_up(skge); | 
 | 1485 | } | 
 | 1486 |  | 
 | 1487 |  | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 1488 | static inline void bcom_phy_intr(struct skge_port *skge) | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1489 | { | 
 | 1490 | 	struct skge_hw *hw = skge->hw; | 
 | 1491 | 	int port = skge->port; | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 1492 | 	u16 isrc; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1493 |  | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 1494 | 	isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT); | 
| Stephen Hemminger | 7e676d9 | 2005-06-27 11:33:13 -0700 | [diff] [blame] | 1495 | 	if (netif_msg_intr(skge)) | 
 | 1496 | 		printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x\n", | 
 | 1497 | 		       skge->netdev->name, isrc); | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 1498 |  | 
 | 1499 | 	if (isrc & PHY_B_IS_PSE) | 
 | 1500 | 		printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n", | 
 | 1501 | 		       hw->dev[port]->name); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1502 |  | 
 | 1503 | 	/* Workaround BCom Errata: | 
 | 1504 | 	 *	enable and disable loopback mode if "NO HCD" occurs. | 
 | 1505 | 	 */ | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 1506 | 	if (isrc & PHY_B_IS_NO_HDCL) { | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1507 | 		u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL); | 
 | 1508 | 		xm_phy_write(hw, port, PHY_BCOM_CTRL, | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1509 | 				  ctrl | PHY_CT_LOOP); | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1510 | 		xm_phy_write(hw, port, PHY_BCOM_CTRL, | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1511 | 				  ctrl & ~PHY_CT_LOOP); | 
 | 1512 | 	} | 
 | 1513 |  | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 1514 | 	if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE)) | 
 | 1515 | 		bcom_check_link(hw, port); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1516 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1517 | } | 
 | 1518 |  | 
| Stephen Hemminger | 2cd8e5d | 2005-11-08 10:33:42 -0800 | [diff] [blame] | 1519 | static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val) | 
 | 1520 | { | 
 | 1521 | 	int i; | 
 | 1522 |  | 
 | 1523 | 	gma_write16(hw, port, GM_SMI_DATA, val); | 
 | 1524 | 	gma_write16(hw, port, GM_SMI_CTRL, | 
 | 1525 | 			 GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg)); | 
 | 1526 | 	for (i = 0; i < PHY_RETRIES; i++) { | 
 | 1527 | 		udelay(1); | 
 | 1528 |  | 
 | 1529 | 		if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY)) | 
 | 1530 | 			return 0; | 
 | 1531 | 	} | 
 | 1532 |  | 
 | 1533 | 	printk(KERN_WARNING PFX "%s: phy write timeout\n", | 
 | 1534 | 	       hw->dev[port]->name); | 
 | 1535 | 	return -EIO; | 
 | 1536 | } | 
 | 1537 |  | 
 | 1538 | static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val) | 
 | 1539 | { | 
 | 1540 | 	int i; | 
 | 1541 |  | 
 | 1542 | 	gma_write16(hw, port, GM_SMI_CTRL, | 
 | 1543 | 			 GM_SMI_CT_PHY_AD(hw->phy_addr) | 
 | 1544 | 			 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD); | 
 | 1545 |  | 
 | 1546 | 	for (i = 0; i < PHY_RETRIES; i++) { | 
 | 1547 | 		udelay(1); | 
 | 1548 | 		if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) | 
 | 1549 | 			goto ready; | 
 | 1550 | 	} | 
 | 1551 |  | 
 | 1552 | 	return -ETIMEDOUT; | 
 | 1553 |  ready: | 
 | 1554 | 	*val = gma_read16(hw, port, GM_SMI_DATA); | 
 | 1555 | 	return 0; | 
 | 1556 | } | 
 | 1557 |  | 
 | 1558 | static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg) | 
 | 1559 | { | 
 | 1560 | 	u16 v = 0; | 
 | 1561 | 	if (__gm_phy_read(hw, port, reg, &v)) | 
 | 1562 | 		printk(KERN_WARNING PFX "%s: phy read timeout\n", | 
 | 1563 | 	       hw->dev[port]->name); | 
 | 1564 | 	return v; | 
 | 1565 | } | 
 | 1566 |  | 
| Stephen Hemminger | 8f3f819 | 2005-11-08 10:33:45 -0800 | [diff] [blame] | 1567 | /* Marvell Phy Initialization */ | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1568 | static void yukon_init(struct skge_hw *hw, int port) | 
 | 1569 | { | 
 | 1570 | 	struct skge_port *skge = netdev_priv(hw->dev[port]); | 
 | 1571 | 	u16 ctrl, ct1000, adv; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1572 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1573 | 	if (skge->autoneg == AUTONEG_ENABLE) { | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1574 | 		u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1575 |  | 
 | 1576 | 		ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK | | 
 | 1577 | 			  PHY_M_EC_MAC_S_MSK); | 
 | 1578 | 		ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ); | 
 | 1579 |  | 
| Stephen Hemminger | c506a50 | 2005-06-27 11:33:09 -0700 | [diff] [blame] | 1580 | 		ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1581 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1582 | 		gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1583 | 	} | 
 | 1584 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1585 | 	ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1586 | 	if (skge->autoneg == AUTONEG_DISABLE) | 
 | 1587 | 		ctrl &= ~PHY_CT_ANE; | 
 | 1588 |  | 
 | 1589 | 	ctrl |= PHY_CT_RESET; | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1590 | 	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1591 |  | 
 | 1592 | 	ctrl = 0; | 
 | 1593 | 	ct1000 = 0; | 
| Stephen Hemminger | b18f209 | 2005-06-27 11:33:08 -0700 | [diff] [blame] | 1594 | 	adv = PHY_AN_CSMA; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1595 |  | 
 | 1596 | 	if (skge->autoneg == AUTONEG_ENABLE) { | 
| Stephen Hemminger | 5e1705d | 2005-08-16 14:00:58 -0700 | [diff] [blame] | 1597 | 		if (hw->copper) { | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1598 | 			if (skge->advertising & ADVERTISED_1000baseT_Full) | 
 | 1599 | 				ct1000 |= PHY_M_1000C_AFD; | 
 | 1600 | 			if (skge->advertising & ADVERTISED_1000baseT_Half) | 
 | 1601 | 				ct1000 |= PHY_M_1000C_AHD; | 
 | 1602 | 			if (skge->advertising & ADVERTISED_100baseT_Full) | 
 | 1603 | 				adv |= PHY_M_AN_100_FD; | 
 | 1604 | 			if (skge->advertising & ADVERTISED_100baseT_Half) | 
 | 1605 | 				adv |= PHY_M_AN_100_HD; | 
 | 1606 | 			if (skge->advertising & ADVERTISED_10baseT_Full) | 
 | 1607 | 				adv |= PHY_M_AN_10_FD; | 
 | 1608 | 			if (skge->advertising & ADVERTISED_10baseT_Half) | 
 | 1609 | 				adv |= PHY_M_AN_10_HD; | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 1610 | 		} else	/* special defines for FIBER (88E1011S only) */ | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1611 | 			adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD; | 
 | 1612 |  | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 1613 | 		/* Set Flow-control capabilities */ | 
 | 1614 | 		adv |= phy_pause_map[skge->flow_control]; | 
 | 1615 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1616 | 		/* Restart Auto-negotiation */ | 
 | 1617 | 		ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG; | 
 | 1618 | 	} else { | 
 | 1619 | 		/* forced speed/duplex settings */ | 
 | 1620 | 		ct1000 = PHY_M_1000C_MSE; | 
 | 1621 |  | 
 | 1622 | 		if (skge->duplex == DUPLEX_FULL) | 
 | 1623 | 			ctrl |= PHY_CT_DUP_MD; | 
 | 1624 |  | 
 | 1625 | 		switch (skge->speed) { | 
 | 1626 | 		case SPEED_1000: | 
 | 1627 | 			ctrl |= PHY_CT_SP1000; | 
 | 1628 | 			break; | 
 | 1629 | 		case SPEED_100: | 
 | 1630 | 			ctrl |= PHY_CT_SP100; | 
 | 1631 | 			break; | 
 | 1632 | 		} | 
 | 1633 |  | 
 | 1634 | 		ctrl |= PHY_CT_RESET; | 
 | 1635 | 	} | 
 | 1636 |  | 
| Stephen Hemminger | c506a50 | 2005-06-27 11:33:09 -0700 | [diff] [blame] | 1637 | 	gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1638 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1639 | 	gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv); | 
 | 1640 | 	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1641 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1642 | 	/* Enable phy interrupt on autonegotiation complete (or link up) */ | 
 | 1643 | 	if (skge->autoneg == AUTONEG_ENABLE) | 
| Stephen Hemminger | 4cde06e | 2005-07-22 16:26:09 -0700 | [diff] [blame] | 1644 | 		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1645 | 	else | 
| Stephen Hemminger | 4cde06e | 2005-07-22 16:26:09 -0700 | [diff] [blame] | 1646 | 		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1647 | } | 
 | 1648 |  | 
 | 1649 | static void yukon_reset(struct skge_hw *hw, int port) | 
 | 1650 | { | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1651 | 	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */ | 
 | 1652 | 	gma_write16(hw, port, GM_MC_ADDR_H1, 0);	/* clear MC hash */ | 
 | 1653 | 	gma_write16(hw, port, GM_MC_ADDR_H2, 0); | 
 | 1654 | 	gma_write16(hw, port, GM_MC_ADDR_H3, 0); | 
 | 1655 | 	gma_write16(hw, port, GM_MC_ADDR_H4, 0); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1656 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1657 | 	gma_write16(hw, port, GM_RX_CTRL, | 
 | 1658 | 			 gma_read16(hw, port, GM_RX_CTRL) | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1659 | 			 | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA); | 
 | 1660 | } | 
 | 1661 |  | 
| Stephen Hemminger | c886861 | 2005-09-23 09:08:30 -0700 | [diff] [blame] | 1662 | /* Apparently, early versions of Yukon-Lite had wrong chip_id? */ | 
 | 1663 | static int is_yukon_lite_a0(struct skge_hw *hw) | 
 | 1664 | { | 
 | 1665 | 	u32 reg; | 
 | 1666 | 	int ret; | 
 | 1667 |  | 
 | 1668 | 	if (hw->chip_id != CHIP_ID_YUKON) | 
 | 1669 | 		return 0; | 
 | 1670 |  | 
 | 1671 | 	reg = skge_read32(hw, B2_FAR); | 
 | 1672 | 	skge_write8(hw, B2_FAR + 3, 0xff); | 
 | 1673 | 	ret = (skge_read8(hw, B2_FAR + 3) != 0); | 
 | 1674 | 	skge_write32(hw, B2_FAR, reg); | 
 | 1675 | 	return ret; | 
 | 1676 | } | 
 | 1677 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1678 | static void yukon_mac_init(struct skge_hw *hw, int port) | 
 | 1679 | { | 
 | 1680 | 	struct skge_port *skge = netdev_priv(hw->dev[port]); | 
 | 1681 | 	int i; | 
 | 1682 | 	u32 reg; | 
 | 1683 | 	const u8 *addr = hw->dev[port]->dev_addr; | 
 | 1684 |  | 
 | 1685 | 	/* WA code for COMA mode -- set PHY reset */ | 
 | 1686 | 	if (hw->chip_id == CHIP_ID_YUKON_LITE && | 
| Stephen Hemminger | 46a60f2 | 2005-09-09 12:54:56 -0700 | [diff] [blame] | 1687 | 	    hw->chip_rev >= CHIP_REV_YU_LITE_A3) { | 
 | 1688 | 		reg = skge_read32(hw, B2_GP_IO); | 
 | 1689 | 		reg |= GP_DIR_9 | GP_IO_9; | 
 | 1690 | 		skge_write32(hw, B2_GP_IO, reg); | 
 | 1691 | 	} | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1692 |  | 
 | 1693 | 	/* hard reset */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1694 | 	skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET); | 
 | 1695 | 	skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1696 |  | 
 | 1697 | 	/* WA code for COMA mode -- clear PHY reset */ | 
 | 1698 | 	if (hw->chip_id == CHIP_ID_YUKON_LITE && | 
| Stephen Hemminger | 46a60f2 | 2005-09-09 12:54:56 -0700 | [diff] [blame] | 1699 | 	    hw->chip_rev >= CHIP_REV_YU_LITE_A3) { | 
 | 1700 | 		reg = skge_read32(hw, B2_GP_IO); | 
 | 1701 | 		reg |= GP_DIR_9; | 
 | 1702 | 		reg &= ~GP_IO_9; | 
 | 1703 | 		skge_write32(hw, B2_GP_IO, reg); | 
 | 1704 | 	} | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1705 |  | 
 | 1706 | 	/* Set hardware config mode */ | 
 | 1707 | 	reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP | | 
 | 1708 | 		GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE; | 
| Stephen Hemminger | 5e1705d | 2005-08-16 14:00:58 -0700 | [diff] [blame] | 1709 | 	reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1710 |  | 
 | 1711 | 	/* Clear GMC reset */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1712 | 	skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET); | 
 | 1713 | 	skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR); | 
 | 1714 | 	skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR); | 
| Stephen Hemminger | 564f9ab | 2006-02-13 15:46:48 -0800 | [diff] [blame] | 1715 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1716 | 	if (skge->autoneg == AUTONEG_DISABLE) { | 
 | 1717 | 		reg = GM_GPCR_AU_ALL_DIS; | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1718 | 		gma_write16(hw, port, GM_GP_CTRL, | 
 | 1719 | 				 gma_read16(hw, port, GM_GP_CTRL) | reg); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1720 |  | 
 | 1721 | 		switch (skge->speed) { | 
 | 1722 | 		case SPEED_1000: | 
| Stephen Hemminger | 564f9ab | 2006-02-13 15:46:48 -0800 | [diff] [blame] | 1723 | 			reg &= ~GM_GPCR_SPEED_100; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1724 | 			reg |= GM_GPCR_SPEED_1000; | 
| Stephen Hemminger | 564f9ab | 2006-02-13 15:46:48 -0800 | [diff] [blame] | 1725 | 			break; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1726 | 		case SPEED_100: | 
| Stephen Hemminger | 564f9ab | 2006-02-13 15:46:48 -0800 | [diff] [blame] | 1727 | 			reg &= ~GM_GPCR_SPEED_1000; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1728 | 			reg |= GM_GPCR_SPEED_100; | 
| Stephen Hemminger | 564f9ab | 2006-02-13 15:46:48 -0800 | [diff] [blame] | 1729 | 			break; | 
 | 1730 | 		case SPEED_10: | 
 | 1731 | 			reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100); | 
 | 1732 | 			break; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1733 | 		} | 
 | 1734 |  | 
 | 1735 | 		if (skge->duplex == DUPLEX_FULL) | 
 | 1736 | 			reg |= GM_GPCR_DUP_FULL; | 
 | 1737 | 	} else | 
 | 1738 | 		reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL; | 
| Stephen Hemminger | 564f9ab | 2006-02-13 15:46:48 -0800 | [diff] [blame] | 1739 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1740 | 	switch (skge->flow_control) { | 
 | 1741 | 	case FLOW_MODE_NONE: | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1742 | 		skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1743 | 		reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS; | 
 | 1744 | 		break; | 
 | 1745 | 	case FLOW_MODE_LOC_SEND: | 
 | 1746 | 		/* disable Rx flow-control */ | 
 | 1747 | 		reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS; | 
 | 1748 | 	} | 
 | 1749 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1750 | 	gma_write16(hw, port, GM_GP_CTRL, reg); | 
| Stephen Hemminger | 46a60f2 | 2005-09-09 12:54:56 -0700 | [diff] [blame] | 1751 | 	skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC)); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1752 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1753 | 	yukon_init(hw, port); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1754 |  | 
 | 1755 | 	/* MIB clear */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1756 | 	reg = gma_read16(hw, port, GM_PHY_ADDR); | 
 | 1757 | 	gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1758 |  | 
 | 1759 | 	for (i = 0; i < GM_MIB_CNT_SIZE; i++) | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1760 | 		gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i); | 
 | 1761 | 	gma_write16(hw, port, GM_PHY_ADDR, reg); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1762 |  | 
 | 1763 | 	/* transmit control */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1764 | 	gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF)); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1765 |  | 
 | 1766 | 	/* receive control reg: unicast + multicast + no FCS  */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1767 | 	gma_write16(hw, port, GM_RX_CTRL, | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1768 | 			 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA); | 
 | 1769 |  | 
 | 1770 | 	/* transmit flow control */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1771 | 	gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1772 |  | 
 | 1773 | 	/* transmit parameter */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1774 | 	gma_write16(hw, port, GM_TX_PARAM, | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1775 | 			 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) | | 
 | 1776 | 			 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) | | 
 | 1777 | 			 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF)); | 
 | 1778 |  | 
 | 1779 | 	/* serial mode register */ | 
 | 1780 | 	reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF); | 
 | 1781 | 	if (hw->dev[port]->mtu > 1500) | 
 | 1782 | 		reg |= GM_SMOD_JUMBO_ENA; | 
 | 1783 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1784 | 	gma_write16(hw, port, GM_SERIAL_MODE, reg); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1785 |  | 
 | 1786 | 	/* physical address: used for pause frames */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1787 | 	gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1788 | 	/* virtual address for data */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1789 | 	gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1790 |  | 
 | 1791 | 	/* enable interrupt mask for counter overflows */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1792 | 	gma_write16(hw, port, GM_TX_IRQ_MSK, 0); | 
 | 1793 | 	gma_write16(hw, port, GM_RX_IRQ_MSK, 0); | 
 | 1794 | 	gma_write16(hw, port, GM_TR_IRQ_MSK, 0); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1795 |  | 
 | 1796 | 	/* Initialize Mac Fifo */ | 
 | 1797 |  | 
 | 1798 | 	/* Configure Rx MAC FIFO */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1799 | 	skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1800 | 	reg = GMF_OPER_ON | GMF_RX_F_FL_ON; | 
| Stephen Hemminger | c886861 | 2005-09-23 09:08:30 -0700 | [diff] [blame] | 1801 |  | 
 | 1802 | 	/* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */ | 
 | 1803 | 	if (is_yukon_lite_a0(hw)) | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1804 | 		reg &= ~GMF_RX_F_FL_ON; | 
| Stephen Hemminger | c886861 | 2005-09-23 09:08:30 -0700 | [diff] [blame] | 1805 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1806 | 	skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR); | 
 | 1807 | 	skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg); | 
| Stephen Hemminger | c592308 | 2005-08-16 14:01:02 -0700 | [diff] [blame] | 1808 | 	/* | 
 | 1809 | 	 * because Pause Packet Truncation in GMAC is not working | 
 | 1810 | 	 * we have to increase the Flush Threshold to 64 bytes | 
 | 1811 | 	 * in order to flush pause packets in Rx FIFO on Yukon-1 | 
 | 1812 | 	 */ | 
 | 1813 | 	skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1814 |  | 
 | 1815 | 	/* Configure Tx MAC FIFO */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1816 | 	skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR); | 
 | 1817 | 	skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1818 | } | 
 | 1819 |  | 
| Stephen Hemminger | 355ec57 | 2005-11-08 10:33:43 -0800 | [diff] [blame] | 1820 | /* Go into power down mode */ | 
 | 1821 | static void yukon_suspend(struct skge_hw *hw, int port) | 
 | 1822 | { | 
 | 1823 | 	u16 ctrl; | 
 | 1824 |  | 
 | 1825 | 	ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL); | 
 | 1826 | 	ctrl |= PHY_M_PC_POL_R_DIS; | 
 | 1827 | 	gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl); | 
 | 1828 |  | 
 | 1829 | 	ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL); | 
 | 1830 | 	ctrl |= PHY_CT_RESET; | 
 | 1831 | 	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl); | 
 | 1832 |  | 
 | 1833 | 	/* switch IEEE compatible power down mode on */ | 
 | 1834 | 	ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL); | 
 | 1835 | 	ctrl |= PHY_CT_PDOWN; | 
 | 1836 | 	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl); | 
 | 1837 | } | 
 | 1838 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1839 | static void yukon_stop(struct skge_port *skge) | 
 | 1840 | { | 
 | 1841 | 	struct skge_hw *hw = skge->hw; | 
 | 1842 | 	int port = skge->port; | 
 | 1843 |  | 
| Stephen Hemminger | 46a60f2 | 2005-09-09 12:54:56 -0700 | [diff] [blame] | 1844 | 	skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0); | 
 | 1845 | 	yukon_reset(hw, port); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1846 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1847 | 	gma_write16(hw, port, GM_GP_CTRL, | 
 | 1848 | 			 gma_read16(hw, port, GM_GP_CTRL) | 
| Stephen Hemminger | 0eedf4a | 2005-07-22 16:26:04 -0700 | [diff] [blame] | 1849 | 			 & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA)); | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1850 | 	gma_read16(hw, port, GM_GP_CTRL); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1851 |  | 
| Stephen Hemminger | 355ec57 | 2005-11-08 10:33:43 -0800 | [diff] [blame] | 1852 | 	yukon_suspend(hw, port); | 
| Stephen Hemminger | 46a60f2 | 2005-09-09 12:54:56 -0700 | [diff] [blame] | 1853 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1854 | 	/* set GPHY Control reset */ | 
| Stephen Hemminger | 46a60f2 | 2005-09-09 12:54:56 -0700 | [diff] [blame] | 1855 | 	skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET); | 
 | 1856 | 	skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1857 | } | 
 | 1858 |  | 
 | 1859 | static void yukon_get_stats(struct skge_port *skge, u64 *data) | 
 | 1860 | { | 
 | 1861 | 	struct skge_hw *hw = skge->hw; | 
 | 1862 | 	int port = skge->port; | 
 | 1863 | 	int i; | 
 | 1864 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1865 | 	data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32 | 
 | 1866 | 		| gma_read32(hw, port, GM_TXO_OK_LO); | 
 | 1867 | 	data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32 | 
 | 1868 | 		| gma_read32(hw, port, GM_RXO_OK_LO); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1869 |  | 
 | 1870 | 	for (i = 2; i < ARRAY_SIZE(skge_stats); i++) | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1871 | 		data[i] = gma_read32(hw, port, | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1872 | 					  skge_stats[i].gma_offset); | 
 | 1873 | } | 
 | 1874 |  | 
 | 1875 | static void yukon_mac_intr(struct skge_hw *hw, int port) | 
 | 1876 | { | 
| Stephen Hemminger | 7e676d9 | 2005-06-27 11:33:13 -0700 | [diff] [blame] | 1877 | 	struct net_device *dev = hw->dev[port]; | 
 | 1878 | 	struct skge_port *skge = netdev_priv(dev); | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1879 | 	u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC)); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1880 |  | 
| Stephen Hemminger | 7e676d9 | 2005-06-27 11:33:13 -0700 | [diff] [blame] | 1881 | 	if (netif_msg_intr(skge)) | 
 | 1882 | 		printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n", | 
 | 1883 | 		       dev->name, status); | 
 | 1884 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1885 | 	if (status & GM_IS_RX_FF_OR) { | 
 | 1886 | 		++skge->net_stats.rx_fifo_errors; | 
| Stephen Hemminger | d8a0994 | 2005-07-22 16:26:08 -0700 | [diff] [blame] | 1887 | 		skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1888 | 	} | 
| Stephen Hemminger | d8a0994 | 2005-07-22 16:26:08 -0700 | [diff] [blame] | 1889 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1890 | 	if (status & GM_IS_TX_FF_UR) { | 
 | 1891 | 		++skge->net_stats.tx_fifo_errors; | 
| Stephen Hemminger | d8a0994 | 2005-07-22 16:26:08 -0700 | [diff] [blame] | 1892 | 		skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1893 | 	} | 
 | 1894 |  | 
 | 1895 | } | 
 | 1896 |  | 
 | 1897 | static u16 yukon_speed(const struct skge_hw *hw, u16 aux) | 
 | 1898 | { | 
| Stephen Hemminger | 9556606 | 2005-06-27 11:33:02 -0700 | [diff] [blame] | 1899 | 	switch (aux & PHY_M_PS_SPEED_MSK) { | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1900 | 	case PHY_M_PS_SPEED_1000: | 
 | 1901 | 		return SPEED_1000; | 
 | 1902 | 	case PHY_M_PS_SPEED_100: | 
 | 1903 | 		return SPEED_100; | 
 | 1904 | 	default: | 
 | 1905 | 		return SPEED_10; | 
 | 1906 | 	} | 
 | 1907 | } | 
 | 1908 |  | 
 | 1909 | static void yukon_link_up(struct skge_port *skge) | 
 | 1910 | { | 
 | 1911 | 	struct skge_hw *hw = skge->hw; | 
 | 1912 | 	int port = skge->port; | 
 | 1913 | 	u16 reg; | 
 | 1914 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1915 | 	/* Enable Transmit FIFO Underrun */ | 
| Stephen Hemminger | 46a60f2 | 2005-09-09 12:54:56 -0700 | [diff] [blame] | 1916 | 	skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1917 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1918 | 	reg = gma_read16(hw, port, GM_GP_CTRL); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1919 | 	if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE) | 
 | 1920 | 		reg |= GM_GPCR_DUP_FULL; | 
 | 1921 |  | 
 | 1922 | 	/* enable Rx/Tx */ | 
 | 1923 | 	reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA; | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1924 | 	gma_write16(hw, port, GM_GP_CTRL, reg); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1925 |  | 
| Stephen Hemminger | 4cde06e | 2005-07-22 16:26:09 -0700 | [diff] [blame] | 1926 | 	gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1927 | 	skge_link_up(skge); | 
 | 1928 | } | 
 | 1929 |  | 
 | 1930 | static void yukon_link_down(struct skge_port *skge) | 
 | 1931 | { | 
 | 1932 | 	struct skge_hw *hw = skge->hw; | 
 | 1933 | 	int port = skge->port; | 
| Stephen Hemminger | d8a0994 | 2005-07-22 16:26:08 -0700 | [diff] [blame] | 1934 | 	u16 ctrl; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1935 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1936 | 	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0); | 
| Stephen Hemminger | d8a0994 | 2005-07-22 16:26:08 -0700 | [diff] [blame] | 1937 |  | 
 | 1938 | 	ctrl = gma_read16(hw, port, GM_GP_CTRL); | 
 | 1939 | 	ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA); | 
 | 1940 | 	gma_write16(hw, port, GM_GP_CTRL, ctrl); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1941 |  | 
| Stephen Hemminger | c506a50 | 2005-06-27 11:33:09 -0700 | [diff] [blame] | 1942 | 	if (skge->flow_control == FLOW_MODE_REM_SEND) { | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1943 | 		/* restore Asymmetric Pause bit */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1944 | 		gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, | 
 | 1945 | 				  gm_phy_read(hw, port, | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1946 | 						   PHY_MARV_AUNE_ADV) | 
 | 1947 | 				  | PHY_M_AN_ASP); | 
 | 1948 |  | 
 | 1949 | 	} | 
 | 1950 |  | 
 | 1951 | 	yukon_reset(hw, port); | 
 | 1952 | 	skge_link_down(skge); | 
 | 1953 |  | 
 | 1954 | 	yukon_init(hw, port); | 
 | 1955 | } | 
 | 1956 |  | 
 | 1957 | static void yukon_phy_intr(struct skge_port *skge) | 
 | 1958 | { | 
 | 1959 | 	struct skge_hw *hw = skge->hw; | 
 | 1960 | 	int port = skge->port; | 
 | 1961 | 	const char *reason = NULL; | 
 | 1962 | 	u16 istatus, phystat; | 
 | 1963 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1964 | 	istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT); | 
 | 1965 | 	phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT); | 
| Stephen Hemminger | 7e676d9 | 2005-06-27 11:33:13 -0700 | [diff] [blame] | 1966 |  | 
 | 1967 | 	if (netif_msg_intr(skge)) | 
 | 1968 | 		printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x 0x%x\n", | 
 | 1969 | 		       skge->netdev->name, istatus, phystat); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1970 |  | 
 | 1971 | 	if (istatus & PHY_M_IS_AN_COMPL) { | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 1972 | 		if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP) | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1973 | 		    & PHY_M_AN_RF) { | 
 | 1974 | 			reason = "remote fault"; | 
 | 1975 | 			goto failed; | 
 | 1976 | 		} | 
 | 1977 |  | 
| Stephen Hemminger | c506a50 | 2005-06-27 11:33:09 -0700 | [diff] [blame] | 1978 | 		if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) { | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1979 | 			reason = "master/slave fault"; | 
 | 1980 | 			goto failed; | 
 | 1981 | 		} | 
 | 1982 |  | 
 | 1983 | 		if (!(phystat & PHY_M_PS_SPDUP_RES)) { | 
 | 1984 | 			reason = "speed/duplex"; | 
 | 1985 | 			goto failed; | 
 | 1986 | 		} | 
 | 1987 |  | 
 | 1988 | 		skge->duplex = (phystat & PHY_M_PS_FULL_DUP) | 
 | 1989 | 			? DUPLEX_FULL : DUPLEX_HALF; | 
 | 1990 | 		skge->speed = yukon_speed(hw, phystat); | 
 | 1991 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 1992 | 		/* We are using IEEE 802.3z/D5.0 Table 37-4 */ | 
 | 1993 | 		switch (phystat & PHY_M_PS_PAUSE_MSK) { | 
 | 1994 | 		case PHY_M_PS_PAUSE_MSK: | 
 | 1995 | 			skge->flow_control = FLOW_MODE_SYMMETRIC; | 
 | 1996 | 			break; | 
 | 1997 | 		case PHY_M_PS_RX_P_EN: | 
 | 1998 | 			skge->flow_control = FLOW_MODE_REM_SEND; | 
 | 1999 | 			break; | 
 | 2000 | 		case PHY_M_PS_TX_P_EN: | 
 | 2001 | 			skge->flow_control = FLOW_MODE_LOC_SEND; | 
 | 2002 | 			break; | 
 | 2003 | 		default: | 
 | 2004 | 			skge->flow_control = FLOW_MODE_NONE; | 
 | 2005 | 		} | 
 | 2006 |  | 
 | 2007 | 		if (skge->flow_control == FLOW_MODE_NONE || | 
 | 2008 | 		    (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF)) | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 2009 | 			skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2010 | 		else | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 2011 | 			skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2012 | 		yukon_link_up(skge); | 
 | 2013 | 		return; | 
 | 2014 | 	} | 
 | 2015 |  | 
 | 2016 | 	if (istatus & PHY_M_IS_LSP_CHANGE) | 
 | 2017 | 		skge->speed = yukon_speed(hw, phystat); | 
 | 2018 |  | 
 | 2019 | 	if (istatus & PHY_M_IS_DUP_CHANGE) | 
 | 2020 | 		skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF; | 
 | 2021 | 	if (istatus & PHY_M_IS_LST_CHANGE) { | 
 | 2022 | 		if (phystat & PHY_M_PS_LINK_UP) | 
 | 2023 | 			yukon_link_up(skge); | 
 | 2024 | 		else | 
 | 2025 | 			yukon_link_down(skge); | 
 | 2026 | 	} | 
 | 2027 | 	return; | 
 | 2028 |  failed: | 
 | 2029 | 	printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n", | 
 | 2030 | 	       skge->netdev->name, reason); | 
 | 2031 |  | 
 | 2032 | 	/* XXX restart autonegotiation? */ | 
 | 2033 | } | 
 | 2034 |  | 
| Stephen Hemminger | ee294dc | 2005-12-14 15:47:44 -0800 | [diff] [blame] | 2035 | static void skge_phy_reset(struct skge_port *skge) | 
 | 2036 | { | 
 | 2037 | 	struct skge_hw *hw = skge->hw; | 
 | 2038 | 	int port = skge->port; | 
 | 2039 |  | 
 | 2040 | 	netif_stop_queue(skge->netdev); | 
 | 2041 | 	netif_carrier_off(skge->netdev); | 
 | 2042 |  | 
 | 2043 | 	spin_lock_bh(&hw->phy_lock); | 
 | 2044 | 	if (hw->chip_id == CHIP_ID_GENESIS) { | 
 | 2045 | 		genesis_reset(hw, port); | 
 | 2046 | 		genesis_mac_init(hw, port); | 
 | 2047 | 	} else { | 
 | 2048 | 		yukon_reset(hw, port); | 
 | 2049 | 		yukon_init(hw, port); | 
 | 2050 | 	} | 
 | 2051 | 	spin_unlock_bh(&hw->phy_lock); | 
 | 2052 | } | 
 | 2053 |  | 
| Stephen Hemminger | 2cd8e5d | 2005-11-08 10:33:42 -0800 | [diff] [blame] | 2054 | /* Basic MII support */ | 
 | 2055 | static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd) | 
 | 2056 | { | 
 | 2057 | 	struct mii_ioctl_data *data = if_mii(ifr); | 
 | 2058 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 2059 | 	struct skge_hw *hw = skge->hw; | 
 | 2060 | 	int err = -EOPNOTSUPP; | 
 | 2061 |  | 
 | 2062 | 	if (!netif_running(dev)) | 
 | 2063 | 		return -ENODEV;	/* Phy still in reset */ | 
 | 2064 |  | 
 | 2065 | 	switch(cmd) { | 
 | 2066 | 	case SIOCGMIIPHY: | 
 | 2067 | 		data->phy_id = hw->phy_addr; | 
 | 2068 |  | 
 | 2069 | 		/* fallthru */ | 
 | 2070 | 	case SIOCGMIIREG: { | 
 | 2071 | 		u16 val = 0; | 
 | 2072 | 		spin_lock_bh(&hw->phy_lock); | 
 | 2073 | 		if (hw->chip_id == CHIP_ID_GENESIS) | 
 | 2074 | 			err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val); | 
 | 2075 | 		else | 
 | 2076 | 			err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val); | 
 | 2077 | 		spin_unlock_bh(&hw->phy_lock); | 
 | 2078 | 		data->val_out = val; | 
 | 2079 | 		break; | 
 | 2080 | 	} | 
 | 2081 |  | 
 | 2082 | 	case SIOCSMIIREG: | 
 | 2083 | 		if (!capable(CAP_NET_ADMIN)) | 
 | 2084 | 			return -EPERM; | 
 | 2085 |  | 
 | 2086 | 		spin_lock_bh(&hw->phy_lock); | 
 | 2087 | 		if (hw->chip_id == CHIP_ID_GENESIS) | 
 | 2088 | 			err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f, | 
 | 2089 | 				   data->val_in); | 
 | 2090 | 		else | 
 | 2091 | 			err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f, | 
 | 2092 | 				   data->val_in); | 
 | 2093 | 		spin_unlock_bh(&hw->phy_lock); | 
 | 2094 | 		break; | 
 | 2095 | 	} | 
 | 2096 | 	return err; | 
 | 2097 | } | 
 | 2098 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2099 | static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len) | 
 | 2100 | { | 
 | 2101 | 	u32 end; | 
 | 2102 |  | 
 | 2103 | 	start /= 8; | 
 | 2104 | 	len /= 8; | 
 | 2105 | 	end = start + len - 1; | 
 | 2106 |  | 
 | 2107 | 	skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR); | 
 | 2108 | 	skge_write32(hw, RB_ADDR(q, RB_START), start); | 
 | 2109 | 	skge_write32(hw, RB_ADDR(q, RB_WP), start); | 
 | 2110 | 	skge_write32(hw, RB_ADDR(q, RB_RP), start); | 
 | 2111 | 	skge_write32(hw, RB_ADDR(q, RB_END), end); | 
 | 2112 |  | 
 | 2113 | 	if (q == Q_R1 || q == Q_R2) { | 
 | 2114 | 		/* Set thresholds on receive queue's */ | 
 | 2115 | 		skge_write32(hw, RB_ADDR(q, RB_RX_UTPP), | 
 | 2116 | 			     start + (2*len)/3); | 
 | 2117 | 		skge_write32(hw, RB_ADDR(q, RB_RX_LTPP), | 
 | 2118 | 			     start + (len/3)); | 
 | 2119 | 	} else { | 
 | 2120 | 		/* Enable store & forward on Tx queue's because | 
 | 2121 | 		 * Tx FIFO is only 4K on Genesis and 1K on Yukon | 
 | 2122 | 		 */ | 
 | 2123 | 		skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD); | 
 | 2124 | 	} | 
 | 2125 |  | 
 | 2126 | 	skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD); | 
 | 2127 | } | 
 | 2128 |  | 
 | 2129 | /* Setup Bus Memory Interface */ | 
 | 2130 | static void skge_qset(struct skge_port *skge, u16 q, | 
 | 2131 | 		      const struct skge_element *e) | 
 | 2132 | { | 
 | 2133 | 	struct skge_hw *hw = skge->hw; | 
 | 2134 | 	u32 watermark = 0x600; | 
 | 2135 | 	u64 base = skge->dma + (e->desc - skge->mem); | 
 | 2136 |  | 
 | 2137 | 	/* optimization to reduce window on 32bit/33mhz */ | 
 | 2138 | 	if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0) | 
 | 2139 | 		watermark /= 2; | 
 | 2140 |  | 
 | 2141 | 	skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET); | 
 | 2142 | 	skge_write32(hw, Q_ADDR(q, Q_F), watermark); | 
 | 2143 | 	skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32)); | 
 | 2144 | 	skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base); | 
 | 2145 | } | 
 | 2146 |  | 
 | 2147 | static int skge_up(struct net_device *dev) | 
 | 2148 | { | 
 | 2149 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 2150 | 	struct skge_hw *hw = skge->hw; | 
 | 2151 | 	int port = skge->port; | 
 | 2152 | 	u32 chunk, ram_addr; | 
 | 2153 | 	size_t rx_size, tx_size; | 
 | 2154 | 	int err; | 
 | 2155 |  | 
 | 2156 | 	if (netif_msg_ifup(skge)) | 
 | 2157 | 		printk(KERN_INFO PFX "%s: enabling interface\n", dev->name); | 
 | 2158 |  | 
| Stephen Hemminger | 19a33d4 | 2005-06-27 11:33:15 -0700 | [diff] [blame] | 2159 | 	if (dev->mtu > RX_BUF_SIZE) | 
 | 2160 | 		skge->rx_buf_size = dev->mtu + ETH_HLEN + NET_IP_ALIGN; | 
 | 2161 | 	else | 
 | 2162 | 		skge->rx_buf_size = RX_BUF_SIZE; | 
 | 2163 |  | 
 | 2164 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2165 | 	rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc); | 
 | 2166 | 	tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc); | 
 | 2167 | 	skge->mem_size = tx_size + rx_size; | 
 | 2168 | 	skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma); | 
 | 2169 | 	if (!skge->mem) | 
 | 2170 | 		return -ENOMEM; | 
 | 2171 |  | 
 | 2172 | 	memset(skge->mem, 0, skge->mem_size); | 
 | 2173 |  | 
 | 2174 | 	if ((err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma))) | 
 | 2175 | 		goto free_pci_mem; | 
 | 2176 |  | 
| Stephen Hemminger | 19a33d4 | 2005-06-27 11:33:15 -0700 | [diff] [blame] | 2177 | 	err = skge_rx_fill(skge); | 
 | 2178 | 	if (err) | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2179 | 		goto free_rx_ring; | 
 | 2180 |  | 
 | 2181 | 	if ((err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size, | 
 | 2182 | 				   skge->dma + rx_size))) | 
 | 2183 | 		goto free_rx_ring; | 
 | 2184 |  | 
 | 2185 | 	skge->tx_avail = skge->tx_ring.count - 1; | 
 | 2186 |  | 
| Stephen Hemminger | 7e676d9 | 2005-06-27 11:33:13 -0700 | [diff] [blame] | 2187 | 	/* Enable IRQ from port */ | 
 | 2188 | 	hw->intr_mask |= portirqmask[port]; | 
 | 2189 | 	skge_write32(hw, B0_IMSK, hw->intr_mask); | 
 | 2190 |  | 
| Stephen Hemminger | 8f3f819 | 2005-11-08 10:33:45 -0800 | [diff] [blame] | 2191 | 	/* Initialize MAC */ | 
| Stephen Hemminger | 4ff6ac0 | 2005-07-22 16:26:05 -0700 | [diff] [blame] | 2192 | 	spin_lock_bh(&hw->phy_lock); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2193 | 	if (hw->chip_id == CHIP_ID_GENESIS) | 
 | 2194 | 		genesis_mac_init(hw, port); | 
 | 2195 | 	else | 
 | 2196 | 		yukon_mac_init(hw, port); | 
| Stephen Hemminger | 4ff6ac0 | 2005-07-22 16:26:05 -0700 | [diff] [blame] | 2197 | 	spin_unlock_bh(&hw->phy_lock); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2198 |  | 
 | 2199 | 	/* Configure RAMbuffers */ | 
| Stephen Hemminger | 981d037 | 2005-06-27 11:33:06 -0700 | [diff] [blame] | 2200 | 	chunk = hw->ram_size / ((hw->ports + 1)*2); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2201 | 	ram_addr = hw->ram_offset + 2 * chunk * port; | 
 | 2202 |  | 
 | 2203 | 	skge_ramset(hw, rxqaddr[port], ram_addr, chunk); | 
 | 2204 | 	skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean); | 
 | 2205 |  | 
 | 2206 | 	BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean); | 
 | 2207 | 	skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk); | 
 | 2208 | 	skge_qset(skge, txqaddr[port], skge->tx_ring.to_use); | 
 | 2209 |  | 
 | 2210 | 	/* Start receiver BMU */ | 
 | 2211 | 	wmb(); | 
 | 2212 | 	skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F); | 
| Stephen Hemminger | 6abebb5 | 2005-07-22 16:26:10 -0700 | [diff] [blame] | 2213 | 	skge_led(skge, LED_MODE_ON); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2214 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2215 | 	return 0; | 
 | 2216 |  | 
 | 2217 |  free_rx_ring: | 
 | 2218 | 	skge_rx_clean(skge); | 
 | 2219 | 	kfree(skge->rx_ring.start); | 
 | 2220 |  free_pci_mem: | 
 | 2221 | 	pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma); | 
| Stephen Hemminger | 7731a4e | 2005-12-14 15:47:46 -0800 | [diff] [blame] | 2222 | 	skge->mem = NULL; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2223 |  | 
 | 2224 | 	return err; | 
 | 2225 | } | 
 | 2226 |  | 
 | 2227 | static int skge_down(struct net_device *dev) | 
 | 2228 | { | 
 | 2229 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 2230 | 	struct skge_hw *hw = skge->hw; | 
 | 2231 | 	int port = skge->port; | 
 | 2232 |  | 
| Stephen Hemminger | 7731a4e | 2005-12-14 15:47:46 -0800 | [diff] [blame] | 2233 | 	if (skge->mem == NULL) | 
 | 2234 | 		return 0; | 
 | 2235 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2236 | 	if (netif_msg_ifdown(skge)) | 
 | 2237 | 		printk(KERN_INFO PFX "%s: disabling interface\n", dev->name); | 
 | 2238 |  | 
 | 2239 | 	netif_stop_queue(dev); | 
 | 2240 |  | 
| Stephen Hemminger | 46a60f2 | 2005-09-09 12:54:56 -0700 | [diff] [blame] | 2241 | 	skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF); | 
 | 2242 | 	if (hw->chip_id == CHIP_ID_GENESIS) | 
 | 2243 | 		genesis_stop(skge); | 
 | 2244 | 	else | 
 | 2245 | 		yukon_stop(skge); | 
 | 2246 |  | 
 | 2247 | 	hw->intr_mask &= ~portirqmask[skge->port]; | 
 | 2248 | 	skge_write32(hw, B0_IMSK, hw->intr_mask); | 
 | 2249 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2250 | 	/* Stop transmitter */ | 
 | 2251 | 	skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP); | 
 | 2252 | 	skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), | 
 | 2253 | 		     RB_RST_SET|RB_DIS_OP_MD); | 
 | 2254 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2255 |  | 
 | 2256 | 	/* Disable Force Sync bit and Enable Alloc bit */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 2257 | 	skge_write8(hw, SK_REG(port, TXA_CTRL), | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2258 | 		    TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC); | 
 | 2259 |  | 
 | 2260 | 	/* Stop Interval Timer and Limit Counter of Tx Arbiter */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 2261 | 	skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L); | 
 | 2262 | 	skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2263 |  | 
 | 2264 | 	/* Reset PCI FIFO */ | 
 | 2265 | 	skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET); | 
 | 2266 | 	skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET); | 
 | 2267 |  | 
 | 2268 | 	/* Reset the RAM Buffer async Tx queue */ | 
 | 2269 | 	skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET); | 
 | 2270 | 	/* stop receiver */ | 
 | 2271 | 	skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP); | 
 | 2272 | 	skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL), | 
 | 2273 | 		     RB_RST_SET|RB_DIS_OP_MD); | 
 | 2274 | 	skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET); | 
 | 2275 |  | 
 | 2276 | 	if (hw->chip_id == CHIP_ID_GENESIS) { | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 2277 | 		skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET); | 
 | 2278 | 		skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2279 | 	} else { | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 2280 | 		skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET); | 
 | 2281 | 		skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2282 | 	} | 
 | 2283 |  | 
| Stephen Hemminger | 6abebb5 | 2005-07-22 16:26:10 -0700 | [diff] [blame] | 2284 | 	skge_led(skge, LED_MODE_OFF); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2285 |  | 
 | 2286 | 	skge_tx_clean(skge); | 
 | 2287 | 	skge_rx_clean(skge); | 
 | 2288 |  | 
 | 2289 | 	kfree(skge->rx_ring.start); | 
 | 2290 | 	kfree(skge->tx_ring.start); | 
 | 2291 | 	pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma); | 
| Stephen Hemminger | 7731a4e | 2005-12-14 15:47:46 -0800 | [diff] [blame] | 2292 | 	skge->mem = NULL; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2293 | 	return 0; | 
 | 2294 | } | 
 | 2295 |  | 
 | 2296 | static int skge_xmit_frame(struct sk_buff *skb, struct net_device *dev) | 
 | 2297 | { | 
 | 2298 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 2299 | 	struct skge_hw *hw = skge->hw; | 
 | 2300 | 	struct skge_ring *ring = &skge->tx_ring; | 
 | 2301 | 	struct skge_element *e; | 
 | 2302 | 	struct skge_tx_desc *td; | 
 | 2303 | 	int i; | 
 | 2304 | 	u32 control, len; | 
 | 2305 | 	u64 map; | 
 | 2306 | 	unsigned long flags; | 
 | 2307 |  | 
 | 2308 | 	skb = skb_padto(skb, ETH_ZLEN); | 
 | 2309 | 	if (!skb) | 
 | 2310 | 		return NETDEV_TX_OK; | 
 | 2311 |  | 
 | 2312 | 	local_irq_save(flags); | 
 | 2313 | 	if (!spin_trylock(&skge->tx_lock)) { | 
| Stephen Hemminger | 9556606 | 2005-06-27 11:33:02 -0700 | [diff] [blame] | 2314 |  		/* Collision - tell upper layer to requeue */ | 
 | 2315 |  		local_irq_restore(flags); | 
 | 2316 |  		return NETDEV_TX_LOCKED; | 
 | 2317 |  	} | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2318 |  | 
 | 2319 | 	if (unlikely(skge->tx_avail < skb_shinfo(skb)->nr_frags +1)) { | 
| Jeff Garzik | 98684a9 | 2005-12-13 11:35:22 -0500 | [diff] [blame] | 2320 | 		if (!netif_queue_stopped(dev)) { | 
| Stephen Hemminger | ee1c819 | 2005-12-06 15:01:49 -0800 | [diff] [blame] | 2321 | 			netif_stop_queue(dev); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2322 |  | 
| Stephen Hemminger | ee1c819 | 2005-12-06 15:01:49 -0800 | [diff] [blame] | 2323 | 			printk(KERN_WARNING PFX "%s: ring full when queue awake!\n", | 
 | 2324 | 			       dev->name); | 
 | 2325 | 		} | 
 | 2326 | 		spin_unlock_irqrestore(&skge->tx_lock, flags); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2327 | 		return NETDEV_TX_BUSY; | 
 | 2328 | 	} | 
 | 2329 |  | 
 | 2330 | 	e = ring->to_use; | 
 | 2331 | 	td = e->desc; | 
 | 2332 | 	e->skb = skb; | 
 | 2333 | 	len = skb_headlen(skb); | 
 | 2334 | 	map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE); | 
 | 2335 | 	pci_unmap_addr_set(e, mapaddr, map); | 
 | 2336 | 	pci_unmap_len_set(e, maplen, len); | 
 | 2337 |  | 
 | 2338 | 	td->dma_lo = map; | 
 | 2339 | 	td->dma_hi = map >> 32; | 
 | 2340 |  | 
 | 2341 | 	if (skb->ip_summed == CHECKSUM_HW) { | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2342 | 		int offset = skb->h.raw - skb->data; | 
 | 2343 |  | 
 | 2344 | 		/* This seems backwards, but it is what the sk98lin | 
 | 2345 | 		 * does.  Looks like hardware is wrong? | 
 | 2346 | 		 */ | 
| Jeff Garzik | ea182d4 | 2005-12-01 04:31:32 -0500 | [diff] [blame] | 2347 | 		if (skb->h.ipiph->protocol == IPPROTO_UDP | 
| Stephen Hemminger | 981d037 | 2005-06-27 11:33:06 -0700 | [diff] [blame] | 2348 | 	            && hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON) | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2349 | 			control = BMU_TCP_CHECK; | 
 | 2350 | 		else | 
 | 2351 | 			control = BMU_UDP_CHECK; | 
 | 2352 |  | 
 | 2353 | 		td->csum_offs = 0; | 
 | 2354 | 		td->csum_start = offset; | 
 | 2355 | 		td->csum_write = offset + skb->csum; | 
 | 2356 | 	} else | 
 | 2357 | 		control = BMU_CHECK; | 
 | 2358 |  | 
 | 2359 | 	if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */ | 
 | 2360 | 		control |= BMU_EOF| BMU_IRQ_EOF; | 
 | 2361 | 	else { | 
 | 2362 | 		struct skge_tx_desc *tf = td; | 
 | 2363 |  | 
 | 2364 | 		control |= BMU_STFWD; | 
 | 2365 | 		for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) { | 
 | 2366 | 			skb_frag_t *frag = &skb_shinfo(skb)->frags[i]; | 
 | 2367 |  | 
 | 2368 | 			map = pci_map_page(hw->pdev, frag->page, frag->page_offset, | 
 | 2369 | 					   frag->size, PCI_DMA_TODEVICE); | 
 | 2370 |  | 
 | 2371 | 			e = e->next; | 
 | 2372 | 			e->skb = NULL; | 
 | 2373 | 			tf = e->desc; | 
 | 2374 | 			tf->dma_lo = map; | 
 | 2375 | 			tf->dma_hi = (u64) map >> 32; | 
 | 2376 | 			pci_unmap_addr_set(e, mapaddr, map); | 
 | 2377 | 			pci_unmap_len_set(e, maplen, frag->size); | 
 | 2378 |  | 
 | 2379 | 			tf->control = BMU_OWN | BMU_SW | control | frag->size; | 
 | 2380 | 		} | 
 | 2381 | 		tf->control |= BMU_EOF | BMU_IRQ_EOF; | 
 | 2382 | 	} | 
 | 2383 | 	/* Make sure all the descriptors written */ | 
 | 2384 | 	wmb(); | 
 | 2385 | 	td->control = BMU_OWN | BMU_SW | BMU_STF | control | len; | 
 | 2386 | 	wmb(); | 
 | 2387 |  | 
 | 2388 | 	skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START); | 
 | 2389 |  | 
 | 2390 | 	if (netif_msg_tx_queued(skge)) | 
| Al Viro | 0b2d7fe | 2005-04-03 09:15:52 +0100 | [diff] [blame] | 2391 | 		printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n", | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2392 | 		       dev->name, e - ring->start, skb->len); | 
 | 2393 |  | 
 | 2394 | 	ring->to_use = e->next; | 
 | 2395 | 	skge->tx_avail -= skb_shinfo(skb)->nr_frags + 1; | 
 | 2396 | 	if (skge->tx_avail <= MAX_SKB_FRAGS + 1) { | 
 | 2397 | 		pr_debug("%s: transmit queue full\n", dev->name); | 
 | 2398 | 		netif_stop_queue(dev); | 
 | 2399 | 	} | 
 | 2400 |  | 
 | 2401 | 	dev->trans_start = jiffies; | 
 | 2402 | 	spin_unlock_irqrestore(&skge->tx_lock, flags); | 
 | 2403 |  | 
 | 2404 | 	return NETDEV_TX_OK; | 
 | 2405 | } | 
 | 2406 |  | 
 | 2407 | static inline void skge_tx_free(struct skge_hw *hw, struct skge_element *e) | 
 | 2408 | { | 
| Stephen Hemminger | 19a33d4 | 2005-06-27 11:33:15 -0700 | [diff] [blame] | 2409 | 	/* This ring element can be skb or fragment */ | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2410 | 	if (e->skb) { | 
 | 2411 | 		pci_unmap_single(hw->pdev, | 
 | 2412 | 			       pci_unmap_addr(e, mapaddr), | 
 | 2413 | 			       pci_unmap_len(e, maplen), | 
 | 2414 | 			       PCI_DMA_TODEVICE); | 
 | 2415 | 		dev_kfree_skb_any(e->skb); | 
 | 2416 | 		e->skb = NULL; | 
 | 2417 | 	} else { | 
 | 2418 | 		pci_unmap_page(hw->pdev, | 
 | 2419 | 			       pci_unmap_addr(e, mapaddr), | 
 | 2420 | 			       pci_unmap_len(e, maplen), | 
 | 2421 | 			       PCI_DMA_TODEVICE); | 
 | 2422 | 	} | 
 | 2423 | } | 
 | 2424 |  | 
 | 2425 | static void skge_tx_clean(struct skge_port *skge) | 
 | 2426 | { | 
 | 2427 | 	struct skge_ring *ring = &skge->tx_ring; | 
 | 2428 | 	struct skge_element *e; | 
 | 2429 | 	unsigned long flags; | 
 | 2430 |  | 
 | 2431 | 	spin_lock_irqsave(&skge->tx_lock, flags); | 
 | 2432 | 	for (e = ring->to_clean; e != ring->to_use; e = e->next) { | 
 | 2433 | 		++skge->tx_avail; | 
 | 2434 | 		skge_tx_free(skge->hw, e); | 
 | 2435 | 	} | 
 | 2436 | 	ring->to_clean = e; | 
 | 2437 | 	spin_unlock_irqrestore(&skge->tx_lock, flags); | 
 | 2438 | } | 
 | 2439 |  | 
 | 2440 | static void skge_tx_timeout(struct net_device *dev) | 
 | 2441 | { | 
 | 2442 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 2443 |  | 
 | 2444 | 	if (netif_msg_timer(skge)) | 
 | 2445 | 		printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name); | 
 | 2446 |  | 
 | 2447 | 	skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP); | 
 | 2448 | 	skge_tx_clean(skge); | 
 | 2449 | } | 
 | 2450 |  | 
 | 2451 | static int skge_change_mtu(struct net_device *dev, int new_mtu) | 
 | 2452 | { | 
| Stephen Hemminger | 7731a4e | 2005-12-14 15:47:46 -0800 | [diff] [blame] | 2453 | 	int err; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2454 |  | 
| Stephen Hemminger | 9556606 | 2005-06-27 11:33:02 -0700 | [diff] [blame] | 2455 | 	if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU) | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2456 | 		return -EINVAL; | 
 | 2457 |  | 
| Stephen Hemminger | 7731a4e | 2005-12-14 15:47:46 -0800 | [diff] [blame] | 2458 | 	if (!netif_running(dev)) { | 
 | 2459 | 		dev->mtu = new_mtu; | 
 | 2460 | 		return 0; | 
 | 2461 | 	} | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2462 |  | 
| Stephen Hemminger | 7731a4e | 2005-12-14 15:47:46 -0800 | [diff] [blame] | 2463 | 	skge_down(dev); | 
 | 2464 |  | 
| Stephen Hemminger | 19a33d4 | 2005-06-27 11:33:15 -0700 | [diff] [blame] | 2465 | 	dev->mtu = new_mtu; | 
| Stephen Hemminger | 7731a4e | 2005-12-14 15:47:46 -0800 | [diff] [blame] | 2466 |  | 
 | 2467 | 	err = skge_up(dev); | 
 | 2468 | 	if (err) | 
 | 2469 | 		dev_close(dev); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2470 |  | 
 | 2471 | 	return err; | 
 | 2472 | } | 
 | 2473 |  | 
 | 2474 | static void genesis_set_multicast(struct net_device *dev) | 
 | 2475 | { | 
 | 2476 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 2477 | 	struct skge_hw *hw = skge->hw; | 
 | 2478 | 	int port = skge->port; | 
 | 2479 | 	int i, count = dev->mc_count; | 
 | 2480 | 	struct dev_mc_list *list = dev->mc_list; | 
 | 2481 | 	u32 mode; | 
 | 2482 | 	u8 filter[8]; | 
 | 2483 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 2484 | 	mode = xm_read32(hw, port, XM_MODE); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2485 | 	mode |= XM_MD_ENA_HASH; | 
 | 2486 | 	if (dev->flags & IFF_PROMISC) | 
 | 2487 | 		mode |= XM_MD_ENA_PROM; | 
 | 2488 | 	else | 
 | 2489 | 		mode &= ~XM_MD_ENA_PROM; | 
 | 2490 |  | 
 | 2491 | 	if (dev->flags & IFF_ALLMULTI) | 
 | 2492 | 		memset(filter, 0xff, sizeof(filter)); | 
 | 2493 | 	else { | 
 | 2494 | 		memset(filter, 0, sizeof(filter)); | 
| Stephen Hemminger | 9556606 | 2005-06-27 11:33:02 -0700 | [diff] [blame] | 2495 | 		for (i = 0; list && i < count; i++, list = list->next) { | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 2496 | 			u32 crc, bit; | 
 | 2497 | 			crc = ether_crc_le(ETH_ALEN, list->dmi_addr); | 
 | 2498 | 			bit = ~crc & 0x3f; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2499 | 			filter[bit/8] |= 1 << (bit%8); | 
 | 2500 | 		} | 
 | 2501 | 	} | 
 | 2502 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 2503 | 	xm_write32(hw, port, XM_MODE, mode); | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 2504 | 	xm_outhash(hw, port, XM_HSM, filter); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2505 | } | 
 | 2506 |  | 
 | 2507 | static void yukon_set_multicast(struct net_device *dev) | 
 | 2508 | { | 
 | 2509 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 2510 | 	struct skge_hw *hw = skge->hw; | 
 | 2511 | 	int port = skge->port; | 
 | 2512 | 	struct dev_mc_list *list = dev->mc_list; | 
 | 2513 | 	u16 reg; | 
 | 2514 | 	u8 filter[8]; | 
 | 2515 |  | 
 | 2516 | 	memset(filter, 0, sizeof(filter)); | 
 | 2517 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 2518 | 	reg = gma_read16(hw, port, GM_RX_CTRL); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2519 | 	reg |= GM_RXCR_UCF_ENA; | 
 | 2520 |  | 
| Stephen Hemminger | 8f3f819 | 2005-11-08 10:33:45 -0800 | [diff] [blame] | 2521 | 	if (dev->flags & IFF_PROMISC) 		/* promiscuous */ | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2522 | 		reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA); | 
 | 2523 | 	else if (dev->flags & IFF_ALLMULTI)	/* all multicast */ | 
 | 2524 | 		memset(filter, 0xff, sizeof(filter)); | 
 | 2525 | 	else if (dev->mc_count == 0)		/* no multicast */ | 
 | 2526 | 		reg &= ~GM_RXCR_MCF_ENA; | 
 | 2527 | 	else { | 
 | 2528 | 		int i; | 
 | 2529 | 		reg |= GM_RXCR_MCF_ENA; | 
 | 2530 |  | 
| Stephen Hemminger | 9556606 | 2005-06-27 11:33:02 -0700 | [diff] [blame] | 2531 | 		for (i = 0; list && i < dev->mc_count; i++, list = list->next) { | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2532 | 			u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f; | 
 | 2533 | 			filter[bit/8] |= 1 << (bit%8); | 
 | 2534 | 		} | 
 | 2535 | 	} | 
 | 2536 |  | 
 | 2537 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 2538 | 	gma_write16(hw, port, GM_MC_ADDR_H1, | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2539 | 			 (u16)filter[0] | ((u16)filter[1] << 8)); | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 2540 | 	gma_write16(hw, port, GM_MC_ADDR_H2, | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2541 | 			 (u16)filter[2] | ((u16)filter[3] << 8)); | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 2542 | 	gma_write16(hw, port, GM_MC_ADDR_H3, | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2543 | 			 (u16)filter[4] | ((u16)filter[5] << 8)); | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 2544 | 	gma_write16(hw, port, GM_MC_ADDR_H4, | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2545 | 			 (u16)filter[6] | ((u16)filter[7] << 8)); | 
 | 2546 |  | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 2547 | 	gma_write16(hw, port, GM_RX_CTRL, reg); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2548 | } | 
 | 2549 |  | 
| Stephen Hemminger | 383181a | 2005-09-19 15:37:16 -0700 | [diff] [blame] | 2550 | static inline u16 phy_length(const struct skge_hw *hw, u32 status) | 
 | 2551 | { | 
 | 2552 | 	if (hw->chip_id == CHIP_ID_GENESIS) | 
 | 2553 | 		return status >> XMR_FS_LEN_SHIFT; | 
 | 2554 | 	else | 
 | 2555 | 		return status >> GMR_FS_LEN_SHIFT; | 
 | 2556 | } | 
 | 2557 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2558 | static inline int bad_phy_status(const struct skge_hw *hw, u32 status) | 
 | 2559 | { | 
 | 2560 | 	if (hw->chip_id == CHIP_ID_GENESIS) | 
 | 2561 | 		return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0; | 
 | 2562 | 	else | 
 | 2563 | 		return (status & GMR_FS_ANY_ERR) || | 
 | 2564 | 			(status & GMR_FS_RX_OK) == 0; | 
 | 2565 | } | 
 | 2566 |  | 
| Stephen Hemminger | 383181a | 2005-09-19 15:37:16 -0700 | [diff] [blame] | 2567 |  | 
 | 2568 | /* Get receive buffer from descriptor. | 
 | 2569 |  * Handles copy of small buffers and reallocation failures | 
 | 2570 |  */ | 
 | 2571 | static inline struct sk_buff *skge_rx_get(struct skge_port *skge, | 
 | 2572 | 					  struct skge_element *e, | 
 | 2573 | 					  u32 control, u32 status, u16 csum) | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2574 | { | 
| Stephen Hemminger | 383181a | 2005-09-19 15:37:16 -0700 | [diff] [blame] | 2575 | 	struct sk_buff *skb; | 
 | 2576 | 	u16 len = control & BMU_BBC; | 
 | 2577 |  | 
 | 2578 | 	if (unlikely(netif_msg_rx_status(skge))) | 
 | 2579 | 		printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n", | 
 | 2580 | 		       skge->netdev->name, e - skge->rx_ring.start, | 
 | 2581 | 		       status, len); | 
 | 2582 |  | 
 | 2583 | 	if (len > skge->rx_buf_size) | 
 | 2584 | 		goto error; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2585 |  | 
| Stephen Hemminger | 19a33d4 | 2005-06-27 11:33:15 -0700 | [diff] [blame] | 2586 | 	if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF)) | 
| Stephen Hemminger | 383181a | 2005-09-19 15:37:16 -0700 | [diff] [blame] | 2587 | 		goto error; | 
 | 2588 |  | 
 | 2589 | 	if (bad_phy_status(skge->hw, status)) | 
 | 2590 | 		goto error; | 
 | 2591 |  | 
 | 2592 | 	if (phy_length(skge->hw, status) != len) | 
 | 2593 | 		goto error; | 
 | 2594 |  | 
 | 2595 | 	if (len < RX_COPY_THRESHOLD) { | 
 | 2596 | 		skb = dev_alloc_skb(len + 2); | 
 | 2597 | 		if (!skb) | 
 | 2598 | 			goto resubmit; | 
 | 2599 |  | 
 | 2600 | 		skb_reserve(skb, 2); | 
 | 2601 | 		pci_dma_sync_single_for_cpu(skge->hw->pdev, | 
 | 2602 | 					    pci_unmap_addr(e, mapaddr), | 
 | 2603 | 					    len, PCI_DMA_FROMDEVICE); | 
 | 2604 | 		memcpy(skb->data, e->skb->data, len); | 
 | 2605 | 		pci_dma_sync_single_for_device(skge->hw->pdev, | 
 | 2606 | 					       pci_unmap_addr(e, mapaddr), | 
 | 2607 | 					       len, PCI_DMA_FROMDEVICE); | 
 | 2608 | 		skge_rx_reuse(e, skge->rx_buf_size); | 
 | 2609 | 	} else { | 
 | 2610 | 		struct sk_buff *nskb; | 
 | 2611 | 		nskb = dev_alloc_skb(skge->rx_buf_size + NET_IP_ALIGN); | 
 | 2612 | 		if (!nskb) | 
 | 2613 | 			goto resubmit; | 
 | 2614 |  | 
 | 2615 | 		pci_unmap_single(skge->hw->pdev, | 
 | 2616 | 				 pci_unmap_addr(e, mapaddr), | 
 | 2617 | 				 pci_unmap_len(e, maplen), | 
 | 2618 | 				 PCI_DMA_FROMDEVICE); | 
 | 2619 | 		skb = e->skb; | 
 | 2620 |   		prefetch(skb->data); | 
 | 2621 | 		skge_rx_setup(skge, e, nskb, skge->rx_buf_size); | 
 | 2622 | 	} | 
 | 2623 |  | 
 | 2624 | 	skb_put(skb, len); | 
 | 2625 | 	skb->dev = skge->netdev; | 
 | 2626 | 	if (skge->rx_csum) { | 
 | 2627 | 		skb->csum = csum; | 
 | 2628 | 		skb->ip_summed = CHECKSUM_HW; | 
 | 2629 | 	} | 
 | 2630 |  | 
 | 2631 | 	skb->protocol = eth_type_trans(skb, skge->netdev); | 
 | 2632 |  | 
 | 2633 | 	return skb; | 
 | 2634 | error: | 
 | 2635 |  | 
 | 2636 | 	if (netif_msg_rx_err(skge)) | 
 | 2637 | 		printk(KERN_DEBUG PFX "%s: rx err, slot %td control 0x%x status 0x%x\n", | 
 | 2638 | 		       skge->netdev->name, e - skge->rx_ring.start, | 
 | 2639 | 		       control, status); | 
 | 2640 |  | 
 | 2641 | 	if (skge->hw->chip_id == CHIP_ID_GENESIS) { | 
| Stephen Hemminger | 19a33d4 | 2005-06-27 11:33:15 -0700 | [diff] [blame] | 2642 | 		if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR)) | 
 | 2643 | 			skge->net_stats.rx_length_errors++; | 
 | 2644 | 		if (status & XMR_FS_FRA_ERR) | 
 | 2645 | 			skge->net_stats.rx_frame_errors++; | 
 | 2646 | 		if (status & XMR_FS_FCS_ERR) | 
 | 2647 | 			skge->net_stats.rx_crc_errors++; | 
 | 2648 | 	} else { | 
 | 2649 | 		if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE)) | 
 | 2650 | 			skge->net_stats.rx_length_errors++; | 
 | 2651 | 		if (status & GMR_FS_FRAGMENT) | 
 | 2652 | 			skge->net_stats.rx_frame_errors++; | 
 | 2653 | 		if (status & GMR_FS_CRC_ERR) | 
 | 2654 | 			skge->net_stats.rx_crc_errors++; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2655 | 	} | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2656 |  | 
| Stephen Hemminger | 383181a | 2005-09-19 15:37:16 -0700 | [diff] [blame] | 2657 | resubmit: | 
 | 2658 | 	skge_rx_reuse(e, skge->rx_buf_size); | 
 | 2659 | 	return NULL; | 
| Stephen Hemminger | 19a33d4 | 2005-06-27 11:33:15 -0700 | [diff] [blame] | 2660 | } | 
 | 2661 |  | 
 | 2662 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2663 | static int skge_poll(struct net_device *dev, int *budget) | 
 | 2664 | { | 
 | 2665 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 2666 | 	struct skge_hw *hw = skge->hw; | 
 | 2667 | 	struct skge_ring *ring = &skge->rx_ring; | 
 | 2668 | 	struct skge_element *e; | 
 | 2669 | 	unsigned int to_do = min(dev->quota, *budget); | 
 | 2670 | 	unsigned int work_done = 0; | 
| Stephen Hemminger | 7e676d9 | 2005-06-27 11:33:13 -0700 | [diff] [blame] | 2671 |  | 
| Stephen Hemminger | 1631aef | 2005-11-08 10:33:44 -0800 | [diff] [blame] | 2672 | 	for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) { | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2673 | 		struct skge_rx_desc *rd = e->desc; | 
| Stephen Hemminger | 19a33d4 | 2005-06-27 11:33:15 -0700 | [diff] [blame] | 2674 | 		struct sk_buff *skb; | 
| Stephen Hemminger | 383181a | 2005-09-19 15:37:16 -0700 | [diff] [blame] | 2675 | 		u32 control; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2676 |  | 
 | 2677 | 		rmb(); | 
 | 2678 | 		control = rd->control; | 
 | 2679 | 		if (control & BMU_OWN) | 
 | 2680 | 			break; | 
 | 2681 |  | 
| Stephen Hemminger | 383181a | 2005-09-19 15:37:16 -0700 | [diff] [blame] | 2682 |  		skb = skge_rx_get(skge, e, control, rd->status, | 
 | 2683 |  				  le16_to_cpu(rd->csum2)); | 
| Stephen Hemminger | 19a33d4 | 2005-06-27 11:33:15 -0700 | [diff] [blame] | 2684 | 		if (likely(skb)) { | 
| Stephen Hemminger | 19a33d4 | 2005-06-27 11:33:15 -0700 | [diff] [blame] | 2685 | 			dev->last_rx = jiffies; | 
 | 2686 | 			netif_receive_skb(skb); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2687 |  | 
| Stephen Hemminger | 19a33d4 | 2005-06-27 11:33:15 -0700 | [diff] [blame] | 2688 | 			++work_done; | 
 | 2689 | 		} else | 
 | 2690 | 			skge_rx_reuse(e, skge->rx_buf_size); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2691 | 	} | 
 | 2692 | 	ring->to_clean = e; | 
 | 2693 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2694 | 	/* restart receiver */ | 
 | 2695 | 	wmb(); | 
| Stephen Hemminger | a9cdab8 | 2006-02-22 10:28:33 -0800 | [diff] [blame] | 2696 | 	skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2697 |  | 
| Stephen Hemminger | 19a33d4 | 2005-06-27 11:33:15 -0700 | [diff] [blame] | 2698 | 	*budget -= work_done; | 
 | 2699 | 	dev->quota -= work_done; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2700 |  | 
| Stephen Hemminger | 19a33d4 | 2005-06-27 11:33:15 -0700 | [diff] [blame] | 2701 | 	if (work_done >=  to_do) | 
 | 2702 | 		return 1; /* not done */ | 
 | 2703 |  | 
| Stephen Hemminger | 1631aef | 2005-11-08 10:33:44 -0800 | [diff] [blame] | 2704 | 	netif_rx_complete(dev); | 
| Stephen Hemminger | 19a33d4 | 2005-06-27 11:33:15 -0700 | [diff] [blame] | 2705 | 	hw->intr_mask |= portirqmask[skge->port]; | 
 | 2706 | 	skge_write32(hw, B0_IMSK, hw->intr_mask); | 
| Stephen Hemminger | 1631aef | 2005-11-08 10:33:44 -0800 | [diff] [blame] | 2707 | 	skge_read32(hw, B0_IMSK); | 
 | 2708 |  | 
| Stephen Hemminger | 19a33d4 | 2005-06-27 11:33:15 -0700 | [diff] [blame] | 2709 | 	return 0; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2710 | } | 
 | 2711 |  | 
 | 2712 | static inline void skge_tx_intr(struct net_device *dev) | 
 | 2713 | { | 
 | 2714 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 2715 | 	struct skge_hw *hw = skge->hw; | 
 | 2716 | 	struct skge_ring *ring = &skge->tx_ring; | 
 | 2717 | 	struct skge_element *e; | 
 | 2718 |  | 
 | 2719 | 	spin_lock(&skge->tx_lock); | 
| Stephen Hemminger | 1631aef | 2005-11-08 10:33:44 -0800 | [diff] [blame] | 2720 | 	for (e = ring->to_clean; prefetch(e->next), e != ring->to_use; e = e->next) { | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2721 | 		struct skge_tx_desc *td = e->desc; | 
 | 2722 | 		u32 control; | 
 | 2723 |  | 
 | 2724 | 		rmb(); | 
 | 2725 | 		control = td->control; | 
 | 2726 | 		if (control & BMU_OWN) | 
 | 2727 | 			break; | 
 | 2728 |  | 
 | 2729 | 		if (unlikely(netif_msg_tx_done(skge))) | 
| Al Viro | 0b2d7fe | 2005-04-03 09:15:52 +0100 | [diff] [blame] | 2730 | 			printk(KERN_DEBUG PFX "%s: tx done slot %td status 0x%x\n", | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2731 | 			       dev->name, e - ring->start, td->status); | 
 | 2732 |  | 
 | 2733 | 		skge_tx_free(hw, e); | 
 | 2734 | 		e->skb = NULL; | 
 | 2735 | 		++skge->tx_avail; | 
 | 2736 | 	} | 
 | 2737 | 	ring->to_clean = e; | 
 | 2738 | 	skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F); | 
 | 2739 |  | 
 | 2740 | 	if (skge->tx_avail > MAX_SKB_FRAGS + 1) | 
 | 2741 | 		netif_wake_queue(dev); | 
 | 2742 |  | 
 | 2743 | 	spin_unlock(&skge->tx_lock); | 
 | 2744 | } | 
 | 2745 |  | 
| Stephen Hemminger | f6620ca | 2005-07-22 16:26:02 -0700 | [diff] [blame] | 2746 | /* Parity errors seem to happen when Genesis is connected to a switch | 
 | 2747 |  * with no other ports present. Heartbeat error?? | 
 | 2748 |  */ | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2749 | static void skge_mac_parity(struct skge_hw *hw, int port) | 
 | 2750 | { | 
| Stephen Hemminger | f6620ca | 2005-07-22 16:26:02 -0700 | [diff] [blame] | 2751 | 	struct net_device *dev = hw->dev[port]; | 
 | 2752 |  | 
 | 2753 | 	if (dev) { | 
 | 2754 | 		struct skge_port *skge = netdev_priv(dev); | 
 | 2755 | 		++skge->net_stats.tx_heartbeat_errors; | 
 | 2756 | 	} | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2757 |  | 
 | 2758 | 	if (hw->chip_id == CHIP_ID_GENESIS) | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 2759 | 		skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2760 | 			     MFF_CLR_PERR); | 
 | 2761 | 	else | 
 | 2762 | 		/* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */ | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 2763 | 		skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), | 
| Stephen Hemminger | 981d037 | 2005-06-27 11:33:06 -0700 | [diff] [blame] | 2764 | 			    (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0) | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2765 | 			    ? GMF_CLI_TX_FC : GMF_CLI_TX_PE); | 
 | 2766 | } | 
 | 2767 |  | 
 | 2768 | static void skge_pci_clear(struct skge_hw *hw) | 
 | 2769 | { | 
 | 2770 | 	u16 status; | 
 | 2771 |  | 
| Stephen Hemminger | 467b341 | 2005-06-27 11:33:05 -0700 | [diff] [blame] | 2772 | 	pci_read_config_word(hw->pdev, PCI_STATUS, &status); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2773 | 	skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON); | 
| Stephen Hemminger | 467b341 | 2005-06-27 11:33:05 -0700 | [diff] [blame] | 2774 | 	pci_write_config_word(hw->pdev, PCI_STATUS, | 
 | 2775 | 			      status | PCI_STATUS_ERROR_BITS); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2776 | 	skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF); | 
 | 2777 | } | 
 | 2778 |  | 
 | 2779 | static void skge_mac_intr(struct skge_hw *hw, int port) | 
 | 2780 | { | 
| Stephen Hemminger | 9556606 | 2005-06-27 11:33:02 -0700 | [diff] [blame] | 2781 | 	if (hw->chip_id == CHIP_ID_GENESIS) | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2782 | 		genesis_mac_intr(hw, port); | 
 | 2783 | 	else | 
 | 2784 | 		yukon_mac_intr(hw, port); | 
 | 2785 | } | 
 | 2786 |  | 
 | 2787 | /* Handle device specific framing and timeout interrupts */ | 
 | 2788 | static void skge_error_irq(struct skge_hw *hw) | 
 | 2789 | { | 
 | 2790 | 	u32 hwstatus = skge_read32(hw, B0_HWE_ISRC); | 
 | 2791 |  | 
 | 2792 | 	if (hw->chip_id == CHIP_ID_GENESIS) { | 
 | 2793 | 		/* clear xmac errors */ | 
 | 2794 | 		if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1)) | 
| Stephen Hemminger | 46a60f2 | 2005-09-09 12:54:56 -0700 | [diff] [blame] | 2795 | 			skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2796 | 		if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2)) | 
| Stephen Hemminger | 46a60f2 | 2005-09-09 12:54:56 -0700 | [diff] [blame] | 2797 | 			skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2798 | 	} else { | 
 | 2799 | 		/* Timestamp (unused) overflow */ | 
 | 2800 | 		if (hwstatus & IS_IRQ_TIST_OV) | 
 | 2801 | 			skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2802 | 	} | 
 | 2803 |  | 
 | 2804 | 	if (hwstatus & IS_RAM_RD_PAR) { | 
 | 2805 | 		printk(KERN_ERR PFX "Ram read data parity error\n"); | 
 | 2806 | 		skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR); | 
 | 2807 | 	} | 
 | 2808 |  | 
 | 2809 | 	if (hwstatus & IS_RAM_WR_PAR) { | 
 | 2810 | 		printk(KERN_ERR PFX "Ram write data parity error\n"); | 
 | 2811 | 		skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR); | 
 | 2812 | 	} | 
 | 2813 |  | 
 | 2814 | 	if (hwstatus & IS_M1_PAR_ERR) | 
 | 2815 | 		skge_mac_parity(hw, 0); | 
 | 2816 |  | 
 | 2817 | 	if (hwstatus & IS_M2_PAR_ERR) | 
 | 2818 | 		skge_mac_parity(hw, 1); | 
 | 2819 |  | 
 | 2820 | 	if (hwstatus & IS_R1_PAR_ERR) | 
 | 2821 | 		skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P); | 
 | 2822 |  | 
 | 2823 | 	if (hwstatus & IS_R2_PAR_ERR) | 
 | 2824 | 		skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P); | 
 | 2825 |  | 
 | 2826 | 	if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) { | 
 | 2827 | 		printk(KERN_ERR PFX "hardware error detected (status 0x%x)\n", | 
 | 2828 | 		       hwstatus); | 
 | 2829 |  | 
 | 2830 | 		skge_pci_clear(hw); | 
 | 2831 |  | 
| Stephen Hemminger | 050ec18 | 2005-08-16 14:00:54 -0700 | [diff] [blame] | 2832 | 		/* if error still set then just ignore it */ | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2833 | 		hwstatus = skge_read32(hw, B0_HWE_ISRC); | 
 | 2834 | 		if (hwstatus & IS_IRQ_STAT) { | 
| Stephen Hemminger | 050ec18 | 2005-08-16 14:00:54 -0700 | [diff] [blame] | 2835 | 			pr_debug("IRQ status %x: still set ignoring hardware errors\n", | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2836 | 			       hwstatus); | 
 | 2837 | 			hw->intr_mask &= ~IS_HW_ERR; | 
 | 2838 | 		} | 
 | 2839 | 	} | 
 | 2840 | } | 
 | 2841 |  | 
 | 2842 | /* | 
| Stephen Hemminger | 8f3f819 | 2005-11-08 10:33:45 -0800 | [diff] [blame] | 2843 |  * Interrupt from PHY are handled in tasklet (soft irq) | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2844 |  * because accessing phy registers requires spin wait which might | 
 | 2845 |  * cause excess interrupt latency. | 
 | 2846 |  */ | 
 | 2847 | static void skge_extirq(unsigned long data) | 
 | 2848 | { | 
 | 2849 | 	struct skge_hw *hw = (struct skge_hw *) data; | 
 | 2850 | 	int port; | 
 | 2851 |  | 
 | 2852 | 	spin_lock(&hw->phy_lock); | 
 | 2853 | 	for (port = 0; port < 2; port++) { | 
 | 2854 | 		struct net_device *dev = hw->dev[port]; | 
 | 2855 |  | 
 | 2856 | 		if (dev && netif_running(dev)) { | 
 | 2857 | 			struct skge_port *skge = netdev_priv(dev); | 
 | 2858 |  | 
 | 2859 | 			if (hw->chip_id != CHIP_ID_GENESIS) | 
 | 2860 | 				yukon_phy_intr(skge); | 
| Stephen Hemminger | 89bf5f2 | 2005-06-27 11:33:10 -0700 | [diff] [blame] | 2861 | 			else | 
| Stephen Hemminger | 45bada6 | 2005-06-27 11:33:12 -0700 | [diff] [blame] | 2862 | 				bcom_phy_intr(skge); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2863 | 		} | 
 | 2864 | 	} | 
 | 2865 | 	spin_unlock(&hw->phy_lock); | 
 | 2866 |  | 
 | 2867 | 	local_irq_disable(); | 
 | 2868 | 	hw->intr_mask |= IS_EXT_REG; | 
 | 2869 | 	skge_write32(hw, B0_IMSK, hw->intr_mask); | 
 | 2870 | 	local_irq_enable(); | 
 | 2871 | } | 
 | 2872 |  | 
 | 2873 | static irqreturn_t skge_intr(int irq, void *dev_id, struct pt_regs *regs) | 
 | 2874 | { | 
 | 2875 | 	struct skge_hw *hw = dev_id; | 
 | 2876 | 	u32 status = skge_read32(hw, B0_SP_ISRC); | 
 | 2877 |  | 
 | 2878 | 	if (status == 0 || status == ~0) /* hotplug or shared irq */ | 
 | 2879 | 		return IRQ_NONE; | 
 | 2880 |  | 
 | 2881 | 	status &= hw->intr_mask; | 
| Stephen Hemminger | 7e676d9 | 2005-06-27 11:33:13 -0700 | [diff] [blame] | 2882 | 	if (status & IS_R1_F) { | 
| Stephen Hemminger | a9cdab8 | 2006-02-22 10:28:33 -0800 | [diff] [blame] | 2883 | 		skge_write8(hw, Q_ADDR(Q_R1, Q_CSR), CSR_IRQ_CL_F); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2884 | 		hw->intr_mask &= ~IS_R1_F; | 
| Stephen Hemminger | a9cdab8 | 2006-02-22 10:28:33 -0800 | [diff] [blame] | 2885 | 		netif_rx_schedule(hw->dev[0]); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2886 | 	} | 
 | 2887 |  | 
| Stephen Hemminger | 7e676d9 | 2005-06-27 11:33:13 -0700 | [diff] [blame] | 2888 | 	if (status & IS_R2_F) { | 
| Stephen Hemminger | a9cdab8 | 2006-02-22 10:28:33 -0800 | [diff] [blame] | 2889 | 		skge_write8(hw, Q_ADDR(Q_R2, Q_CSR), CSR_IRQ_CL_F); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2890 | 		hw->intr_mask &= ~IS_R2_F; | 
| Stephen Hemminger | a9cdab8 | 2006-02-22 10:28:33 -0800 | [diff] [blame] | 2891 | 		netif_rx_schedule(hw->dev[1]); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2892 | 	} | 
 | 2893 |  | 
 | 2894 | 	if (status & IS_XA1_F) | 
 | 2895 | 		skge_tx_intr(hw->dev[0]); | 
 | 2896 |  | 
 | 2897 | 	if (status & IS_XA2_F) | 
 | 2898 | 		skge_tx_intr(hw->dev[1]); | 
 | 2899 |  | 
| Stephen Hemminger | d25f5a6 | 2005-06-27 11:33:14 -0700 | [diff] [blame] | 2900 | 	if (status & IS_PA_TO_RX1) { | 
 | 2901 | 		struct skge_port *skge = netdev_priv(hw->dev[0]); | 
 | 2902 | 		++skge->net_stats.rx_over_errors; | 
 | 2903 | 		skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1); | 
 | 2904 | 	} | 
 | 2905 |  | 
 | 2906 | 	if (status & IS_PA_TO_RX2) { | 
 | 2907 | 		struct skge_port *skge = netdev_priv(hw->dev[1]); | 
 | 2908 | 		++skge->net_stats.rx_over_errors; | 
 | 2909 | 		skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2); | 
 | 2910 | 	} | 
 | 2911 |  | 
 | 2912 | 	if (status & IS_PA_TO_TX1) | 
 | 2913 | 		skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1); | 
 | 2914 |  | 
 | 2915 | 	if (status & IS_PA_TO_TX2) | 
 | 2916 | 		skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2); | 
 | 2917 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2918 | 	if (status & IS_MAC1) | 
 | 2919 | 		skge_mac_intr(hw, 0); | 
| Stephen Hemminger | 9556606 | 2005-06-27 11:33:02 -0700 | [diff] [blame] | 2920 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2921 | 	if (status & IS_MAC2) | 
 | 2922 | 		skge_mac_intr(hw, 1); | 
 | 2923 |  | 
 | 2924 | 	if (status & IS_HW_ERR) | 
 | 2925 | 		skge_error_irq(hw); | 
 | 2926 |  | 
 | 2927 | 	if (status & IS_EXT_REG) { | 
 | 2928 | 		hw->intr_mask &= ~IS_EXT_REG; | 
 | 2929 | 		tasklet_schedule(&hw->ext_tasklet); | 
 | 2930 | 	} | 
 | 2931 |  | 
| Stephen Hemminger | 7e676d9 | 2005-06-27 11:33:13 -0700 | [diff] [blame] | 2932 | 	skge_write32(hw, B0_IMSK, hw->intr_mask); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2933 |  | 
 | 2934 | 	return IRQ_HANDLED; | 
 | 2935 | } | 
 | 2936 |  | 
 | 2937 | #ifdef CONFIG_NET_POLL_CONTROLLER | 
 | 2938 | static void skge_netpoll(struct net_device *dev) | 
 | 2939 | { | 
 | 2940 | 	struct skge_port *skge = netdev_priv(dev); | 
 | 2941 |  | 
 | 2942 | 	disable_irq(dev->irq); | 
 | 2943 | 	skge_intr(dev->irq, skge->hw, NULL); | 
 | 2944 | 	enable_irq(dev->irq); | 
 | 2945 | } | 
 | 2946 | #endif | 
 | 2947 |  | 
 | 2948 | static int skge_set_mac_address(struct net_device *dev, void *p) | 
 | 2949 | { | 
 | 2950 | 	struct skge_port *skge = netdev_priv(dev); | 
| Stephen Hemminger | c2681dd | 2005-10-03 12:03:13 -0700 | [diff] [blame] | 2951 | 	struct skge_hw *hw = skge->hw; | 
 | 2952 | 	unsigned port = skge->port; | 
 | 2953 | 	const struct sockaddr *addr = p; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2954 |  | 
 | 2955 | 	if (!is_valid_ether_addr(addr->sa_data)) | 
 | 2956 | 		return -EADDRNOTAVAIL; | 
 | 2957 |  | 
| Stephen Hemminger | c2681dd | 2005-10-03 12:03:13 -0700 | [diff] [blame] | 2958 | 	spin_lock_bh(&hw->phy_lock); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2959 | 	memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN); | 
| Stephen Hemminger | c2681dd | 2005-10-03 12:03:13 -0700 | [diff] [blame] | 2960 | 	memcpy_toio(hw->regs + B2_MAC_1 + port*8, | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2961 | 		    dev->dev_addr, ETH_ALEN); | 
| Stephen Hemminger | c2681dd | 2005-10-03 12:03:13 -0700 | [diff] [blame] | 2962 | 	memcpy_toio(hw->regs + B2_MAC_2 + port*8, | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2963 | 		    dev->dev_addr, ETH_ALEN); | 
| Stephen Hemminger | c2681dd | 2005-10-03 12:03:13 -0700 | [diff] [blame] | 2964 |  | 
 | 2965 | 	if (hw->chip_id == CHIP_ID_GENESIS) | 
 | 2966 | 		xm_outaddr(hw, port, XM_SA, dev->dev_addr); | 
 | 2967 | 	else { | 
 | 2968 | 		gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr); | 
 | 2969 | 		gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr); | 
 | 2970 | 	} | 
 | 2971 | 	spin_unlock_bh(&hw->phy_lock); | 
 | 2972 |  | 
 | 2973 | 	return 0; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2974 | } | 
 | 2975 |  | 
 | 2976 | static const struct { | 
 | 2977 | 	u8 id; | 
 | 2978 | 	const char *name; | 
 | 2979 | } skge_chips[] = { | 
 | 2980 | 	{ CHIP_ID_GENESIS,	"Genesis" }, | 
 | 2981 | 	{ CHIP_ID_YUKON,	 "Yukon" }, | 
 | 2982 | 	{ CHIP_ID_YUKON_LITE,	 "Yukon-Lite"}, | 
 | 2983 | 	{ CHIP_ID_YUKON_LP,	 "Yukon-LP"}, | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 2984 | }; | 
 | 2985 |  | 
 | 2986 | static const char *skge_board_name(const struct skge_hw *hw) | 
 | 2987 | { | 
 | 2988 | 	int i; | 
 | 2989 | 	static char buf[16]; | 
 | 2990 |  | 
 | 2991 | 	for (i = 0; i < ARRAY_SIZE(skge_chips); i++) | 
 | 2992 | 		if (skge_chips[i].id == hw->chip_id) | 
 | 2993 | 			return skge_chips[i].name; | 
 | 2994 |  | 
 | 2995 | 	snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id); | 
 | 2996 | 	return buf; | 
 | 2997 | } | 
 | 2998 |  | 
 | 2999 |  | 
 | 3000 | /* | 
 | 3001 |  * Setup the board data structure, but don't bring up | 
 | 3002 |  * the port(s) | 
 | 3003 |  */ | 
 | 3004 | static int skge_reset(struct skge_hw *hw) | 
 | 3005 | { | 
| Stephen Hemminger | adba9e2 | 2005-11-08 10:33:40 -0800 | [diff] [blame] | 3006 | 	u32 reg; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3007 | 	u16 ctst; | 
| Stephen Hemminger | 5e1705d | 2005-08-16 14:00:58 -0700 | [diff] [blame] | 3008 | 	u8 t8, mac_cfg, pmd_type, phy_type; | 
| Stephen Hemminger | 981d037 | 2005-06-27 11:33:06 -0700 | [diff] [blame] | 3009 | 	int i; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3010 |  | 
 | 3011 | 	ctst = skge_read16(hw, B0_CTST); | 
 | 3012 |  | 
 | 3013 | 	/* do a SW reset */ | 
 | 3014 | 	skge_write8(hw, B0_CTST, CS_RST_SET); | 
 | 3015 | 	skge_write8(hw, B0_CTST, CS_RST_CLR); | 
 | 3016 |  | 
 | 3017 | 	/* clear PCI errors, if any */ | 
 | 3018 | 	skge_pci_clear(hw); | 
 | 3019 |  | 
 | 3020 | 	skge_write8(hw, B0_CTST, CS_MRST_CLR); | 
 | 3021 |  | 
 | 3022 | 	/* restore CLK_RUN bits (for Yukon-Lite) */ | 
 | 3023 | 	skge_write16(hw, B0_CTST, | 
 | 3024 | 		     ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA)); | 
 | 3025 |  | 
 | 3026 | 	hw->chip_id = skge_read8(hw, B2_CHIP_ID); | 
| Stephen Hemminger | 5e1705d | 2005-08-16 14:00:58 -0700 | [diff] [blame] | 3027 | 	phy_type = skge_read8(hw, B2_E_1) & 0xf; | 
 | 3028 | 	pmd_type = skge_read8(hw, B2_PMD_TYP); | 
 | 3029 | 	hw->copper = (pmd_type == 'T' || pmd_type == '1'); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3030 |  | 
| Stephen Hemminger | 9556606 | 2005-06-27 11:33:02 -0700 | [diff] [blame] | 3031 | 	switch (hw->chip_id) { | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3032 | 	case CHIP_ID_GENESIS: | 
| Stephen Hemminger | 5e1705d | 2005-08-16 14:00:58 -0700 | [diff] [blame] | 3033 | 		switch (phy_type) { | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3034 | 		case SK_PHY_BCOM: | 
 | 3035 | 			hw->phy_addr = PHY_ADDR_BCOM; | 
 | 3036 | 			break; | 
 | 3037 | 		default: | 
 | 3038 | 			printk(KERN_ERR PFX "%s: unsupported phy type 0x%x\n", | 
| Stephen Hemminger | 5e1705d | 2005-08-16 14:00:58 -0700 | [diff] [blame] | 3039 | 			       pci_name(hw->pdev), phy_type); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3040 | 			return -EOPNOTSUPP; | 
 | 3041 | 		} | 
 | 3042 | 		break; | 
 | 3043 |  | 
 | 3044 | 	case CHIP_ID_YUKON: | 
 | 3045 | 	case CHIP_ID_YUKON_LITE: | 
 | 3046 | 	case CHIP_ID_YUKON_LP: | 
| Stephen Hemminger | 5e1705d | 2005-08-16 14:00:58 -0700 | [diff] [blame] | 3047 | 		if (phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S') | 
 | 3048 | 			hw->copper = 1; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3049 |  | 
 | 3050 | 		hw->phy_addr = PHY_ADDR_MARV; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3051 | 		break; | 
 | 3052 |  | 
 | 3053 | 	default: | 
 | 3054 | 		printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n", | 
 | 3055 | 		       pci_name(hw->pdev), hw->chip_id); | 
 | 3056 | 		return -EOPNOTSUPP; | 
 | 3057 | 	} | 
 | 3058 |  | 
| Stephen Hemminger | 981d037 | 2005-06-27 11:33:06 -0700 | [diff] [blame] | 3059 | 	mac_cfg = skge_read8(hw, B2_MAC_CFG); | 
 | 3060 | 	hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2; | 
 | 3061 | 	hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3062 |  | 
 | 3063 | 	/* read the adapters RAM size */ | 
 | 3064 | 	t8 = skge_read8(hw, B2_E_0); | 
 | 3065 | 	if (hw->chip_id == CHIP_ID_GENESIS) { | 
 | 3066 | 		if (t8 == 3) { | 
 | 3067 | 			/* special case: 4 x 64k x 36, offset = 0x80000 */ | 
 | 3068 | 			hw->ram_size = 0x100000; | 
 | 3069 | 			hw->ram_offset = 0x80000; | 
 | 3070 | 		} else | 
 | 3071 | 			hw->ram_size = t8 * 512; | 
 | 3072 | 	} | 
 | 3073 | 	else if (t8 == 0) | 
 | 3074 | 		hw->ram_size = 0x20000; | 
 | 3075 | 	else | 
 | 3076 | 		hw->ram_size = t8 * 4096; | 
 | 3077 |  | 
| Stephen Hemminger | 050ec18 | 2005-08-16 14:00:54 -0700 | [diff] [blame] | 3078 | 	hw->intr_mask = IS_HW_ERR | IS_EXT_REG; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3079 | 	if (hw->chip_id == CHIP_ID_GENESIS) | 
 | 3080 | 		genesis_init(hw); | 
 | 3081 | 	else { | 
 | 3082 | 		/* switch power to VCC (WA for VAUX problem) */ | 
 | 3083 | 		skge_write8(hw, B0_POWER_CTRL, | 
 | 3084 | 			    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON); | 
| Stephen Hemminger | adba9e2 | 2005-11-08 10:33:40 -0800 | [diff] [blame] | 3085 |  | 
| Stephen Hemminger | 050ec18 | 2005-08-16 14:00:54 -0700 | [diff] [blame] | 3086 | 		/* avoid boards with stuck Hardware error bits */ | 
 | 3087 | 		if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) && | 
 | 3088 | 		    (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) { | 
 | 3089 | 			printk(KERN_WARNING PFX "stuck hardware sensor bit\n"); | 
 | 3090 | 			hw->intr_mask &= ~IS_HW_ERR; | 
 | 3091 | 		} | 
 | 3092 |  | 
| Stephen Hemminger | adba9e2 | 2005-11-08 10:33:40 -0800 | [diff] [blame] | 3093 | 		/* Clear PHY COMA */ | 
 | 3094 | 		skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON); | 
 | 3095 | 		pci_read_config_dword(hw->pdev, PCI_DEV_REG1, ®); | 
 | 3096 | 		reg &= ~PCI_PHY_COMA; | 
 | 3097 | 		pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg); | 
 | 3098 | 		skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF); | 
 | 3099 |  | 
 | 3100 |  | 
| Stephen Hemminger | 981d037 | 2005-06-27 11:33:06 -0700 | [diff] [blame] | 3101 | 		for (i = 0; i < hw->ports; i++) { | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 3102 | 			skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET); | 
 | 3103 | 			skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3104 | 		} | 
 | 3105 | 	} | 
 | 3106 |  | 
 | 3107 | 	/* turn off hardware timer (unused) */ | 
 | 3108 | 	skge_write8(hw, B2_TI_CTRL, TIM_STOP); | 
 | 3109 | 	skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ); | 
 | 3110 | 	skge_write8(hw, B0_LED, LED_STAT_ON); | 
 | 3111 |  | 
 | 3112 | 	/* enable the Tx Arbiters */ | 
| Stephen Hemminger | 981d037 | 2005-06-27 11:33:06 -0700 | [diff] [blame] | 3113 | 	for (i = 0; i < hw->ports; i++) | 
| Stephen Hemminger | 6b0c148 | 2005-06-27 11:33:04 -0700 | [diff] [blame] | 3114 | 		skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3115 |  | 
 | 3116 | 	/* Initialize ram interface */ | 
 | 3117 | 	skge_write16(hw, B3_RI_CTRL, RI_RST_CLR); | 
 | 3118 |  | 
 | 3119 | 	skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53); | 
 | 3120 | 	skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53); | 
 | 3121 | 	skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53); | 
 | 3122 | 	skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53); | 
 | 3123 | 	skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53); | 
 | 3124 | 	skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53); | 
 | 3125 | 	skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53); | 
 | 3126 | 	skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53); | 
 | 3127 | 	skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53); | 
 | 3128 | 	skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53); | 
 | 3129 | 	skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53); | 
 | 3130 | 	skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53); | 
 | 3131 |  | 
 | 3132 | 	skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK); | 
 | 3133 |  | 
 | 3134 | 	/* Set interrupt moderation for Transmit only | 
 | 3135 | 	 * Receive interrupts avoided by NAPI | 
 | 3136 | 	 */ | 
 | 3137 | 	skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F); | 
 | 3138 | 	skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100)); | 
 | 3139 | 	skge_write32(hw, B2_IRQM_CTRL, TIM_START); | 
 | 3140 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3141 | 	skge_write32(hw, B0_IMSK, hw->intr_mask); | 
 | 3142 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3143 | 	spin_lock_bh(&hw->phy_lock); | 
| Stephen Hemminger | 981d037 | 2005-06-27 11:33:06 -0700 | [diff] [blame] | 3144 | 	for (i = 0; i < hw->ports; i++) { | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3145 | 		if (hw->chip_id == CHIP_ID_GENESIS) | 
 | 3146 | 			genesis_reset(hw, i); | 
 | 3147 | 		else | 
 | 3148 | 			yukon_reset(hw, i); | 
 | 3149 | 	} | 
 | 3150 | 	spin_unlock_bh(&hw->phy_lock); | 
 | 3151 |  | 
 | 3152 | 	return 0; | 
 | 3153 | } | 
 | 3154 |  | 
 | 3155 | /* Initialize network device */ | 
| Stephen Hemminger | 981d037 | 2005-06-27 11:33:06 -0700 | [diff] [blame] | 3156 | static struct net_device *skge_devinit(struct skge_hw *hw, int port, | 
 | 3157 | 				       int highmem) | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3158 | { | 
 | 3159 | 	struct skge_port *skge; | 
 | 3160 | 	struct net_device *dev = alloc_etherdev(sizeof(*skge)); | 
 | 3161 |  | 
 | 3162 | 	if (!dev) { | 
 | 3163 | 		printk(KERN_ERR "skge etherdev alloc failed"); | 
 | 3164 | 		return NULL; | 
 | 3165 | 	} | 
 | 3166 |  | 
 | 3167 | 	SET_MODULE_OWNER(dev); | 
 | 3168 | 	SET_NETDEV_DEV(dev, &hw->pdev->dev); | 
 | 3169 | 	dev->open = skge_up; | 
 | 3170 | 	dev->stop = skge_down; | 
| Stephen Hemminger | 2cd8e5d | 2005-11-08 10:33:42 -0800 | [diff] [blame] | 3171 | 	dev->do_ioctl = skge_ioctl; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3172 | 	dev->hard_start_xmit = skge_xmit_frame; | 
 | 3173 | 	dev->get_stats = skge_get_stats; | 
 | 3174 | 	if (hw->chip_id == CHIP_ID_GENESIS) | 
 | 3175 | 		dev->set_multicast_list = genesis_set_multicast; | 
 | 3176 | 	else | 
 | 3177 | 		dev->set_multicast_list = yukon_set_multicast; | 
 | 3178 |  | 
 | 3179 | 	dev->set_mac_address = skge_set_mac_address; | 
 | 3180 | 	dev->change_mtu = skge_change_mtu; | 
 | 3181 | 	SET_ETHTOOL_OPS(dev, &skge_ethtool_ops); | 
 | 3182 | 	dev->tx_timeout = skge_tx_timeout; | 
 | 3183 | 	dev->watchdog_timeo = TX_WATCHDOG; | 
 | 3184 | 	dev->poll = skge_poll; | 
 | 3185 | 	dev->weight = NAPI_WEIGHT; | 
 | 3186 | #ifdef CONFIG_NET_POLL_CONTROLLER | 
 | 3187 | 	dev->poll_controller = skge_netpoll; | 
 | 3188 | #endif | 
 | 3189 | 	dev->irq = hw->pdev->irq; | 
 | 3190 | 	dev->features = NETIF_F_LLTX; | 
| Stephen Hemminger | 981d037 | 2005-06-27 11:33:06 -0700 | [diff] [blame] | 3191 | 	if (highmem) | 
 | 3192 | 		dev->features |= NETIF_F_HIGHDMA; | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3193 |  | 
 | 3194 | 	skge = netdev_priv(dev); | 
 | 3195 | 	skge->netdev = dev; | 
 | 3196 | 	skge->hw = hw; | 
 | 3197 | 	skge->msg_enable = netif_msg_init(debug, default_msg); | 
 | 3198 | 	skge->tx_ring.count = DEFAULT_TX_RING_SIZE; | 
 | 3199 | 	skge->rx_ring.count = DEFAULT_RX_RING_SIZE; | 
 | 3200 |  | 
 | 3201 | 	/* Auto speed and flow control */ | 
 | 3202 | 	skge->autoneg = AUTONEG_ENABLE; | 
 | 3203 | 	skge->flow_control = FLOW_MODE_SYMMETRIC; | 
 | 3204 | 	skge->duplex = -1; | 
 | 3205 | 	skge->speed = -1; | 
| Stephen Hemminger | 31b619c | 2005-06-27 11:33:11 -0700 | [diff] [blame] | 3206 | 	skge->advertising = skge_supported_modes(hw); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3207 |  | 
 | 3208 | 	hw->dev[port] = dev; | 
 | 3209 |  | 
 | 3210 | 	skge->port = port; | 
 | 3211 |  | 
 | 3212 | 	spin_lock_init(&skge->tx_lock); | 
 | 3213 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3214 | 	if (hw->chip_id != CHIP_ID_GENESIS) { | 
 | 3215 | 		dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG; | 
 | 3216 | 		skge->rx_csum = 1; | 
 | 3217 | 	} | 
 | 3218 |  | 
 | 3219 | 	/* read the mac address */ | 
 | 3220 | 	memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN); | 
| John W. Linville | 56230d5 | 2005-09-12 10:48:57 -0400 | [diff] [blame] | 3221 | 	memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3222 |  | 
 | 3223 | 	/* device is off until link detection */ | 
 | 3224 | 	netif_carrier_off(dev); | 
 | 3225 | 	netif_stop_queue(dev); | 
 | 3226 |  | 
 | 3227 | 	return dev; | 
 | 3228 | } | 
 | 3229 |  | 
 | 3230 | static void __devinit skge_show_addr(struct net_device *dev) | 
 | 3231 | { | 
 | 3232 | 	const struct skge_port *skge = netdev_priv(dev); | 
 | 3233 |  | 
 | 3234 | 	if (netif_msg_probe(skge)) | 
 | 3235 | 		printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n", | 
 | 3236 | 		       dev->name, | 
 | 3237 | 		       dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2], | 
 | 3238 | 		       dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]); | 
 | 3239 | } | 
 | 3240 |  | 
 | 3241 | static int __devinit skge_probe(struct pci_dev *pdev, | 
 | 3242 | 				const struct pci_device_id *ent) | 
 | 3243 | { | 
 | 3244 | 	struct net_device *dev, *dev1; | 
 | 3245 | 	struct skge_hw *hw; | 
 | 3246 | 	int err, using_dac = 0; | 
 | 3247 |  | 
 | 3248 | 	if ((err = pci_enable_device(pdev))) { | 
 | 3249 | 		printk(KERN_ERR PFX "%s cannot enable PCI device\n", | 
 | 3250 | 		       pci_name(pdev)); | 
 | 3251 | 		goto err_out; | 
 | 3252 | 	} | 
 | 3253 |  | 
 | 3254 | 	if ((err = pci_request_regions(pdev, DRV_NAME))) { | 
 | 3255 | 		printk(KERN_ERR PFX "%s cannot obtain PCI resources\n", | 
 | 3256 | 		       pci_name(pdev)); | 
 | 3257 | 		goto err_out_disable_pdev; | 
 | 3258 | 	} | 
 | 3259 |  | 
 | 3260 | 	pci_set_master(pdev); | 
 | 3261 |  | 
| Stephen Hemminger | 77783a7 | 2006-01-05 16:26:05 -0800 | [diff] [blame] | 3262 | 	if (sizeof(dma_addr_t) > sizeof(u32) && | 
 | 3263 | 	    !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) { | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3264 | 		using_dac = 1; | 
| Stephen Hemminger | 77783a7 | 2006-01-05 16:26:05 -0800 | [diff] [blame] | 3265 | 		err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK); | 
 | 3266 | 		if (err < 0) { | 
 | 3267 | 			printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA " | 
 | 3268 | 			       "for consistent allocations\n", pci_name(pdev)); | 
 | 3269 | 			goto err_out_free_regions; | 
 | 3270 | 		} | 
 | 3271 | 	} else { | 
 | 3272 | 		err = pci_set_dma_mask(pdev, DMA_32BIT_MASK); | 
 | 3273 | 		if (err) { | 
 | 3274 | 			printk(KERN_ERR PFX "%s no usable DMA configuration\n", | 
 | 3275 | 			       pci_name(pdev)); | 
 | 3276 | 			goto err_out_free_regions; | 
 | 3277 | 		} | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3278 | 	} | 
 | 3279 |  | 
 | 3280 | #ifdef __BIG_ENDIAN | 
| Stephen Hemminger | 8f3f819 | 2005-11-08 10:33:45 -0800 | [diff] [blame] | 3281 | 	/* byte swap descriptors in hardware */ | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3282 | 	{ | 
 | 3283 | 		u32 reg; | 
 | 3284 |  | 
 | 3285 | 		pci_read_config_dword(pdev, PCI_DEV_REG2, ®); | 
 | 3286 | 		reg |= PCI_REV_DESC; | 
 | 3287 | 		pci_write_config_dword(pdev, PCI_DEV_REG2, reg); | 
 | 3288 | 	} | 
 | 3289 | #endif | 
 | 3290 |  | 
 | 3291 | 	err = -ENOMEM; | 
| Stephen Hemminger | 7e86306 | 2005-11-08 10:33:41 -0800 | [diff] [blame] | 3292 | 	hw = kzalloc(sizeof(*hw), GFP_KERNEL); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3293 | 	if (!hw) { | 
 | 3294 | 		printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n", | 
 | 3295 | 		       pci_name(pdev)); | 
 | 3296 | 		goto err_out_free_regions; | 
 | 3297 | 	} | 
 | 3298 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3299 | 	hw->pdev = pdev; | 
 | 3300 | 	spin_lock_init(&hw->phy_lock); | 
 | 3301 | 	tasklet_init(&hw->ext_tasklet, skge_extirq, (unsigned long) hw); | 
 | 3302 |  | 
 | 3303 | 	hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000); | 
 | 3304 | 	if (!hw->regs) { | 
 | 3305 | 		printk(KERN_ERR PFX "%s: cannot map device registers\n", | 
 | 3306 | 		       pci_name(pdev)); | 
 | 3307 | 		goto err_out_free_hw; | 
 | 3308 | 	} | 
 | 3309 |  | 
 | 3310 | 	if ((err = request_irq(pdev->irq, skge_intr, SA_SHIRQ, DRV_NAME, hw))) { | 
 | 3311 | 		printk(KERN_ERR PFX "%s: cannot assign irq %d\n", | 
 | 3312 | 		       pci_name(pdev), pdev->irq); | 
 | 3313 | 		goto err_out_iounmap; | 
 | 3314 | 	} | 
 | 3315 | 	pci_set_drvdata(pdev, hw); | 
 | 3316 |  | 
 | 3317 | 	err = skge_reset(hw); | 
 | 3318 | 	if (err) | 
 | 3319 | 		goto err_out_free_irq; | 
 | 3320 |  | 
| Stephen Hemminger | d7eaee0 | 2005-11-08 10:33:46 -0800 | [diff] [blame] | 3321 | 	printk(KERN_INFO PFX DRV_VERSION " addr 0x%lx irq %d chip %s rev %d\n", | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3322 | 	       pci_resource_start(pdev, 0), pdev->irq, | 
| Stephen Hemminger | 981d037 | 2005-06-27 11:33:06 -0700 | [diff] [blame] | 3323 | 	       skge_board_name(hw), hw->chip_rev); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3324 |  | 
| Stephen Hemminger | 981d037 | 2005-06-27 11:33:06 -0700 | [diff] [blame] | 3325 | 	if ((dev = skge_devinit(hw, 0, using_dac)) == NULL) | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3326 | 		goto err_out_led_off; | 
 | 3327 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3328 | 	if ((err = register_netdev(dev))) { | 
 | 3329 | 		printk(KERN_ERR PFX "%s: cannot register net device\n", | 
 | 3330 | 		       pci_name(pdev)); | 
 | 3331 | 		goto err_out_free_netdev; | 
 | 3332 | 	} | 
 | 3333 |  | 
 | 3334 | 	skge_show_addr(dev); | 
 | 3335 |  | 
| Stephen Hemminger | 981d037 | 2005-06-27 11:33:06 -0700 | [diff] [blame] | 3336 | 	if (hw->ports > 1 && (dev1 = skge_devinit(hw, 1, using_dac))) { | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3337 | 		if (register_netdev(dev1) == 0) | 
 | 3338 | 			skge_show_addr(dev1); | 
 | 3339 | 		else { | 
 | 3340 | 			/* Failure to register second port need not be fatal */ | 
 | 3341 | 			printk(KERN_WARNING PFX "register of second port failed\n"); | 
 | 3342 | 			hw->dev[1] = NULL; | 
 | 3343 | 			free_netdev(dev1); | 
 | 3344 | 		} | 
 | 3345 | 	} | 
 | 3346 |  | 
 | 3347 | 	return 0; | 
 | 3348 |  | 
 | 3349 | err_out_free_netdev: | 
 | 3350 | 	free_netdev(dev); | 
 | 3351 | err_out_led_off: | 
 | 3352 | 	skge_write16(hw, B0_LED, LED_STAT_OFF); | 
 | 3353 | err_out_free_irq: | 
 | 3354 | 	free_irq(pdev->irq, hw); | 
 | 3355 | err_out_iounmap: | 
 | 3356 | 	iounmap(hw->regs); | 
 | 3357 | err_out_free_hw: | 
 | 3358 | 	kfree(hw); | 
 | 3359 | err_out_free_regions: | 
 | 3360 | 	pci_release_regions(pdev); | 
 | 3361 | err_out_disable_pdev: | 
 | 3362 | 	pci_disable_device(pdev); | 
 | 3363 | 	pci_set_drvdata(pdev, NULL); | 
 | 3364 | err_out: | 
 | 3365 | 	return err; | 
 | 3366 | } | 
 | 3367 |  | 
 | 3368 | static void __devexit skge_remove(struct pci_dev *pdev) | 
 | 3369 | { | 
 | 3370 | 	struct skge_hw *hw  = pci_get_drvdata(pdev); | 
 | 3371 | 	struct net_device *dev0, *dev1; | 
 | 3372 |  | 
| Stephen Hemminger | 9556606 | 2005-06-27 11:33:02 -0700 | [diff] [blame] | 3373 | 	if (!hw) | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3374 | 		return; | 
 | 3375 |  | 
 | 3376 | 	if ((dev1 = hw->dev[1])) | 
 | 3377 | 		unregister_netdev(dev1); | 
 | 3378 | 	dev0 = hw->dev[0]; | 
 | 3379 | 	unregister_netdev(dev0); | 
 | 3380 |  | 
| Stephen Hemminger | 46a60f2 | 2005-09-09 12:54:56 -0700 | [diff] [blame] | 3381 | 	skge_write32(hw, B0_IMSK, 0); | 
 | 3382 | 	skge_write16(hw, B0_LED, LED_STAT_OFF); | 
 | 3383 | 	skge_pci_clear(hw); | 
 | 3384 | 	skge_write8(hw, B0_CTST, CS_RST_SET); | 
 | 3385 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3386 | 	tasklet_kill(&hw->ext_tasklet); | 
 | 3387 |  | 
 | 3388 | 	free_irq(pdev->irq, hw); | 
 | 3389 | 	pci_release_regions(pdev); | 
 | 3390 | 	pci_disable_device(pdev); | 
 | 3391 | 	if (dev1) | 
 | 3392 | 		free_netdev(dev1); | 
 | 3393 | 	free_netdev(dev0); | 
| Stephen Hemminger | 46a60f2 | 2005-09-09 12:54:56 -0700 | [diff] [blame] | 3394 |  | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3395 | 	iounmap(hw->regs); | 
 | 3396 | 	kfree(hw); | 
 | 3397 | 	pci_set_drvdata(pdev, NULL); | 
 | 3398 | } | 
 | 3399 |  | 
 | 3400 | #ifdef CONFIG_PM | 
| Pavel Machek | 2a56957 | 2005-07-07 17:56:40 -0700 | [diff] [blame] | 3401 | static int skge_suspend(struct pci_dev *pdev, pm_message_t state) | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3402 | { | 
 | 3403 | 	struct skge_hw *hw  = pci_get_drvdata(pdev); | 
 | 3404 | 	int i, wol = 0; | 
 | 3405 |  | 
| Stephen Hemminger | 9556606 | 2005-06-27 11:33:02 -0700 | [diff] [blame] | 3406 | 	for (i = 0; i < 2; i++) { | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3407 | 		struct net_device *dev = hw->dev[i]; | 
 | 3408 |  | 
 | 3409 | 		if (dev) { | 
 | 3410 | 			struct skge_port *skge = netdev_priv(dev); | 
 | 3411 | 			if (netif_running(dev)) { | 
 | 3412 | 				netif_carrier_off(dev); | 
| Stephen Hemminger | 46a60f2 | 2005-09-09 12:54:56 -0700 | [diff] [blame] | 3413 | 				if (skge->wol) | 
 | 3414 | 					netif_stop_queue(dev); | 
 | 3415 | 				else | 
 | 3416 | 					skge_down(dev); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3417 | 			} | 
 | 3418 | 			netif_device_detach(dev); | 
 | 3419 | 			wol |= skge->wol; | 
 | 3420 | 		} | 
 | 3421 | 	} | 
 | 3422 |  | 
 | 3423 | 	pci_save_state(pdev); | 
| Pavel Machek | 2a56957 | 2005-07-07 17:56:40 -0700 | [diff] [blame] | 3424 | 	pci_enable_wake(pdev, pci_choose_state(pdev, state), wol); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3425 | 	pci_disable_device(pdev); | 
 | 3426 | 	pci_set_power_state(pdev, pci_choose_state(pdev, state)); | 
 | 3427 |  | 
 | 3428 | 	return 0; | 
 | 3429 | } | 
 | 3430 |  | 
 | 3431 | static int skge_resume(struct pci_dev *pdev) | 
 | 3432 | { | 
 | 3433 | 	struct skge_hw *hw  = pci_get_drvdata(pdev); | 
 | 3434 | 	int i; | 
 | 3435 |  | 
 | 3436 | 	pci_set_power_state(pdev, PCI_D0); | 
 | 3437 | 	pci_restore_state(pdev); | 
 | 3438 | 	pci_enable_wake(pdev, PCI_D0, 0); | 
 | 3439 |  | 
 | 3440 | 	skge_reset(hw); | 
 | 3441 |  | 
| Stephen Hemminger | 9556606 | 2005-06-27 11:33:02 -0700 | [diff] [blame] | 3442 | 	for (i = 0; i < 2; i++) { | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3443 | 		struct net_device *dev = hw->dev[i]; | 
 | 3444 | 		if (dev) { | 
 | 3445 | 			netif_device_attach(dev); | 
| Stephen Hemminger | edd702e | 2005-12-15 12:18:00 -0800 | [diff] [blame] | 3446 | 			if (netif_running(dev) && skge_up(dev)) | 
 | 3447 | 				dev_close(dev); | 
| Stephen Hemminger | baef58b | 2005-05-12 20:14:36 -0400 | [diff] [blame] | 3448 | 		} | 
 | 3449 | 	} | 
 | 3450 | 	return 0; | 
 | 3451 | } | 
 | 3452 | #endif | 
 | 3453 |  | 
 | 3454 | static struct pci_driver skge_driver = { | 
 | 3455 | 	.name =         DRV_NAME, | 
 | 3456 | 	.id_table =     skge_id_table, | 
 | 3457 | 	.probe =        skge_probe, | 
 | 3458 | 	.remove =       __devexit_p(skge_remove), | 
 | 3459 | #ifdef CONFIG_PM | 
 | 3460 | 	.suspend = 	skge_suspend, | 
 | 3461 | 	.resume = 	skge_resume, | 
 | 3462 | #endif | 
 | 3463 | }; | 
 | 3464 |  | 
 | 3465 | static int __init skge_init_module(void) | 
 | 3466 | { | 
 | 3467 | 	return pci_module_init(&skge_driver); | 
 | 3468 | } | 
 | 3469 |  | 
 | 3470 | static void __exit skge_cleanup_module(void) | 
 | 3471 | { | 
 | 3472 | 	pci_unregister_driver(&skge_driver); | 
 | 3473 | } | 
 | 3474 |  | 
 | 3475 | module_init(skge_init_module); | 
 | 3476 | module_exit(skge_cleanup_module); |