blob: 1982759a1c27879d3f84c6f0d2e8a05c4be5261c [file] [log] [blame]
Rob Clarkf5f94542012-12-04 13:59:12 -06001/*
Rob Clark8bb0daf2013-02-11 12:43:09 -05002 * drivers/gpu/drm/omapdrm/omap_irq.c
Rob Clarkf5f94542012-12-04 13:59:12 -06003 *
4 * Copyright (C) 2012 Texas Instruments
5 * Author: Rob Clark <rob.clark@linaro.org>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#include "omap_drv.h"
21
22static DEFINE_SPINLOCK(list_lock);
23
Rob Clarkf5f94542012-12-04 13:59:12 -060024/* call with list_lock and dispc runtime held */
25static void omap_irq_update(struct drm_device *dev)
26{
27 struct omap_drm_private *priv = dev->dev_private;
28 struct omap_drm_irq *irq;
Laurent Pinchart728ae8d2015-05-28 00:21:29 +030029 uint32_t irqmask = priv->irq_mask;
Rob Clarkf5f94542012-12-04 13:59:12 -060030
Tomi Valkeinen8519c622014-11-28 14:34:16 +020031 assert_spin_locked(&list_lock);
Rob Clarkf5f94542012-12-04 13:59:12 -060032
33 list_for_each_entry(irq, &priv->irq_list, node)
34 irqmask |= irq->irqmask;
35
36 DBG("irqmask=%08x", irqmask);
37
38 dispc_write_irqenable(irqmask);
39 dispc_read_irqenable(); /* flush posted write */
40}
41
Laurent Pinchartda06a922016-04-19 01:09:31 +030042static void omap_irq_register(struct drm_device *dev, struct omap_drm_irq *irq)
Rob Clarkf5f94542012-12-04 13:59:12 -060043{
44 struct omap_drm_private *priv = dev->dev_private;
45 unsigned long flags;
46
Rob Clarkf5f94542012-12-04 13:59:12 -060047 spin_lock_irqsave(&list_lock, flags);
48
49 if (!WARN_ON(irq->registered)) {
50 irq->registered = true;
51 list_add(&irq->node, &priv->irq_list);
52 omap_irq_update(dev);
53 }
54
55 spin_unlock_irqrestore(&list_lock, flags);
Rob Clarkf5f94542012-12-04 13:59:12 -060056}
57
Laurent Pinchartda06a922016-04-19 01:09:31 +030058static void omap_irq_unregister(struct drm_device *dev,
59 struct omap_drm_irq *irq)
Rob Clarkf5f94542012-12-04 13:59:12 -060060{
61 unsigned long flags;
62
Rob Clarkf5f94542012-12-04 13:59:12 -060063 spin_lock_irqsave(&list_lock, flags);
64
65 if (!WARN_ON(!irq->registered)) {
66 irq->registered = false;
67 list_del(&irq->node);
68 omap_irq_update(dev);
69 }
70
71 spin_unlock_irqrestore(&list_lock, flags);
Rob Clarkf5f94542012-12-04 13:59:12 -060072}
73
74struct omap_irq_wait {
75 struct omap_drm_irq irq;
76 int count;
77};
78
79static DECLARE_WAIT_QUEUE_HEAD(wait_event);
80
Laurent Pinchart5d9f5b32016-06-06 03:55:52 +030081static void wait_irq(struct omap_drm_irq *irq)
Rob Clarkf5f94542012-12-04 13:59:12 -060082{
83 struct omap_irq_wait *wait =
84 container_of(irq, struct omap_irq_wait, irq);
85 wait->count--;
86 wake_up_all(&wait_event);
87}
88
89struct omap_irq_wait * omap_irq_wait_init(struct drm_device *dev,
90 uint32_t irqmask, int count)
91{
92 struct omap_irq_wait *wait = kzalloc(sizeof(*wait), GFP_KERNEL);
93 wait->irq.irq = wait_irq;
94 wait->irq.irqmask = irqmask;
95 wait->count = count;
96 omap_irq_register(dev, &wait->irq);
97 return wait;
98}
99
100int omap_irq_wait(struct drm_device *dev, struct omap_irq_wait *wait,
101 unsigned long timeout)
102{
103 int ret = wait_event_timeout(wait_event, (wait->count <= 0), timeout);
104 omap_irq_unregister(dev, &wait->irq);
105 kfree(wait);
106 if (ret == 0)
107 return -1;
108 return 0;
109}
110
111/**
112 * enable_vblank - enable vblank interrupt events
113 * @dev: DRM device
Thierry Reding88e72712015-09-24 18:35:31 +0200114 * @pipe: which irq to enable
Rob Clarkf5f94542012-12-04 13:59:12 -0600115 *
116 * Enable vblank interrupts for @crtc. If the device doesn't have
117 * a hardware vblank counter, this routine should be a no-op, since
118 * interrupts will have to stay on to keep the count accurate.
119 *
120 * RETURNS
121 * Zero on success, appropriate errno if the given @crtc's vblank
122 * interrupt cannot be enabled.
123 */
Thierry Reding88e72712015-09-24 18:35:31 +0200124int omap_irq_enable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clarkf5f94542012-12-04 13:59:12 -0600125{
126 struct omap_drm_private *priv = dev->dev_private;
Thierry Reding88e72712015-09-24 18:35:31 +0200127 struct drm_crtc *crtc = priv->crtcs[pipe];
Rob Clarkf5f94542012-12-04 13:59:12 -0600128 unsigned long flags;
129
Thierry Reding88e72712015-09-24 18:35:31 +0200130 DBG("dev=%p, crtc=%u", dev, pipe);
Rob Clarkf5f94542012-12-04 13:59:12 -0600131
Rob Clarkf5f94542012-12-04 13:59:12 -0600132 spin_lock_irqsave(&list_lock, flags);
Laurent Pinchartca52d2f2015-05-27 19:15:22 +0300133 priv->irq_mask |= dispc_mgr_get_vsync_irq(omap_crtc_channel(crtc));
Rob Clarkf5f94542012-12-04 13:59:12 -0600134 omap_irq_update(dev);
135 spin_unlock_irqrestore(&list_lock, flags);
Rob Clarkf5f94542012-12-04 13:59:12 -0600136
137 return 0;
138}
139
140/**
141 * disable_vblank - disable vblank interrupt events
142 * @dev: DRM device
Thierry Reding88e72712015-09-24 18:35:31 +0200143 * @pipe: which irq to enable
Rob Clarkf5f94542012-12-04 13:59:12 -0600144 *
145 * Disable vblank interrupts for @crtc. If the device doesn't have
146 * a hardware vblank counter, this routine should be a no-op, since
147 * interrupts will have to stay on to keep the count accurate.
148 */
Thierry Reding88e72712015-09-24 18:35:31 +0200149void omap_irq_disable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clarkf5f94542012-12-04 13:59:12 -0600150{
151 struct omap_drm_private *priv = dev->dev_private;
Thierry Reding88e72712015-09-24 18:35:31 +0200152 struct drm_crtc *crtc = priv->crtcs[pipe];
Rob Clarkf5f94542012-12-04 13:59:12 -0600153 unsigned long flags;
154
Thierry Reding88e72712015-09-24 18:35:31 +0200155 DBG("dev=%p, crtc=%u", dev, pipe);
Rob Clarkf5f94542012-12-04 13:59:12 -0600156
Rob Clarkf5f94542012-12-04 13:59:12 -0600157 spin_lock_irqsave(&list_lock, flags);
Laurent Pinchartca52d2f2015-05-27 19:15:22 +0300158 priv->irq_mask &= ~dispc_mgr_get_vsync_irq(omap_crtc_channel(crtc));
Rob Clarkf5f94542012-12-04 13:59:12 -0600159 omap_irq_update(dev);
160 spin_unlock_irqrestore(&list_lock, flags);
Rob Clarkf5f94542012-12-04 13:59:12 -0600161}
162
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300163static void omap_irq_fifo_underflow(struct omap_drm_private *priv,
164 u32 irqstatus)
165{
166 static DEFINE_RATELIMIT_STATE(_rs, DEFAULT_RATELIMIT_INTERVAL,
167 DEFAULT_RATELIMIT_BURST);
168 static const struct {
169 const char *name;
170 u32 mask;
171 } sources[] = {
172 { "gfx", DISPC_IRQ_GFX_FIFO_UNDERFLOW },
173 { "vid1", DISPC_IRQ_VID1_FIFO_UNDERFLOW },
174 { "vid2", DISPC_IRQ_VID2_FIFO_UNDERFLOW },
175 { "vid3", DISPC_IRQ_VID3_FIFO_UNDERFLOW },
176 };
177
178 const u32 mask = DISPC_IRQ_GFX_FIFO_UNDERFLOW
179 | DISPC_IRQ_VID1_FIFO_UNDERFLOW
180 | DISPC_IRQ_VID2_FIFO_UNDERFLOW
181 | DISPC_IRQ_VID3_FIFO_UNDERFLOW;
182 unsigned int i;
183
184 spin_lock(&list_lock);
185 irqstatus &= priv->irq_mask & mask;
186 spin_unlock(&list_lock);
187
188 if (!irqstatus)
189 return;
190
191 if (!__ratelimit(&_rs))
192 return;
193
194 DRM_ERROR("FIFO underflow on ");
195
196 for (i = 0; i < ARRAY_SIZE(sources); ++i) {
197 if (sources[i].mask & irqstatus)
198 pr_cont("%s ", sources[i].name);
199 }
200
201 pr_cont("(0x%08x)\n", irqstatus);
202}
203
Laurent Pinchart6b5538d2015-05-28 01:05:20 +0300204static void omap_irq_ocp_error_handler(u32 irqstatus)
205{
206 if (!(irqstatus & DISPC_IRQ_OCP_ERR))
207 return;
208
209 DRM_ERROR("OCP error\n");
210}
211
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200212static irqreturn_t omap_irq_handler(int irq, void *arg)
Rob Clarkf5f94542012-12-04 13:59:12 -0600213{
214 struct drm_device *dev = (struct drm_device *) arg;
215 struct omap_drm_private *priv = dev->dev_private;
216 struct omap_drm_irq *handler, *n;
217 unsigned long flags;
218 unsigned int id;
219 u32 irqstatus;
220
221 irqstatus = dispc_read_irqstatus();
222 dispc_clear_irqstatus(irqstatus);
223 dispc_read_irqstatus(); /* flush posted write */
224
225 VERB("irqs: %08x", irqstatus);
226
Archit Taneja0d8f3712013-03-26 19:15:19 +0530227 for (id = 0; id < priv->num_crtcs; id++) {
228 struct drm_crtc *crtc = priv->crtcs[id];
Laurent Pincharte0519af2015-05-28 00:21:29 +0300229 enum omap_channel channel = omap_crtc_channel(crtc);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530230
Laurent Pinchartca52d2f2015-05-27 19:15:22 +0300231 if (irqstatus & dispc_mgr_get_vsync_irq(channel)) {
Rob Clarkf5f94542012-12-04 13:59:12 -0600232 drm_handle_vblank(dev, id);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300233 omap_crtc_vblank_irq(crtc);
234 }
Laurent Pincharte0519af2015-05-28 00:21:29 +0300235
236 if (irqstatus & dispc_mgr_get_sync_lost_irq(channel))
237 omap_crtc_error_irq(crtc, irqstatus);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530238 }
Rob Clarkf5f94542012-12-04 13:59:12 -0600239
Laurent Pinchart6b5538d2015-05-28 01:05:20 +0300240 omap_irq_ocp_error_handler(irqstatus);
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300241 omap_irq_fifo_underflow(priv, irqstatus);
242
Rob Clarkf5f94542012-12-04 13:59:12 -0600243 spin_lock_irqsave(&list_lock, flags);
244 list_for_each_entry_safe(handler, n, &priv->irq_list, node) {
245 if (handler->irqmask & irqstatus) {
246 spin_unlock_irqrestore(&list_lock, flags);
Laurent Pinchart5d9f5b32016-06-06 03:55:52 +0300247 handler->irq(handler);
Rob Clarkf5f94542012-12-04 13:59:12 -0600248 spin_lock_irqsave(&list_lock, flags);
249 }
250 }
251 spin_unlock_irqrestore(&list_lock, flags);
252
253 return IRQ_HANDLED;
254}
255
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300256static const u32 omap_underflow_irqs[] = {
257 [OMAP_DSS_GFX] = DISPC_IRQ_GFX_FIFO_UNDERFLOW,
258 [OMAP_DSS_VIDEO1] = DISPC_IRQ_VID1_FIFO_UNDERFLOW,
259 [OMAP_DSS_VIDEO2] = DISPC_IRQ_VID2_FIFO_UNDERFLOW,
260 [OMAP_DSS_VIDEO3] = DISPC_IRQ_VID3_FIFO_UNDERFLOW,
261};
262
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200263/*
264 * We need a special version, instead of just using drm_irq_install(),
265 * because we need to register the irq via omapdss. Once omapdss and
266 * omapdrm are merged together we can assign the dispc hwmod data to
267 * ourselves and drop these and just use drm_irq_{install,uninstall}()
268 */
Rob Clarkf5f94542012-12-04 13:59:12 -0600269
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200270int omap_drm_irq_install(struct drm_device *dev)
Rob Clarkf5f94542012-12-04 13:59:12 -0600271{
272 struct omap_drm_private *priv = dev->dev_private;
Laurent Pincharte0519af2015-05-28 00:21:29 +0300273 unsigned int num_mgrs = dss_feat_get_num_mgrs();
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300274 unsigned int max_planes;
275 unsigned int i;
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200276 int ret;
Rob Clarkf5f94542012-12-04 13:59:12 -0600277
278 INIT_LIST_HEAD(&priv->irq_list);
279
Laurent Pinchart6b5538d2015-05-28 01:05:20 +0300280 priv->irq_mask = DISPC_IRQ_OCP_ERR;
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300281
282 max_planes = min(ARRAY_SIZE(priv->planes),
283 ARRAY_SIZE(omap_underflow_irqs));
284 for (i = 0; i < max_planes; ++i) {
285 if (priv->planes[i])
286 priv->irq_mask |= omap_underflow_irqs[i];
287 }
288
Laurent Pincharte0519af2015-05-28 00:21:29 +0300289 for (i = 0; i < num_mgrs; ++i)
290 priv->irq_mask |= dispc_mgr_get_sync_lost_irq(i);
291
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200292 dispc_runtime_get();
293 dispc_clear_irqstatus(0xffffffff);
294 dispc_runtime_put();
295
296 ret = dispc_request_irq(omap_irq_handler, dev);
297 if (ret < 0)
298 return ret;
299
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200300 dev->irq_enabled = true;
301
Rob Clarkf5f94542012-12-04 13:59:12 -0600302 return 0;
303}
304
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200305void omap_drm_irq_uninstall(struct drm_device *dev)
Rob Clarkf5f94542012-12-04 13:59:12 -0600306{
307 unsigned long irqflags;
Ville Syrjälä44238432013-10-04 14:53:37 +0300308 int i;
Rob Clarkf5f94542012-12-04 13:59:12 -0600309
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200310 if (!dev->irq_enabled)
311 return;
Rob Clarkf5f94542012-12-04 13:59:12 -0600312
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200313 dev->irq_enabled = false;
314
315 /* Wake up any waiters so they don't hang. */
Rob Clarkf5f94542012-12-04 13:59:12 -0600316 if (dev->num_crtcs) {
317 spin_lock_irqsave(&dev->vbl_lock, irqflags);
318 for (i = 0; i < dev->num_crtcs; i++) {
Daniel Vetter57ed0f72013-12-11 11:34:43 +0100319 wake_up(&dev->vblank[i].queue);
Ville Syrjälä5380e922013-10-04 14:53:36 +0300320 dev->vblank[i].enabled = false;
321 dev->vblank[i].last =
Rob Clarkf5f94542012-12-04 13:59:12 -0600322 dev->driver->get_vblank_counter(dev, i);
323 }
324 spin_unlock_irqrestore(&dev->vbl_lock, irqflags);
325 }
326
Rob Clarkf5f94542012-12-04 13:59:12 -0600327 dispc_free_irq(dev);
Rob Clarkf5f94542012-12-04 13:59:12 -0600328}