blob: d81f99430fe75b9b7b53ebe38337ee9184091eb4 [file] [log] [blame]
Kumar Gala16c57b32009-02-10 20:10:44 +00001/*
2 * Copyright 2009 Freescale Semicondutor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
8 *
9 * provides masks and opcode images for use by code generation, emulation
10 * and for instructions that older assemblers might not know about
11 */
12#ifndef _ASM_POWERPC_PPC_OPCODE_H
13#define _ASM_POWERPC_PPC_OPCODE_H
14
15#include <linux/stringify.h>
16#include <asm/asm-compat.h>
17
18/* sorted alphabetically */
19#define PPC_INST_DCBA 0x7c0005ec
20#define PPC_INST_DCBA_MASK 0xfc0007fe
21#define PPC_INST_DCBAL 0x7c2005ec
22#define PPC_INST_DCBZL 0x7c2007ec
23#define PPC_INST_ISEL 0x7c00001e
24#define PPC_INST_ISEL_MASK 0xfc00003e
Anton Blanchard864b9e62010-02-10 01:02:36 +000025#define PPC_INST_LDARX 0x7c0000a8
Kumar Gala16c57b32009-02-10 20:10:44 +000026#define PPC_INST_LSWI 0x7c0004aa
27#define PPC_INST_LSWX 0x7c00042a
Kumar Galad6ccb1f2010-03-10 23:33:25 -060028#define PPC_INST_LWARX 0x7c000028
Kumar Gala16c57b32009-02-10 20:10:44 +000029#define PPC_INST_LWSYNC 0x7c2004ac
Michael Neulingdfb432c2009-04-29 20:58:01 +000030#define PPC_INST_LXVD2X 0x7c000698
Kumar Gala16c57b32009-02-10 20:10:44 +000031#define PPC_INST_MCRXR 0x7c000400
32#define PPC_INST_MCRXR_MASK 0xfc0007fe
33#define PPC_INST_MFSPR_PVR 0x7c1f42a6
34#define PPC_INST_MFSPR_PVR_MASK 0xfc1fffff
35#define PPC_INST_MSGSND 0x7c00019c
36#define PPC_INST_NOP 0x60000000
37#define PPC_INST_POPCNTB 0x7c0000f4
38#define PPC_INST_POPCNTB_MASK 0xfc0007fe
Anton Blanchardb5f9b662010-12-07 19:58:17 +000039#define PPC_INST_POPCNTD 0x7c0003f4
40#define PPC_INST_POPCNTW 0x7c0002f4
Kumar Gala16c57b32009-02-10 20:10:44 +000041#define PPC_INST_RFCI 0x4c000066
42#define PPC_INST_RFDI 0x4c00004e
43#define PPC_INST_RFMCI 0x4c00004c
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +000044#define PPC_INST_MFSPR_DSCR 0x7c1102a6
45#define PPC_INST_MFSPR_DSCR_MASK 0xfc1fffff
46#define PPC_INST_MTSPR_DSCR 0x7c1103a6
47#define PPC_INST_MTSPR_DSCR_MASK 0xfc1fffff
Paul Mackerras697d3892011-12-12 12:36:37 +000048#define PPC_INST_SLBFEE 0x7c0007a7
Kumar Gala16c57b32009-02-10 20:10:44 +000049
50#define PPC_INST_STRING 0x7c00042a
51#define PPC_INST_STRING_MASK 0xfc0007fe
52#define PPC_INST_STRING_GEN_MASK 0xfc00067e
53
54#define PPC_INST_STSWI 0x7c0005aa
55#define PPC_INST_STSWX 0x7c00052a
Michael Neulingdfb432c2009-04-29 20:58:01 +000056#define PPC_INST_STXVD2X 0x7c000798
Milton Miller60dbf432009-04-29 20:58:01 +000057#define PPC_INST_TLBIE 0x7c000264
Kumar Gala7281f5d2009-04-06 15:25:52 -050058#define PPC_INST_TLBILX 0x7c000024
Kumar Gala16c57b32009-02-10 20:10:44 +000059#define PPC_INST_WAIT 0x7c00007c
Benjamin Herrenschmidt29c09e82009-07-23 23:15:11 +000060#define PPC_INST_TLBIVAX 0x7c000624
61#define PPC_INST_TLBSRX_DOT 0x7c0006a5
Paul Mackerras0016a4c2010-06-15 14:48:58 +100062#define PPC_INST_XXLOR 0xf0000510
Kumar Gala16c57b32009-02-10 20:10:44 +000063
Benjamin Herrenschmidt948cf672011-01-24 18:42:41 +110064#define PPC_INST_NAP 0x4c000364
65#define PPC_INST_SLEEP 0x4c0003a4
66
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +000067/* A2 specific instructions */
68#define PPC_INST_ERATWE 0x7c0001a6
69#define PPC_INST_ERATRE 0x7c000166
70#define PPC_INST_ERATILX 0x7c000066
71#define PPC_INST_ERATIVAX 0x7c000666
72#define PPC_INST_ERATSX 0x7c000126
73#define PPC_INST_ERATSX_DOT 0x7c000127
74
Matt Evans0ca87f02011-07-20 15:51:00 +000075/* Misc instructions for BPF compiler */
76#define PPC_INST_LD 0xe8000000
77#define PPC_INST_LHZ 0xa0000000
78#define PPC_INST_LWZ 0x80000000
79#define PPC_INST_STD 0xf8000000
80#define PPC_INST_STDU 0xf8000001
81#define PPC_INST_MFLR 0x7c0802a6
82#define PPC_INST_MTLR 0x7c0803a6
83#define PPC_INST_CMPWI 0x2c000000
84#define PPC_INST_CMPDI 0x2c200000
85#define PPC_INST_CMPLW 0x7c000040
86#define PPC_INST_CMPLWI 0x28000000
87#define PPC_INST_ADDI 0x38000000
88#define PPC_INST_ADDIS 0x3c000000
89#define PPC_INST_ADD 0x7c000214
90#define PPC_INST_SUB 0x7c000050
91#define PPC_INST_BLR 0x4e800020
92#define PPC_INST_BLRL 0x4e800021
93#define PPC_INST_MULLW 0x7c0001d6
94#define PPC_INST_MULHWU 0x7c000016
95#define PPC_INST_MULLI 0x1c000000
96#define PPC_INST_DIVWU 0x7c0003d6
97#define PPC_INST_RLWINM 0x54000000
98#define PPC_INST_RLDICR 0x78000004
99#define PPC_INST_SLW 0x7c000030
100#define PPC_INST_SRW 0x7c000430
101#define PPC_INST_AND 0x7c000038
102#define PPC_INST_ANDDOT 0x7c000039
103#define PPC_INST_OR 0x7c000378
104#define PPC_INST_ANDI 0x70000000
105#define PPC_INST_ORI 0x60000000
106#define PPC_INST_ORIS 0x64000000
107#define PPC_INST_NEG 0x7c0000d0
108#define PPC_INST_BRANCH 0x48000000
109#define PPC_INST_BRANCH_COND 0x40800000
110
Kumar Gala16c57b32009-02-10 20:10:44 +0000111/* macros to insert fields into opcodes */
Michael Neulingda6b43c2009-04-29 20:58:01 +0000112#define __PPC_RA(a) (((a) & 0x1f) << 16)
113#define __PPC_RB(b) (((b) & 0x1f) << 11)
Milton Miller60dbf432009-04-29 20:58:01 +0000114#define __PPC_RS(s) (((s) & 0x1f) << 21)
Anton Blanchard4e14a4d2010-02-10 00:57:28 +0000115#define __PPC_RT(s) __PPC_RS(s)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000116#define __PPC_XA(a) ((((a) & 0x1f) << 16) | (((a) & 0x20) >> 3))
117#define __PPC_XB(b) ((((b) & 0x1f) << 11) | (((b) & 0x20) >> 4))
Michael Neulingdfb432c2009-04-29 20:58:01 +0000118#define __PPC_XS(s) ((((s) & 0x1f) << 21) | (((s) & 0x20) >> 5))
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000119#define __PPC_XT(s) __PPC_XS(s)
Michael Neulingda6b43c2009-04-29 20:58:01 +0000120#define __PPC_T_TLB(t) (((t) & 0x3) << 21)
121#define __PPC_WC(w) (((w) & 0x3) << 21)
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000122#define __PPC_WS(w) (((w) & 0x1f) << 11)
Matt Evans0ca87f02011-07-20 15:51:00 +0000123#define __PPC_SH(s) __PPC_WS(s)
124#define __PPC_MB(s) (((s) & 0x1f) << 6)
125#define __PPC_ME(s) (((s) & 0x1f) << 1)
126#define __PPC_BI(s) (((s) & 0x1f) << 16)
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000127
Anton Blanchard4e14a4d2010-02-10 00:57:28 +0000128/*
Kumar Galad6ccb1f2010-03-10 23:33:25 -0600129 * Only use the larx hint bit on 64bit CPUs. e500v1/v2 based CPUs will treat a
130 * larx with EH set as an illegal instruction.
Anton Blanchard4e14a4d2010-02-10 00:57:28 +0000131 */
132#ifdef CONFIG_PPC64
133#define __PPC_EH(eh) (((eh) & 0x1) << 0)
134#else
135#define __PPC_EH(eh) 0
136#endif
Kumar Gala16c57b32009-02-10 20:10:44 +0000137
138/* Deal with instructions that older assemblers aren't aware of */
139#define PPC_DCBAL(a, b) stringify_in_c(.long PPC_INST_DCBAL | \
140 __PPC_RA(a) | __PPC_RB(b))
141#define PPC_DCBZL(a, b) stringify_in_c(.long PPC_INST_DCBZL | \
142 __PPC_RA(a) | __PPC_RB(b))
Anton Blanchard864b9e62010-02-10 01:02:36 +0000143#define PPC_LDARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LDARX | \
144 __PPC_RT(t) | __PPC_RA(a) | \
145 __PPC_RB(b) | __PPC_EH(eh))
Anton Blanchard4e14a4d2010-02-10 00:57:28 +0000146#define PPC_LWARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LWARX | \
147 __PPC_RT(t) | __PPC_RA(a) | \
148 __PPC_RB(b) | __PPC_EH(eh))
Kumar Gala16c57b32009-02-10 20:10:44 +0000149#define PPC_MSGSND(b) stringify_in_c(.long PPC_INST_MSGSND | \
150 __PPC_RB(b))
Anton Blanchardb5f9b662010-12-07 19:58:17 +0000151#define PPC_POPCNTB(a, s) stringify_in_c(.long PPC_INST_POPCNTB | \
152 __PPC_RA(a) | __PPC_RS(s))
153#define PPC_POPCNTD(a, s) stringify_in_c(.long PPC_INST_POPCNTD | \
154 __PPC_RA(a) | __PPC_RS(s))
155#define PPC_POPCNTW(a, s) stringify_in_c(.long PPC_INST_POPCNTW | \
156 __PPC_RA(a) | __PPC_RS(s))
Kumar Gala16c57b32009-02-10 20:10:44 +0000157#define PPC_RFCI stringify_in_c(.long PPC_INST_RFCI)
158#define PPC_RFDI stringify_in_c(.long PPC_INST_RFDI)
159#define PPC_RFMCI stringify_in_c(.long PPC_INST_RFMCI)
160#define PPC_TLBILX(t, a, b) stringify_in_c(.long PPC_INST_TLBILX | \
Kumar Gala323d23a2009-04-23 08:51:22 -0500161 __PPC_T_TLB(t) | __PPC_RA(a) | __PPC_RB(b))
Kumar Gala16c57b32009-02-10 20:10:44 +0000162#define PPC_TLBILX_ALL(a, b) PPC_TLBILX(0, a, b)
163#define PPC_TLBILX_PID(a, b) PPC_TLBILX(1, a, b)
164#define PPC_TLBILX_VA(a, b) PPC_TLBILX(3, a, b)
Kumar Gala16c57b32009-02-10 20:10:44 +0000165#define PPC_WAIT(w) stringify_in_c(.long PPC_INST_WAIT | \
166 __PPC_WC(w))
Milton Miller60dbf432009-04-29 20:58:01 +0000167#define PPC_TLBIE(lp,a) stringify_in_c(.long PPC_INST_TLBIE | \
168 __PPC_RB(a) | __PPC_RS(lp))
Benjamin Herrenschmidt29c09e82009-07-23 23:15:11 +0000169#define PPC_TLBSRX_DOT(a,b) stringify_in_c(.long PPC_INST_TLBSRX_DOT | \
170 __PPC_RA(a) | __PPC_RB(b))
171#define PPC_TLBIVAX(a,b) stringify_in_c(.long PPC_INST_TLBIVAX | \
172 __PPC_RA(a) | __PPC_RB(b))
Kumar Gala16c57b32009-02-10 20:10:44 +0000173
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000174#define PPC_ERATWE(s, a, w) stringify_in_c(.long PPC_INST_ERATWE | \
175 __PPC_RS(s) | __PPC_RA(a) | __PPC_WS(w))
176#define PPC_ERATRE(s, a, w) stringify_in_c(.long PPC_INST_ERATRE | \
177 __PPC_RS(s) | __PPC_RA(a) | __PPC_WS(w))
178#define PPC_ERATILX(t, a, b) stringify_in_c(.long PPC_INST_ERATILX | \
179 __PPC_T_TLB(t) | __PPC_RA(a) | \
180 __PPC_RB(b))
181#define PPC_ERATIVAX(s, a, b) stringify_in_c(.long PPC_INST_ERATIVAX | \
182 __PPC_RS(s) | __PPC_RA(a) | __PPC_RB(b))
183#define PPC_ERATSX(t, a, w) stringify_in_c(.long PPC_INST_ERATSX | \
184 __PPC_RS(t) | __PPC_RA(a) | __PPC_RB(b))
185#define PPC_ERATSX_DOT(t, a, w) stringify_in_c(.long PPC_INST_ERATSX_DOT | \
186 __PPC_RS(t) | __PPC_RA(a) | __PPC_RB(b))
Paul Mackerras697d3892011-12-12 12:36:37 +0000187#define PPC_SLBFEE_DOT(t, b) stringify_in_c(.long PPC_INST_SLBFEE | \
188 __PPC_RT(t) | __PPC_RB(b))
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000189
Michael Neulingdfb432c2009-04-29 20:58:01 +0000190/*
191 * Define what the VSX XX1 form instructions will look like, then add
192 * the 128 bit load store instructions based on that.
193 */
194#define VSX_XX1(s, a, b) (__PPC_XS(s) | __PPC_RA(a) | __PPC_RB(b))
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000195#define VSX_XX3(t, a, b) (__PPC_XT(t) | __PPC_XA(a) | __PPC_XB(b))
Michael Neulingdfb432c2009-04-29 20:58:01 +0000196#define STXVD2X(s, a, b) stringify_in_c(.long PPC_INST_STXVD2X | \
197 VSX_XX1((s), (a), (b)))
198#define LXVD2X(s, a, b) stringify_in_c(.long PPC_INST_LXVD2X | \
199 VSX_XX1((s), (a), (b)))
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000200#define XXLOR(t, a, b) stringify_in_c(.long PPC_INST_XXLOR | \
201 VSX_XX3((t), (a), (b)))
Michael Neulingdfb432c2009-04-29 20:58:01 +0000202
Benjamin Herrenschmidt948cf672011-01-24 18:42:41 +1100203#define PPC_NAP stringify_in_c(.long PPC_INST_NAP)
204#define PPC_SLEEP stringify_in_c(.long PPC_INST_SLEEP)
205
Kumar Gala16c57b32009-02-10 20:10:44 +0000206#endif /* _ASM_POWERPC_PPC_OPCODE_H */