blob: e5ebf9f3571ff47c9d09d48cc2e0f9285f5af92c [file] [log] [blame]
Zhang Xiantao82470192007-12-17 13:59:56 +08001#ifndef __KVM_X86_LAPIC_H
2#define __KVM_X86_LAPIC_H
3
4#include "iodev.h"
5
6#include <linux/kvm_host.h>
7
Avi Kivitye9d90d42012-07-26 18:01:50 +03008struct kvm_timer {
9 struct hrtimer timer;
10 s64 period; /* unit: ns */
11 u32 timer_mode_mask;
12 u64 tscdeadline;
13 atomic_t pending; /* accumulated triggered timers */
Avi Kivitye9d90d42012-07-26 18:01:50 +030014};
15
Zhang Xiantao82470192007-12-17 13:59:56 +080016struct kvm_lapic {
17 unsigned long base_address;
18 struct kvm_io_device dev;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -030019 struct kvm_timer lapic_timer;
20 u32 divide_count;
Zhang Xiantao82470192007-12-17 13:59:56 +080021 struct kvm_vcpu *vcpu;
Gleb Natapov33e4c682009-06-11 11:06:51 +030022 bool irr_pending;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +030023 /* Number of bits set in ISR. */
24 s16 isr_count;
25 /* The highest vector set in ISR; if -1 - invalid, must scan ISR. */
26 int highest_isr_cache;
Michael S. Tsirkin5eadf912012-06-24 19:24:19 +030027 /**
28 * APIC register page. The layout matches the register layout seen by
29 * the guest 1:1, because it is accessed by the vmx microcode.
30 * Note: Only one register, the TPR, is used by the microcode.
31 */
Zhang Xiantao82470192007-12-17 13:59:56 +080032 void *regs;
Avi Kivityb93463a2007-10-25 16:52:32 +020033 gpa_t vapic_addr;
34 struct page *vapic_page;
Zhang Xiantao82470192007-12-17 13:59:56 +080035};
36int kvm_create_lapic(struct kvm_vcpu *vcpu);
37void kvm_free_lapic(struct kvm_vcpu *vcpu);
38
39int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu);
40int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu);
41int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu);
42void kvm_lapic_reset(struct kvm_vcpu *vcpu);
43u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu);
44void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8);
Kevin Tian58fbbf22011-08-30 13:56:17 +030045void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu);
Zhang Xiantao82470192007-12-17 13:59:56 +080046void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value);
Harvey Harrison8b2cf732008-04-27 12:14:13 -070047u64 kvm_lapic_get_base(struct kvm_vcpu *vcpu);
Gleb Natapovfc61b802009-07-05 17:39:35 +030048void kvm_apic_set_version(struct kvm_vcpu *vcpu);
Zhang Xiantao82470192007-12-17 13:59:56 +080049
50int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest);
51int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda);
Gleb Natapov58c2dde2009-03-05 16:35:04 +020052int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq);
Avi Kivity89342082011-11-10 14:57:21 +020053int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type);
Zhang Xiantao82470192007-12-17 13:59:56 +080054
Gleb Natapov1e08ec42012-09-13 17:19:24 +030055bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
56 struct kvm_lapic_irq *irq, int *r);
57
Zhang Xiantao82470192007-12-17 13:59:56 +080058u64 kvm_get_apic_base(struct kvm_vcpu *vcpu);
59void kvm_set_apic_base(struct kvm_vcpu *vcpu, u64 data);
Gleb Natapov64eb0622012-08-08 15:24:36 +030060void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
61 struct kvm_lapic_state *s);
Zhang Xiantao82470192007-12-17 13:59:56 +080062int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu);
Zhang Xiantao82470192007-12-17 13:59:56 +080063
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +080064u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu);
65void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data);
66
Avi Kivityb93463a2007-10-25 16:52:32 +020067void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr);
68void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu);
69void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu);
70
Gleb Natapov0105d1a2009-07-05 17:39:36 +030071int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data);
72int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
Gleb Natapov10388a02010-01-17 15:51:23 +020073
74int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data);
75int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
76
77static inline bool kvm_hv_vapic_assist_page_enabled(struct kvm_vcpu *vcpu)
78{
79 return vcpu->arch.hv_vapic & HV_X64_MSR_APIC_ASSIST_PAGE_ENABLE;
80}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +030081
82int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data);
Gleb Natapovc5cc4212012-08-05 15:58:30 +030083void kvm_lapic_init(void);
Gleb Natapovc48f1492012-08-05 15:58:33 +030084
85static inline u32 kvm_apic_get_reg(struct kvm_lapic *apic, int reg_off)
86{
87 return *((u32 *) (apic->regs + reg_off));
88}
89
90extern struct static_key kvm_no_apic_vcpu;
91
92static inline bool kvm_vcpu_has_lapic(struct kvm_vcpu *vcpu)
93{
94 if (static_key_false(&kvm_no_apic_vcpu))
95 return vcpu->arch.apic;
96 return true;
97}
98
99extern struct static_key_deferred apic_hw_disabled;
100
101static inline int kvm_apic_hw_enabled(struct kvm_lapic *apic)
102{
103 if (static_key_false(&apic_hw_disabled.key))
104 return apic->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
105 return MSR_IA32_APICBASE_ENABLE;
106}
107
108extern struct static_key_deferred apic_sw_disabled;
109
110static inline int kvm_apic_sw_enabled(struct kvm_lapic *apic)
111{
112 if (static_key_false(&apic_sw_disabled.key))
113 return kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED;
114 return APIC_SPIV_APIC_ENABLED;
115}
116
117static inline bool kvm_apic_present(struct kvm_vcpu *vcpu)
118{
119 return kvm_vcpu_has_lapic(vcpu) && kvm_apic_hw_enabled(vcpu->arch.apic);
120}
121
122static inline int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
123{
124 return kvm_apic_present(vcpu) && kvm_apic_sw_enabled(vcpu->arch.apic);
125}
126
Zhang Xiantao82470192007-12-17 13:59:56 +0800127#endif