blob: 69cd4ca91685844c8d85966359f6c314cbc7146b [file] [log] [blame]
Alex Deuchera9e61412013-06-25 17:56:16 -04001/*
2 * Copyright 2013 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#include "drmP.h"
25#include "radeon.h"
Michele Curti01467a92014-10-14 18:25:09 +020026#include "radeon_asic.h"
Alex Deuchera9e61412013-06-25 17:56:16 -040027#include "sid.h"
28#include "r600_dpm.h"
29#include "si_dpm.h"
30#include "atom.h"
31#include <linux/math64.h>
Mike Lothianbf0936e2013-07-02 17:38:11 -040032#include <linux/seq_file.h>
Alex Deuchera9e61412013-06-25 17:56:16 -040033
34#define MC_CG_ARB_FREQ_F0 0x0a
35#define MC_CG_ARB_FREQ_F1 0x0b
36#define MC_CG_ARB_FREQ_F2 0x0c
37#define MC_CG_ARB_FREQ_F3 0x0d
38
39#define SMC_RAM_END 0x20000
40
Alex Deuchera9e61412013-06-25 17:56:16 -040041#define SCLK_MIN_DEEPSLEEP_FREQ 1350
42
43static const struct si_cac_config_reg cac_weights_tahiti[] =
44{
45 { 0x0, 0x0000ffff, 0, 0xc, SISLANDS_CACCONFIG_CGIND },
46 { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
47 { 0x1, 0x0000ffff, 0, 0x101, SISLANDS_CACCONFIG_CGIND },
48 { 0x1, 0xffff0000, 16, 0xc, SISLANDS_CACCONFIG_CGIND },
49 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
50 { 0x3, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
51 { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
52 { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
53 { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
54 { 0x5, 0x0000ffff, 0, 0x8fc, SISLANDS_CACCONFIG_CGIND },
55 { 0x5, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
56 { 0x6, 0x0000ffff, 0, 0x95, SISLANDS_CACCONFIG_CGIND },
57 { 0x6, 0xffff0000, 16, 0x34e, SISLANDS_CACCONFIG_CGIND },
58 { 0x18f, 0x0000ffff, 0, 0x1a1, SISLANDS_CACCONFIG_CGIND },
59 { 0x7, 0x0000ffff, 0, 0xda, SISLANDS_CACCONFIG_CGIND },
60 { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
61 { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
62 { 0x8, 0xffff0000, 16, 0x46, SISLANDS_CACCONFIG_CGIND },
63 { 0x9, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
64 { 0xa, 0x0000ffff, 0, 0x208, SISLANDS_CACCONFIG_CGIND },
65 { 0xb, 0x0000ffff, 0, 0xe7, SISLANDS_CACCONFIG_CGIND },
66 { 0xb, 0xffff0000, 16, 0x948, SISLANDS_CACCONFIG_CGIND },
67 { 0xc, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
68 { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
69 { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
70 { 0xe, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
71 { 0xf, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
72 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
73 { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
74 { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
75 { 0x11, 0x0000ffff, 0, 0x167, SISLANDS_CACCONFIG_CGIND },
76 { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
77 { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
78 { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
79 { 0x13, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
80 { 0x14, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
81 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
82 { 0x15, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
83 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
84 { 0x16, 0x0000ffff, 0, 0x31, SISLANDS_CACCONFIG_CGIND },
85 { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
86 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
87 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
88 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
89 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
90 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
91 { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
92 { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
93 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
94 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
95 { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
96 { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
97 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
98 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
99 { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
100 { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
101 { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
102 { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
103 { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
104 { 0x6d, 0x0000ffff, 0, 0x18e, SISLANDS_CACCONFIG_CGIND },
105 { 0xFFFFFFFF }
106};
107
108static const struct si_cac_config_reg lcac_tahiti[] =
109{
110 { 0x143, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
111 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
112 { 0x146, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
113 { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
114 { 0x149, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
115 { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
116 { 0x14c, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
117 { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
118 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
119 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
120 { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
121 { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
122 { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
123 { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
124 { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
125 { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
126 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
127 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
128 { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
129 { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
130 { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
131 { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
132 { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
133 { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
134 { 0x8c, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
135 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
136 { 0x8f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
137 { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
138 { 0x92, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
139 { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
140 { 0x95, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
141 { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
142 { 0x14f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
143 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
144 { 0x152, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
145 { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
146 { 0x155, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
147 { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
148 { 0x158, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
149 { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
150 { 0x110, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
151 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
152 { 0x113, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
153 { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
154 { 0x116, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
155 { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
156 { 0x119, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
157 { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
158 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
159 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
160 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
161 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
162 { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
163 { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
164 { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
165 { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
166 { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
167 { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
168 { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
169 { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
170 { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
171 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
172 { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
173 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
174 { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
175 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
176 { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
177 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
178 { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
179 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
180 { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
181 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
182 { 0x16d, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
183 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
184 { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
185 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
186 { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
187 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
188 { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
189 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
190 { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
191 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
192 { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
193 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
194 { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
195 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
196 { 0xFFFFFFFF }
197
198};
199
200static const struct si_cac_config_reg cac_override_tahiti[] =
201{
202 { 0xFFFFFFFF }
203};
204
205static const struct si_powertune_data powertune_data_tahiti =
206{
207 ((1 << 16) | 27027),
208 6,
209 0,
210 4,
211 95,
212 {
213 0UL,
214 0UL,
215 4521550UL,
216 309631529UL,
217 -1270850L,
218 4513710L,
219 40
220 },
221 595000000UL,
222 12,
223 {
224 0,
225 0,
226 0,
227 0,
228 0,
229 0,
230 0,
231 0
232 },
233 true
234};
235
236static const struct si_dte_data dte_data_tahiti =
237{
238 { 1159409, 0, 0, 0, 0 },
239 { 777, 0, 0, 0, 0 },
240 2,
241 54000,
242 127000,
243 25,
244 2,
245 10,
246 13,
247 { 27, 31, 35, 39, 43, 47, 54, 61, 67, 74, 81, 88, 95, 0, 0, 0 },
248 { 240888759, 221057860, 235370597, 162287531, 158510299, 131423027, 116673180, 103067515, 87941937, 76209048, 68209175, 64090048, 58301890, 0, 0, 0 },
249 { 12024, 11189, 11451, 8411, 7939, 6666, 5681, 4905, 4241, 3720, 3354, 3122, 2890, 0, 0, 0 },
250 85,
251 false
252};
253
254static const struct si_dte_data dte_data_tahiti_le =
255{
256 { 0x1E8480, 0x7A1200, 0x2160EC0, 0x3938700, 0 },
257 { 0x7D, 0x7D, 0x4E4, 0xB00, 0 },
258 0x5,
259 0xAFC8,
260 0x64,
261 0x32,
262 1,
263 0,
264 0x10,
265 { 0x78, 0x7C, 0x82, 0x88, 0x8E, 0x94, 0x9A, 0xA0, 0xA6, 0xAC, 0xB0, 0xB4, 0xB8, 0xBC, 0xC0, 0xC4 },
266 { 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700 },
267 { 0x2AF8, 0x2AF8, 0x29BB, 0x27F9, 0x2637, 0x2475, 0x22B3, 0x20F1, 0x1F2F, 0x1D6D, 0x1734, 0x1414, 0x10F4, 0xDD4, 0xAB4, 0x794 },
268 85,
269 true
270};
271
272static const struct si_dte_data dte_data_tahiti_pro =
273{
274 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
275 { 0x0, 0x0, 0x0, 0x0, 0x0 },
276 5,
277 45000,
278 100,
279 0xA,
280 1,
281 0,
282 0x10,
283 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
284 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
285 { 0x7D0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
286 90,
287 true
288};
289
290static const struct si_dte_data dte_data_new_zealand =
291{
292 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0 },
293 { 0x29B, 0x3E9, 0x537, 0x7D2, 0 },
294 0x5,
295 0xAFC8,
296 0x69,
297 0x32,
298 1,
299 0,
300 0x10,
301 { 0x82, 0xA0, 0xB4, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE },
302 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
303 { 0xDAC, 0x1388, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685 },
304 85,
305 true
306};
307
308static const struct si_dte_data dte_data_aruba_pro =
309{
310 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
311 { 0x0, 0x0, 0x0, 0x0, 0x0 },
312 5,
313 45000,
314 100,
315 0xA,
316 1,
317 0,
318 0x10,
319 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
320 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
321 { 0x1000, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
322 90,
323 true
324};
325
326static const struct si_dte_data dte_data_malta =
327{
328 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
329 { 0x0, 0x0, 0x0, 0x0, 0x0 },
330 5,
331 45000,
332 100,
333 0xA,
334 1,
335 0,
336 0x10,
337 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
338 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
339 { 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
340 90,
341 true
342};
343
344struct si_cac_config_reg cac_weights_pitcairn[] =
345{
346 { 0x0, 0x0000ffff, 0, 0x8a, SISLANDS_CACCONFIG_CGIND },
347 { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
348 { 0x1, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
349 { 0x1, 0xffff0000, 16, 0x24d, SISLANDS_CACCONFIG_CGIND },
350 { 0x2, 0x0000ffff, 0, 0x19, SISLANDS_CACCONFIG_CGIND },
351 { 0x3, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
352 { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
353 { 0x4, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
354 { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
355 { 0x5, 0x0000ffff, 0, 0xc11, SISLANDS_CACCONFIG_CGIND },
356 { 0x5, 0xffff0000, 16, 0x7f3, SISLANDS_CACCONFIG_CGIND },
357 { 0x6, 0x0000ffff, 0, 0x403, SISLANDS_CACCONFIG_CGIND },
358 { 0x6, 0xffff0000, 16, 0x367, SISLANDS_CACCONFIG_CGIND },
359 { 0x18f, 0x0000ffff, 0, 0x4c9, SISLANDS_CACCONFIG_CGIND },
360 { 0x7, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
361 { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
362 { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
363 { 0x8, 0xffff0000, 16, 0x45d, SISLANDS_CACCONFIG_CGIND },
364 { 0x9, 0x0000ffff, 0, 0x36d, SISLANDS_CACCONFIG_CGIND },
365 { 0xa, 0x0000ffff, 0, 0x534, SISLANDS_CACCONFIG_CGIND },
366 { 0xb, 0x0000ffff, 0, 0x5da, SISLANDS_CACCONFIG_CGIND },
367 { 0xb, 0xffff0000, 16, 0x880, SISLANDS_CACCONFIG_CGIND },
368 { 0xc, 0x0000ffff, 0, 0x201, SISLANDS_CACCONFIG_CGIND },
369 { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
370 { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
371 { 0xe, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
372 { 0xf, 0x0000ffff, 0, 0x1f, SISLANDS_CACCONFIG_CGIND },
373 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
374 { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
375 { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
376 { 0x11, 0x0000ffff, 0, 0x5de, SISLANDS_CACCONFIG_CGIND },
377 { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
378 { 0x12, 0x0000ffff, 0, 0x7b, SISLANDS_CACCONFIG_CGIND },
379 { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
380 { 0x13, 0xffff0000, 16, 0x13, SISLANDS_CACCONFIG_CGIND },
381 { 0x14, 0x0000ffff, 0, 0xf9, SISLANDS_CACCONFIG_CGIND },
382 { 0x15, 0x0000ffff, 0, 0x66, SISLANDS_CACCONFIG_CGIND },
383 { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
384 { 0x4e, 0x0000ffff, 0, 0x13, SISLANDS_CACCONFIG_CGIND },
385 { 0x16, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
386 { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
387 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
388 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
389 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
390 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
391 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
392 { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
393 { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
394 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
395 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
396 { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
397 { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
398 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
399 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
400 { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
401 { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
402 { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
403 { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
404 { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
405 { 0x6d, 0x0000ffff, 0, 0x186, SISLANDS_CACCONFIG_CGIND },
406 { 0xFFFFFFFF }
407};
408
409static const struct si_cac_config_reg lcac_pitcairn[] =
410{
411 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
412 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
413 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
414 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
415 { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
416 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
417 { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
418 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
419 { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
420 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
421 { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
422 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
423 { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
424 { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
425 { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
426 { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
427 { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
428 { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
429 { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
430 { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
431 { 0x8f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
432 { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
433 { 0x146, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
434 { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
435 { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
436 { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
437 { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
438 { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
439 { 0x116, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
440 { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
441 { 0x155, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
442 { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
443 { 0x92, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
444 { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
445 { 0x149, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
446 { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
447 { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
448 { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
449 { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
450 { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
451 { 0x119, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
452 { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
453 { 0x158, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
454 { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
455 { 0x95, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
456 { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
457 { 0x14c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
458 { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
459 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
460 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
461 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
462 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
463 { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
464 { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
465 { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
466 { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
467 { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
468 { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
469 { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
470 { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
471 { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
472 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
473 { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
474 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
475 { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
476 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
477 { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
478 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
479 { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
480 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
481 { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
482 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
483 { 0x16d, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
484 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
485 { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
486 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
487 { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
488 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
489 { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
490 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
491 { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
492 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
493 { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
494 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
495 { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
496 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
497 { 0xFFFFFFFF }
498};
499
500static const struct si_cac_config_reg cac_override_pitcairn[] =
501{
502 { 0xFFFFFFFF }
503};
504
505static const struct si_powertune_data powertune_data_pitcairn =
506{
507 ((1 << 16) | 27027),
508 5,
509 0,
510 6,
511 100,
512 {
513 51600000UL,
514 1800000UL,
515 7194395UL,
516 309631529UL,
517 -1270850L,
518 4513710L,
519 100
520 },
521 117830498UL,
522 12,
523 {
524 0,
525 0,
526 0,
527 0,
528 0,
529 0,
530 0,
531 0
532 },
533 true
534};
535
536static const struct si_dte_data dte_data_pitcairn =
537{
538 { 0, 0, 0, 0, 0 },
539 { 0, 0, 0, 0, 0 },
540 0,
541 0,
542 0,
543 0,
544 0,
545 0,
546 0,
547 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
548 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
549 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
550 0,
551 false
552};
553
554static const struct si_dte_data dte_data_curacao_xt =
555{
556 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
557 { 0x0, 0x0, 0x0, 0x0, 0x0 },
558 5,
559 45000,
560 100,
561 0xA,
562 1,
563 0,
564 0x10,
565 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
566 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
567 { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
568 90,
569 true
570};
571
572static const struct si_dte_data dte_data_curacao_pro =
573{
574 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
575 { 0x0, 0x0, 0x0, 0x0, 0x0 },
576 5,
577 45000,
578 100,
579 0xA,
580 1,
581 0,
582 0x10,
583 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
584 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
585 { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
586 90,
587 true
588};
589
590static const struct si_dte_data dte_data_neptune_xt =
591{
592 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
593 { 0x0, 0x0, 0x0, 0x0, 0x0 },
594 5,
595 45000,
596 100,
597 0xA,
598 1,
599 0,
600 0x10,
601 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
602 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
603 { 0x3A2F, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
604 90,
605 true
606};
607
608static const struct si_cac_config_reg cac_weights_chelsea_pro[] =
609{
610 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
611 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
612 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
613 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
614 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
615 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
616 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
617 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
618 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
619 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
620 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
621 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
622 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
623 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
624 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
625 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
626 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
627 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
628 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
629 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
630 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
631 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
632 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
633 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
634 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
635 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
636 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
637 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
638 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
639 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
640 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
641 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
642 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
643 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
644 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
645 { 0x14, 0x0000ffff, 0, 0x2BD, SISLANDS_CACCONFIG_CGIND },
646 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
647 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
648 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
649 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
650 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
651 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
652 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
653 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
654 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
655 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
656 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
657 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
658 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
659 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
660 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
661 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
662 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
663 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
664 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
665 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
666 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
667 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
668 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
669 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
670 { 0xFFFFFFFF }
671};
672
673static const struct si_cac_config_reg cac_weights_chelsea_xt[] =
674{
675 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
676 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
677 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
678 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
679 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
680 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
681 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
682 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
683 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
684 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
685 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
686 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
687 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
688 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
689 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
690 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
691 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
692 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
693 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
694 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
695 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
696 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
697 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
698 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
699 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
700 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
701 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
702 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
703 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
704 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
705 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
706 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
707 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
708 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
709 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
710 { 0x14, 0x0000ffff, 0, 0x30A, SISLANDS_CACCONFIG_CGIND },
711 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
712 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
713 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
714 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
715 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
716 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
717 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
718 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
719 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
720 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
721 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
722 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
723 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
724 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
725 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
726 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
727 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
728 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
729 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
730 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
731 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
732 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
733 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
734 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
735 { 0xFFFFFFFF }
736};
737
738static const struct si_cac_config_reg cac_weights_heathrow[] =
739{
740 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
741 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
742 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
743 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
744 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
745 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
746 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
747 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
748 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
749 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
750 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
751 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
752 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
753 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
754 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
755 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
756 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
757 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
758 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
759 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
760 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
761 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
762 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
763 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
764 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
765 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
766 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
767 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
768 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
769 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
770 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
771 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
772 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
773 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
774 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
775 { 0x14, 0x0000ffff, 0, 0x362, SISLANDS_CACCONFIG_CGIND },
776 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
777 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
778 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
779 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
780 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
781 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
782 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
783 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
784 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
785 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
786 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
787 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
788 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
789 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
790 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
791 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
792 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
793 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
794 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
795 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
796 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
797 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
798 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
799 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
800 { 0xFFFFFFFF }
801};
802
803static const struct si_cac_config_reg cac_weights_cape_verde_pro[] =
804{
805 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
806 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
807 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
808 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
809 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
810 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
811 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
812 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
813 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
814 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
815 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
816 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
817 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
818 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
819 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
820 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
821 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
822 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
823 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
824 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
825 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
826 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
827 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
828 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
829 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
830 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
831 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
832 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
833 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
834 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
835 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
836 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
837 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
838 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
839 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
840 { 0x14, 0x0000ffff, 0, 0x315, SISLANDS_CACCONFIG_CGIND },
841 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
842 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
843 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
844 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
845 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
846 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
847 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
848 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
849 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
850 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
851 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
852 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
853 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
854 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
855 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
856 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
857 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
858 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
859 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
860 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
861 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
862 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
863 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
864 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
865 { 0xFFFFFFFF }
866};
867
868static const struct si_cac_config_reg cac_weights_cape_verde[] =
869{
870 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
871 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
872 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
873 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
874 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
875 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
876 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
877 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
878 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
879 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
880 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
881 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
882 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
883 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
884 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
885 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
886 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
887 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
888 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
889 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
890 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
891 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
892 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
893 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
894 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
895 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
896 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
897 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
898 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
899 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
900 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
901 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
902 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
903 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
904 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
905 { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
906 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
907 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
908 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
909 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
910 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
911 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
912 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
913 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
914 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
915 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
916 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
917 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
918 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
919 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
920 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
921 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
922 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
923 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
924 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
925 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
926 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
927 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
928 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
929 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
930 { 0xFFFFFFFF }
931};
932
933static const struct si_cac_config_reg lcac_cape_verde[] =
934{
935 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
936 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
937 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
938 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
939 { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
940 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
941 { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
942 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
943 { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
944 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
945 { 0x143, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
946 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
947 { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
948 { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
949 { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
950 { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
951 { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
952 { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
953 { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
954 { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
955 { 0x8f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
956 { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
957 { 0x146, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
958 { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
959 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
960 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
961 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
962 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
963 { 0x164, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
964 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
965 { 0x167, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
966 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
967 { 0x16a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
968 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
969 { 0x15e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
970 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
971 { 0x161, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
972 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
973 { 0x15b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
974 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
975 { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
976 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
977 { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
978 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
979 { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
980 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
981 { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
982 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
983 { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
984 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
985 { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
986 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
987 { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
988 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
989 { 0xFFFFFFFF }
990};
991
992static const struct si_cac_config_reg cac_override_cape_verde[] =
993{
994 { 0xFFFFFFFF }
995};
996
997static const struct si_powertune_data powertune_data_cape_verde =
998{
999 ((1 << 16) | 0x6993),
1000 5,
1001 0,
1002 7,
1003 105,
1004 {
1005 0UL,
1006 0UL,
1007 7194395UL,
1008 309631529UL,
1009 -1270850L,
1010 4513710L,
1011 100
1012 },
1013 117830498UL,
1014 12,
1015 {
1016 0,
1017 0,
1018 0,
1019 0,
1020 0,
1021 0,
1022 0,
1023 0
1024 },
1025 true
1026};
1027
1028static const struct si_dte_data dte_data_cape_verde =
1029{
1030 { 0, 0, 0, 0, 0 },
1031 { 0, 0, 0, 0, 0 },
1032 0,
1033 0,
1034 0,
1035 0,
1036 0,
1037 0,
1038 0,
1039 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1040 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1041 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1042 0,
1043 false
1044};
1045
1046static const struct si_dte_data dte_data_venus_xtx =
1047{
1048 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1049 { 0x71C, 0xAAB, 0xE39, 0x11C7, 0x0 },
1050 5,
1051 55000,
1052 0x69,
1053 0xA,
1054 1,
1055 0,
1056 0x3,
1057 { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1058 { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1059 { 0xD6D8, 0x88B8, 0x1555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1060 90,
1061 true
1062};
1063
1064static const struct si_dte_data dte_data_venus_xt =
1065{
1066 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1067 { 0xBDA, 0x11C7, 0x17B4, 0x1DA1, 0x0 },
1068 5,
1069 55000,
1070 0x69,
1071 0xA,
1072 1,
1073 0,
1074 0x3,
1075 { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1076 { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1077 { 0xAFC8, 0x88B8, 0x238E, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1078 90,
1079 true
1080};
1081
1082static const struct si_dte_data dte_data_venus_pro =
1083{
1084 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1085 { 0x11C7, 0x1AAB, 0x238E, 0x2C72, 0x0 },
1086 5,
1087 55000,
1088 0x69,
1089 0xA,
1090 1,
1091 0,
1092 0x3,
1093 { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1094 { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1095 { 0x88B8, 0x88B8, 0x3555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1096 90,
1097 true
1098};
1099
1100struct si_cac_config_reg cac_weights_oland[] =
1101{
1102 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
1103 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
1104 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
1105 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
1106 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1107 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
1108 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
1109 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
1110 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
1111 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
1112 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
1113 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
1114 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
1115 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
1116 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
1117 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
1118 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
1119 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
1120 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
1121 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
1122 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
1123 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
1124 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
1125 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
1126 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
1127 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1128 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1129 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1130 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1131 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
1132 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1133 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
1134 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
1135 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
1136 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1137 { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
1138 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1139 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1140 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1141 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
1142 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
1143 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1144 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1145 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1146 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1147 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1148 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1149 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1150 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1151 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1152 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1153 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1154 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1155 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1156 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1157 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1158 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1159 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1160 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1161 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
1162 { 0xFFFFFFFF }
1163};
1164
1165static const struct si_cac_config_reg cac_weights_mars_pro[] =
1166{
1167 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1168 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1169 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1170 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1171 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1172 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1173 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1174 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1175 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1176 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1177 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1178 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1179 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1180 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1181 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1182 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1183 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1184 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1185 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1186 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1187 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1188 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1189 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1190 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1191 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1192 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1193 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1194 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1195 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1196 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1197 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1198 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1199 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1200 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1201 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1202 { 0x14, 0x0000ffff, 0, 0x2, SISLANDS_CACCONFIG_CGIND },
1203 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1204 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1205 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1206 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1207 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1208 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1209 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1210 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1211 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1212 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1213 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1214 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1215 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1216 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1217 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1218 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1219 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1220 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1221 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1222 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1223 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1224 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1225 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1226 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1227 { 0xFFFFFFFF }
1228};
1229
1230static const struct si_cac_config_reg cac_weights_mars_xt[] =
1231{
1232 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1233 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1234 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1235 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1236 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1237 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1238 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1239 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1240 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1241 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1242 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1243 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1244 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1245 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1246 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1247 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1248 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1249 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1250 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1251 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1252 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1253 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1254 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1255 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1256 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1257 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1258 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1259 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1260 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1261 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1262 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1263 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1264 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1265 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1266 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1267 { 0x14, 0x0000ffff, 0, 0x60, SISLANDS_CACCONFIG_CGIND },
1268 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1269 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1270 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1271 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1272 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1273 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1274 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1275 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1276 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1277 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1278 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1279 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1280 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1281 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1282 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1283 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1284 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1285 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1286 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1287 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1288 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1289 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1290 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1291 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1292 { 0xFFFFFFFF }
1293};
1294
1295static const struct si_cac_config_reg cac_weights_oland_pro[] =
1296{
1297 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1298 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1299 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1300 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1301 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1302 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1303 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1304 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1305 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1306 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1307 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1308 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1309 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1310 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1311 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1312 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1313 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1314 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1315 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1316 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1317 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1318 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1319 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1320 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1321 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1322 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1323 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1324 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1325 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1326 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1327 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1328 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1329 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1330 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1331 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1332 { 0x14, 0x0000ffff, 0, 0x90, SISLANDS_CACCONFIG_CGIND },
1333 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1334 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1335 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1336 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1337 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1338 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1339 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1340 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1341 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1342 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1343 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1344 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1345 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1346 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1347 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1348 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1349 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1350 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1351 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1352 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1353 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1354 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1355 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1356 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1357 { 0xFFFFFFFF }
1358};
1359
1360static const struct si_cac_config_reg cac_weights_oland_xt[] =
1361{
1362 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1363 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1364 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1365 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1366 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1367 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1368 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1369 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1370 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1371 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1372 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1373 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1374 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1375 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1376 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1377 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1378 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1379 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1380 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1381 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1382 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1383 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1384 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1385 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1386 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1387 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1388 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1389 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1390 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1391 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1392 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1393 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1394 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1395 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1396 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1397 { 0x14, 0x0000ffff, 0, 0x120, SISLANDS_CACCONFIG_CGIND },
1398 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1399 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1400 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1401 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1402 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1403 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1404 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1405 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1406 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1407 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1408 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1409 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1410 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1411 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1412 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1413 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1414 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1415 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1416 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1417 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1418 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1419 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1420 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1421 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1422 { 0xFFFFFFFF }
1423};
1424
1425static const struct si_cac_config_reg lcac_oland[] =
1426{
1427 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1428 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1429 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1430 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1431 { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1432 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1433 { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1434 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1435 { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1436 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1437 { 0x143, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
1438 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1439 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1440 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1441 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1442 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1443 { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1444 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1445 { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1446 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1447 { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1448 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1449 { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1450 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1451 { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1452 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1453 { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1454 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1455 { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1456 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1457 { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1458 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1459 { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1460 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1461 { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1462 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1463 { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1464 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1465 { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1466 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1467 { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1468 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1469 { 0xFFFFFFFF }
1470};
1471
1472static const struct si_cac_config_reg lcac_mars_pro[] =
1473{
1474 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1475 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1476 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1477 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1478 { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1479 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1480 { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1481 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1482 { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1483 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1484 { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1485 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1486 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1487 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1488 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1489 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1490 { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1491 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1492 { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1493 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1494 { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1495 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1496 { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1497 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1498 { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1499 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1500 { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1501 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1502 { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1503 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1504 { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1505 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1506 { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1507 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1508 { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1509 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1510 { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1511 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1512 { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1513 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1514 { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1515 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1516 { 0xFFFFFFFF }
1517};
1518
1519static const struct si_cac_config_reg cac_override_oland[] =
1520{
1521 { 0xFFFFFFFF }
1522};
1523
1524static const struct si_powertune_data powertune_data_oland =
1525{
1526 ((1 << 16) | 0x6993),
1527 5,
1528 0,
1529 7,
1530 105,
1531 {
1532 0UL,
1533 0UL,
1534 7194395UL,
1535 309631529UL,
1536 -1270850L,
1537 4513710L,
1538 100
1539 },
1540 117830498UL,
1541 12,
1542 {
1543 0,
1544 0,
1545 0,
1546 0,
1547 0,
1548 0,
1549 0,
1550 0
1551 },
1552 true
1553};
1554
1555static const struct si_powertune_data powertune_data_mars_pro =
1556{
1557 ((1 << 16) | 0x6993),
1558 5,
1559 0,
1560 7,
1561 105,
1562 {
1563 0UL,
1564 0UL,
1565 7194395UL,
1566 309631529UL,
1567 -1270850L,
1568 4513710L,
1569 100
1570 },
1571 117830498UL,
1572 12,
1573 {
1574 0,
1575 0,
1576 0,
1577 0,
1578 0,
1579 0,
1580 0,
1581 0
1582 },
1583 true
1584};
1585
1586static const struct si_dte_data dte_data_oland =
1587{
1588 { 0, 0, 0, 0, 0 },
1589 { 0, 0, 0, 0, 0 },
1590 0,
1591 0,
1592 0,
1593 0,
1594 0,
1595 0,
1596 0,
1597 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1598 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1599 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1600 0,
1601 false
1602};
1603
1604static const struct si_dte_data dte_data_mars_pro =
1605{
1606 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1607 { 0x0, 0x0, 0x0, 0x0, 0x0 },
1608 5,
1609 55000,
1610 105,
1611 0xA,
1612 1,
1613 0,
1614 0x10,
1615 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
1616 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
1617 { 0xF627, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1618 90,
1619 true
1620};
1621
1622static const struct si_dte_data dte_data_sun_xt =
1623{
1624 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1625 { 0x0, 0x0, 0x0, 0x0, 0x0 },
1626 5,
1627 55000,
1628 105,
1629 0xA,
1630 1,
1631 0,
1632 0x10,
1633 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
1634 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
1635 { 0xD555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1636 90,
1637 true
1638};
1639
1640
1641static const struct si_cac_config_reg cac_weights_hainan[] =
1642{
1643 { 0x0, 0x0000ffff, 0, 0x2d9, SISLANDS_CACCONFIG_CGIND },
1644 { 0x0, 0xffff0000, 16, 0x22b, SISLANDS_CACCONFIG_CGIND },
1645 { 0x1, 0x0000ffff, 0, 0x21c, SISLANDS_CACCONFIG_CGIND },
1646 { 0x1, 0xffff0000, 16, 0x1dc, SISLANDS_CACCONFIG_CGIND },
1647 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1648 { 0x3, 0x0000ffff, 0, 0x24e, SISLANDS_CACCONFIG_CGIND },
1649 { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1650 { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1651 { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1652 { 0x5, 0x0000ffff, 0, 0x35e, SISLANDS_CACCONFIG_CGIND },
1653 { 0x5, 0xffff0000, 16, 0x1143, SISLANDS_CACCONFIG_CGIND },
1654 { 0x6, 0x0000ffff, 0, 0xe17, SISLANDS_CACCONFIG_CGIND },
1655 { 0x6, 0xffff0000, 16, 0x441, SISLANDS_CACCONFIG_CGIND },
1656 { 0x18f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1657 { 0x7, 0x0000ffff, 0, 0x28b, SISLANDS_CACCONFIG_CGIND },
1658 { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1659 { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1660 { 0x8, 0xffff0000, 16, 0xabe, SISLANDS_CACCONFIG_CGIND },
1661 { 0x9, 0x0000ffff, 0, 0xf11, SISLANDS_CACCONFIG_CGIND },
1662 { 0xa, 0x0000ffff, 0, 0x907, SISLANDS_CACCONFIG_CGIND },
1663 { 0xb, 0x0000ffff, 0, 0xb45, SISLANDS_CACCONFIG_CGIND },
1664 { 0xb, 0xffff0000, 16, 0xd1e, SISLANDS_CACCONFIG_CGIND },
1665 { 0xc, 0x0000ffff, 0, 0xa2c, SISLANDS_CACCONFIG_CGIND },
1666 { 0xd, 0x0000ffff, 0, 0x62, SISLANDS_CACCONFIG_CGIND },
1667 { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1668 { 0xe, 0x0000ffff, 0, 0x1f3, SISLANDS_CACCONFIG_CGIND },
1669 { 0xf, 0x0000ffff, 0, 0x42, SISLANDS_CACCONFIG_CGIND },
1670 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1671 { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1672 { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1673 { 0x11, 0x0000ffff, 0, 0x709, SISLANDS_CACCONFIG_CGIND },
1674 { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1675 { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1676 { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1677 { 0x13, 0xffff0000, 16, 0x3a, SISLANDS_CACCONFIG_CGIND },
1678 { 0x14, 0x0000ffff, 0, 0x357, SISLANDS_CACCONFIG_CGIND },
1679 { 0x15, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
1680 { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1681 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1682 { 0x16, 0x0000ffff, 0, 0x314, SISLANDS_CACCONFIG_CGIND },
1683 { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1684 { 0x17, 0x0000ffff, 0, 0x6d, SISLANDS_CACCONFIG_CGIND },
1685 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1686 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1687 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1688 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1689 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1690 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1691 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1692 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1693 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1694 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1695 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1696 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1697 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1698 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1699 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1700 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1701 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1702 { 0x6d, 0x0000ffff, 0, 0x1b9, SISLANDS_CACCONFIG_CGIND },
1703 { 0xFFFFFFFF }
1704};
1705
1706static const struct si_powertune_data powertune_data_hainan =
1707{
1708 ((1 << 16) | 0x6993),
1709 5,
1710 0,
1711 9,
1712 105,
1713 {
1714 0UL,
1715 0UL,
1716 7194395UL,
1717 309631529UL,
1718 -1270850L,
1719 4513710L,
1720 100
1721 },
1722 117830498UL,
1723 12,
1724 {
1725 0,
1726 0,
1727 0,
1728 0,
1729 0,
1730 0,
1731 0,
1732 0
1733 },
1734 true
1735};
1736
1737struct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev);
1738struct evergreen_power_info *evergreen_get_pi(struct radeon_device *rdev);
1739struct ni_power_info *ni_get_pi(struct radeon_device *rdev);
1740struct ni_ps *ni_get_ps(struct radeon_ps *rps);
1741
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001742extern int si_mc_load_microcode(struct radeon_device *rdev);
1743
Alex Deuchera9e61412013-06-25 17:56:16 -04001744static int si_populate_voltage_value(struct radeon_device *rdev,
1745 const struct atom_voltage_table *table,
1746 u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage);
1747static int si_get_std_voltage_value(struct radeon_device *rdev,
1748 SISLANDS_SMC_VOLTAGE_VALUE *voltage,
1749 u16 *std_voltage);
1750static int si_write_smc_soft_register(struct radeon_device *rdev,
1751 u16 reg_offset, u32 value);
1752static int si_convert_power_level_to_smc(struct radeon_device *rdev,
1753 struct rv7xx_pl *pl,
1754 SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level);
1755static int si_calculate_sclk_params(struct radeon_device *rdev,
1756 u32 engine_clock,
1757 SISLANDS_SMC_SCLK_VALUE *sclk);
1758
Alex Deucher5e8150a2015-01-07 15:29:06 -05001759static void si_thermal_start_smc_fan_control(struct radeon_device *rdev);
1760static void si_fan_ctrl_set_default_mode(struct radeon_device *rdev);
1761
Alex Deuchera9e61412013-06-25 17:56:16 -04001762static struct si_power_info *si_get_pi(struct radeon_device *rdev)
1763{
1764 struct si_power_info *pi = rdev->pm.dpm.priv;
1765
1766 return pi;
1767}
1768
1769static void si_calculate_leakage_for_v_and_t_formula(const struct ni_leakage_coeffients *coeff,
1770 u16 v, s32 t, u32 ileakage, u32 *leakage)
1771{
1772 s64 kt, kv, leakage_w, i_leakage, vddc;
1773 s64 temperature, t_slope, t_intercept, av, bv, t_ref;
Alex Deucher31f731a2013-07-30 16:56:52 -04001774 s64 tmp;
Alex Deuchera9e61412013-06-25 17:56:16 -04001775
Alex Deucheradfb8e52013-08-01 09:03:29 -04001776 i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
Alex Deuchera9e61412013-06-25 17:56:16 -04001777 vddc = div64_s64(drm_int2fixp(v), 1000);
1778 temperature = div64_s64(drm_int2fixp(t), 1000);
1779
1780 t_slope = div64_s64(drm_int2fixp(coeff->t_slope), 100000000);
1781 t_intercept = div64_s64(drm_int2fixp(coeff->t_intercept), 100000000);
1782 av = div64_s64(drm_int2fixp(coeff->av), 100000000);
1783 bv = div64_s64(drm_int2fixp(coeff->bv), 100000000);
1784 t_ref = drm_int2fixp(coeff->t_ref);
1785
Alex Deucher31f731a2013-07-30 16:56:52 -04001786 tmp = drm_fixp_mul(t_slope, vddc) + t_intercept;
1787 kt = drm_fixp_exp(drm_fixp_mul(tmp, temperature));
1788 kt = drm_fixp_div(kt, drm_fixp_exp(drm_fixp_mul(tmp, t_ref)));
Alex Deuchera9e61412013-06-25 17:56:16 -04001789 kv = drm_fixp_mul(av, drm_fixp_exp(drm_fixp_mul(bv, vddc)));
1790
1791 leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
1792
1793 *leakage = drm_fixp2int(leakage_w * 1000);
1794}
1795
1796static void si_calculate_leakage_for_v_and_t(struct radeon_device *rdev,
1797 const struct ni_leakage_coeffients *coeff,
1798 u16 v,
1799 s32 t,
1800 u32 i_leakage,
1801 u32 *leakage)
1802{
1803 si_calculate_leakage_for_v_and_t_formula(coeff, v, t, i_leakage, leakage);
1804}
1805
1806static void si_calculate_leakage_for_v_formula(const struct ni_leakage_coeffients *coeff,
1807 const u32 fixed_kt, u16 v,
1808 u32 ileakage, u32 *leakage)
1809{
1810 s64 kt, kv, leakage_w, i_leakage, vddc;
1811
1812 i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
1813 vddc = div64_s64(drm_int2fixp(v), 1000);
1814
1815 kt = div64_s64(drm_int2fixp(fixed_kt), 100000000);
1816 kv = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->av), 100000000),
1817 drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bv), 100000000), vddc)));
1818
1819 leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
1820
1821 *leakage = drm_fixp2int(leakage_w * 1000);
1822}
1823
1824static void si_calculate_leakage_for_v(struct radeon_device *rdev,
1825 const struct ni_leakage_coeffients *coeff,
1826 const u32 fixed_kt,
1827 u16 v,
1828 u32 i_leakage,
1829 u32 *leakage)
1830{
1831 si_calculate_leakage_for_v_formula(coeff, fixed_kt, v, i_leakage, leakage);
1832}
1833
1834
1835static void si_update_dte_from_pl2(struct radeon_device *rdev,
1836 struct si_dte_data *dte_data)
1837{
1838 u32 p_limit1 = rdev->pm.dpm.tdp_limit;
1839 u32 p_limit2 = rdev->pm.dpm.near_tdp_limit;
1840 u32 k = dte_data->k;
1841 u32 t_max = dte_data->max_t;
1842 u32 t_split[5] = { 10, 15, 20, 25, 30 };
1843 u32 t_0 = dte_data->t0;
1844 u32 i;
1845
1846 if (p_limit2 != 0 && p_limit2 <= p_limit1) {
1847 dte_data->tdep_count = 3;
1848
1849 for (i = 0; i < k; i++) {
1850 dte_data->r[i] =
1851 (t_split[i] * (t_max - t_0/(u32)1000) * (1 << 14)) /
1852 (p_limit2 * (u32)100);
1853 }
1854
1855 dte_data->tdep_r[1] = dte_data->r[4] * 2;
1856
1857 for (i = 2; i < SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE; i++) {
1858 dte_data->tdep_r[i] = dte_data->r[4];
1859 }
1860 } else {
1861 DRM_ERROR("Invalid PL2! DTE will not be updated.\n");
1862 }
1863}
1864
1865static void si_initialize_powertune_defaults(struct radeon_device *rdev)
1866{
1867 struct ni_power_info *ni_pi = ni_get_pi(rdev);
1868 struct si_power_info *si_pi = si_get_pi(rdev);
1869 bool update_dte_from_pl2 = false;
1870
1871 if (rdev->family == CHIP_TAHITI) {
1872 si_pi->cac_weights = cac_weights_tahiti;
1873 si_pi->lcac_config = lcac_tahiti;
1874 si_pi->cac_override = cac_override_tahiti;
1875 si_pi->powertune_data = &powertune_data_tahiti;
1876 si_pi->dte_data = dte_data_tahiti;
1877
1878 switch (rdev->pdev->device) {
1879 case 0x6798:
1880 si_pi->dte_data.enable_dte_by_default = true;
1881 break;
1882 case 0x6799:
1883 si_pi->dte_data = dte_data_new_zealand;
1884 break;
1885 case 0x6790:
1886 case 0x6791:
1887 case 0x6792:
1888 case 0x679E:
1889 si_pi->dte_data = dte_data_aruba_pro;
1890 update_dte_from_pl2 = true;
1891 break;
1892 case 0x679B:
1893 si_pi->dte_data = dte_data_malta;
1894 update_dte_from_pl2 = true;
1895 break;
1896 case 0x679A:
1897 si_pi->dte_data = dte_data_tahiti_pro;
1898 update_dte_from_pl2 = true;
1899 break;
1900 default:
1901 if (si_pi->dte_data.enable_dte_by_default == true)
1902 DRM_ERROR("DTE is not enabled!\n");
1903 break;
1904 }
1905 } else if (rdev->family == CHIP_PITCAIRN) {
1906 switch (rdev->pdev->device) {
1907 case 0x6810:
1908 case 0x6818:
1909 si_pi->cac_weights = cac_weights_pitcairn;
1910 si_pi->lcac_config = lcac_pitcairn;
1911 si_pi->cac_override = cac_override_pitcairn;
1912 si_pi->powertune_data = &powertune_data_pitcairn;
1913 si_pi->dte_data = dte_data_curacao_xt;
1914 update_dte_from_pl2 = true;
1915 break;
1916 case 0x6819:
1917 case 0x6811:
1918 si_pi->cac_weights = cac_weights_pitcairn;
1919 si_pi->lcac_config = lcac_pitcairn;
1920 si_pi->cac_override = cac_override_pitcairn;
1921 si_pi->powertune_data = &powertune_data_pitcairn;
1922 si_pi->dte_data = dte_data_curacao_pro;
1923 update_dte_from_pl2 = true;
1924 break;
1925 case 0x6800:
1926 case 0x6806:
1927 si_pi->cac_weights = cac_weights_pitcairn;
1928 si_pi->lcac_config = lcac_pitcairn;
1929 si_pi->cac_override = cac_override_pitcairn;
1930 si_pi->powertune_data = &powertune_data_pitcairn;
1931 si_pi->dte_data = dte_data_neptune_xt;
1932 update_dte_from_pl2 = true;
1933 break;
1934 default:
1935 si_pi->cac_weights = cac_weights_pitcairn;
1936 si_pi->lcac_config = lcac_pitcairn;
1937 si_pi->cac_override = cac_override_pitcairn;
1938 si_pi->powertune_data = &powertune_data_pitcairn;
1939 si_pi->dte_data = dte_data_pitcairn;
Alex Deucherd05f7e72013-07-28 18:26:38 -04001940 break;
Alex Deuchera9e61412013-06-25 17:56:16 -04001941 }
1942 } else if (rdev->family == CHIP_VERDE) {
1943 si_pi->lcac_config = lcac_cape_verde;
1944 si_pi->cac_override = cac_override_cape_verde;
1945 si_pi->powertune_data = &powertune_data_cape_verde;
1946
1947 switch (rdev->pdev->device) {
1948 case 0x683B:
1949 case 0x683F:
1950 case 0x6829:
Alex Deucher46348dc2013-07-26 18:21:02 -04001951 case 0x6835:
Alex Deuchera9e61412013-06-25 17:56:16 -04001952 si_pi->cac_weights = cac_weights_cape_verde_pro;
1953 si_pi->dte_data = dte_data_cape_verde;
1954 break;
Alex Deucher8a309112014-06-06 18:58:10 -04001955 case 0x682C:
1956 si_pi->cac_weights = cac_weights_cape_verde_pro;
1957 si_pi->dte_data = dte_data_sun_xt;
1958 break;
Alex Deuchera9e61412013-06-25 17:56:16 -04001959 case 0x6825:
1960 case 0x6827:
1961 si_pi->cac_weights = cac_weights_heathrow;
1962 si_pi->dte_data = dte_data_cape_verde;
1963 break;
1964 case 0x6824:
1965 case 0x682D:
1966 si_pi->cac_weights = cac_weights_chelsea_xt;
1967 si_pi->dte_data = dte_data_cape_verde;
1968 break;
1969 case 0x682F:
1970 si_pi->cac_weights = cac_weights_chelsea_pro;
1971 si_pi->dte_data = dte_data_cape_verde;
1972 break;
1973 case 0x6820:
1974 si_pi->cac_weights = cac_weights_heathrow;
1975 si_pi->dte_data = dte_data_venus_xtx;
1976 break;
1977 case 0x6821:
1978 si_pi->cac_weights = cac_weights_heathrow;
1979 si_pi->dte_data = dte_data_venus_xt;
1980 break;
1981 case 0x6823:
Alex Deuchera9e61412013-06-25 17:56:16 -04001982 case 0x682B:
Alex Deucher8a309112014-06-06 18:58:10 -04001983 case 0x6822:
1984 case 0x682A:
Alex Deuchera9e61412013-06-25 17:56:16 -04001985 si_pi->cac_weights = cac_weights_chelsea_pro;
1986 si_pi->dte_data = dte_data_venus_pro;
1987 break;
1988 default:
1989 si_pi->cac_weights = cac_weights_cape_verde;
1990 si_pi->dte_data = dte_data_cape_verde;
1991 break;
1992 }
1993 } else if (rdev->family == CHIP_OLAND) {
1994 switch (rdev->pdev->device) {
1995 case 0x6601:
1996 case 0x6621:
1997 case 0x6603:
Alex Deucher8a309112014-06-06 18:58:10 -04001998 case 0x6605:
Alex Deuchera9e61412013-06-25 17:56:16 -04001999 si_pi->cac_weights = cac_weights_mars_pro;
2000 si_pi->lcac_config = lcac_mars_pro;
2001 si_pi->cac_override = cac_override_oland;
2002 si_pi->powertune_data = &powertune_data_mars_pro;
2003 si_pi->dte_data = dte_data_mars_pro;
2004 update_dte_from_pl2 = true;
2005 break;
2006 case 0x6600:
2007 case 0x6606:
2008 case 0x6620:
Alex Deucher8a309112014-06-06 18:58:10 -04002009 case 0x6604:
Alex Deuchera9e61412013-06-25 17:56:16 -04002010 si_pi->cac_weights = cac_weights_mars_xt;
2011 si_pi->lcac_config = lcac_mars_pro;
2012 si_pi->cac_override = cac_override_oland;
2013 si_pi->powertune_data = &powertune_data_mars_pro;
2014 si_pi->dte_data = dte_data_mars_pro;
2015 update_dte_from_pl2 = true;
2016 break;
2017 case 0x6611:
Alex Deucher8a309112014-06-06 18:58:10 -04002018 case 0x6613:
2019 case 0x6608:
Alex Deuchera9e61412013-06-25 17:56:16 -04002020 si_pi->cac_weights = cac_weights_oland_pro;
2021 si_pi->lcac_config = lcac_mars_pro;
2022 si_pi->cac_override = cac_override_oland;
2023 si_pi->powertune_data = &powertune_data_mars_pro;
2024 si_pi->dte_data = dte_data_mars_pro;
2025 update_dte_from_pl2 = true;
2026 break;
2027 case 0x6610:
2028 si_pi->cac_weights = cac_weights_oland_xt;
2029 si_pi->lcac_config = lcac_mars_pro;
2030 si_pi->cac_override = cac_override_oland;
2031 si_pi->powertune_data = &powertune_data_mars_pro;
2032 si_pi->dte_data = dte_data_mars_pro;
2033 update_dte_from_pl2 = true;
2034 break;
2035 default:
2036 si_pi->cac_weights = cac_weights_oland;
2037 si_pi->lcac_config = lcac_oland;
2038 si_pi->cac_override = cac_override_oland;
2039 si_pi->powertune_data = &powertune_data_oland;
2040 si_pi->dte_data = dte_data_oland;
2041 break;
2042 }
2043 } else if (rdev->family == CHIP_HAINAN) {
2044 si_pi->cac_weights = cac_weights_hainan;
2045 si_pi->lcac_config = lcac_oland;
2046 si_pi->cac_override = cac_override_oland;
2047 si_pi->powertune_data = &powertune_data_hainan;
2048 si_pi->dte_data = dte_data_sun_xt;
2049 update_dte_from_pl2 = true;
2050 } else {
2051 DRM_ERROR("Unknown SI asic revision, failed to initialize PowerTune!\n");
2052 return;
2053 }
2054
2055 ni_pi->enable_power_containment = false;
2056 ni_pi->enable_cac = false;
2057 ni_pi->enable_sq_ramping = false;
2058 si_pi->enable_dte = false;
2059
Alex Deucher5a344dd2013-07-30 17:02:29 -04002060 if (si_pi->powertune_data->enable_powertune_by_default) {
Alex Deuchera9e61412013-06-25 17:56:16 -04002061 ni_pi->enable_power_containment= true;
2062 ni_pi->enable_cac = true;
2063 if (si_pi->dte_data.enable_dte_by_default) {
2064 si_pi->enable_dte = true;
2065 if (update_dte_from_pl2)
2066 si_update_dte_from_pl2(rdev, &si_pi->dte_data);
2067
2068 }
2069 ni_pi->enable_sq_ramping = true;
2070 }
2071
2072 ni_pi->driver_calculate_cac_leakage = true;
2073 ni_pi->cac_configuration_required = true;
2074
2075 if (ni_pi->cac_configuration_required) {
2076 ni_pi->support_cac_long_term_average = true;
2077 si_pi->dyn_powertune_data.l2_lta_window_size =
2078 si_pi->powertune_data->l2_lta_window_size_default;
2079 si_pi->dyn_powertune_data.lts_truncate =
2080 si_pi->powertune_data->lts_truncate_default;
2081 } else {
2082 ni_pi->support_cac_long_term_average = false;
2083 si_pi->dyn_powertune_data.l2_lta_window_size = 0;
2084 si_pi->dyn_powertune_data.lts_truncate = 0;
2085 }
2086
2087 si_pi->dyn_powertune_data.disable_uvd_powertune = false;
2088}
2089
2090static u32 si_get_smc_power_scaling_factor(struct radeon_device *rdev)
2091{
2092 return 1;
2093}
2094
2095static u32 si_calculate_cac_wintime(struct radeon_device *rdev)
2096{
2097 u32 xclk;
2098 u32 wintime;
2099 u32 cac_window;
2100 u32 cac_window_size;
2101
2102 xclk = radeon_get_xclk(rdev);
2103
2104 if (xclk == 0)
2105 return 0;
2106
2107 cac_window = RREG32(CG_CAC_CTRL) & CAC_WINDOW_MASK;
2108 cac_window_size = ((cac_window & 0xFFFF0000) >> 16) * (cac_window & 0x0000FFFF);
2109
2110 wintime = (cac_window_size * 100) / xclk;
2111
2112 return wintime;
2113}
2114
2115static u32 si_scale_power_for_smc(u32 power_in_watts, u32 scaling_factor)
2116{
2117 return power_in_watts;
2118}
2119
2120static int si_calculate_adjusted_tdp_limits(struct radeon_device *rdev,
2121 bool adjust_polarity,
2122 u32 tdp_adjustment,
2123 u32 *tdp_limit,
2124 u32 *near_tdp_limit)
2125{
2126 u32 adjustment_delta, max_tdp_limit;
2127
2128 if (tdp_adjustment > (u32)rdev->pm.dpm.tdp_od_limit)
2129 return -EINVAL;
2130
2131 max_tdp_limit = ((100 + 100) * rdev->pm.dpm.tdp_limit) / 100;
2132
2133 if (adjust_polarity) {
2134 *tdp_limit = ((100 + tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
2135 *near_tdp_limit = rdev->pm.dpm.near_tdp_limit_adjusted + (*tdp_limit - rdev->pm.dpm.tdp_limit);
2136 } else {
2137 *tdp_limit = ((100 - tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
2138 adjustment_delta = rdev->pm.dpm.tdp_limit - *tdp_limit;
2139 if (adjustment_delta < rdev->pm.dpm.near_tdp_limit_adjusted)
2140 *near_tdp_limit = rdev->pm.dpm.near_tdp_limit_adjusted - adjustment_delta;
2141 else
2142 *near_tdp_limit = 0;
2143 }
2144
2145 if ((*tdp_limit <= 0) || (*tdp_limit > max_tdp_limit))
2146 return -EINVAL;
2147 if ((*near_tdp_limit <= 0) || (*near_tdp_limit > *tdp_limit))
2148 return -EINVAL;
2149
2150 return 0;
2151}
2152
2153static int si_populate_smc_tdp_limits(struct radeon_device *rdev,
2154 struct radeon_ps *radeon_state)
2155{
2156 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2157 struct si_power_info *si_pi = si_get_pi(rdev);
2158
2159 if (ni_pi->enable_power_containment) {
2160 SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
2161 PP_SIslands_PAPMParameters *papm_parm;
2162 struct radeon_ppm_table *ppm = rdev->pm.dpm.dyn_state.ppm_table;
2163 u32 scaling_factor = si_get_smc_power_scaling_factor(rdev);
2164 u32 tdp_limit;
2165 u32 near_tdp_limit;
2166 int ret;
2167
2168 if (scaling_factor == 0)
2169 return -EINVAL;
2170
2171 memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
2172
2173 ret = si_calculate_adjusted_tdp_limits(rdev,
2174 false, /* ??? */
2175 rdev->pm.dpm.tdp_adjustment,
2176 &tdp_limit,
2177 &near_tdp_limit);
2178 if (ret)
2179 return ret;
2180
2181 smc_table->dpm2Params.TDPLimit =
2182 cpu_to_be32(si_scale_power_for_smc(tdp_limit, scaling_factor) * 1000);
2183 smc_table->dpm2Params.NearTDPLimit =
2184 cpu_to_be32(si_scale_power_for_smc(near_tdp_limit, scaling_factor) * 1000);
2185 smc_table->dpm2Params.SafePowerLimit =
2186 cpu_to_be32(si_scale_power_for_smc((near_tdp_limit * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
2187
2188 ret = si_copy_bytes_to_smc(rdev,
2189 (si_pi->state_table_start + offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
2190 offsetof(PP_SIslands_DPM2Parameters, TDPLimit)),
2191 (u8 *)(&(smc_table->dpm2Params.TDPLimit)),
2192 sizeof(u32) * 3,
2193 si_pi->sram_end);
2194 if (ret)
2195 return ret;
2196
2197 if (si_pi->enable_ppm) {
2198 papm_parm = &si_pi->papm_parm;
2199 memset(papm_parm, 0, sizeof(PP_SIslands_PAPMParameters));
2200 papm_parm->NearTDPLimitTherm = cpu_to_be32(ppm->dgpu_tdp);
2201 papm_parm->dGPU_T_Limit = cpu_to_be32(ppm->tj_max);
2202 papm_parm->dGPU_T_Warning = cpu_to_be32(95);
2203 papm_parm->dGPU_T_Hysteresis = cpu_to_be32(5);
2204 papm_parm->PlatformPowerLimit = 0xffffffff;
2205 papm_parm->NearTDPLimitPAPM = 0xffffffff;
2206
2207 ret = si_copy_bytes_to_smc(rdev, si_pi->papm_cfg_table_start,
2208 (u8 *)papm_parm,
2209 sizeof(PP_SIslands_PAPMParameters),
2210 si_pi->sram_end);
2211 if (ret)
2212 return ret;
2213 }
2214 }
2215 return 0;
2216}
2217
2218static int si_populate_smc_tdp_limits_2(struct radeon_device *rdev,
2219 struct radeon_ps *radeon_state)
2220{
2221 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2222 struct si_power_info *si_pi = si_get_pi(rdev);
2223
2224 if (ni_pi->enable_power_containment) {
2225 SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
2226 u32 scaling_factor = si_get_smc_power_scaling_factor(rdev);
2227 int ret;
2228
2229 memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
2230
2231 smc_table->dpm2Params.NearTDPLimit =
2232 cpu_to_be32(si_scale_power_for_smc(rdev->pm.dpm.near_tdp_limit_adjusted, scaling_factor) * 1000);
2233 smc_table->dpm2Params.SafePowerLimit =
2234 cpu_to_be32(si_scale_power_for_smc((rdev->pm.dpm.near_tdp_limit_adjusted * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
2235
2236 ret = si_copy_bytes_to_smc(rdev,
2237 (si_pi->state_table_start +
2238 offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
2239 offsetof(PP_SIslands_DPM2Parameters, NearTDPLimit)),
2240 (u8 *)(&(smc_table->dpm2Params.NearTDPLimit)),
2241 sizeof(u32) * 2,
2242 si_pi->sram_end);
2243 if (ret)
2244 return ret;
2245 }
2246
2247 return 0;
2248}
2249
2250static u16 si_calculate_power_efficiency_ratio(struct radeon_device *rdev,
2251 const u16 prev_std_vddc,
2252 const u16 curr_std_vddc)
2253{
2254 u64 margin = (u64)SISLANDS_DPM2_PWREFFICIENCYRATIO_MARGIN;
2255 u64 prev_vddc = (u64)prev_std_vddc;
2256 u64 curr_vddc = (u64)curr_std_vddc;
2257 u64 pwr_efficiency_ratio, n, d;
2258
2259 if ((prev_vddc == 0) || (curr_vddc == 0))
2260 return 0;
2261
2262 n = div64_u64((u64)1024 * curr_vddc * curr_vddc * ((u64)1000 + margin), (u64)1000);
2263 d = prev_vddc * prev_vddc;
2264 pwr_efficiency_ratio = div64_u64(n, d);
2265
2266 if (pwr_efficiency_ratio > (u64)0xFFFF)
2267 return 0;
2268
2269 return (u16)pwr_efficiency_ratio;
2270}
2271
2272static bool si_should_disable_uvd_powertune(struct radeon_device *rdev,
2273 struct radeon_ps *radeon_state)
2274{
2275 struct si_power_info *si_pi = si_get_pi(rdev);
2276
2277 if (si_pi->dyn_powertune_data.disable_uvd_powertune &&
2278 radeon_state->vclk && radeon_state->dclk)
2279 return true;
2280
2281 return false;
2282}
2283
2284static int si_populate_power_containment_values(struct radeon_device *rdev,
2285 struct radeon_ps *radeon_state,
2286 SISLANDS_SMC_SWSTATE *smc_state)
2287{
2288 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
2289 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2290 struct ni_ps *state = ni_get_ps(radeon_state);
2291 SISLANDS_SMC_VOLTAGE_VALUE vddc;
2292 u32 prev_sclk;
2293 u32 max_sclk;
2294 u32 min_sclk;
2295 u16 prev_std_vddc;
2296 u16 curr_std_vddc;
2297 int i;
2298 u16 pwr_efficiency_ratio;
2299 u8 max_ps_percent;
2300 bool disable_uvd_power_tune;
2301 int ret;
2302
2303 if (ni_pi->enable_power_containment == false)
2304 return 0;
2305
2306 if (state->performance_level_count == 0)
2307 return -EINVAL;
2308
2309 if (smc_state->levelCount != state->performance_level_count)
2310 return -EINVAL;
2311
2312 disable_uvd_power_tune = si_should_disable_uvd_powertune(rdev, radeon_state);
2313
2314 smc_state->levels[0].dpm2.MaxPS = 0;
2315 smc_state->levels[0].dpm2.NearTDPDec = 0;
2316 smc_state->levels[0].dpm2.AboveSafeInc = 0;
2317 smc_state->levels[0].dpm2.BelowSafeInc = 0;
2318 smc_state->levels[0].dpm2.PwrEfficiencyRatio = 0;
2319
2320 for (i = 1; i < state->performance_level_count; i++) {
2321 prev_sclk = state->performance_levels[i-1].sclk;
2322 max_sclk = state->performance_levels[i].sclk;
2323 if (i == 1)
2324 max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_M;
2325 else
2326 max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_H;
2327
2328 if (prev_sclk > max_sclk)
2329 return -EINVAL;
2330
2331 if ((max_ps_percent == 0) ||
2332 (prev_sclk == max_sclk) ||
2333 disable_uvd_power_tune) {
2334 min_sclk = max_sclk;
2335 } else if (i == 1) {
2336 min_sclk = prev_sclk;
2337 } else {
2338 min_sclk = (prev_sclk * (u32)max_ps_percent) / 100;
2339 }
2340
2341 if (min_sclk < state->performance_levels[0].sclk)
2342 min_sclk = state->performance_levels[0].sclk;
2343
2344 if (min_sclk == 0)
2345 return -EINVAL;
2346
2347 ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
2348 state->performance_levels[i-1].vddc, &vddc);
2349 if (ret)
2350 return ret;
2351
2352 ret = si_get_std_voltage_value(rdev, &vddc, &prev_std_vddc);
2353 if (ret)
2354 return ret;
2355
2356 ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
2357 state->performance_levels[i].vddc, &vddc);
2358 if (ret)
2359 return ret;
2360
2361 ret = si_get_std_voltage_value(rdev, &vddc, &curr_std_vddc);
2362 if (ret)
2363 return ret;
2364
2365 pwr_efficiency_ratio = si_calculate_power_efficiency_ratio(rdev,
2366 prev_std_vddc, curr_std_vddc);
2367
2368 smc_state->levels[i].dpm2.MaxPS = (u8)((SISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / max_sclk);
2369 smc_state->levels[i].dpm2.NearTDPDec = SISLANDS_DPM2_NEAR_TDP_DEC;
2370 smc_state->levels[i].dpm2.AboveSafeInc = SISLANDS_DPM2_ABOVE_SAFE_INC;
2371 smc_state->levels[i].dpm2.BelowSafeInc = SISLANDS_DPM2_BELOW_SAFE_INC;
2372 smc_state->levels[i].dpm2.PwrEfficiencyRatio = cpu_to_be16(pwr_efficiency_ratio);
2373 }
2374
2375 return 0;
2376}
2377
2378static int si_populate_sq_ramping_values(struct radeon_device *rdev,
2379 struct radeon_ps *radeon_state,
2380 SISLANDS_SMC_SWSTATE *smc_state)
2381{
2382 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2383 struct ni_ps *state = ni_get_ps(radeon_state);
2384 u32 sq_power_throttle, sq_power_throttle2;
2385 bool enable_sq_ramping = ni_pi->enable_sq_ramping;
2386 int i;
2387
2388 if (state->performance_level_count == 0)
2389 return -EINVAL;
2390
2391 if (smc_state->levelCount != state->performance_level_count)
2392 return -EINVAL;
2393
2394 if (rdev->pm.dpm.sq_ramping_threshold == 0)
2395 return -EINVAL;
2396
2397 if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER > (MAX_POWER_MASK >> MAX_POWER_SHIFT))
2398 enable_sq_ramping = false;
2399
2400 if (SISLANDS_DPM2_SQ_RAMP_MIN_POWER > (MIN_POWER_MASK >> MIN_POWER_SHIFT))
2401 enable_sq_ramping = false;
2402
2403 if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA > (MAX_POWER_DELTA_MASK >> MAX_POWER_DELTA_SHIFT))
2404 enable_sq_ramping = false;
2405
2406 if (SISLANDS_DPM2_SQ_RAMP_STI_SIZE > (STI_SIZE_MASK >> STI_SIZE_SHIFT))
2407 enable_sq_ramping = false;
2408
Alex Deucher5b43c3c2014-02-18 10:14:46 -05002409 if (SISLANDS_DPM2_SQ_RAMP_LTI_RATIO > (LTI_RATIO_MASK >> LTI_RATIO_SHIFT))
Alex Deuchera9e61412013-06-25 17:56:16 -04002410 enable_sq_ramping = false;
2411
2412 for (i = 0; i < state->performance_level_count; i++) {
2413 sq_power_throttle = 0;
2414 sq_power_throttle2 = 0;
2415
2416 if ((state->performance_levels[i].sclk >= rdev->pm.dpm.sq_ramping_threshold) &&
2417 enable_sq_ramping) {
2418 sq_power_throttle |= MAX_POWER(SISLANDS_DPM2_SQ_RAMP_MAX_POWER);
2419 sq_power_throttle |= MIN_POWER(SISLANDS_DPM2_SQ_RAMP_MIN_POWER);
2420 sq_power_throttle2 |= MAX_POWER_DELTA(SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA);
2421 sq_power_throttle2 |= STI_SIZE(SISLANDS_DPM2_SQ_RAMP_STI_SIZE);
2422 sq_power_throttle2 |= LTI_RATIO(SISLANDS_DPM2_SQ_RAMP_LTI_RATIO);
2423 } else {
2424 sq_power_throttle |= MAX_POWER_MASK | MIN_POWER_MASK;
2425 sq_power_throttle2 |= MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
2426 }
2427
2428 smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle);
2429 smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2);
2430 }
2431
2432 return 0;
2433}
2434
2435static int si_enable_power_containment(struct radeon_device *rdev,
2436 struct radeon_ps *radeon_new_state,
2437 bool enable)
2438{
2439 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2440 PPSMC_Result smc_result;
2441 int ret = 0;
2442
2443 if (ni_pi->enable_power_containment) {
2444 if (enable) {
2445 if (!si_should_disable_uvd_powertune(rdev, radeon_new_state)) {
2446 smc_result = si_send_msg_to_smc(rdev, PPSMC_TDPClampingActive);
2447 if (smc_result != PPSMC_Result_OK) {
2448 ret = -EINVAL;
2449 ni_pi->pc_enabled = false;
2450 } else {
2451 ni_pi->pc_enabled = true;
2452 }
2453 }
2454 } else {
2455 smc_result = si_send_msg_to_smc(rdev, PPSMC_TDPClampingInactive);
2456 if (smc_result != PPSMC_Result_OK)
2457 ret = -EINVAL;
2458 ni_pi->pc_enabled = false;
2459 }
2460 }
2461
2462 return ret;
2463}
2464
2465static int si_initialize_smc_dte_tables(struct radeon_device *rdev)
2466{
2467 struct si_power_info *si_pi = si_get_pi(rdev);
2468 int ret = 0;
2469 struct si_dte_data *dte_data = &si_pi->dte_data;
2470 Smc_SIslands_DTE_Configuration *dte_tables = NULL;
2471 u32 table_size;
2472 u8 tdep_count;
2473 u32 i;
2474
2475 if (dte_data == NULL)
2476 si_pi->enable_dte = false;
2477
2478 if (si_pi->enable_dte == false)
2479 return 0;
2480
2481 if (dte_data->k <= 0)
2482 return -EINVAL;
2483
2484 dte_tables = kzalloc(sizeof(Smc_SIslands_DTE_Configuration), GFP_KERNEL);
2485 if (dte_tables == NULL) {
2486 si_pi->enable_dte = false;
2487 return -ENOMEM;
2488 }
2489
2490 table_size = dte_data->k;
2491
2492 if (table_size > SMC_SISLANDS_DTE_MAX_FILTER_STAGES)
2493 table_size = SMC_SISLANDS_DTE_MAX_FILTER_STAGES;
2494
2495 tdep_count = dte_data->tdep_count;
2496 if (tdep_count > SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE)
2497 tdep_count = SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE;
2498
2499 dte_tables->K = cpu_to_be32(table_size);
2500 dte_tables->T0 = cpu_to_be32(dte_data->t0);
2501 dte_tables->MaxT = cpu_to_be32(dte_data->max_t);
2502 dte_tables->WindowSize = dte_data->window_size;
2503 dte_tables->temp_select = dte_data->temp_select;
2504 dte_tables->DTE_mode = dte_data->dte_mode;
2505 dte_tables->Tthreshold = cpu_to_be32(dte_data->t_threshold);
2506
2507 if (tdep_count > 0)
2508 table_size--;
2509
2510 for (i = 0; i < table_size; i++) {
2511 dte_tables->tau[i] = cpu_to_be32(dte_data->tau[i]);
2512 dte_tables->R[i] = cpu_to_be32(dte_data->r[i]);
2513 }
2514
2515 dte_tables->Tdep_count = tdep_count;
2516
2517 for (i = 0; i < (u32)tdep_count; i++) {
2518 dte_tables->T_limits[i] = dte_data->t_limits[i];
2519 dte_tables->Tdep_tau[i] = cpu_to_be32(dte_data->tdep_tau[i]);
2520 dte_tables->Tdep_R[i] = cpu_to_be32(dte_data->tdep_r[i]);
2521 }
2522
2523 ret = si_copy_bytes_to_smc(rdev, si_pi->dte_table_start, (u8 *)dte_tables,
2524 sizeof(Smc_SIslands_DTE_Configuration), si_pi->sram_end);
2525 kfree(dte_tables);
2526
2527 return ret;
2528}
2529
2530static int si_get_cac_std_voltage_max_min(struct radeon_device *rdev,
2531 u16 *max, u16 *min)
2532{
2533 struct si_power_info *si_pi = si_get_pi(rdev);
2534 struct radeon_cac_leakage_table *table =
2535 &rdev->pm.dpm.dyn_state.cac_leakage_table;
2536 u32 i;
2537 u32 v0_loadline;
2538
2539
2540 if (table == NULL)
2541 return -EINVAL;
2542
2543 *max = 0;
2544 *min = 0xFFFF;
2545
2546 for (i = 0; i < table->count; i++) {
2547 if (table->entries[i].vddc > *max)
2548 *max = table->entries[i].vddc;
2549 if (table->entries[i].vddc < *min)
2550 *min = table->entries[i].vddc;
2551 }
2552
2553 if (si_pi->powertune_data->lkge_lut_v0_percent > 100)
2554 return -EINVAL;
2555
2556 v0_loadline = (*min) * (100 - si_pi->powertune_data->lkge_lut_v0_percent) / 100;
2557
2558 if (v0_loadline > 0xFFFFUL)
2559 return -EINVAL;
2560
2561 *min = (u16)v0_loadline;
2562
2563 if ((*min > *max) || (*max == 0) || (*min == 0))
2564 return -EINVAL;
2565
2566 return 0;
2567}
2568
2569static u16 si_get_cac_std_voltage_step(u16 max, u16 min)
2570{
2571 return ((max - min) + (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1)) /
2572 SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
2573}
2574
2575static int si_init_dte_leakage_table(struct radeon_device *rdev,
2576 PP_SIslands_CacConfig *cac_tables,
2577 u16 vddc_max, u16 vddc_min, u16 vddc_step,
2578 u16 t0, u16 t_step)
2579{
2580 struct si_power_info *si_pi = si_get_pi(rdev);
2581 u32 leakage;
2582 unsigned int i, j;
2583 s32 t;
2584 u32 smc_leakage;
2585 u32 scaling_factor;
2586 u16 voltage;
2587
2588 scaling_factor = si_get_smc_power_scaling_factor(rdev);
2589
2590 for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++) {
2591 t = (1000 * (i * t_step + t0));
2592
2593 for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
2594 voltage = vddc_max - (vddc_step * j);
2595
2596 si_calculate_leakage_for_v_and_t(rdev,
2597 &si_pi->powertune_data->leakage_coefficients,
2598 voltage,
2599 t,
2600 si_pi->dyn_powertune_data.cac_leakage,
2601 &leakage);
2602
2603 smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
2604
2605 if (smc_leakage > 0xFFFF)
2606 smc_leakage = 0xFFFF;
2607
2608 cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
2609 cpu_to_be16((u16)smc_leakage);
2610 }
2611 }
2612 return 0;
2613}
2614
2615static int si_init_simplified_leakage_table(struct radeon_device *rdev,
2616 PP_SIslands_CacConfig *cac_tables,
2617 u16 vddc_max, u16 vddc_min, u16 vddc_step)
2618{
2619 struct si_power_info *si_pi = si_get_pi(rdev);
2620 u32 leakage;
2621 unsigned int i, j;
2622 u32 smc_leakage;
2623 u32 scaling_factor;
2624 u16 voltage;
2625
2626 scaling_factor = si_get_smc_power_scaling_factor(rdev);
2627
2628 for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
2629 voltage = vddc_max - (vddc_step * j);
2630
2631 si_calculate_leakage_for_v(rdev,
2632 &si_pi->powertune_data->leakage_coefficients,
2633 si_pi->powertune_data->fixed_kt,
2634 voltage,
2635 si_pi->dyn_powertune_data.cac_leakage,
2636 &leakage);
2637
2638 smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
2639
2640 if (smc_leakage > 0xFFFF)
2641 smc_leakage = 0xFFFF;
2642
2643 for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++)
2644 cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
2645 cpu_to_be16((u16)smc_leakage);
2646 }
2647 return 0;
2648}
2649
2650static int si_initialize_smc_cac_tables(struct radeon_device *rdev)
2651{
2652 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2653 struct si_power_info *si_pi = si_get_pi(rdev);
2654 PP_SIslands_CacConfig *cac_tables = NULL;
2655 u16 vddc_max, vddc_min, vddc_step;
2656 u16 t0, t_step;
2657 u32 load_line_slope, reg;
2658 int ret = 0;
2659 u32 ticks_per_us = radeon_get_xclk(rdev) / 100;
2660
2661 if (ni_pi->enable_cac == false)
2662 return 0;
2663
2664 cac_tables = kzalloc(sizeof(PP_SIslands_CacConfig), GFP_KERNEL);
2665 if (!cac_tables)
2666 return -ENOMEM;
2667
2668 reg = RREG32(CG_CAC_CTRL) & ~CAC_WINDOW_MASK;
2669 reg |= CAC_WINDOW(si_pi->powertune_data->cac_window);
2670 WREG32(CG_CAC_CTRL, reg);
2671
2672 si_pi->dyn_powertune_data.cac_leakage = rdev->pm.dpm.cac_leakage;
2673 si_pi->dyn_powertune_data.dc_pwr_value =
2674 si_pi->powertune_data->dc_cac[NISLANDS_DCCAC_LEVEL_0];
2675 si_pi->dyn_powertune_data.wintime = si_calculate_cac_wintime(rdev);
2676 si_pi->dyn_powertune_data.shift_n = si_pi->powertune_data->shift_n_default;
2677
2678 si_pi->dyn_powertune_data.leakage_minimum_temperature = 80 * 1000;
2679
2680 ret = si_get_cac_std_voltage_max_min(rdev, &vddc_max, &vddc_min);
2681 if (ret)
2682 goto done_free;
2683
2684 vddc_step = si_get_cac_std_voltage_step(vddc_max, vddc_min);
2685 vddc_min = vddc_max - (vddc_step * (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1));
2686 t_step = 4;
2687 t0 = 60;
2688
2689 if (si_pi->enable_dte || ni_pi->driver_calculate_cac_leakage)
2690 ret = si_init_dte_leakage_table(rdev, cac_tables,
2691 vddc_max, vddc_min, vddc_step,
2692 t0, t_step);
2693 else
2694 ret = si_init_simplified_leakage_table(rdev, cac_tables,
2695 vddc_max, vddc_min, vddc_step);
2696 if (ret)
2697 goto done_free;
2698
2699 load_line_slope = ((u32)rdev->pm.dpm.load_line_slope << SMC_SISLANDS_SCALE_R) / 100;
2700
2701 cac_tables->l2numWin_TDP = cpu_to_be32(si_pi->dyn_powertune_data.l2_lta_window_size);
2702 cac_tables->lts_truncate_n = si_pi->dyn_powertune_data.lts_truncate;
2703 cac_tables->SHIFT_N = si_pi->dyn_powertune_data.shift_n;
2704 cac_tables->lkge_lut_V0 = cpu_to_be32((u32)vddc_min);
2705 cac_tables->lkge_lut_Vstep = cpu_to_be32((u32)vddc_step);
2706 cac_tables->R_LL = cpu_to_be32(load_line_slope);
2707 cac_tables->WinTime = cpu_to_be32(si_pi->dyn_powertune_data.wintime);
2708 cac_tables->calculation_repeats = cpu_to_be32(2);
2709 cac_tables->dc_cac = cpu_to_be32(0);
2710 cac_tables->log2_PG_LKG_SCALE = 12;
2711 cac_tables->cac_temp = si_pi->powertune_data->operating_temp;
2712 cac_tables->lkge_lut_T0 = cpu_to_be32((u32)t0);
2713 cac_tables->lkge_lut_Tstep = cpu_to_be32((u32)t_step);
2714
2715 ret = si_copy_bytes_to_smc(rdev, si_pi->cac_table_start, (u8 *)cac_tables,
2716 sizeof(PP_SIslands_CacConfig), si_pi->sram_end);
2717
2718 if (ret)
2719 goto done_free;
2720
2721 ret = si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_ticks_per_us, ticks_per_us);
2722
2723done_free:
2724 if (ret) {
2725 ni_pi->enable_cac = false;
2726 ni_pi->enable_power_containment = false;
2727 }
2728
2729 kfree(cac_tables);
2730
2731 return 0;
2732}
2733
2734static int si_program_cac_config_registers(struct radeon_device *rdev,
2735 const struct si_cac_config_reg *cac_config_regs)
2736{
2737 const struct si_cac_config_reg *config_regs = cac_config_regs;
2738 u32 data = 0, offset;
2739
2740 if (!config_regs)
2741 return -EINVAL;
2742
2743 while (config_regs->offset != 0xFFFFFFFF) {
2744 switch (config_regs->type) {
2745 case SISLANDS_CACCONFIG_CGIND:
2746 offset = SMC_CG_IND_START + config_regs->offset;
2747 if (offset < SMC_CG_IND_END)
2748 data = RREG32_SMC(offset);
2749 break;
2750 default:
2751 data = RREG32(config_regs->offset << 2);
2752 break;
2753 }
2754
2755 data &= ~config_regs->mask;
2756 data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
2757
2758 switch (config_regs->type) {
2759 case SISLANDS_CACCONFIG_CGIND:
2760 offset = SMC_CG_IND_START + config_regs->offset;
2761 if (offset < SMC_CG_IND_END)
2762 WREG32_SMC(offset, data);
2763 break;
2764 default:
2765 WREG32(config_regs->offset << 2, data);
2766 break;
2767 }
2768 config_regs++;
2769 }
2770 return 0;
2771}
2772
2773static int si_initialize_hardware_cac_manager(struct radeon_device *rdev)
2774{
2775 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2776 struct si_power_info *si_pi = si_get_pi(rdev);
2777 int ret;
2778
2779 if ((ni_pi->enable_cac == false) ||
2780 (ni_pi->cac_configuration_required == false))
2781 return 0;
2782
2783 ret = si_program_cac_config_registers(rdev, si_pi->lcac_config);
2784 if (ret)
2785 return ret;
2786 ret = si_program_cac_config_registers(rdev, si_pi->cac_override);
2787 if (ret)
2788 return ret;
2789 ret = si_program_cac_config_registers(rdev, si_pi->cac_weights);
2790 if (ret)
2791 return ret;
2792
2793 return 0;
2794}
2795
2796static int si_enable_smc_cac(struct radeon_device *rdev,
2797 struct radeon_ps *radeon_new_state,
2798 bool enable)
2799{
2800 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2801 struct si_power_info *si_pi = si_get_pi(rdev);
2802 PPSMC_Result smc_result;
2803 int ret = 0;
2804
2805 if (ni_pi->enable_cac) {
2806 if (enable) {
2807 if (!si_should_disable_uvd_powertune(rdev, radeon_new_state)) {
2808 if (ni_pi->support_cac_long_term_average) {
2809 smc_result = si_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgEnable);
2810 if (smc_result != PPSMC_Result_OK)
2811 ni_pi->support_cac_long_term_average = false;
2812 }
2813
2814 smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableCac);
2815 if (smc_result != PPSMC_Result_OK) {
2816 ret = -EINVAL;
2817 ni_pi->cac_enabled = false;
2818 } else {
2819 ni_pi->cac_enabled = true;
2820 }
2821
2822 if (si_pi->enable_dte) {
2823 smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableDTE);
2824 if (smc_result != PPSMC_Result_OK)
2825 ret = -EINVAL;
2826 }
2827 }
2828 } else if (ni_pi->cac_enabled) {
2829 if (si_pi->enable_dte)
2830 smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_DisableDTE);
2831
2832 smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_DisableCac);
2833
2834 ni_pi->cac_enabled = false;
2835
2836 if (ni_pi->support_cac_long_term_average)
2837 smc_result = si_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgDisable);
2838 }
2839 }
2840 return ret;
2841}
2842
2843static int si_init_smc_spll_table(struct radeon_device *rdev)
2844{
2845 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2846 struct si_power_info *si_pi = si_get_pi(rdev);
2847 SMC_SISLANDS_SPLL_DIV_TABLE *spll_table;
2848 SISLANDS_SMC_SCLK_VALUE sclk_params;
2849 u32 fb_div, p_div;
2850 u32 clk_s, clk_v;
2851 u32 sclk = 0;
2852 int ret = 0;
2853 u32 tmp;
2854 int i;
2855
2856 if (si_pi->spll_table_start == 0)
2857 return -EINVAL;
2858
2859 spll_table = kzalloc(sizeof(SMC_SISLANDS_SPLL_DIV_TABLE), GFP_KERNEL);
2860 if (spll_table == NULL)
2861 return -ENOMEM;
2862
2863 for (i = 0; i < 256; i++) {
2864 ret = si_calculate_sclk_params(rdev, sclk, &sclk_params);
2865 if (ret)
2866 break;
2867
2868 p_div = (sclk_params.vCG_SPLL_FUNC_CNTL & SPLL_PDIV_A_MASK) >> SPLL_PDIV_A_SHIFT;
2869 fb_div = (sclk_params.vCG_SPLL_FUNC_CNTL_3 & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
2870 clk_s = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM & CLK_S_MASK) >> CLK_S_SHIFT;
2871 clk_v = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM_2 & CLK_V_MASK) >> CLK_V_SHIFT;
2872
2873 fb_div &= ~0x00001FFF;
2874 fb_div >>= 1;
2875 clk_v >>= 6;
2876
2877 if (p_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT))
2878 ret = -EINVAL;
2879 if (fb_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT))
2880 ret = -EINVAL;
2881 if (clk_s & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
2882 ret = -EINVAL;
2883 if (clk_v & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT))
2884 ret = -EINVAL;
2885
2886 if (ret)
2887 break;
2888
2889 tmp = ((fb_div << SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK) |
2890 ((p_div << SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK);
2891 spll_table->freq[i] = cpu_to_be32(tmp);
2892
2893 tmp = ((clk_v << SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK) |
2894 ((clk_s << SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK);
2895 spll_table->ss[i] = cpu_to_be32(tmp);
2896
2897 sclk += 512;
2898 }
2899
2900
2901 if (!ret)
2902 ret = si_copy_bytes_to_smc(rdev, si_pi->spll_table_start,
2903 (u8 *)spll_table, sizeof(SMC_SISLANDS_SPLL_DIV_TABLE),
2904 si_pi->sram_end);
2905
2906 if (ret)
2907 ni_pi->enable_power_containment = false;
2908
2909 kfree(spll_table);
2910
2911 return ret;
2912}
2913
Alex Deucher5615f892015-01-12 17:15:12 -05002914struct si_dpm_quirk {
2915 u32 chip_vendor;
2916 u32 chip_device;
2917 u32 subsys_vendor;
2918 u32 subsys_device;
2919 u32 max_sclk;
2920 u32 max_mclk;
2921};
2922
2923/* cards with dpm stability problems */
2924static struct si_dpm_quirk si_dpm_quirk_list[] = {
2925 /* PITCAIRN - https://bugs.freedesktop.org/show_bug.cgi?id=76490 */
2926 { PCI_VENDOR_ID_ATI, 0x6810, 0x1462, 0x3036, 0, 120000 },
Alex Deuchercd17e022015-04-27 09:51:43 -04002927 { PCI_VENDOR_ID_ATI, 0x6811, 0x174b, 0xe271, 0, 120000 },
Alex Deucher5615f892015-01-12 17:15:12 -05002928 { 0, 0, 0, 0 },
2929};
2930
Alex Deucher11586cf2015-05-11 22:01:52 +02002931static u16 si_get_lower_of_leakage_and_vce_voltage(struct radeon_device *rdev,
2932 u16 vce_voltage)
2933{
2934 u16 highest_leakage = 0;
2935 struct si_power_info *si_pi = si_get_pi(rdev);
2936 int i;
2937
2938 for (i = 0; i < si_pi->leakage_voltage.count; i++){
2939 if (highest_leakage < si_pi->leakage_voltage.entries[i].voltage)
2940 highest_leakage = si_pi->leakage_voltage.entries[i].voltage;
2941 }
2942
2943 if (si_pi->leakage_voltage.count && (highest_leakage < vce_voltage))
2944 return highest_leakage;
2945
2946 return vce_voltage;
2947}
2948
2949static int si_get_vce_clock_voltage(struct radeon_device *rdev,
2950 u32 evclk, u32 ecclk, u16 *voltage)
2951{
2952 u32 i;
2953 int ret = -EINVAL;
2954 struct radeon_vce_clock_voltage_dependency_table *table =
2955 &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
2956
2957 if (((evclk == 0) && (ecclk == 0)) ||
2958 (table && (table->count == 0))) {
2959 *voltage = 0;
2960 return 0;
2961 }
2962
2963 for (i = 0; i < table->count; i++) {
2964 if ((evclk <= table->entries[i].evclk) &&
2965 (ecclk <= table->entries[i].ecclk)) {
2966 *voltage = table->entries[i].v;
2967 ret = 0;
2968 break;
2969 }
2970 }
2971
2972 /* if no match return the highest voltage */
2973 if (ret)
2974 *voltage = table->entries[table->count - 1].v;
2975
2976 *voltage = si_get_lower_of_leakage_and_vce_voltage(rdev, *voltage);
2977
2978 return ret;
2979}
2980
Alex Deuchera9e61412013-06-25 17:56:16 -04002981static void si_apply_state_adjust_rules(struct radeon_device *rdev,
2982 struct radeon_ps *rps)
2983{
2984 struct ni_ps *ps = ni_get_ps(rps);
2985 struct radeon_clock_and_voltage_limits *max_limits;
Alex Deucher797f2032013-08-01 11:54:07 -04002986 bool disable_mclk_switching = false;
2987 bool disable_sclk_switching = false;
Alex Deuchera9e61412013-06-25 17:56:16 -04002988 u32 mclk, sclk;
Alex Deucher11586cf2015-05-11 22:01:52 +02002989 u16 vddc, vddci, min_vce_voltage = 0;
Alex Deucher1db78022014-10-13 11:35:06 -04002990 u32 max_sclk_vddc, max_mclk_vddci, max_mclk_vddc;
Alex Deucher5615f892015-01-12 17:15:12 -05002991 u32 max_sclk = 0, max_mclk = 0;
Alex Deuchera9e61412013-06-25 17:56:16 -04002992 int i;
Alex Deucher5615f892015-01-12 17:15:12 -05002993 struct si_dpm_quirk *p = si_dpm_quirk_list;
2994
2995 /* Apply dpm quirks */
2996 while (p && p->chip_device != 0) {
2997 if (rdev->pdev->vendor == p->chip_vendor &&
2998 rdev->pdev->device == p->chip_device &&
2999 rdev->pdev->subsystem_vendor == p->subsys_vendor &&
3000 rdev->pdev->subsystem_device == p->subsys_device) {
3001 max_sclk = p->max_sclk;
3002 max_mclk = p->max_mclk;
3003 break;
3004 }
3005 ++p;
3006 }
Alex Deuchera9e61412013-06-25 17:56:16 -04003007
Alex Deucher11586cf2015-05-11 22:01:52 +02003008 if (rps->vce_active) {
3009 rps->evclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].evclk;
3010 rps->ecclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].ecclk;
3011 si_get_vce_clock_voltage(rdev, rps->evclk, rps->ecclk,
3012 &min_vce_voltage);
3013 } else {
3014 rps->evclk = 0;
3015 rps->ecclk = 0;
3016 }
3017
Alex Deucherf4dec312013-07-08 12:15:11 -04003018 if ((rdev->pm.dpm.new_active_crtc_count > 1) ||
3019 ni_dpm_vblank_too_short(rdev))
Alex Deuchera9e61412013-06-25 17:56:16 -04003020 disable_mclk_switching = true;
Alex Deucher797f2032013-08-01 11:54:07 -04003021
3022 if (rps->vclk || rps->dclk) {
3023 disable_mclk_switching = true;
3024 disable_sclk_switching = true;
3025 }
Alex Deuchera9e61412013-06-25 17:56:16 -04003026
3027 if (rdev->pm.dpm.ac_power)
3028 max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
3029 else
3030 max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
3031
3032 for (i = ps->performance_level_count - 2; i >= 0; i--) {
3033 if (ps->performance_levels[i].vddc > ps->performance_levels[i+1].vddc)
3034 ps->performance_levels[i].vddc = ps->performance_levels[i+1].vddc;
3035 }
3036 if (rdev->pm.dpm.ac_power == false) {
3037 for (i = 0; i < ps->performance_level_count; i++) {
3038 if (ps->performance_levels[i].mclk > max_limits->mclk)
3039 ps->performance_levels[i].mclk = max_limits->mclk;
3040 if (ps->performance_levels[i].sclk > max_limits->sclk)
3041 ps->performance_levels[i].sclk = max_limits->sclk;
3042 if (ps->performance_levels[i].vddc > max_limits->vddc)
3043 ps->performance_levels[i].vddc = max_limits->vddc;
3044 if (ps->performance_levels[i].vddci > max_limits->vddci)
3045 ps->performance_levels[i].vddci = max_limits->vddci;
3046 }
3047 }
3048
Alex Deucher1db78022014-10-13 11:35:06 -04003049 /* limit clocks to max supported clocks based on voltage dependency tables */
3050 btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
3051 &max_sclk_vddc);
3052 btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
3053 &max_mclk_vddci);
3054 btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3055 &max_mclk_vddc);
3056
3057 for (i = 0; i < ps->performance_level_count; i++) {
3058 if (max_sclk_vddc) {
3059 if (ps->performance_levels[i].sclk > max_sclk_vddc)
3060 ps->performance_levels[i].sclk = max_sclk_vddc;
3061 }
3062 if (max_mclk_vddci) {
3063 if (ps->performance_levels[i].mclk > max_mclk_vddci)
3064 ps->performance_levels[i].mclk = max_mclk_vddci;
3065 }
3066 if (max_mclk_vddc) {
3067 if (ps->performance_levels[i].mclk > max_mclk_vddc)
3068 ps->performance_levels[i].mclk = max_mclk_vddc;
3069 }
Alex Deucher5615f892015-01-12 17:15:12 -05003070 if (max_mclk) {
3071 if (ps->performance_levels[i].mclk > max_mclk)
3072 ps->performance_levels[i].mclk = max_mclk;
3073 }
3074 if (max_sclk) {
3075 if (ps->performance_levels[i].sclk > max_sclk)
3076 ps->performance_levels[i].sclk = max_sclk;
3077 }
Alex Deucher1db78022014-10-13 11:35:06 -04003078 }
3079
Alex Deuchera9e61412013-06-25 17:56:16 -04003080 /* XXX validate the min clocks required for display */
3081
3082 if (disable_mclk_switching) {
3083 mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
Alex Deuchera9e61412013-06-25 17:56:16 -04003084 vddci = ps->performance_levels[ps->performance_level_count - 1].vddci;
3085 } else {
Alex Deuchera9e61412013-06-25 17:56:16 -04003086 mclk = ps->performance_levels[0].mclk;
Alex Deuchera9e61412013-06-25 17:56:16 -04003087 vddci = ps->performance_levels[0].vddci;
3088 }
3089
Alex Deucher797f2032013-08-01 11:54:07 -04003090 if (disable_sclk_switching) {
3091 sclk = ps->performance_levels[ps->performance_level_count - 1].sclk;
3092 vddc = ps->performance_levels[ps->performance_level_count - 1].vddc;
3093 } else {
3094 sclk = ps->performance_levels[0].sclk;
3095 vddc = ps->performance_levels[0].vddc;
3096 }
3097
Alex Deucher11586cf2015-05-11 22:01:52 +02003098 if (rps->vce_active) {
3099 if (sclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk)
3100 sclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk;
3101 if (mclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].mclk)
3102 mclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].mclk;
3103 }
3104
Alex Deuchera9e61412013-06-25 17:56:16 -04003105 /* adjusted low state */
3106 ps->performance_levels[0].sclk = sclk;
3107 ps->performance_levels[0].mclk = mclk;
3108 ps->performance_levels[0].vddc = vddc;
3109 ps->performance_levels[0].vddci = vddci;
3110
Alex Deucher797f2032013-08-01 11:54:07 -04003111 if (disable_sclk_switching) {
3112 sclk = ps->performance_levels[0].sclk;
3113 for (i = 1; i < ps->performance_level_count; i++) {
3114 if (sclk < ps->performance_levels[i].sclk)
3115 sclk = ps->performance_levels[i].sclk;
3116 }
3117 for (i = 0; i < ps->performance_level_count; i++) {
3118 ps->performance_levels[i].sclk = sclk;
3119 ps->performance_levels[i].vddc = vddc;
3120 }
3121 } else {
3122 for (i = 1; i < ps->performance_level_count; i++) {
3123 if (ps->performance_levels[i].sclk < ps->performance_levels[i - 1].sclk)
3124 ps->performance_levels[i].sclk = ps->performance_levels[i - 1].sclk;
3125 if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc)
3126 ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc;
3127 }
Alex Deuchera9e61412013-06-25 17:56:16 -04003128 }
3129
3130 if (disable_mclk_switching) {
3131 mclk = ps->performance_levels[0].mclk;
3132 for (i = 1; i < ps->performance_level_count; i++) {
3133 if (mclk < ps->performance_levels[i].mclk)
3134 mclk = ps->performance_levels[i].mclk;
3135 }
3136 for (i = 0; i < ps->performance_level_count; i++) {
3137 ps->performance_levels[i].mclk = mclk;
3138 ps->performance_levels[i].vddci = vddci;
3139 }
3140 } else {
3141 for (i = 1; i < ps->performance_level_count; i++) {
3142 if (ps->performance_levels[i].mclk < ps->performance_levels[i - 1].mclk)
3143 ps->performance_levels[i].mclk = ps->performance_levels[i - 1].mclk;
3144 if (ps->performance_levels[i].vddci < ps->performance_levels[i - 1].vddci)
3145 ps->performance_levels[i].vddci = ps->performance_levels[i - 1].vddci;
3146 }
3147 }
3148
3149 for (i = 0; i < ps->performance_level_count; i++)
3150 btc_adjust_clock_combinations(rdev, max_limits,
3151 &ps->performance_levels[i]);
3152
3153 for (i = 0; i < ps->performance_level_count; i++) {
Alex Deucher11586cf2015-05-11 22:01:52 +02003154 if (ps->performance_levels[i].vddc < min_vce_voltage)
3155 ps->performance_levels[i].vddc = min_vce_voltage;
Alex Deuchera9e61412013-06-25 17:56:16 -04003156 btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
3157 ps->performance_levels[i].sclk,
3158 max_limits->vddc, &ps->performance_levels[i].vddc);
3159 btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
3160 ps->performance_levels[i].mclk,
3161 max_limits->vddci, &ps->performance_levels[i].vddci);
3162 btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3163 ps->performance_levels[i].mclk,
3164 max_limits->vddc, &ps->performance_levels[i].vddc);
3165 btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
3166 rdev->clock.current_dispclk,
3167 max_limits->vddc, &ps->performance_levels[i].vddc);
3168 }
3169
3170 for (i = 0; i < ps->performance_level_count; i++) {
3171 btc_apply_voltage_delta_rules(rdev,
3172 max_limits->vddc, max_limits->vddci,
3173 &ps->performance_levels[i].vddc,
3174 &ps->performance_levels[i].vddci);
3175 }
3176
3177 ps->dc_compatible = true;
3178 for (i = 0; i < ps->performance_level_count; i++) {
3179 if (ps->performance_levels[i].vddc > rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc)
3180 ps->dc_compatible = false;
3181 }
Alex Deuchera9e61412013-06-25 17:56:16 -04003182}
3183
3184#if 0
3185static int si_read_smc_soft_register(struct radeon_device *rdev,
3186 u16 reg_offset, u32 *value)
3187{
3188 struct si_power_info *si_pi = si_get_pi(rdev);
3189
3190 return si_read_smc_sram_dword(rdev,
3191 si_pi->soft_regs_start + reg_offset, value,
3192 si_pi->sram_end);
3193}
3194#endif
3195
3196static int si_write_smc_soft_register(struct radeon_device *rdev,
3197 u16 reg_offset, u32 value)
3198{
3199 struct si_power_info *si_pi = si_get_pi(rdev);
3200
3201 return si_write_smc_sram_dword(rdev,
3202 si_pi->soft_regs_start + reg_offset,
3203 value, si_pi->sram_end);
3204}
3205
3206static bool si_is_special_1gb_platform(struct radeon_device *rdev)
3207{
3208 bool ret = false;
3209 u32 tmp, width, row, column, bank, density;
3210 bool is_memory_gddr5, is_special;
3211
3212 tmp = RREG32(MC_SEQ_MISC0);
3213 is_memory_gddr5 = (MC_SEQ_MISC0_GDDR5_VALUE == ((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT));
3214 is_special = (MC_SEQ_MISC0_REV_ID_VALUE == ((tmp & MC_SEQ_MISC0_REV_ID_MASK) >> MC_SEQ_MISC0_REV_ID_SHIFT))
3215 & (MC_SEQ_MISC0_VEN_ID_VALUE == ((tmp & MC_SEQ_MISC0_VEN_ID_MASK) >> MC_SEQ_MISC0_VEN_ID_SHIFT));
3216
3217 WREG32(MC_SEQ_IO_DEBUG_INDEX, 0xb);
3218 width = ((RREG32(MC_SEQ_IO_DEBUG_DATA) >> 1) & 1) ? 16 : 32;
3219
3220 tmp = RREG32(MC_ARB_RAMCFG);
3221 row = ((tmp & NOOFROWS_MASK) >> NOOFROWS_SHIFT) + 10;
3222 column = ((tmp & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) + 8;
3223 bank = ((tmp & NOOFBANK_MASK) >> NOOFBANK_SHIFT) + 2;
3224
3225 density = (1 << (row + column - 20 + bank)) * width;
3226
3227 if ((rdev->pdev->device == 0x6819) &&
3228 is_memory_gddr5 && is_special && (density == 0x400))
3229 ret = true;
3230
3231 return ret;
3232}
3233
3234static void si_get_leakage_vddc(struct radeon_device *rdev)
3235{
3236 struct si_power_info *si_pi = si_get_pi(rdev);
3237 u16 vddc, count = 0;
3238 int i, ret;
3239
3240 for (i = 0; i < SISLANDS_MAX_LEAKAGE_COUNT; i++) {
3241 ret = radeon_atom_get_leakage_vddc_based_on_leakage_idx(rdev, &vddc, SISLANDS_LEAKAGE_INDEX0 + i);
3242
3243 if (!ret && (vddc > 0) && (vddc != (SISLANDS_LEAKAGE_INDEX0 + i))) {
3244 si_pi->leakage_voltage.entries[count].voltage = vddc;
3245 si_pi->leakage_voltage.entries[count].leakage_index =
3246 SISLANDS_LEAKAGE_INDEX0 + i;
3247 count++;
3248 }
3249 }
3250 si_pi->leakage_voltage.count = count;
3251}
3252
3253static int si_get_leakage_voltage_from_leakage_index(struct radeon_device *rdev,
3254 u32 index, u16 *leakage_voltage)
3255{
3256 struct si_power_info *si_pi = si_get_pi(rdev);
3257 int i;
3258
3259 if (leakage_voltage == NULL)
3260 return -EINVAL;
3261
3262 if ((index & 0xff00) != 0xff00)
3263 return -EINVAL;
3264
3265 if ((index & 0xff) > SISLANDS_MAX_LEAKAGE_COUNT + 1)
3266 return -EINVAL;
3267
3268 if (index < SISLANDS_LEAKAGE_INDEX0)
3269 return -EINVAL;
3270
3271 for (i = 0; i < si_pi->leakage_voltage.count; i++) {
3272 if (si_pi->leakage_voltage.entries[i].leakage_index == index) {
3273 *leakage_voltage = si_pi->leakage_voltage.entries[i].voltage;
3274 return 0;
3275 }
3276 }
3277 return -EAGAIN;
3278}
3279
3280static void si_set_dpm_event_sources(struct radeon_device *rdev, u32 sources)
3281{
3282 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3283 bool want_thermal_protection;
3284 enum radeon_dpm_event_src dpm_event_src;
3285
3286 switch (sources) {
3287 case 0:
3288 default:
3289 want_thermal_protection = false;
3290 break;
3291 case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL):
3292 want_thermal_protection = true;
3293 dpm_event_src = RADEON_DPM_EVENT_SRC_DIGITAL;
3294 break;
3295 case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
3296 want_thermal_protection = true;
3297 dpm_event_src = RADEON_DPM_EVENT_SRC_EXTERNAL;
3298 break;
3299 case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
3300 (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)):
3301 want_thermal_protection = true;
3302 dpm_event_src = RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
3303 break;
3304 }
3305
3306 if (want_thermal_protection) {
3307 WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
3308 if (pi->thermal_protection)
3309 WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
3310 } else {
3311 WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
3312 }
3313}
3314
3315static void si_enable_auto_throttle_source(struct radeon_device *rdev,
3316 enum radeon_dpm_auto_throttle_src source,
3317 bool enable)
3318{
3319 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3320
3321 if (enable) {
3322 if (!(pi->active_auto_throttle_sources & (1 << source))) {
3323 pi->active_auto_throttle_sources |= 1 << source;
3324 si_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
3325 }
3326 } else {
3327 if (pi->active_auto_throttle_sources & (1 << source)) {
3328 pi->active_auto_throttle_sources &= ~(1 << source);
3329 si_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
3330 }
3331 }
3332}
3333
3334static void si_start_dpm(struct radeon_device *rdev)
3335{
3336 WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
3337}
3338
3339static void si_stop_dpm(struct radeon_device *rdev)
3340{
3341 WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
3342}
3343
3344static void si_enable_sclk_control(struct radeon_device *rdev, bool enable)
3345{
3346 if (enable)
3347 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
3348 else
3349 WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
3350
3351}
3352
3353#if 0
3354static int si_notify_hardware_of_thermal_state(struct radeon_device *rdev,
3355 u32 thermal_level)
3356{
3357 PPSMC_Result ret;
3358
3359 if (thermal_level == 0) {
3360 ret = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
3361 if (ret == PPSMC_Result_OK)
3362 return 0;
3363 else
3364 return -EINVAL;
3365 }
3366 return 0;
3367}
3368
3369static void si_notify_hardware_vpu_recovery_event(struct radeon_device *rdev)
3370{
3371 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_tdr_is_about_to_happen, true);
3372}
3373#endif
3374
3375#if 0
3376static int si_notify_hw_of_powersource(struct radeon_device *rdev, bool ac_power)
3377{
3378 if (ac_power)
3379 return (si_send_msg_to_smc(rdev, PPSMC_MSG_RunningOnAC) == PPSMC_Result_OK) ?
3380 0 : -EINVAL;
3381
3382 return 0;
3383}
3384#endif
3385
3386static PPSMC_Result si_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
3387 PPSMC_Msg msg, u32 parameter)
3388{
3389 WREG32(SMC_SCRATCH0, parameter);
3390 return si_send_msg_to_smc(rdev, msg);
3391}
3392
3393static int si_restrict_performance_levels_before_switch(struct radeon_device *rdev)
3394{
3395 if (si_send_msg_to_smc(rdev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
3396 return -EINVAL;
3397
3398 return (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) == PPSMC_Result_OK) ?
3399 0 : -EINVAL;
3400}
3401
Alex Deuchera160a6a2013-07-02 18:46:28 -04003402int si_dpm_force_performance_level(struct radeon_device *rdev,
3403 enum radeon_dpm_forced_level level)
Alex Deuchera9e61412013-06-25 17:56:16 -04003404{
Alex Deuchera160a6a2013-07-02 18:46:28 -04003405 struct radeon_ps *rps = rdev->pm.dpm.current_ps;
3406 struct ni_ps *ps = ni_get_ps(rps);
Alex Deucher63f22d02013-07-27 17:50:26 -04003407 u32 levels = ps->performance_level_count;
Alex Deuchera9e61412013-06-25 17:56:16 -04003408
Alex Deuchera160a6a2013-07-02 18:46:28 -04003409 if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
Alex Deucher63f22d02013-07-27 17:50:26 -04003410 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
Alex Deuchera160a6a2013-07-02 18:46:28 -04003411 return -EINVAL;
3412
3413 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 1) != PPSMC_Result_OK)
3414 return -EINVAL;
3415 } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
3416 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
3417 return -EINVAL;
3418
Alex Deucher63f22d02013-07-27 17:50:26 -04003419 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) != PPSMC_Result_OK)
Alex Deuchera160a6a2013-07-02 18:46:28 -04003420 return -EINVAL;
3421 } else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
3422 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
3423 return -EINVAL;
3424
Alex Deucher63f22d02013-07-27 17:50:26 -04003425 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
Alex Deuchera160a6a2013-07-02 18:46:28 -04003426 return -EINVAL;
3427 }
3428
3429 rdev->pm.dpm.forced_level = level;
3430
3431 return 0;
Alex Deuchera9e61412013-06-25 17:56:16 -04003432}
Alex Deuchera9e61412013-06-25 17:56:16 -04003433
Alex Deucher98769132015-01-14 16:18:32 -05003434#if 0
Alex Deuchera9e61412013-06-25 17:56:16 -04003435static int si_set_boot_state(struct radeon_device *rdev)
3436{
3437 return (si_send_msg_to_smc(rdev, PPSMC_MSG_SwitchToInitialState) == PPSMC_Result_OK) ?
3438 0 : -EINVAL;
3439}
Alex Deucher98769132015-01-14 16:18:32 -05003440#endif
Alex Deuchera9e61412013-06-25 17:56:16 -04003441
3442static int si_set_sw_state(struct radeon_device *rdev)
3443{
3444 return (si_send_msg_to_smc(rdev, PPSMC_MSG_SwitchToSwState) == PPSMC_Result_OK) ?
3445 0 : -EINVAL;
3446}
3447
3448static int si_halt_smc(struct radeon_device *rdev)
3449{
3450 if (si_send_msg_to_smc(rdev, PPSMC_MSG_Halt) != PPSMC_Result_OK)
3451 return -EINVAL;
3452
3453 return (si_wait_for_smc_inactive(rdev) == PPSMC_Result_OK) ?
3454 0 : -EINVAL;
3455}
3456
3457static int si_resume_smc(struct radeon_device *rdev)
3458{
3459 if (si_send_msg_to_smc(rdev, PPSMC_FlushDataCache) != PPSMC_Result_OK)
3460 return -EINVAL;
3461
3462 return (si_send_msg_to_smc(rdev, PPSMC_MSG_Resume) == PPSMC_Result_OK) ?
3463 0 : -EINVAL;
3464}
3465
3466static void si_dpm_start_smc(struct radeon_device *rdev)
3467{
3468 si_program_jump_on_start(rdev);
3469 si_start_smc(rdev);
3470 si_start_smc_clock(rdev);
3471}
3472
3473static void si_dpm_stop_smc(struct radeon_device *rdev)
3474{
3475 si_reset_smc(rdev);
3476 si_stop_smc_clock(rdev);
3477}
3478
3479static int si_process_firmware_header(struct radeon_device *rdev)
3480{
3481 struct si_power_info *si_pi = si_get_pi(rdev);
3482 u32 tmp;
3483 int ret;
3484
3485 ret = si_read_smc_sram_dword(rdev,
3486 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3487 SISLANDS_SMC_FIRMWARE_HEADER_stateTable,
3488 &tmp, si_pi->sram_end);
3489 if (ret)
3490 return ret;
3491
3492 si_pi->state_table_start = tmp;
3493
3494 ret = si_read_smc_sram_dword(rdev,
3495 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3496 SISLANDS_SMC_FIRMWARE_HEADER_softRegisters,
3497 &tmp, si_pi->sram_end);
3498 if (ret)
3499 return ret;
3500
3501 si_pi->soft_regs_start = tmp;
3502
3503 ret = si_read_smc_sram_dword(rdev,
3504 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3505 SISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable,
3506 &tmp, si_pi->sram_end);
3507 if (ret)
3508 return ret;
3509
3510 si_pi->mc_reg_table_start = tmp;
3511
3512 ret = si_read_smc_sram_dword(rdev,
3513 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
Alex Deucher39471ad2014-09-14 21:14:14 -04003514 SISLANDS_SMC_FIRMWARE_HEADER_fanTable,
3515 &tmp, si_pi->sram_end);
3516 if (ret)
3517 return ret;
3518
3519 si_pi->fan_table_start = tmp;
3520
3521 ret = si_read_smc_sram_dword(rdev,
3522 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
Alex Deuchera9e61412013-06-25 17:56:16 -04003523 SISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable,
3524 &tmp, si_pi->sram_end);
3525 if (ret)
3526 return ret;
3527
3528 si_pi->arb_table_start = tmp;
3529
3530 ret = si_read_smc_sram_dword(rdev,
3531 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3532 SISLANDS_SMC_FIRMWARE_HEADER_CacConfigTable,
3533 &tmp, si_pi->sram_end);
3534 if (ret)
3535 return ret;
3536
3537 si_pi->cac_table_start = tmp;
3538
3539 ret = si_read_smc_sram_dword(rdev,
3540 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3541 SISLANDS_SMC_FIRMWARE_HEADER_DteConfiguration,
3542 &tmp, si_pi->sram_end);
3543 if (ret)
3544 return ret;
3545
3546 si_pi->dte_table_start = tmp;
3547
3548 ret = si_read_smc_sram_dword(rdev,
3549 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3550 SISLANDS_SMC_FIRMWARE_HEADER_spllTable,
3551 &tmp, si_pi->sram_end);
3552 if (ret)
3553 return ret;
3554
3555 si_pi->spll_table_start = tmp;
3556
3557 ret = si_read_smc_sram_dword(rdev,
3558 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3559 SISLANDS_SMC_FIRMWARE_HEADER_PAPMParameters,
3560 &tmp, si_pi->sram_end);
3561 if (ret)
3562 return ret;
3563
3564 si_pi->papm_cfg_table_start = tmp;
3565
3566 return ret;
3567}
3568
3569static void si_read_clock_registers(struct radeon_device *rdev)
3570{
3571 struct si_power_info *si_pi = si_get_pi(rdev);
3572
3573 si_pi->clock_registers.cg_spll_func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
3574 si_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2);
3575 si_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3);
3576 si_pi->clock_registers.cg_spll_func_cntl_4 = RREG32(CG_SPLL_FUNC_CNTL_4);
3577 si_pi->clock_registers.cg_spll_spread_spectrum = RREG32(CG_SPLL_SPREAD_SPECTRUM);
3578 si_pi->clock_registers.cg_spll_spread_spectrum_2 = RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
3579 si_pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
3580 si_pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
3581 si_pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
3582 si_pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
3583 si_pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
3584 si_pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
3585 si_pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
3586 si_pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
3587 si_pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
3588}
3589
3590static void si_enable_thermal_protection(struct radeon_device *rdev,
3591 bool enable)
3592{
3593 if (enable)
3594 WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
3595 else
3596 WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
3597}
3598
3599static void si_enable_acpi_power_management(struct radeon_device *rdev)
3600{
3601 WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
3602}
3603
3604#if 0
3605static int si_enter_ulp_state(struct radeon_device *rdev)
3606{
3607 WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
3608
3609 udelay(25000);
3610
3611 return 0;
3612}
3613
3614static int si_exit_ulp_state(struct radeon_device *rdev)
3615{
3616 int i;
3617
3618 WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
3619
3620 udelay(7000);
3621
3622 for (i = 0; i < rdev->usec_timeout; i++) {
3623 if (RREG32(SMC_RESP_0) == 1)
3624 break;
3625 udelay(1000);
3626 }
3627
3628 return 0;
3629}
3630#endif
3631
3632static int si_notify_smc_display_change(struct radeon_device *rdev,
3633 bool has_display)
3634{
3635 PPSMC_Msg msg = has_display ?
3636 PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
3637
3638 return (si_send_msg_to_smc(rdev, msg) == PPSMC_Result_OK) ?
3639 0 : -EINVAL;
3640}
3641
3642static void si_program_response_times(struct radeon_device *rdev)
3643{
3644 u32 voltage_response_time, backbias_response_time, acpi_delay_time, vbi_time_out;
3645 u32 vddc_dly, acpi_dly, vbi_dly;
3646 u32 reference_clock;
3647
3648 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
3649
3650 voltage_response_time = (u32)rdev->pm.dpm.voltage_response_time;
3651 backbias_response_time = (u32)rdev->pm.dpm.backbias_response_time;
3652
3653 if (voltage_response_time == 0)
3654 voltage_response_time = 1000;
3655
3656 acpi_delay_time = 15000;
3657 vbi_time_out = 100000;
3658
3659 reference_clock = radeon_get_xclk(rdev);
3660
3661 vddc_dly = (voltage_response_time * reference_clock) / 100;
3662 acpi_dly = (acpi_delay_time * reference_clock) / 100;
3663 vbi_dly = (vbi_time_out * reference_clock) / 100;
3664
3665 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_delay_vreg, vddc_dly);
3666 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_delay_acpi, acpi_dly);
3667 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
3668 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
3669}
3670
3671static void si_program_ds_registers(struct radeon_device *rdev)
3672{
3673 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
3674 u32 tmp = 1; /* XXX: 0x10 on tahiti A0 */
3675
3676 if (eg_pi->sclk_deep_sleep) {
3677 WREG32_P(MISC_CLK_CNTL, DEEP_SLEEP_CLK_SEL(tmp), ~DEEP_SLEEP_CLK_SEL_MASK);
3678 WREG32_P(CG_SPLL_AUTOSCALE_CNTL, AUTOSCALE_ON_SS_CLEAR,
3679 ~AUTOSCALE_ON_SS_CLEAR);
3680 }
3681}
3682
3683static void si_program_display_gap(struct radeon_device *rdev)
3684{
3685 u32 tmp, pipe;
3686 int i;
3687
3688 tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
3689 if (rdev->pm.dpm.new_active_crtc_count > 0)
3690 tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
3691 else
3692 tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
3693
3694 if (rdev->pm.dpm.new_active_crtc_count > 1)
3695 tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
3696 else
3697 tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
3698
3699 WREG32(CG_DISPLAY_GAP_CNTL, tmp);
3700
3701 tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
3702 pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
3703
3704 if ((rdev->pm.dpm.new_active_crtc_count > 0) &&
3705 (!(rdev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
3706 /* find the first active crtc */
3707 for (i = 0; i < rdev->num_crtc; i++) {
3708 if (rdev->pm.dpm.new_active_crtcs & (1 << i))
3709 break;
3710 }
3711 if (i == rdev->num_crtc)
3712 pipe = 0;
3713 else
3714 pipe = i;
3715
3716 tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
3717 tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
3718 WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
3719 }
3720
Alex Deucher45733882013-10-10 12:31:43 -04003721 /* Setting this to false forces the performance state to low if the crtcs are disabled.
3722 * This can be a problem on PowerXpress systems or if you want to use the card
Alex Deucherffcda352014-01-27 13:04:56 -05003723 * for offscreen rendering or compute if there are no crtcs enabled.
Alex Deucher45733882013-10-10 12:31:43 -04003724 */
Alex Deucherffcda352014-01-27 13:04:56 -05003725 si_notify_smc_display_change(rdev, rdev->pm.dpm.new_active_crtc_count > 0);
Alex Deuchera9e61412013-06-25 17:56:16 -04003726}
3727
3728static void si_enable_spread_spectrum(struct radeon_device *rdev, bool enable)
3729{
3730 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3731
3732 if (enable) {
3733 if (pi->sclk_ss)
3734 WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
3735 } else {
3736 WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
3737 WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
3738 }
3739}
3740
3741static void si_setup_bsp(struct radeon_device *rdev)
3742{
3743 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3744 u32 xclk = radeon_get_xclk(rdev);
3745
3746 r600_calculate_u_and_p(pi->asi,
3747 xclk,
3748 16,
3749 &pi->bsp,
3750 &pi->bsu);
3751
3752 r600_calculate_u_and_p(pi->pasi,
3753 xclk,
3754 16,
3755 &pi->pbsp,
3756 &pi->pbsu);
3757
3758
3759 pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
3760 pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
3761
3762 WREG32(CG_BSP, pi->dsp);
3763}
3764
3765static void si_program_git(struct radeon_device *rdev)
3766{
3767 WREG32_P(CG_GIT, CG_GICST(R600_GICST_DFLT), ~CG_GICST_MASK);
3768}
3769
3770static void si_program_tp(struct radeon_device *rdev)
3771{
3772 int i;
3773 enum r600_td td = R600_TD_DFLT;
3774
3775 for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
3776 WREG32(CG_FFCT_0 + (i * 4), (UTC_0(r600_utc[i]) | DTC_0(r600_dtc[i])));
3777
3778 if (td == R600_TD_AUTO)
3779 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
3780 else
3781 WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
3782
3783 if (td == R600_TD_UP)
3784 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
3785
3786 if (td == R600_TD_DOWN)
3787 WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
3788}
3789
3790static void si_program_tpp(struct radeon_device *rdev)
3791{
3792 WREG32(CG_TPC, R600_TPC_DFLT);
3793}
3794
3795static void si_program_sstp(struct radeon_device *rdev)
3796{
3797 WREG32(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
3798}
3799
3800static void si_enable_display_gap(struct radeon_device *rdev)
3801{
3802 u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
3803
Alex Deucher489bc472013-07-26 18:05:07 -04003804 tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
3805 tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
3806 DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
3807
Alex Deuchera9e61412013-06-25 17:56:16 -04003808 tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
Alex Deucher489bc472013-07-26 18:05:07 -04003809 tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
Alex Deuchera9e61412013-06-25 17:56:16 -04003810 DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
3811 WREG32(CG_DISPLAY_GAP_CNTL, tmp);
3812}
3813
3814static void si_program_vc(struct radeon_device *rdev)
3815{
3816 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3817
3818 WREG32(CG_FTV, pi->vrc);
3819}
3820
3821static void si_clear_vc(struct radeon_device *rdev)
3822{
3823 WREG32(CG_FTV, 0);
3824}
3825
Alex Deuchercc8dbbb2013-08-14 01:03:41 -04003826u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
Alex Deuchera9e61412013-06-25 17:56:16 -04003827{
3828 u8 mc_para_index;
3829
3830 if (memory_clock < 10000)
3831 mc_para_index = 0;
3832 else if (memory_clock >= 80000)
3833 mc_para_index = 0x0f;
3834 else
3835 mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
3836 return mc_para_index;
3837}
3838
Alex Deuchercc8dbbb2013-08-14 01:03:41 -04003839u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
Alex Deuchera9e61412013-06-25 17:56:16 -04003840{
3841 u8 mc_para_index;
3842
3843 if (strobe_mode) {
3844 if (memory_clock < 12500)
3845 mc_para_index = 0x00;
3846 else if (memory_clock > 47500)
3847 mc_para_index = 0x0f;
3848 else
3849 mc_para_index = (u8)((memory_clock - 10000) / 2500);
3850 } else {
3851 if (memory_clock < 65000)
3852 mc_para_index = 0x00;
3853 else if (memory_clock > 135000)
3854 mc_para_index = 0x0f;
3855 else
3856 mc_para_index = (u8)((memory_clock - 60000) / 5000);
3857 }
3858 return mc_para_index;
3859}
3860
3861static u8 si_get_strobe_mode_settings(struct radeon_device *rdev, u32 mclk)
3862{
3863 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3864 bool strobe_mode = false;
3865 u8 result = 0;
3866
3867 if (mclk <= pi->mclk_strobe_mode_threshold)
3868 strobe_mode = true;
3869
3870 if (pi->mem_gddr5)
3871 result = si_get_mclk_frequency_ratio(mclk, strobe_mode);
3872 else
3873 result = si_get_ddr3_mclk_frequency_ratio(mclk);
3874
3875 if (strobe_mode)
3876 result |= SISLANDS_SMC_STROBE_ENABLE;
3877
3878 return result;
3879}
3880
3881static int si_upload_firmware(struct radeon_device *rdev)
3882{
3883 struct si_power_info *si_pi = si_get_pi(rdev);
3884 int ret;
3885
3886 si_reset_smc(rdev);
3887 si_stop_smc_clock(rdev);
3888
3889 ret = si_load_smc_ucode(rdev, si_pi->sram_end);
3890
3891 return ret;
3892}
3893
3894static bool si_validate_phase_shedding_tables(struct radeon_device *rdev,
3895 const struct atom_voltage_table *table,
3896 const struct radeon_phase_shedding_limits_table *limits)
3897{
3898 u32 data, num_bits, num_levels;
3899
3900 if ((table == NULL) || (limits == NULL))
3901 return false;
3902
3903 data = table->mask_low;
3904
3905 num_bits = hweight32(data);
3906
3907 if (num_bits == 0)
3908 return false;
3909
3910 num_levels = (1 << num_bits);
3911
3912 if (table->count != num_levels)
3913 return false;
3914
3915 if (limits->count != (num_levels - 1))
3916 return false;
3917
3918 return true;
3919}
3920
Alex Deuchercc8dbbb2013-08-14 01:03:41 -04003921void si_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev,
3922 u32 max_voltage_steps,
3923 struct atom_voltage_table *voltage_table)
Alex Deuchera9e61412013-06-25 17:56:16 -04003924{
3925 unsigned int i, diff;
3926
Alex Deucher9dd93332013-04-29 18:53:52 -04003927 if (voltage_table->count <= max_voltage_steps)
Alex Deuchera9e61412013-06-25 17:56:16 -04003928 return;
3929
Alex Deucher9dd93332013-04-29 18:53:52 -04003930 diff = voltage_table->count - max_voltage_steps;
Alex Deuchera9e61412013-06-25 17:56:16 -04003931
Alex Deucher9dd93332013-04-29 18:53:52 -04003932 for (i= 0; i < max_voltage_steps; i++)
Alex Deuchera9e61412013-06-25 17:56:16 -04003933 voltage_table->entries[i] = voltage_table->entries[i + diff];
3934
Alex Deucher9dd93332013-04-29 18:53:52 -04003935 voltage_table->count = max_voltage_steps;
Alex Deuchera9e61412013-06-25 17:56:16 -04003936}
3937
Alex Deucher636e2582014-06-06 18:43:45 -04003938static int si_get_svi2_voltage_table(struct radeon_device *rdev,
3939 struct radeon_clock_voltage_dependency_table *voltage_dependency_table,
3940 struct atom_voltage_table *voltage_table)
3941{
3942 u32 i;
3943
3944 if (voltage_dependency_table == NULL)
3945 return -EINVAL;
3946
3947 voltage_table->mask_low = 0;
3948 voltage_table->phase_delay = 0;
3949
3950 voltage_table->count = voltage_dependency_table->count;
3951 for (i = 0; i < voltage_table->count; i++) {
3952 voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
3953 voltage_table->entries[i].smio_low = 0;
3954 }
3955
3956 return 0;
3957}
3958
Alex Deuchera9e61412013-06-25 17:56:16 -04003959static int si_construct_voltage_tables(struct radeon_device *rdev)
3960{
3961 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3962 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
3963 struct si_power_info *si_pi = si_get_pi(rdev);
3964 int ret;
3965
Alex Deucher636e2582014-06-06 18:43:45 -04003966 if (pi->voltage_control) {
3967 ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
3968 VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddc_voltage_table);
3969 if (ret)
3970 return ret;
Alex Deuchera9e61412013-06-25 17:56:16 -04003971
Alex Deucher636e2582014-06-06 18:43:45 -04003972 if (eg_pi->vddc_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
3973 si_trim_voltage_table_to_fit_state_table(rdev,
3974 SISLANDS_MAX_NO_VREG_STEPS,
3975 &eg_pi->vddc_voltage_table);
3976 } else if (si_pi->voltage_control_svi2) {
3977 ret = si_get_svi2_voltage_table(rdev,
3978 &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3979 &eg_pi->vddc_voltage_table);
3980 if (ret)
3981 return ret;
3982 } else {
3983 return -EINVAL;
3984 }
Alex Deuchera9e61412013-06-25 17:56:16 -04003985
3986 if (eg_pi->vddci_control) {
3987 ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDCI,
3988 VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddci_voltage_table);
3989 if (ret)
3990 return ret;
3991
3992 if (eg_pi->vddci_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
Alex Deucher9dd93332013-04-29 18:53:52 -04003993 si_trim_voltage_table_to_fit_state_table(rdev,
3994 SISLANDS_MAX_NO_VREG_STEPS,
3995 &eg_pi->vddci_voltage_table);
Alex Deuchera9e61412013-06-25 17:56:16 -04003996 }
Alex Deucher636e2582014-06-06 18:43:45 -04003997 if (si_pi->vddci_control_svi2) {
3998 ret = si_get_svi2_voltage_table(rdev,
3999 &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
4000 &eg_pi->vddci_voltage_table);
4001 if (ret)
4002 return ret;
4003 }
Alex Deuchera9e61412013-06-25 17:56:16 -04004004
4005 if (pi->mvdd_control) {
4006 ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_MVDDC,
4007 VOLTAGE_OBJ_GPIO_LUT, &si_pi->mvdd_voltage_table);
4008
4009 if (ret) {
4010 pi->mvdd_control = false;
4011 return ret;
4012 }
4013
4014 if (si_pi->mvdd_voltage_table.count == 0) {
4015 pi->mvdd_control = false;
4016 return -EINVAL;
4017 }
4018
4019 if (si_pi->mvdd_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
Alex Deucher9dd93332013-04-29 18:53:52 -04004020 si_trim_voltage_table_to_fit_state_table(rdev,
4021 SISLANDS_MAX_NO_VREG_STEPS,
4022 &si_pi->mvdd_voltage_table);
Alex Deuchera9e61412013-06-25 17:56:16 -04004023 }
4024
4025 if (si_pi->vddc_phase_shed_control) {
4026 ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
4027 VOLTAGE_OBJ_PHASE_LUT, &si_pi->vddc_phase_shed_table);
4028 if (ret)
4029 si_pi->vddc_phase_shed_control = false;
4030
4031 if ((si_pi->vddc_phase_shed_table.count == 0) ||
4032 (si_pi->vddc_phase_shed_table.count > SISLANDS_MAX_NO_VREG_STEPS))
4033 si_pi->vddc_phase_shed_control = false;
4034 }
4035
4036 return 0;
4037}
4038
4039static void si_populate_smc_voltage_table(struct radeon_device *rdev,
4040 const struct atom_voltage_table *voltage_table,
4041 SISLANDS_SMC_STATETABLE *table)
4042{
4043 unsigned int i;
4044
4045 for (i = 0; i < voltage_table->count; i++)
4046 table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
4047}
4048
4049static int si_populate_smc_voltage_tables(struct radeon_device *rdev,
4050 SISLANDS_SMC_STATETABLE *table)
4051{
4052 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4053 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4054 struct si_power_info *si_pi = si_get_pi(rdev);
4055 u8 i;
4056
Alex Deucher636e2582014-06-06 18:43:45 -04004057 if (si_pi->voltage_control_svi2) {
4058 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svc,
4059 si_pi->svc_gpio_id);
4060 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svd,
4061 si_pi->svd_gpio_id);
4062 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_svi_rework_plat_type,
4063 2);
4064 } else {
4065 if (eg_pi->vddc_voltage_table.count) {
4066 si_populate_smc_voltage_table(rdev, &eg_pi->vddc_voltage_table, table);
4067 table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
4068 cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
Alex Deuchera9e61412013-06-25 17:56:16 -04004069
Alex Deucher636e2582014-06-06 18:43:45 -04004070 for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
4071 if (pi->max_vddc_in_table <= eg_pi->vddc_voltage_table.entries[i].value) {
4072 table->maxVDDCIndexInPPTable = i;
4073 break;
4074 }
Alex Deuchera9e61412013-06-25 17:56:16 -04004075 }
4076 }
Alex Deuchera9e61412013-06-25 17:56:16 -04004077
Alex Deucher636e2582014-06-06 18:43:45 -04004078 if (eg_pi->vddci_voltage_table.count) {
4079 si_populate_smc_voltage_table(rdev, &eg_pi->vddci_voltage_table, table);
Alex Deuchera9e61412013-06-25 17:56:16 -04004080
Alex Deucher636e2582014-06-06 18:43:45 -04004081 table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDCI] =
4082 cpu_to_be32(eg_pi->vddci_voltage_table.mask_low);
4083 }
Alex Deuchera9e61412013-06-25 17:56:16 -04004084
4085
Alex Deucher636e2582014-06-06 18:43:45 -04004086 if (si_pi->mvdd_voltage_table.count) {
4087 si_populate_smc_voltage_table(rdev, &si_pi->mvdd_voltage_table, table);
Alex Deuchera9e61412013-06-25 17:56:16 -04004088
Alex Deucher636e2582014-06-06 18:43:45 -04004089 table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_MVDD] =
4090 cpu_to_be32(si_pi->mvdd_voltage_table.mask_low);
4091 }
Alex Deuchera9e61412013-06-25 17:56:16 -04004092
Alex Deucher636e2582014-06-06 18:43:45 -04004093 if (si_pi->vddc_phase_shed_control) {
4094 if (si_validate_phase_shedding_tables(rdev, &si_pi->vddc_phase_shed_table,
4095 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table)) {
4096 si_populate_smc_voltage_table(rdev, &si_pi->vddc_phase_shed_table, table);
Alex Deuchera9e61412013-06-25 17:56:16 -04004097
Alex Deucher636e2582014-06-06 18:43:45 -04004098 table->phaseMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
4099 cpu_to_be32(si_pi->vddc_phase_shed_table.mask_low);
Alex Deuchera9e61412013-06-25 17:56:16 -04004100
Alex Deucher636e2582014-06-06 18:43:45 -04004101 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_phase_shedding_delay,
4102 (u32)si_pi->vddc_phase_shed_table.phase_delay);
4103 } else {
4104 si_pi->vddc_phase_shed_control = false;
4105 }
Alex Deuchera9e61412013-06-25 17:56:16 -04004106 }
4107 }
4108
4109 return 0;
4110}
4111
4112static int si_populate_voltage_value(struct radeon_device *rdev,
4113 const struct atom_voltage_table *table,
4114 u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4115{
4116 unsigned int i;
4117
4118 for (i = 0; i < table->count; i++) {
4119 if (value <= table->entries[i].value) {
4120 voltage->index = (u8)i;
4121 voltage->value = cpu_to_be16(table->entries[i].value);
4122 break;
4123 }
4124 }
4125
4126 if (i >= table->count)
4127 return -EINVAL;
4128
4129 return 0;
4130}
4131
4132static int si_populate_mvdd_value(struct radeon_device *rdev, u32 mclk,
4133 SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4134{
4135 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4136 struct si_power_info *si_pi = si_get_pi(rdev);
4137
4138 if (pi->mvdd_control) {
4139 if (mclk <= pi->mvdd_split_frequency)
4140 voltage->index = 0;
4141 else
4142 voltage->index = (u8)(si_pi->mvdd_voltage_table.count) - 1;
4143
4144 voltage->value = cpu_to_be16(si_pi->mvdd_voltage_table.entries[voltage->index].value);
4145 }
4146 return 0;
4147}
4148
4149static int si_get_std_voltage_value(struct radeon_device *rdev,
4150 SISLANDS_SMC_VOLTAGE_VALUE *voltage,
4151 u16 *std_voltage)
4152{
4153 u16 v_index;
4154 bool voltage_found = false;
4155 *std_voltage = be16_to_cpu(voltage->value);
4156
4157 if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries) {
4158 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_NEW_CAC_VOLTAGE) {
4159 if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
4160 return -EINVAL;
4161
4162 for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
4163 if (be16_to_cpu(voltage->value) ==
4164 (u16)rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
4165 voltage_found = true;
4166 if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
4167 *std_voltage =
4168 rdev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
4169 else
4170 *std_voltage =
4171 rdev->pm.dpm.dyn_state.cac_leakage_table.entries[rdev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
4172 break;
4173 }
4174 }
4175
4176 if (!voltage_found) {
4177 for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
4178 if (be16_to_cpu(voltage->value) <=
4179 (u16)rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
4180 voltage_found = true;
4181 if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
4182 *std_voltage =
4183 rdev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
4184 else
4185 *std_voltage =
4186 rdev->pm.dpm.dyn_state.cac_leakage_table.entries[rdev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
4187 break;
4188 }
4189 }
4190 }
4191 } else {
4192 if ((u32)voltage->index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
4193 *std_voltage = rdev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc;
4194 }
4195 }
4196
4197 return 0;
4198}
4199
4200static int si_populate_std_voltage_value(struct radeon_device *rdev,
4201 u16 value, u8 index,
4202 SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4203{
4204 voltage->index = index;
4205 voltage->value = cpu_to_be16(value);
4206
4207 return 0;
4208}
4209
4210static int si_populate_phase_shedding_value(struct radeon_device *rdev,
4211 const struct radeon_phase_shedding_limits_table *limits,
4212 u16 voltage, u32 sclk, u32 mclk,
4213 SISLANDS_SMC_VOLTAGE_VALUE *smc_voltage)
4214{
4215 unsigned int i;
4216
4217 for (i = 0; i < limits->count; i++) {
4218 if ((voltage <= limits->entries[i].voltage) &&
4219 (sclk <= limits->entries[i].sclk) &&
4220 (mclk <= limits->entries[i].mclk))
4221 break;
4222 }
4223
4224 smc_voltage->phase_settings = (u8)i;
4225
4226 return 0;
4227}
4228
4229static int si_init_arb_table_index(struct radeon_device *rdev)
4230{
4231 struct si_power_info *si_pi = si_get_pi(rdev);
4232 u32 tmp;
4233 int ret;
4234
4235 ret = si_read_smc_sram_dword(rdev, si_pi->arb_table_start, &tmp, si_pi->sram_end);
4236 if (ret)
4237 return ret;
4238
4239 tmp &= 0x00FFFFFF;
4240 tmp |= MC_CG_ARB_FREQ_F1 << 24;
4241
4242 return si_write_smc_sram_dword(rdev, si_pi->arb_table_start, tmp, si_pi->sram_end);
4243}
4244
4245static int si_initial_switch_from_arb_f0_to_f1(struct radeon_device *rdev)
4246{
4247 return ni_copy_and_switch_arb_sets(rdev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
4248}
4249
4250static int si_reset_to_default(struct radeon_device *rdev)
4251{
4252 return (si_send_msg_to_smc(rdev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
4253 0 : -EINVAL;
4254}
4255
4256static int si_force_switch_to_arb_f0(struct radeon_device *rdev)
4257{
4258 struct si_power_info *si_pi = si_get_pi(rdev);
4259 u32 tmp;
4260 int ret;
4261
4262 ret = si_read_smc_sram_dword(rdev, si_pi->arb_table_start,
4263 &tmp, si_pi->sram_end);
4264 if (ret)
4265 return ret;
4266
4267 tmp = (tmp >> 24) & 0xff;
4268
4269 if (tmp == MC_CG_ARB_FREQ_F0)
4270 return 0;
4271
4272 return ni_copy_and_switch_arb_sets(rdev, tmp, MC_CG_ARB_FREQ_F0);
4273}
4274
4275static u32 si_calculate_memory_refresh_rate(struct radeon_device *rdev,
4276 u32 engine_clock)
4277{
Alex Deuchera9e61412013-06-25 17:56:16 -04004278 u32 dram_rows;
4279 u32 dram_refresh_rate;
4280 u32 mc_arb_rfsh_rate;
4281 u32 tmp = (RREG32(MC_ARB_RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
4282
Alex Deucherf44a0122013-07-26 18:18:32 -04004283 if (tmp >= 4)
4284 dram_rows = 16384;
Alex Deuchera9e61412013-06-25 17:56:16 -04004285 else
Alex Deucherf44a0122013-07-26 18:18:32 -04004286 dram_rows = 1 << (tmp + 10);
Alex Deuchera9e61412013-06-25 17:56:16 -04004287
4288 dram_refresh_rate = 1 << ((RREG32(MC_SEQ_MISC0) & 0x3) + 3);
4289 mc_arb_rfsh_rate = ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
4290
4291 return mc_arb_rfsh_rate;
4292}
4293
4294static int si_populate_memory_timing_parameters(struct radeon_device *rdev,
4295 struct rv7xx_pl *pl,
4296 SMC_SIslands_MCArbDramTimingRegisterSet *arb_regs)
4297{
4298 u32 dram_timing;
4299 u32 dram_timing2;
4300 u32 burst_time;
4301
4302 arb_regs->mc_arb_rfsh_rate =
4303 (u8)si_calculate_memory_refresh_rate(rdev, pl->sclk);
4304
4305 radeon_atom_set_engine_dram_timings(rdev,
4306 pl->sclk,
4307 pl->mclk);
4308
4309 dram_timing = RREG32(MC_ARB_DRAM_TIMING);
4310 dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
4311 burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
4312
4313 arb_regs->mc_arb_dram_timing = cpu_to_be32(dram_timing);
4314 arb_regs->mc_arb_dram_timing2 = cpu_to_be32(dram_timing2);
4315 arb_regs->mc_arb_burst_time = (u8)burst_time;
4316
4317 return 0;
4318}
4319
4320static int si_do_program_memory_timing_parameters(struct radeon_device *rdev,
4321 struct radeon_ps *radeon_state,
4322 unsigned int first_arb_set)
4323{
4324 struct si_power_info *si_pi = si_get_pi(rdev);
4325 struct ni_ps *state = ni_get_ps(radeon_state);
4326 SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
4327 int i, ret = 0;
4328
4329 for (i = 0; i < state->performance_level_count; i++) {
4330 ret = si_populate_memory_timing_parameters(rdev, &state->performance_levels[i], &arb_regs);
4331 if (ret)
4332 break;
4333 ret = si_copy_bytes_to_smc(rdev,
4334 si_pi->arb_table_start +
4335 offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
4336 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * (first_arb_set + i),
4337 (u8 *)&arb_regs,
4338 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
4339 si_pi->sram_end);
4340 if (ret)
4341 break;
4342 }
4343
4344 return ret;
4345}
4346
4347static int si_program_memory_timing_parameters(struct radeon_device *rdev,
4348 struct radeon_ps *radeon_new_state)
4349{
4350 return si_do_program_memory_timing_parameters(rdev, radeon_new_state,
4351 SISLANDS_DRIVER_STATE_ARB_INDEX);
4352}
4353
4354static int si_populate_initial_mvdd_value(struct radeon_device *rdev,
4355 struct SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4356{
4357 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4358 struct si_power_info *si_pi = si_get_pi(rdev);
4359
4360 if (pi->mvdd_control)
4361 return si_populate_voltage_value(rdev, &si_pi->mvdd_voltage_table,
4362 si_pi->mvdd_bootup_value, voltage);
4363
4364 return 0;
4365}
4366
4367static int si_populate_smc_initial_state(struct radeon_device *rdev,
4368 struct radeon_ps *radeon_initial_state,
4369 SISLANDS_SMC_STATETABLE *table)
4370{
4371 struct ni_ps *initial_state = ni_get_ps(radeon_initial_state);
4372 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4373 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4374 struct si_power_info *si_pi = si_get_pi(rdev);
4375 u32 reg;
4376 int ret;
4377
4378 table->initialState.levels[0].mclk.vDLL_CNTL =
4379 cpu_to_be32(si_pi->clock_registers.dll_cntl);
4380 table->initialState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
4381 cpu_to_be32(si_pi->clock_registers.mclk_pwrmgt_cntl);
4382 table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
4383 cpu_to_be32(si_pi->clock_registers.mpll_ad_func_cntl);
4384 table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
4385 cpu_to_be32(si_pi->clock_registers.mpll_dq_func_cntl);
4386 table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL =
4387 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl);
4388 table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
4389 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_1);
4390 table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
4391 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_2);
4392 table->initialState.levels[0].mclk.vMPLL_SS =
4393 cpu_to_be32(si_pi->clock_registers.mpll_ss1);
4394 table->initialState.levels[0].mclk.vMPLL_SS2 =
4395 cpu_to_be32(si_pi->clock_registers.mpll_ss2);
4396
4397 table->initialState.levels[0].mclk.mclk_value =
4398 cpu_to_be32(initial_state->performance_levels[0].mclk);
4399
4400 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
4401 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl);
4402 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
4403 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_2);
4404 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
4405 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_3);
4406 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
4407 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_4);
4408 table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
4409 cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum);
4410 table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
4411 cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum_2);
4412
4413 table->initialState.levels[0].sclk.sclk_value =
4414 cpu_to_be32(initial_state->performance_levels[0].sclk);
4415
4416 table->initialState.levels[0].arbRefreshState =
4417 SISLANDS_INITIAL_STATE_ARB_INDEX;
4418
4419 table->initialState.levels[0].ACIndex = 0;
4420
4421 ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
4422 initial_state->performance_levels[0].vddc,
4423 &table->initialState.levels[0].vddc);
4424
4425 if (!ret) {
4426 u16 std_vddc;
4427
4428 ret = si_get_std_voltage_value(rdev,
4429 &table->initialState.levels[0].vddc,
4430 &std_vddc);
4431 if (!ret)
4432 si_populate_std_voltage_value(rdev, std_vddc,
4433 table->initialState.levels[0].vddc.index,
4434 &table->initialState.levels[0].std_vddc);
4435 }
4436
4437 if (eg_pi->vddci_control)
4438 si_populate_voltage_value(rdev,
4439 &eg_pi->vddci_voltage_table,
4440 initial_state->performance_levels[0].vddci,
4441 &table->initialState.levels[0].vddci);
4442
4443 if (si_pi->vddc_phase_shed_control)
4444 si_populate_phase_shedding_value(rdev,
4445 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
4446 initial_state->performance_levels[0].vddc,
4447 initial_state->performance_levels[0].sclk,
4448 initial_state->performance_levels[0].mclk,
4449 &table->initialState.levels[0].vddc);
4450
4451 si_populate_initial_mvdd_value(rdev, &table->initialState.levels[0].mvdd);
4452
4453 reg = CG_R(0xffff) | CG_L(0);
4454 table->initialState.levels[0].aT = cpu_to_be32(reg);
4455
4456 table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
4457
4458 table->initialState.levels[0].gen2PCIE = (u8)si_pi->boot_pcie_gen;
4459
4460 if (pi->mem_gddr5) {
4461 table->initialState.levels[0].strobeMode =
4462 si_get_strobe_mode_settings(rdev,
4463 initial_state->performance_levels[0].mclk);
4464
4465 if (initial_state->performance_levels[0].mclk > pi->mclk_edc_enable_threshold)
4466 table->initialState.levels[0].mcFlags = SISLANDS_SMC_MC_EDC_RD_FLAG | SISLANDS_SMC_MC_EDC_WR_FLAG;
4467 else
4468 table->initialState.levels[0].mcFlags = 0;
4469 }
4470
4471 table->initialState.levelCount = 1;
4472
4473 table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
4474
4475 table->initialState.levels[0].dpm2.MaxPS = 0;
4476 table->initialState.levels[0].dpm2.NearTDPDec = 0;
4477 table->initialState.levels[0].dpm2.AboveSafeInc = 0;
4478 table->initialState.levels[0].dpm2.BelowSafeInc = 0;
4479 table->initialState.levels[0].dpm2.PwrEfficiencyRatio = 0;
4480
4481 reg = MIN_POWER_MASK | MAX_POWER_MASK;
4482 table->initialState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
4483
4484 reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
4485 table->initialState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
4486
4487 return 0;
4488}
4489
4490static int si_populate_smc_acpi_state(struct radeon_device *rdev,
4491 SISLANDS_SMC_STATETABLE *table)
4492{
4493 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4494 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4495 struct si_power_info *si_pi = si_get_pi(rdev);
4496 u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
4497 u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
4498 u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
4499 u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
4500 u32 dll_cntl = si_pi->clock_registers.dll_cntl;
4501 u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
4502 u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
4503 u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
4504 u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
4505 u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
4506 u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
4507 u32 reg;
4508 int ret;
4509
4510 table->ACPIState = table->initialState;
4511
4512 table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
4513
4514 if (pi->acpi_vddc) {
4515 ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
4516 pi->acpi_vddc, &table->ACPIState.levels[0].vddc);
4517 if (!ret) {
4518 u16 std_vddc;
4519
4520 ret = si_get_std_voltage_value(rdev,
4521 &table->ACPIState.levels[0].vddc, &std_vddc);
4522 if (!ret)
4523 si_populate_std_voltage_value(rdev, std_vddc,
4524 table->ACPIState.levels[0].vddc.index,
4525 &table->ACPIState.levels[0].std_vddc);
4526 }
4527 table->ACPIState.levels[0].gen2PCIE = si_pi->acpi_pcie_gen;
4528
4529 if (si_pi->vddc_phase_shed_control) {
4530 si_populate_phase_shedding_value(rdev,
4531 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
4532 pi->acpi_vddc,
4533 0,
4534 0,
4535 &table->ACPIState.levels[0].vddc);
4536 }
4537 } else {
4538 ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
4539 pi->min_vddc_in_table, &table->ACPIState.levels[0].vddc);
4540 if (!ret) {
4541 u16 std_vddc;
4542
4543 ret = si_get_std_voltage_value(rdev,
4544 &table->ACPIState.levels[0].vddc, &std_vddc);
4545
4546 if (!ret)
4547 si_populate_std_voltage_value(rdev, std_vddc,
4548 table->ACPIState.levels[0].vddc.index,
4549 &table->ACPIState.levels[0].std_vddc);
4550 }
4551 table->ACPIState.levels[0].gen2PCIE = (u8)r600_get_pcie_gen_support(rdev,
4552 si_pi->sys_pcie_mask,
4553 si_pi->boot_pcie_gen,
4554 RADEON_PCIE_GEN1);
4555
4556 if (si_pi->vddc_phase_shed_control)
4557 si_populate_phase_shedding_value(rdev,
4558 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
4559 pi->min_vddc_in_table,
4560 0,
4561 0,
4562 &table->ACPIState.levels[0].vddc);
4563 }
4564
4565 if (pi->acpi_vddc) {
4566 if (eg_pi->acpi_vddci)
4567 si_populate_voltage_value(rdev, &eg_pi->vddci_voltage_table,
4568 eg_pi->acpi_vddci,
4569 &table->ACPIState.levels[0].vddci);
4570 }
4571
4572 mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
4573 mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
4574
4575 dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
4576
4577 spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
4578 spll_func_cntl_2 |= SCLK_MUX_SEL(4);
4579
4580 table->ACPIState.levels[0].mclk.vDLL_CNTL =
4581 cpu_to_be32(dll_cntl);
4582 table->ACPIState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
4583 cpu_to_be32(mclk_pwrmgt_cntl);
4584 table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
4585 cpu_to_be32(mpll_ad_func_cntl);
4586 table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
4587 cpu_to_be32(mpll_dq_func_cntl);
4588 table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL =
4589 cpu_to_be32(mpll_func_cntl);
4590 table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
4591 cpu_to_be32(mpll_func_cntl_1);
4592 table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
4593 cpu_to_be32(mpll_func_cntl_2);
4594 table->ACPIState.levels[0].mclk.vMPLL_SS =
4595 cpu_to_be32(si_pi->clock_registers.mpll_ss1);
4596 table->ACPIState.levels[0].mclk.vMPLL_SS2 =
4597 cpu_to_be32(si_pi->clock_registers.mpll_ss2);
4598
4599 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
4600 cpu_to_be32(spll_func_cntl);
4601 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
4602 cpu_to_be32(spll_func_cntl_2);
4603 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
4604 cpu_to_be32(spll_func_cntl_3);
4605 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
4606 cpu_to_be32(spll_func_cntl_4);
4607
4608 table->ACPIState.levels[0].mclk.mclk_value = 0;
4609 table->ACPIState.levels[0].sclk.sclk_value = 0;
4610
4611 si_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
4612
4613 if (eg_pi->dynamic_ac_timing)
4614 table->ACPIState.levels[0].ACIndex = 0;
4615
4616 table->ACPIState.levels[0].dpm2.MaxPS = 0;
4617 table->ACPIState.levels[0].dpm2.NearTDPDec = 0;
4618 table->ACPIState.levels[0].dpm2.AboveSafeInc = 0;
4619 table->ACPIState.levels[0].dpm2.BelowSafeInc = 0;
4620 table->ACPIState.levels[0].dpm2.PwrEfficiencyRatio = 0;
4621
4622 reg = MIN_POWER_MASK | MAX_POWER_MASK;
4623 table->ACPIState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
4624
4625 reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
4626 table->ACPIState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
4627
4628 return 0;
4629}
4630
4631static int si_populate_ulv_state(struct radeon_device *rdev,
4632 SISLANDS_SMC_SWSTATE *state)
4633{
4634 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4635 struct si_power_info *si_pi = si_get_pi(rdev);
4636 struct si_ulv_param *ulv = &si_pi->ulv;
4637 u32 sclk_in_sr = 1350; /* ??? */
4638 int ret;
4639
4640 ret = si_convert_power_level_to_smc(rdev, &ulv->pl,
4641 &state->levels[0]);
4642 if (!ret) {
4643 if (eg_pi->sclk_deep_sleep) {
4644 if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
4645 state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
4646 else
4647 state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
4648 }
4649 if (ulv->one_pcie_lane_in_ulv)
4650 state->flags |= PPSMC_SWSTATE_FLAG_PCIE_X1;
4651 state->levels[0].arbRefreshState = (u8)(SISLANDS_ULV_STATE_ARB_INDEX);
4652 state->levels[0].ACIndex = 1;
4653 state->levels[0].std_vddc = state->levels[0].vddc;
4654 state->levelCount = 1;
4655
4656 state->flags |= PPSMC_SWSTATE_FLAG_DC;
4657 }
4658
4659 return ret;
4660}
4661
4662static int si_program_ulv_memory_timing_parameters(struct radeon_device *rdev)
4663{
4664 struct si_power_info *si_pi = si_get_pi(rdev);
4665 struct si_ulv_param *ulv = &si_pi->ulv;
4666 SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
4667 int ret;
4668
4669 ret = si_populate_memory_timing_parameters(rdev, &ulv->pl,
4670 &arb_regs);
4671 if (ret)
4672 return ret;
4673
4674 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_ulv_volt_change_delay,
4675 ulv->volt_change_delay);
4676
4677 ret = si_copy_bytes_to_smc(rdev,
4678 si_pi->arb_table_start +
4679 offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
4680 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * SISLANDS_ULV_STATE_ARB_INDEX,
4681 (u8 *)&arb_regs,
4682 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
4683 si_pi->sram_end);
4684
4685 return ret;
4686}
4687
4688static void si_get_mvdd_configuration(struct radeon_device *rdev)
4689{
4690 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4691
4692 pi->mvdd_split_frequency = 30000;
4693}
4694
4695static int si_init_smc_table(struct radeon_device *rdev)
4696{
4697 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4698 struct si_power_info *si_pi = si_get_pi(rdev);
4699 struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
4700 const struct si_ulv_param *ulv = &si_pi->ulv;
4701 SISLANDS_SMC_STATETABLE *table = &si_pi->smc_statetable;
4702 int ret;
4703 u32 lane_width;
4704 u32 vr_hot_gpio;
4705
4706 si_populate_smc_voltage_tables(rdev, table);
4707
4708 switch (rdev->pm.int_thermal_type) {
4709 case THERMAL_TYPE_SI:
4710 case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
4711 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
4712 break;
4713 case THERMAL_TYPE_NONE:
4714 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
4715 break;
4716 default:
4717 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
4718 break;
4719 }
4720
4721 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
4722 table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
4723
4724 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT) {
4725 if ((rdev->pdev->device != 0x6818) && (rdev->pdev->device != 0x6819))
4726 table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
4727 }
4728
4729 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
4730 table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
4731
4732 if (pi->mem_gddr5)
4733 table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
4734
4735 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REVERT_GPIO5_POLARITY)
Alex Deucher69603942013-11-01 13:30:55 -04004736 table->extraFlags |= PPSMC_EXTRAFLAGS_AC2DC_GPIO5_POLARITY_HIGH;
Alex Deuchera9e61412013-06-25 17:56:16 -04004737
4738 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VRHOT_GPIO_CONFIGURABLE) {
4739 table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT_PROG_GPIO;
4740 vr_hot_gpio = rdev->pm.dpm.backbias_response_time;
4741 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_vr_hot_gpio,
4742 vr_hot_gpio);
4743 }
4744
4745 ret = si_populate_smc_initial_state(rdev, radeon_boot_state, table);
4746 if (ret)
4747 return ret;
4748
4749 ret = si_populate_smc_acpi_state(rdev, table);
4750 if (ret)
4751 return ret;
4752
4753 table->driverState = table->initialState;
4754
4755 ret = si_do_program_memory_timing_parameters(rdev, radeon_boot_state,
4756 SISLANDS_INITIAL_STATE_ARB_INDEX);
4757 if (ret)
4758 return ret;
4759
4760 if (ulv->supported && ulv->pl.vddc) {
4761 ret = si_populate_ulv_state(rdev, &table->ULVState);
4762 if (ret)
4763 return ret;
4764
4765 ret = si_program_ulv_memory_timing_parameters(rdev);
4766 if (ret)
4767 return ret;
4768
4769 WREG32(CG_ULV_CONTROL, ulv->cg_ulv_control);
4770 WREG32(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
4771
4772 lane_width = radeon_get_pcie_lanes(rdev);
4773 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
4774 } else {
4775 table->ULVState = table->initialState;
4776 }
4777
4778 return si_copy_bytes_to_smc(rdev, si_pi->state_table_start,
4779 (u8 *)table, sizeof(SISLANDS_SMC_STATETABLE),
4780 si_pi->sram_end);
4781}
4782
4783static int si_calculate_sclk_params(struct radeon_device *rdev,
4784 u32 engine_clock,
4785 SISLANDS_SMC_SCLK_VALUE *sclk)
4786{
4787 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4788 struct si_power_info *si_pi = si_get_pi(rdev);
4789 struct atom_clock_dividers dividers;
4790 u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
4791 u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
4792 u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
4793 u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
4794 u32 cg_spll_spread_spectrum = si_pi->clock_registers.cg_spll_spread_spectrum;
4795 u32 cg_spll_spread_spectrum_2 = si_pi->clock_registers.cg_spll_spread_spectrum_2;
4796 u64 tmp;
4797 u32 reference_clock = rdev->clock.spll.reference_freq;
4798 u32 reference_divider;
4799 u32 fbdiv;
4800 int ret;
4801
4802 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
4803 engine_clock, false, &dividers);
4804 if (ret)
4805 return ret;
4806
4807 reference_divider = 1 + dividers.ref_div;
4808
4809 tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16384;
4810 do_div(tmp, reference_clock);
4811 fbdiv = (u32) tmp;
4812
4813 spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
4814 spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
4815 spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
4816
4817 spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
4818 spll_func_cntl_2 |= SCLK_MUX_SEL(2);
4819
4820 spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
4821 spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
4822 spll_func_cntl_3 |= SPLL_DITHEN;
4823
4824 if (pi->sclk_ss) {
4825 struct radeon_atom_ss ss;
4826 u32 vco_freq = engine_clock * dividers.post_div;
4827
4828 if (radeon_atombios_get_asic_ss_info(rdev, &ss,
4829 ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
4830 u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
4831 u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
4832
4833 cg_spll_spread_spectrum &= ~CLK_S_MASK;
4834 cg_spll_spread_spectrum |= CLK_S(clk_s);
4835 cg_spll_spread_spectrum |= SSEN;
4836
4837 cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
4838 cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
4839 }
4840 }
4841
4842 sclk->sclk_value = engine_clock;
4843 sclk->vCG_SPLL_FUNC_CNTL = spll_func_cntl;
4844 sclk->vCG_SPLL_FUNC_CNTL_2 = spll_func_cntl_2;
4845 sclk->vCG_SPLL_FUNC_CNTL_3 = spll_func_cntl_3;
4846 sclk->vCG_SPLL_FUNC_CNTL_4 = spll_func_cntl_4;
4847 sclk->vCG_SPLL_SPREAD_SPECTRUM = cg_spll_spread_spectrum;
4848 sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cg_spll_spread_spectrum_2;
4849
4850 return 0;
4851}
4852
4853static int si_populate_sclk_value(struct radeon_device *rdev,
4854 u32 engine_clock,
4855 SISLANDS_SMC_SCLK_VALUE *sclk)
4856{
4857 SISLANDS_SMC_SCLK_VALUE sclk_tmp;
4858 int ret;
4859
4860 ret = si_calculate_sclk_params(rdev, engine_clock, &sclk_tmp);
4861 if (!ret) {
4862 sclk->sclk_value = cpu_to_be32(sclk_tmp.sclk_value);
4863 sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL);
4864 sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_2);
4865 sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_3);
4866 sclk->vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_4);
4867 sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM);
4868 sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM_2);
4869 }
4870
4871 return ret;
4872}
4873
4874static int si_populate_mclk_value(struct radeon_device *rdev,
4875 u32 engine_clock,
4876 u32 memory_clock,
4877 SISLANDS_SMC_MCLK_VALUE *mclk,
4878 bool strobe_mode,
4879 bool dll_state_on)
4880{
4881 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4882 struct si_power_info *si_pi = si_get_pi(rdev);
4883 u32 dll_cntl = si_pi->clock_registers.dll_cntl;
4884 u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
4885 u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
4886 u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
4887 u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
4888 u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
4889 u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
4890 u32 mpll_ss1 = si_pi->clock_registers.mpll_ss1;
4891 u32 mpll_ss2 = si_pi->clock_registers.mpll_ss2;
4892 struct atom_mpll_param mpll_param;
4893 int ret;
4894
4895 ret = radeon_atom_get_memory_pll_dividers(rdev, memory_clock, strobe_mode, &mpll_param);
4896 if (ret)
4897 return ret;
4898
4899 mpll_func_cntl &= ~BWCTRL_MASK;
4900 mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
4901
4902 mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
4903 mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
4904 CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
4905
4906 mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
4907 mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
4908
4909 if (pi->mem_gddr5) {
4910 mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
4911 mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
4912 YCLK_POST_DIV(mpll_param.post_div);
4913 }
4914
4915 if (pi->mclk_ss) {
4916 struct radeon_atom_ss ss;
4917 u32 freq_nom;
4918 u32 tmp;
4919 u32 reference_clock = rdev->clock.mpll.reference_freq;
4920
4921 if (pi->mem_gddr5)
4922 freq_nom = memory_clock * 4;
4923 else
4924 freq_nom = memory_clock * 2;
4925
4926 tmp = freq_nom / reference_clock;
4927 tmp = tmp * tmp;
4928 if (radeon_atombios_get_asic_ss_info(rdev, &ss,
4929 ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
4930 u32 clks = reference_clock * 5 / ss.rate;
4931 u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
4932
4933 mpll_ss1 &= ~CLKV_MASK;
4934 mpll_ss1 |= CLKV(clkv);
4935
4936 mpll_ss2 &= ~CLKS_MASK;
4937 mpll_ss2 |= CLKS(clks);
4938 }
4939 }
4940
4941 mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
4942 mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
4943
4944 if (dll_state_on)
4945 mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
4946 else
4947 mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
4948
4949 mclk->mclk_value = cpu_to_be32(memory_clock);
4950 mclk->vMPLL_FUNC_CNTL = cpu_to_be32(mpll_func_cntl);
4951 mclk->vMPLL_FUNC_CNTL_1 = cpu_to_be32(mpll_func_cntl_1);
4952 mclk->vMPLL_FUNC_CNTL_2 = cpu_to_be32(mpll_func_cntl_2);
4953 mclk->vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
4954 mclk->vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
4955 mclk->vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
4956 mclk->vDLL_CNTL = cpu_to_be32(dll_cntl);
4957 mclk->vMPLL_SS = cpu_to_be32(mpll_ss1);
4958 mclk->vMPLL_SS2 = cpu_to_be32(mpll_ss2);
4959
4960 return 0;
4961}
4962
4963static void si_populate_smc_sp(struct radeon_device *rdev,
4964 struct radeon_ps *radeon_state,
4965 SISLANDS_SMC_SWSTATE *smc_state)
4966{
4967 struct ni_ps *ps = ni_get_ps(radeon_state);
4968 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4969 int i;
4970
4971 for (i = 0; i < ps->performance_level_count - 1; i++)
4972 smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
4973
4974 smc_state->levels[ps->performance_level_count - 1].bSP =
4975 cpu_to_be32(pi->psp);
4976}
4977
4978static int si_convert_power_level_to_smc(struct radeon_device *rdev,
4979 struct rv7xx_pl *pl,
4980 SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level)
4981{
4982 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4983 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4984 struct si_power_info *si_pi = si_get_pi(rdev);
4985 int ret;
4986 bool dll_state_on;
4987 u16 std_vddc;
4988 bool gmc_pg = false;
4989
4990 if (eg_pi->pcie_performance_request &&
4991 (si_pi->force_pcie_gen != RADEON_PCIE_GEN_INVALID))
4992 level->gen2PCIE = (u8)si_pi->force_pcie_gen;
4993 else
4994 level->gen2PCIE = (u8)pl->pcie_gen;
4995
4996 ret = si_populate_sclk_value(rdev, pl->sclk, &level->sclk);
4997 if (ret)
4998 return ret;
4999
5000 level->mcFlags = 0;
5001
5002 if (pi->mclk_stutter_mode_threshold &&
5003 (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
5004 !eg_pi->uvd_enabled &&
5005 (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
5006 (rdev->pm.dpm.new_active_crtc_count <= 2)) {
5007 level->mcFlags |= SISLANDS_SMC_MC_STUTTER_EN;
5008
5009 if (gmc_pg)
5010 level->mcFlags |= SISLANDS_SMC_MC_PG_EN;
5011 }
5012
5013 if (pi->mem_gddr5) {
5014 if (pl->mclk > pi->mclk_edc_enable_threshold)
5015 level->mcFlags |= SISLANDS_SMC_MC_EDC_RD_FLAG;
5016
5017 if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
5018 level->mcFlags |= SISLANDS_SMC_MC_EDC_WR_FLAG;
5019
5020 level->strobeMode = si_get_strobe_mode_settings(rdev, pl->mclk);
5021
5022 if (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) {
5023 if (si_get_mclk_frequency_ratio(pl->mclk, true) >=
5024 ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
5025 dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
5026 else
5027 dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
5028 } else {
5029 dll_state_on = false;
5030 }
5031 } else {
5032 level->strobeMode = si_get_strobe_mode_settings(rdev,
5033 pl->mclk);
5034
5035 dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
5036 }
5037
5038 ret = si_populate_mclk_value(rdev,
5039 pl->sclk,
5040 pl->mclk,
5041 &level->mclk,
5042 (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) != 0, dll_state_on);
5043 if (ret)
5044 return ret;
5045
5046 ret = si_populate_voltage_value(rdev,
5047 &eg_pi->vddc_voltage_table,
5048 pl->vddc, &level->vddc);
5049 if (ret)
5050 return ret;
5051
5052
5053 ret = si_get_std_voltage_value(rdev, &level->vddc, &std_vddc);
5054 if (ret)
5055 return ret;
5056
5057 ret = si_populate_std_voltage_value(rdev, std_vddc,
5058 level->vddc.index, &level->std_vddc);
5059 if (ret)
5060 return ret;
5061
5062 if (eg_pi->vddci_control) {
5063 ret = si_populate_voltage_value(rdev, &eg_pi->vddci_voltage_table,
5064 pl->vddci, &level->vddci);
5065 if (ret)
5066 return ret;
5067 }
5068
5069 if (si_pi->vddc_phase_shed_control) {
5070 ret = si_populate_phase_shedding_value(rdev,
5071 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
5072 pl->vddc,
5073 pl->sclk,
5074 pl->mclk,
5075 &level->vddc);
5076 if (ret)
5077 return ret;
5078 }
5079
5080 level->MaxPoweredUpCU = si_pi->max_cu;
5081
5082 ret = si_populate_mvdd_value(rdev, pl->mclk, &level->mvdd);
5083
5084 return ret;
5085}
5086
5087static int si_populate_smc_t(struct radeon_device *rdev,
5088 struct radeon_ps *radeon_state,
5089 SISLANDS_SMC_SWSTATE *smc_state)
5090{
5091 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
5092 struct ni_ps *state = ni_get_ps(radeon_state);
5093 u32 a_t;
5094 u32 t_l, t_h;
5095 u32 high_bsp;
5096 int i, ret;
5097
5098 if (state->performance_level_count >= 9)
5099 return -EINVAL;
5100
5101 if (state->performance_level_count < 2) {
5102 a_t = CG_R(0xffff) | CG_L(0);
5103 smc_state->levels[0].aT = cpu_to_be32(a_t);
5104 return 0;
5105 }
5106
5107 smc_state->levels[0].aT = cpu_to_be32(0);
5108
5109 for (i = 0; i <= state->performance_level_count - 2; i++) {
5110 ret = r600_calculate_at(
5111 (50 / SISLANDS_MAX_HARDWARE_POWERLEVELS) * 100 * (i + 1),
5112 100 * R600_AH_DFLT,
5113 state->performance_levels[i + 1].sclk,
5114 state->performance_levels[i].sclk,
5115 &t_l,
5116 &t_h);
5117
5118 if (ret) {
5119 t_h = (i + 1) * 1000 - 50 * R600_AH_DFLT;
5120 t_l = (i + 1) * 1000 + 50 * R600_AH_DFLT;
5121 }
5122
5123 a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK;
5124 a_t |= CG_R(t_l * pi->bsp / 20000);
5125 smc_state->levels[i].aT = cpu_to_be32(a_t);
5126
5127 high_bsp = (i == state->performance_level_count - 2) ?
5128 pi->pbsp : pi->bsp;
5129 a_t = CG_R(0xffff) | CG_L(t_h * high_bsp / 20000);
5130 smc_state->levels[i + 1].aT = cpu_to_be32(a_t);
5131 }
5132
5133 return 0;
5134}
5135
5136static int si_disable_ulv(struct radeon_device *rdev)
5137{
5138 struct si_power_info *si_pi = si_get_pi(rdev);
5139 struct si_ulv_param *ulv = &si_pi->ulv;
5140
5141 if (ulv->supported)
5142 return (si_send_msg_to_smc(rdev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
5143 0 : -EINVAL;
5144
5145 return 0;
5146}
5147
5148static bool si_is_state_ulv_compatible(struct radeon_device *rdev,
5149 struct radeon_ps *radeon_state)
5150{
5151 const struct si_power_info *si_pi = si_get_pi(rdev);
5152 const struct si_ulv_param *ulv = &si_pi->ulv;
5153 const struct ni_ps *state = ni_get_ps(radeon_state);
5154 int i;
5155
5156 if (state->performance_levels[0].mclk != ulv->pl.mclk)
5157 return false;
5158
5159 /* XXX validate against display requirements! */
5160
5161 for (i = 0; i < rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count; i++) {
5162 if (rdev->clock.current_dispclk <=
5163 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].clk) {
5164 if (ulv->pl.vddc <
5165 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].v)
5166 return false;
5167 }
5168 }
5169
5170 if ((radeon_state->vclk != 0) || (radeon_state->dclk != 0))
5171 return false;
5172
5173 return true;
5174}
5175
5176static int si_set_power_state_conditionally_enable_ulv(struct radeon_device *rdev,
5177 struct radeon_ps *radeon_new_state)
5178{
5179 const struct si_power_info *si_pi = si_get_pi(rdev);
5180 const struct si_ulv_param *ulv = &si_pi->ulv;
5181
5182 if (ulv->supported) {
5183 if (si_is_state_ulv_compatible(rdev, radeon_new_state))
5184 return (si_send_msg_to_smc(rdev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
5185 0 : -EINVAL;
5186 }
5187 return 0;
5188}
5189
5190static int si_convert_power_state_to_smc(struct radeon_device *rdev,
5191 struct radeon_ps *radeon_state,
5192 SISLANDS_SMC_SWSTATE *smc_state)
5193{
5194 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
5195 struct ni_power_info *ni_pi = ni_get_pi(rdev);
5196 struct si_power_info *si_pi = si_get_pi(rdev);
5197 struct ni_ps *state = ni_get_ps(radeon_state);
5198 int i, ret;
5199 u32 threshold;
5200 u32 sclk_in_sr = 1350; /* ??? */
5201
5202 if (state->performance_level_count > SISLANDS_MAX_HARDWARE_POWERLEVELS)
5203 return -EINVAL;
5204
5205 threshold = state->performance_levels[state->performance_level_count-1].sclk * 100 / 100;
5206
5207 if (radeon_state->vclk && radeon_state->dclk) {
5208 eg_pi->uvd_enabled = true;
5209 if (eg_pi->smu_uvd_hs)
5210 smc_state->flags |= PPSMC_SWSTATE_FLAG_UVD;
5211 } else {
5212 eg_pi->uvd_enabled = false;
5213 }
5214
5215 if (state->dc_compatible)
5216 smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
5217
5218 smc_state->levelCount = 0;
5219 for (i = 0; i < state->performance_level_count; i++) {
5220 if (eg_pi->sclk_deep_sleep) {
5221 if ((i == 0) || si_pi->sclk_deep_sleep_above_low) {
5222 if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
5223 smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
5224 else
5225 smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
5226 }
5227 }
5228
5229 ret = si_convert_power_level_to_smc(rdev, &state->performance_levels[i],
5230 &smc_state->levels[i]);
5231 smc_state->levels[i].arbRefreshState =
5232 (u8)(SISLANDS_DRIVER_STATE_ARB_INDEX + i);
5233
5234 if (ret)
5235 return ret;
5236
5237 if (ni_pi->enable_power_containment)
5238 smc_state->levels[i].displayWatermark =
5239 (state->performance_levels[i].sclk < threshold) ?
5240 PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
5241 else
5242 smc_state->levels[i].displayWatermark = (i < 2) ?
5243 PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
5244
5245 if (eg_pi->dynamic_ac_timing)
5246 smc_state->levels[i].ACIndex = SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i;
5247 else
5248 smc_state->levels[i].ACIndex = 0;
5249
5250 smc_state->levelCount++;
5251 }
5252
5253 si_write_smc_soft_register(rdev,
5254 SI_SMC_SOFT_REGISTER_watermark_threshold,
5255 threshold / 512);
5256
5257 si_populate_smc_sp(rdev, radeon_state, smc_state);
5258
5259 ret = si_populate_power_containment_values(rdev, radeon_state, smc_state);
5260 if (ret)
5261 ni_pi->enable_power_containment = false;
5262
5263 ret = si_populate_sq_ramping_values(rdev, radeon_state, smc_state);
5264 if (ret)
5265 ni_pi->enable_sq_ramping = false;
5266
5267 return si_populate_smc_t(rdev, radeon_state, smc_state);
5268}
5269
5270static int si_upload_sw_state(struct radeon_device *rdev,
5271 struct radeon_ps *radeon_new_state)
5272{
5273 struct si_power_info *si_pi = si_get_pi(rdev);
5274 struct ni_ps *new_state = ni_get_ps(radeon_new_state);
5275 int ret;
5276 u32 address = si_pi->state_table_start +
5277 offsetof(SISLANDS_SMC_STATETABLE, driverState);
5278 u32 state_size = sizeof(SISLANDS_SMC_SWSTATE) +
5279 ((new_state->performance_level_count - 1) *
5280 sizeof(SISLANDS_SMC_HW_PERFORMANCE_LEVEL));
5281 SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.driverState;
5282
5283 memset(smc_state, 0, state_size);
5284
5285 ret = si_convert_power_state_to_smc(rdev, radeon_new_state, smc_state);
5286 if (ret)
5287 return ret;
5288
5289 ret = si_copy_bytes_to_smc(rdev, address, (u8 *)smc_state,
5290 state_size, si_pi->sram_end);
5291
5292 return ret;
5293}
5294
5295static int si_upload_ulv_state(struct radeon_device *rdev)
5296{
5297 struct si_power_info *si_pi = si_get_pi(rdev);
5298 struct si_ulv_param *ulv = &si_pi->ulv;
5299 int ret = 0;
5300
5301 if (ulv->supported && ulv->pl.vddc) {
5302 u32 address = si_pi->state_table_start +
5303 offsetof(SISLANDS_SMC_STATETABLE, ULVState);
5304 SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.ULVState;
5305 u32 state_size = sizeof(SISLANDS_SMC_SWSTATE);
5306
5307 memset(smc_state, 0, state_size);
5308
5309 ret = si_populate_ulv_state(rdev, smc_state);
5310 if (!ret)
5311 ret = si_copy_bytes_to_smc(rdev, address, (u8 *)smc_state,
5312 state_size, si_pi->sram_end);
5313 }
5314
5315 return ret;
5316}
5317
5318static int si_upload_smc_data(struct radeon_device *rdev)
5319{
5320 struct radeon_crtc *radeon_crtc = NULL;
5321 int i;
5322
5323 if (rdev->pm.dpm.new_active_crtc_count == 0)
5324 return 0;
5325
5326 for (i = 0; i < rdev->num_crtc; i++) {
5327 if (rdev->pm.dpm.new_active_crtcs & (1 << i)) {
5328 radeon_crtc = rdev->mode_info.crtcs[i];
5329 break;
5330 }
5331 }
5332
5333 if (radeon_crtc == NULL)
5334 return 0;
5335
5336 if (radeon_crtc->line_time <= 0)
5337 return 0;
5338
5339 if (si_write_smc_soft_register(rdev,
5340 SI_SMC_SOFT_REGISTER_crtc_index,
5341 radeon_crtc->crtc_id) != PPSMC_Result_OK)
5342 return 0;
5343
5344 if (si_write_smc_soft_register(rdev,
5345 SI_SMC_SOFT_REGISTER_mclk_change_block_cp_min,
5346 radeon_crtc->wm_high / radeon_crtc->line_time) != PPSMC_Result_OK)
5347 return 0;
5348
5349 if (si_write_smc_soft_register(rdev,
5350 SI_SMC_SOFT_REGISTER_mclk_change_block_cp_max,
5351 radeon_crtc->wm_low / radeon_crtc->line_time) != PPSMC_Result_OK)
5352 return 0;
5353
5354 return 0;
5355}
5356
5357static int si_set_mc_special_registers(struct radeon_device *rdev,
5358 struct si_mc_reg_table *table)
5359{
5360 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
5361 u8 i, j, k;
5362 u32 temp_reg;
5363
5364 for (i = 0, j = table->last; i < table->last; i++) {
5365 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5366 return -EINVAL;
5367 switch (table->mc_reg_address[i].s1 << 2) {
5368 case MC_SEQ_MISC1:
5369 temp_reg = RREG32(MC_PMG_CMD_EMRS);
5370 table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
5371 table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
5372 for (k = 0; k < table->num_entries; k++)
5373 table->mc_reg_table_entry[k].mc_data[j] =
5374 ((temp_reg & 0xffff0000)) |
5375 ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
5376 j++;
5377 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5378 return -EINVAL;
5379
5380 temp_reg = RREG32(MC_PMG_CMD_MRS);
5381 table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
5382 table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
5383 for (k = 0; k < table->num_entries; k++) {
5384 table->mc_reg_table_entry[k].mc_data[j] =
5385 (temp_reg & 0xffff0000) |
5386 (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
5387 if (!pi->mem_gddr5)
5388 table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
5389 }
5390 j++;
Dan Carpenter5fd9c582013-09-28 12:35:31 +03005391 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
Alex Deuchera9e61412013-06-25 17:56:16 -04005392 return -EINVAL;
5393
5394 if (!pi->mem_gddr5) {
5395 table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD >> 2;
5396 table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD >> 2;
5397 for (k = 0; k < table->num_entries; k++)
5398 table->mc_reg_table_entry[k].mc_data[j] =
5399 (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
5400 j++;
Dan Carpenter5fd9c582013-09-28 12:35:31 +03005401 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
Alex Deuchera9e61412013-06-25 17:56:16 -04005402 return -EINVAL;
5403 }
5404 break;
5405 case MC_SEQ_RESERVE_M:
5406 temp_reg = RREG32(MC_PMG_CMD_MRS1);
5407 table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
5408 table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
5409 for(k = 0; k < table->num_entries; k++)
5410 table->mc_reg_table_entry[k].mc_data[j] =
5411 (temp_reg & 0xffff0000) |
5412 (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
5413 j++;
Dan Carpenter5fd9c582013-09-28 12:35:31 +03005414 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
Alex Deuchera9e61412013-06-25 17:56:16 -04005415 return -EINVAL;
5416 break;
5417 default:
5418 break;
5419 }
5420 }
5421
5422 table->last = j;
5423
5424 return 0;
5425}
5426
5427static bool si_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
5428{
5429 bool result = true;
5430
5431 switch (in_reg) {
5432 case MC_SEQ_RAS_TIMING >> 2:
5433 *out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
5434 break;
5435 case MC_SEQ_CAS_TIMING >> 2:
5436 *out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
5437 break;
5438 case MC_SEQ_MISC_TIMING >> 2:
5439 *out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
5440 break;
5441 case MC_SEQ_MISC_TIMING2 >> 2:
5442 *out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
5443 break;
5444 case MC_SEQ_RD_CTL_D0 >> 2:
5445 *out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
5446 break;
5447 case MC_SEQ_RD_CTL_D1 >> 2:
5448 *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
5449 break;
5450 case MC_SEQ_WR_CTL_D0 >> 2:
5451 *out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
5452 break;
5453 case MC_SEQ_WR_CTL_D1 >> 2:
5454 *out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
5455 break;
5456 case MC_PMG_CMD_EMRS >> 2:
5457 *out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
5458 break;
5459 case MC_PMG_CMD_MRS >> 2:
5460 *out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
5461 break;
5462 case MC_PMG_CMD_MRS1 >> 2:
5463 *out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
5464 break;
5465 case MC_SEQ_PMG_TIMING >> 2:
5466 *out_reg = MC_SEQ_PMG_TIMING_LP >> 2;
5467 break;
5468 case MC_PMG_CMD_MRS2 >> 2:
5469 *out_reg = MC_SEQ_PMG_CMD_MRS2_LP >> 2;
5470 break;
5471 case MC_SEQ_WR_CTL_2 >> 2:
5472 *out_reg = MC_SEQ_WR_CTL_2_LP >> 2;
5473 break;
5474 default:
5475 result = false;
5476 break;
5477 }
5478
5479 return result;
5480}
5481
5482static void si_set_valid_flag(struct si_mc_reg_table *table)
5483{
5484 u8 i, j;
5485
5486 for (i = 0; i < table->last; i++) {
5487 for (j = 1; j < table->num_entries; j++) {
5488 if (table->mc_reg_table_entry[j-1].mc_data[i] != table->mc_reg_table_entry[j].mc_data[i]) {
5489 table->valid_flag |= 1 << i;
5490 break;
5491 }
5492 }
5493 }
5494}
5495
5496static void si_set_s0_mc_reg_index(struct si_mc_reg_table *table)
5497{
5498 u32 i;
5499 u16 address;
5500
5501 for (i = 0; i < table->last; i++)
5502 table->mc_reg_address[i].s0 = si_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
5503 address : table->mc_reg_address[i].s1;
5504
5505}
5506
5507static int si_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
5508 struct si_mc_reg_table *si_table)
5509{
5510 u8 i, j;
5511
5512 if (table->last > SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5513 return -EINVAL;
5514 if (table->num_entries > MAX_AC_TIMING_ENTRIES)
5515 return -EINVAL;
5516
5517 for (i = 0; i < table->last; i++)
5518 si_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
5519 si_table->last = table->last;
5520
5521 for (i = 0; i < table->num_entries; i++) {
5522 si_table->mc_reg_table_entry[i].mclk_max =
5523 table->mc_reg_table_entry[i].mclk_max;
5524 for (j = 0; j < table->last; j++) {
5525 si_table->mc_reg_table_entry[i].mc_data[j] =
5526 table->mc_reg_table_entry[i].mc_data[j];
5527 }
5528 }
5529 si_table->num_entries = table->num_entries;
5530
5531 return 0;
5532}
5533
5534static int si_initialize_mc_reg_table(struct radeon_device *rdev)
5535{
5536 struct si_power_info *si_pi = si_get_pi(rdev);
5537 struct atom_mc_reg_table *table;
5538 struct si_mc_reg_table *si_table = &si_pi->mc_reg_table;
5539 u8 module_index = rv770_get_memory_module_index(rdev);
5540 int ret;
5541
5542 table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
5543 if (!table)
5544 return -ENOMEM;
5545
5546 WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
5547 WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
5548 WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
5549 WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
5550 WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
5551 WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
5552 WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
5553 WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
5554 WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
5555 WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
5556 WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
5557 WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
5558 WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
5559 WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
5560
5561 ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
5562 if (ret)
5563 goto init_mc_done;
5564
5565 ret = si_copy_vbios_mc_reg_table(table, si_table);
5566 if (ret)
5567 goto init_mc_done;
5568
5569 si_set_s0_mc_reg_index(si_table);
5570
5571 ret = si_set_mc_special_registers(rdev, si_table);
5572 if (ret)
5573 goto init_mc_done;
5574
5575 si_set_valid_flag(si_table);
5576
5577init_mc_done:
5578 kfree(table);
5579
5580 return ret;
5581
5582}
5583
5584static void si_populate_mc_reg_addresses(struct radeon_device *rdev,
5585 SMC_SIslands_MCRegisters *mc_reg_table)
5586{
5587 struct si_power_info *si_pi = si_get_pi(rdev);
5588 u32 i, j;
5589
5590 for (i = 0, j = 0; j < si_pi->mc_reg_table.last; j++) {
5591 if (si_pi->mc_reg_table.valid_flag & (1 << j)) {
Alex Deucher407b6df2014-01-17 12:34:55 -05005592 if (i >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
Alex Deuchera9e61412013-06-25 17:56:16 -04005593 break;
5594 mc_reg_table->address[i].s0 =
5595 cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s0);
5596 mc_reg_table->address[i].s1 =
5597 cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s1);
5598 i++;
5599 }
5600 }
5601 mc_reg_table->last = (u8)i;
5602}
5603
5604static void si_convert_mc_registers(const struct si_mc_reg_entry *entry,
5605 SMC_SIslands_MCRegisterSet *data,
5606 u32 num_entries, u32 valid_flag)
5607{
5608 u32 i, j;
5609
5610 for(i = 0, j = 0; j < num_entries; j++) {
5611 if (valid_flag & (1 << j)) {
5612 data->value[i] = cpu_to_be32(entry->mc_data[j]);
5613 i++;
5614 }
5615 }
5616}
5617
5618static void si_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
5619 struct rv7xx_pl *pl,
5620 SMC_SIslands_MCRegisterSet *mc_reg_table_data)
5621{
5622 struct si_power_info *si_pi = si_get_pi(rdev);
5623 u32 i = 0;
5624
5625 for (i = 0; i < si_pi->mc_reg_table.num_entries; i++) {
5626 if (pl->mclk <= si_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
5627 break;
5628 }
5629
5630 if ((i == si_pi->mc_reg_table.num_entries) && (i > 0))
5631 --i;
5632
5633 si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[i],
5634 mc_reg_table_data, si_pi->mc_reg_table.last,
5635 si_pi->mc_reg_table.valid_flag);
5636}
5637
5638static void si_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
5639 struct radeon_ps *radeon_state,
5640 SMC_SIslands_MCRegisters *mc_reg_table)
5641{
5642 struct ni_ps *state = ni_get_ps(radeon_state);
5643 int i;
5644
5645 for (i = 0; i < state->performance_level_count; i++) {
5646 si_convert_mc_reg_table_entry_to_smc(rdev,
5647 &state->performance_levels[i],
5648 &mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i]);
5649 }
5650}
5651
5652static int si_populate_mc_reg_table(struct radeon_device *rdev,
5653 struct radeon_ps *radeon_boot_state)
5654{
5655 struct ni_ps *boot_state = ni_get_ps(radeon_boot_state);
5656 struct si_power_info *si_pi = si_get_pi(rdev);
5657 struct si_ulv_param *ulv = &si_pi->ulv;
5658 SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
5659
5660 memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
5661
5662 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_seq_index, 1);
5663
5664 si_populate_mc_reg_addresses(rdev, smc_mc_reg_table);
5665
5666 si_convert_mc_reg_table_entry_to_smc(rdev, &boot_state->performance_levels[0],
5667 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_INITIAL_SLOT]);
5668
5669 si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
5670 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ACPI_SLOT],
5671 si_pi->mc_reg_table.last,
5672 si_pi->mc_reg_table.valid_flag);
5673
5674 if (ulv->supported && ulv->pl.vddc != 0)
5675 si_convert_mc_reg_table_entry_to_smc(rdev, &ulv->pl,
5676 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT]);
5677 else
5678 si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
5679 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT],
5680 si_pi->mc_reg_table.last,
5681 si_pi->mc_reg_table.valid_flag);
5682
5683 si_convert_mc_reg_table_to_smc(rdev, radeon_boot_state, smc_mc_reg_table);
5684
5685 return si_copy_bytes_to_smc(rdev, si_pi->mc_reg_table_start,
5686 (u8 *)smc_mc_reg_table,
5687 sizeof(SMC_SIslands_MCRegisters), si_pi->sram_end);
5688}
5689
5690static int si_upload_mc_reg_table(struct radeon_device *rdev,
5691 struct radeon_ps *radeon_new_state)
5692{
5693 struct ni_ps *new_state = ni_get_ps(radeon_new_state);
5694 struct si_power_info *si_pi = si_get_pi(rdev);
5695 u32 address = si_pi->mc_reg_table_start +
5696 offsetof(SMC_SIslands_MCRegisters,
5697 data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT]);
5698 SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
5699
5700 memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
5701
5702 si_convert_mc_reg_table_to_smc(rdev, radeon_new_state, smc_mc_reg_table);
5703
5704
5705 return si_copy_bytes_to_smc(rdev, address,
5706 (u8 *)&smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT],
5707 sizeof(SMC_SIslands_MCRegisterSet) * new_state->performance_level_count,
5708 si_pi->sram_end);
5709
5710}
5711
5712static void si_enable_voltage_control(struct radeon_device *rdev, bool enable)
5713{
5714 if (enable)
5715 WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
5716 else
5717 WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
5718}
5719
5720static enum radeon_pcie_gen si_get_maximum_link_speed(struct radeon_device *rdev,
5721 struct radeon_ps *radeon_state)
5722{
5723 struct ni_ps *state = ni_get_ps(radeon_state);
5724 int i;
5725 u16 pcie_speed, max_speed = 0;
5726
5727 for (i = 0; i < state->performance_level_count; i++) {
5728 pcie_speed = state->performance_levels[i].pcie_gen;
5729 if (max_speed < pcie_speed)
5730 max_speed = pcie_speed;
5731 }
5732 return max_speed;
5733}
5734
5735static u16 si_get_current_pcie_speed(struct radeon_device *rdev)
5736{
5737 u32 speed_cntl;
5738
5739 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
5740 speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
5741
5742 return (u16)speed_cntl;
5743}
5744
5745static void si_request_link_speed_change_before_state_change(struct radeon_device *rdev,
5746 struct radeon_ps *radeon_new_state,
5747 struct radeon_ps *radeon_current_state)
5748{
5749 struct si_power_info *si_pi = si_get_pi(rdev);
5750 enum radeon_pcie_gen target_link_speed = si_get_maximum_link_speed(rdev, radeon_new_state);
5751 enum radeon_pcie_gen current_link_speed;
5752
5753 if (si_pi->force_pcie_gen == RADEON_PCIE_GEN_INVALID)
5754 current_link_speed = si_get_maximum_link_speed(rdev, radeon_current_state);
5755 else
5756 current_link_speed = si_pi->force_pcie_gen;
5757
5758 si_pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
5759 si_pi->pspp_notify_required = false;
5760 if (target_link_speed > current_link_speed) {
5761 switch (target_link_speed) {
5762#if defined(CONFIG_ACPI)
5763 case RADEON_PCIE_GEN3:
5764 if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
5765 break;
5766 si_pi->force_pcie_gen = RADEON_PCIE_GEN2;
5767 if (current_link_speed == RADEON_PCIE_GEN2)
5768 break;
5769 case RADEON_PCIE_GEN2:
5770 if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
5771 break;
5772#endif
5773 default:
5774 si_pi->force_pcie_gen = si_get_current_pcie_speed(rdev);
5775 break;
5776 }
5777 } else {
5778 if (target_link_speed < current_link_speed)
5779 si_pi->pspp_notify_required = true;
5780 }
5781}
5782
5783static void si_notify_link_speed_change_after_state_change(struct radeon_device *rdev,
5784 struct radeon_ps *radeon_new_state,
5785 struct radeon_ps *radeon_current_state)
5786{
5787 struct si_power_info *si_pi = si_get_pi(rdev);
5788 enum radeon_pcie_gen target_link_speed = si_get_maximum_link_speed(rdev, radeon_new_state);
5789 u8 request;
5790
5791 if (si_pi->pspp_notify_required) {
5792 if (target_link_speed == RADEON_PCIE_GEN3)
5793 request = PCIE_PERF_REQ_PECI_GEN3;
5794 else if (target_link_speed == RADEON_PCIE_GEN2)
5795 request = PCIE_PERF_REQ_PECI_GEN2;
5796 else
5797 request = PCIE_PERF_REQ_PECI_GEN1;
5798
5799 if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
5800 (si_get_current_pcie_speed(rdev) > 0))
5801 return;
5802
5803#if defined(CONFIG_ACPI)
5804 radeon_acpi_pcie_performance_request(rdev, request, false);
5805#endif
5806 }
5807}
5808
5809#if 0
5810static int si_ds_request(struct radeon_device *rdev,
5811 bool ds_status_on, u32 count_write)
5812{
5813 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
5814
5815 if (eg_pi->sclk_deep_sleep) {
5816 if (ds_status_on)
5817 return (si_send_msg_to_smc(rdev, PPSMC_MSG_CancelThrottleOVRDSCLKDS) ==
5818 PPSMC_Result_OK) ?
5819 0 : -EINVAL;
5820 else
5821 return (si_send_msg_to_smc(rdev, PPSMC_MSG_ThrottleOVRDSCLKDS) ==
5822 PPSMC_Result_OK) ? 0 : -EINVAL;
5823 }
5824 return 0;
5825}
5826#endif
5827
5828static void si_set_max_cu_value(struct radeon_device *rdev)
5829{
5830 struct si_power_info *si_pi = si_get_pi(rdev);
5831
5832 if (rdev->family == CHIP_VERDE) {
5833 switch (rdev->pdev->device) {
5834 case 0x6820:
5835 case 0x6825:
5836 case 0x6821:
5837 case 0x6823:
5838 case 0x6827:
5839 si_pi->max_cu = 10;
5840 break;
5841 case 0x682D:
5842 case 0x6824:
5843 case 0x682F:
5844 case 0x6826:
5845 si_pi->max_cu = 8;
5846 break;
5847 case 0x6828:
5848 case 0x6830:
5849 case 0x6831:
5850 case 0x6838:
5851 case 0x6839:
5852 case 0x683D:
5853 si_pi->max_cu = 10;
5854 break;
5855 case 0x683B:
5856 case 0x683F:
5857 case 0x6829:
5858 si_pi->max_cu = 8;
5859 break;
5860 default:
5861 si_pi->max_cu = 0;
5862 break;
5863 }
5864 } else {
5865 si_pi->max_cu = 0;
5866 }
5867}
5868
5869static int si_patch_single_dependency_table_based_on_leakage(struct radeon_device *rdev,
5870 struct radeon_clock_voltage_dependency_table *table)
5871{
5872 u32 i;
5873 int j;
5874 u16 leakage_voltage;
5875
5876 if (table) {
5877 for (i = 0; i < table->count; i++) {
5878 switch (si_get_leakage_voltage_from_leakage_index(rdev,
5879 table->entries[i].v,
5880 &leakage_voltage)) {
5881 case 0:
5882 table->entries[i].v = leakage_voltage;
5883 break;
5884 case -EAGAIN:
5885 return -EINVAL;
5886 case -EINVAL:
5887 default:
5888 break;
5889 }
5890 }
5891
5892 for (j = (table->count - 2); j >= 0; j--) {
5893 table->entries[j].v = (table->entries[j].v <= table->entries[j + 1].v) ?
5894 table->entries[j].v : table->entries[j + 1].v;
5895 }
5896 }
5897 return 0;
5898}
5899
5900static int si_patch_dependency_tables_based_on_leakage(struct radeon_device *rdev)
5901{
5902 int ret = 0;
5903
5904 ret = si_patch_single_dependency_table_based_on_leakage(rdev,
5905 &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
5906 ret = si_patch_single_dependency_table_based_on_leakage(rdev,
5907 &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
5908 ret = si_patch_single_dependency_table_based_on_leakage(rdev,
5909 &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
5910 return ret;
5911}
5912
5913static void si_set_pcie_lane_width_in_smc(struct radeon_device *rdev,
5914 struct radeon_ps *radeon_new_state,
5915 struct radeon_ps *radeon_current_state)
5916{
5917 u32 lane_width;
5918 u32 new_lane_width =
5919 (radeon_new_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
5920 u32 current_lane_width =
5921 (radeon_current_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
5922
5923 if (new_lane_width != current_lane_width) {
5924 radeon_set_pcie_lanes(rdev, new_lane_width);
5925 lane_width = radeon_get_pcie_lanes(rdev);
5926 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
5927 }
5928}
5929
Alex Deucher11586cf2015-05-11 22:01:52 +02005930static void si_set_vce_clock(struct radeon_device *rdev,
5931 struct radeon_ps *new_rps,
5932 struct radeon_ps *old_rps)
5933{
5934 if ((old_rps->evclk != new_rps->evclk) ||
5935 (old_rps->ecclk != new_rps->ecclk))
5936 radeon_set_vce_clocks(rdev, new_rps->evclk, new_rps->ecclk);
5937}
5938
Alex Deuchera9e61412013-06-25 17:56:16 -04005939void si_dpm_setup_asic(struct radeon_device *rdev)
5940{
Alex Deucher6c7bcce2013-12-18 14:07:14 -05005941 int r;
5942
5943 r = si_mc_load_microcode(rdev);
5944 if (r)
5945 DRM_ERROR("Failed to load MC firmware!\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04005946 rv770_get_memory_type(rdev);
5947 si_read_clock_registers(rdev);
5948 si_enable_acpi_power_management(rdev);
5949}
5950
Alex Deucher2271e2e2014-09-08 03:35:17 -04005951static int si_thermal_enable_alert(struct radeon_device *rdev,
5952 bool enable)
5953{
5954 u32 thermal_int = RREG32(CG_THERMAL_INT);
5955
5956 if (enable) {
5957 PPSMC_Result result;
5958
Alex Deucher39471ad2014-09-14 21:14:14 -04005959 thermal_int &= ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
5960 WREG32(CG_THERMAL_INT, thermal_int);
5961 rdev->irq.dpm_thermal = false;
Alex Deucher2271e2e2014-09-08 03:35:17 -04005962 result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
5963 if (result != PPSMC_Result_OK) {
5964 DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
5965 return -EINVAL;
5966 }
5967 } else {
Alex Deucher39471ad2014-09-14 21:14:14 -04005968 thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
5969 WREG32(CG_THERMAL_INT, thermal_int);
5970 rdev->irq.dpm_thermal = true;
Alex Deucher2271e2e2014-09-08 03:35:17 -04005971 }
5972
Alex Deucher2271e2e2014-09-08 03:35:17 -04005973 return 0;
5974}
5975
5976static int si_thermal_set_temperature_range(struct radeon_device *rdev,
5977 int min_temp, int max_temp)
Alex Deuchera9e61412013-06-25 17:56:16 -04005978{
5979 int low_temp = 0 * 1000;
5980 int high_temp = 255 * 1000;
5981
5982 if (low_temp < min_temp)
5983 low_temp = min_temp;
5984 if (high_temp > max_temp)
5985 high_temp = max_temp;
5986 if (high_temp < low_temp) {
5987 DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
5988 return -EINVAL;
5989 }
5990
5991 WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
5992 WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
5993 WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
5994
5995 rdev->pm.dpm.thermal.min_temp = low_temp;
5996 rdev->pm.dpm.thermal.max_temp = high_temp;
5997
5998 return 0;
5999}
6000
Alex Deucher39471ad2014-09-14 21:14:14 -04006001static void si_fan_ctrl_set_static_mode(struct radeon_device *rdev, u32 mode)
6002{
6003 struct si_power_info *si_pi = si_get_pi(rdev);
6004 u32 tmp;
6005
6006 if (si_pi->fan_ctrl_is_in_default_mode) {
6007 tmp = (RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK) >> FDO_PWM_MODE_SHIFT;
6008 si_pi->fan_ctrl_default_mode = tmp;
6009 tmp = (RREG32(CG_FDO_CTRL2) & TMIN_MASK) >> TMIN_SHIFT;
6010 si_pi->t_min = tmp;
6011 si_pi->fan_ctrl_is_in_default_mode = false;
6012 }
6013
6014 tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
6015 tmp |= TMIN(0);
6016 WREG32(CG_FDO_CTRL2, tmp);
6017
Alex Deucher6554d9a2014-12-01 17:18:53 -05006018 tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
Alex Deucher39471ad2014-09-14 21:14:14 -04006019 tmp |= FDO_PWM_MODE(mode);
6020 WREG32(CG_FDO_CTRL2, tmp);
6021}
6022
6023static int si_thermal_setup_fan_table(struct radeon_device *rdev)
6024{
6025 struct si_power_info *si_pi = si_get_pi(rdev);
6026 PP_SIslands_FanTable fan_table = { FDO_MODE_HARDWARE };
6027 u32 duty100;
6028 u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
6029 u16 fdo_min, slope1, slope2;
6030 u32 reference_clock, tmp;
6031 int ret;
6032 u64 tmp64;
6033
6034 if (!si_pi->fan_table_start) {
6035 rdev->pm.dpm.fan.ucode_fan_control = false;
6036 return 0;
6037 }
6038
6039 duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6040
6041 if (duty100 == 0) {
6042 rdev->pm.dpm.fan.ucode_fan_control = false;
6043 return 0;
6044 }
6045
6046 tmp64 = (u64)rdev->pm.dpm.fan.pwm_min * duty100;
6047 do_div(tmp64, 10000);
6048 fdo_min = (u16)tmp64;
6049
6050 t_diff1 = rdev->pm.dpm.fan.t_med - rdev->pm.dpm.fan.t_min;
6051 t_diff2 = rdev->pm.dpm.fan.t_high - rdev->pm.dpm.fan.t_med;
6052
6053 pwm_diff1 = rdev->pm.dpm.fan.pwm_med - rdev->pm.dpm.fan.pwm_min;
6054 pwm_diff2 = rdev->pm.dpm.fan.pwm_high - rdev->pm.dpm.fan.pwm_med;
6055
6056 slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
6057 slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
6058
Oleg Chernovskiy47fd97c2015-01-17 21:10:39 +03006059 fan_table.temp_min = cpu_to_be16((50 + rdev->pm.dpm.fan.t_min) / 100);
6060 fan_table.temp_med = cpu_to_be16((50 + rdev->pm.dpm.fan.t_med) / 100);
6061 fan_table.temp_max = cpu_to_be16((50 + rdev->pm.dpm.fan.t_max) / 100);
6062
Alex Deucher39471ad2014-09-14 21:14:14 -04006063 fan_table.slope1 = cpu_to_be16(slope1);
6064 fan_table.slope2 = cpu_to_be16(slope2);
6065
6066 fan_table.fdo_min = cpu_to_be16(fdo_min);
6067
6068 fan_table.hys_down = cpu_to_be16(rdev->pm.dpm.fan.t_hyst);
6069
6070 fan_table.hys_up = cpu_to_be16(1);
6071
6072 fan_table.hys_slope = cpu_to_be16(1);
6073
6074 fan_table.temp_resp_lim = cpu_to_be16(5);
6075
6076 reference_clock = radeon_get_xclk(rdev);
6077
6078 fan_table.refresh_period = cpu_to_be32((rdev->pm.dpm.fan.cycle_delay *
6079 reference_clock) / 1600);
6080
6081 fan_table.fdo_max = cpu_to_be16((u16)duty100);
6082
6083 tmp = (RREG32(CG_MULT_THERMAL_CTRL) & TEMP_SEL_MASK) >> TEMP_SEL_SHIFT;
6084 fan_table.temp_src = (uint8_t)tmp;
6085
6086 ret = si_copy_bytes_to_smc(rdev,
6087 si_pi->fan_table_start,
6088 (u8 *)(&fan_table),
6089 sizeof(fan_table),
6090 si_pi->sram_end);
6091
6092 if (ret) {
6093 DRM_ERROR("Failed to load fan table to the SMC.");
6094 rdev->pm.dpm.fan.ucode_fan_control = false;
6095 }
6096
6097 return 0;
6098}
6099
6100static int si_fan_ctrl_start_smc_fan_control(struct radeon_device *rdev)
6101{
Alex Deucher5e8150a2015-01-07 15:29:06 -05006102 struct si_power_info *si_pi = si_get_pi(rdev);
Alex Deucher39471ad2014-09-14 21:14:14 -04006103 PPSMC_Result ret;
6104
6105 ret = si_send_msg_to_smc(rdev, PPSMC_StartFanControl);
Alex Deucher5e8150a2015-01-07 15:29:06 -05006106 if (ret == PPSMC_Result_OK) {
6107 si_pi->fan_is_controlled_by_smc = true;
Alex Deucher39471ad2014-09-14 21:14:14 -04006108 return 0;
Alex Deucher5e8150a2015-01-07 15:29:06 -05006109 } else {
Alex Deucher39471ad2014-09-14 21:14:14 -04006110 return -EINVAL;
Alex Deucher5e8150a2015-01-07 15:29:06 -05006111 }
Alex Deucher39471ad2014-09-14 21:14:14 -04006112}
6113
6114static int si_fan_ctrl_stop_smc_fan_control(struct radeon_device *rdev)
6115{
Alex Deucher5e8150a2015-01-07 15:29:06 -05006116 struct si_power_info *si_pi = si_get_pi(rdev);
Alex Deucher39471ad2014-09-14 21:14:14 -04006117 PPSMC_Result ret;
6118
6119 ret = si_send_msg_to_smc(rdev, PPSMC_StopFanControl);
Alex Deucher5e8150a2015-01-07 15:29:06 -05006120
6121 if (ret == PPSMC_Result_OK) {
6122 si_pi->fan_is_controlled_by_smc = false;
Alex Deucher39471ad2014-09-14 21:14:14 -04006123 return 0;
Alex Deucher5e8150a2015-01-07 15:29:06 -05006124 } else {
Alex Deucher39471ad2014-09-14 21:14:14 -04006125 return -EINVAL;
Alex Deucher5e8150a2015-01-07 15:29:06 -05006126 }
Alex Deucher39471ad2014-09-14 21:14:14 -04006127}
6128
Alex Deucher5e8150a2015-01-07 15:29:06 -05006129int si_fan_ctrl_get_fan_speed_percent(struct radeon_device *rdev,
6130 u32 *speed)
Alex Deucher39471ad2014-09-14 21:14:14 -04006131{
6132 u32 duty, duty100;
6133 u64 tmp64;
6134
6135 if (rdev->pm.no_fan)
6136 return -ENOENT;
6137
6138 duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6139 duty = (RREG32(CG_THERMAL_STATUS) & FDO_PWM_DUTY_MASK) >> FDO_PWM_DUTY_SHIFT;
6140
6141 if (duty100 == 0)
6142 return -EINVAL;
6143
6144 tmp64 = (u64)duty * 100;
6145 do_div(tmp64, duty100);
6146 *speed = (u32)tmp64;
6147
6148 if (*speed > 100)
6149 *speed = 100;
6150
6151 return 0;
6152}
6153
Alex Deucher5e8150a2015-01-07 15:29:06 -05006154int si_fan_ctrl_set_fan_speed_percent(struct radeon_device *rdev,
6155 u32 speed)
Alex Deucher39471ad2014-09-14 21:14:14 -04006156{
Oleg Chernovskiy47fd97c2015-01-17 21:10:39 +03006157 struct si_power_info *si_pi = si_get_pi(rdev);
Alex Deucher39471ad2014-09-14 21:14:14 -04006158 u32 tmp;
6159 u32 duty, duty100;
6160 u64 tmp64;
6161
6162 if (rdev->pm.no_fan)
6163 return -ENOENT;
6164
Oleg Chernovskiy47fd97c2015-01-17 21:10:39 +03006165 if (si_pi->fan_is_controlled_by_smc)
6166 return -EINVAL;
6167
Alex Deucher39471ad2014-09-14 21:14:14 -04006168 if (speed > 100)
6169 return -EINVAL;
6170
Alex Deucher39471ad2014-09-14 21:14:14 -04006171 duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6172
6173 if (duty100 == 0)
6174 return -EINVAL;
6175
6176 tmp64 = (u64)speed * duty100;
6177 do_div(tmp64, 100);
6178 duty = (u32)tmp64;
6179
6180 tmp = RREG32(CG_FDO_CTRL0) & ~FDO_STATIC_DUTY_MASK;
6181 tmp |= FDO_STATIC_DUTY(duty);
6182 WREG32(CG_FDO_CTRL0, tmp);
6183
Alex Deucher39471ad2014-09-14 21:14:14 -04006184 return 0;
6185}
6186
Alex Deucher5e8150a2015-01-07 15:29:06 -05006187void si_fan_ctrl_set_mode(struct radeon_device *rdev, u32 mode)
6188{
6189 if (mode) {
6190 /* stop auto-manage */
6191 if (rdev->pm.dpm.fan.ucode_fan_control)
6192 si_fan_ctrl_stop_smc_fan_control(rdev);
6193 si_fan_ctrl_set_static_mode(rdev, mode);
6194 } else {
6195 /* restart auto-manage */
6196 if (rdev->pm.dpm.fan.ucode_fan_control)
6197 si_thermal_start_smc_fan_control(rdev);
6198 else
6199 si_fan_ctrl_set_default_mode(rdev);
6200 }
6201}
6202
6203u32 si_fan_ctrl_get_mode(struct radeon_device *rdev)
6204{
6205 struct si_power_info *si_pi = si_get_pi(rdev);
6206 u32 tmp;
6207
6208 if (si_pi->fan_is_controlled_by_smc)
6209 return 0;
6210
6211 tmp = RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK;
6212 return (tmp >> FDO_PWM_MODE_SHIFT);
6213}
6214
6215#if 0
Alex Deucher39471ad2014-09-14 21:14:14 -04006216static int si_fan_ctrl_get_fan_speed_rpm(struct radeon_device *rdev,
6217 u32 *speed)
6218{
6219 u32 tach_period;
6220 u32 xclk = radeon_get_xclk(rdev);
6221
6222 if (rdev->pm.no_fan)
6223 return -ENOENT;
6224
6225 if (rdev->pm.fan_pulses_per_revolution == 0)
6226 return -ENOENT;
6227
6228 tach_period = (RREG32(CG_TACH_STATUS) & TACH_PERIOD_MASK) >> TACH_PERIOD_SHIFT;
6229 if (tach_period == 0)
6230 return -ENOENT;
6231
6232 *speed = 60 * xclk * 10000 / tach_period;
6233
6234 return 0;
6235}
6236
6237static int si_fan_ctrl_set_fan_speed_rpm(struct radeon_device *rdev,
6238 u32 speed)
6239{
6240 u32 tach_period, tmp;
6241 u32 xclk = radeon_get_xclk(rdev);
6242
6243 if (rdev->pm.no_fan)
6244 return -ENOENT;
6245
6246 if (rdev->pm.fan_pulses_per_revolution == 0)
6247 return -ENOENT;
6248
6249 if ((speed < rdev->pm.fan_min_rpm) ||
6250 (speed > rdev->pm.fan_max_rpm))
6251 return -EINVAL;
6252
6253 if (rdev->pm.dpm.fan.ucode_fan_control)
6254 si_fan_ctrl_stop_smc_fan_control(rdev);
6255
6256 tach_period = 60 * xclk * 10000 / (8 * speed);
6257 tmp = RREG32(CG_TACH_CTRL) & ~TARGET_PERIOD_MASK;
6258 tmp |= TARGET_PERIOD(tach_period);
6259 WREG32(CG_TACH_CTRL, tmp);
6260
Alex Deucher6554d9a2014-12-01 17:18:53 -05006261 si_fan_ctrl_set_static_mode(rdev, FDO_PWM_MODE_STATIC_RPM);
Alex Deucher39471ad2014-09-14 21:14:14 -04006262
6263 return 0;
6264}
6265#endif
6266
6267static void si_fan_ctrl_set_default_mode(struct radeon_device *rdev)
6268{
6269 struct si_power_info *si_pi = si_get_pi(rdev);
6270 u32 tmp;
6271
6272 if (!si_pi->fan_ctrl_is_in_default_mode) {
6273 tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
6274 tmp |= FDO_PWM_MODE(si_pi->fan_ctrl_default_mode);
6275 WREG32(CG_FDO_CTRL2, tmp);
6276
Alex Deucher6554d9a2014-12-01 17:18:53 -05006277 tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
Alex Deucher39471ad2014-09-14 21:14:14 -04006278 tmp |= TMIN(si_pi->t_min);
6279 WREG32(CG_FDO_CTRL2, tmp);
6280 si_pi->fan_ctrl_is_in_default_mode = true;
6281 }
6282}
6283
6284static void si_thermal_start_smc_fan_control(struct radeon_device *rdev)
6285{
6286 if (rdev->pm.dpm.fan.ucode_fan_control) {
6287 si_fan_ctrl_start_smc_fan_control(rdev);
6288 si_fan_ctrl_set_static_mode(rdev, FDO_PWM_MODE_STATIC);
6289 }
6290}
6291
6292static void si_thermal_initialize(struct radeon_device *rdev)
6293{
6294 u32 tmp;
6295
6296 if (rdev->pm.fan_pulses_per_revolution) {
6297 tmp = RREG32(CG_TACH_CTRL) & ~EDGE_PER_REV_MASK;
6298 tmp |= EDGE_PER_REV(rdev->pm.fan_pulses_per_revolution -1);
6299 WREG32(CG_TACH_CTRL, tmp);
6300 }
6301
6302 tmp = RREG32(CG_FDO_CTRL2) & ~TACH_PWM_RESP_RATE_MASK;
6303 tmp |= TACH_PWM_RESP_RATE(0x28);
6304 WREG32(CG_FDO_CTRL2, tmp);
6305}
6306
6307static int si_thermal_start_thermal_controller(struct radeon_device *rdev)
6308{
6309 int ret;
6310
6311 si_thermal_initialize(rdev);
6312 ret = si_thermal_set_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
6313 if (ret)
6314 return ret;
6315 ret = si_thermal_enable_alert(rdev, true);
6316 if (ret)
6317 return ret;
6318 if (rdev->pm.dpm.fan.ucode_fan_control) {
6319 ret = si_halt_smc(rdev);
6320 if (ret)
6321 return ret;
6322 ret = si_thermal_setup_fan_table(rdev);
6323 if (ret)
6324 return ret;
6325 ret = si_resume_smc(rdev);
6326 if (ret)
6327 return ret;
6328 si_thermal_start_smc_fan_control(rdev);
6329 }
6330
6331 return 0;
6332}
6333
6334static void si_thermal_stop_thermal_controller(struct radeon_device *rdev)
6335{
6336 if (!rdev->pm.no_fan) {
6337 si_fan_ctrl_set_default_mode(rdev);
6338 si_fan_ctrl_stop_smc_fan_control(rdev);
6339 }
6340}
6341
Alex Deuchera9e61412013-06-25 17:56:16 -04006342int si_dpm_enable(struct radeon_device *rdev)
6343{
6344 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
6345 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
Alex Deucher636e2582014-06-06 18:43:45 -04006346 struct si_power_info *si_pi = si_get_pi(rdev);
Alex Deuchera9e61412013-06-25 17:56:16 -04006347 struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
6348 int ret;
6349
6350 if (si_is_smc_running(rdev))
6351 return -EINVAL;
Alex Deucher636e2582014-06-06 18:43:45 -04006352 if (pi->voltage_control || si_pi->voltage_control_svi2)
Alex Deuchera9e61412013-06-25 17:56:16 -04006353 si_enable_voltage_control(rdev, true);
6354 if (pi->mvdd_control)
6355 si_get_mvdd_configuration(rdev);
Alex Deucher636e2582014-06-06 18:43:45 -04006356 if (pi->voltage_control || si_pi->voltage_control_svi2) {
Alex Deuchera9e61412013-06-25 17:56:16 -04006357 ret = si_construct_voltage_tables(rdev);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006358 if (ret) {
6359 DRM_ERROR("si_construct_voltage_tables failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006360 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006361 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006362 }
6363 if (eg_pi->dynamic_ac_timing) {
6364 ret = si_initialize_mc_reg_table(rdev);
6365 if (ret)
6366 eg_pi->dynamic_ac_timing = false;
6367 }
6368 if (pi->dynamic_ss)
6369 si_enable_spread_spectrum(rdev, true);
6370 if (pi->thermal_protection)
6371 si_enable_thermal_protection(rdev, true);
6372 si_setup_bsp(rdev);
6373 si_program_git(rdev);
6374 si_program_tp(rdev);
6375 si_program_tpp(rdev);
6376 si_program_sstp(rdev);
6377 si_enable_display_gap(rdev);
6378 si_program_vc(rdev);
6379 ret = si_upload_firmware(rdev);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006380 if (ret) {
6381 DRM_ERROR("si_upload_firmware failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006382 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006383 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006384 ret = si_process_firmware_header(rdev);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006385 if (ret) {
6386 DRM_ERROR("si_process_firmware_header failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006387 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006388 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006389 ret = si_initial_switch_from_arb_f0_to_f1(rdev);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006390 if (ret) {
6391 DRM_ERROR("si_initial_switch_from_arb_f0_to_f1 failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006392 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006393 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006394 ret = si_init_smc_table(rdev);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006395 if (ret) {
6396 DRM_ERROR("si_init_smc_table failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006397 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006398 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006399 ret = si_init_smc_spll_table(rdev);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006400 if (ret) {
6401 DRM_ERROR("si_init_smc_spll_table failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006402 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006403 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006404 ret = si_init_arb_table_index(rdev);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006405 if (ret) {
6406 DRM_ERROR("si_init_arb_table_index failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006407 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006408 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006409 if (eg_pi->dynamic_ac_timing) {
6410 ret = si_populate_mc_reg_table(rdev, boot_ps);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006411 if (ret) {
6412 DRM_ERROR("si_populate_mc_reg_table failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006413 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006414 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006415 }
6416 ret = si_initialize_smc_cac_tables(rdev);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006417 if (ret) {
6418 DRM_ERROR("si_initialize_smc_cac_tables failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006419 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006420 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006421 ret = si_initialize_hardware_cac_manager(rdev);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006422 if (ret) {
6423 DRM_ERROR("si_initialize_hardware_cac_manager failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006424 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006425 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006426 ret = si_initialize_smc_dte_tables(rdev);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006427 if (ret) {
6428 DRM_ERROR("si_initialize_smc_dte_tables failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006429 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006430 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006431 ret = si_populate_smc_tdp_limits(rdev, boot_ps);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006432 if (ret) {
6433 DRM_ERROR("si_populate_smc_tdp_limits failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006434 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006435 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006436 ret = si_populate_smc_tdp_limits_2(rdev, boot_ps);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006437 if (ret) {
6438 DRM_ERROR("si_populate_smc_tdp_limits_2 failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006439 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006440 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006441 si_program_response_times(rdev);
6442 si_program_ds_registers(rdev);
6443 si_dpm_start_smc(rdev);
6444 ret = si_notify_smc_display_change(rdev, false);
Alex Deucher2c48feb2013-03-28 10:45:50 -04006445 if (ret) {
6446 DRM_ERROR("si_notify_smc_display_change failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006447 return ret;
Alex Deucher2c48feb2013-03-28 10:45:50 -04006448 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006449 si_enable_sclk_control(rdev, true);
6450 si_start_dpm(rdev);
6451
Alex Deuchera9e61412013-06-25 17:56:16 -04006452 si_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
6453
Alex Deucher39471ad2014-09-14 21:14:14 -04006454 si_thermal_start_thermal_controller(rdev);
6455
Alex Deuchera9e61412013-06-25 17:56:16 -04006456 ni_update_current_ps(rdev, boot_ps);
6457
6458 return 0;
6459}
6460
Alex Deucher2271e2e2014-09-08 03:35:17 -04006461static int si_set_temperature_range(struct radeon_device *rdev)
6462{
6463 int ret;
6464
6465 ret = si_thermal_enable_alert(rdev, false);
6466 if (ret)
6467 return ret;
6468 ret = si_thermal_set_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
6469 if (ret)
6470 return ret;
6471 ret = si_thermal_enable_alert(rdev, true);
6472 if (ret)
6473 return ret;
6474
6475 return ret;
6476}
6477
Alex Deucher963c1152013-12-19 13:54:35 -05006478int si_dpm_late_enable(struct radeon_device *rdev)
6479{
6480 int ret;
6481
Alex Deucher2271e2e2014-09-08 03:35:17 -04006482 ret = si_set_temperature_range(rdev);
6483 if (ret)
6484 return ret;
Alex Deucher963c1152013-12-19 13:54:35 -05006485
Alex Deucher2271e2e2014-09-08 03:35:17 -04006486 return ret;
Alex Deucher963c1152013-12-19 13:54:35 -05006487}
6488
Alex Deuchera9e61412013-06-25 17:56:16 -04006489void si_dpm_disable(struct radeon_device *rdev)
6490{
6491 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
6492 struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
6493
6494 if (!si_is_smc_running(rdev))
6495 return;
Alex Deucher39471ad2014-09-14 21:14:14 -04006496 si_thermal_stop_thermal_controller(rdev);
Alex Deuchera9e61412013-06-25 17:56:16 -04006497 si_disable_ulv(rdev);
6498 si_clear_vc(rdev);
6499 if (pi->thermal_protection)
6500 si_enable_thermal_protection(rdev, false);
6501 si_enable_power_containment(rdev, boot_ps, false);
6502 si_enable_smc_cac(rdev, boot_ps, false);
6503 si_enable_spread_spectrum(rdev, false);
6504 si_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
6505 si_stop_dpm(rdev);
6506 si_reset_to_default(rdev);
6507 si_dpm_stop_smc(rdev);
6508 si_force_switch_to_arb_f0(rdev);
6509
6510 ni_update_current_ps(rdev, boot_ps);
6511}
6512
6513int si_dpm_pre_set_power_state(struct radeon_device *rdev)
6514{
6515 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6516 struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
6517 struct radeon_ps *new_ps = &requested_ps;
6518
6519 ni_update_requested_ps(rdev, new_ps);
6520
6521 si_apply_state_adjust_rules(rdev, &eg_pi->requested_rps);
6522
6523 return 0;
6524}
6525
Alex Deuchera144acb2013-06-27 19:37:12 -04006526static int si_power_control_set_level(struct radeon_device *rdev)
6527{
6528 struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
6529 int ret;
6530
6531 ret = si_restrict_performance_levels_before_switch(rdev);
6532 if (ret)
6533 return ret;
6534 ret = si_halt_smc(rdev);
6535 if (ret)
6536 return ret;
6537 ret = si_populate_smc_tdp_limits(rdev, new_ps);
6538 if (ret)
6539 return ret;
6540 ret = si_populate_smc_tdp_limits_2(rdev, new_ps);
6541 if (ret)
6542 return ret;
6543 ret = si_resume_smc(rdev);
6544 if (ret)
6545 return ret;
6546 ret = si_set_sw_state(rdev);
6547 if (ret)
6548 return ret;
6549 return 0;
6550}
6551
Alex Deuchera9e61412013-06-25 17:56:16 -04006552int si_dpm_set_power_state(struct radeon_device *rdev)
6553{
6554 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6555 struct radeon_ps *new_ps = &eg_pi->requested_rps;
6556 struct radeon_ps *old_ps = &eg_pi->current_rps;
6557 int ret;
6558
6559 ret = si_disable_ulv(rdev);
Alex Deuchercc833b62013-06-27 19:33:58 -04006560 if (ret) {
6561 DRM_ERROR("si_disable_ulv failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006562 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006563 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006564 ret = si_restrict_performance_levels_before_switch(rdev);
Alex Deuchercc833b62013-06-27 19:33:58 -04006565 if (ret) {
6566 DRM_ERROR("si_restrict_performance_levels_before_switch failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006567 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006568 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006569 if (eg_pi->pcie_performance_request)
6570 si_request_link_speed_change_before_state_change(rdev, new_ps, old_ps);
Alex Deuchere34568b2013-05-14 18:24:34 -04006571 ni_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
Alex Deuchera9e61412013-06-25 17:56:16 -04006572 ret = si_enable_power_containment(rdev, new_ps, false);
Alex Deuchercc833b62013-06-27 19:33:58 -04006573 if (ret) {
6574 DRM_ERROR("si_enable_power_containment failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006575 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006576 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006577 ret = si_enable_smc_cac(rdev, new_ps, false);
Alex Deuchercc833b62013-06-27 19:33:58 -04006578 if (ret) {
6579 DRM_ERROR("si_enable_smc_cac failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006580 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006581 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006582 ret = si_halt_smc(rdev);
Alex Deuchercc833b62013-06-27 19:33:58 -04006583 if (ret) {
6584 DRM_ERROR("si_halt_smc failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006585 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006586 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006587 ret = si_upload_sw_state(rdev, new_ps);
Alex Deuchercc833b62013-06-27 19:33:58 -04006588 if (ret) {
6589 DRM_ERROR("si_upload_sw_state failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006590 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006591 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006592 ret = si_upload_smc_data(rdev);
Alex Deuchercc833b62013-06-27 19:33:58 -04006593 if (ret) {
6594 DRM_ERROR("si_upload_smc_data failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006595 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006596 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006597 ret = si_upload_ulv_state(rdev);
Alex Deuchercc833b62013-06-27 19:33:58 -04006598 if (ret) {
6599 DRM_ERROR("si_upload_ulv_state failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006600 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006601 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006602 if (eg_pi->dynamic_ac_timing) {
6603 ret = si_upload_mc_reg_table(rdev, new_ps);
Alex Deuchercc833b62013-06-27 19:33:58 -04006604 if (ret) {
6605 DRM_ERROR("si_upload_mc_reg_table failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006606 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006607 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006608 }
6609 ret = si_program_memory_timing_parameters(rdev, new_ps);
Alex Deuchercc833b62013-06-27 19:33:58 -04006610 if (ret) {
6611 DRM_ERROR("si_program_memory_timing_parameters failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006612 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006613 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006614 si_set_pcie_lane_width_in_smc(rdev, new_ps, old_ps);
6615
Alex Deuchera9e61412013-06-25 17:56:16 -04006616 ret = si_resume_smc(rdev);
Alex Deuchercc833b62013-06-27 19:33:58 -04006617 if (ret) {
6618 DRM_ERROR("si_resume_smc failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006619 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006620 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006621 ret = si_set_sw_state(rdev);
Alex Deuchercc833b62013-06-27 19:33:58 -04006622 if (ret) {
6623 DRM_ERROR("si_set_sw_state failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006624 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006625 }
Alex Deuchere34568b2013-05-14 18:24:34 -04006626 ni_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
Alex Deucher11586cf2015-05-11 22:01:52 +02006627 si_set_vce_clock(rdev, new_ps, old_ps);
Alex Deuchera9e61412013-06-25 17:56:16 -04006628 if (eg_pi->pcie_performance_request)
6629 si_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
6630 ret = si_set_power_state_conditionally_enable_ulv(rdev, new_ps);
Alex Deuchercc833b62013-06-27 19:33:58 -04006631 if (ret) {
6632 DRM_ERROR("si_set_power_state_conditionally_enable_ulv failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006633 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006634 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006635 ret = si_enable_smc_cac(rdev, new_ps, true);
Alex Deuchercc833b62013-06-27 19:33:58 -04006636 if (ret) {
6637 DRM_ERROR("si_enable_smc_cac failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006638 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006639 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006640 ret = si_enable_power_containment(rdev, new_ps, true);
Alex Deuchercc833b62013-06-27 19:33:58 -04006641 if (ret) {
6642 DRM_ERROR("si_enable_power_containment failed\n");
Alex Deuchera9e61412013-06-25 17:56:16 -04006643 return ret;
Alex Deuchercc833b62013-06-27 19:33:58 -04006644 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006645
Alex Deuchera144acb2013-06-27 19:37:12 -04006646 ret = si_power_control_set_level(rdev);
6647 if (ret) {
6648 DRM_ERROR("si_power_control_set_level failed\n");
6649 return ret;
6650 }
6651
Alex Deuchera9e61412013-06-25 17:56:16 -04006652 return 0;
6653}
6654
Alex Deuchera9e61412013-06-25 17:56:16 -04006655void si_dpm_post_set_power_state(struct radeon_device *rdev)
6656{
6657 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6658 struct radeon_ps *new_ps = &eg_pi->requested_rps;
6659
6660 ni_update_current_ps(rdev, new_ps);
6661}
6662
Alex Deucher98769132015-01-14 16:18:32 -05006663#if 0
Alex Deuchera9e61412013-06-25 17:56:16 -04006664void si_dpm_reset_asic(struct radeon_device *rdev)
6665{
6666 si_restrict_performance_levels_before_switch(rdev);
6667 si_disable_ulv(rdev);
6668 si_set_boot_state(rdev);
6669}
Alex Deucher98769132015-01-14 16:18:32 -05006670#endif
Alex Deuchera9e61412013-06-25 17:56:16 -04006671
6672void si_dpm_display_configuration_changed(struct radeon_device *rdev)
6673{
6674 si_program_display_gap(rdev);
6675}
6676
6677union power_info {
6678 struct _ATOM_POWERPLAY_INFO info;
6679 struct _ATOM_POWERPLAY_INFO_V2 info_2;
6680 struct _ATOM_POWERPLAY_INFO_V3 info_3;
6681 struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
6682 struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
6683 struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
6684};
6685
6686union pplib_clock_info {
6687 struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
6688 struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
6689 struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
6690 struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
6691 struct _ATOM_PPLIB_SI_CLOCK_INFO si;
6692};
6693
6694union pplib_power_state {
6695 struct _ATOM_PPLIB_STATE v1;
6696 struct _ATOM_PPLIB_STATE_V2 v2;
6697};
6698
6699static void si_parse_pplib_non_clock_info(struct radeon_device *rdev,
6700 struct radeon_ps *rps,
6701 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
6702 u8 table_rev)
6703{
6704 rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
6705 rps->class = le16_to_cpu(non_clock_info->usClassification);
6706 rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
6707
6708 if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
6709 rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
6710 rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
6711 } else if (r600_is_uvd_state(rps->class, rps->class2)) {
6712 rps->vclk = RV770_DEFAULT_VCLK_FREQ;
6713 rps->dclk = RV770_DEFAULT_DCLK_FREQ;
6714 } else {
6715 rps->vclk = 0;
6716 rps->dclk = 0;
6717 }
6718
6719 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
6720 rdev->pm.dpm.boot_ps = rps;
6721 if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
6722 rdev->pm.dpm.uvd_ps = rps;
6723}
6724
6725static void si_parse_pplib_clock_info(struct radeon_device *rdev,
6726 struct radeon_ps *rps, int index,
6727 union pplib_clock_info *clock_info)
6728{
6729 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
6730 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6731 struct si_power_info *si_pi = si_get_pi(rdev);
6732 struct ni_ps *ps = ni_get_ps(rps);
6733 u16 leakage_voltage;
6734 struct rv7xx_pl *pl = &ps->performance_levels[index];
6735 int ret;
6736
6737 ps->performance_level_count = index + 1;
6738
6739 pl->sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
6740 pl->sclk |= clock_info->si.ucEngineClockHigh << 16;
6741 pl->mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
6742 pl->mclk |= clock_info->si.ucMemoryClockHigh << 16;
6743
6744 pl->vddc = le16_to_cpu(clock_info->si.usVDDC);
6745 pl->vddci = le16_to_cpu(clock_info->si.usVDDCI);
6746 pl->flags = le32_to_cpu(clock_info->si.ulFlags);
6747 pl->pcie_gen = r600_get_pcie_gen_support(rdev,
6748 si_pi->sys_pcie_mask,
6749 si_pi->boot_pcie_gen,
6750 clock_info->si.ucPCIEGen);
6751
6752 /* patch up vddc if necessary */
6753 ret = si_get_leakage_voltage_from_leakage_index(rdev, pl->vddc,
6754 &leakage_voltage);
6755 if (ret == 0)
6756 pl->vddc = leakage_voltage;
6757
6758 if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
6759 pi->acpi_vddc = pl->vddc;
6760 eg_pi->acpi_vddci = pl->vddci;
6761 si_pi->acpi_pcie_gen = pl->pcie_gen;
6762 }
6763
6764 if ((rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) &&
6765 index == 0) {
6766 /* XXX disable for A0 tahiti */
Alex Deucher6fa45592014-10-13 12:44:49 -04006767 si_pi->ulv.supported = false;
Alex Deuchera9e61412013-06-25 17:56:16 -04006768 si_pi->ulv.pl = *pl;
6769 si_pi->ulv.one_pcie_lane_in_ulv = false;
6770 si_pi->ulv.volt_change_delay = SISLANDS_ULVVOLTAGECHANGEDELAY_DFLT;
6771 si_pi->ulv.cg_ulv_parameter = SISLANDS_CGULVPARAMETER_DFLT;
6772 si_pi->ulv.cg_ulv_control = SISLANDS_CGULVCONTROL_DFLT;
6773 }
6774
6775 if (pi->min_vddc_in_table > pl->vddc)
6776 pi->min_vddc_in_table = pl->vddc;
6777
6778 if (pi->max_vddc_in_table < pl->vddc)
6779 pi->max_vddc_in_table = pl->vddc;
6780
6781 /* patch up boot state */
6782 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
6783 u16 vddc, vddci, mvdd;
6784 radeon_atombios_get_default_voltages(rdev, &vddc, &vddci, &mvdd);
6785 pl->mclk = rdev->clock.default_mclk;
6786 pl->sclk = rdev->clock.default_sclk;
6787 pl->vddc = vddc;
6788 pl->vddci = vddci;
6789 si_pi->mvdd_bootup_value = mvdd;
6790 }
6791
6792 if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
6793 ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
6794 rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
6795 rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
6796 rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
6797 rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
6798 }
6799}
6800
6801static int si_parse_power_table(struct radeon_device *rdev)
6802{
6803 struct radeon_mode_info *mode_info = &rdev->mode_info;
6804 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
6805 union pplib_power_state *power_state;
6806 int i, j, k, non_clock_array_index, clock_array_index;
6807 union pplib_clock_info *clock_info;
6808 struct _StateArray *state_array;
6809 struct _ClockInfoArray *clock_info_array;
6810 struct _NonClockInfoArray *non_clock_info_array;
6811 union power_info *power_info;
6812 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
6813 u16 data_offset;
6814 u8 frev, crev;
6815 u8 *power_state_offset;
6816 struct ni_ps *ps;
6817
6818 if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
6819 &frev, &crev, &data_offset))
6820 return -EINVAL;
6821 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
6822
6823 state_array = (struct _StateArray *)
6824 (mode_info->atom_context->bios + data_offset +
6825 le16_to_cpu(power_info->pplib.usStateArrayOffset));
6826 clock_info_array = (struct _ClockInfoArray *)
6827 (mode_info->atom_context->bios + data_offset +
6828 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
6829 non_clock_info_array = (struct _NonClockInfoArray *)
6830 (mode_info->atom_context->bios + data_offset +
6831 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
6832
6833 rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
6834 state_array->ucNumEntries, GFP_KERNEL);
6835 if (!rdev->pm.dpm.ps)
6836 return -ENOMEM;
6837 power_state_offset = (u8 *)state_array->states;
Alex Deuchera9e61412013-06-25 17:56:16 -04006838 for (i = 0; i < state_array->ucNumEntries; i++) {
Alex Deucher53f3b252013-08-20 19:06:54 -04006839 u8 *idx;
Alex Deuchera9e61412013-06-25 17:56:16 -04006840 power_state = (union pplib_power_state *)power_state_offset;
6841 non_clock_array_index = power_state->v2.nonClockInfoIndex;
6842 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
6843 &non_clock_info_array->nonClockInfo[non_clock_array_index];
6844 if (!rdev->pm.power_state[i].clock_info)
6845 return -EINVAL;
6846 ps = kzalloc(sizeof(struct ni_ps), GFP_KERNEL);
6847 if (ps == NULL) {
6848 kfree(rdev->pm.dpm.ps);
6849 return -ENOMEM;
6850 }
6851 rdev->pm.dpm.ps[i].ps_priv = ps;
6852 si_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
6853 non_clock_info,
6854 non_clock_info_array->ucEntrySize);
6855 k = 0;
Alex Deucher53f3b252013-08-20 19:06:54 -04006856 idx = (u8 *)&power_state->v2.clockInfoIndex[0];
Alex Deuchera9e61412013-06-25 17:56:16 -04006857 for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
Alex Deucher53f3b252013-08-20 19:06:54 -04006858 clock_array_index = idx[j];
Alex Deuchera9e61412013-06-25 17:56:16 -04006859 if (clock_array_index >= clock_info_array->ucNumEntries)
6860 continue;
6861 if (k >= SISLANDS_MAX_HARDWARE_POWERLEVELS)
6862 break;
6863 clock_info = (union pplib_clock_info *)
Alex Deucher53f3b252013-08-20 19:06:54 -04006864 ((u8 *)&clock_info_array->clockInfo[0] +
6865 (clock_array_index * clock_info_array->ucEntrySize));
Alex Deuchera9e61412013-06-25 17:56:16 -04006866 si_parse_pplib_clock_info(rdev,
6867 &rdev->pm.dpm.ps[i], k,
6868 clock_info);
6869 k++;
6870 }
6871 power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
6872 }
6873 rdev->pm.dpm.num_ps = state_array->ucNumEntries;
Alex Deucher11586cf2015-05-11 22:01:52 +02006874
6875 /* fill in the vce power states */
6876 for (i = 0; i < RADEON_MAX_VCE_LEVELS; i++) {
6877 u32 sclk, mclk;
6878 clock_array_index = rdev->pm.dpm.vce_states[i].clk_idx;
6879 clock_info = (union pplib_clock_info *)
6880 &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
6881 sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
6882 sclk |= clock_info->si.ucEngineClockHigh << 16;
6883 mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
6884 mclk |= clock_info->si.ucMemoryClockHigh << 16;
6885 rdev->pm.dpm.vce_states[i].sclk = sclk;
6886 rdev->pm.dpm.vce_states[i].mclk = mclk;
6887 }
6888
Alex Deuchera9e61412013-06-25 17:56:16 -04006889 return 0;
6890}
6891
6892int si_dpm_init(struct radeon_device *rdev)
6893{
6894 struct rv7xx_power_info *pi;
6895 struct evergreen_power_info *eg_pi;
6896 struct ni_power_info *ni_pi;
6897 struct si_power_info *si_pi;
Alex Deuchera9e61412013-06-25 17:56:16 -04006898 struct atom_clock_dividers dividers;
6899 int ret;
6900 u32 mask;
6901
6902 si_pi = kzalloc(sizeof(struct si_power_info), GFP_KERNEL);
6903 if (si_pi == NULL)
6904 return -ENOMEM;
6905 rdev->pm.dpm.priv = si_pi;
6906 ni_pi = &si_pi->ni;
6907 eg_pi = &ni_pi->eg;
6908 pi = &eg_pi->rv7xx;
6909
6910 ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
6911 if (ret)
6912 si_pi->sys_pcie_mask = 0;
6913 else
6914 si_pi->sys_pcie_mask = mask;
6915 si_pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
6916 si_pi->boot_pcie_gen = si_get_current_pcie_speed(rdev);
6917
6918 si_set_max_cu_value(rdev);
6919
6920 rv770_get_max_vddc(rdev);
6921 si_get_leakage_vddc(rdev);
6922 si_patch_dependency_tables_based_on_leakage(rdev);
6923
6924 pi->acpi_vddc = 0;
6925 eg_pi->acpi_vddci = 0;
6926 pi->min_vddc_in_table = 0;
6927 pi->max_vddc_in_table = 0;
6928
Alex Deucher82f79cc2013-08-21 10:02:32 -04006929 ret = r600_get_platform_caps(rdev);
6930 if (ret)
6931 return ret;
6932
Alex Deucher11586cf2015-05-11 22:01:52 +02006933 ret = r600_parse_extended_power_table(rdev);
Alex Deuchera9e61412013-06-25 17:56:16 -04006934 if (ret)
6935 return ret;
Alex Deucher11586cf2015-05-11 22:01:52 +02006936
6937 ret = si_parse_power_table(rdev);
Alex Deuchera9e61412013-06-25 17:56:16 -04006938 if (ret)
6939 return ret;
6940
6941 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
6942 kzalloc(4 * sizeof(struct radeon_clock_voltage_dependency_entry), GFP_KERNEL);
6943 if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
6944 r600_free_extended_power_table(rdev);
6945 return -ENOMEM;
6946 }
6947 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
6948 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
6949 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
6950 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
6951 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
6952 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
6953 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
6954 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
6955 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
6956
6957 if (rdev->pm.dpm.voltage_response_time == 0)
6958 rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
6959 if (rdev->pm.dpm.backbias_response_time == 0)
6960 rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
6961
6962 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
6963 0, false, &dividers);
6964 if (ret)
6965 pi->ref_div = dividers.ref_div + 1;
6966 else
6967 pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
6968
6969 eg_pi->smu_uvd_hs = false;
6970
6971 pi->mclk_strobe_mode_threshold = 40000;
6972 if (si_is_special_1gb_platform(rdev))
6973 pi->mclk_stutter_mode_threshold = 0;
6974 else
6975 pi->mclk_stutter_mode_threshold = pi->mclk_strobe_mode_threshold;
6976 pi->mclk_edc_enable_threshold = 40000;
6977 eg_pi->mclk_edc_wr_enable_threshold = 40000;
6978
6979 ni_pi->mclk_rtt_mode_threshold = eg_pi->mclk_edc_wr_enable_threshold;
6980
6981 pi->voltage_control =
Alex Deucher636e2582014-06-06 18:43:45 -04006982 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
6983 VOLTAGE_OBJ_GPIO_LUT);
6984 if (!pi->voltage_control) {
6985 si_pi->voltage_control_svi2 =
6986 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
6987 VOLTAGE_OBJ_SVID2);
6988 if (si_pi->voltage_control_svi2)
6989 radeon_atom_get_svi2_info(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
6990 &si_pi->svd_gpio_id, &si_pi->svc_gpio_id);
6991 }
Alex Deuchera9e61412013-06-25 17:56:16 -04006992
6993 pi->mvdd_control =
Alex Deucher636e2582014-06-06 18:43:45 -04006994 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC,
6995 VOLTAGE_OBJ_GPIO_LUT);
Alex Deuchera9e61412013-06-25 17:56:16 -04006996
6997 eg_pi->vddci_control =
Alex Deucher636e2582014-06-06 18:43:45 -04006998 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
6999 VOLTAGE_OBJ_GPIO_LUT);
7000 if (!eg_pi->vddci_control)
7001 si_pi->vddci_control_svi2 =
7002 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
7003 VOLTAGE_OBJ_SVID2);
Alex Deuchera9e61412013-06-25 17:56:16 -04007004
7005 si_pi->vddc_phase_shed_control =
Alex Deucher636e2582014-06-06 18:43:45 -04007006 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
7007 VOLTAGE_OBJ_PHASE_LUT);
Alex Deuchera9e61412013-06-25 17:56:16 -04007008
Alex Deucherb841ce72013-07-31 18:32:33 -04007009 rv770_get_engine_memory_ss(rdev);
Alex Deuchera9e61412013-06-25 17:56:16 -04007010
7011 pi->asi = RV770_ASI_DFLT;
7012 pi->pasi = CYPRESS_HASI_DFLT;
7013 pi->vrc = SISLANDS_VRC_DFLT;
7014
7015 pi->gfx_clock_gating = true;
7016
7017 eg_pi->sclk_deep_sleep = true;
7018 si_pi->sclk_deep_sleep_above_low = false;
7019
Alex Deucherfda83722013-07-31 12:41:35 -04007020 if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
Alex Deuchera9e61412013-06-25 17:56:16 -04007021 pi->thermal_protection = true;
7022 else
7023 pi->thermal_protection = false;
7024
7025 eg_pi->dynamic_ac_timing = true;
7026
7027 eg_pi->light_sleep = true;
7028#if defined(CONFIG_ACPI)
7029 eg_pi->pcie_performance_request =
7030 radeon_acpi_is_pcie_performance_request_supported(rdev);
7031#else
7032 eg_pi->pcie_performance_request = false;
7033#endif
7034
7035 si_pi->sram_end = SMC_RAM_END;
7036
7037 rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
7038 rdev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
7039 rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
7040 rdev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
7041 rdev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
7042 rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
7043 rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
7044
7045 si_initialize_powertune_defaults(rdev);
7046
Alex Deucher1ff60dd2013-08-30 16:18:35 -04007047 /* make sure dc limits are valid */
7048 if ((rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
7049 (rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
7050 rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
7051 rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
7052
Alex Deucher39471ad2014-09-14 21:14:14 -04007053 si_pi->fan_ctrl_is_in_default_mode = true;
Alex Deucher39471ad2014-09-14 21:14:14 -04007054
Alex Deuchera9e61412013-06-25 17:56:16 -04007055 return 0;
7056}
7057
7058void si_dpm_fini(struct radeon_device *rdev)
7059{
7060 int i;
7061
7062 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
7063 kfree(rdev->pm.dpm.ps[i].ps_priv);
7064 }
7065 kfree(rdev->pm.dpm.ps);
7066 kfree(rdev->pm.dpm.priv);
7067 kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
7068 r600_free_extended_power_table(rdev);
7069}
7070
Alex Deucher79821282013-06-28 18:02:19 -04007071void si_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
7072 struct seq_file *m)
7073{
Alex Deucher9f3f63f2014-01-30 11:19:22 -05007074 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
7075 struct radeon_ps *rps = &eg_pi->current_rps;
Alex Deucher79821282013-06-28 18:02:19 -04007076 struct ni_ps *ps = ni_get_ps(rps);
7077 struct rv7xx_pl *pl;
7078 u32 current_index =
7079 (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
7080 CURRENT_STATE_INDEX_SHIFT;
7081
7082 if (current_index >= ps->performance_level_count) {
7083 seq_printf(m, "invalid dpm profile %d\n", current_index);
7084 } else {
7085 pl = &ps->performance_levels[current_index];
7086 seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
7087 seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
7088 current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
7089 }
7090}
Alex Deucherca1110b2014-09-30 10:50:07 -04007091
7092u32 si_dpm_get_current_sclk(struct radeon_device *rdev)
7093{
7094 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
7095 struct radeon_ps *rps = &eg_pi->current_rps;
7096 struct ni_ps *ps = ni_get_ps(rps);
7097 struct rv7xx_pl *pl;
7098 u32 current_index =
7099 (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
7100 CURRENT_STATE_INDEX_SHIFT;
7101
7102 if (current_index >= ps->performance_level_count) {
7103 return 0;
7104 } else {
7105 pl = &ps->performance_levels[current_index];
7106 return pl->sclk;
7107 }
7108}
7109
7110u32 si_dpm_get_current_mclk(struct radeon_device *rdev)
7111{
7112 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
7113 struct radeon_ps *rps = &eg_pi->current_rps;
7114 struct ni_ps *ps = ni_get_ps(rps);
7115 struct rv7xx_pl *pl;
7116 u32 current_index =
7117 (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
7118 CURRENT_STATE_INDEX_SHIFT;
7119
7120 if (current_index >= ps->performance_level_count) {
7121 return 0;
7122 } else {
7123 pl = &ps->performance_levels[current_index];
7124 return pl->mclk;
7125 }
7126}