blob: 5999c397b7718ce37765a6969776606ed8fceeb5 [file] [log] [blame]
Archit Tanejac76b78d2016-02-03 14:29:50 +05301/*
2 * Copyright (c) 2016, The Linux Foundation. All rights reserved.
3 *
4 * This software is licensed under the terms of the GNU General Public
5 * License version 2, as published by the Free Software Foundation, and
6 * may be copied, distributed, and modified under those terms.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
14#include <linux/clk.h>
15#include <linux/slab.h>
16#include <linux/bitops.h>
17#include <linux/dma-mapping.h>
18#include <linux/dmaengine.h>
19#include <linux/module.h>
Boris Brezillond4092d72017-08-04 17:29:10 +020020#include <linux/mtd/rawnand.h>
Archit Tanejac76b78d2016-02-03 14:29:50 +053021#include <linux/mtd/partitions.h>
22#include <linux/of.h>
23#include <linux/of_device.h>
Archit Tanejac76b78d2016-02-03 14:29:50 +053024#include <linux/delay.h>
Abhishek Sahu8c4cdce2017-09-25 13:21:25 +053025#include <linux/dma/qcom_bam_dma.h>
Christoph Hellwigea8c64a2018-01-10 16:21:13 +010026#include <linux/dma-direct.h> /* XXX: drivers shall never use this directly! */
Archit Tanejac76b78d2016-02-03 14:29:50 +053027
28/* NANDc reg offsets */
29#define NAND_FLASH_CMD 0x00
30#define NAND_ADDR0 0x04
31#define NAND_ADDR1 0x08
32#define NAND_FLASH_CHIP_SELECT 0x0c
33#define NAND_EXEC_CMD 0x10
34#define NAND_FLASH_STATUS 0x14
35#define NAND_BUFFER_STATUS 0x18
36#define NAND_DEV0_CFG0 0x20
37#define NAND_DEV0_CFG1 0x24
38#define NAND_DEV0_ECC_CFG 0x28
39#define NAND_DEV1_ECC_CFG 0x2c
40#define NAND_DEV1_CFG0 0x30
41#define NAND_DEV1_CFG1 0x34
42#define NAND_READ_ID 0x40
43#define NAND_READ_STATUS 0x44
44#define NAND_DEV_CMD0 0xa0
45#define NAND_DEV_CMD1 0xa4
46#define NAND_DEV_CMD2 0xa8
47#define NAND_DEV_CMD_VLD 0xac
48#define SFLASHC_BURST_CFG 0xe0
49#define NAND_ERASED_CW_DETECT_CFG 0xe8
50#define NAND_ERASED_CW_DETECT_STATUS 0xec
51#define NAND_EBI2_ECC_BUF_CFG 0xf0
52#define FLASH_BUF_ACC 0x100
53
54#define NAND_CTRL 0xf00
55#define NAND_VERSION 0xf08
56#define NAND_READ_LOCATION_0 0xf20
57#define NAND_READ_LOCATION_1 0xf24
Abhishek Sahu91af95c2017-08-17 17:37:43 +053058#define NAND_READ_LOCATION_2 0xf28
59#define NAND_READ_LOCATION_3 0xf2c
Archit Tanejac76b78d2016-02-03 14:29:50 +053060
61/* dummy register offsets, used by write_reg_dma */
62#define NAND_DEV_CMD1_RESTORE 0xdead
63#define NAND_DEV_CMD_VLD_RESTORE 0xbeef
64
65/* NAND_FLASH_CMD bits */
66#define PAGE_ACC BIT(4)
67#define LAST_PAGE BIT(5)
68
69/* NAND_FLASH_CHIP_SELECT bits */
70#define NAND_DEV_SEL 0
71#define DM_EN BIT(2)
72
73/* NAND_FLASH_STATUS bits */
74#define FS_OP_ERR BIT(4)
75#define FS_READY_BSY_N BIT(5)
76#define FS_MPU_ERR BIT(8)
77#define FS_DEVICE_STS_ERR BIT(16)
78#define FS_DEVICE_WP BIT(23)
79
80/* NAND_BUFFER_STATUS bits */
81#define BS_UNCORRECTABLE_BIT BIT(8)
82#define BS_CORRECTABLE_ERR_MSK 0x1f
83
84/* NAND_DEVn_CFG0 bits */
85#define DISABLE_STATUS_AFTER_WRITE 4
86#define CW_PER_PAGE 6
87#define UD_SIZE_BYTES 9
88#define ECC_PARITY_SIZE_BYTES_RS 19
89#define SPARE_SIZE_BYTES 23
90#define NUM_ADDR_CYCLES 27
91#define STATUS_BFR_READ 30
92#define SET_RD_MODE_AFTER_STATUS 31
93
94/* NAND_DEVn_CFG0 bits */
95#define DEV0_CFG1_ECC_DISABLE 0
96#define WIDE_FLASH 1
97#define NAND_RECOVERY_CYCLES 2
98#define CS_ACTIVE_BSY 5
99#define BAD_BLOCK_BYTE_NUM 6
100#define BAD_BLOCK_IN_SPARE_AREA 16
101#define WR_RD_BSY_GAP 17
102#define ENABLE_BCH_ECC 27
103
104/* NAND_DEV0_ECC_CFG bits */
105#define ECC_CFG_ECC_DISABLE 0
106#define ECC_SW_RESET 1
107#define ECC_MODE 4
108#define ECC_PARITY_SIZE_BYTES_BCH 8
109#define ECC_NUM_DATA_BYTES 16
110#define ECC_FORCE_CLK_OPEN 30
111
112/* NAND_DEV_CMD1 bits */
113#define READ_ADDR 0
114
115/* NAND_DEV_CMD_VLD bits */
Abhishek Sahud8a9b322017-08-11 17:09:16 +0530116#define READ_START_VLD BIT(0)
117#define READ_STOP_VLD BIT(1)
118#define WRITE_START_VLD BIT(2)
119#define ERASE_START_VLD BIT(3)
120#define SEQ_READ_START_VLD BIT(4)
Archit Tanejac76b78d2016-02-03 14:29:50 +0530121
122/* NAND_EBI2_ECC_BUF_CFG bits */
123#define NUM_STEPS 0
124
125/* NAND_ERASED_CW_DETECT_CFG bits */
126#define ERASED_CW_ECC_MASK 1
127#define AUTO_DETECT_RES 0
128#define MASK_ECC (1 << ERASED_CW_ECC_MASK)
129#define RESET_ERASED_DET (1 << AUTO_DETECT_RES)
130#define ACTIVE_ERASED_DET (0 << AUTO_DETECT_RES)
131#define CLR_ERASED_PAGE_DET (RESET_ERASED_DET | MASK_ECC)
132#define SET_ERASED_PAGE_DET (ACTIVE_ERASED_DET | MASK_ECC)
133
134/* NAND_ERASED_CW_DETECT_STATUS bits */
135#define PAGE_ALL_ERASED BIT(7)
136#define CODEWORD_ALL_ERASED BIT(6)
137#define PAGE_ERASED BIT(5)
138#define CODEWORD_ERASED BIT(4)
139#define ERASED_PAGE (PAGE_ALL_ERASED | PAGE_ERASED)
140#define ERASED_CW (CODEWORD_ALL_ERASED | CODEWORD_ERASED)
141
Abhishek Sahu91af95c2017-08-17 17:37:43 +0530142/* NAND_READ_LOCATION_n bits */
143#define READ_LOCATION_OFFSET 0
144#define READ_LOCATION_SIZE 16
145#define READ_LOCATION_LAST 31
146
Archit Tanejac76b78d2016-02-03 14:29:50 +0530147/* Version Mask */
148#define NAND_VERSION_MAJOR_MASK 0xf0000000
149#define NAND_VERSION_MAJOR_SHIFT 28
150#define NAND_VERSION_MINOR_MASK 0x0fff0000
151#define NAND_VERSION_MINOR_SHIFT 16
152
153/* NAND OP_CMDs */
154#define PAGE_READ 0x2
155#define PAGE_READ_WITH_ECC 0x3
156#define PAGE_READ_WITH_ECC_SPARE 0x4
157#define PROGRAM_PAGE 0x6
158#define PAGE_PROGRAM_WITH_ECC 0x7
159#define PROGRAM_PAGE_SPARE 0x9
160#define BLOCK_ERASE 0xa
161#define FETCH_ID 0xb
162#define RESET_DEVICE 0xd
163
Abhishek Sahud8a9b322017-08-11 17:09:16 +0530164/* Default Value for NAND_DEV_CMD_VLD */
165#define NAND_DEV_CMD_VLD_VAL (READ_START_VLD | WRITE_START_VLD | \
166 ERASE_START_VLD | SEQ_READ_START_VLD)
167
Abhishek Sahu9d43f912017-08-17 17:37:45 +0530168/* NAND_CTRL bits */
169#define BAM_MODE_EN BIT(0)
170
Archit Tanejac76b78d2016-02-03 14:29:50 +0530171/*
172 * the NAND controller performs reads/writes with ECC in 516 byte chunks.
173 * the driver calls the chunks 'step' or 'codeword' interchangeably
174 */
175#define NANDC_STEP_SIZE 512
176
177/*
178 * the largest page size we support is 8K, this will have 16 steps/codewords
179 * of 512 bytes each
180 */
181#define MAX_NUM_STEPS (SZ_8K / NANDC_STEP_SIZE)
182
183/* we read at most 3 registers per codeword scan */
184#define MAX_REG_RD (3 * MAX_NUM_STEPS)
185
186/* ECC modes supported by the controller */
187#define ECC_NONE BIT(0)
188#define ECC_RS_4BIT BIT(1)
189#define ECC_BCH_4BIT BIT(2)
190#define ECC_BCH_8BIT BIT(3)
191
Abhishek Sahu91af95c2017-08-17 17:37:43 +0530192#define nandc_set_read_loc(nandc, reg, offset, size, is_last) \
193nandc_set_reg(nandc, NAND_READ_LOCATION_##reg, \
194 ((offset) << READ_LOCATION_OFFSET) | \
195 ((size) << READ_LOCATION_SIZE) | \
196 ((is_last) << READ_LOCATION_LAST))
197
Abhishek Sahucc409b92017-08-17 17:37:47 +0530198/*
199 * Returns the actual register address for all NAND_DEV_ registers
200 * (i.e. NAND_DEV_CMD0, NAND_DEV_CMD1, NAND_DEV_CMD2 and NAND_DEV_CMD_VLD)
201 */
202#define dev_cmd_reg_addr(nandc, reg) ((nandc)->props->dev_cmd_reg_start + (reg))
203
Abhishek Sahu8d6b6d72017-09-25 13:21:26 +0530204/* Returns the NAND register physical address */
205#define nandc_reg_phys(chip, offset) ((chip)->base_phys + (offset))
206
207/* Returns the dma address for reg read buffer */
208#define reg_buf_dma_addr(chip, vaddr) \
209 ((chip)->reg_read_dma + \
210 ((uint8_t *)(vaddr) - (uint8_t *)(chip)->reg_read_buf))
211
Abhishek Sahu8c4cdce2017-09-25 13:21:25 +0530212#define QPIC_PER_CW_CMD_ELEMENTS 32
Abhishek Sahucb80f112017-08-17 17:37:40 +0530213#define QPIC_PER_CW_CMD_SGL 32
214#define QPIC_PER_CW_DATA_SGL 8
215
Abhishek Sahu6f200702018-06-20 12:57:33 +0530216#define QPIC_NAND_COMPLETION_TIMEOUT msecs_to_jiffies(2000)
217
Abhishek Sahucb80f112017-08-17 17:37:40 +0530218/*
Abhishek Sahu67e830a2017-08-17 17:37:42 +0530219 * Flags used in DMA descriptor preparation helper functions
220 * (i.e. read_reg_dma/write_reg_dma/read_data_dma/write_data_dma)
221 */
222/* Don't set the EOT in current tx BAM sgl */
223#define NAND_BAM_NO_EOT BIT(0)
224/* Set the NWD flag in current BAM sgl */
225#define NAND_BAM_NWD BIT(1)
226/* Finish writing in the current BAM sgl and start writing in another BAM sgl */
227#define NAND_BAM_NEXT_SGL BIT(2)
Abhishek Sahua86b9c42017-08-17 17:37:44 +0530228/*
229 * Erased codeword status is being used two times in single transfer so this
230 * flag will determine the current value of erased codeword status register
231 */
232#define NAND_ERASED_CW_SET BIT(4)
Abhishek Sahu67e830a2017-08-17 17:37:42 +0530233
234/*
Abhishek Sahucb80f112017-08-17 17:37:40 +0530235 * This data type corresponds to the BAM transaction which will be used for all
236 * NAND transfers.
Abhishek Sahu8c4cdce2017-09-25 13:21:25 +0530237 * @bam_ce - the array of BAM command elements
Abhishek Sahucb80f112017-08-17 17:37:40 +0530238 * @cmd_sgl - sgl for NAND BAM command pipe
239 * @data_sgl - sgl for NAND BAM consumer/producer pipe
Abhishek Sahu8c4cdce2017-09-25 13:21:25 +0530240 * @bam_ce_pos - the index in bam_ce which is available for next sgl
241 * @bam_ce_start - the index in bam_ce which marks the start position ce
242 * for current sgl. It will be used for size calculation
243 * for current sgl
Abhishek Sahucb80f112017-08-17 17:37:40 +0530244 * @cmd_sgl_pos - current index in command sgl.
245 * @cmd_sgl_start - start index in command sgl.
246 * @tx_sgl_pos - current index in data sgl for tx.
247 * @tx_sgl_start - start index in data sgl for tx.
248 * @rx_sgl_pos - current index in data sgl for rx.
249 * @rx_sgl_start - start index in data sgl for rx.
Abhishek Sahu6f200702018-06-20 12:57:33 +0530250 * @wait_second_completion - wait for second DMA desc completion before making
251 * the NAND transfer completion.
252 * @txn_done - completion for NAND transfer.
253 * @last_data_desc - last DMA desc in data channel (tx/rx).
254 * @last_cmd_desc - last DMA desc in command channel.
Abhishek Sahucb80f112017-08-17 17:37:40 +0530255 */
256struct bam_transaction {
Abhishek Sahu8c4cdce2017-09-25 13:21:25 +0530257 struct bam_cmd_element *bam_ce;
Abhishek Sahucb80f112017-08-17 17:37:40 +0530258 struct scatterlist *cmd_sgl;
259 struct scatterlist *data_sgl;
Abhishek Sahu8c4cdce2017-09-25 13:21:25 +0530260 u32 bam_ce_pos;
261 u32 bam_ce_start;
Abhishek Sahucb80f112017-08-17 17:37:40 +0530262 u32 cmd_sgl_pos;
263 u32 cmd_sgl_start;
264 u32 tx_sgl_pos;
265 u32 tx_sgl_start;
266 u32 rx_sgl_pos;
267 u32 rx_sgl_start;
Abhishek Sahu6f200702018-06-20 12:57:33 +0530268 bool wait_second_completion;
269 struct completion txn_done;
270 struct dma_async_tx_descriptor *last_data_desc;
271 struct dma_async_tx_descriptor *last_cmd_desc;
Abhishek Sahucb80f112017-08-17 17:37:40 +0530272};
273
Abhishek Sahu381dd242017-08-17 17:37:41 +0530274/*
275 * This data type corresponds to the nand dma descriptor
276 * @list - list for desc_info
277 * @dir - DMA transfer direction
278 * @adm_sgl - sgl which will be used for single sgl dma descriptor. Only used by
279 * ADM
280 * @bam_sgl - sgl which will be used for dma descriptor. Only used by BAM
281 * @sgl_cnt - number of SGL in bam_sgl. Only used by BAM
282 * @dma_desc - low level DMA engine descriptor
283 */
Archit Tanejac76b78d2016-02-03 14:29:50 +0530284struct desc_info {
285 struct list_head node;
286
287 enum dma_data_direction dir;
Abhishek Sahu381dd242017-08-17 17:37:41 +0530288 union {
289 struct scatterlist adm_sgl;
290 struct {
291 struct scatterlist *bam_sgl;
292 int sgl_cnt;
293 };
294 };
Archit Tanejac76b78d2016-02-03 14:29:50 +0530295 struct dma_async_tx_descriptor *dma_desc;
296};
297
298/*
299 * holds the current register values that we want to write. acts as a contiguous
300 * chunk of memory which we use to write the controller registers through DMA.
301 */
302struct nandc_regs {
303 __le32 cmd;
304 __le32 addr0;
305 __le32 addr1;
306 __le32 chip_sel;
307 __le32 exec;
308
309 __le32 cfg0;
310 __le32 cfg1;
311 __le32 ecc_bch_cfg;
312
313 __le32 clrflashstatus;
314 __le32 clrreadstatus;
315
316 __le32 cmd1;
317 __le32 vld;
318
319 __le32 orig_cmd1;
320 __le32 orig_vld;
321
322 __le32 ecc_buf_cfg;
Abhishek Sahu91af95c2017-08-17 17:37:43 +0530323 __le32 read_location0;
324 __le32 read_location1;
325 __le32 read_location2;
326 __le32 read_location3;
327
Abhishek Sahua86b9c42017-08-17 17:37:44 +0530328 __le32 erased_cw_detect_cfg_clr;
329 __le32 erased_cw_detect_cfg_set;
Archit Tanejac76b78d2016-02-03 14:29:50 +0530330};
331
332/*
333 * NAND controller data struct
334 *
335 * @controller: base controller structure
336 * @host_list: list containing all the chips attached to the
337 * controller
338 * @dev: parent device
339 * @base: MMIO base
Abhishek Sahu8d6b6d72017-09-25 13:21:26 +0530340 * @base_phys: physical base address of controller registers
341 * @base_dma: dma base address of controller registers
Archit Tanejac76b78d2016-02-03 14:29:50 +0530342 * @core_clk: controller clock
343 * @aon_clk: another controller clock
344 *
345 * @chan: dma channel
346 * @cmd_crci: ADM DMA CRCI for command flow control
347 * @data_crci: ADM DMA CRCI for data flow control
348 * @desc_list: DMA descriptor list (list of desc_infos)
349 *
350 * @data_buffer: our local DMA buffer for page read/writes,
351 * used when we can't use the buffer provided
352 * by upper layers directly
353 * @buf_size/count/start: markers for chip->read_buf/write_buf functions
354 * @reg_read_buf: local buffer for reading back registers via DMA
Abhishek Sahu6192ff72017-08-17 17:37:39 +0530355 * @reg_read_dma: contains dma address for register read buffer
Archit Tanejac76b78d2016-02-03 14:29:50 +0530356 * @reg_read_pos: marker for data read in reg_read_buf
357 *
358 * @regs: a contiguous chunk of memory for DMA register
359 * writes. contains the register values to be
360 * written to controller
361 * @cmd1/vld: some fixed controller register values
Abhishek Sahu58f1f222017-08-11 17:09:17 +0530362 * @props: properties of current NAND controller,
Archit Tanejac76b78d2016-02-03 14:29:50 +0530363 * initialized via DT match data
Abhishek Sahucb80f112017-08-17 17:37:40 +0530364 * @max_cwperpage: maximum QPIC codewords required. calculated
365 * from all connected NAND devices pagesize
Archit Tanejac76b78d2016-02-03 14:29:50 +0530366 */
367struct qcom_nand_controller {
368 struct nand_hw_control controller;
369 struct list_head host_list;
370
371 struct device *dev;
372
373 void __iomem *base;
Abhishek Sahu8d6b6d72017-09-25 13:21:26 +0530374 phys_addr_t base_phys;
Archit Tanejac76b78d2016-02-03 14:29:50 +0530375 dma_addr_t base_dma;
376
377 struct clk *core_clk;
378 struct clk *aon_clk;
379
Abhishek Sahu497d7d82017-08-11 17:09:19 +0530380 union {
381 /* will be used only by QPIC for BAM DMA */
382 struct {
383 struct dma_chan *tx_chan;
384 struct dma_chan *rx_chan;
385 struct dma_chan *cmd_chan;
386 };
387
388 /* will be used only by EBI2 for ADM DMA */
389 struct {
390 struct dma_chan *chan;
391 unsigned int cmd_crci;
392 unsigned int data_crci;
393 };
394 };
395
Archit Tanejac76b78d2016-02-03 14:29:50 +0530396 struct list_head desc_list;
Abhishek Sahucb80f112017-08-17 17:37:40 +0530397 struct bam_transaction *bam_txn;
Archit Tanejac76b78d2016-02-03 14:29:50 +0530398
399 u8 *data_buffer;
400 int buf_size;
401 int buf_count;
402 int buf_start;
Abhishek Sahucb80f112017-08-17 17:37:40 +0530403 unsigned int max_cwperpage;
Archit Tanejac76b78d2016-02-03 14:29:50 +0530404
405 __le32 *reg_read_buf;
Abhishek Sahu6192ff72017-08-17 17:37:39 +0530406 dma_addr_t reg_read_dma;
Archit Tanejac76b78d2016-02-03 14:29:50 +0530407 int reg_read_pos;
408
409 struct nandc_regs *regs;
410
411 u32 cmd1, vld;
Abhishek Sahu58f1f222017-08-11 17:09:17 +0530412 const struct qcom_nandc_props *props;
Archit Tanejac76b78d2016-02-03 14:29:50 +0530413};
414
415/*
416 * NAND chip structure
417 *
418 * @chip: base NAND chip structure
419 * @node: list node to add itself to host_list in
420 * qcom_nand_controller
421 *
422 * @cs: chip select value for this chip
423 * @cw_size: the number of bytes in a single step/codeword
424 * of a page, consisting of all data, ecc, spare
425 * and reserved bytes
426 * @cw_data: the number of bytes within a codeword protected
427 * by ECC
428 * @use_ecc: request the controller to use ECC for the
429 * upcoming read/write
430 * @bch_enabled: flag to tell whether BCH ECC mode is used
431 * @ecc_bytes_hw: ECC bytes used by controller hardware for this
432 * chip
433 * @status: value to be returned if NAND_CMD_STATUS command
434 * is executed
435 * @last_command: keeps track of last command on this chip. used
436 * for reading correct status
437 *
438 * @cfg0, cfg1, cfg0_raw..: NANDc register configurations needed for
439 * ecc/non-ecc mode for the current nand flash
440 * device
441 */
442struct qcom_nand_host {
443 struct nand_chip chip;
444 struct list_head node;
445
446 int cs;
447 int cw_size;
448 int cw_data;
449 bool use_ecc;
450 bool bch_enabled;
451 int ecc_bytes_hw;
452 int spare_bytes;
453 int bbm_size;
454 u8 status;
455 int last_command;
456
457 u32 cfg0, cfg1;
458 u32 cfg0_raw, cfg1_raw;
459 u32 ecc_buf_cfg;
460 u32 ecc_bch_cfg;
461 u32 clrflashstatus;
462 u32 clrreadstatus;
463};
464
Abhishek Sahu58f1f222017-08-11 17:09:17 +0530465/*
466 * This data type corresponds to the NAND controller properties which varies
467 * among different NAND controllers.
468 * @ecc_modes - ecc mode for NAND
Abhishek Sahu8c5d5d62017-08-11 17:09:18 +0530469 * @is_bam - whether NAND controller is using BAM
Abhishek Sahucc409b92017-08-17 17:37:47 +0530470 * @dev_cmd_reg_start - NAND_DEV_CMD_* registers starting offset
Abhishek Sahu58f1f222017-08-11 17:09:17 +0530471 */
472struct qcom_nandc_props {
473 u32 ecc_modes;
Abhishek Sahu8c5d5d62017-08-11 17:09:18 +0530474 bool is_bam;
Abhishek Sahucc409b92017-08-17 17:37:47 +0530475 u32 dev_cmd_reg_start;
Abhishek Sahu58f1f222017-08-11 17:09:17 +0530476};
477
Abhishek Sahucb80f112017-08-17 17:37:40 +0530478/* Frees the BAM transaction memory */
479static void free_bam_transaction(struct qcom_nand_controller *nandc)
480{
481 struct bam_transaction *bam_txn = nandc->bam_txn;
482
483 devm_kfree(nandc->dev, bam_txn);
484}
485
486/* Allocates and Initializes the BAM transaction */
487static struct bam_transaction *
488alloc_bam_transaction(struct qcom_nand_controller *nandc)
489{
490 struct bam_transaction *bam_txn;
491 size_t bam_txn_size;
492 unsigned int num_cw = nandc->max_cwperpage;
493 void *bam_txn_buf;
494
495 bam_txn_size =
496 sizeof(*bam_txn) + num_cw *
Abhishek Sahu8c4cdce2017-09-25 13:21:25 +0530497 ((sizeof(*bam_txn->bam_ce) * QPIC_PER_CW_CMD_ELEMENTS) +
498 (sizeof(*bam_txn->cmd_sgl) * QPIC_PER_CW_CMD_SGL) +
Abhishek Sahucb80f112017-08-17 17:37:40 +0530499 (sizeof(*bam_txn->data_sgl) * QPIC_PER_CW_DATA_SGL));
500
501 bam_txn_buf = devm_kzalloc(nandc->dev, bam_txn_size, GFP_KERNEL);
502 if (!bam_txn_buf)
503 return NULL;
504
505 bam_txn = bam_txn_buf;
506 bam_txn_buf += sizeof(*bam_txn);
507
Abhishek Sahu8c4cdce2017-09-25 13:21:25 +0530508 bam_txn->bam_ce = bam_txn_buf;
509 bam_txn_buf +=
510 sizeof(*bam_txn->bam_ce) * QPIC_PER_CW_CMD_ELEMENTS * num_cw;
511
Abhishek Sahucb80f112017-08-17 17:37:40 +0530512 bam_txn->cmd_sgl = bam_txn_buf;
513 bam_txn_buf +=
514 sizeof(*bam_txn->cmd_sgl) * QPIC_PER_CW_CMD_SGL * num_cw;
515
516 bam_txn->data_sgl = bam_txn_buf;
517
Abhishek Sahu6f200702018-06-20 12:57:33 +0530518 init_completion(&bam_txn->txn_done);
519
Abhishek Sahucb80f112017-08-17 17:37:40 +0530520 return bam_txn;
521}
522
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +0530523/* Clears the BAM transaction indexes */
524static void clear_bam_transaction(struct qcom_nand_controller *nandc)
525{
526 struct bam_transaction *bam_txn = nandc->bam_txn;
527
528 if (!nandc->props->is_bam)
529 return;
530
Abhishek Sahu8c4cdce2017-09-25 13:21:25 +0530531 bam_txn->bam_ce_pos = 0;
532 bam_txn->bam_ce_start = 0;
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +0530533 bam_txn->cmd_sgl_pos = 0;
534 bam_txn->cmd_sgl_start = 0;
535 bam_txn->tx_sgl_pos = 0;
536 bam_txn->tx_sgl_start = 0;
537 bam_txn->rx_sgl_pos = 0;
538 bam_txn->rx_sgl_start = 0;
Abhishek Sahu6f200702018-06-20 12:57:33 +0530539 bam_txn->last_data_desc = NULL;
540 bam_txn->wait_second_completion = false;
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +0530541
542 sg_init_table(bam_txn->cmd_sgl, nandc->max_cwperpage *
543 QPIC_PER_CW_CMD_SGL);
544 sg_init_table(bam_txn->data_sgl, nandc->max_cwperpage *
545 QPIC_PER_CW_DATA_SGL);
Abhishek Sahu6f200702018-06-20 12:57:33 +0530546
547 reinit_completion(&bam_txn->txn_done);
548}
549
550/* Callback for DMA descriptor completion */
551static void qpic_bam_dma_done(void *data)
552{
553 struct bam_transaction *bam_txn = data;
554
555 /*
556 * In case of data transfer with NAND, 2 callbacks will be generated.
557 * One for command channel and another one for data channel.
558 * If current transaction has data descriptors
559 * (i.e. wait_second_completion is true), then set this to false
560 * and wait for second DMA descriptor completion.
561 */
562 if (bam_txn->wait_second_completion)
563 bam_txn->wait_second_completion = false;
564 else
565 complete(&bam_txn->txn_done);
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +0530566}
567
Archit Tanejac76b78d2016-02-03 14:29:50 +0530568static inline struct qcom_nand_host *to_qcom_nand_host(struct nand_chip *chip)
569{
570 return container_of(chip, struct qcom_nand_host, chip);
571}
572
573static inline struct qcom_nand_controller *
574get_qcom_nand_controller(struct nand_chip *chip)
575{
576 return container_of(chip->controller, struct qcom_nand_controller,
577 controller);
578}
579
580static inline u32 nandc_read(struct qcom_nand_controller *nandc, int offset)
581{
582 return ioread32(nandc->base + offset);
583}
584
585static inline void nandc_write(struct qcom_nand_controller *nandc, int offset,
586 u32 val)
587{
588 iowrite32(val, nandc->base + offset);
589}
590
Abhishek Sahu6192ff72017-08-17 17:37:39 +0530591static inline void nandc_read_buffer_sync(struct qcom_nand_controller *nandc,
592 bool is_cpu)
593{
594 if (!nandc->props->is_bam)
595 return;
596
597 if (is_cpu)
598 dma_sync_single_for_cpu(nandc->dev, nandc->reg_read_dma,
599 MAX_REG_RD *
600 sizeof(*nandc->reg_read_buf),
601 DMA_FROM_DEVICE);
602 else
603 dma_sync_single_for_device(nandc->dev, nandc->reg_read_dma,
604 MAX_REG_RD *
605 sizeof(*nandc->reg_read_buf),
606 DMA_FROM_DEVICE);
607}
608
Archit Tanejac76b78d2016-02-03 14:29:50 +0530609static __le32 *offset_to_nandc_reg(struct nandc_regs *regs, int offset)
610{
611 switch (offset) {
612 case NAND_FLASH_CMD:
613 return &regs->cmd;
614 case NAND_ADDR0:
615 return &regs->addr0;
616 case NAND_ADDR1:
617 return &regs->addr1;
618 case NAND_FLASH_CHIP_SELECT:
619 return &regs->chip_sel;
620 case NAND_EXEC_CMD:
621 return &regs->exec;
622 case NAND_FLASH_STATUS:
623 return &regs->clrflashstatus;
624 case NAND_DEV0_CFG0:
625 return &regs->cfg0;
626 case NAND_DEV0_CFG1:
627 return &regs->cfg1;
628 case NAND_DEV0_ECC_CFG:
629 return &regs->ecc_bch_cfg;
630 case NAND_READ_STATUS:
631 return &regs->clrreadstatus;
632 case NAND_DEV_CMD1:
633 return &regs->cmd1;
634 case NAND_DEV_CMD1_RESTORE:
635 return &regs->orig_cmd1;
636 case NAND_DEV_CMD_VLD:
637 return &regs->vld;
638 case NAND_DEV_CMD_VLD_RESTORE:
639 return &regs->orig_vld;
640 case NAND_EBI2_ECC_BUF_CFG:
641 return &regs->ecc_buf_cfg;
Abhishek Sahu91af95c2017-08-17 17:37:43 +0530642 case NAND_READ_LOCATION_0:
643 return &regs->read_location0;
644 case NAND_READ_LOCATION_1:
645 return &regs->read_location1;
646 case NAND_READ_LOCATION_2:
647 return &regs->read_location2;
648 case NAND_READ_LOCATION_3:
649 return &regs->read_location3;
Archit Tanejac76b78d2016-02-03 14:29:50 +0530650 default:
651 return NULL;
652 }
653}
654
655static void nandc_set_reg(struct qcom_nand_controller *nandc, int offset,
656 u32 val)
657{
658 struct nandc_regs *regs = nandc->regs;
659 __le32 *reg;
660
661 reg = offset_to_nandc_reg(regs, offset);
662
663 if (reg)
664 *reg = cpu_to_le32(val);
665}
666
667/* helper to configure address register values */
668static void set_address(struct qcom_nand_host *host, u16 column, int page)
669{
670 struct nand_chip *chip = &host->chip;
671 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
672
673 if (chip->options & NAND_BUSWIDTH_16)
674 column >>= 1;
675
676 nandc_set_reg(nandc, NAND_ADDR0, page << 16 | column);
677 nandc_set_reg(nandc, NAND_ADDR1, page >> 16 & 0xff);
678}
679
680/*
681 * update_rw_regs: set up read/write register values, these will be
682 * written to the NAND controller registers via DMA
683 *
684 * @num_cw: number of steps for the read/write operation
685 * @read: read or write operation
686 */
687static void update_rw_regs(struct qcom_nand_host *host, int num_cw, bool read)
688{
689 struct nand_chip *chip = &host->chip;
690 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
691 u32 cmd, cfg0, cfg1, ecc_bch_cfg;
692
693 if (read) {
694 if (host->use_ecc)
695 cmd = PAGE_READ_WITH_ECC | PAGE_ACC | LAST_PAGE;
696 else
697 cmd = PAGE_READ | PAGE_ACC | LAST_PAGE;
698 } else {
699 cmd = PROGRAM_PAGE | PAGE_ACC | LAST_PAGE;
700 }
701
702 if (host->use_ecc) {
703 cfg0 = (host->cfg0 & ~(7U << CW_PER_PAGE)) |
704 (num_cw - 1) << CW_PER_PAGE;
705
706 cfg1 = host->cfg1;
707 ecc_bch_cfg = host->ecc_bch_cfg;
708 } else {
709 cfg0 = (host->cfg0_raw & ~(7U << CW_PER_PAGE)) |
710 (num_cw - 1) << CW_PER_PAGE;
711
712 cfg1 = host->cfg1_raw;
713 ecc_bch_cfg = 1 << ECC_CFG_ECC_DISABLE;
714 }
715
716 nandc_set_reg(nandc, NAND_FLASH_CMD, cmd);
717 nandc_set_reg(nandc, NAND_DEV0_CFG0, cfg0);
718 nandc_set_reg(nandc, NAND_DEV0_CFG1, cfg1);
719 nandc_set_reg(nandc, NAND_DEV0_ECC_CFG, ecc_bch_cfg);
720 nandc_set_reg(nandc, NAND_EBI2_ECC_BUF_CFG, host->ecc_buf_cfg);
721 nandc_set_reg(nandc, NAND_FLASH_STATUS, host->clrflashstatus);
722 nandc_set_reg(nandc, NAND_READ_STATUS, host->clrreadstatus);
723 nandc_set_reg(nandc, NAND_EXEC_CMD, 1);
Abhishek Sahu91af95c2017-08-17 17:37:43 +0530724
725 if (read)
726 nandc_set_read_loc(nandc, 0, 0, host->use_ecc ?
727 host->cw_data : host->cw_size, 1);
Archit Tanejac76b78d2016-02-03 14:29:50 +0530728}
729
Abhishek Sahu381dd242017-08-17 17:37:41 +0530730/*
731 * Maps the scatter gather list for DMA transfer and forms the DMA descriptor
732 * for BAM. This descriptor will be added in the NAND DMA descriptor queue
733 * which will be submitted to DMA engine.
734 */
735static int prepare_bam_async_desc(struct qcom_nand_controller *nandc,
736 struct dma_chan *chan,
737 unsigned long flags)
738{
739 struct desc_info *desc;
740 struct scatterlist *sgl;
741 unsigned int sgl_cnt;
742 int ret;
743 struct bam_transaction *bam_txn = nandc->bam_txn;
744 enum dma_transfer_direction dir_eng;
745 struct dma_async_tx_descriptor *dma_desc;
746
747 desc = kzalloc(sizeof(*desc), GFP_KERNEL);
748 if (!desc)
749 return -ENOMEM;
750
751 if (chan == nandc->cmd_chan) {
752 sgl = &bam_txn->cmd_sgl[bam_txn->cmd_sgl_start];
753 sgl_cnt = bam_txn->cmd_sgl_pos - bam_txn->cmd_sgl_start;
754 bam_txn->cmd_sgl_start = bam_txn->cmd_sgl_pos;
755 dir_eng = DMA_MEM_TO_DEV;
756 desc->dir = DMA_TO_DEVICE;
757 } else if (chan == nandc->tx_chan) {
758 sgl = &bam_txn->data_sgl[bam_txn->tx_sgl_start];
759 sgl_cnt = bam_txn->tx_sgl_pos - bam_txn->tx_sgl_start;
760 bam_txn->tx_sgl_start = bam_txn->tx_sgl_pos;
761 dir_eng = DMA_MEM_TO_DEV;
762 desc->dir = DMA_TO_DEVICE;
763 } else {
764 sgl = &bam_txn->data_sgl[bam_txn->rx_sgl_start];
765 sgl_cnt = bam_txn->rx_sgl_pos - bam_txn->rx_sgl_start;
766 bam_txn->rx_sgl_start = bam_txn->rx_sgl_pos;
767 dir_eng = DMA_DEV_TO_MEM;
768 desc->dir = DMA_FROM_DEVICE;
769 }
770
771 sg_mark_end(sgl + sgl_cnt - 1);
772 ret = dma_map_sg(nandc->dev, sgl, sgl_cnt, desc->dir);
773 if (ret == 0) {
774 dev_err(nandc->dev, "failure in mapping desc\n");
775 kfree(desc);
776 return -ENOMEM;
777 }
778
779 desc->sgl_cnt = sgl_cnt;
780 desc->bam_sgl = sgl;
781
782 dma_desc = dmaengine_prep_slave_sg(chan, sgl, sgl_cnt, dir_eng,
783 flags);
784
785 if (!dma_desc) {
786 dev_err(nandc->dev, "failure in prep desc\n");
787 dma_unmap_sg(nandc->dev, sgl, sgl_cnt, desc->dir);
788 kfree(desc);
789 return -EINVAL;
790 }
791
792 desc->dma_desc = dma_desc;
793
Abhishek Sahu6f200702018-06-20 12:57:33 +0530794 /* update last data/command descriptor */
795 if (chan == nandc->cmd_chan)
796 bam_txn->last_cmd_desc = dma_desc;
797 else
798 bam_txn->last_data_desc = dma_desc;
799
Abhishek Sahu381dd242017-08-17 17:37:41 +0530800 list_add_tail(&desc->node, &nandc->desc_list);
801
802 return 0;
803}
804
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +0530805/*
Abhishek Sahu8d6b6d72017-09-25 13:21:26 +0530806 * Prepares the command descriptor for BAM DMA which will be used for NAND
807 * register reads and writes. The command descriptor requires the command
808 * to be formed in command element type so this function uses the command
809 * element from bam transaction ce array and fills the same with required
810 * data. A single SGL can contain multiple command elements so
811 * NAND_BAM_NEXT_SGL will be used for starting the separate SGL
812 * after the current command element.
813 */
814static int prep_bam_dma_desc_cmd(struct qcom_nand_controller *nandc, bool read,
815 int reg_off, const void *vaddr,
816 int size, unsigned int flags)
817{
818 int bam_ce_size;
819 int i, ret;
820 struct bam_cmd_element *bam_ce_buffer;
821 struct bam_transaction *bam_txn = nandc->bam_txn;
822
823 bam_ce_buffer = &bam_txn->bam_ce[bam_txn->bam_ce_pos];
824
825 /* fill the command desc */
826 for (i = 0; i < size; i++) {
827 if (read)
828 bam_prep_ce(&bam_ce_buffer[i],
829 nandc_reg_phys(nandc, reg_off + 4 * i),
830 BAM_READ_COMMAND,
831 reg_buf_dma_addr(nandc,
832 (__le32 *)vaddr + i));
833 else
834 bam_prep_ce_le32(&bam_ce_buffer[i],
835 nandc_reg_phys(nandc, reg_off + 4 * i),
836 BAM_WRITE_COMMAND,
837 *((__le32 *)vaddr + i));
838 }
839
840 bam_txn->bam_ce_pos += size;
841
842 /* use the separate sgl after this command */
843 if (flags & NAND_BAM_NEXT_SGL) {
844 bam_ce_buffer = &bam_txn->bam_ce[bam_txn->bam_ce_start];
845 bam_ce_size = (bam_txn->bam_ce_pos -
846 bam_txn->bam_ce_start) *
847 sizeof(struct bam_cmd_element);
848 sg_set_buf(&bam_txn->cmd_sgl[bam_txn->cmd_sgl_pos],
849 bam_ce_buffer, bam_ce_size);
850 bam_txn->cmd_sgl_pos++;
851 bam_txn->bam_ce_start = bam_txn->bam_ce_pos;
852
853 if (flags & NAND_BAM_NWD) {
854 ret = prepare_bam_async_desc(nandc, nandc->cmd_chan,
855 DMA_PREP_FENCE |
856 DMA_PREP_CMD);
857 if (ret)
858 return ret;
859 }
860 }
861
862 return 0;
863}
864
865/*
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +0530866 * Prepares the data descriptor for BAM DMA which will be used for NAND
867 * data reads and writes.
868 */
869static int prep_bam_dma_desc_data(struct qcom_nand_controller *nandc, bool read,
870 const void *vaddr,
871 int size, unsigned int flags)
872{
873 int ret;
874 struct bam_transaction *bam_txn = nandc->bam_txn;
875
876 if (read) {
877 sg_set_buf(&bam_txn->data_sgl[bam_txn->rx_sgl_pos],
878 vaddr, size);
879 bam_txn->rx_sgl_pos++;
880 } else {
881 sg_set_buf(&bam_txn->data_sgl[bam_txn->tx_sgl_pos],
882 vaddr, size);
883 bam_txn->tx_sgl_pos++;
884
885 /*
886 * BAM will only set EOT for DMA_PREP_INTERRUPT so if this flag
887 * is not set, form the DMA descriptor
888 */
889 if (!(flags & NAND_BAM_NO_EOT)) {
890 ret = prepare_bam_async_desc(nandc, nandc->tx_chan,
891 DMA_PREP_INTERRUPT);
892 if (ret)
893 return ret;
894 }
895 }
896
897 return 0;
898}
899
Abhishek Sahu381dd242017-08-17 17:37:41 +0530900static int prep_adm_dma_desc(struct qcom_nand_controller *nandc, bool read,
901 int reg_off, const void *vaddr, int size,
902 bool flow_control)
Archit Tanejac76b78d2016-02-03 14:29:50 +0530903{
904 struct desc_info *desc;
905 struct dma_async_tx_descriptor *dma_desc;
906 struct scatterlist *sgl;
907 struct dma_slave_config slave_conf;
908 enum dma_transfer_direction dir_eng;
909 int ret;
910
911 desc = kzalloc(sizeof(*desc), GFP_KERNEL);
912 if (!desc)
913 return -ENOMEM;
914
Abhishek Sahu381dd242017-08-17 17:37:41 +0530915 sgl = &desc->adm_sgl;
Archit Tanejac76b78d2016-02-03 14:29:50 +0530916
917 sg_init_one(sgl, vaddr, size);
918
919 if (read) {
920 dir_eng = DMA_DEV_TO_MEM;
921 desc->dir = DMA_FROM_DEVICE;
922 } else {
923 dir_eng = DMA_MEM_TO_DEV;
924 desc->dir = DMA_TO_DEVICE;
925 }
926
927 ret = dma_map_sg(nandc->dev, sgl, 1, desc->dir);
928 if (ret == 0) {
929 ret = -ENOMEM;
930 goto err;
931 }
932
933 memset(&slave_conf, 0x00, sizeof(slave_conf));
934
935 slave_conf.device_fc = flow_control;
936 if (read) {
937 slave_conf.src_maxburst = 16;
938 slave_conf.src_addr = nandc->base_dma + reg_off;
939 slave_conf.slave_id = nandc->data_crci;
940 } else {
941 slave_conf.dst_maxburst = 16;
942 slave_conf.dst_addr = nandc->base_dma + reg_off;
943 slave_conf.slave_id = nandc->cmd_crci;
944 }
945
946 ret = dmaengine_slave_config(nandc->chan, &slave_conf);
947 if (ret) {
948 dev_err(nandc->dev, "failed to configure dma channel\n");
949 goto err;
950 }
951
952 dma_desc = dmaengine_prep_slave_sg(nandc->chan, sgl, 1, dir_eng, 0);
953 if (!dma_desc) {
954 dev_err(nandc->dev, "failed to prepare desc\n");
955 ret = -EINVAL;
956 goto err;
957 }
958
959 desc->dma_desc = dma_desc;
960
961 list_add_tail(&desc->node, &nandc->desc_list);
962
963 return 0;
964err:
965 kfree(desc);
966
967 return ret;
968}
969
970/*
971 * read_reg_dma: prepares a descriptor to read a given number of
972 * contiguous registers to the reg_read_buf pointer
973 *
974 * @first: offset of the first register in the contiguous block
975 * @num_regs: number of registers to read
Abhishek Sahu67e830a2017-08-17 17:37:42 +0530976 * @flags: flags to control DMA descriptor preparation
Archit Tanejac76b78d2016-02-03 14:29:50 +0530977 */
978static int read_reg_dma(struct qcom_nand_controller *nandc, int first,
Abhishek Sahu67e830a2017-08-17 17:37:42 +0530979 int num_regs, unsigned int flags)
Archit Tanejac76b78d2016-02-03 14:29:50 +0530980{
981 bool flow_control = false;
982 void *vaddr;
Archit Tanejac76b78d2016-02-03 14:29:50 +0530983
Abhishek Sahu8d6b6d72017-09-25 13:21:26 +0530984 vaddr = nandc->reg_read_buf + nandc->reg_read_pos;
985 nandc->reg_read_pos += num_regs;
Archit Tanejac76b78d2016-02-03 14:29:50 +0530986
Abhishek Sahucc409b92017-08-17 17:37:47 +0530987 if (first == NAND_DEV_CMD_VLD || first == NAND_DEV_CMD1)
988 first = dev_cmd_reg_addr(nandc, first);
989
Abhishek Sahu8d6b6d72017-09-25 13:21:26 +0530990 if (nandc->props->is_bam)
991 return prep_bam_dma_desc_cmd(nandc, true, first, vaddr,
992 num_regs, flags);
Archit Tanejac76b78d2016-02-03 14:29:50 +0530993
Abhishek Sahu8d6b6d72017-09-25 13:21:26 +0530994 if (first == NAND_READ_ID || first == NAND_FLASH_STATUS)
995 flow_control = true;
996
997 return prep_adm_dma_desc(nandc, true, first, vaddr,
998 num_regs * sizeof(u32), flow_control);
Archit Tanejac76b78d2016-02-03 14:29:50 +0530999}
1000
1001/*
1002 * write_reg_dma: prepares a descriptor to write a given number of
1003 * contiguous registers
1004 *
1005 * @first: offset of the first register in the contiguous block
1006 * @num_regs: number of registers to write
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301007 * @flags: flags to control DMA descriptor preparation
Archit Tanejac76b78d2016-02-03 14:29:50 +05301008 */
1009static int write_reg_dma(struct qcom_nand_controller *nandc, int first,
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301010 int num_regs, unsigned int flags)
Archit Tanejac76b78d2016-02-03 14:29:50 +05301011{
1012 bool flow_control = false;
1013 struct nandc_regs *regs = nandc->regs;
1014 void *vaddr;
Archit Tanejac76b78d2016-02-03 14:29:50 +05301015
1016 vaddr = offset_to_nandc_reg(regs, first);
1017
Abhishek Sahua86b9c42017-08-17 17:37:44 +05301018 if (first == NAND_ERASED_CW_DETECT_CFG) {
1019 if (flags & NAND_ERASED_CW_SET)
1020 vaddr = &regs->erased_cw_detect_cfg_set;
1021 else
1022 vaddr = &regs->erased_cw_detect_cfg_clr;
1023 }
1024
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301025 if (first == NAND_EXEC_CMD)
1026 flags |= NAND_BAM_NWD;
1027
Abhishek Sahucc409b92017-08-17 17:37:47 +05301028 if (first == NAND_DEV_CMD1_RESTORE || first == NAND_DEV_CMD1)
1029 first = dev_cmd_reg_addr(nandc, NAND_DEV_CMD1);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301030
Abhishek Sahucc409b92017-08-17 17:37:47 +05301031 if (first == NAND_DEV_CMD_VLD_RESTORE || first == NAND_DEV_CMD_VLD)
1032 first = dev_cmd_reg_addr(nandc, NAND_DEV_CMD_VLD);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301033
Abhishek Sahu8d6b6d72017-09-25 13:21:26 +05301034 if (nandc->props->is_bam)
1035 return prep_bam_dma_desc_cmd(nandc, false, first, vaddr,
1036 num_regs, flags);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301037
Abhishek Sahu8d6b6d72017-09-25 13:21:26 +05301038 if (first == NAND_FLASH_CMD)
1039 flow_control = true;
1040
1041 return prep_adm_dma_desc(nandc, false, first, vaddr,
1042 num_regs * sizeof(u32), flow_control);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301043}
1044
1045/*
1046 * read_data_dma: prepares a DMA descriptor to transfer data from the
1047 * controller's internal buffer to the buffer 'vaddr'
1048 *
1049 * @reg_off: offset within the controller's data buffer
1050 * @vaddr: virtual address of the buffer we want to write to
1051 * @size: DMA transaction size in bytes
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301052 * @flags: flags to control DMA descriptor preparation
Archit Tanejac76b78d2016-02-03 14:29:50 +05301053 */
1054static int read_data_dma(struct qcom_nand_controller *nandc, int reg_off,
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301055 const u8 *vaddr, int size, unsigned int flags)
Archit Tanejac76b78d2016-02-03 14:29:50 +05301056{
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +05301057 if (nandc->props->is_bam)
1058 return prep_bam_dma_desc_data(nandc, true, vaddr, size, flags);
1059
Abhishek Sahu381dd242017-08-17 17:37:41 +05301060 return prep_adm_dma_desc(nandc, true, reg_off, vaddr, size, false);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301061}
1062
1063/*
1064 * write_data_dma: prepares a DMA descriptor to transfer data from
1065 * 'vaddr' to the controller's internal buffer
1066 *
1067 * @reg_off: offset within the controller's data buffer
1068 * @vaddr: virtual address of the buffer we want to read from
1069 * @size: DMA transaction size in bytes
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301070 * @flags: flags to control DMA descriptor preparation
Archit Tanejac76b78d2016-02-03 14:29:50 +05301071 */
1072static int write_data_dma(struct qcom_nand_controller *nandc, int reg_off,
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301073 const u8 *vaddr, int size, unsigned int flags)
Archit Tanejac76b78d2016-02-03 14:29:50 +05301074{
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +05301075 if (nandc->props->is_bam)
1076 return prep_bam_dma_desc_data(nandc, false, vaddr, size, flags);
1077
Abhishek Sahu381dd242017-08-17 17:37:41 +05301078 return prep_adm_dma_desc(nandc, false, reg_off, vaddr, size, false);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301079}
1080
1081/*
Abhishek Sahubde43302017-07-19 17:17:55 +05301082 * Helper to prepare DMA descriptors for configuring registers
1083 * before reading a NAND page.
Archit Tanejac76b78d2016-02-03 14:29:50 +05301084 */
Abhishek Sahubde43302017-07-19 17:17:55 +05301085static void config_nand_page_read(struct qcom_nand_controller *nandc)
Archit Tanejac76b78d2016-02-03 14:29:50 +05301086{
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301087 write_reg_dma(nandc, NAND_ADDR0, 2, 0);
1088 write_reg_dma(nandc, NAND_DEV0_CFG0, 3, 0);
1089 write_reg_dma(nandc, NAND_EBI2_ECC_BUF_CFG, 1, 0);
Abhishek Sahua86b9c42017-08-17 17:37:44 +05301090 write_reg_dma(nandc, NAND_ERASED_CW_DETECT_CFG, 1, 0);
1091 write_reg_dma(nandc, NAND_ERASED_CW_DETECT_CFG, 1,
1092 NAND_ERASED_CW_SET | NAND_BAM_NEXT_SGL);
Abhishek Sahubde43302017-07-19 17:17:55 +05301093}
Archit Tanejac76b78d2016-02-03 14:29:50 +05301094
Abhishek Sahubde43302017-07-19 17:17:55 +05301095/*
1096 * Helper to prepare DMA descriptors for configuring registers
1097 * before reading each codeword in NAND page.
1098 */
Abhishek Sahu5bc36b22018-06-20 12:57:39 +05301099static void
1100config_nand_cw_read(struct qcom_nand_controller *nandc, bool use_ecc)
Abhishek Sahubde43302017-07-19 17:17:55 +05301101{
Abhishek Sahu91af95c2017-08-17 17:37:43 +05301102 if (nandc->props->is_bam)
1103 write_reg_dma(nandc, NAND_READ_LOCATION_0, 4,
1104 NAND_BAM_NEXT_SGL);
1105
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301106 write_reg_dma(nandc, NAND_FLASH_CMD, 1, NAND_BAM_NEXT_SGL);
1107 write_reg_dma(nandc, NAND_EXEC_CMD, 1, NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301108
Abhishek Sahu5bc36b22018-06-20 12:57:39 +05301109 if (use_ecc) {
1110 read_reg_dma(nandc, NAND_FLASH_STATUS, 2, 0);
1111 read_reg_dma(nandc, NAND_ERASED_CW_DETECT_STATUS, 1,
1112 NAND_BAM_NEXT_SGL);
1113 } else {
1114 read_reg_dma(nandc, NAND_FLASH_STATUS, 1, NAND_BAM_NEXT_SGL);
1115 }
Archit Tanejac76b78d2016-02-03 14:29:50 +05301116}
1117
1118/*
Abhishek Sahubde43302017-07-19 17:17:55 +05301119 * Helper to prepare dma descriptors to configure registers needed for reading a
1120 * single codeword in page
Archit Tanejac76b78d2016-02-03 14:29:50 +05301121 */
Abhishek Sahu5bc36b22018-06-20 12:57:39 +05301122static void
1123config_nand_single_cw_page_read(struct qcom_nand_controller *nandc,
1124 bool use_ecc)
Abhishek Sahubde43302017-07-19 17:17:55 +05301125{
1126 config_nand_page_read(nandc);
Abhishek Sahu5bc36b22018-06-20 12:57:39 +05301127 config_nand_cw_read(nandc, use_ecc);
Abhishek Sahubde43302017-07-19 17:17:55 +05301128}
1129
Abhishek Sahu77cc5362017-07-19 17:17:56 +05301130/*
1131 * Helper to prepare DMA descriptors used to configure registers needed for
1132 * before writing a NAND page.
1133 */
1134static void config_nand_page_write(struct qcom_nand_controller *nandc)
Archit Tanejac76b78d2016-02-03 14:29:50 +05301135{
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301136 write_reg_dma(nandc, NAND_ADDR0, 2, 0);
1137 write_reg_dma(nandc, NAND_DEV0_CFG0, 3, 0);
1138 write_reg_dma(nandc, NAND_EBI2_ECC_BUF_CFG, 1,
1139 NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301140}
1141
Abhishek Sahu77cc5362017-07-19 17:17:56 +05301142/*
1143 * Helper to prepare DMA descriptors for configuring registers
1144 * before writing each codeword in NAND page.
1145 */
1146static void config_nand_cw_write(struct qcom_nand_controller *nandc)
Archit Tanejac76b78d2016-02-03 14:29:50 +05301147{
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301148 write_reg_dma(nandc, NAND_FLASH_CMD, 1, NAND_BAM_NEXT_SGL);
1149 write_reg_dma(nandc, NAND_EXEC_CMD, 1, NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301150
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301151 read_reg_dma(nandc, NAND_FLASH_STATUS, 1, NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301152
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301153 write_reg_dma(nandc, NAND_FLASH_STATUS, 1, 0);
1154 write_reg_dma(nandc, NAND_READ_STATUS, 1, NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301155}
1156
1157/*
1158 * the following functions are used within chip->cmdfunc() to perform different
1159 * NAND_CMD_* commands
1160 */
1161
1162/* sets up descriptors for NAND_CMD_PARAM */
1163static int nandc_param(struct qcom_nand_host *host)
1164{
1165 struct nand_chip *chip = &host->chip;
1166 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1167
1168 /*
1169 * NAND_CMD_PARAM is called before we know much about the FLASH chip
1170 * in use. we configure the controller to perform a raw read of 512
1171 * bytes to read onfi params
1172 */
1173 nandc_set_reg(nandc, NAND_FLASH_CMD, PAGE_READ | PAGE_ACC | LAST_PAGE);
1174 nandc_set_reg(nandc, NAND_ADDR0, 0);
1175 nandc_set_reg(nandc, NAND_ADDR1, 0);
1176 nandc_set_reg(nandc, NAND_DEV0_CFG0, 0 << CW_PER_PAGE
1177 | 512 << UD_SIZE_BYTES
1178 | 5 << NUM_ADDR_CYCLES
1179 | 0 << SPARE_SIZE_BYTES);
1180 nandc_set_reg(nandc, NAND_DEV0_CFG1, 7 << NAND_RECOVERY_CYCLES
1181 | 0 << CS_ACTIVE_BSY
1182 | 17 << BAD_BLOCK_BYTE_NUM
1183 | 1 << BAD_BLOCK_IN_SPARE_AREA
1184 | 2 << WR_RD_BSY_GAP
1185 | 0 << WIDE_FLASH
1186 | 1 << DEV0_CFG1_ECC_DISABLE);
1187 nandc_set_reg(nandc, NAND_EBI2_ECC_BUF_CFG, 1 << ECC_CFG_ECC_DISABLE);
1188
1189 /* configure CMD1 and VLD for ONFI param probing */
1190 nandc_set_reg(nandc, NAND_DEV_CMD_VLD,
Abhishek Sahud8a9b322017-08-11 17:09:16 +05301191 (nandc->vld & ~READ_START_VLD));
Archit Tanejac76b78d2016-02-03 14:29:50 +05301192 nandc_set_reg(nandc, NAND_DEV_CMD1,
1193 (nandc->cmd1 & ~(0xFF << READ_ADDR))
1194 | NAND_CMD_PARAM << READ_ADDR);
1195
1196 nandc_set_reg(nandc, NAND_EXEC_CMD, 1);
1197
1198 nandc_set_reg(nandc, NAND_DEV_CMD1_RESTORE, nandc->cmd1);
1199 nandc_set_reg(nandc, NAND_DEV_CMD_VLD_RESTORE, nandc->vld);
Abhishek Sahu91af95c2017-08-17 17:37:43 +05301200 nandc_set_read_loc(nandc, 0, 0, 512, 1);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301201
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301202 write_reg_dma(nandc, NAND_DEV_CMD_VLD, 1, 0);
1203 write_reg_dma(nandc, NAND_DEV_CMD1, 1, NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301204
1205 nandc->buf_count = 512;
1206 memset(nandc->data_buffer, 0xff, nandc->buf_count);
1207
Abhishek Sahu5bc36b22018-06-20 12:57:39 +05301208 config_nand_single_cw_page_read(nandc, false);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301209
1210 read_data_dma(nandc, FLASH_BUF_ACC, nandc->data_buffer,
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301211 nandc->buf_count, 0);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301212
1213 /* restore CMD1 and VLD regs */
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301214 write_reg_dma(nandc, NAND_DEV_CMD1_RESTORE, 1, 0);
1215 write_reg_dma(nandc, NAND_DEV_CMD_VLD_RESTORE, 1, NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301216
1217 return 0;
1218}
1219
1220/* sets up descriptors for NAND_CMD_ERASE1 */
1221static int erase_block(struct qcom_nand_host *host, int page_addr)
1222{
1223 struct nand_chip *chip = &host->chip;
1224 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1225
1226 nandc_set_reg(nandc, NAND_FLASH_CMD,
1227 BLOCK_ERASE | PAGE_ACC | LAST_PAGE);
1228 nandc_set_reg(nandc, NAND_ADDR0, page_addr);
1229 nandc_set_reg(nandc, NAND_ADDR1, 0);
1230 nandc_set_reg(nandc, NAND_DEV0_CFG0,
1231 host->cfg0_raw & ~(7 << CW_PER_PAGE));
1232 nandc_set_reg(nandc, NAND_DEV0_CFG1, host->cfg1_raw);
1233 nandc_set_reg(nandc, NAND_EXEC_CMD, 1);
1234 nandc_set_reg(nandc, NAND_FLASH_STATUS, host->clrflashstatus);
1235 nandc_set_reg(nandc, NAND_READ_STATUS, host->clrreadstatus);
1236
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301237 write_reg_dma(nandc, NAND_FLASH_CMD, 3, NAND_BAM_NEXT_SGL);
1238 write_reg_dma(nandc, NAND_DEV0_CFG0, 2, NAND_BAM_NEXT_SGL);
1239 write_reg_dma(nandc, NAND_EXEC_CMD, 1, NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301240
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301241 read_reg_dma(nandc, NAND_FLASH_STATUS, 1, NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301242
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301243 write_reg_dma(nandc, NAND_FLASH_STATUS, 1, 0);
1244 write_reg_dma(nandc, NAND_READ_STATUS, 1, NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301245
1246 return 0;
1247}
1248
1249/* sets up descriptors for NAND_CMD_READID */
1250static int read_id(struct qcom_nand_host *host, int column)
1251{
1252 struct nand_chip *chip = &host->chip;
1253 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1254
1255 if (column == -1)
1256 return 0;
1257
1258 nandc_set_reg(nandc, NAND_FLASH_CMD, FETCH_ID);
1259 nandc_set_reg(nandc, NAND_ADDR0, column);
1260 nandc_set_reg(nandc, NAND_ADDR1, 0);
Abhishek Sahu9d43f912017-08-17 17:37:45 +05301261 nandc_set_reg(nandc, NAND_FLASH_CHIP_SELECT,
1262 nandc->props->is_bam ? 0 : DM_EN);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301263 nandc_set_reg(nandc, NAND_EXEC_CMD, 1);
1264
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301265 write_reg_dma(nandc, NAND_FLASH_CMD, 4, NAND_BAM_NEXT_SGL);
1266 write_reg_dma(nandc, NAND_EXEC_CMD, 1, NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301267
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301268 read_reg_dma(nandc, NAND_READ_ID, 1, NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301269
1270 return 0;
1271}
1272
1273/* sets up descriptors for NAND_CMD_RESET */
1274static int reset(struct qcom_nand_host *host)
1275{
1276 struct nand_chip *chip = &host->chip;
1277 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1278
1279 nandc_set_reg(nandc, NAND_FLASH_CMD, RESET_DEVICE);
1280 nandc_set_reg(nandc, NAND_EXEC_CMD, 1);
1281
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301282 write_reg_dma(nandc, NAND_FLASH_CMD, 1, NAND_BAM_NEXT_SGL);
1283 write_reg_dma(nandc, NAND_EXEC_CMD, 1, NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301284
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301285 read_reg_dma(nandc, NAND_FLASH_STATUS, 1, NAND_BAM_NEXT_SGL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301286
1287 return 0;
1288}
1289
1290/* helpers to submit/free our list of dma descriptors */
1291static int submit_descs(struct qcom_nand_controller *nandc)
1292{
1293 struct desc_info *desc;
1294 dma_cookie_t cookie = 0;
Abhishek Sahu381dd242017-08-17 17:37:41 +05301295 struct bam_transaction *bam_txn = nandc->bam_txn;
1296 int r;
1297
1298 if (nandc->props->is_bam) {
1299 if (bam_txn->rx_sgl_pos > bam_txn->rx_sgl_start) {
1300 r = prepare_bam_async_desc(nandc, nandc->rx_chan, 0);
1301 if (r)
1302 return r;
1303 }
1304
1305 if (bam_txn->tx_sgl_pos > bam_txn->tx_sgl_start) {
1306 r = prepare_bam_async_desc(nandc, nandc->tx_chan,
1307 DMA_PREP_INTERRUPT);
1308 if (r)
1309 return r;
1310 }
1311
1312 if (bam_txn->cmd_sgl_pos > bam_txn->cmd_sgl_start) {
Abhishek Sahu8d6b6d72017-09-25 13:21:26 +05301313 r = prepare_bam_async_desc(nandc, nandc->cmd_chan,
1314 DMA_PREP_CMD);
Abhishek Sahu381dd242017-08-17 17:37:41 +05301315 if (r)
1316 return r;
1317 }
1318 }
Archit Tanejac76b78d2016-02-03 14:29:50 +05301319
1320 list_for_each_entry(desc, &nandc->desc_list, node)
1321 cookie = dmaengine_submit(desc->dma_desc);
1322
Abhishek Sahu381dd242017-08-17 17:37:41 +05301323 if (nandc->props->is_bam) {
Abhishek Sahu6f200702018-06-20 12:57:33 +05301324 bam_txn->last_cmd_desc->callback = qpic_bam_dma_done;
1325 bam_txn->last_cmd_desc->callback_param = bam_txn;
1326 if (bam_txn->last_data_desc) {
1327 bam_txn->last_data_desc->callback = qpic_bam_dma_done;
1328 bam_txn->last_data_desc->callback_param = bam_txn;
1329 bam_txn->wait_second_completion = true;
1330 }
1331
Abhishek Sahu381dd242017-08-17 17:37:41 +05301332 dma_async_issue_pending(nandc->tx_chan);
1333 dma_async_issue_pending(nandc->rx_chan);
Abhishek Sahu6f200702018-06-20 12:57:33 +05301334 dma_async_issue_pending(nandc->cmd_chan);
Abhishek Sahu381dd242017-08-17 17:37:41 +05301335
Abhishek Sahu6f200702018-06-20 12:57:33 +05301336 if (!wait_for_completion_timeout(&bam_txn->txn_done,
1337 QPIC_NAND_COMPLETION_TIMEOUT))
Abhishek Sahu381dd242017-08-17 17:37:41 +05301338 return -ETIMEDOUT;
1339 } else {
1340 if (dma_sync_wait(nandc->chan, cookie) != DMA_COMPLETE)
1341 return -ETIMEDOUT;
1342 }
Archit Tanejac76b78d2016-02-03 14:29:50 +05301343
1344 return 0;
1345}
1346
1347static void free_descs(struct qcom_nand_controller *nandc)
1348{
1349 struct desc_info *desc, *n;
1350
1351 list_for_each_entry_safe(desc, n, &nandc->desc_list, node) {
1352 list_del(&desc->node);
Abhishek Sahu381dd242017-08-17 17:37:41 +05301353
1354 if (nandc->props->is_bam)
1355 dma_unmap_sg(nandc->dev, desc->bam_sgl,
1356 desc->sgl_cnt, desc->dir);
1357 else
1358 dma_unmap_sg(nandc->dev, &desc->adm_sgl, 1,
1359 desc->dir);
1360
Archit Tanejac76b78d2016-02-03 14:29:50 +05301361 kfree(desc);
1362 }
1363}
1364
1365/* reset the register read buffer for next NAND operation */
1366static void clear_read_regs(struct qcom_nand_controller *nandc)
1367{
1368 nandc->reg_read_pos = 0;
Abhishek Sahu6192ff72017-08-17 17:37:39 +05301369 nandc_read_buffer_sync(nandc, false);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301370}
1371
1372static void pre_command(struct qcom_nand_host *host, int command)
1373{
1374 struct nand_chip *chip = &host->chip;
1375 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1376
1377 nandc->buf_count = 0;
1378 nandc->buf_start = 0;
1379 host->use_ecc = false;
1380 host->last_command = command;
1381
1382 clear_read_regs(nandc);
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +05301383
1384 if (command == NAND_CMD_RESET || command == NAND_CMD_READID ||
1385 command == NAND_CMD_PARAM || command == NAND_CMD_ERASE1)
1386 clear_bam_transaction(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301387}
1388
1389/*
1390 * this is called after NAND_CMD_PAGEPROG and NAND_CMD_ERASE1 to set our
1391 * privately maintained status byte, this status byte can be read after
1392 * NAND_CMD_STATUS is called
1393 */
1394static void parse_erase_write_errors(struct qcom_nand_host *host, int command)
1395{
1396 struct nand_chip *chip = &host->chip;
1397 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1398 struct nand_ecc_ctrl *ecc = &chip->ecc;
1399 int num_cw;
1400 int i;
1401
1402 num_cw = command == NAND_CMD_PAGEPROG ? ecc->steps : 1;
Abhishek Sahu6192ff72017-08-17 17:37:39 +05301403 nandc_read_buffer_sync(nandc, true);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301404
1405 for (i = 0; i < num_cw; i++) {
1406 u32 flash_status = le32_to_cpu(nandc->reg_read_buf[i]);
1407
1408 if (flash_status & FS_MPU_ERR)
1409 host->status &= ~NAND_STATUS_WP;
1410
1411 if (flash_status & FS_OP_ERR || (i == (num_cw - 1) &&
1412 (flash_status &
1413 FS_DEVICE_STS_ERR)))
1414 host->status |= NAND_STATUS_FAIL;
1415 }
1416}
1417
1418static void post_command(struct qcom_nand_host *host, int command)
1419{
1420 struct nand_chip *chip = &host->chip;
1421 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1422
1423 switch (command) {
1424 case NAND_CMD_READID:
Abhishek Sahu6192ff72017-08-17 17:37:39 +05301425 nandc_read_buffer_sync(nandc, true);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301426 memcpy(nandc->data_buffer, nandc->reg_read_buf,
1427 nandc->buf_count);
1428 break;
1429 case NAND_CMD_PAGEPROG:
1430 case NAND_CMD_ERASE1:
1431 parse_erase_write_errors(host, command);
1432 break;
1433 default:
1434 break;
1435 }
1436}
1437
1438/*
1439 * Implements chip->cmdfunc. It's only used for a limited set of commands.
1440 * The rest of the commands wouldn't be called by upper layers. For example,
1441 * NAND_CMD_READOOB would never be called because we have our own versions
1442 * of read_oob ops for nand_ecc_ctrl.
1443 */
1444static void qcom_nandc_command(struct mtd_info *mtd, unsigned int command,
1445 int column, int page_addr)
1446{
1447 struct nand_chip *chip = mtd_to_nand(mtd);
1448 struct qcom_nand_host *host = to_qcom_nand_host(chip);
1449 struct nand_ecc_ctrl *ecc = &chip->ecc;
1450 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1451 bool wait = false;
1452 int ret = 0;
1453
1454 pre_command(host, command);
1455
1456 switch (command) {
1457 case NAND_CMD_RESET:
1458 ret = reset(host);
1459 wait = true;
1460 break;
1461
1462 case NAND_CMD_READID:
1463 nandc->buf_count = 4;
1464 ret = read_id(host, column);
1465 wait = true;
1466 break;
1467
1468 case NAND_CMD_PARAM:
1469 ret = nandc_param(host);
1470 wait = true;
1471 break;
1472
1473 case NAND_CMD_ERASE1:
1474 ret = erase_block(host, page_addr);
1475 wait = true;
1476 break;
1477
1478 case NAND_CMD_READ0:
1479 /* we read the entire page for now */
1480 WARN_ON(column != 0);
1481
1482 host->use_ecc = true;
1483 set_address(host, 0, page_addr);
1484 update_rw_regs(host, ecc->steps, true);
1485 break;
1486
1487 case NAND_CMD_SEQIN:
1488 WARN_ON(column != 0);
1489 set_address(host, 0, page_addr);
1490 break;
1491
1492 case NAND_CMD_PAGEPROG:
1493 case NAND_CMD_STATUS:
1494 case NAND_CMD_NONE:
1495 default:
1496 break;
1497 }
1498
1499 if (ret) {
1500 dev_err(nandc->dev, "failure executing command %d\n",
1501 command);
1502 free_descs(nandc);
1503 return;
1504 }
1505
1506 if (wait) {
1507 ret = submit_descs(nandc);
1508 if (ret)
1509 dev_err(nandc->dev,
1510 "failure submitting descs for command %d\n",
1511 command);
1512 }
1513
1514 free_descs(nandc);
1515
1516 post_command(host, command);
1517}
1518
1519/*
1520 * when using BCH ECC, the HW flags an error in NAND_FLASH_STATUS if it read
1521 * an erased CW, and reports an erased CW in NAND_ERASED_CW_DETECT_STATUS.
1522 *
1523 * when using RS ECC, the HW reports the same erros when reading an erased CW,
1524 * but it notifies that it is an erased CW by placing special characters at
1525 * certain offsets in the buffer.
1526 *
1527 * verify if the page is erased or not, and fix up the page for RS ECC by
1528 * replacing the special characters with 0xff.
1529 */
1530static bool erased_chunk_check_and_fixup(u8 *data_buf, int data_len)
1531{
1532 u8 empty1, empty2;
1533
1534 /*
1535 * an erased page flags an error in NAND_FLASH_STATUS, check if the page
1536 * is erased by looking for 0x54s at offsets 3 and 175 from the
1537 * beginning of each codeword
1538 */
1539
1540 empty1 = data_buf[3];
1541 empty2 = data_buf[175];
1542
1543 /*
1544 * if the erased codework markers, if they exist override them with
1545 * 0xffs
1546 */
1547 if ((empty1 == 0x54 && empty2 == 0xff) ||
1548 (empty1 == 0xff && empty2 == 0x54)) {
1549 data_buf[3] = 0xff;
1550 data_buf[175] = 0xff;
1551 }
1552
1553 /*
1554 * check if the entire chunk contains 0xffs or not. if it doesn't, then
1555 * restore the original values at the special offsets
1556 */
1557 if (memchr_inv(data_buf, 0xff, data_len)) {
1558 data_buf[3] = empty1;
1559 data_buf[175] = empty2;
1560
1561 return false;
1562 }
1563
1564 return true;
1565}
1566
1567struct read_stats {
1568 __le32 flash;
1569 __le32 buffer;
1570 __le32 erased_cw;
1571};
1572
Abhishek Sahu5bc36b22018-06-20 12:57:39 +05301573/* reads back FLASH_STATUS register set by the controller */
1574static int check_flash_errors(struct qcom_nand_host *host, int cw_cnt)
1575{
1576 struct nand_chip *chip = &host->chip;
1577 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1578 int i;
1579
1580 for (i = 0; i < cw_cnt; i++) {
1581 u32 flash = le32_to_cpu(nandc->reg_read_buf[i]);
1582
1583 if (flash & (FS_OP_ERR | FS_MPU_ERR))
1584 return -EIO;
1585 }
1586
1587 return 0;
1588}
1589
Archit Tanejac76b78d2016-02-03 14:29:50 +05301590/*
1591 * reads back status registers set by the controller to notify page read
1592 * errors. this is equivalent to what 'ecc->correct()' would do.
1593 */
1594static int parse_read_errors(struct qcom_nand_host *host, u8 *data_buf,
1595 u8 *oob_buf)
1596{
1597 struct nand_chip *chip = &host->chip;
1598 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1599 struct mtd_info *mtd = nand_to_mtd(chip);
1600 struct nand_ecc_ctrl *ecc = &chip->ecc;
1601 unsigned int max_bitflips = 0;
1602 struct read_stats *buf;
Abhishek Sahu8eab7212018-06-20 12:57:34 +05301603 bool flash_op_err = false;
Archit Tanejac76b78d2016-02-03 14:29:50 +05301604 int i;
1605
1606 buf = (struct read_stats *)nandc->reg_read_buf;
Abhishek Sahu6192ff72017-08-17 17:37:39 +05301607 nandc_read_buffer_sync(nandc, true);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301608
1609 for (i = 0; i < ecc->steps; i++, buf++) {
1610 u32 flash, buffer, erased_cw;
1611 int data_len, oob_len;
1612
1613 if (i == (ecc->steps - 1)) {
1614 data_len = ecc->size - ((ecc->steps - 1) << 2);
1615 oob_len = ecc->steps << 2;
1616 } else {
1617 data_len = host->cw_data;
1618 oob_len = 0;
1619 }
1620
1621 flash = le32_to_cpu(buf->flash);
1622 buffer = le32_to_cpu(buf->buffer);
1623 erased_cw = le32_to_cpu(buf->erased_cw);
1624
Abhishek Sahu8eab7212018-06-20 12:57:34 +05301625 /*
1626 * Check ECC failure for each codeword. ECC failure can
1627 * happen in either of the following conditions
1628 * 1. If number of bitflips are greater than ECC engine
1629 * capability.
1630 * 2. If this codeword contains all 0xff for which erased
1631 * codeword detection check will be done.
1632 */
1633 if ((flash & FS_OP_ERR) && (buffer & BS_UNCORRECTABLE_BIT)) {
Archit Tanejac76b78d2016-02-03 14:29:50 +05301634 bool erased;
Abhishek Sahu8eab7212018-06-20 12:57:34 +05301635 int ret, ecclen, extraooblen;
1636 void *eccbuf;
Archit Tanejac76b78d2016-02-03 14:29:50 +05301637
Abhishek Sahu2f610382018-06-20 12:57:35 +05301638 /*
1639 * For BCH ECC, ignore erased codeword errors, if
1640 * ERASED_CW bits are set.
1641 */
Archit Tanejac76b78d2016-02-03 14:29:50 +05301642 if (host->bch_enabled) {
1643 erased = (erased_cw & ERASED_CW) == ERASED_CW ?
1644 true : false;
Abhishek Sahu2f610382018-06-20 12:57:35 +05301645 /*
1646 * For RS ECC, HW reports the erased CW by placing
1647 * special characters at certain offsets in the buffer.
1648 * These special characters will be valid only if
1649 * complete page is read i.e. data_buf is not NULL.
1650 */
1651 } else if (data_buf) {
Archit Tanejac76b78d2016-02-03 14:29:50 +05301652 erased = erased_chunk_check_and_fixup(data_buf,
1653 data_len);
Abhishek Sahu2f610382018-06-20 12:57:35 +05301654 } else {
1655 erased = false;
Archit Tanejac76b78d2016-02-03 14:29:50 +05301656 }
1657
1658 if (erased) {
1659 data_buf += data_len;
1660 if (oob_buf)
1661 oob_buf += oob_len + ecc->bytes;
1662 continue;
1663 }
1664
Abhishek Sahu8eab7212018-06-20 12:57:34 +05301665 eccbuf = oob_buf ? oob_buf + oob_len : NULL;
1666 ecclen = oob_buf ? host->ecc_bytes_hw : 0;
1667 extraooblen = oob_buf ? oob_len : 0;
Archit Tanejac76b78d2016-02-03 14:29:50 +05301668
Abhishek Sahu8eab7212018-06-20 12:57:34 +05301669 /*
1670 * make sure it isn't an erased page reported
1671 * as not-erased by HW because of a few bitflips
1672 */
1673 ret = nand_check_erased_ecc_chunk(data_buf,
1674 data_len, eccbuf, ecclen, oob_buf,
1675 extraooblen, ecc->strength);
1676 if (ret < 0) {
1677 mtd->ecc_stats.failed++;
1678 } else {
1679 mtd->ecc_stats.corrected += ret;
1680 max_bitflips =
1681 max_t(unsigned int, max_bitflips, ret);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301682 }
Abhishek Sahu8eab7212018-06-20 12:57:34 +05301683 /*
1684 * Check if MPU or any other operational error (timeout,
1685 * device failure, etc.) happened for this codeword and
1686 * make flash_op_err true. If flash_op_err is set, then
1687 * EIO will be returned for page read.
1688 */
1689 } else if (flash & (FS_OP_ERR | FS_MPU_ERR)) {
1690 flash_op_err = true;
1691 /*
1692 * No ECC or operational errors happened. Check the number of
1693 * bits corrected and update the ecc_stats.corrected.
1694 */
Archit Tanejac76b78d2016-02-03 14:29:50 +05301695 } else {
1696 unsigned int stat;
1697
1698 stat = buffer & BS_CORRECTABLE_ERR_MSK;
1699 mtd->ecc_stats.corrected += stat;
1700 max_bitflips = max(max_bitflips, stat);
1701 }
1702
Abhishek Sahu2f610382018-06-20 12:57:35 +05301703 if (data_buf)
1704 data_buf += data_len;
Archit Tanejac76b78d2016-02-03 14:29:50 +05301705 if (oob_buf)
1706 oob_buf += oob_len + ecc->bytes;
1707 }
1708
Abhishek Sahu8eab7212018-06-20 12:57:34 +05301709 if (flash_op_err)
1710 return -EIO;
1711
Archit Tanejac76b78d2016-02-03 14:29:50 +05301712 return max_bitflips;
1713}
1714
1715/*
1716 * helper to perform the actual page read operation, used by ecc->read_page(),
1717 * ecc->read_oob()
1718 */
1719static int read_page_ecc(struct qcom_nand_host *host, u8 *data_buf,
1720 u8 *oob_buf)
1721{
1722 struct nand_chip *chip = &host->chip;
1723 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1724 struct nand_ecc_ctrl *ecc = &chip->ecc;
Abhishek Sahuadd0cfa2018-06-20 12:57:36 +05301725 u8 *data_buf_start = data_buf, *oob_buf_start = oob_buf;
Archit Tanejac76b78d2016-02-03 14:29:50 +05301726 int i, ret;
1727
Abhishek Sahubde43302017-07-19 17:17:55 +05301728 config_nand_page_read(nandc);
1729
Archit Tanejac76b78d2016-02-03 14:29:50 +05301730 /* queue cmd descs for each codeword */
1731 for (i = 0; i < ecc->steps; i++) {
1732 int data_size, oob_size;
1733
1734 if (i == (ecc->steps - 1)) {
1735 data_size = ecc->size - ((ecc->steps - 1) << 2);
1736 oob_size = (ecc->steps << 2) + host->ecc_bytes_hw +
1737 host->spare_bytes;
1738 } else {
1739 data_size = host->cw_data;
1740 oob_size = host->ecc_bytes_hw + host->spare_bytes;
1741 }
1742
Abhishek Sahu91af95c2017-08-17 17:37:43 +05301743 if (nandc->props->is_bam) {
1744 if (data_buf && oob_buf) {
1745 nandc_set_read_loc(nandc, 0, 0, data_size, 0);
1746 nandc_set_read_loc(nandc, 1, data_size,
1747 oob_size, 1);
1748 } else if (data_buf) {
1749 nandc_set_read_loc(nandc, 0, 0, data_size, 1);
1750 } else {
1751 nandc_set_read_loc(nandc, 0, data_size,
1752 oob_size, 1);
1753 }
1754 }
1755
Abhishek Sahu5bc36b22018-06-20 12:57:39 +05301756 config_nand_cw_read(nandc, true);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301757
1758 if (data_buf)
1759 read_data_dma(nandc, FLASH_BUF_ACC, data_buf,
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301760 data_size, 0);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301761
1762 /*
1763 * when ecc is enabled, the controller doesn't read the real
1764 * or dummy bad block markers in each chunk. To maintain a
1765 * consistent layout across RAW and ECC reads, we just
1766 * leave the real/dummy BBM offsets empty (i.e, filled with
1767 * 0xffs)
1768 */
1769 if (oob_buf) {
1770 int j;
1771
1772 for (j = 0; j < host->bbm_size; j++)
1773 *oob_buf++ = 0xff;
1774
1775 read_data_dma(nandc, FLASH_BUF_ACC + data_size,
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301776 oob_buf, oob_size, 0);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301777 }
1778
1779 if (data_buf)
1780 data_buf += data_size;
1781 if (oob_buf)
1782 oob_buf += oob_size;
1783 }
1784
1785 ret = submit_descs(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301786 free_descs(nandc);
1787
Abhishek Sahuadd0cfa2018-06-20 12:57:36 +05301788 if (ret) {
1789 dev_err(nandc->dev, "failure to read page/oob\n");
1790 return ret;
1791 }
1792
1793 return parse_read_errors(host, data_buf_start, oob_buf_start);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301794}
1795
1796/*
1797 * a helper that copies the last step/codeword of a page (containing free oob)
1798 * into our local buffer
1799 */
1800static int copy_last_cw(struct qcom_nand_host *host, int page)
1801{
1802 struct nand_chip *chip = &host->chip;
1803 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1804 struct nand_ecc_ctrl *ecc = &chip->ecc;
1805 int size;
1806 int ret;
1807
1808 clear_read_regs(nandc);
1809
1810 size = host->use_ecc ? host->cw_data : host->cw_size;
1811
1812 /* prepare a clean read buffer */
1813 memset(nandc->data_buffer, 0xff, size);
1814
1815 set_address(host, host->cw_size * (ecc->steps - 1), page);
1816 update_rw_regs(host, 1, true);
1817
Abhishek Sahu5bc36b22018-06-20 12:57:39 +05301818 config_nand_single_cw_page_read(nandc, host->use_ecc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301819
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301820 read_data_dma(nandc, FLASH_BUF_ACC, nandc->data_buffer, size, 0);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301821
1822 ret = submit_descs(nandc);
1823 if (ret)
1824 dev_err(nandc->dev, "failed to copy last codeword\n");
1825
1826 free_descs(nandc);
1827
1828 return ret;
1829}
1830
1831/* implements ecc->read_page() */
1832static int qcom_nandc_read_page(struct mtd_info *mtd, struct nand_chip *chip,
1833 uint8_t *buf, int oob_required, int page)
1834{
1835 struct qcom_nand_host *host = to_qcom_nand_host(chip);
1836 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1837 u8 *data_buf, *oob_buf = NULL;
Archit Tanejac76b78d2016-02-03 14:29:50 +05301838
Boris Brezillon25f815f2017-11-30 18:01:30 +01001839 nand_read_page_op(chip, page, 0, NULL, 0);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301840 data_buf = buf;
1841 oob_buf = oob_required ? chip->oob_poi : NULL;
1842
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +05301843 clear_bam_transaction(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301844
Abhishek Sahuadd0cfa2018-06-20 12:57:36 +05301845 return read_page_ecc(host, data_buf, oob_buf);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301846}
1847
1848/* implements ecc->read_page_raw() */
1849static int qcom_nandc_read_page_raw(struct mtd_info *mtd,
1850 struct nand_chip *chip, uint8_t *buf,
1851 int oob_required, int page)
1852{
1853 struct qcom_nand_host *host = to_qcom_nand_host(chip);
1854 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1855 u8 *data_buf, *oob_buf;
1856 struct nand_ecc_ctrl *ecc = &chip->ecc;
1857 int i, ret;
Abhishek Sahu91af95c2017-08-17 17:37:43 +05301858 int read_loc;
Archit Tanejac76b78d2016-02-03 14:29:50 +05301859
Boris Brezillon25f815f2017-11-30 18:01:30 +01001860 nand_read_page_op(chip, page, 0, NULL, 0);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301861 data_buf = buf;
1862 oob_buf = chip->oob_poi;
1863
1864 host->use_ecc = false;
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +05301865
1866 clear_bam_transaction(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301867 update_rw_regs(host, ecc->steps, true);
Abhishek Sahubde43302017-07-19 17:17:55 +05301868 config_nand_page_read(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301869
1870 for (i = 0; i < ecc->steps; i++) {
1871 int data_size1, data_size2, oob_size1, oob_size2;
1872 int reg_off = FLASH_BUF_ACC;
1873
1874 data_size1 = mtd->writesize - host->cw_size * (ecc->steps - 1);
1875 oob_size1 = host->bbm_size;
1876
1877 if (i == (ecc->steps - 1)) {
1878 data_size2 = ecc->size - data_size1 -
1879 ((ecc->steps - 1) << 2);
1880 oob_size2 = (ecc->steps << 2) + host->ecc_bytes_hw +
1881 host->spare_bytes;
1882 } else {
1883 data_size2 = host->cw_data - data_size1;
1884 oob_size2 = host->ecc_bytes_hw + host->spare_bytes;
1885 }
1886
Abhishek Sahu91af95c2017-08-17 17:37:43 +05301887 if (nandc->props->is_bam) {
1888 read_loc = 0;
1889 nandc_set_read_loc(nandc, 0, read_loc, data_size1, 0);
1890 read_loc += data_size1;
1891
1892 nandc_set_read_loc(nandc, 1, read_loc, oob_size1, 0);
1893 read_loc += oob_size1;
1894
1895 nandc_set_read_loc(nandc, 2, read_loc, data_size2, 0);
1896 read_loc += data_size2;
1897
1898 nandc_set_read_loc(nandc, 3, read_loc, oob_size2, 1);
1899 }
1900
Abhishek Sahu5bc36b22018-06-20 12:57:39 +05301901 config_nand_cw_read(nandc, false);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301902
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301903 read_data_dma(nandc, reg_off, data_buf, data_size1, 0);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301904 reg_off += data_size1;
1905 data_buf += data_size1;
1906
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301907 read_data_dma(nandc, reg_off, oob_buf, oob_size1, 0);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301908 reg_off += oob_size1;
1909 oob_buf += oob_size1;
1910
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301911 read_data_dma(nandc, reg_off, data_buf, data_size2, 0);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301912 reg_off += data_size2;
1913 data_buf += data_size2;
1914
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301915 read_data_dma(nandc, reg_off, oob_buf, oob_size2, 0);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301916 oob_buf += oob_size2;
1917 }
1918
1919 ret = submit_descs(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301920 free_descs(nandc);
Abhishek Sahu5bc36b22018-06-20 12:57:39 +05301921 if (ret) {
1922 dev_err(nandc->dev, "failure to read raw page\n");
1923 return ret;
1924 }
Archit Tanejac76b78d2016-02-03 14:29:50 +05301925
Abhishek Sahu5bc36b22018-06-20 12:57:39 +05301926 return check_flash_errors(host, ecc->steps);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301927}
1928
1929/* implements ecc->read_oob() */
1930static int qcom_nandc_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
1931 int page)
1932{
1933 struct qcom_nand_host *host = to_qcom_nand_host(chip);
1934 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1935 struct nand_ecc_ctrl *ecc = &chip->ecc;
Archit Tanejac76b78d2016-02-03 14:29:50 +05301936
1937 clear_read_regs(nandc);
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +05301938 clear_bam_transaction(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301939
1940 host->use_ecc = true;
1941 set_address(host, 0, page);
1942 update_rw_regs(host, ecc->steps, true);
1943
Abhishek Sahuadd0cfa2018-06-20 12:57:36 +05301944 return read_page_ecc(host, NULL, chip->oob_poi);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301945}
1946
1947/* implements ecc->write_page() */
1948static int qcom_nandc_write_page(struct mtd_info *mtd, struct nand_chip *chip,
1949 const uint8_t *buf, int oob_required, int page)
1950{
1951 struct qcom_nand_host *host = to_qcom_nand_host(chip);
1952 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
1953 struct nand_ecc_ctrl *ecc = &chip->ecc;
1954 u8 *data_buf, *oob_buf;
1955 int i, ret;
1956
Boris Brezillon25f815f2017-11-30 18:01:30 +01001957 nand_prog_page_begin_op(chip, page, 0, NULL, 0);
1958
Archit Tanejac76b78d2016-02-03 14:29:50 +05301959 clear_read_regs(nandc);
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +05301960 clear_bam_transaction(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301961
1962 data_buf = (u8 *)buf;
1963 oob_buf = chip->oob_poi;
1964
1965 host->use_ecc = true;
1966 update_rw_regs(host, ecc->steps, false);
Abhishek Sahu77cc5362017-07-19 17:17:56 +05301967 config_nand_page_write(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301968
1969 for (i = 0; i < ecc->steps; i++) {
1970 int data_size, oob_size;
1971
1972 if (i == (ecc->steps - 1)) {
1973 data_size = ecc->size - ((ecc->steps - 1) << 2);
1974 oob_size = (ecc->steps << 2) + host->ecc_bytes_hw +
1975 host->spare_bytes;
1976 } else {
1977 data_size = host->cw_data;
1978 oob_size = ecc->bytes;
1979 }
1980
Archit Tanejac76b78d2016-02-03 14:29:50 +05301981
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301982 write_data_dma(nandc, FLASH_BUF_ACC, data_buf, data_size,
1983 i == (ecc->steps - 1) ? NAND_BAM_NO_EOT : 0);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301984
1985 /*
1986 * when ECC is enabled, we don't really need to write anything
1987 * to oob for the first n - 1 codewords since these oob regions
1988 * just contain ECC bytes that's written by the controller
1989 * itself. For the last codeword, we skip the bbm positions and
1990 * write to the free oob area.
1991 */
1992 if (i == (ecc->steps - 1)) {
1993 oob_buf += host->bbm_size;
1994
1995 write_data_dma(nandc, FLASH_BUF_ACC + data_size,
Abhishek Sahu67e830a2017-08-17 17:37:42 +05301996 oob_buf, oob_size, 0);
Archit Tanejac76b78d2016-02-03 14:29:50 +05301997 }
1998
Abhishek Sahu77cc5362017-07-19 17:17:56 +05301999 config_nand_cw_write(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302000
2001 data_buf += data_size;
2002 oob_buf += oob_size;
2003 }
2004
2005 ret = submit_descs(nandc);
2006 if (ret)
2007 dev_err(nandc->dev, "failure to write page\n");
2008
2009 free_descs(nandc);
2010
Boris Brezillon25f815f2017-11-30 18:01:30 +01002011 if (!ret)
2012 ret = nand_prog_page_end_op(chip);
2013
Archit Tanejac76b78d2016-02-03 14:29:50 +05302014 return ret;
2015}
2016
2017/* implements ecc->write_page_raw() */
2018static int qcom_nandc_write_page_raw(struct mtd_info *mtd,
2019 struct nand_chip *chip, const uint8_t *buf,
2020 int oob_required, int page)
2021{
2022 struct qcom_nand_host *host = to_qcom_nand_host(chip);
2023 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
2024 struct nand_ecc_ctrl *ecc = &chip->ecc;
2025 u8 *data_buf, *oob_buf;
2026 int i, ret;
2027
Boris Brezillon25f815f2017-11-30 18:01:30 +01002028 nand_prog_page_begin_op(chip, page, 0, NULL, 0);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302029 clear_read_regs(nandc);
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +05302030 clear_bam_transaction(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302031
2032 data_buf = (u8 *)buf;
2033 oob_buf = chip->oob_poi;
2034
2035 host->use_ecc = false;
2036 update_rw_regs(host, ecc->steps, false);
Abhishek Sahu77cc5362017-07-19 17:17:56 +05302037 config_nand_page_write(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302038
2039 for (i = 0; i < ecc->steps; i++) {
2040 int data_size1, data_size2, oob_size1, oob_size2;
2041 int reg_off = FLASH_BUF_ACC;
2042
2043 data_size1 = mtd->writesize - host->cw_size * (ecc->steps - 1);
2044 oob_size1 = host->bbm_size;
2045
2046 if (i == (ecc->steps - 1)) {
2047 data_size2 = ecc->size - data_size1 -
2048 ((ecc->steps - 1) << 2);
2049 oob_size2 = (ecc->steps << 2) + host->ecc_bytes_hw +
2050 host->spare_bytes;
2051 } else {
2052 data_size2 = host->cw_data - data_size1;
2053 oob_size2 = host->ecc_bytes_hw + host->spare_bytes;
2054 }
2055
Abhishek Sahu67e830a2017-08-17 17:37:42 +05302056 write_data_dma(nandc, reg_off, data_buf, data_size1,
2057 NAND_BAM_NO_EOT);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302058 reg_off += data_size1;
2059 data_buf += data_size1;
2060
Abhishek Sahu67e830a2017-08-17 17:37:42 +05302061 write_data_dma(nandc, reg_off, oob_buf, oob_size1,
2062 NAND_BAM_NO_EOT);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302063 reg_off += oob_size1;
2064 oob_buf += oob_size1;
2065
Abhishek Sahu67e830a2017-08-17 17:37:42 +05302066 write_data_dma(nandc, reg_off, data_buf, data_size2,
2067 NAND_BAM_NO_EOT);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302068 reg_off += data_size2;
2069 data_buf += data_size2;
2070
Abhishek Sahu67e830a2017-08-17 17:37:42 +05302071 write_data_dma(nandc, reg_off, oob_buf, oob_size2, 0);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302072 oob_buf += oob_size2;
2073
Abhishek Sahu77cc5362017-07-19 17:17:56 +05302074 config_nand_cw_write(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302075 }
2076
2077 ret = submit_descs(nandc);
2078 if (ret)
2079 dev_err(nandc->dev, "failure to write raw page\n");
2080
2081 free_descs(nandc);
2082
Boris Brezillon25f815f2017-11-30 18:01:30 +01002083 if (!ret)
2084 ret = nand_prog_page_end_op(chip);
2085
Archit Tanejac76b78d2016-02-03 14:29:50 +05302086 return ret;
2087}
2088
2089/*
2090 * implements ecc->write_oob()
2091 *
Abhishek Sahu28eed9f2018-06-20 12:57:37 +05302092 * the NAND controller cannot write only data or only OOB within a codeword
2093 * since ECC is calculated for the combined codeword. So update the OOB from
2094 * chip->oob_poi, and pad the data area with OxFF before writing.
Archit Tanejac76b78d2016-02-03 14:29:50 +05302095 */
2096static int qcom_nandc_write_oob(struct mtd_info *mtd, struct nand_chip *chip,
2097 int page)
2098{
2099 struct qcom_nand_host *host = to_qcom_nand_host(chip);
2100 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
2101 struct nand_ecc_ctrl *ecc = &chip->ecc;
2102 u8 *oob = chip->oob_poi;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302103 int data_size, oob_size;
Boris Brezillon97d90da2017-11-30 18:01:29 +01002104 int ret;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302105
2106 host->use_ecc = true;
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +05302107 clear_bam_transaction(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302108
2109 /* calculate the data and oob size for the last codeword/step */
2110 data_size = ecc->size - ((ecc->steps - 1) << 2);
Boris Brezillonaa02fcf2016-03-18 17:53:31 +01002111 oob_size = mtd->oobavail;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302112
Abhishek Sahu28eed9f2018-06-20 12:57:37 +05302113 memset(nandc->data_buffer, 0xff, host->cw_data);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302114 /* override new oob content to last codeword */
Boris Brezillonaa02fcf2016-03-18 17:53:31 +01002115 mtd_ooblayout_get_databytes(mtd, nandc->data_buffer + data_size, oob,
2116 0, mtd->oobavail);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302117
2118 set_address(host, host->cw_size * (ecc->steps - 1), page);
2119 update_rw_regs(host, 1, false);
2120
Abhishek Sahu77cc5362017-07-19 17:17:56 +05302121 config_nand_page_write(nandc);
Abhishek Sahu67e830a2017-08-17 17:37:42 +05302122 write_data_dma(nandc, FLASH_BUF_ACC,
2123 nandc->data_buffer, data_size + oob_size, 0);
Abhishek Sahu77cc5362017-07-19 17:17:56 +05302124 config_nand_cw_write(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302125
2126 ret = submit_descs(nandc);
2127
2128 free_descs(nandc);
2129
2130 if (ret) {
2131 dev_err(nandc->dev, "failure to write oob\n");
2132 return -EIO;
2133 }
2134
Boris Brezillon97d90da2017-11-30 18:01:29 +01002135 return nand_prog_page_end_op(chip);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302136}
2137
2138static int qcom_nandc_block_bad(struct mtd_info *mtd, loff_t ofs)
2139{
2140 struct nand_chip *chip = mtd_to_nand(mtd);
2141 struct qcom_nand_host *host = to_qcom_nand_host(chip);
2142 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
2143 struct nand_ecc_ctrl *ecc = &chip->ecc;
2144 int page, ret, bbpos, bad = 0;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302145
2146 page = (int)(ofs >> chip->page_shift) & chip->pagemask;
2147
2148 /*
2149 * configure registers for a raw sub page read, the address is set to
2150 * the beginning of the last codeword, we don't care about reading ecc
2151 * portion of oob. we just want the first few bytes from this codeword
2152 * that contains the BBM
2153 */
2154 host->use_ecc = false;
2155
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +05302156 clear_bam_transaction(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302157 ret = copy_last_cw(host, page);
2158 if (ret)
2159 goto err;
2160
Abhishek Sahu5bc36b22018-06-20 12:57:39 +05302161 if (check_flash_errors(host, 1)) {
Archit Tanejac76b78d2016-02-03 14:29:50 +05302162 dev_warn(nandc->dev, "error when trying to read BBM\n");
2163 goto err;
2164 }
2165
2166 bbpos = mtd->writesize - host->cw_size * (ecc->steps - 1);
2167
2168 bad = nandc->data_buffer[bbpos] != 0xff;
2169
2170 if (chip->options & NAND_BUSWIDTH_16)
2171 bad = bad || (nandc->data_buffer[bbpos + 1] != 0xff);
2172err:
2173 return bad;
2174}
2175
2176static int qcom_nandc_block_markbad(struct mtd_info *mtd, loff_t ofs)
2177{
2178 struct nand_chip *chip = mtd_to_nand(mtd);
2179 struct qcom_nand_host *host = to_qcom_nand_host(chip);
2180 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
2181 struct nand_ecc_ctrl *ecc = &chip->ecc;
Boris Brezillon97d90da2017-11-30 18:01:29 +01002182 int page, ret;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302183
2184 clear_read_regs(nandc);
Abhishek Sahu4e2f6c52017-08-17 17:37:46 +05302185 clear_bam_transaction(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302186
2187 /*
2188 * to mark the BBM as bad, we flash the entire last codeword with 0s.
2189 * we don't care about the rest of the content in the codeword since
2190 * we aren't going to use this block again
2191 */
2192 memset(nandc->data_buffer, 0x00, host->cw_size);
2193
2194 page = (int)(ofs >> chip->page_shift) & chip->pagemask;
2195
2196 /* prepare write */
2197 host->use_ecc = false;
2198 set_address(host, host->cw_size * (ecc->steps - 1), page);
2199 update_rw_regs(host, 1, false);
2200
Abhishek Sahu77cc5362017-07-19 17:17:56 +05302201 config_nand_page_write(nandc);
Abhishek Sahu67e830a2017-08-17 17:37:42 +05302202 write_data_dma(nandc, FLASH_BUF_ACC,
2203 nandc->data_buffer, host->cw_size, 0);
Abhishek Sahu77cc5362017-07-19 17:17:56 +05302204 config_nand_cw_write(nandc);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302205
2206 ret = submit_descs(nandc);
2207
2208 free_descs(nandc);
2209
2210 if (ret) {
2211 dev_err(nandc->dev, "failure to update BBM\n");
2212 return -EIO;
2213 }
2214
Boris Brezillon97d90da2017-11-30 18:01:29 +01002215 return nand_prog_page_end_op(chip);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302216}
2217
2218/*
2219 * the three functions below implement chip->read_byte(), chip->read_buf()
2220 * and chip->write_buf() respectively. these aren't used for
2221 * reading/writing page data, they are used for smaller data like reading
2222 * id, status etc
2223 */
2224static uint8_t qcom_nandc_read_byte(struct mtd_info *mtd)
2225{
2226 struct nand_chip *chip = mtd_to_nand(mtd);
2227 struct qcom_nand_host *host = to_qcom_nand_host(chip);
2228 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
2229 u8 *buf = nandc->data_buffer;
2230 u8 ret = 0x0;
2231
2232 if (host->last_command == NAND_CMD_STATUS) {
2233 ret = host->status;
2234
2235 host->status = NAND_STATUS_READY | NAND_STATUS_WP;
2236
2237 return ret;
2238 }
2239
2240 if (nandc->buf_start < nandc->buf_count)
2241 ret = buf[nandc->buf_start++];
2242
2243 return ret;
2244}
2245
2246static void qcom_nandc_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
2247{
2248 struct nand_chip *chip = mtd_to_nand(mtd);
2249 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
2250 int real_len = min_t(size_t, len, nandc->buf_count - nandc->buf_start);
2251
2252 memcpy(buf, nandc->data_buffer + nandc->buf_start, real_len);
2253 nandc->buf_start += real_len;
2254}
2255
2256static void qcom_nandc_write_buf(struct mtd_info *mtd, const uint8_t *buf,
2257 int len)
2258{
2259 struct nand_chip *chip = mtd_to_nand(mtd);
2260 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
2261 int real_len = min_t(size_t, len, nandc->buf_count - nandc->buf_start);
2262
2263 memcpy(nandc->data_buffer + nandc->buf_start, buf, real_len);
2264
2265 nandc->buf_start += real_len;
2266}
2267
2268/* we support only one external chip for now */
2269static void qcom_nandc_select_chip(struct mtd_info *mtd, int chipnr)
2270{
2271 struct nand_chip *chip = mtd_to_nand(mtd);
2272 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
2273
2274 if (chipnr <= 0)
2275 return;
2276
2277 dev_warn(nandc->dev, "invalid chip select\n");
2278}
2279
2280/*
2281 * NAND controller page layout info
2282 *
2283 * Layout with ECC enabled:
2284 *
2285 * |----------------------| |---------------------------------|
2286 * | xx.......yy| | *********xx.......yy|
2287 * | DATA xx..ECC..yy| | DATA **SPARE**xx..ECC..yy|
2288 * | (516) xx.......yy| | (516-n*4) **(n*4)**xx.......yy|
2289 * | xx.......yy| | *********xx.......yy|
2290 * |----------------------| |---------------------------------|
2291 * codeword 1,2..n-1 codeword n
2292 * <---(528/532 Bytes)--> <-------(528/532 Bytes)--------->
2293 *
2294 * n = Number of codewords in the page
2295 * . = ECC bytes
2296 * * = Spare/free bytes
2297 * x = Unused byte(s)
2298 * y = Reserved byte(s)
2299 *
2300 * 2K page: n = 4, spare = 16 bytes
2301 * 4K page: n = 8, spare = 32 bytes
2302 * 8K page: n = 16, spare = 64 bytes
2303 *
2304 * the qcom nand controller operates at a sub page/codeword level. each
2305 * codeword is 528 and 532 bytes for 4 bit and 8 bit ECC modes respectively.
2306 * the number of ECC bytes vary based on the ECC strength and the bus width.
2307 *
2308 * the first n - 1 codewords contains 516 bytes of user data, the remaining
2309 * 12/16 bytes consist of ECC and reserved data. The nth codeword contains
2310 * both user data and spare(oobavail) bytes that sum up to 516 bytes.
2311 *
2312 * When we access a page with ECC enabled, the reserved bytes(s) are not
2313 * accessible at all. When reading, we fill up these unreadable positions
2314 * with 0xffs. When writing, the controller skips writing the inaccessible
2315 * bytes.
2316 *
2317 * Layout with ECC disabled:
2318 *
2319 * |------------------------------| |---------------------------------------|
2320 * | yy xx.......| | bb *********xx.......|
2321 * | DATA1 yy DATA2 xx..ECC..| | DATA1 bb DATA2 **SPARE**xx..ECC..|
2322 * | (size1) yy (size2) xx.......| | (size1) bb (size2) **(n*4)**xx.......|
2323 * | yy xx.......| | bb *********xx.......|
2324 * |------------------------------| |---------------------------------------|
2325 * codeword 1,2..n-1 codeword n
2326 * <-------(528/532 Bytes)------> <-----------(528/532 Bytes)----------->
2327 *
2328 * n = Number of codewords in the page
2329 * . = ECC bytes
2330 * * = Spare/free bytes
2331 * x = Unused byte(s)
2332 * y = Dummy Bad Bock byte(s)
2333 * b = Real Bad Block byte(s)
2334 * size1/size2 = function of codeword size and 'n'
2335 *
2336 * when the ECC block is disabled, one reserved byte (or two for 16 bit bus
2337 * width) is now accessible. For the first n - 1 codewords, these are dummy Bad
2338 * Block Markers. In the last codeword, this position contains the real BBM
2339 *
2340 * In order to have a consistent layout between RAW and ECC modes, we assume
2341 * the following OOB layout arrangement:
2342 *
2343 * |-----------| |--------------------|
2344 * |yyxx.......| |bb*********xx.......|
2345 * |yyxx..ECC..| |bb*FREEOOB*xx..ECC..|
2346 * |yyxx.......| |bb*********xx.......|
2347 * |yyxx.......| |bb*********xx.......|
2348 * |-----------| |--------------------|
2349 * first n - 1 nth OOB region
2350 * OOB regions
2351 *
2352 * n = Number of codewords in the page
2353 * . = ECC bytes
2354 * * = FREE OOB bytes
2355 * y = Dummy bad block byte(s) (inaccessible when ECC enabled)
2356 * x = Unused byte(s)
2357 * b = Real bad block byte(s) (inaccessible when ECC enabled)
2358 *
2359 * This layout is read as is when ECC is disabled. When ECC is enabled, the
2360 * inaccessible Bad Block byte(s) are ignored when we write to a page/oob,
2361 * and assumed as 0xffs when we read a page/oob. The ECC, unused and
Boris Brezillon421e81c2016-03-18 17:54:27 +01002362 * dummy/real bad block bytes are grouped as ecc bytes (i.e, ecc->bytes is
2363 * the sum of the three).
Archit Tanejac76b78d2016-02-03 14:29:50 +05302364 */
Boris Brezillon421e81c2016-03-18 17:54:27 +01002365static int qcom_nand_ooblayout_ecc(struct mtd_info *mtd, int section,
2366 struct mtd_oob_region *oobregion)
Archit Tanejac76b78d2016-02-03 14:29:50 +05302367{
Boris Brezillon421e81c2016-03-18 17:54:27 +01002368 struct nand_chip *chip = mtd_to_nand(mtd);
2369 struct qcom_nand_host *host = to_qcom_nand_host(chip);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302370 struct nand_ecc_ctrl *ecc = &chip->ecc;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302371
Boris Brezillon421e81c2016-03-18 17:54:27 +01002372 if (section > 1)
2373 return -ERANGE;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302374
Boris Brezillon421e81c2016-03-18 17:54:27 +01002375 if (!section) {
2376 oobregion->length = (ecc->bytes * (ecc->steps - 1)) +
2377 host->bbm_size;
2378 oobregion->offset = 0;
2379 } else {
2380 oobregion->length = host->ecc_bytes_hw + host->spare_bytes;
2381 oobregion->offset = mtd->oobsize - oobregion->length;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302382 }
2383
Boris Brezillon421e81c2016-03-18 17:54:27 +01002384 return 0;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302385}
2386
Boris Brezillon421e81c2016-03-18 17:54:27 +01002387static int qcom_nand_ooblayout_free(struct mtd_info *mtd, int section,
2388 struct mtd_oob_region *oobregion)
2389{
2390 struct nand_chip *chip = mtd_to_nand(mtd);
2391 struct qcom_nand_host *host = to_qcom_nand_host(chip);
2392 struct nand_ecc_ctrl *ecc = &chip->ecc;
2393
2394 if (section)
2395 return -ERANGE;
2396
2397 oobregion->length = ecc->steps * 4;
2398 oobregion->offset = ((ecc->steps - 1) * ecc->bytes) + host->bbm_size;
2399
2400 return 0;
2401}
2402
2403static const struct mtd_ooblayout_ops qcom_nand_ooblayout_ops = {
2404 .ecc = qcom_nand_ooblayout_ecc,
2405 .free = qcom_nand_ooblayout_free,
2406};
2407
Abhishek Sahu7ddb9372018-06-20 12:57:32 +05302408static int
2409qcom_nandc_calc_ecc_bytes(int step_size, int strength)
2410{
2411 return strength == 4 ? 12 : 16;
2412}
2413NAND_ECC_CAPS_SINGLE(qcom_nandc_ecc_caps, qcom_nandc_calc_ecc_bytes,
2414 NANDC_STEP_SIZE, 4, 8);
2415
Archit Tanejac76b78d2016-02-03 14:29:50 +05302416static int qcom_nand_host_setup(struct qcom_nand_host *host)
2417{
2418 struct nand_chip *chip = &host->chip;
2419 struct mtd_info *mtd = nand_to_mtd(chip);
2420 struct nand_ecc_ctrl *ecc = &chip->ecc;
2421 struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip);
Abhishek Sahu7ddb9372018-06-20 12:57:32 +05302422 int cwperpage, bad_block_byte, ret;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302423 bool wide_bus;
2424 int ecc_mode = 1;
2425
Abhishek Sahu320bdb52018-06-20 12:57:31 +05302426 /* controller only supports 512 bytes data steps */
2427 ecc->size = NANDC_STEP_SIZE;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302428 wide_bus = chip->options & NAND_BUSWIDTH_16 ? true : false;
Abhishek Sahu7ddb9372018-06-20 12:57:32 +05302429 cwperpage = mtd->writesize / NANDC_STEP_SIZE;
2430
2431 /*
2432 * Each CW has 4 available OOB bytes which will be protected with ECC
2433 * so remaining bytes can be used for ECC.
2434 */
2435 ret = nand_ecc_choose_conf(chip, &qcom_nandc_ecc_caps,
2436 mtd->oobsize - (cwperpage * 4));
2437 if (ret) {
2438 dev_err(nandc->dev, "No valid ECC settings possible\n");
2439 return ret;
2440 }
Archit Tanejac76b78d2016-02-03 14:29:50 +05302441
2442 if (ecc->strength >= 8) {
2443 /* 8 bit ECC defaults to BCH ECC on all platforms */
2444 host->bch_enabled = true;
2445 ecc_mode = 1;
2446
2447 if (wide_bus) {
2448 host->ecc_bytes_hw = 14;
2449 host->spare_bytes = 0;
2450 host->bbm_size = 2;
2451 } else {
2452 host->ecc_bytes_hw = 13;
2453 host->spare_bytes = 2;
2454 host->bbm_size = 1;
2455 }
2456 } else {
2457 /*
2458 * if the controller supports BCH for 4 bit ECC, the controller
2459 * uses lesser bytes for ECC. If RS is used, the ECC bytes is
2460 * always 10 bytes
2461 */
Abhishek Sahu58f1f222017-08-11 17:09:17 +05302462 if (nandc->props->ecc_modes & ECC_BCH_4BIT) {
Archit Tanejac76b78d2016-02-03 14:29:50 +05302463 /* BCH */
2464 host->bch_enabled = true;
2465 ecc_mode = 0;
2466
2467 if (wide_bus) {
2468 host->ecc_bytes_hw = 8;
2469 host->spare_bytes = 2;
2470 host->bbm_size = 2;
2471 } else {
2472 host->ecc_bytes_hw = 7;
2473 host->spare_bytes = 4;
2474 host->bbm_size = 1;
2475 }
2476 } else {
2477 /* RS */
2478 host->ecc_bytes_hw = 10;
2479
2480 if (wide_bus) {
2481 host->spare_bytes = 0;
2482 host->bbm_size = 2;
2483 } else {
2484 host->spare_bytes = 1;
2485 host->bbm_size = 1;
2486 }
2487 }
2488 }
2489
2490 /*
2491 * we consider ecc->bytes as the sum of all the non-data content in a
2492 * step. It gives us a clean representation of the oob area (even if
2493 * all the bytes aren't used for ECC).It is always 16 bytes for 8 bit
2494 * ECC and 12 bytes for 4 bit ECC
2495 */
2496 ecc->bytes = host->ecc_bytes_hw + host->spare_bytes + host->bbm_size;
2497
2498 ecc->read_page = qcom_nandc_read_page;
2499 ecc->read_page_raw = qcom_nandc_read_page_raw;
2500 ecc->read_oob = qcom_nandc_read_oob;
2501 ecc->write_page = qcom_nandc_write_page;
2502 ecc->write_page_raw = qcom_nandc_write_page_raw;
2503 ecc->write_oob = qcom_nandc_write_oob;
2504
2505 ecc->mode = NAND_ECC_HW;
2506
Boris Brezillon421e81c2016-03-18 17:54:27 +01002507 mtd_set_ooblayout(mtd, &qcom_nand_ooblayout_ops);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302508
Abhishek Sahucb80f112017-08-17 17:37:40 +05302509 nandc->max_cwperpage = max_t(unsigned int, nandc->max_cwperpage,
2510 cwperpage);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302511
2512 /*
2513 * DATA_UD_BYTES varies based on whether the read/write command protects
2514 * spare data with ECC too. We protect spare data by default, so we set
2515 * it to main + spare data, which are 512 and 4 bytes respectively.
2516 */
2517 host->cw_data = 516;
2518
2519 /*
2520 * total bytes in a step, either 528 bytes for 4 bit ECC, or 532 bytes
2521 * for 8 bit ECC
2522 */
2523 host->cw_size = host->cw_data + ecc->bytes;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302524 bad_block_byte = mtd->writesize - host->cw_size * (cwperpage - 1) + 1;
2525
2526 host->cfg0 = (cwperpage - 1) << CW_PER_PAGE
2527 | host->cw_data << UD_SIZE_BYTES
2528 | 0 << DISABLE_STATUS_AFTER_WRITE
2529 | 5 << NUM_ADDR_CYCLES
2530 | host->ecc_bytes_hw << ECC_PARITY_SIZE_BYTES_RS
2531 | 0 << STATUS_BFR_READ
2532 | 1 << SET_RD_MODE_AFTER_STATUS
2533 | host->spare_bytes << SPARE_SIZE_BYTES;
2534
2535 host->cfg1 = 7 << NAND_RECOVERY_CYCLES
2536 | 0 << CS_ACTIVE_BSY
2537 | bad_block_byte << BAD_BLOCK_BYTE_NUM
2538 | 0 << BAD_BLOCK_IN_SPARE_AREA
2539 | 2 << WR_RD_BSY_GAP
2540 | wide_bus << WIDE_FLASH
2541 | host->bch_enabled << ENABLE_BCH_ECC;
2542
2543 host->cfg0_raw = (cwperpage - 1) << CW_PER_PAGE
2544 | host->cw_size << UD_SIZE_BYTES
2545 | 5 << NUM_ADDR_CYCLES
2546 | 0 << SPARE_SIZE_BYTES;
2547
2548 host->cfg1_raw = 7 << NAND_RECOVERY_CYCLES
2549 | 0 << CS_ACTIVE_BSY
2550 | 17 << BAD_BLOCK_BYTE_NUM
2551 | 1 << BAD_BLOCK_IN_SPARE_AREA
2552 | 2 << WR_RD_BSY_GAP
2553 | wide_bus << WIDE_FLASH
2554 | 1 << DEV0_CFG1_ECC_DISABLE;
2555
Abhishek Sahu10777de2017-08-03 17:56:39 +02002556 host->ecc_bch_cfg = !host->bch_enabled << ECC_CFG_ECC_DISABLE
Archit Tanejac76b78d2016-02-03 14:29:50 +05302557 | 0 << ECC_SW_RESET
2558 | host->cw_data << ECC_NUM_DATA_BYTES
2559 | 1 << ECC_FORCE_CLK_OPEN
2560 | ecc_mode << ECC_MODE
2561 | host->ecc_bytes_hw << ECC_PARITY_SIZE_BYTES_BCH;
2562
2563 host->ecc_buf_cfg = 0x203 << NUM_STEPS;
2564
2565 host->clrflashstatus = FS_READY_BSY_N;
2566 host->clrreadstatus = 0xc0;
Abhishek Sahua86b9c42017-08-17 17:37:44 +05302567 nandc->regs->erased_cw_detect_cfg_clr =
2568 cpu_to_le32(CLR_ERASED_PAGE_DET);
2569 nandc->regs->erased_cw_detect_cfg_set =
2570 cpu_to_le32(SET_ERASED_PAGE_DET);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302571
2572 dev_dbg(nandc->dev,
2573 "cfg0 %x cfg1 %x ecc_buf_cfg %x ecc_bch cfg %x cw_size %d cw_data %d strength %d parity_bytes %d steps %d\n",
2574 host->cfg0, host->cfg1, host->ecc_buf_cfg, host->ecc_bch_cfg,
2575 host->cw_size, host->cw_data, ecc->strength, ecc->bytes,
2576 cwperpage);
2577
2578 return 0;
2579}
2580
2581static int qcom_nandc_alloc(struct qcom_nand_controller *nandc)
2582{
2583 int ret;
2584
2585 ret = dma_set_coherent_mask(nandc->dev, DMA_BIT_MASK(32));
2586 if (ret) {
2587 dev_err(nandc->dev, "failed to set DMA mask\n");
2588 return ret;
2589 }
2590
2591 /*
2592 * we use the internal buffer for reading ONFI params, reading small
2593 * data like ID and status, and preforming read-copy-write operations
2594 * when writing to a codeword partially. 532 is the maximum possible
2595 * size of a codeword for our nand controller
2596 */
2597 nandc->buf_size = 532;
2598
2599 nandc->data_buffer = devm_kzalloc(nandc->dev, nandc->buf_size,
2600 GFP_KERNEL);
2601 if (!nandc->data_buffer)
2602 return -ENOMEM;
2603
2604 nandc->regs = devm_kzalloc(nandc->dev, sizeof(*nandc->regs),
2605 GFP_KERNEL);
2606 if (!nandc->regs)
2607 return -ENOMEM;
2608
Kees Cooka86854d2018-06-12 14:07:58 -07002609 nandc->reg_read_buf = devm_kcalloc(nandc->dev,
2610 MAX_REG_RD, sizeof(*nandc->reg_read_buf),
Archit Tanejac76b78d2016-02-03 14:29:50 +05302611 GFP_KERNEL);
2612 if (!nandc->reg_read_buf)
2613 return -ENOMEM;
2614
Abhishek Sahu497d7d82017-08-11 17:09:19 +05302615 if (nandc->props->is_bam) {
Abhishek Sahu6192ff72017-08-17 17:37:39 +05302616 nandc->reg_read_dma =
2617 dma_map_single(nandc->dev, nandc->reg_read_buf,
2618 MAX_REG_RD *
2619 sizeof(*nandc->reg_read_buf),
2620 DMA_FROM_DEVICE);
2621 if (dma_mapping_error(nandc->dev, nandc->reg_read_dma)) {
2622 dev_err(nandc->dev, "failed to DMA MAP reg buffer\n");
2623 return -EIO;
2624 }
2625
Abhishek Sahu497d7d82017-08-11 17:09:19 +05302626 nandc->tx_chan = dma_request_slave_channel(nandc->dev, "tx");
2627 if (!nandc->tx_chan) {
2628 dev_err(nandc->dev, "failed to request tx channel\n");
2629 return -ENODEV;
2630 }
2631
2632 nandc->rx_chan = dma_request_slave_channel(nandc->dev, "rx");
2633 if (!nandc->rx_chan) {
2634 dev_err(nandc->dev, "failed to request rx channel\n");
2635 return -ENODEV;
2636 }
2637
2638 nandc->cmd_chan = dma_request_slave_channel(nandc->dev, "cmd");
2639 if (!nandc->cmd_chan) {
2640 dev_err(nandc->dev, "failed to request cmd channel\n");
2641 return -ENODEV;
2642 }
Abhishek Sahucb80f112017-08-17 17:37:40 +05302643
2644 /*
2645 * Initially allocate BAM transaction to read ONFI param page.
2646 * After detecting all the devices, this BAM transaction will
2647 * be freed and the next BAM tranasction will be allocated with
2648 * maximum codeword size
2649 */
2650 nandc->max_cwperpage = 1;
2651 nandc->bam_txn = alloc_bam_transaction(nandc);
2652 if (!nandc->bam_txn) {
2653 dev_err(nandc->dev,
2654 "failed to allocate bam transaction\n");
2655 return -ENOMEM;
2656 }
Abhishek Sahu497d7d82017-08-11 17:09:19 +05302657 } else {
2658 nandc->chan = dma_request_slave_channel(nandc->dev, "rxtx");
2659 if (!nandc->chan) {
2660 dev_err(nandc->dev,
2661 "failed to request slave channel\n");
2662 return -ENODEV;
2663 }
Archit Tanejac76b78d2016-02-03 14:29:50 +05302664 }
2665
2666 INIT_LIST_HEAD(&nandc->desc_list);
2667 INIT_LIST_HEAD(&nandc->host_list);
2668
Marc Gonzalezd45bc582016-07-27 11:23:52 +02002669 nand_hw_control_init(&nandc->controller);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302670
2671 return 0;
2672}
2673
2674static void qcom_nandc_unalloc(struct qcom_nand_controller *nandc)
2675{
Abhishek Sahu497d7d82017-08-11 17:09:19 +05302676 if (nandc->props->is_bam) {
Abhishek Sahu6192ff72017-08-17 17:37:39 +05302677 if (!dma_mapping_error(nandc->dev, nandc->reg_read_dma))
2678 dma_unmap_single(nandc->dev, nandc->reg_read_dma,
2679 MAX_REG_RD *
2680 sizeof(*nandc->reg_read_buf),
2681 DMA_FROM_DEVICE);
2682
Abhishek Sahu497d7d82017-08-11 17:09:19 +05302683 if (nandc->tx_chan)
2684 dma_release_channel(nandc->tx_chan);
2685
2686 if (nandc->rx_chan)
2687 dma_release_channel(nandc->rx_chan);
2688
2689 if (nandc->cmd_chan)
2690 dma_release_channel(nandc->cmd_chan);
2691 } else {
2692 if (nandc->chan)
2693 dma_release_channel(nandc->chan);
2694 }
Archit Tanejac76b78d2016-02-03 14:29:50 +05302695}
2696
2697/* one time setup of a few nand controller registers */
2698static int qcom_nandc_setup(struct qcom_nand_controller *nandc)
2699{
Abhishek Sahu9d43f912017-08-17 17:37:45 +05302700 u32 nand_ctrl;
2701
Archit Tanejac76b78d2016-02-03 14:29:50 +05302702 /* kill onenand */
2703 nandc_write(nandc, SFLASHC_BURST_CFG, 0);
Abhishek Sahucc409b92017-08-17 17:37:47 +05302704 nandc_write(nandc, dev_cmd_reg_addr(nandc, NAND_DEV_CMD_VLD),
2705 NAND_DEV_CMD_VLD_VAL);
Archit Tanejac76b78d2016-02-03 14:29:50 +05302706
Abhishek Sahu9d43f912017-08-17 17:37:45 +05302707 /* enable ADM or BAM DMA */
2708 if (nandc->props->is_bam) {
2709 nand_ctrl = nandc_read(nandc, NAND_CTRL);
2710 nandc_write(nandc, NAND_CTRL, nand_ctrl | BAM_MODE_EN);
2711 } else {
2712 nandc_write(nandc, NAND_FLASH_CHIP_SELECT, DM_EN);
2713 }
Archit Tanejac76b78d2016-02-03 14:29:50 +05302714
2715 /* save the original values of these registers */
Abhishek Sahucc409b92017-08-17 17:37:47 +05302716 nandc->cmd1 = nandc_read(nandc, dev_cmd_reg_addr(nandc, NAND_DEV_CMD1));
Abhishek Sahud8a9b322017-08-11 17:09:16 +05302717 nandc->vld = NAND_DEV_CMD_VLD_VAL;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302718
2719 return 0;
2720}
2721
2722static int qcom_nand_host_init(struct qcom_nand_controller *nandc,
2723 struct qcom_nand_host *host,
2724 struct device_node *dn)
2725{
2726 struct nand_chip *chip = &host->chip;
2727 struct mtd_info *mtd = nand_to_mtd(chip);
2728 struct device *dev = nandc->dev;
2729 int ret;
2730
2731 ret = of_property_read_u32(dn, "reg", &host->cs);
2732 if (ret) {
2733 dev_err(dev, "can't get chip-select\n");
2734 return -ENXIO;
2735 }
2736
2737 nand_set_flash_node(chip, dn);
2738 mtd->name = devm_kasprintf(dev, GFP_KERNEL, "qcom_nand.%d", host->cs);
Fabio Estevam069f0532018-01-05 18:02:55 -02002739 if (!mtd->name)
2740 return -ENOMEM;
2741
Archit Tanejac76b78d2016-02-03 14:29:50 +05302742 mtd->owner = THIS_MODULE;
2743 mtd->dev.parent = dev;
2744
2745 chip->cmdfunc = qcom_nandc_command;
2746 chip->select_chip = qcom_nandc_select_chip;
2747 chip->read_byte = qcom_nandc_read_byte;
2748 chip->read_buf = qcom_nandc_read_buf;
2749 chip->write_buf = qcom_nandc_write_buf;
Miquel Raynalb9587582018-03-19 14:47:19 +01002750 chip->set_features = nand_get_set_features_notsupp;
2751 chip->get_features = nand_get_set_features_notsupp;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302752
2753 /*
2754 * the bad block marker is readable only when we read the last codeword
2755 * of a page with ECC disabled. currently, the nand_base and nand_bbt
2756 * helpers don't allow us to read BB from a nand chip with ECC
2757 * disabled (MTD_OPS_PLACE_OOB is set by default). use the block_bad
2758 * and block_markbad helpers until we permanently switch to using
2759 * MTD_OPS_RAW for all drivers (with the help of badblockbits)
2760 */
2761 chip->block_bad = qcom_nandc_block_bad;
2762 chip->block_markbad = qcom_nandc_block_markbad;
2763
2764 chip->controller = &nandc->controller;
2765 chip->options |= NAND_NO_SUBPAGE_WRITE | NAND_USE_BOUNCE_BUFFER |
2766 NAND_SKIP_BBTSCAN;
2767
2768 /* set up initial status value */
2769 host->status = NAND_STATUS_READY | NAND_STATUS_WP;
2770
2771 ret = nand_scan_ident(mtd, 1, NULL);
2772 if (ret)
2773 return ret;
2774
2775 ret = qcom_nand_host_setup(host);
Abhishek Sahu89f51272017-07-19 17:17:58 +05302776
2777 return ret;
2778}
2779
2780static int qcom_nand_mtd_register(struct qcom_nand_controller *nandc,
2781 struct qcom_nand_host *host,
2782 struct device_node *dn)
2783{
2784 struct nand_chip *chip = &host->chip;
2785 struct mtd_info *mtd = nand_to_mtd(chip);
2786 int ret;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302787
2788 ret = nand_scan_tail(mtd);
2789 if (ret)
2790 return ret;
2791
Abhishek Sahu89f51272017-07-19 17:17:58 +05302792 ret = mtd_device_register(mtd, NULL, 0);
2793 if (ret)
2794 nand_cleanup(mtd_to_nand(mtd));
2795
2796 return ret;
2797}
2798
2799static int qcom_probe_nand_devices(struct qcom_nand_controller *nandc)
2800{
2801 struct device *dev = nandc->dev;
2802 struct device_node *dn = dev->of_node, *child;
2803 struct qcom_nand_host *host, *tmp;
2804 int ret;
2805
2806 for_each_available_child_of_node(dn, child) {
2807 host = devm_kzalloc(dev, sizeof(*host), GFP_KERNEL);
2808 if (!host) {
2809 of_node_put(child);
2810 return -ENOMEM;
2811 }
2812
2813 ret = qcom_nand_host_init(nandc, host, child);
2814 if (ret) {
2815 devm_kfree(dev, host);
2816 continue;
2817 }
2818
2819 list_add_tail(&host->node, &nandc->host_list);
2820 }
2821
2822 if (list_empty(&nandc->host_list))
2823 return -ENODEV;
2824
Abhishek Sahucb80f112017-08-17 17:37:40 +05302825 if (nandc->props->is_bam) {
2826 free_bam_transaction(nandc);
2827 nandc->bam_txn = alloc_bam_transaction(nandc);
2828 if (!nandc->bam_txn) {
2829 dev_err(nandc->dev,
2830 "failed to allocate bam transaction\n");
2831 return -ENOMEM;
2832 }
2833 }
2834
Abhishek Sahu89f51272017-07-19 17:17:58 +05302835 list_for_each_entry_safe(host, tmp, &nandc->host_list, node) {
2836 ret = qcom_nand_mtd_register(nandc, host, child);
2837 if (ret) {
2838 list_del(&host->node);
2839 devm_kfree(dev, host);
2840 }
2841 }
2842
2843 if (list_empty(&nandc->host_list))
2844 return -ENODEV;
2845
2846 return 0;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302847}
2848
2849/* parse custom DT properties here */
2850static int qcom_nandc_parse_dt(struct platform_device *pdev)
2851{
2852 struct qcom_nand_controller *nandc = platform_get_drvdata(pdev);
2853 struct device_node *np = nandc->dev->of_node;
2854 int ret;
2855
Abhishek Sahu497d7d82017-08-11 17:09:19 +05302856 if (!nandc->props->is_bam) {
2857 ret = of_property_read_u32(np, "qcom,cmd-crci",
2858 &nandc->cmd_crci);
2859 if (ret) {
2860 dev_err(nandc->dev, "command CRCI unspecified\n");
2861 return ret;
2862 }
Archit Tanejac76b78d2016-02-03 14:29:50 +05302863
Abhishek Sahu497d7d82017-08-11 17:09:19 +05302864 ret = of_property_read_u32(np, "qcom,data-crci",
2865 &nandc->data_crci);
2866 if (ret) {
2867 dev_err(nandc->dev, "data CRCI unspecified\n");
2868 return ret;
2869 }
Archit Tanejac76b78d2016-02-03 14:29:50 +05302870 }
2871
2872 return 0;
2873}
2874
2875static int qcom_nandc_probe(struct platform_device *pdev)
2876{
2877 struct qcom_nand_controller *nandc;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302878 const void *dev_data;
2879 struct device *dev = &pdev->dev;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302880 struct resource *res;
2881 int ret;
2882
2883 nandc = devm_kzalloc(&pdev->dev, sizeof(*nandc), GFP_KERNEL);
2884 if (!nandc)
2885 return -ENOMEM;
2886
2887 platform_set_drvdata(pdev, nandc);
2888 nandc->dev = dev;
2889
2890 dev_data = of_device_get_match_data(dev);
2891 if (!dev_data) {
2892 dev_err(&pdev->dev, "failed to get device data\n");
2893 return -ENODEV;
2894 }
2895
Abhishek Sahu58f1f222017-08-11 17:09:17 +05302896 nandc->props = dev_data;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302897
2898 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2899 nandc->base = devm_ioremap_resource(dev, res);
2900 if (IS_ERR(nandc->base))
2901 return PTR_ERR(nandc->base);
2902
Abhishek Sahu8d6b6d72017-09-25 13:21:26 +05302903 nandc->base_phys = res->start;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302904 nandc->base_dma = phys_to_dma(dev, (phys_addr_t)res->start);
2905
2906 nandc->core_clk = devm_clk_get(dev, "core");
2907 if (IS_ERR(nandc->core_clk))
2908 return PTR_ERR(nandc->core_clk);
2909
2910 nandc->aon_clk = devm_clk_get(dev, "aon");
2911 if (IS_ERR(nandc->aon_clk))
2912 return PTR_ERR(nandc->aon_clk);
2913
2914 ret = qcom_nandc_parse_dt(pdev);
2915 if (ret)
2916 return ret;
2917
2918 ret = qcom_nandc_alloc(nandc);
2919 if (ret)
Abhishek Sahu497d7d82017-08-11 17:09:19 +05302920 goto err_core_clk;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302921
2922 ret = clk_prepare_enable(nandc->core_clk);
2923 if (ret)
2924 goto err_core_clk;
2925
2926 ret = clk_prepare_enable(nandc->aon_clk);
2927 if (ret)
2928 goto err_aon_clk;
2929
2930 ret = qcom_nandc_setup(nandc);
2931 if (ret)
2932 goto err_setup;
2933
Abhishek Sahu89f51272017-07-19 17:17:58 +05302934 ret = qcom_probe_nand_devices(nandc);
2935 if (ret)
2936 goto err_setup;
Archit Tanejac76b78d2016-02-03 14:29:50 +05302937
2938 return 0;
2939
Archit Tanejac76b78d2016-02-03 14:29:50 +05302940err_setup:
2941 clk_disable_unprepare(nandc->aon_clk);
2942err_aon_clk:
2943 clk_disable_unprepare(nandc->core_clk);
2944err_core_clk:
2945 qcom_nandc_unalloc(nandc);
2946
2947 return ret;
2948}
2949
2950static int qcom_nandc_remove(struct platform_device *pdev)
2951{
2952 struct qcom_nand_controller *nandc = platform_get_drvdata(pdev);
2953 struct qcom_nand_host *host;
2954
2955 list_for_each_entry(host, &nandc->host_list, node)
2956 nand_release(nand_to_mtd(&host->chip));
2957
2958 qcom_nandc_unalloc(nandc);
2959
2960 clk_disable_unprepare(nandc->aon_clk);
2961 clk_disable_unprepare(nandc->core_clk);
2962
2963 return 0;
2964}
2965
Abhishek Sahu58f1f222017-08-11 17:09:17 +05302966static const struct qcom_nandc_props ipq806x_nandc_props = {
2967 .ecc_modes = (ECC_RS_4BIT | ECC_BCH_8BIT),
Abhishek Sahu8c5d5d62017-08-11 17:09:18 +05302968 .is_bam = false,
Abhishek Sahucc409b92017-08-17 17:37:47 +05302969 .dev_cmd_reg_start = 0x0,
Abhishek Sahu58f1f222017-08-11 17:09:17 +05302970};
Archit Tanejac76b78d2016-02-03 14:29:50 +05302971
Abhishek Sahua0637832017-08-17 17:37:53 +05302972static const struct qcom_nandc_props ipq4019_nandc_props = {
2973 .ecc_modes = (ECC_BCH_4BIT | ECC_BCH_8BIT),
2974 .is_bam = true,
2975 .dev_cmd_reg_start = 0x0,
2976};
2977
Abhishek Sahudce84762017-08-17 17:37:54 +05302978static const struct qcom_nandc_props ipq8074_nandc_props = {
2979 .ecc_modes = (ECC_BCH_4BIT | ECC_BCH_8BIT),
2980 .is_bam = true,
2981 .dev_cmd_reg_start = 0x7000,
2982};
2983
Archit Tanejac76b78d2016-02-03 14:29:50 +05302984/*
2985 * data will hold a struct pointer containing more differences once we support
2986 * more controller variants
2987 */
2988static const struct of_device_id qcom_nandc_of_match[] = {
Abhishek Sahu58f1f222017-08-11 17:09:17 +05302989 {
2990 .compatible = "qcom,ipq806x-nand",
2991 .data = &ipq806x_nandc_props,
Archit Tanejac76b78d2016-02-03 14:29:50 +05302992 },
Abhishek Sahua0637832017-08-17 17:37:53 +05302993 {
2994 .compatible = "qcom,ipq4019-nand",
2995 .data = &ipq4019_nandc_props,
2996 },
Abhishek Sahudce84762017-08-17 17:37:54 +05302997 {
2998 .compatible = "qcom,ipq8074-nand",
2999 .data = &ipq8074_nandc_props,
3000 },
Archit Tanejac76b78d2016-02-03 14:29:50 +05303001 {}
3002};
3003MODULE_DEVICE_TABLE(of, qcom_nandc_of_match);
3004
3005static struct platform_driver qcom_nandc_driver = {
3006 .driver = {
3007 .name = "qcom-nandc",
3008 .of_match_table = qcom_nandc_of_match,
3009 },
3010 .probe = qcom_nandc_probe,
3011 .remove = qcom_nandc_remove,
3012};
3013module_platform_driver(qcom_nandc_driver);
3014
3015MODULE_AUTHOR("Archit Taneja <architt@codeaurora.org>");
3016MODULE_DESCRIPTION("Qualcomm NAND Controller driver");
3017MODULE_LICENSE("GPL v2");