blob: 58ff82b94f9710af8b0e4f11b521e2379b091e45 [file] [log] [blame]
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Christian König.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Christian König
25 * Rafał Miłecki
26 */
Thierry Redinge3b2e032013-01-14 13:36:30 +010027#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/radeon_drm.h>
Rafał Miłeckie55d3e62012-05-06 17:29:44 +020030#include "radeon.h"
31#include "radeon_asic.h"
Alex Deucher070a2e62015-01-22 10:41:55 -050032#include "radeon_audio.h"
Rafał Miłeckie55d3e62012-05-06 17:29:44 +020033#include "evergreend.h"
34#include "atom.h"
35
Alex Deucherb5306022013-07-31 16:51:33 -040036extern void dce6_afmt_select_pin(struct drm_encoder *encoder);
Alex Deucherb1880252013-10-10 18:03:06 -040037extern void dce6_afmt_write_latency_fields(struct drm_encoder *encoder,
38 struct drm_display_mode *mode);
Alex Deucherb5306022013-07-31 16:51:33 -040039
Alex Deucherd3d8c142014-09-18 17:26:39 -040040/* enable the audio stream */
41static void dce4_audio_enable(struct radeon_device *rdev,
42 struct r600_audio_pin *pin,
43 u8 enable_mask)
44{
45 u32 tmp = RREG32(AZ_HOT_PLUG_CONTROL);
46
47 if (!pin)
48 return;
49
50 if (enable_mask) {
51 tmp |= AUDIO_ENABLED;
52 if (enable_mask & 1)
53 tmp |= PIN0_AUDIO_ENABLED;
54 if (enable_mask & 2)
55 tmp |= PIN1_AUDIO_ENABLED;
56 if (enable_mask & 4)
57 tmp |= PIN2_AUDIO_ENABLED;
58 if (enable_mask & 8)
59 tmp |= PIN3_AUDIO_ENABLED;
60 } else {
61 tmp &= ~(AUDIO_ENABLED |
62 PIN0_AUDIO_ENABLED |
63 PIN1_AUDIO_ENABLED |
64 PIN2_AUDIO_ENABLED |
65 PIN3_AUDIO_ENABLED);
66 }
67
68 WREG32(AZ_HOT_PLUG_CONTROL, tmp);
69}
70
Rafał Miłeckie55d3e62012-05-06 17:29:44 +020071/*
72 * update the N and CTS parameters for a given pixel clock rate
73 */
74static void evergreen_hdmi_update_ACR(struct drm_encoder *encoder, uint32_t clock)
75{
76 struct drm_device *dev = encoder->dev;
77 struct radeon_device *rdev = dev->dev_private;
78 struct radeon_hdmi_acr acr = r600_hdmi_acr(clock);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +020079 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
80 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
81 uint32_t offset = dig->afmt->offset;
Rafał Miłeckie55d3e62012-05-06 17:29:44 +020082
83 WREG32(HDMI_ACR_32_0 + offset, HDMI_ACR_CTS_32(acr.cts_32khz));
84 WREG32(HDMI_ACR_32_1 + offset, acr.n_32khz);
85
86 WREG32(HDMI_ACR_44_0 + offset, HDMI_ACR_CTS_44(acr.cts_44_1khz));
87 WREG32(HDMI_ACR_44_1 + offset, acr.n_44_1khz);
88
89 WREG32(HDMI_ACR_48_0 + offset, HDMI_ACR_CTS_48(acr.cts_48khz));
90 WREG32(HDMI_ACR_48_1 + offset, acr.n_48khz);
91}
92
Alex Deucher712fd8a2013-10-10 17:54:51 -040093static void dce4_afmt_write_latency_fields(struct drm_encoder *encoder,
94 struct drm_display_mode *mode)
95{
96 struct radeon_device *rdev = encoder->dev->dev_private;
97 struct drm_connector *connector;
98 struct radeon_connector *radeon_connector = NULL;
99 u32 tmp = 0;
100
101 list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
102 if (connector->encoder == encoder) {
103 radeon_connector = to_radeon_connector(connector);
104 break;
105 }
106 }
107
108 if (!radeon_connector) {
109 DRM_ERROR("Couldn't find encoder's connector\n");
110 return;
111 }
112
113 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
114 if (connector->latency_present[1])
115 tmp = VIDEO_LIPSYNC(connector->video_latency[1]) |
116 AUDIO_LIPSYNC(connector->audio_latency[1]);
117 else
118 tmp = VIDEO_LIPSYNC(255) | AUDIO_LIPSYNC(255);
119 } else {
120 if (connector->latency_present[0])
121 tmp = VIDEO_LIPSYNC(connector->video_latency[0]) |
122 AUDIO_LIPSYNC(connector->audio_latency[0]);
123 else
124 tmp = VIDEO_LIPSYNC(255) | AUDIO_LIPSYNC(255);
125 }
126 WREG32(AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_LIPSYNC, tmp);
127}
128
Slava Grigorev00a9d4b2014-12-01 18:02:57 -0500129void dce4_afmt_hdmi_write_speaker_allocation(struct drm_encoder *encoder,
130 u8 *sadb, int sad_count)
Alex Deucherba7def42013-08-15 09:34:07 -0400131{
132 struct radeon_device *rdev = encoder->dev->dev_private;
Alex Deucherba7def42013-08-15 09:34:07 -0400133 u32 tmp;
Alex Deucherba7def42013-08-15 09:34:07 -0400134
135 /* program the speaker allocation */
Slava Grigorev00a9d4b2014-12-01 18:02:57 -0500136 tmp = RREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER);
Alex Deucherba7def42013-08-15 09:34:07 -0400137 tmp &= ~(DP_CONNECTION | SPEAKER_ALLOCATION_MASK);
138 /* set HDMI mode */
139 tmp |= HDMI_CONNECTION;
140 if (sad_count)
141 tmp |= SPEAKER_ALLOCATION(sadb[0]);
142 else
143 tmp |= SPEAKER_ALLOCATION(5); /* stereo */
Slava Grigorev00a9d4b2014-12-01 18:02:57 -0500144 WREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER, tmp);
145}
Alex Deucherba7def42013-08-15 09:34:07 -0400146
Slava Grigorev00a9d4b2014-12-01 18:02:57 -0500147void dce4_afmt_dp_write_speaker_allocation(struct drm_encoder *encoder,
148 u8 *sadb, int sad_count)
149{
150 struct radeon_device *rdev = encoder->dev->dev_private;
151 u32 tmp;
152
153 /* program the speaker allocation */
154 tmp = RREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER);
155 tmp &= ~(HDMI_CONNECTION | SPEAKER_ALLOCATION_MASK);
156 /* set DP mode */
157 tmp |= DP_CONNECTION;
158 if (sad_count)
159 tmp |= SPEAKER_ALLOCATION(sadb[0]);
160 else
161 tmp |= SPEAKER_ALLOCATION(5); /* stereo */
162 WREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER, tmp);
Alex Deucherba7def42013-08-15 09:34:07 -0400163}
164
Alex Deucher070a2e62015-01-22 10:41:55 -0500165void evergreen_hdmi_write_sad_regs(struct drm_encoder *encoder,
166 struct cea_sad *sads, int sad_count)
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200167{
Alex Deucher070a2e62015-01-22 10:41:55 -0500168 int i;
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200169 struct radeon_device *rdev = encoder->dev->dev_private;
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200170 static const u16 eld_reg_to_type[][2] = {
171 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
172 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
173 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
174 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
175 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
176 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
177 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
178 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
179 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
180 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
181 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
182 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
183 };
184
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200185 for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
186 u32 value = 0;
Anssi Hannula0f57bca2013-10-29 01:19:16 +0200187 u8 stereo_freqs = 0;
188 int max_channels = -1;
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200189 int j;
190
191 for (j = 0; j < sad_count; j++) {
192 struct cea_sad *sad = &sads[j];
193
194 if (sad->format == eld_reg_to_type[i][1]) {
Anssi Hannula0f57bca2013-10-29 01:19:16 +0200195 if (sad->channels > max_channels) {
196 value = MAX_CHANNELS(sad->channels) |
197 DESCRIPTOR_BYTE_2(sad->byte2) |
198 SUPPORTED_FREQUENCIES(sad->freq);
199 max_channels = sad->channels;
200 }
201
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200202 if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
Anssi Hannula0f57bca2013-10-29 01:19:16 +0200203 stereo_freqs |= sad->freq;
204 else
205 break;
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200206 }
207 }
Anssi Hannula0f57bca2013-10-29 01:19:16 +0200208
209 value |= SUPPORTED_FREQUENCIES_STEREO(stereo_freqs);
210
Alex Deucher070a2e62015-01-22 10:41:55 -0500211 WREG32_ENDPOINT(0, eld_reg_to_type[i][0], value);
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200212 }
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200213}
214
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200215/*
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200216 * build a HDMI Video Info Frame
217 */
Thierry Redinge3b2e032013-01-14 13:36:30 +0100218static void evergreen_hdmi_update_avi_infoframe(struct drm_encoder *encoder,
219 void *buffer, size_t size)
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200220{
221 struct drm_device *dev = encoder->dev;
222 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200223 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
224 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
225 uint32_t offset = dig->afmt->offset;
Thierry Redinge3b2e032013-01-14 13:36:30 +0100226 uint8_t *frame = buffer + 3;
Alex Deucherf1003802013-06-07 10:41:03 -0400227 uint8_t *header = buffer;
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200228
229 WREG32(AFMT_AVI_INFO0 + offset,
230 frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
231 WREG32(AFMT_AVI_INFO1 + offset,
232 frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
233 WREG32(AFMT_AVI_INFO2 + offset,
234 frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
235 WREG32(AFMT_AVI_INFO3 + offset,
Alex Deucherf1003802013-06-07 10:41:03 -0400236 frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200237}
238
Alex Deucherb1f6f472013-04-18 10:50:55 -0400239static void evergreen_audio_set_dto(struct drm_encoder *encoder, u32 clock)
240{
241 struct drm_device *dev = encoder->dev;
242 struct radeon_device *rdev = dev->dev_private;
243 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
244 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
245 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
Alex Deucher731da212013-05-13 11:35:26 -0400246 u32 base_rate = 24000;
Alex Deucher1518dd82013-07-30 17:31:07 -0400247 u32 max_ratio = clock / base_rate;
248 u32 dto_phase;
249 u32 dto_modulo = clock;
250 u32 wallclock_ratio;
251 u32 dto_cntl;
Alex Deucherb1f6f472013-04-18 10:50:55 -0400252
253 if (!dig || !dig->afmt)
254 return;
255
Alex Deucherb5306022013-07-31 16:51:33 -0400256 if (ASIC_IS_DCE6(rdev)) {
Alex Deucher1518dd82013-07-30 17:31:07 -0400257 dto_phase = 24 * 1000;
Alex Deucherb5306022013-07-31 16:51:33 -0400258 } else {
259 if (max_ratio >= 8) {
260 dto_phase = 192 * 1000;
261 wallclock_ratio = 3;
262 } else if (max_ratio >= 4) {
263 dto_phase = 96 * 1000;
264 wallclock_ratio = 2;
265 } else if (max_ratio >= 2) {
266 dto_phase = 48 * 1000;
267 wallclock_ratio = 1;
268 } else {
269 dto_phase = 24 * 1000;
270 wallclock_ratio = 0;
271 }
272 dto_cntl = RREG32(DCCG_AUDIO_DTO0_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK;
273 dto_cntl |= DCCG_AUDIO_DTO_WALLCLOCK_RATIO(wallclock_ratio);
274 WREG32(DCCG_AUDIO_DTO0_CNTL, dto_cntl);
Alex Deucher1518dd82013-07-30 17:31:07 -0400275 }
Alex Deucher1518dd82013-07-30 17:31:07 -0400276
Alex Deucherb1f6f472013-04-18 10:50:55 -0400277 /* XXX two dtos; generally use dto0 for hdmi */
278 /* Express [24MHz / target pixel clock] as an exact rational
279 * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
280 * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
281 */
Alex Deucher7d61d832013-07-26 13:26:05 -0400282 WREG32(DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO0_SOURCE_SEL(radeon_crtc->crtc_id));
Alex Deucher1518dd82013-07-30 17:31:07 -0400283 WREG32(DCCG_AUDIO_DTO0_PHASE, dto_phase);
284 WREG32(DCCG_AUDIO_DTO0_MODULE, dto_modulo);
Alex Deucherb1f6f472013-04-18 10:50:55 -0400285}
286
287
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200288/*
289 * update the info frames with the data from the current display mode
290 */
291void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode)
292{
293 struct drm_device *dev = encoder->dev;
294 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200295 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
296 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucher79766912014-05-28 19:02:31 -0400297 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Thierry Redinge3b2e032013-01-14 13:36:30 +0100298 u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
299 struct hdmi_avi_infoframe frame;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200300 uint32_t offset;
Thierry Redinge3b2e032013-01-14 13:36:30 +0100301 ssize_t err;
Alex Deucher7b555e02014-05-28 19:14:36 -0400302 uint32_t val;
Alex Deucher79766912014-05-28 19:02:31 -0400303 int bpc = 8;
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200304
Alex Deucherc2b4cacf2013-07-08 18:16:56 -0400305 if (!dig || !dig->afmt)
306 return;
307
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200308 /* Silent, r600_hdmi_enable will raise WARN for us */
309 if (!dig->afmt->enabled)
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200310 return;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200311 offset = dig->afmt->offset;
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200312
Alex Deucher79766912014-05-28 19:02:31 -0400313 /* hdmi deep color mode general control packets setup, if bpc > 8 */
314 if (encoder->crtc) {
315 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
316 bpc = radeon_crtc->bpc;
317 }
318
Alex Deucher832eafa2014-02-18 11:07:55 -0500319 /* disable audio prior to setting up hw */
320 if (ASIC_IS_DCE6(rdev)) {
321 dig->afmt->pin = dce6_audio_get_pin(rdev);
Alex Deucherd3d8c142014-09-18 17:26:39 -0400322 dce6_audio_enable(rdev, dig->afmt->pin, 0);
Alex Deucher832eafa2014-02-18 11:07:55 -0500323 } else {
324 dig->afmt->pin = r600_audio_get_pin(rdev);
Alex Deucherd3d8c142014-09-18 17:26:39 -0400325 dce4_audio_enable(rdev, dig->afmt->pin, 0);
Alex Deucher832eafa2014-02-18 11:07:55 -0500326 }
327
Alex Deucherb1f6f472013-04-18 10:50:55 -0400328 evergreen_audio_set_dto(encoder, mode->clock);
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200329
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200330 WREG32(HDMI_VBI_PACKET_CONTROL + offset,
331 HDMI_NULL_SEND); /* send null packets when required */
332
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200333 WREG32(AFMT_AUDIO_CRC_CONTROL + offset, 0x1000);
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200334
Alex Deucher7b555e02014-05-28 19:14:36 -0400335 val = RREG32(HDMI_CONTROL + offset);
336 val &= ~HDMI_DEEP_COLOR_ENABLE;
337 val &= ~HDMI_DEEP_COLOR_DEPTH_MASK;
338
339 switch (bpc) {
340 case 0:
341 case 6:
342 case 8:
343 case 16:
344 default:
345 DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
Jani Nikula72082092014-06-03 14:56:19 +0300346 connector->name, bpc);
Alex Deucher7b555e02014-05-28 19:14:36 -0400347 break;
348 case 10:
349 val |= HDMI_DEEP_COLOR_ENABLE;
350 val |= HDMI_DEEP_COLOR_DEPTH(HDMI_30BIT_DEEP_COLOR);
351 DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
Jani Nikula72082092014-06-03 14:56:19 +0300352 connector->name);
Alex Deucher7b555e02014-05-28 19:14:36 -0400353 break;
354 case 12:
355 val |= HDMI_DEEP_COLOR_ENABLE;
356 val |= HDMI_DEEP_COLOR_DEPTH(HDMI_36BIT_DEEP_COLOR);
357 DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
Jani Nikula72082092014-06-03 14:56:19 +0300358 connector->name);
Alex Deucher7b555e02014-05-28 19:14:36 -0400359 break;
360 }
361
362 WREG32(HDMI_CONTROL + offset, val);
363
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200364 WREG32(HDMI_VBI_PACKET_CONTROL + offset,
365 HDMI_NULL_SEND | /* send null packets when required */
366 HDMI_GC_SEND | /* send general control packets */
367 HDMI_GC_CONT); /* send general control packets every frame */
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200368
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200369 WREG32(HDMI_INFOFRAME_CONTROL0 + offset,
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200370 HDMI_AUDIO_INFO_SEND | /* enable audio info frames (frames won't be set until audio is enabled) */
371 HDMI_AUDIO_INFO_CONT); /* required for audio info values to be updated */
372
373 WREG32(AFMT_INFOFRAME_CONTROL0 + offset,
374 AFMT_AUDIO_INFO_UPDATE); /* required for audio info values to be updated */
375
376 WREG32(HDMI_INFOFRAME_CONTROL1 + offset,
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200377 HDMI_AUDIO_INFO_LINE(2)); /* anything other than 0 */
378
379 WREG32(HDMI_GC + offset, 0); /* unset HDMI_GC_AVMUTE */
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200380
Rafał Miłecki91a44012013-04-18 09:26:08 -0400381 WREG32(HDMI_AUDIO_PACKET_CONTROL + offset,
382 HDMI_AUDIO_DELAY_EN(1) | /* set the default audio delay */
383 HDMI_AUDIO_PACKETS_PER_LINE(3)); /* should be suffient for all audio modes and small enough for all hblanks */
384
385 WREG32(AFMT_AUDIO_PACKET_CONTROL + offset,
386 AFMT_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
387
388 /* fglrx clears sth in AFMT_AUDIO_PACKET_CONTROL2 here */
389
Alex Deucher79766912014-05-28 19:02:31 -0400390 if (bpc > 8)
391 WREG32(HDMI_ACR_PACKET_CONTROL + offset,
392 HDMI_ACR_AUTO_SEND); /* allow hw to sent ACR packets when required */
393 else
394 WREG32(HDMI_ACR_PACKET_CONTROL + offset,
395 HDMI_ACR_SOURCE | /* select SW CTS value */
396 HDMI_ACR_AUTO_SEND); /* allow hw to sent ACR packets when required */
Rafał Miłecki91a44012013-04-18 09:26:08 -0400397
398 evergreen_hdmi_update_ACR(encoder, mode->clock);
399
Rafał Miłeckif93e3fc2013-04-14 01:26:24 +0200400 WREG32(AFMT_60958_0 + offset,
401 AFMT_60958_CS_CHANNEL_NUMBER_L(1));
402
403 WREG32(AFMT_60958_1 + offset,
404 AFMT_60958_CS_CHANNEL_NUMBER_R(2));
405
406 WREG32(AFMT_60958_2 + offset,
407 AFMT_60958_CS_CHANNEL_NUMBER_2(3) |
408 AFMT_60958_CS_CHANNEL_NUMBER_3(4) |
409 AFMT_60958_CS_CHANNEL_NUMBER_4(5) |
410 AFMT_60958_CS_CHANNEL_NUMBER_5(6) |
411 AFMT_60958_CS_CHANNEL_NUMBER_6(7) |
412 AFMT_60958_CS_CHANNEL_NUMBER_7(8));
413
Slava Grigorev00a9d4b2014-12-01 18:02:57 -0500414 radeon_audio_write_speaker_allocation(encoder);
Rafał Miłeckif93e3fc2013-04-14 01:26:24 +0200415
416 WREG32(AFMT_AUDIO_PACKET_CONTROL2 + offset,
417 AFMT_AUDIO_CHANNEL_ENABLE(0xff));
418
419 /* fglrx sets 0x40 in 0x5f80 here */
Alex Deucherb5306022013-07-31 16:51:33 -0400420
421 if (ASIC_IS_DCE6(rdev)) {
422 dce6_afmt_select_pin(encoder);
Alex Deucherb1880252013-10-10 18:03:06 -0400423 dce6_afmt_write_latency_fields(encoder, mode);
Alex Deucherb5306022013-07-31 16:51:33 -0400424 } else {
Alex Deucher712fd8a2013-10-10 17:54:51 -0400425 dce4_afmt_write_latency_fields(encoder, mode);
Alex Deucherb5306022013-07-31 16:51:33 -0400426 }
Rafał Miłeckif93e3fc2013-04-14 01:26:24 +0200427
Alex Deucher070a2e62015-01-22 10:41:55 -0500428 radeon_audio_write_sad_regs(encoder);
429
Thierry Redinge3b2e032013-01-14 13:36:30 +0100430 err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
431 if (err < 0) {
432 DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
433 return;
434 }
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200435
Thierry Redinge3b2e032013-01-14 13:36:30 +0100436 err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
437 if (err < 0) {
438 DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
439 return;
440 }
441
442 evergreen_hdmi_update_avi_infoframe(encoder, buffer, sizeof(buffer));
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200443
Rafał Miłeckid3418ea2013-04-18 09:23:12 -0400444 WREG32_OR(HDMI_INFOFRAME_CONTROL0 + offset,
445 HDMI_AVI_INFO_SEND | /* enable AVI info frames */
446 HDMI_AVI_INFO_CONT); /* required for audio info values to be updated */
447
448 WREG32_P(HDMI_INFOFRAME_CONTROL1 + offset,
449 HDMI_AVI_INFO_LINE(2), /* anything other than 0 */
450 ~HDMI_AVI_INFO_LINE_MASK);
451
452 WREG32_OR(AFMT_AUDIO_PACKET_CONTROL + offset,
453 AFMT_AUDIO_SAMPLE_SEND); /* send audio packets */
454
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200455 /* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */
456 WREG32(AFMT_RAMP_CONTROL0 + offset, 0x00FFFFFF);
457 WREG32(AFMT_RAMP_CONTROL1 + offset, 0x007FFFFF);
458 WREG32(AFMT_RAMP_CONTROL2 + offset, 0x00000001);
459 WREG32(AFMT_RAMP_CONTROL3 + offset, 0x00000001);
Alex Deucher832eafa2014-02-18 11:07:55 -0500460
461 /* enable audio after to setting up hw */
462 if (ASIC_IS_DCE6(rdev))
Alex Deucherd3d8c142014-09-18 17:26:39 -0400463 dce6_audio_enable(rdev, dig->afmt->pin, 1);
Alex Deucher832eafa2014-02-18 11:07:55 -0500464 else
Alex Deucherd3d8c142014-09-18 17:26:39 -0400465 dce4_audio_enable(rdev, dig->afmt->pin, 0xf);
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200466}
Alex Deuchera973bea2013-04-18 11:32:16 -0400467
468void evergreen_hdmi_enable(struct drm_encoder *encoder, bool enable)
469{
Alex Deucher4adb34e2014-09-18 18:07:08 -0400470 struct drm_device *dev = encoder->dev;
471 struct radeon_device *rdev = dev->dev_private;
Alex Deuchera973bea2013-04-18 11:32:16 -0400472 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
473 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
474
Alex Deucherc2b4cacf2013-07-08 18:16:56 -0400475 if (!dig || !dig->afmt)
476 return;
477
Alex Deuchera973bea2013-04-18 11:32:16 -0400478 /* Silent, r600_hdmi_enable will raise WARN for us */
479 if (enable && dig->afmt->enabled)
480 return;
481 if (!enable && !dig->afmt->enabled)
482 return;
483
Alex Deucher4adb34e2014-09-18 18:07:08 -0400484 if (!enable && dig->afmt->pin) {
485 if (ASIC_IS_DCE6(rdev))
486 dce6_audio_enable(rdev, dig->afmt->pin, 0);
487 else
488 dce4_audio_enable(rdev, dig->afmt->pin, 0);
489 dig->afmt->pin = NULL;
490 }
491
Alex Deuchera973bea2013-04-18 11:32:16 -0400492 dig->afmt->enabled = enable;
493
494 DRM_DEBUG("%sabling HDMI interface @ 0x%04X for encoder 0x%x\n",
495 enable ? "En" : "Dis", dig->afmt->offset, radeon_encoder->encoder_id);
496}