Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1 | /* |
Heikki Krogerus | b801479 | 2012-10-18 17:34:08 +0300 | [diff] [blame] | 2 | * Core driver for the Synopsys DesignWare DMA Controller |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2007-2008 Atmel Corporation |
Viresh Kumar | aecb7b6 | 2011-05-24 14:04:09 +0530 | [diff] [blame] | 5 | * Copyright (C) 2010-2011 ST Microelectronics |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License version 2 as |
| 9 | * published by the Free Software Foundation. |
| 10 | */ |
Heikki Krogerus | b801479 | 2012-10-18 17:34:08 +0300 | [diff] [blame] | 11 | |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 12 | #include <linux/bitops.h> |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 13 | #include <linux/clk.h> |
| 14 | #include <linux/delay.h> |
| 15 | #include <linux/dmaengine.h> |
| 16 | #include <linux/dma-mapping.h> |
Andy Shevchenko | f8122a8 | 2013-01-16 15:48:50 +0200 | [diff] [blame] | 17 | #include <linux/dmapool.h> |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 18 | #include <linux/init.h> |
| 19 | #include <linux/interrupt.h> |
| 20 | #include <linux/io.h> |
Viresh Kumar | d3f797d | 2012-04-20 20:15:34 +0530 | [diff] [blame] | 21 | #include <linux/of.h> |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 22 | #include <linux/mm.h> |
| 23 | #include <linux/module.h> |
| 24 | #include <linux/platform_device.h> |
| 25 | #include <linux/slab.h> |
| 26 | |
| 27 | #include "dw_dmac_regs.h" |
Russell King - ARM Linux | d2ebfb3 | 2012-03-06 22:34:26 +0000 | [diff] [blame] | 28 | #include "dmaengine.h" |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 29 | |
| 30 | /* |
| 31 | * This supports the Synopsys "DesignWare AHB Central DMA Controller", |
| 32 | * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all |
| 33 | * of which use ARM any more). See the "Databook" from Synopsys for |
| 34 | * information beyond what licensees probably provide. |
| 35 | * |
| 36 | * The driver has currently been tested only with the Atmel AT32AP7000, |
| 37 | * which does not support descriptor writeback. |
| 38 | */ |
| 39 | |
Andy Shevchenko | a098200 | 2012-09-21 15:05:48 +0300 | [diff] [blame] | 40 | static inline unsigned int dwc_get_dms(struct dw_dma_slave *slave) |
| 41 | { |
| 42 | return slave ? slave->dst_master : 0; |
| 43 | } |
| 44 | |
| 45 | static inline unsigned int dwc_get_sms(struct dw_dma_slave *slave) |
| 46 | { |
| 47 | return slave ? slave->src_master : 1; |
| 48 | } |
| 49 | |
Andy Shevchenko | 5be10f34 | 2013-01-17 10:03:01 +0200 | [diff] [blame] | 50 | #define SRC_MASTER 0 |
| 51 | #define DST_MASTER 1 |
| 52 | |
| 53 | static inline unsigned int dwc_get_master(struct dma_chan *chan, int master) |
| 54 | { |
| 55 | struct dw_dma *dw = to_dw_dma(chan->device); |
| 56 | struct dw_dma_slave *dws = chan->private; |
| 57 | unsigned int m; |
| 58 | |
| 59 | if (master == SRC_MASTER) |
| 60 | m = dwc_get_sms(dws); |
| 61 | else |
| 62 | m = dwc_get_dms(dws); |
| 63 | |
| 64 | return min_t(unsigned int, dw->nr_masters - 1, m); |
| 65 | } |
| 66 | |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 67 | #define DWC_DEFAULT_CTLLO(_chan) ({ \ |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 68 | struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \ |
| 69 | struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \ |
Andy Shevchenko | 495aea4 | 2013-01-10 11:11:41 +0200 | [diff] [blame] | 70 | bool _is_slave = is_slave_direction(_dwc->direction); \ |
Andy Shevchenko | 5be10f34 | 2013-01-17 10:03:01 +0200 | [diff] [blame] | 71 | int _dms = dwc_get_master(_chan, DST_MASTER); \ |
| 72 | int _sms = dwc_get_master(_chan, SRC_MASTER); \ |
Andy Shevchenko | 495aea4 | 2013-01-10 11:11:41 +0200 | [diff] [blame] | 73 | u8 _smsize = _is_slave ? _sconfig->src_maxburst : \ |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 74 | DW_DMA_MSIZE_16; \ |
Andy Shevchenko | 495aea4 | 2013-01-10 11:11:41 +0200 | [diff] [blame] | 75 | u8 _dmsize = _is_slave ? _sconfig->dst_maxburst : \ |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 76 | DW_DMA_MSIZE_16; \ |
Jamie Iles | f301c06 | 2011-01-21 14:11:53 +0000 | [diff] [blame] | 77 | \ |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 78 | (DWC_CTLL_DST_MSIZE(_dmsize) \ |
| 79 | | DWC_CTLL_SRC_MSIZE(_smsize) \ |
Jamie Iles | f301c06 | 2011-01-21 14:11:53 +0000 | [diff] [blame] | 80 | | DWC_CTLL_LLP_D_EN \ |
| 81 | | DWC_CTLL_LLP_S_EN \ |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 82 | | DWC_CTLL_DMS(_dms) \ |
| 83 | | DWC_CTLL_SMS(_sms)); \ |
Jamie Iles | f301c06 | 2011-01-21 14:11:53 +0000 | [diff] [blame] | 84 | }) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 85 | |
| 86 | /* |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 87 | * Number of descriptors to allocate for each channel. This should be |
| 88 | * made configurable somehow; preferably, the clients (at least the |
| 89 | * ones using slave transfers) should be able to give us a hint. |
| 90 | */ |
| 91 | #define NR_DESCS_PER_CHANNEL 64 |
| 92 | |
Andy Shevchenko | 23d5f4e | 2013-01-10 10:53:05 +0200 | [diff] [blame] | 93 | static inline unsigned int dwc_get_data_width(struct dma_chan *chan, int master) |
| 94 | { |
| 95 | struct dw_dma *dw = to_dw_dma(chan->device); |
Andy Shevchenko | 23d5f4e | 2013-01-10 10:53:05 +0200 | [diff] [blame] | 96 | |
Andy Shevchenko | 5be10f34 | 2013-01-17 10:03:01 +0200 | [diff] [blame] | 97 | return dw->data_width[dwc_get_master(chan, master)]; |
Andy Shevchenko | 23d5f4e | 2013-01-10 10:53:05 +0200 | [diff] [blame] | 98 | } |
| 99 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 100 | /*----------------------------------------------------------------------*/ |
| 101 | |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 102 | static struct device *chan2dev(struct dma_chan *chan) |
| 103 | { |
| 104 | return &chan->dev->device; |
| 105 | } |
| 106 | static struct device *chan2parent(struct dma_chan *chan) |
| 107 | { |
| 108 | return chan->dev->device.parent; |
| 109 | } |
| 110 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 111 | static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc) |
| 112 | { |
Andy Shevchenko | e63a47a | 2012-10-18 17:34:12 +0300 | [diff] [blame] | 113 | return to_dw_desc(dwc->active_list.next); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 114 | } |
| 115 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 116 | static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc) |
| 117 | { |
| 118 | struct dw_desc *desc, *_desc; |
| 119 | struct dw_desc *ret = NULL; |
| 120 | unsigned int i = 0; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 121 | unsigned long flags; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 122 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 123 | spin_lock_irqsave(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 124 | list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) { |
Andy Shevchenko | 2ab3727 | 2012-06-19 13:34:04 +0300 | [diff] [blame] | 125 | i++; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 126 | if (async_tx_test_ack(&desc->txd)) { |
| 127 | list_del(&desc->desc_node); |
| 128 | ret = desc; |
| 129 | break; |
| 130 | } |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 131 | dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 132 | } |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 133 | spin_unlock_irqrestore(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 134 | |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 135 | dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 136 | |
| 137 | return ret; |
| 138 | } |
| 139 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 140 | /* |
| 141 | * Move a descriptor, including any children, to the free list. |
| 142 | * `desc' must not be on any lists. |
| 143 | */ |
| 144 | static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc) |
| 145 | { |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 146 | unsigned long flags; |
| 147 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 148 | if (desc) { |
| 149 | struct dw_desc *child; |
| 150 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 151 | spin_lock_irqsave(&dwc->lock, flags); |
Dan Williams | e0bd0f8 | 2009-09-08 17:53:02 -0700 | [diff] [blame] | 152 | list_for_each_entry(child, &desc->tx_list, desc_node) |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 153 | dev_vdbg(chan2dev(&dwc->chan), |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 154 | "moving child desc %p to freelist\n", |
| 155 | child); |
Dan Williams | e0bd0f8 | 2009-09-08 17:53:02 -0700 | [diff] [blame] | 156 | list_splice_init(&desc->tx_list, &dwc->free_list); |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 157 | dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 158 | list_add(&desc->desc_node, &dwc->free_list); |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 159 | spin_unlock_irqrestore(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 160 | } |
| 161 | } |
| 162 | |
Viresh Kumar | 61e183f | 2011-11-17 16:01:29 +0530 | [diff] [blame] | 163 | static void dwc_initialize(struct dw_dma_chan *dwc) |
| 164 | { |
| 165 | struct dw_dma *dw = to_dw_dma(dwc->chan.device); |
| 166 | struct dw_dma_slave *dws = dwc->chan.private; |
| 167 | u32 cfghi = DWC_CFGH_FIFO_MODE; |
| 168 | u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority); |
| 169 | |
| 170 | if (dwc->initialized == true) |
| 171 | return; |
| 172 | |
| 173 | if (dws) { |
| 174 | /* |
| 175 | * We need controller-specific data to set up slave |
| 176 | * transfers. |
| 177 | */ |
| 178 | BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev); |
| 179 | |
| 180 | cfghi = dws->cfg_hi; |
| 181 | cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK; |
Andy Shevchenko | 8fccc5b | 2012-09-03 13:46:19 +0300 | [diff] [blame] | 182 | } else { |
Andy Shevchenko | 0fdb567 | 2013-01-10 10:53:03 +0200 | [diff] [blame] | 183 | if (dwc->direction == DMA_MEM_TO_DEV) |
Andy Shevchenko | 8fccc5b | 2012-09-03 13:46:19 +0300 | [diff] [blame] | 184 | cfghi = DWC_CFGH_DST_PER(dwc->dma_sconfig.slave_id); |
Andy Shevchenko | 0fdb567 | 2013-01-10 10:53:03 +0200 | [diff] [blame] | 185 | else if (dwc->direction == DMA_DEV_TO_MEM) |
Andy Shevchenko | 8fccc5b | 2012-09-03 13:46:19 +0300 | [diff] [blame] | 186 | cfghi = DWC_CFGH_SRC_PER(dwc->dma_sconfig.slave_id); |
Viresh Kumar | 61e183f | 2011-11-17 16:01:29 +0530 | [diff] [blame] | 187 | } |
| 188 | |
| 189 | channel_writel(dwc, CFG_LO, cfglo); |
| 190 | channel_writel(dwc, CFG_HI, cfghi); |
| 191 | |
| 192 | /* Enable interrupts */ |
| 193 | channel_set_bit(dw, MASK.XFER, dwc->mask); |
Viresh Kumar | 61e183f | 2011-11-17 16:01:29 +0530 | [diff] [blame] | 194 | channel_set_bit(dw, MASK.ERROR, dwc->mask); |
| 195 | |
| 196 | dwc->initialized = true; |
| 197 | } |
| 198 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 199 | /*----------------------------------------------------------------------*/ |
| 200 | |
Andy Shevchenko | 4c2d56c | 2012-06-19 13:34:08 +0300 | [diff] [blame] | 201 | static inline unsigned int dwc_fast_fls(unsigned long long v) |
| 202 | { |
| 203 | /* |
| 204 | * We can be a lot more clever here, but this should take care |
| 205 | * of the most common optimization. |
| 206 | */ |
| 207 | if (!(v & 7)) |
| 208 | return 3; |
| 209 | else if (!(v & 3)) |
| 210 | return 2; |
| 211 | else if (!(v & 1)) |
| 212 | return 1; |
| 213 | return 0; |
| 214 | } |
| 215 | |
Andy Shevchenko | f52b36d | 2012-09-21 15:05:44 +0300 | [diff] [blame] | 216 | static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc) |
Andy Shevchenko | 1d45543 | 2012-06-19 13:34:03 +0300 | [diff] [blame] | 217 | { |
| 218 | dev_err(chan2dev(&dwc->chan), |
| 219 | " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n", |
| 220 | channel_readl(dwc, SAR), |
| 221 | channel_readl(dwc, DAR), |
| 222 | channel_readl(dwc, LLP), |
| 223 | channel_readl(dwc, CTL_HI), |
| 224 | channel_readl(dwc, CTL_LO)); |
| 225 | } |
| 226 | |
Andy Shevchenko | 3f936207 | 2012-06-19 13:46:32 +0300 | [diff] [blame] | 227 | static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc) |
| 228 | { |
| 229 | channel_clear_bit(dw, CH_EN, dwc->mask); |
| 230 | while (dma_readl(dw, CH_EN) & dwc->mask) |
| 231 | cpu_relax(); |
| 232 | } |
| 233 | |
Andy Shevchenko | 1d45543 | 2012-06-19 13:34:03 +0300 | [diff] [blame] | 234 | /*----------------------------------------------------------------------*/ |
| 235 | |
Andy Shevchenko | fed2574 | 2012-09-21 15:05:49 +0300 | [diff] [blame] | 236 | /* Perform single block transfer */ |
| 237 | static inline void dwc_do_single_block(struct dw_dma_chan *dwc, |
| 238 | struct dw_desc *desc) |
| 239 | { |
| 240 | struct dw_dma *dw = to_dw_dma(dwc->chan.device); |
| 241 | u32 ctllo; |
| 242 | |
| 243 | /* Software emulation of LLP mode relies on interrupts to continue |
| 244 | * multi block transfer. */ |
| 245 | ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN; |
| 246 | |
| 247 | channel_writel(dwc, SAR, desc->lli.sar); |
| 248 | channel_writel(dwc, DAR, desc->lli.dar); |
| 249 | channel_writel(dwc, CTL_LO, ctllo); |
| 250 | channel_writel(dwc, CTL_HI, desc->lli.ctlhi); |
| 251 | channel_set_bit(dw, CH_EN, dwc->mask); |
Andy Shevchenko | f5c6a7d | 2013-01-09 10:17:13 +0200 | [diff] [blame] | 252 | |
| 253 | /* Move pointer to next descriptor */ |
| 254 | dwc->tx_node_active = dwc->tx_node_active->next; |
Andy Shevchenko | fed2574 | 2012-09-21 15:05:49 +0300 | [diff] [blame] | 255 | } |
| 256 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 257 | /* Called with dwc->lock held and bh disabled */ |
| 258 | static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first) |
| 259 | { |
| 260 | struct dw_dma *dw = to_dw_dma(dwc->chan.device); |
Andy Shevchenko | fed2574 | 2012-09-21 15:05:49 +0300 | [diff] [blame] | 261 | unsigned long was_soft_llp; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 262 | |
| 263 | /* ASSERT: channel is idle */ |
| 264 | if (dma_readl(dw, CH_EN) & dwc->mask) { |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 265 | dev_err(chan2dev(&dwc->chan), |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 266 | "BUG: Attempted to start non-idle channel\n"); |
Andy Shevchenko | 1d45543 | 2012-06-19 13:34:03 +0300 | [diff] [blame] | 267 | dwc_dump_chan_regs(dwc); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 268 | |
| 269 | /* The tasklet will hopefully advance the queue... */ |
| 270 | return; |
| 271 | } |
| 272 | |
Andy Shevchenko | fed2574 | 2012-09-21 15:05:49 +0300 | [diff] [blame] | 273 | if (dwc->nollp) { |
| 274 | was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP, |
| 275 | &dwc->flags); |
| 276 | if (was_soft_llp) { |
| 277 | dev_err(chan2dev(&dwc->chan), |
| 278 | "BUG: Attempted to start new LLP transfer " |
| 279 | "inside ongoing one\n"); |
| 280 | return; |
| 281 | } |
| 282 | |
| 283 | dwc_initialize(dwc); |
| 284 | |
Andy Shevchenko | 4702d52 | 2013-01-25 11:48:03 +0200 | [diff] [blame] | 285 | dwc->residue = first->total_len; |
Andy Shevchenko | f5c6a7d | 2013-01-09 10:17:13 +0200 | [diff] [blame] | 286 | dwc->tx_node_active = &first->tx_list; |
Andy Shevchenko | fed2574 | 2012-09-21 15:05:49 +0300 | [diff] [blame] | 287 | |
Andy Shevchenko | fdf475f | 2013-01-25 11:48:00 +0200 | [diff] [blame] | 288 | /* Submit first block */ |
Andy Shevchenko | fed2574 | 2012-09-21 15:05:49 +0300 | [diff] [blame] | 289 | dwc_do_single_block(dwc, first); |
| 290 | |
| 291 | return; |
| 292 | } |
| 293 | |
Viresh Kumar | 61e183f | 2011-11-17 16:01:29 +0530 | [diff] [blame] | 294 | dwc_initialize(dwc); |
| 295 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 296 | channel_writel(dwc, LLP, first->txd.phys); |
| 297 | channel_writel(dwc, CTL_LO, |
| 298 | DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN); |
| 299 | channel_writel(dwc, CTL_HI, 0); |
| 300 | channel_set_bit(dw, CH_EN, dwc->mask); |
| 301 | } |
| 302 | |
| 303 | /*----------------------------------------------------------------------*/ |
| 304 | |
| 305 | static void |
Viresh Kumar | 5fedefb | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 306 | dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc, |
| 307 | bool callback_required) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 308 | { |
Viresh Kumar | 5fedefb | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 309 | dma_async_tx_callback callback = NULL; |
| 310 | void *param = NULL; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 311 | struct dma_async_tx_descriptor *txd = &desc->txd; |
Viresh Kumar | e518076 | 2011-03-03 15:47:20 +0530 | [diff] [blame] | 312 | struct dw_desc *child; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 313 | unsigned long flags; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 314 | |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 315 | dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 316 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 317 | spin_lock_irqsave(&dwc->lock, flags); |
Russell King - ARM Linux | f7fbce0 | 2012-03-06 22:35:07 +0000 | [diff] [blame] | 318 | dma_cookie_complete(txd); |
Viresh Kumar | 5fedefb | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 319 | if (callback_required) { |
| 320 | callback = txd->callback; |
| 321 | param = txd->callback_param; |
| 322 | } |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 323 | |
Viresh Kumar | e518076 | 2011-03-03 15:47:20 +0530 | [diff] [blame] | 324 | /* async_tx_ack */ |
| 325 | list_for_each_entry(child, &desc->tx_list, desc_node) |
| 326 | async_tx_ack(&child->txd); |
| 327 | async_tx_ack(&desc->txd); |
| 328 | |
Dan Williams | e0bd0f8 | 2009-09-08 17:53:02 -0700 | [diff] [blame] | 329 | list_splice_init(&desc->tx_list, &dwc->free_list); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 330 | list_move(&desc->desc_node, &dwc->free_list); |
| 331 | |
Andy Shevchenko | 495aea4 | 2013-01-10 11:11:41 +0200 | [diff] [blame] | 332 | if (!is_slave_direction(dwc->direction)) { |
Atsushi Nemoto | 657a77f | 2009-09-08 17:53:05 -0700 | [diff] [blame] | 333 | struct device *parent = chan2parent(&dwc->chan); |
| 334 | if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) { |
| 335 | if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE) |
| 336 | dma_unmap_single(parent, desc->lli.dar, |
Andy Shevchenko | 30d38a3 | 2013-01-25 11:48:01 +0200 | [diff] [blame] | 337 | desc->total_len, DMA_FROM_DEVICE); |
Atsushi Nemoto | 657a77f | 2009-09-08 17:53:05 -0700 | [diff] [blame] | 338 | else |
| 339 | dma_unmap_page(parent, desc->lli.dar, |
Andy Shevchenko | 30d38a3 | 2013-01-25 11:48:01 +0200 | [diff] [blame] | 340 | desc->total_len, DMA_FROM_DEVICE); |
Atsushi Nemoto | 657a77f | 2009-09-08 17:53:05 -0700 | [diff] [blame] | 341 | } |
| 342 | if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) { |
| 343 | if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE) |
| 344 | dma_unmap_single(parent, desc->lli.sar, |
Andy Shevchenko | 30d38a3 | 2013-01-25 11:48:01 +0200 | [diff] [blame] | 345 | desc->total_len, DMA_TO_DEVICE); |
Atsushi Nemoto | 657a77f | 2009-09-08 17:53:05 -0700 | [diff] [blame] | 346 | else |
| 347 | dma_unmap_page(parent, desc->lli.sar, |
Andy Shevchenko | 30d38a3 | 2013-01-25 11:48:01 +0200 | [diff] [blame] | 348 | desc->total_len, DMA_TO_DEVICE); |
Atsushi Nemoto | 657a77f | 2009-09-08 17:53:05 -0700 | [diff] [blame] | 349 | } |
| 350 | } |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 351 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 352 | spin_unlock_irqrestore(&dwc->lock, flags); |
| 353 | |
Andy Shevchenko | 21e93c1 | 2013-01-09 10:17:12 +0200 | [diff] [blame] | 354 | if (callback) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 355 | callback(param); |
| 356 | } |
| 357 | |
| 358 | static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc) |
| 359 | { |
| 360 | struct dw_desc *desc, *_desc; |
| 361 | LIST_HEAD(list); |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 362 | unsigned long flags; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 363 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 364 | spin_lock_irqsave(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 365 | if (dma_readl(dw, CH_EN) & dwc->mask) { |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 366 | dev_err(chan2dev(&dwc->chan), |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 367 | "BUG: XFER bit set, but channel not idle!\n"); |
| 368 | |
| 369 | /* Try to continue after resetting the channel... */ |
Andy Shevchenko | 3f936207 | 2012-06-19 13:46:32 +0300 | [diff] [blame] | 370 | dwc_chan_disable(dw, dwc); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 371 | } |
| 372 | |
| 373 | /* |
| 374 | * Submit queued descriptors ASAP, i.e. before we go through |
| 375 | * the completed ones. |
| 376 | */ |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 377 | list_splice_init(&dwc->active_list, &list); |
Viresh Kumar | f336e42 | 2011-03-03 15:47:16 +0530 | [diff] [blame] | 378 | if (!list_empty(&dwc->queue)) { |
| 379 | list_move(dwc->queue.next, &dwc->active_list); |
| 380 | dwc_dostart(dwc, dwc_first_active(dwc)); |
| 381 | } |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 382 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 383 | spin_unlock_irqrestore(&dwc->lock, flags); |
| 384 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 385 | list_for_each_entry_safe(desc, _desc, &list, desc_node) |
Viresh Kumar | 5fedefb | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 386 | dwc_descriptor_complete(dwc, desc, true); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 387 | } |
| 388 | |
Andy Shevchenko | 4702d52 | 2013-01-25 11:48:03 +0200 | [diff] [blame] | 389 | /* Returns how many bytes were already received from source */ |
| 390 | static inline u32 dwc_get_sent(struct dw_dma_chan *dwc) |
| 391 | { |
| 392 | u32 ctlhi = channel_readl(dwc, CTL_HI); |
| 393 | u32 ctllo = channel_readl(dwc, CTL_LO); |
| 394 | |
| 395 | return (ctlhi & DWC_CTLH_BLOCK_TS_MASK) * (1 << (ctllo >> 4 & 7)); |
| 396 | } |
| 397 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 398 | static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc) |
| 399 | { |
| 400 | dma_addr_t llp; |
| 401 | struct dw_desc *desc, *_desc; |
| 402 | struct dw_desc *child; |
| 403 | u32 status_xfer; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 404 | unsigned long flags; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 405 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 406 | spin_lock_irqsave(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 407 | llp = channel_readl(dwc, LLP); |
| 408 | status_xfer = dma_readl(dw, RAW.XFER); |
| 409 | |
| 410 | if (status_xfer & dwc->mask) { |
| 411 | /* Everything we've submitted is done */ |
| 412 | dma_writel(dw, CLEAR.XFER, dwc->mask); |
Andy Shevchenko | 77bcc497 | 2013-01-18 14:14:15 +0200 | [diff] [blame] | 413 | |
| 414 | if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) { |
Andy Shevchenko | fdf475f | 2013-01-25 11:48:00 +0200 | [diff] [blame] | 415 | struct list_head *head, *active = dwc->tx_node_active; |
| 416 | |
| 417 | /* |
| 418 | * We are inside first active descriptor. |
| 419 | * Otherwise something is really wrong. |
| 420 | */ |
| 421 | desc = dwc_first_active(dwc); |
| 422 | |
| 423 | head = &desc->tx_list; |
| 424 | if (active != head) { |
Andy Shevchenko | 4702d52 | 2013-01-25 11:48:03 +0200 | [diff] [blame] | 425 | /* Update desc to reflect last sent one */ |
| 426 | if (active != head->next) |
| 427 | desc = to_dw_desc(active->prev); |
| 428 | |
| 429 | dwc->residue -= desc->len; |
| 430 | |
Andy Shevchenko | fdf475f | 2013-01-25 11:48:00 +0200 | [diff] [blame] | 431 | child = to_dw_desc(active); |
Andy Shevchenko | 77bcc497 | 2013-01-18 14:14:15 +0200 | [diff] [blame] | 432 | |
| 433 | /* Submit next block */ |
Andy Shevchenko | fdf475f | 2013-01-25 11:48:00 +0200 | [diff] [blame] | 434 | dwc_do_single_block(dwc, child); |
Andy Shevchenko | 77bcc497 | 2013-01-18 14:14:15 +0200 | [diff] [blame] | 435 | |
Andy Shevchenko | fdf475f | 2013-01-25 11:48:00 +0200 | [diff] [blame] | 436 | spin_unlock_irqrestore(&dwc->lock, flags); |
Andy Shevchenko | 77bcc497 | 2013-01-18 14:14:15 +0200 | [diff] [blame] | 437 | return; |
| 438 | } |
Andy Shevchenko | fdf475f | 2013-01-25 11:48:00 +0200 | [diff] [blame] | 439 | |
Andy Shevchenko | 77bcc497 | 2013-01-18 14:14:15 +0200 | [diff] [blame] | 440 | /* We are done here */ |
| 441 | clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags); |
| 442 | } |
Andy Shevchenko | 4702d52 | 2013-01-25 11:48:03 +0200 | [diff] [blame] | 443 | |
| 444 | dwc->residue = 0; |
| 445 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 446 | spin_unlock_irqrestore(&dwc->lock, flags); |
| 447 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 448 | dwc_complete_all(dw, dwc); |
| 449 | return; |
| 450 | } |
| 451 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 452 | if (list_empty(&dwc->active_list)) { |
Andy Shevchenko | 4702d52 | 2013-01-25 11:48:03 +0200 | [diff] [blame] | 453 | dwc->residue = 0; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 454 | spin_unlock_irqrestore(&dwc->lock, flags); |
Jamie Iles | 087809f | 2011-01-21 14:11:52 +0000 | [diff] [blame] | 455 | return; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 456 | } |
Jamie Iles | 087809f | 2011-01-21 14:11:52 +0000 | [diff] [blame] | 457 | |
Andy Shevchenko | 77bcc497 | 2013-01-18 14:14:15 +0200 | [diff] [blame] | 458 | if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) { |
| 459 | dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__); |
| 460 | spin_unlock_irqrestore(&dwc->lock, flags); |
| 461 | return; |
| 462 | } |
| 463 | |
Andy Shevchenko | 2e4c364 | 2012-06-19 13:34:05 +0300 | [diff] [blame] | 464 | dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__, |
Andy Shevchenko | 2f45d61 | 2012-06-19 13:34:02 +0300 | [diff] [blame] | 465 | (unsigned long long)llp); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 466 | |
| 467 | list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) { |
Andy Shevchenko | 4702d52 | 2013-01-25 11:48:03 +0200 | [diff] [blame] | 468 | /* initial residue value */ |
| 469 | dwc->residue = desc->total_len; |
| 470 | |
Viresh Kumar | 84adccf | 2011-03-24 11:32:15 +0530 | [diff] [blame] | 471 | /* check first descriptors addr */ |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 472 | if (desc->txd.phys == llp) { |
| 473 | spin_unlock_irqrestore(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 474 | return; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 475 | } |
Viresh Kumar | 84adccf | 2011-03-24 11:32:15 +0530 | [diff] [blame] | 476 | |
| 477 | /* check first descriptors llp */ |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 478 | if (desc->lli.llp == llp) { |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 479 | /* This one is currently in progress */ |
Andy Shevchenko | 4702d52 | 2013-01-25 11:48:03 +0200 | [diff] [blame] | 480 | dwc->residue -= dwc_get_sent(dwc); |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 481 | spin_unlock_irqrestore(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 482 | return; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 483 | } |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 484 | |
Andy Shevchenko | 4702d52 | 2013-01-25 11:48:03 +0200 | [diff] [blame] | 485 | dwc->residue -= desc->len; |
| 486 | list_for_each_entry(child, &desc->tx_list, desc_node) { |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 487 | if (child->lli.llp == llp) { |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 488 | /* Currently in progress */ |
Andy Shevchenko | 4702d52 | 2013-01-25 11:48:03 +0200 | [diff] [blame] | 489 | dwc->residue -= dwc_get_sent(dwc); |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 490 | spin_unlock_irqrestore(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 491 | return; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 492 | } |
Andy Shevchenko | 4702d52 | 2013-01-25 11:48:03 +0200 | [diff] [blame] | 493 | dwc->residue -= child->len; |
| 494 | } |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 495 | |
| 496 | /* |
| 497 | * No descriptors so far seem to be in progress, i.e. |
| 498 | * this one must be done. |
| 499 | */ |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 500 | spin_unlock_irqrestore(&dwc->lock, flags); |
Viresh Kumar | 5fedefb | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 501 | dwc_descriptor_complete(dwc, desc, true); |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 502 | spin_lock_irqsave(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 503 | } |
| 504 | |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 505 | dev_err(chan2dev(&dwc->chan), |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 506 | "BUG: All descriptors done, but channel not idle!\n"); |
| 507 | |
| 508 | /* Try to continue after resetting the channel... */ |
Andy Shevchenko | 3f936207 | 2012-06-19 13:46:32 +0300 | [diff] [blame] | 509 | dwc_chan_disable(dw, dwc); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 510 | |
| 511 | if (!list_empty(&dwc->queue)) { |
Viresh Kumar | f336e42 | 2011-03-03 15:47:16 +0530 | [diff] [blame] | 512 | list_move(dwc->queue.next, &dwc->active_list); |
| 513 | dwc_dostart(dwc, dwc_first_active(dwc)); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 514 | } |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 515 | spin_unlock_irqrestore(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 516 | } |
| 517 | |
Andy Shevchenko | 93aad1b | 2012-07-13 11:09:32 +0300 | [diff] [blame] | 518 | static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 519 | { |
Andy Shevchenko | 21d43f4 | 2012-10-18 17:34:09 +0300 | [diff] [blame] | 520 | dev_crit(chan2dev(&dwc->chan), " desc: s0x%x d0x%x l0x%x c0x%x:%x\n", |
| 521 | lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 522 | } |
| 523 | |
| 524 | static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc) |
| 525 | { |
| 526 | struct dw_desc *bad_desc; |
| 527 | struct dw_desc *child; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 528 | unsigned long flags; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 529 | |
| 530 | dwc_scan_descriptors(dw, dwc); |
| 531 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 532 | spin_lock_irqsave(&dwc->lock, flags); |
| 533 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 534 | /* |
| 535 | * The descriptor currently at the head of the active list is |
| 536 | * borked. Since we don't have any way to report errors, we'll |
| 537 | * just have to scream loudly and try to carry on. |
| 538 | */ |
| 539 | bad_desc = dwc_first_active(dwc); |
| 540 | list_del_init(&bad_desc->desc_node); |
Viresh Kumar | f336e42 | 2011-03-03 15:47:16 +0530 | [diff] [blame] | 541 | list_move(dwc->queue.next, dwc->active_list.prev); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 542 | |
| 543 | /* Clear the error flag and try to restart the controller */ |
| 544 | dma_writel(dw, CLEAR.ERROR, dwc->mask); |
| 545 | if (!list_empty(&dwc->active_list)) |
| 546 | dwc_dostart(dwc, dwc_first_active(dwc)); |
| 547 | |
| 548 | /* |
Andy Shevchenko | ba84bd7 | 2012-10-18 17:34:11 +0300 | [diff] [blame] | 549 | * WARN may seem harsh, but since this only happens |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 550 | * when someone submits a bad physical address in a |
| 551 | * descriptor, we should consider ourselves lucky that the |
| 552 | * controller flagged an error instead of scribbling over |
| 553 | * random memory locations. |
| 554 | */ |
Andy Shevchenko | ba84bd7 | 2012-10-18 17:34:11 +0300 | [diff] [blame] | 555 | dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n" |
| 556 | " cookie: %d\n", bad_desc->txd.cookie); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 557 | dwc_dump_lli(dwc, &bad_desc->lli); |
Dan Williams | e0bd0f8 | 2009-09-08 17:53:02 -0700 | [diff] [blame] | 558 | list_for_each_entry(child, &bad_desc->tx_list, desc_node) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 559 | dwc_dump_lli(dwc, &child->lli); |
| 560 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 561 | spin_unlock_irqrestore(&dwc->lock, flags); |
| 562 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 563 | /* Pretend the descriptor completed successfully */ |
Viresh Kumar | 5fedefb | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 564 | dwc_descriptor_complete(dwc, bad_desc, true); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 565 | } |
| 566 | |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 567 | /* --------------------- Cyclic DMA API extensions -------------------- */ |
| 568 | |
| 569 | inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan) |
| 570 | { |
| 571 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
| 572 | return channel_readl(dwc, SAR); |
| 573 | } |
| 574 | EXPORT_SYMBOL(dw_dma_get_src_addr); |
| 575 | |
| 576 | inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan) |
| 577 | { |
| 578 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
| 579 | return channel_readl(dwc, DAR); |
| 580 | } |
| 581 | EXPORT_SYMBOL(dw_dma_get_dst_addr); |
| 582 | |
| 583 | /* called with dwc->lock held and all DMAC interrupts disabled */ |
| 584 | static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc, |
Viresh Kumar | ff7b05f | 2012-02-01 16:12:23 +0530 | [diff] [blame] | 585 | u32 status_err, u32 status_xfer) |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 586 | { |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 587 | unsigned long flags; |
| 588 | |
Viresh Kumar | ff7b05f | 2012-02-01 16:12:23 +0530 | [diff] [blame] | 589 | if (dwc->mask) { |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 590 | void (*callback)(void *param); |
| 591 | void *callback_param; |
| 592 | |
| 593 | dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n", |
| 594 | channel_readl(dwc, LLP)); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 595 | |
| 596 | callback = dwc->cdesc->period_callback; |
| 597 | callback_param = dwc->cdesc->period_callback_param; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 598 | |
| 599 | if (callback) |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 600 | callback(callback_param); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 601 | } |
| 602 | |
| 603 | /* |
| 604 | * Error and transfer complete are highly unlikely, and will most |
| 605 | * likely be due to a configuration error by the user. |
| 606 | */ |
| 607 | if (unlikely(status_err & dwc->mask) || |
| 608 | unlikely(status_xfer & dwc->mask)) { |
| 609 | int i; |
| 610 | |
| 611 | dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s " |
| 612 | "interrupt, stopping DMA transfer\n", |
| 613 | status_xfer ? "xfer" : "error"); |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 614 | |
| 615 | spin_lock_irqsave(&dwc->lock, flags); |
| 616 | |
Andy Shevchenko | 1d45543 | 2012-06-19 13:34:03 +0300 | [diff] [blame] | 617 | dwc_dump_chan_regs(dwc); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 618 | |
Andy Shevchenko | 3f936207 | 2012-06-19 13:46:32 +0300 | [diff] [blame] | 619 | dwc_chan_disable(dw, dwc); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 620 | |
| 621 | /* make sure DMA does not restart by loading a new list */ |
| 622 | channel_writel(dwc, LLP, 0); |
| 623 | channel_writel(dwc, CTL_LO, 0); |
| 624 | channel_writel(dwc, CTL_HI, 0); |
| 625 | |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 626 | dma_writel(dw, CLEAR.ERROR, dwc->mask); |
| 627 | dma_writel(dw, CLEAR.XFER, dwc->mask); |
| 628 | |
| 629 | for (i = 0; i < dwc->cdesc->periods; i++) |
| 630 | dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli); |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 631 | |
| 632 | spin_unlock_irqrestore(&dwc->lock, flags); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 633 | } |
| 634 | } |
| 635 | |
| 636 | /* ------------------------------------------------------------------------- */ |
| 637 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 638 | static void dw_dma_tasklet(unsigned long data) |
| 639 | { |
| 640 | struct dw_dma *dw = (struct dw_dma *)data; |
| 641 | struct dw_dma_chan *dwc; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 642 | u32 status_xfer; |
| 643 | u32 status_err; |
| 644 | int i; |
| 645 | |
Haavard Skinnemoen | 7fe7b2f | 2008-10-03 15:23:46 -0700 | [diff] [blame] | 646 | status_xfer = dma_readl(dw, RAW.XFER); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 647 | status_err = dma_readl(dw, RAW.ERROR); |
| 648 | |
Andy Shevchenko | 2e4c364 | 2012-06-19 13:34:05 +0300 | [diff] [blame] | 649 | dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 650 | |
| 651 | for (i = 0; i < dw->dma.chancnt; i++) { |
| 652 | dwc = &dw->chan[i]; |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 653 | if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) |
Viresh Kumar | ff7b05f | 2012-02-01 16:12:23 +0530 | [diff] [blame] | 654 | dwc_handle_cyclic(dw, dwc, status_err, status_xfer); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 655 | else if (status_err & (1 << i)) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 656 | dwc_handle_error(dw, dwc); |
Andy Shevchenko | 77bcc497 | 2013-01-18 14:14:15 +0200 | [diff] [blame] | 657 | else if (status_xfer & (1 << i)) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 658 | dwc_scan_descriptors(dw, dwc); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 659 | } |
| 660 | |
| 661 | /* |
Viresh Kumar | ff7b05f | 2012-02-01 16:12:23 +0530 | [diff] [blame] | 662 | * Re-enable interrupts. |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 663 | */ |
| 664 | channel_set_bit(dw, MASK.XFER, dw->all_chan_mask); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 665 | channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask); |
| 666 | } |
| 667 | |
| 668 | static irqreturn_t dw_dma_interrupt(int irq, void *dev_id) |
| 669 | { |
| 670 | struct dw_dma *dw = dev_id; |
| 671 | u32 status; |
| 672 | |
Andy Shevchenko | 2e4c364 | 2012-06-19 13:34:05 +0300 | [diff] [blame] | 673 | dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__, |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 674 | dma_readl(dw, STATUS_INT)); |
| 675 | |
| 676 | /* |
| 677 | * Just disable the interrupts. We'll turn them back on in the |
| 678 | * softirq handler. |
| 679 | */ |
| 680 | channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 681 | channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask); |
| 682 | |
| 683 | status = dma_readl(dw, STATUS_INT); |
| 684 | if (status) { |
| 685 | dev_err(dw->dma.dev, |
| 686 | "BUG: Unexpected interrupts pending: 0x%x\n", |
| 687 | status); |
| 688 | |
| 689 | /* Try to recover */ |
| 690 | channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 691 | channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1); |
| 692 | channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1); |
| 693 | channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1); |
| 694 | } |
| 695 | |
| 696 | tasklet_schedule(&dw->tasklet); |
| 697 | |
| 698 | return IRQ_HANDLED; |
| 699 | } |
| 700 | |
| 701 | /*----------------------------------------------------------------------*/ |
| 702 | |
| 703 | static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx) |
| 704 | { |
| 705 | struct dw_desc *desc = txd_to_dw_desc(tx); |
| 706 | struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan); |
| 707 | dma_cookie_t cookie; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 708 | unsigned long flags; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 709 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 710 | spin_lock_irqsave(&dwc->lock, flags); |
Russell King - ARM Linux | 884485e | 2012-03-06 22:34:46 +0000 | [diff] [blame] | 711 | cookie = dma_cookie_assign(tx); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 712 | |
| 713 | /* |
| 714 | * REVISIT: We should attempt to chain as many descriptors as |
| 715 | * possible, perhaps even appending to those already submitted |
| 716 | * for DMA. But this is hard to do in a race-free manner. |
| 717 | */ |
| 718 | if (list_empty(&dwc->active_list)) { |
Andy Shevchenko | 2e4c364 | 2012-06-19 13:34:05 +0300 | [diff] [blame] | 719 | dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__, |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 720 | desc->txd.cookie); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 721 | list_add_tail(&desc->desc_node, &dwc->active_list); |
Viresh Kumar | f336e42 | 2011-03-03 15:47:16 +0530 | [diff] [blame] | 722 | dwc_dostart(dwc, dwc_first_active(dwc)); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 723 | } else { |
Andy Shevchenko | 2e4c364 | 2012-06-19 13:34:05 +0300 | [diff] [blame] | 724 | dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__, |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 725 | desc->txd.cookie); |
| 726 | |
| 727 | list_add_tail(&desc->desc_node, &dwc->queue); |
| 728 | } |
| 729 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 730 | spin_unlock_irqrestore(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 731 | |
| 732 | return cookie; |
| 733 | } |
| 734 | |
| 735 | static struct dma_async_tx_descriptor * |
| 736 | dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src, |
| 737 | size_t len, unsigned long flags) |
| 738 | { |
| 739 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
| 740 | struct dw_desc *desc; |
| 741 | struct dw_desc *first; |
| 742 | struct dw_desc *prev; |
| 743 | size_t xfer_count; |
| 744 | size_t offset; |
| 745 | unsigned int src_width; |
| 746 | unsigned int dst_width; |
Andy Shevchenko | 3d4f860 | 2012-10-01 13:06:25 +0300 | [diff] [blame] | 747 | unsigned int data_width; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 748 | u32 ctllo; |
| 749 | |
Andy Shevchenko | 2f45d61 | 2012-06-19 13:34:02 +0300 | [diff] [blame] | 750 | dev_vdbg(chan2dev(chan), |
Andy Shevchenko | 2e4c364 | 2012-06-19 13:34:05 +0300 | [diff] [blame] | 751 | "%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__, |
Andy Shevchenko | 2f45d61 | 2012-06-19 13:34:02 +0300 | [diff] [blame] | 752 | (unsigned long long)dest, (unsigned long long)src, |
| 753 | len, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 754 | |
| 755 | if (unlikely(!len)) { |
Andy Shevchenko | 2e4c364 | 2012-06-19 13:34:05 +0300 | [diff] [blame] | 756 | dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 757 | return NULL; |
| 758 | } |
| 759 | |
Andy Shevchenko | 0fdb567 | 2013-01-10 10:53:03 +0200 | [diff] [blame] | 760 | dwc->direction = DMA_MEM_TO_MEM; |
| 761 | |
Andy Shevchenko | 23d5f4e | 2013-01-10 10:53:05 +0200 | [diff] [blame] | 762 | data_width = min_t(unsigned int, dwc_get_data_width(chan, SRC_MASTER), |
| 763 | dwc_get_data_width(chan, DST_MASTER)); |
Andy Shevchenko | a098200 | 2012-09-21 15:05:48 +0300 | [diff] [blame] | 764 | |
Andy Shevchenko | 3d4f860 | 2012-10-01 13:06:25 +0300 | [diff] [blame] | 765 | src_width = dst_width = min_t(unsigned int, data_width, |
| 766 | dwc_fast_fls(src | dest | len)); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 767 | |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 768 | ctllo = DWC_DEFAULT_CTLLO(chan) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 769 | | DWC_CTLL_DST_WIDTH(dst_width) |
| 770 | | DWC_CTLL_SRC_WIDTH(src_width) |
| 771 | | DWC_CTLL_DST_INC |
| 772 | | DWC_CTLL_SRC_INC |
| 773 | | DWC_CTLL_FC_M2M; |
| 774 | prev = first = NULL; |
| 775 | |
| 776 | for (offset = 0; offset < len; offset += xfer_count << src_width) { |
| 777 | xfer_count = min_t(size_t, (len - offset) >> src_width, |
Andy Shevchenko | 4a63a8b | 2012-09-21 15:05:47 +0300 | [diff] [blame] | 778 | dwc->block_size); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 779 | |
| 780 | desc = dwc_desc_get(dwc); |
| 781 | if (!desc) |
| 782 | goto err_desc_get; |
| 783 | |
| 784 | desc->lli.sar = src + offset; |
| 785 | desc->lli.dar = dest + offset; |
| 786 | desc->lli.ctllo = ctllo; |
| 787 | desc->lli.ctlhi = xfer_count; |
Andy Shevchenko | 176dcec | 2013-01-25 11:48:02 +0200 | [diff] [blame] | 788 | desc->len = xfer_count << src_width; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 789 | |
| 790 | if (!first) { |
| 791 | first = desc; |
| 792 | } else { |
| 793 | prev->lli.llp = desc->txd.phys; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 794 | list_add_tail(&desc->desc_node, |
Dan Williams | e0bd0f8 | 2009-09-08 17:53:02 -0700 | [diff] [blame] | 795 | &first->tx_list); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 796 | } |
| 797 | prev = desc; |
| 798 | } |
| 799 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 800 | if (flags & DMA_PREP_INTERRUPT) |
| 801 | /* Trigger interrupt after last block */ |
| 802 | prev->lli.ctllo |= DWC_CTLL_INT_EN; |
| 803 | |
| 804 | prev->lli.llp = 0; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 805 | first->txd.flags = flags; |
Andy Shevchenko | 30d38a3 | 2013-01-25 11:48:01 +0200 | [diff] [blame] | 806 | first->total_len = len; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 807 | |
| 808 | return &first->txd; |
| 809 | |
| 810 | err_desc_get: |
| 811 | dwc_desc_put(dwc, first); |
| 812 | return NULL; |
| 813 | } |
| 814 | |
| 815 | static struct dma_async_tx_descriptor * |
| 816 | dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl, |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 817 | unsigned int sg_len, enum dma_transfer_direction direction, |
Alexandre Bounine | 185ecb5 | 2012-03-08 15:35:13 -0500 | [diff] [blame] | 818 | unsigned long flags, void *context) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 819 | { |
| 820 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 821 | struct dma_slave_config *sconfig = &dwc->dma_sconfig; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 822 | struct dw_desc *prev; |
| 823 | struct dw_desc *first; |
| 824 | u32 ctllo; |
| 825 | dma_addr_t reg; |
| 826 | unsigned int reg_width; |
| 827 | unsigned int mem_width; |
Andy Shevchenko | a098200 | 2012-09-21 15:05:48 +0300 | [diff] [blame] | 828 | unsigned int data_width; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 829 | unsigned int i; |
| 830 | struct scatterlist *sg; |
| 831 | size_t total_len = 0; |
| 832 | |
Andy Shevchenko | 2e4c364 | 2012-06-19 13:34:05 +0300 | [diff] [blame] | 833 | dev_vdbg(chan2dev(chan), "%s\n", __func__); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 834 | |
Andy Shevchenko | 495aea4 | 2013-01-10 11:11:41 +0200 | [diff] [blame] | 835 | if (unlikely(!is_slave_direction(direction) || !sg_len)) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 836 | return NULL; |
| 837 | |
Andy Shevchenko | 0fdb567 | 2013-01-10 10:53:03 +0200 | [diff] [blame] | 838 | dwc->direction = direction; |
| 839 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 840 | prev = first = NULL; |
| 841 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 842 | switch (direction) { |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 843 | case DMA_MEM_TO_DEV: |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 844 | reg_width = __fls(sconfig->dst_addr_width); |
| 845 | reg = sconfig->dst_addr; |
| 846 | ctllo = (DWC_DEFAULT_CTLLO(chan) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 847 | | DWC_CTLL_DST_WIDTH(reg_width) |
| 848 | | DWC_CTLL_DST_FIX |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 849 | | DWC_CTLL_SRC_INC); |
| 850 | |
| 851 | ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) : |
| 852 | DWC_CTLL_FC(DW_DMA_FC_D_M2P); |
| 853 | |
Andy Shevchenko | 23d5f4e | 2013-01-10 10:53:05 +0200 | [diff] [blame] | 854 | data_width = dwc_get_data_width(chan, SRC_MASTER); |
Andy Shevchenko | a098200 | 2012-09-21 15:05:48 +0300 | [diff] [blame] | 855 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 856 | for_each_sg(sgl, sg, sg_len, i) { |
| 857 | struct dw_desc *desc; |
Viresh Kumar | 69dc14b | 2011-04-18 14:54:56 +0530 | [diff] [blame] | 858 | u32 len, dlen, mem; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 859 | |
Lars-Peter Clausen | cbb796c | 2012-04-25 20:50:51 +0200 | [diff] [blame] | 860 | mem = sg_dma_address(sg); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 861 | len = sg_dma_len(sg); |
Viresh Kumar | 6bc711f | 2012-02-01 16:12:25 +0530 | [diff] [blame] | 862 | |
Andy Shevchenko | a098200 | 2012-09-21 15:05:48 +0300 | [diff] [blame] | 863 | mem_width = min_t(unsigned int, |
| 864 | data_width, dwc_fast_fls(mem | len)); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 865 | |
Viresh Kumar | 69dc14b | 2011-04-18 14:54:56 +0530 | [diff] [blame] | 866 | slave_sg_todev_fill_desc: |
| 867 | desc = dwc_desc_get(dwc); |
| 868 | if (!desc) { |
| 869 | dev_err(chan2dev(chan), |
| 870 | "not enough descriptors available\n"); |
| 871 | goto err_desc_get; |
| 872 | } |
| 873 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 874 | desc->lli.sar = mem; |
| 875 | desc->lli.dar = reg; |
| 876 | desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width); |
Andy Shevchenko | 4a63a8b | 2012-09-21 15:05:47 +0300 | [diff] [blame] | 877 | if ((len >> mem_width) > dwc->block_size) { |
| 878 | dlen = dwc->block_size << mem_width; |
Viresh Kumar | 69dc14b | 2011-04-18 14:54:56 +0530 | [diff] [blame] | 879 | mem += dlen; |
| 880 | len -= dlen; |
| 881 | } else { |
| 882 | dlen = len; |
| 883 | len = 0; |
| 884 | } |
| 885 | |
| 886 | desc->lli.ctlhi = dlen >> mem_width; |
Andy Shevchenko | 176dcec | 2013-01-25 11:48:02 +0200 | [diff] [blame] | 887 | desc->len = dlen; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 888 | |
| 889 | if (!first) { |
| 890 | first = desc; |
| 891 | } else { |
| 892 | prev->lli.llp = desc->txd.phys; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 893 | list_add_tail(&desc->desc_node, |
Dan Williams | e0bd0f8 | 2009-09-08 17:53:02 -0700 | [diff] [blame] | 894 | &first->tx_list); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 895 | } |
| 896 | prev = desc; |
Viresh Kumar | 69dc14b | 2011-04-18 14:54:56 +0530 | [diff] [blame] | 897 | total_len += dlen; |
| 898 | |
| 899 | if (len) |
| 900 | goto slave_sg_todev_fill_desc; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 901 | } |
| 902 | break; |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 903 | case DMA_DEV_TO_MEM: |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 904 | reg_width = __fls(sconfig->src_addr_width); |
| 905 | reg = sconfig->src_addr; |
| 906 | ctllo = (DWC_DEFAULT_CTLLO(chan) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 907 | | DWC_CTLL_SRC_WIDTH(reg_width) |
| 908 | | DWC_CTLL_DST_INC |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 909 | | DWC_CTLL_SRC_FIX); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 910 | |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 911 | ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) : |
| 912 | DWC_CTLL_FC(DW_DMA_FC_D_P2M); |
| 913 | |
Andy Shevchenko | 23d5f4e | 2013-01-10 10:53:05 +0200 | [diff] [blame] | 914 | data_width = dwc_get_data_width(chan, DST_MASTER); |
Andy Shevchenko | a098200 | 2012-09-21 15:05:48 +0300 | [diff] [blame] | 915 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 916 | for_each_sg(sgl, sg, sg_len, i) { |
| 917 | struct dw_desc *desc; |
Viresh Kumar | 69dc14b | 2011-04-18 14:54:56 +0530 | [diff] [blame] | 918 | u32 len, dlen, mem; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 919 | |
Lars-Peter Clausen | cbb796c | 2012-04-25 20:50:51 +0200 | [diff] [blame] | 920 | mem = sg_dma_address(sg); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 921 | len = sg_dma_len(sg); |
Viresh Kumar | 6bc711f | 2012-02-01 16:12:25 +0530 | [diff] [blame] | 922 | |
Andy Shevchenko | a098200 | 2012-09-21 15:05:48 +0300 | [diff] [blame] | 923 | mem_width = min_t(unsigned int, |
| 924 | data_width, dwc_fast_fls(mem | len)); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 925 | |
Viresh Kumar | 69dc14b | 2011-04-18 14:54:56 +0530 | [diff] [blame] | 926 | slave_sg_fromdev_fill_desc: |
| 927 | desc = dwc_desc_get(dwc); |
| 928 | if (!desc) { |
| 929 | dev_err(chan2dev(chan), |
| 930 | "not enough descriptors available\n"); |
| 931 | goto err_desc_get; |
| 932 | } |
| 933 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 934 | desc->lli.sar = reg; |
| 935 | desc->lli.dar = mem; |
| 936 | desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width); |
Andy Shevchenko | 4a63a8b | 2012-09-21 15:05:47 +0300 | [diff] [blame] | 937 | if ((len >> reg_width) > dwc->block_size) { |
| 938 | dlen = dwc->block_size << reg_width; |
Viresh Kumar | 69dc14b | 2011-04-18 14:54:56 +0530 | [diff] [blame] | 939 | mem += dlen; |
| 940 | len -= dlen; |
| 941 | } else { |
| 942 | dlen = len; |
| 943 | len = 0; |
| 944 | } |
| 945 | desc->lli.ctlhi = dlen >> reg_width; |
Andy Shevchenko | 176dcec | 2013-01-25 11:48:02 +0200 | [diff] [blame] | 946 | desc->len = dlen; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 947 | |
| 948 | if (!first) { |
| 949 | first = desc; |
| 950 | } else { |
| 951 | prev->lli.llp = desc->txd.phys; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 952 | list_add_tail(&desc->desc_node, |
Dan Williams | e0bd0f8 | 2009-09-08 17:53:02 -0700 | [diff] [blame] | 953 | &first->tx_list); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 954 | } |
| 955 | prev = desc; |
Viresh Kumar | 69dc14b | 2011-04-18 14:54:56 +0530 | [diff] [blame] | 956 | total_len += dlen; |
| 957 | |
| 958 | if (len) |
| 959 | goto slave_sg_fromdev_fill_desc; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 960 | } |
| 961 | break; |
| 962 | default: |
| 963 | return NULL; |
| 964 | } |
| 965 | |
| 966 | if (flags & DMA_PREP_INTERRUPT) |
| 967 | /* Trigger interrupt after last block */ |
| 968 | prev->lli.ctllo |= DWC_CTLL_INT_EN; |
| 969 | |
| 970 | prev->lli.llp = 0; |
Andy Shevchenko | 30d38a3 | 2013-01-25 11:48:01 +0200 | [diff] [blame] | 971 | first->total_len = total_len; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 972 | |
| 973 | return &first->txd; |
| 974 | |
| 975 | err_desc_get: |
| 976 | dwc_desc_put(dwc, first); |
| 977 | return NULL; |
| 978 | } |
| 979 | |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 980 | /* |
| 981 | * Fix sconfig's burst size according to dw_dmac. We need to convert them as: |
| 982 | * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3. |
| 983 | * |
| 984 | * NOTE: burst size 2 is not supported by controller. |
| 985 | * |
| 986 | * This can be done by finding least significant bit set: n & (n - 1) |
| 987 | */ |
| 988 | static inline void convert_burst(u32 *maxburst) |
| 989 | { |
| 990 | if (*maxburst > 1) |
| 991 | *maxburst = fls(*maxburst) - 2; |
| 992 | else |
| 993 | *maxburst = 0; |
| 994 | } |
| 995 | |
| 996 | static int |
| 997 | set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig) |
| 998 | { |
| 999 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
| 1000 | |
Andy Shevchenko | 495aea4 | 2013-01-10 11:11:41 +0200 | [diff] [blame] | 1001 | /* Check if chan will be configured for slave transfers */ |
| 1002 | if (!is_slave_direction(sconfig->direction)) |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 1003 | return -EINVAL; |
| 1004 | |
| 1005 | memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig)); |
Andy Shevchenko | 0fdb567 | 2013-01-10 10:53:03 +0200 | [diff] [blame] | 1006 | dwc->direction = sconfig->direction; |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 1007 | |
| 1008 | convert_burst(&dwc->dma_sconfig.src_maxburst); |
| 1009 | convert_burst(&dwc->dma_sconfig.dst_maxburst); |
| 1010 | |
| 1011 | return 0; |
| 1012 | } |
| 1013 | |
Andy Shevchenko | 21fe3c5 | 2013-01-09 10:17:14 +0200 | [diff] [blame] | 1014 | static inline void dwc_chan_pause(struct dw_dma_chan *dwc) |
| 1015 | { |
| 1016 | u32 cfglo = channel_readl(dwc, CFG_LO); |
| 1017 | |
| 1018 | channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP); |
| 1019 | while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY)) |
| 1020 | cpu_relax(); |
| 1021 | |
| 1022 | dwc->paused = true; |
| 1023 | } |
| 1024 | |
| 1025 | static inline void dwc_chan_resume(struct dw_dma_chan *dwc) |
| 1026 | { |
| 1027 | u32 cfglo = channel_readl(dwc, CFG_LO); |
| 1028 | |
| 1029 | channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP); |
| 1030 | |
| 1031 | dwc->paused = false; |
| 1032 | } |
| 1033 | |
Linus Walleij | 0582763 | 2010-05-17 16:30:42 -0700 | [diff] [blame] | 1034 | static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd, |
| 1035 | unsigned long arg) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1036 | { |
| 1037 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
| 1038 | struct dw_dma *dw = to_dw_dma(chan->device); |
| 1039 | struct dw_desc *desc, *_desc; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1040 | unsigned long flags; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1041 | LIST_HEAD(list); |
| 1042 | |
Linus Walleij | a7c57cf | 2011-04-19 08:31:32 +0800 | [diff] [blame] | 1043 | if (cmd == DMA_PAUSE) { |
| 1044 | spin_lock_irqsave(&dwc->lock, flags); |
| 1045 | |
Andy Shevchenko | 21fe3c5 | 2013-01-09 10:17:14 +0200 | [diff] [blame] | 1046 | dwc_chan_pause(dwc); |
Linus Walleij | a7c57cf | 2011-04-19 08:31:32 +0800 | [diff] [blame] | 1047 | |
Linus Walleij | a7c57cf | 2011-04-19 08:31:32 +0800 | [diff] [blame] | 1048 | spin_unlock_irqrestore(&dwc->lock, flags); |
| 1049 | } else if (cmd == DMA_RESUME) { |
| 1050 | if (!dwc->paused) |
| 1051 | return 0; |
| 1052 | |
| 1053 | spin_lock_irqsave(&dwc->lock, flags); |
| 1054 | |
Andy Shevchenko | 21fe3c5 | 2013-01-09 10:17:14 +0200 | [diff] [blame] | 1055 | dwc_chan_resume(dwc); |
Linus Walleij | a7c57cf | 2011-04-19 08:31:32 +0800 | [diff] [blame] | 1056 | |
| 1057 | spin_unlock_irqrestore(&dwc->lock, flags); |
| 1058 | } else if (cmd == DMA_TERMINATE_ALL) { |
| 1059 | spin_lock_irqsave(&dwc->lock, flags); |
| 1060 | |
Andy Shevchenko | fed2574 | 2012-09-21 15:05:49 +0300 | [diff] [blame] | 1061 | clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags); |
| 1062 | |
Andy Shevchenko | 3f936207 | 2012-06-19 13:46:32 +0300 | [diff] [blame] | 1063 | dwc_chan_disable(dw, dwc); |
Linus Walleij | a7c57cf | 2011-04-19 08:31:32 +0800 | [diff] [blame] | 1064 | |
Heikki Krogerus | a5dbff1 | 2013-01-10 10:53:06 +0200 | [diff] [blame] | 1065 | dwc_chan_resume(dwc); |
Linus Walleij | a7c57cf | 2011-04-19 08:31:32 +0800 | [diff] [blame] | 1066 | |
| 1067 | /* active_list entries will end up before queued entries */ |
| 1068 | list_splice_init(&dwc->queue, &list); |
| 1069 | list_splice_init(&dwc->active_list, &list); |
| 1070 | |
| 1071 | spin_unlock_irqrestore(&dwc->lock, flags); |
| 1072 | |
| 1073 | /* Flush all pending and queued descriptors */ |
| 1074 | list_for_each_entry_safe(desc, _desc, &list, desc_node) |
| 1075 | dwc_descriptor_complete(dwc, desc, false); |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 1076 | } else if (cmd == DMA_SLAVE_CONFIG) { |
| 1077 | return set_runtime_config(chan, (struct dma_slave_config *)arg); |
| 1078 | } else { |
Linus Walleij | c3635c7 | 2010-03-26 16:44:01 -0700 | [diff] [blame] | 1079 | return -ENXIO; |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 1080 | } |
Linus Walleij | c3635c7 | 2010-03-26 16:44:01 -0700 | [diff] [blame] | 1081 | |
Linus Walleij | c3635c7 | 2010-03-26 16:44:01 -0700 | [diff] [blame] | 1082 | return 0; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1083 | } |
| 1084 | |
Andy Shevchenko | 4702d52 | 2013-01-25 11:48:03 +0200 | [diff] [blame] | 1085 | static inline u32 dwc_get_residue(struct dw_dma_chan *dwc) |
| 1086 | { |
| 1087 | unsigned long flags; |
| 1088 | u32 residue; |
| 1089 | |
| 1090 | spin_lock_irqsave(&dwc->lock, flags); |
| 1091 | |
| 1092 | residue = dwc->residue; |
| 1093 | if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags) && residue) |
| 1094 | residue -= dwc_get_sent(dwc); |
| 1095 | |
| 1096 | spin_unlock_irqrestore(&dwc->lock, flags); |
| 1097 | return residue; |
| 1098 | } |
| 1099 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1100 | static enum dma_status |
Linus Walleij | 0793448 | 2010-03-26 16:50:49 -0700 | [diff] [blame] | 1101 | dwc_tx_status(struct dma_chan *chan, |
| 1102 | dma_cookie_t cookie, |
| 1103 | struct dma_tx_state *txstate) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1104 | { |
| 1105 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
Russell King - ARM Linux | 96a2af4 | 2012-03-06 22:35:27 +0000 | [diff] [blame] | 1106 | enum dma_status ret; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1107 | |
Russell King - ARM Linux | 96a2af4 | 2012-03-06 22:35:27 +0000 | [diff] [blame] | 1108 | ret = dma_cookie_status(chan, cookie, txstate); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1109 | if (ret != DMA_SUCCESS) { |
| 1110 | dwc_scan_descriptors(to_dw_dma(chan->device), dwc); |
| 1111 | |
Russell King - ARM Linux | 96a2af4 | 2012-03-06 22:35:27 +0000 | [diff] [blame] | 1112 | ret = dma_cookie_status(chan, cookie, txstate); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1113 | } |
| 1114 | |
Viresh Kumar | abf5390 | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1115 | if (ret != DMA_SUCCESS) |
Andy Shevchenko | 4702d52 | 2013-01-25 11:48:03 +0200 | [diff] [blame] | 1116 | dma_set_residue(txstate, dwc_get_residue(dwc)); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1117 | |
Linus Walleij | a7c57cf | 2011-04-19 08:31:32 +0800 | [diff] [blame] | 1118 | if (dwc->paused) |
| 1119 | return DMA_PAUSED; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1120 | |
| 1121 | return ret; |
| 1122 | } |
| 1123 | |
| 1124 | static void dwc_issue_pending(struct dma_chan *chan) |
| 1125 | { |
| 1126 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
| 1127 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1128 | if (!list_empty(&dwc->queue)) |
| 1129 | dwc_scan_descriptors(to_dw_dma(chan->device), dwc); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1130 | } |
| 1131 | |
Dan Williams | aa1e6f1 | 2009-01-06 11:38:17 -0700 | [diff] [blame] | 1132 | static int dwc_alloc_chan_resources(struct dma_chan *chan) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1133 | { |
| 1134 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
| 1135 | struct dw_dma *dw = to_dw_dma(chan->device); |
| 1136 | struct dw_desc *desc; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1137 | int i; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1138 | unsigned long flags; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1139 | |
Andy Shevchenko | 2e4c364 | 2012-06-19 13:34:05 +0300 | [diff] [blame] | 1140 | dev_vdbg(chan2dev(chan), "%s\n", __func__); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1141 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1142 | /* ASSERT: channel is idle */ |
| 1143 | if (dma_readl(dw, CH_EN) & dwc->mask) { |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 1144 | dev_dbg(chan2dev(chan), "DMA channel not idle?\n"); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1145 | return -EIO; |
| 1146 | } |
| 1147 | |
Russell King - ARM Linux | d3ee98cdc | 2012-03-06 22:35:47 +0000 | [diff] [blame] | 1148 | dma_cookie_init(chan); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1149 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1150 | /* |
| 1151 | * NOTE: some controllers may have additional features that we |
| 1152 | * need to initialize here, like "scatter-gather" (which |
| 1153 | * doesn't mean what you think it means), and status writeback. |
| 1154 | */ |
| 1155 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1156 | spin_lock_irqsave(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1157 | i = dwc->descs_allocated; |
| 1158 | while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) { |
Andy Shevchenko | f8122a8 | 2013-01-16 15:48:50 +0200 | [diff] [blame] | 1159 | dma_addr_t phys; |
| 1160 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1161 | spin_unlock_irqrestore(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1162 | |
Andy Shevchenko | f8122a8 | 2013-01-16 15:48:50 +0200 | [diff] [blame] | 1163 | desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys); |
Andy Shevchenko | cbd6531 | 2013-01-09 10:17:11 +0200 | [diff] [blame] | 1164 | if (!desc) |
| 1165 | goto err_desc_alloc; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1166 | |
Andy Shevchenko | f8122a8 | 2013-01-16 15:48:50 +0200 | [diff] [blame] | 1167 | memset(desc, 0, sizeof(struct dw_desc)); |
| 1168 | |
Dan Williams | e0bd0f8 | 2009-09-08 17:53:02 -0700 | [diff] [blame] | 1169 | INIT_LIST_HEAD(&desc->tx_list); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1170 | dma_async_tx_descriptor_init(&desc->txd, chan); |
| 1171 | desc->txd.tx_submit = dwc_tx_submit; |
| 1172 | desc->txd.flags = DMA_CTRL_ACK; |
Andy Shevchenko | f8122a8 | 2013-01-16 15:48:50 +0200 | [diff] [blame] | 1173 | desc->txd.phys = phys; |
Andy Shevchenko | cbd6531 | 2013-01-09 10:17:11 +0200 | [diff] [blame] | 1174 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1175 | dwc_desc_put(dwc, desc); |
| 1176 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1177 | spin_lock_irqsave(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1178 | i = ++dwc->descs_allocated; |
| 1179 | } |
| 1180 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1181 | spin_unlock_irqrestore(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1182 | |
Andy Shevchenko | 2e4c364 | 2012-06-19 13:34:05 +0300 | [diff] [blame] | 1183 | dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1184 | |
| 1185 | return i; |
Andy Shevchenko | cbd6531 | 2013-01-09 10:17:11 +0200 | [diff] [blame] | 1186 | |
| 1187 | err_desc_alloc: |
Andy Shevchenko | cbd6531 | 2013-01-09 10:17:11 +0200 | [diff] [blame] | 1188 | dev_info(chan2dev(chan), "only allocated %d descriptors\n", i); |
| 1189 | |
| 1190 | return i; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1191 | } |
| 1192 | |
| 1193 | static void dwc_free_chan_resources(struct dma_chan *chan) |
| 1194 | { |
| 1195 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
| 1196 | struct dw_dma *dw = to_dw_dma(chan->device); |
| 1197 | struct dw_desc *desc, *_desc; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1198 | unsigned long flags; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1199 | LIST_HEAD(list); |
| 1200 | |
Andy Shevchenko | 2e4c364 | 2012-06-19 13:34:05 +0300 | [diff] [blame] | 1201 | dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__, |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1202 | dwc->descs_allocated); |
| 1203 | |
| 1204 | /* ASSERT: channel is idle */ |
| 1205 | BUG_ON(!list_empty(&dwc->active_list)); |
| 1206 | BUG_ON(!list_empty(&dwc->queue)); |
| 1207 | BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask); |
| 1208 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1209 | spin_lock_irqsave(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1210 | list_splice_init(&dwc->free_list, &list); |
| 1211 | dwc->descs_allocated = 0; |
Viresh Kumar | 61e183f | 2011-11-17 16:01:29 +0530 | [diff] [blame] | 1212 | dwc->initialized = false; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1213 | |
| 1214 | /* Disable interrupts */ |
| 1215 | channel_clear_bit(dw, MASK.XFER, dwc->mask); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1216 | channel_clear_bit(dw, MASK.ERROR, dwc->mask); |
| 1217 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1218 | spin_unlock_irqrestore(&dwc->lock, flags); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1219 | |
| 1220 | list_for_each_entry_safe(desc, _desc, &list, desc_node) { |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 1221 | dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc); |
Andy Shevchenko | f8122a8 | 2013-01-16 15:48:50 +0200 | [diff] [blame] | 1222 | dma_pool_free(dw->desc_pool, desc, desc->txd.phys); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1223 | } |
| 1224 | |
Andy Shevchenko | 2e4c364 | 2012-06-19 13:34:05 +0300 | [diff] [blame] | 1225 | dev_vdbg(chan2dev(chan), "%s: done\n", __func__); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1226 | } |
| 1227 | |
Viresh Kumar | a9ddb57 | 2012-10-16 09:49:17 +0530 | [diff] [blame] | 1228 | bool dw_dma_generic_filter(struct dma_chan *chan, void *param) |
| 1229 | { |
| 1230 | struct dw_dma *dw = to_dw_dma(chan->device); |
| 1231 | static struct dw_dma *last_dw; |
| 1232 | static char *last_bus_id; |
| 1233 | int i = -1; |
| 1234 | |
| 1235 | /* |
| 1236 | * dmaengine framework calls this routine for all channels of all dma |
| 1237 | * controller, until true is returned. If 'param' bus_id is not |
| 1238 | * registered with a dma controller (dw), then there is no need of |
| 1239 | * running below function for all channels of dw. |
| 1240 | * |
| 1241 | * This block of code does this by saving the parameters of last |
| 1242 | * failure. If dw and param are same, i.e. trying on same dw with |
| 1243 | * different channel, return false. |
| 1244 | */ |
| 1245 | if ((last_dw == dw) && (last_bus_id == param)) |
| 1246 | return false; |
| 1247 | /* |
| 1248 | * Return true: |
| 1249 | * - If dw_dma's platform data is not filled with slave info, then all |
| 1250 | * dma controllers are fine for transfer. |
| 1251 | * - Or if param is NULL |
| 1252 | */ |
| 1253 | if (!dw->sd || !param) |
| 1254 | return true; |
| 1255 | |
| 1256 | while (++i < dw->sd_count) { |
| 1257 | if (!strcmp(dw->sd[i].bus_id, param)) { |
| 1258 | chan->private = &dw->sd[i]; |
| 1259 | last_dw = NULL; |
| 1260 | last_bus_id = NULL; |
| 1261 | |
| 1262 | return true; |
| 1263 | } |
| 1264 | } |
| 1265 | |
| 1266 | last_dw = dw; |
| 1267 | last_bus_id = param; |
| 1268 | return false; |
| 1269 | } |
| 1270 | EXPORT_SYMBOL(dw_dma_generic_filter); |
| 1271 | |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1272 | /* --------------------- Cyclic DMA API extensions -------------------- */ |
| 1273 | |
| 1274 | /** |
| 1275 | * dw_dma_cyclic_start - start the cyclic DMA transfer |
| 1276 | * @chan: the DMA channel to start |
| 1277 | * |
| 1278 | * Must be called with soft interrupts disabled. Returns zero on success or |
| 1279 | * -errno on failure. |
| 1280 | */ |
| 1281 | int dw_dma_cyclic_start(struct dma_chan *chan) |
| 1282 | { |
| 1283 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
| 1284 | struct dw_dma *dw = to_dw_dma(dwc->chan.device); |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1285 | unsigned long flags; |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1286 | |
| 1287 | if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) { |
| 1288 | dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n"); |
| 1289 | return -ENODEV; |
| 1290 | } |
| 1291 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1292 | spin_lock_irqsave(&dwc->lock, flags); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1293 | |
| 1294 | /* assert channel is idle */ |
| 1295 | if (dma_readl(dw, CH_EN) & dwc->mask) { |
| 1296 | dev_err(chan2dev(&dwc->chan), |
| 1297 | "BUG: Attempted to start non-idle channel\n"); |
Andy Shevchenko | 1d45543 | 2012-06-19 13:34:03 +0300 | [diff] [blame] | 1298 | dwc_dump_chan_regs(dwc); |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1299 | spin_unlock_irqrestore(&dwc->lock, flags); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1300 | return -EBUSY; |
| 1301 | } |
| 1302 | |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1303 | dma_writel(dw, CLEAR.ERROR, dwc->mask); |
| 1304 | dma_writel(dw, CLEAR.XFER, dwc->mask); |
| 1305 | |
| 1306 | /* setup DMAC channel registers */ |
| 1307 | channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys); |
| 1308 | channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN); |
| 1309 | channel_writel(dwc, CTL_HI, 0); |
| 1310 | |
| 1311 | channel_set_bit(dw, CH_EN, dwc->mask); |
| 1312 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1313 | spin_unlock_irqrestore(&dwc->lock, flags); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1314 | |
| 1315 | return 0; |
| 1316 | } |
| 1317 | EXPORT_SYMBOL(dw_dma_cyclic_start); |
| 1318 | |
| 1319 | /** |
| 1320 | * dw_dma_cyclic_stop - stop the cyclic DMA transfer |
| 1321 | * @chan: the DMA channel to stop |
| 1322 | * |
| 1323 | * Must be called with soft interrupts disabled. |
| 1324 | */ |
| 1325 | void dw_dma_cyclic_stop(struct dma_chan *chan) |
| 1326 | { |
| 1327 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
| 1328 | struct dw_dma *dw = to_dw_dma(dwc->chan.device); |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1329 | unsigned long flags; |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1330 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1331 | spin_lock_irqsave(&dwc->lock, flags); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1332 | |
Andy Shevchenko | 3f936207 | 2012-06-19 13:46:32 +0300 | [diff] [blame] | 1333 | dwc_chan_disable(dw, dwc); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1334 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1335 | spin_unlock_irqrestore(&dwc->lock, flags); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1336 | } |
| 1337 | EXPORT_SYMBOL(dw_dma_cyclic_stop); |
| 1338 | |
| 1339 | /** |
| 1340 | * dw_dma_cyclic_prep - prepare the cyclic DMA transfer |
| 1341 | * @chan: the DMA channel to prepare |
| 1342 | * @buf_addr: physical DMA address where the buffer starts |
| 1343 | * @buf_len: total number of bytes for the entire buffer |
| 1344 | * @period_len: number of bytes for each period |
| 1345 | * @direction: transfer direction, to or from device |
| 1346 | * |
| 1347 | * Must be called before trying to start the transfer. Returns a valid struct |
| 1348 | * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful. |
| 1349 | */ |
| 1350 | struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan, |
| 1351 | dma_addr_t buf_addr, size_t buf_len, size_t period_len, |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 1352 | enum dma_transfer_direction direction) |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1353 | { |
| 1354 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 1355 | struct dma_slave_config *sconfig = &dwc->dma_sconfig; |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1356 | struct dw_cyclic_desc *cdesc; |
| 1357 | struct dw_cyclic_desc *retval = NULL; |
| 1358 | struct dw_desc *desc; |
| 1359 | struct dw_desc *last = NULL; |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1360 | unsigned long was_cyclic; |
| 1361 | unsigned int reg_width; |
| 1362 | unsigned int periods; |
| 1363 | unsigned int i; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1364 | unsigned long flags; |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1365 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1366 | spin_lock_irqsave(&dwc->lock, flags); |
Andy Shevchenko | fed2574 | 2012-09-21 15:05:49 +0300 | [diff] [blame] | 1367 | if (dwc->nollp) { |
| 1368 | spin_unlock_irqrestore(&dwc->lock, flags); |
| 1369 | dev_dbg(chan2dev(&dwc->chan), |
| 1370 | "channel doesn't support LLP transfers\n"); |
| 1371 | return ERR_PTR(-EINVAL); |
| 1372 | } |
| 1373 | |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1374 | if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) { |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1375 | spin_unlock_irqrestore(&dwc->lock, flags); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1376 | dev_dbg(chan2dev(&dwc->chan), |
| 1377 | "queue and/or active list are not empty\n"); |
| 1378 | return ERR_PTR(-EBUSY); |
| 1379 | } |
| 1380 | |
| 1381 | was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags); |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1382 | spin_unlock_irqrestore(&dwc->lock, flags); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1383 | if (was_cyclic) { |
| 1384 | dev_dbg(chan2dev(&dwc->chan), |
| 1385 | "channel already prepared for cyclic DMA\n"); |
| 1386 | return ERR_PTR(-EBUSY); |
| 1387 | } |
| 1388 | |
| 1389 | retval = ERR_PTR(-EINVAL); |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 1390 | |
Andy Shevchenko | f44b92f | 2013-01-10 10:52:58 +0200 | [diff] [blame] | 1391 | if (unlikely(!is_slave_direction(direction))) |
| 1392 | goto out_err; |
| 1393 | |
Andy Shevchenko | 0fdb567 | 2013-01-10 10:53:03 +0200 | [diff] [blame] | 1394 | dwc->direction = direction; |
| 1395 | |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 1396 | if (direction == DMA_MEM_TO_DEV) |
| 1397 | reg_width = __ffs(sconfig->dst_addr_width); |
| 1398 | else |
| 1399 | reg_width = __ffs(sconfig->src_addr_width); |
| 1400 | |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1401 | periods = buf_len / period_len; |
| 1402 | |
| 1403 | /* Check for too big/unaligned periods and unaligned DMA buffer. */ |
Andy Shevchenko | 4a63a8b | 2012-09-21 15:05:47 +0300 | [diff] [blame] | 1404 | if (period_len > (dwc->block_size << reg_width)) |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1405 | goto out_err; |
| 1406 | if (unlikely(period_len & ((1 << reg_width) - 1))) |
| 1407 | goto out_err; |
| 1408 | if (unlikely(buf_addr & ((1 << reg_width) - 1))) |
| 1409 | goto out_err; |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1410 | |
| 1411 | retval = ERR_PTR(-ENOMEM); |
| 1412 | |
| 1413 | if (periods > NR_DESCS_PER_CHANNEL) |
| 1414 | goto out_err; |
| 1415 | |
| 1416 | cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL); |
| 1417 | if (!cdesc) |
| 1418 | goto out_err; |
| 1419 | |
| 1420 | cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL); |
| 1421 | if (!cdesc->desc) |
| 1422 | goto out_err_alloc; |
| 1423 | |
| 1424 | for (i = 0; i < periods; i++) { |
| 1425 | desc = dwc_desc_get(dwc); |
| 1426 | if (!desc) |
| 1427 | goto out_err_desc_get; |
| 1428 | |
| 1429 | switch (direction) { |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 1430 | case DMA_MEM_TO_DEV: |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 1431 | desc->lli.dar = sconfig->dst_addr; |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1432 | desc->lli.sar = buf_addr + (period_len * i); |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 1433 | desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan) |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1434 | | DWC_CTLL_DST_WIDTH(reg_width) |
| 1435 | | DWC_CTLL_SRC_WIDTH(reg_width) |
| 1436 | | DWC_CTLL_DST_FIX |
| 1437 | | DWC_CTLL_SRC_INC |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1438 | | DWC_CTLL_INT_EN); |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 1439 | |
| 1440 | desc->lli.ctllo |= sconfig->device_fc ? |
| 1441 | DWC_CTLL_FC(DW_DMA_FC_P_M2P) : |
| 1442 | DWC_CTLL_FC(DW_DMA_FC_D_M2P); |
| 1443 | |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1444 | break; |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 1445 | case DMA_DEV_TO_MEM: |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1446 | desc->lli.dar = buf_addr + (period_len * i); |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 1447 | desc->lli.sar = sconfig->src_addr; |
| 1448 | desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan) |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1449 | | DWC_CTLL_SRC_WIDTH(reg_width) |
| 1450 | | DWC_CTLL_DST_WIDTH(reg_width) |
| 1451 | | DWC_CTLL_DST_INC |
| 1452 | | DWC_CTLL_SRC_FIX |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1453 | | DWC_CTLL_INT_EN); |
Viresh Kumar | 327e697 | 2012-02-01 16:12:26 +0530 | [diff] [blame] | 1454 | |
| 1455 | desc->lli.ctllo |= sconfig->device_fc ? |
| 1456 | DWC_CTLL_FC(DW_DMA_FC_P_P2M) : |
| 1457 | DWC_CTLL_FC(DW_DMA_FC_D_P2M); |
| 1458 | |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1459 | break; |
| 1460 | default: |
| 1461 | break; |
| 1462 | } |
| 1463 | |
| 1464 | desc->lli.ctlhi = (period_len >> reg_width); |
| 1465 | cdesc->desc[i] = desc; |
| 1466 | |
Andy Shevchenko | f8122a8 | 2013-01-16 15:48:50 +0200 | [diff] [blame] | 1467 | if (last) |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1468 | last->lli.llp = desc->txd.phys; |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1469 | |
| 1470 | last = desc; |
| 1471 | } |
| 1472 | |
| 1473 | /* lets make a cyclic list */ |
| 1474 | last->lli.llp = cdesc->desc[0]->txd.phys; |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1475 | |
Andy Shevchenko | 2f45d61 | 2012-06-19 13:34:02 +0300 | [diff] [blame] | 1476 | dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu " |
| 1477 | "period %zu periods %d\n", (unsigned long long)buf_addr, |
| 1478 | buf_len, period_len, periods); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1479 | |
| 1480 | cdesc->periods = periods; |
| 1481 | dwc->cdesc = cdesc; |
| 1482 | |
| 1483 | return cdesc; |
| 1484 | |
| 1485 | out_err_desc_get: |
| 1486 | while (i--) |
| 1487 | dwc_desc_put(dwc, cdesc->desc[i]); |
| 1488 | out_err_alloc: |
| 1489 | kfree(cdesc); |
| 1490 | out_err: |
| 1491 | clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags); |
| 1492 | return (struct dw_cyclic_desc *)retval; |
| 1493 | } |
| 1494 | EXPORT_SYMBOL(dw_dma_cyclic_prep); |
| 1495 | |
| 1496 | /** |
| 1497 | * dw_dma_cyclic_free - free a prepared cyclic DMA transfer |
| 1498 | * @chan: the DMA channel to free |
| 1499 | */ |
| 1500 | void dw_dma_cyclic_free(struct dma_chan *chan) |
| 1501 | { |
| 1502 | struct dw_dma_chan *dwc = to_dw_dma_chan(chan); |
| 1503 | struct dw_dma *dw = to_dw_dma(dwc->chan.device); |
| 1504 | struct dw_cyclic_desc *cdesc = dwc->cdesc; |
| 1505 | int i; |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1506 | unsigned long flags; |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1507 | |
Andy Shevchenko | 2e4c364 | 2012-06-19 13:34:05 +0300 | [diff] [blame] | 1508 | dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1509 | |
| 1510 | if (!cdesc) |
| 1511 | return; |
| 1512 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1513 | spin_lock_irqsave(&dwc->lock, flags); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1514 | |
Andy Shevchenko | 3f936207 | 2012-06-19 13:46:32 +0300 | [diff] [blame] | 1515 | dwc_chan_disable(dw, dwc); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1516 | |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1517 | dma_writel(dw, CLEAR.ERROR, dwc->mask); |
| 1518 | dma_writel(dw, CLEAR.XFER, dwc->mask); |
| 1519 | |
Viresh Kumar | 69cea5a | 2011-04-15 16:03:35 +0530 | [diff] [blame] | 1520 | spin_unlock_irqrestore(&dwc->lock, flags); |
Hans-Christian Egtvedt | d9de451 | 2009-04-01 15:47:02 +0200 | [diff] [blame] | 1521 | |
| 1522 | for (i = 0; i < cdesc->periods; i++) |
| 1523 | dwc_desc_put(dwc, cdesc->desc[i]); |
| 1524 | |
| 1525 | kfree(cdesc->desc); |
| 1526 | kfree(cdesc); |
| 1527 | |
| 1528 | clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags); |
| 1529 | } |
| 1530 | EXPORT_SYMBOL(dw_dma_cyclic_free); |
| 1531 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1532 | /*----------------------------------------------------------------------*/ |
| 1533 | |
| 1534 | static void dw_dma_off(struct dw_dma *dw) |
| 1535 | { |
Viresh Kumar | 61e183f | 2011-11-17 16:01:29 +0530 | [diff] [blame] | 1536 | int i; |
| 1537 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1538 | dma_writel(dw, CFG, 0); |
| 1539 | |
| 1540 | channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1541 | channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask); |
| 1542 | channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask); |
| 1543 | channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask); |
| 1544 | |
| 1545 | while (dma_readl(dw, CFG) & DW_CFG_DMA_EN) |
| 1546 | cpu_relax(); |
Viresh Kumar | 61e183f | 2011-11-17 16:01:29 +0530 | [diff] [blame] | 1547 | |
| 1548 | for (i = 0; i < dw->dma.chancnt; i++) |
| 1549 | dw->chan[i].initialized = false; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1550 | } |
| 1551 | |
Viresh Kumar | a9ddb57 | 2012-10-16 09:49:17 +0530 | [diff] [blame] | 1552 | #ifdef CONFIG_OF |
| 1553 | static struct dw_dma_platform_data * |
| 1554 | dw_dma_parse_dt(struct platform_device *pdev) |
| 1555 | { |
| 1556 | struct device_node *sn, *cn, *np = pdev->dev.of_node; |
| 1557 | struct dw_dma_platform_data *pdata; |
| 1558 | struct dw_dma_slave *sd; |
| 1559 | u32 tmp, arr[4]; |
| 1560 | |
| 1561 | if (!np) { |
| 1562 | dev_err(&pdev->dev, "Missing DT data\n"); |
| 1563 | return NULL; |
| 1564 | } |
| 1565 | |
| 1566 | pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL); |
| 1567 | if (!pdata) |
| 1568 | return NULL; |
| 1569 | |
| 1570 | if (of_property_read_u32(np, "nr_channels", &pdata->nr_channels)) |
| 1571 | return NULL; |
| 1572 | |
| 1573 | if (of_property_read_bool(np, "is_private")) |
| 1574 | pdata->is_private = true; |
| 1575 | |
| 1576 | if (!of_property_read_u32(np, "chan_allocation_order", &tmp)) |
| 1577 | pdata->chan_allocation_order = (unsigned char)tmp; |
| 1578 | |
| 1579 | if (!of_property_read_u32(np, "chan_priority", &tmp)) |
| 1580 | pdata->chan_priority = tmp; |
| 1581 | |
| 1582 | if (!of_property_read_u32(np, "block_size", &tmp)) |
| 1583 | pdata->block_size = tmp; |
| 1584 | |
| 1585 | if (!of_property_read_u32(np, "nr_masters", &tmp)) { |
| 1586 | if (tmp > 4) |
| 1587 | return NULL; |
| 1588 | |
| 1589 | pdata->nr_masters = tmp; |
| 1590 | } |
| 1591 | |
| 1592 | if (!of_property_read_u32_array(np, "data_width", arr, |
| 1593 | pdata->nr_masters)) |
| 1594 | for (tmp = 0; tmp < pdata->nr_masters; tmp++) |
| 1595 | pdata->data_width[tmp] = arr[tmp]; |
| 1596 | |
| 1597 | /* parse slave data */ |
| 1598 | sn = of_find_node_by_name(np, "slave_info"); |
| 1599 | if (!sn) |
| 1600 | return pdata; |
| 1601 | |
| 1602 | /* calculate number of slaves */ |
| 1603 | tmp = of_get_child_count(sn); |
| 1604 | if (!tmp) |
| 1605 | return NULL; |
| 1606 | |
| 1607 | sd = devm_kzalloc(&pdev->dev, sizeof(*sd) * tmp, GFP_KERNEL); |
| 1608 | if (!sd) |
| 1609 | return NULL; |
| 1610 | |
| 1611 | pdata->sd = sd; |
| 1612 | pdata->sd_count = tmp; |
| 1613 | |
| 1614 | for_each_child_of_node(sn, cn) { |
| 1615 | sd->dma_dev = &pdev->dev; |
| 1616 | of_property_read_string(cn, "bus_id", &sd->bus_id); |
| 1617 | of_property_read_u32(cn, "cfg_hi", &sd->cfg_hi); |
| 1618 | of_property_read_u32(cn, "cfg_lo", &sd->cfg_lo); |
| 1619 | if (!of_property_read_u32(cn, "src_master", &tmp)) |
| 1620 | sd->src_master = tmp; |
| 1621 | |
| 1622 | if (!of_property_read_u32(cn, "dst_master", &tmp)) |
| 1623 | sd->dst_master = tmp; |
| 1624 | sd++; |
| 1625 | } |
| 1626 | |
| 1627 | return pdata; |
| 1628 | } |
| 1629 | #else |
| 1630 | static inline struct dw_dma_platform_data * |
| 1631 | dw_dma_parse_dt(struct platform_device *pdev) |
| 1632 | { |
| 1633 | return NULL; |
| 1634 | } |
| 1635 | #endif |
| 1636 | |
Bill Pemberton | 463a1f8 | 2012-11-19 13:22:55 -0500 | [diff] [blame] | 1637 | static int dw_probe(struct platform_device *pdev) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1638 | { |
| 1639 | struct dw_dma_platform_data *pdata; |
| 1640 | struct resource *io; |
| 1641 | struct dw_dma *dw; |
| 1642 | size_t size; |
Andy Shevchenko | 482c67e | 2012-09-21 15:05:46 +0300 | [diff] [blame] | 1643 | void __iomem *regs; |
| 1644 | bool autocfg; |
| 1645 | unsigned int dw_params; |
| 1646 | unsigned int nr_channels; |
Andy Shevchenko | 4a63a8b | 2012-09-21 15:05:47 +0300 | [diff] [blame] | 1647 | unsigned int max_blk_size = 0; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1648 | int irq; |
| 1649 | int err; |
| 1650 | int i; |
| 1651 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1652 | io = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 1653 | if (!io) |
| 1654 | return -EINVAL; |
| 1655 | |
| 1656 | irq = platform_get_irq(pdev, 0); |
| 1657 | if (irq < 0) |
| 1658 | return irq; |
| 1659 | |
Andy Shevchenko | 482c67e | 2012-09-21 15:05:46 +0300 | [diff] [blame] | 1660 | regs = devm_request_and_ioremap(&pdev->dev, io); |
| 1661 | if (!regs) |
| 1662 | return -EBUSY; |
| 1663 | |
| 1664 | dw_params = dma_read_byaddr(regs, DW_PARAMS); |
| 1665 | autocfg = dw_params >> DW_PARAMS_EN & 0x1; |
| 1666 | |
Andy Shevchenko | 985a6c7 | 2013-01-18 17:10:59 +0200 | [diff] [blame] | 1667 | dev_dbg(&pdev->dev, "DW_PARAMS: 0x%08x\n", dw_params); |
| 1668 | |
Andy Shevchenko | 123de54 | 2013-01-09 10:17:01 +0200 | [diff] [blame] | 1669 | pdata = dev_get_platdata(&pdev->dev); |
| 1670 | if (!pdata) |
| 1671 | pdata = dw_dma_parse_dt(pdev); |
| 1672 | |
| 1673 | if (!pdata && autocfg) { |
| 1674 | pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL); |
| 1675 | if (!pdata) |
| 1676 | return -ENOMEM; |
| 1677 | |
| 1678 | /* Fill platform data with the default values */ |
| 1679 | pdata->is_private = true; |
| 1680 | pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING; |
| 1681 | pdata->chan_priority = CHAN_PRIORITY_ASCENDING; |
| 1682 | } else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS) |
| 1683 | return -EINVAL; |
| 1684 | |
Andy Shevchenko | 482c67e | 2012-09-21 15:05:46 +0300 | [diff] [blame] | 1685 | if (autocfg) |
| 1686 | nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1; |
| 1687 | else |
| 1688 | nr_channels = pdata->nr_channels; |
| 1689 | |
| 1690 | size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan); |
Andy Shevchenko | dbde5c2 | 2012-07-24 11:00:55 +0300 | [diff] [blame] | 1691 | dw = devm_kzalloc(&pdev->dev, size, GFP_KERNEL); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1692 | if (!dw) |
| 1693 | return -ENOMEM; |
| 1694 | |
Andy Shevchenko | dbde5c2 | 2012-07-24 11:00:55 +0300 | [diff] [blame] | 1695 | dw->clk = devm_clk_get(&pdev->dev, "hclk"); |
| 1696 | if (IS_ERR(dw->clk)) |
| 1697 | return PTR_ERR(dw->clk); |
Viresh Kumar | 3075528 | 2012-04-17 17:10:07 +0530 | [diff] [blame] | 1698 | clk_prepare_enable(dw->clk); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1699 | |
Andy Shevchenko | 482c67e | 2012-09-21 15:05:46 +0300 | [diff] [blame] | 1700 | dw->regs = regs; |
Viresh Kumar | a9ddb57 | 2012-10-16 09:49:17 +0530 | [diff] [blame] | 1701 | dw->sd = pdata->sd; |
| 1702 | dw->sd_count = pdata->sd_count; |
Andy Shevchenko | 482c67e | 2012-09-21 15:05:46 +0300 | [diff] [blame] | 1703 | |
Andy Shevchenko | 4a63a8b | 2012-09-21 15:05:47 +0300 | [diff] [blame] | 1704 | /* get hardware configuration parameters */ |
Andy Shevchenko | a098200 | 2012-09-21 15:05:48 +0300 | [diff] [blame] | 1705 | if (autocfg) { |
Andy Shevchenko | 4a63a8b | 2012-09-21 15:05:47 +0300 | [diff] [blame] | 1706 | max_blk_size = dma_readl(dw, MAX_BLK_SIZE); |
| 1707 | |
Andy Shevchenko | a098200 | 2012-09-21 15:05:48 +0300 | [diff] [blame] | 1708 | dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1; |
| 1709 | for (i = 0; i < dw->nr_masters; i++) { |
| 1710 | dw->data_width[i] = |
| 1711 | (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2; |
| 1712 | } |
| 1713 | } else { |
| 1714 | dw->nr_masters = pdata->nr_masters; |
| 1715 | memcpy(dw->data_width, pdata->data_width, 4); |
| 1716 | } |
| 1717 | |
Andy Shevchenko | 11f932e | 2012-06-19 13:34:06 +0300 | [diff] [blame] | 1718 | /* Calculate all channel mask before DMA setup */ |
Andy Shevchenko | 482c67e | 2012-09-21 15:05:46 +0300 | [diff] [blame] | 1719 | dw->all_chan_mask = (1 << nr_channels) - 1; |
Andy Shevchenko | 11f932e | 2012-06-19 13:34:06 +0300 | [diff] [blame] | 1720 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1721 | /* force dma off, just in case */ |
| 1722 | dw_dma_off(dw); |
| 1723 | |
Andy Shevchenko | 236b106 | 2012-06-19 13:34:07 +0300 | [diff] [blame] | 1724 | /* disable BLOCK interrupts as well */ |
| 1725 | channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask); |
| 1726 | |
Andy Shevchenko | dbde5c2 | 2012-07-24 11:00:55 +0300 | [diff] [blame] | 1727 | err = devm_request_irq(&pdev->dev, irq, dw_dma_interrupt, 0, |
| 1728 | "dw_dmac", dw); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1729 | if (err) |
Andy Shevchenko | dbde5c2 | 2012-07-24 11:00:55 +0300 | [diff] [blame] | 1730 | return err; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1731 | |
| 1732 | platform_set_drvdata(pdev, dw); |
| 1733 | |
Andy Shevchenko | f8122a8 | 2013-01-16 15:48:50 +0200 | [diff] [blame] | 1734 | /* create a pool of consistent memory blocks for hardware descriptors */ |
| 1735 | dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", &pdev->dev, |
| 1736 | sizeof(struct dw_desc), 4, 0); |
| 1737 | if (!dw->desc_pool) { |
| 1738 | dev_err(&pdev->dev, "No memory for descriptors dma pool\n"); |
| 1739 | return -ENOMEM; |
| 1740 | } |
| 1741 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1742 | tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw); |
| 1743 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1744 | INIT_LIST_HEAD(&dw->dma.channels); |
Andy Shevchenko | 482c67e | 2012-09-21 15:05:46 +0300 | [diff] [blame] | 1745 | for (i = 0; i < nr_channels; i++) { |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1746 | struct dw_dma_chan *dwc = &dw->chan[i]; |
Andy Shevchenko | fed2574 | 2012-09-21 15:05:49 +0300 | [diff] [blame] | 1747 | int r = nr_channels - i - 1; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1748 | |
| 1749 | dwc->chan.device = &dw->dma; |
Russell King - ARM Linux | d3ee98cdc | 2012-03-06 22:35:47 +0000 | [diff] [blame] | 1750 | dma_cookie_init(&dwc->chan); |
Viresh Kumar | b0c3130 | 2011-03-03 15:47:21 +0530 | [diff] [blame] | 1751 | if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING) |
| 1752 | list_add_tail(&dwc->chan.device_node, |
| 1753 | &dw->dma.channels); |
| 1754 | else |
| 1755 | list_add(&dwc->chan.device_node, &dw->dma.channels); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1756 | |
Viresh Kumar | 93317e8 | 2011-03-03 15:47:22 +0530 | [diff] [blame] | 1757 | /* 7 is highest priority & 0 is lowest. */ |
| 1758 | if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING) |
Andy Shevchenko | fed2574 | 2012-09-21 15:05:49 +0300 | [diff] [blame] | 1759 | dwc->priority = r; |
Viresh Kumar | 93317e8 | 2011-03-03 15:47:22 +0530 | [diff] [blame] | 1760 | else |
| 1761 | dwc->priority = i; |
| 1762 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1763 | dwc->ch_regs = &__dw_regs(dw)->CHAN[i]; |
| 1764 | spin_lock_init(&dwc->lock); |
| 1765 | dwc->mask = 1 << i; |
| 1766 | |
| 1767 | INIT_LIST_HEAD(&dwc->active_list); |
| 1768 | INIT_LIST_HEAD(&dwc->queue); |
| 1769 | INIT_LIST_HEAD(&dwc->free_list); |
| 1770 | |
| 1771 | channel_clear_bit(dw, CH_EN, dwc->mask); |
Andy Shevchenko | 4a63a8b | 2012-09-21 15:05:47 +0300 | [diff] [blame] | 1772 | |
Andy Shevchenko | 0fdb567 | 2013-01-10 10:53:03 +0200 | [diff] [blame] | 1773 | dwc->direction = DMA_TRANS_NONE; |
Andy Shevchenko | a098200 | 2012-09-21 15:05:48 +0300 | [diff] [blame] | 1774 | |
Andy Shevchenko | 4a63a8b | 2012-09-21 15:05:47 +0300 | [diff] [blame] | 1775 | /* hardware configuration */ |
Andy Shevchenko | fed2574 | 2012-09-21 15:05:49 +0300 | [diff] [blame] | 1776 | if (autocfg) { |
| 1777 | unsigned int dwc_params; |
| 1778 | |
| 1779 | dwc_params = dma_read_byaddr(regs + r * sizeof(u32), |
| 1780 | DWC_PARAMS); |
| 1781 | |
Andy Shevchenko | 985a6c7 | 2013-01-18 17:10:59 +0200 | [diff] [blame] | 1782 | dev_dbg(&pdev->dev, "DWC_PARAMS[%d]: 0x%08x\n", i, |
| 1783 | dwc_params); |
| 1784 | |
Andy Shevchenko | 4a63a8b | 2012-09-21 15:05:47 +0300 | [diff] [blame] | 1785 | /* Decode maximum block size for given channel. The |
| 1786 | * stored 4 bit value represents blocks from 0x00 for 3 |
| 1787 | * up to 0x0a for 4095. */ |
| 1788 | dwc->block_size = |
| 1789 | (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1; |
Andy Shevchenko | fed2574 | 2012-09-21 15:05:49 +0300 | [diff] [blame] | 1790 | dwc->nollp = |
| 1791 | (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0; |
| 1792 | } else { |
Andy Shevchenko | 4a63a8b | 2012-09-21 15:05:47 +0300 | [diff] [blame] | 1793 | dwc->block_size = pdata->block_size; |
Andy Shevchenko | fed2574 | 2012-09-21 15:05:49 +0300 | [diff] [blame] | 1794 | |
| 1795 | /* Check if channel supports multi block transfer */ |
| 1796 | channel_writel(dwc, LLP, 0xfffffffc); |
| 1797 | dwc->nollp = |
| 1798 | (channel_readl(dwc, LLP) & 0xfffffffc) == 0; |
| 1799 | channel_writel(dwc, LLP, 0); |
| 1800 | } |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1801 | } |
| 1802 | |
Andy Shevchenko | 11f932e | 2012-06-19 13:34:06 +0300 | [diff] [blame] | 1803 | /* Clear all interrupts on all channels. */ |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1804 | dma_writel(dw, CLEAR.XFER, dw->all_chan_mask); |
Andy Shevchenko | 236b106 | 2012-06-19 13:34:07 +0300 | [diff] [blame] | 1805 | dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1806 | dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask); |
| 1807 | dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask); |
| 1808 | dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask); |
| 1809 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1810 | dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask); |
| 1811 | dma_cap_set(DMA_SLAVE, dw->dma.cap_mask); |
Jamie Iles | 95ea759 | 2011-01-21 14:11:54 +0000 | [diff] [blame] | 1812 | if (pdata->is_private) |
| 1813 | dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1814 | dw->dma.dev = &pdev->dev; |
| 1815 | dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources; |
| 1816 | dw->dma.device_free_chan_resources = dwc_free_chan_resources; |
| 1817 | |
| 1818 | dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy; |
| 1819 | |
| 1820 | dw->dma.device_prep_slave_sg = dwc_prep_slave_sg; |
Linus Walleij | c3635c7 | 2010-03-26 16:44:01 -0700 | [diff] [blame] | 1821 | dw->dma.device_control = dwc_control; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1822 | |
Linus Walleij | 0793448 | 2010-03-26 16:50:49 -0700 | [diff] [blame] | 1823 | dw->dma.device_tx_status = dwc_tx_status; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1824 | dw->dma.device_issue_pending = dwc_issue_pending; |
| 1825 | |
| 1826 | dma_writel(dw, CFG, DW_CFG_DMA_EN); |
| 1827 | |
Andy Shevchenko | 21d43f4 | 2012-10-18 17:34:09 +0300 | [diff] [blame] | 1828 | dev_info(&pdev->dev, "DesignWare DMA Controller, %d channels\n", |
| 1829 | nr_channels); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1830 | |
| 1831 | dma_async_device_register(&dw->dma); |
| 1832 | |
| 1833 | return 0; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1834 | } |
| 1835 | |
Andy Shevchenko | 0272e93 | 2012-06-19 13:34:09 +0300 | [diff] [blame] | 1836 | static int __devexit dw_remove(struct platform_device *pdev) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1837 | { |
| 1838 | struct dw_dma *dw = platform_get_drvdata(pdev); |
| 1839 | struct dw_dma_chan *dwc, *_dwc; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1840 | |
| 1841 | dw_dma_off(dw); |
| 1842 | dma_async_device_unregister(&dw->dma); |
| 1843 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1844 | tasklet_kill(&dw->tasklet); |
| 1845 | |
| 1846 | list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels, |
| 1847 | chan.device_node) { |
| 1848 | list_del(&dwc->chan.device_node); |
| 1849 | channel_clear_bit(dw, CH_EN, dwc->mask); |
| 1850 | } |
| 1851 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1852 | return 0; |
| 1853 | } |
| 1854 | |
| 1855 | static void dw_shutdown(struct platform_device *pdev) |
| 1856 | { |
| 1857 | struct dw_dma *dw = platform_get_drvdata(pdev); |
| 1858 | |
Andy Shevchenko | 6168d56 | 2012-10-18 17:34:10 +0300 | [diff] [blame] | 1859 | dw_dma_off(dw); |
Viresh Kumar | 3075528 | 2012-04-17 17:10:07 +0530 | [diff] [blame] | 1860 | clk_disable_unprepare(dw->clk); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1861 | } |
| 1862 | |
Magnus Damm | 4a256b5 | 2009-07-08 13:22:18 +0200 | [diff] [blame] | 1863 | static int dw_suspend_noirq(struct device *dev) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1864 | { |
Magnus Damm | 4a256b5 | 2009-07-08 13:22:18 +0200 | [diff] [blame] | 1865 | struct platform_device *pdev = to_platform_device(dev); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1866 | struct dw_dma *dw = platform_get_drvdata(pdev); |
| 1867 | |
Andy Shevchenko | 6168d56 | 2012-10-18 17:34:10 +0300 | [diff] [blame] | 1868 | dw_dma_off(dw); |
Viresh Kumar | 3075528 | 2012-04-17 17:10:07 +0530 | [diff] [blame] | 1869 | clk_disable_unprepare(dw->clk); |
Viresh Kumar | 61e183f | 2011-11-17 16:01:29 +0530 | [diff] [blame] | 1870 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1871 | return 0; |
| 1872 | } |
| 1873 | |
Magnus Damm | 4a256b5 | 2009-07-08 13:22:18 +0200 | [diff] [blame] | 1874 | static int dw_resume_noirq(struct device *dev) |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1875 | { |
Magnus Damm | 4a256b5 | 2009-07-08 13:22:18 +0200 | [diff] [blame] | 1876 | struct platform_device *pdev = to_platform_device(dev); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1877 | struct dw_dma *dw = platform_get_drvdata(pdev); |
| 1878 | |
Viresh Kumar | 3075528 | 2012-04-17 17:10:07 +0530 | [diff] [blame] | 1879 | clk_prepare_enable(dw->clk); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1880 | dma_writel(dw, CFG, DW_CFG_DMA_EN); |
Heikki Krogerus | b801479 | 2012-10-18 17:34:08 +0300 | [diff] [blame] | 1881 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1882 | return 0; |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1883 | } |
| 1884 | |
Alexey Dobriyan | 4714521 | 2009-12-14 18:00:08 -0800 | [diff] [blame] | 1885 | static const struct dev_pm_ops dw_dev_pm_ops = { |
Magnus Damm | 4a256b5 | 2009-07-08 13:22:18 +0200 | [diff] [blame] | 1886 | .suspend_noirq = dw_suspend_noirq, |
| 1887 | .resume_noirq = dw_resume_noirq, |
Rajeev KUMAR | 7414a1b | 2012-02-01 16:12:17 +0530 | [diff] [blame] | 1888 | .freeze_noirq = dw_suspend_noirq, |
| 1889 | .thaw_noirq = dw_resume_noirq, |
| 1890 | .restore_noirq = dw_resume_noirq, |
| 1891 | .poweroff_noirq = dw_suspend_noirq, |
Magnus Damm | 4a256b5 | 2009-07-08 13:22:18 +0200 | [diff] [blame] | 1892 | }; |
| 1893 | |
Viresh Kumar | d3f797d | 2012-04-20 20:15:34 +0530 | [diff] [blame] | 1894 | #ifdef CONFIG_OF |
| 1895 | static const struct of_device_id dw_dma_id_table[] = { |
| 1896 | { .compatible = "snps,dma-spear1340" }, |
| 1897 | {} |
| 1898 | }; |
| 1899 | MODULE_DEVICE_TABLE(of, dw_dma_id_table); |
| 1900 | #endif |
| 1901 | |
Mika Westerberg | cfdf5b6 | 2013-02-07 17:36:28 +0200 | [diff] [blame] | 1902 | static const struct platform_device_id dw_dma_ids[] = { |
| 1903 | { "INTL9C60", 0 }, |
| 1904 | { } |
| 1905 | }; |
| 1906 | |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1907 | static struct platform_driver dw_driver = { |
Andy Shevchenko | 0112685 | 2013-01-10 10:53:02 +0200 | [diff] [blame] | 1908 | .probe = dw_probe, |
Bill Pemberton | a7d6e3e | 2012-11-19 13:20:04 -0500 | [diff] [blame] | 1909 | .remove = dw_remove, |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1910 | .shutdown = dw_shutdown, |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1911 | .driver = { |
| 1912 | .name = "dw_dmac", |
Magnus Damm | 4a256b5 | 2009-07-08 13:22:18 +0200 | [diff] [blame] | 1913 | .pm = &dw_dev_pm_ops, |
Viresh Kumar | d3f797d | 2012-04-20 20:15:34 +0530 | [diff] [blame] | 1914 | .of_match_table = of_match_ptr(dw_dma_id_table), |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1915 | }, |
Mika Westerberg | cfdf5b6 | 2013-02-07 17:36:28 +0200 | [diff] [blame] | 1916 | .id_table = dw_dma_ids, |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1917 | }; |
| 1918 | |
| 1919 | static int __init dw_init(void) |
| 1920 | { |
Andy Shevchenko | 0112685 | 2013-01-10 10:53:02 +0200 | [diff] [blame] | 1921 | return platform_driver_register(&dw_driver); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1922 | } |
Viresh Kumar | cb689a7 | 2011-03-03 15:47:15 +0530 | [diff] [blame] | 1923 | subsys_initcall(dw_init); |
Haavard Skinnemoen | 3bfb1d2 | 2008-07-08 11:59:42 -0700 | [diff] [blame] | 1924 | |
| 1925 | static void __exit dw_exit(void) |
| 1926 | { |
| 1927 | platform_driver_unregister(&dw_driver); |
| 1928 | } |
| 1929 | module_exit(dw_exit); |
| 1930 | |
| 1931 | MODULE_LICENSE("GPL v2"); |
| 1932 | MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver"); |
Jean Delvare | e05503e | 2011-05-18 16:49:24 +0200 | [diff] [blame] | 1933 | MODULE_AUTHOR("Haavard Skinnemoen (Atmel)"); |
Viresh Kumar | 10d8935 | 2012-06-20 12:53:02 -0700 | [diff] [blame] | 1934 | MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>"); |