blob: 4fb6e2f035e043f7f7efdfc8370aaeeafde1104b [file] [log] [blame]
Mark Brown2159ad932012-10-11 11:54:02 +09001/*
2 * wm_adsp.c -- Wolfson ADSP support
3 *
4 * Copyright 2012 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/delay.h>
17#include <linux/firmware.h>
Mark Browncf17c832013-01-30 14:37:23 +080018#include <linux/list.h>
Mark Brown2159ad932012-10-11 11:54:02 +090019#include <linux/pm.h>
20#include <linux/pm_runtime.h>
21#include <linux/regmap.h>
Mark Brown973838a2012-11-28 17:20:32 +000022#include <linux/regulator/consumer.h>
Mark Brown2159ad932012-10-11 11:54:02 +090023#include <linux/slab.h>
Charles Keepaxcdcd7f72014-11-14 15:40:45 +000024#include <linux/vmalloc.h>
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +010025#include <linux/workqueue.h>
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +010026#include <linux/debugfs.h>
Mark Brown2159ad932012-10-11 11:54:02 +090027#include <sound/core.h>
28#include <sound/pcm.h>
29#include <sound/pcm_params.h>
30#include <sound/soc.h>
31#include <sound/jack.h>
32#include <sound/initval.h>
33#include <sound/tlv.h>
34
Mark Brown2159ad932012-10-11 11:54:02 +090035#include "wm_adsp.h"
36
37#define adsp_crit(_dsp, fmt, ...) \
38 dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
39#define adsp_err(_dsp, fmt, ...) \
40 dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
41#define adsp_warn(_dsp, fmt, ...) \
42 dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
43#define adsp_info(_dsp, fmt, ...) \
44 dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
45#define adsp_dbg(_dsp, fmt, ...) \
46 dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
47
48#define ADSP1_CONTROL_1 0x00
49#define ADSP1_CONTROL_2 0x02
50#define ADSP1_CONTROL_3 0x03
51#define ADSP1_CONTROL_4 0x04
52#define ADSP1_CONTROL_5 0x06
53#define ADSP1_CONTROL_6 0x07
54#define ADSP1_CONTROL_7 0x08
55#define ADSP1_CONTROL_8 0x09
56#define ADSP1_CONTROL_9 0x0A
57#define ADSP1_CONTROL_10 0x0B
58#define ADSP1_CONTROL_11 0x0C
59#define ADSP1_CONTROL_12 0x0D
60#define ADSP1_CONTROL_13 0x0F
61#define ADSP1_CONTROL_14 0x10
62#define ADSP1_CONTROL_15 0x11
63#define ADSP1_CONTROL_16 0x12
64#define ADSP1_CONTROL_17 0x13
65#define ADSP1_CONTROL_18 0x14
66#define ADSP1_CONTROL_19 0x16
67#define ADSP1_CONTROL_20 0x17
68#define ADSP1_CONTROL_21 0x18
69#define ADSP1_CONTROL_22 0x1A
70#define ADSP1_CONTROL_23 0x1B
71#define ADSP1_CONTROL_24 0x1C
72#define ADSP1_CONTROL_25 0x1E
73#define ADSP1_CONTROL_26 0x20
74#define ADSP1_CONTROL_27 0x21
75#define ADSP1_CONTROL_28 0x22
76#define ADSP1_CONTROL_29 0x23
77#define ADSP1_CONTROL_30 0x24
78#define ADSP1_CONTROL_31 0x26
79
80/*
81 * ADSP1 Control 19
82 */
83#define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
84#define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
85#define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
86
87
88/*
89 * ADSP1 Control 30
90 */
91#define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
92#define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
93#define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
94#define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
95#define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
96#define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
97#define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
98#define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
99#define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
100#define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
101#define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
102#define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
103#define ADSP1_START 0x0001 /* DSP1_START */
104#define ADSP1_START_MASK 0x0001 /* DSP1_START */
105#define ADSP1_START_SHIFT 0 /* DSP1_START */
106#define ADSP1_START_WIDTH 1 /* DSP1_START */
107
Chris Rattray94e205b2013-01-18 08:43:09 +0000108/*
109 * ADSP1 Control 31
110 */
111#define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
112#define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
113#define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
114
Mark Brown2d30b572013-01-28 20:18:17 +0800115#define ADSP2_CONTROL 0x0
116#define ADSP2_CLOCKING 0x1
117#define ADSP2_STATUS1 0x4
118#define ADSP2_WDMA_CONFIG_1 0x30
119#define ADSP2_WDMA_CONFIG_2 0x31
120#define ADSP2_RDMA_CONFIG_1 0x34
Mark Brown2159ad932012-10-11 11:54:02 +0900121
Richard Fitzgerald10337b02015-05-29 10:23:07 +0100122#define ADSP2_SCRATCH0 0x40
123#define ADSP2_SCRATCH1 0x41
124#define ADSP2_SCRATCH2 0x42
125#define ADSP2_SCRATCH3 0x43
126
Mark Brown2159ad932012-10-11 11:54:02 +0900127/*
128 * ADSP2 Control
129 */
130
131#define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
132#define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
133#define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
134#define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
135#define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
136#define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
137#define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
138#define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
139#define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
140#define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
141#define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
142#define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
143#define ADSP2_START 0x0001 /* DSP1_START */
144#define ADSP2_START_MASK 0x0001 /* DSP1_START */
145#define ADSP2_START_SHIFT 0 /* DSP1_START */
146#define ADSP2_START_WIDTH 1 /* DSP1_START */
147
148/*
Mark Brown973838a2012-11-28 17:20:32 +0000149 * ADSP2 clocking
150 */
151#define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
152#define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
153#define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
154
155/*
Mark Brown2159ad932012-10-11 11:54:02 +0900156 * ADSP2 Status 1
157 */
158#define ADSP2_RAM_RDY 0x0001
159#define ADSP2_RAM_RDY_MASK 0x0001
160#define ADSP2_RAM_RDY_SHIFT 0
161#define ADSP2_RAM_RDY_WIDTH 1
162
Charles Keepax9ee78752016-05-02 13:57:36 +0100163#define ADSP_MAX_STD_CTRL_SIZE 512
164
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +0000165#define WM_ADSP_ACKED_CTL_TIMEOUT_MS 100
166#define WM_ADSP_ACKED_CTL_N_QUICKPOLLS 10
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +0000167#define WM_ADSP_ACKED_CTL_MIN_VALUE 0
168#define WM_ADSP_ACKED_CTL_MAX_VALUE 0xFFFFFF
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +0000169
170/*
171 * Event control messages
172 */
173#define WM_ADSP_FW_EVENT_SHUTDOWN 0x000001
174
Mark Browncf17c832013-01-30 14:37:23 +0800175struct wm_adsp_buf {
176 struct list_head list;
177 void *buf;
178};
179
180static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
181 struct list_head *list)
182{
183 struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
184
185 if (buf == NULL)
186 return NULL;
187
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000188 buf->buf = vmalloc(len);
Mark Browncf17c832013-01-30 14:37:23 +0800189 if (!buf->buf) {
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000190 vfree(buf);
Mark Browncf17c832013-01-30 14:37:23 +0800191 return NULL;
192 }
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000193 memcpy(buf->buf, src, len);
Mark Browncf17c832013-01-30 14:37:23 +0800194
195 if (list)
196 list_add_tail(&buf->list, list);
197
198 return buf;
199}
200
201static void wm_adsp_buf_free(struct list_head *list)
202{
203 while (!list_empty(list)) {
204 struct wm_adsp_buf *buf = list_first_entry(list,
205 struct wm_adsp_buf,
206 list);
207 list_del(&buf->list);
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000208 vfree(buf->buf);
Mark Browncf17c832013-01-30 14:37:23 +0800209 kfree(buf);
210 }
211}
212
Charles Keepax04d13002015-11-26 14:01:52 +0000213#define WM_ADSP_FW_MBC_VSS 0
214#define WM_ADSP_FW_HIFI 1
215#define WM_ADSP_FW_TX 2
216#define WM_ADSP_FW_TX_SPK 3
217#define WM_ADSP_FW_RX 4
218#define WM_ADSP_FW_RX_ANC 5
219#define WM_ADSP_FW_CTRL 6
220#define WM_ADSP_FW_ASR 7
221#define WM_ADSP_FW_TRACE 8
222#define WM_ADSP_FW_SPK_PROT 9
223#define WM_ADSP_FW_MISC 10
Mark Brown1023dbd2013-01-11 22:58:28 +0000224
Charles Keepax04d13002015-11-26 14:01:52 +0000225#define WM_ADSP_NUM_FW 11
Mark Browndd84f922013-03-08 15:25:58 +0800226
Mark Brown1023dbd2013-01-11 22:58:28 +0000227static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
Charles Keepax04d13002015-11-26 14:01:52 +0000228 [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
229 [WM_ADSP_FW_HIFI] = "MasterHiFi",
230 [WM_ADSP_FW_TX] = "Tx",
231 [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
232 [WM_ADSP_FW_RX] = "Rx",
233 [WM_ADSP_FW_RX_ANC] = "Rx ANC",
234 [WM_ADSP_FW_CTRL] = "Voice Ctrl",
235 [WM_ADSP_FW_ASR] = "ASR Assist",
236 [WM_ADSP_FW_TRACE] = "Dbg Trace",
237 [WM_ADSP_FW_SPK_PROT] = "Protection",
238 [WM_ADSP_FW_MISC] = "Misc",
Mark Brown1023dbd2013-01-11 22:58:28 +0000239};
240
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000241struct wm_adsp_system_config_xm_hdr {
242 __be32 sys_enable;
243 __be32 fw_id;
244 __be32 fw_rev;
245 __be32 boot_status;
246 __be32 watchdog;
247 __be32 dma_buffer_size;
248 __be32 rdma[6];
249 __be32 wdma[8];
250 __be32 build_job_name[3];
251 __be32 build_job_number;
252};
253
254struct wm_adsp_alg_xm_struct {
255 __be32 magic;
256 __be32 smoothing;
257 __be32 threshold;
258 __be32 host_buf_ptr;
259 __be32 start_seq;
260 __be32 high_water_mark;
261 __be32 low_water_mark;
262 __be64 smoothed_power;
263};
264
265struct wm_adsp_buffer {
266 __be32 X_buf_base; /* XM base addr of first X area */
267 __be32 X_buf_size; /* Size of 1st X area in words */
268 __be32 X_buf_base2; /* XM base addr of 2nd X area */
269 __be32 X_buf_brk; /* Total X size in words */
270 __be32 Y_buf_base; /* YM base addr of Y area */
271 __be32 wrap; /* Total size X and Y in words */
272 __be32 high_water_mark; /* Point at which IRQ is asserted */
273 __be32 irq_count; /* bits 1-31 count IRQ assertions */
274 __be32 irq_ack; /* acked IRQ count, bit 0 enables IRQ */
275 __be32 next_write_index; /* word index of next write */
276 __be32 next_read_index; /* word index of next read */
277 __be32 error; /* error if any */
278 __be32 oldest_block_index; /* word index of oldest surviving */
279 __be32 requested_rewind; /* how many blocks rewind was done */
280 __be32 reserved_space; /* internal */
281 __be32 min_free; /* min free space since stream start */
282 __be32 blocks_written[2]; /* total blocks written (64 bit) */
283 __be32 words_written[2]; /* total words written (64 bit) */
284};
285
Charles Keepax721be3b2016-05-04 17:11:56 +0100286struct wm_adsp_compr;
287
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000288struct wm_adsp_compr_buf {
289 struct wm_adsp *dsp;
Charles Keepax721be3b2016-05-04 17:11:56 +0100290 struct wm_adsp_compr *compr;
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000291
292 struct wm_adsp_buffer_region *regions;
293 u32 host_buf_ptr;
Charles Keepax565ace42016-01-06 12:33:18 +0000294
295 u32 error;
296 u32 irq_count;
297 int read_index;
298 int avail;
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000299};
300
Charles Keepax406abc92015-12-15 11:29:45 +0000301struct wm_adsp_compr {
302 struct wm_adsp *dsp;
Charles Keepax95fe9592015-12-15 11:29:47 +0000303 struct wm_adsp_compr_buf *buf;
Charles Keepax406abc92015-12-15 11:29:45 +0000304
305 struct snd_compr_stream *stream;
306 struct snd_compressed_buffer size;
Charles Keepax565ace42016-01-06 12:33:18 +0000307
Charles Keepax83a40ce2016-01-06 12:33:19 +0000308 u32 *raw_buf;
Charles Keepax565ace42016-01-06 12:33:18 +0000309 unsigned int copied_total;
Charles Keepaxda2b3352016-02-02 16:41:36 +0000310
311 unsigned int sample_rate;
Charles Keepax406abc92015-12-15 11:29:45 +0000312};
313
314#define WM_ADSP_DATA_WORD_SIZE 3
315
316#define WM_ADSP_MIN_FRAGMENTS 1
317#define WM_ADSP_MAX_FRAGMENTS 256
318#define WM_ADSP_MIN_FRAGMENT_SIZE (64 * WM_ADSP_DATA_WORD_SIZE)
319#define WM_ADSP_MAX_FRAGMENT_SIZE (4096 * WM_ADSP_DATA_WORD_SIZE)
320
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000321#define WM_ADSP_ALG_XM_STRUCT_MAGIC 0x49aec7
322
323#define HOST_BUFFER_FIELD(field) \
324 (offsetof(struct wm_adsp_buffer, field) / sizeof(__be32))
325
326#define ALG_XM_FIELD(field) \
327 (offsetof(struct wm_adsp_alg_xm_struct, field) / sizeof(__be32))
328
329static int wm_adsp_buffer_init(struct wm_adsp *dsp);
330static int wm_adsp_buffer_free(struct wm_adsp *dsp);
331
332struct wm_adsp_buffer_region {
333 unsigned int offset;
334 unsigned int cumulative_size;
335 unsigned int mem_type;
336 unsigned int base_addr;
337};
338
339struct wm_adsp_buffer_region_def {
340 unsigned int mem_type;
341 unsigned int base_offset;
342 unsigned int size_offset;
343};
344
Charles Keepax3a9686c2016-02-01 15:22:34 +0000345static const struct wm_adsp_buffer_region_def default_regions[] = {
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000346 {
347 .mem_type = WMFW_ADSP2_XM,
348 .base_offset = HOST_BUFFER_FIELD(X_buf_base),
349 .size_offset = HOST_BUFFER_FIELD(X_buf_size),
350 },
351 {
352 .mem_type = WMFW_ADSP2_XM,
353 .base_offset = HOST_BUFFER_FIELD(X_buf_base2),
354 .size_offset = HOST_BUFFER_FIELD(X_buf_brk),
355 },
356 {
357 .mem_type = WMFW_ADSP2_YM,
358 .base_offset = HOST_BUFFER_FIELD(Y_buf_base),
359 .size_offset = HOST_BUFFER_FIELD(wrap),
360 },
361};
362
Charles Keepax406abc92015-12-15 11:29:45 +0000363struct wm_adsp_fw_caps {
364 u32 id;
365 struct snd_codec_desc desc;
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000366 int num_regions;
Charles Keepax3a9686c2016-02-01 15:22:34 +0000367 const struct wm_adsp_buffer_region_def *region_defs;
Charles Keepax406abc92015-12-15 11:29:45 +0000368};
369
Charles Keepaxe6d00f32016-01-21 17:52:58 +0000370static const struct wm_adsp_fw_caps ctrl_caps[] = {
Charles Keepax406abc92015-12-15 11:29:45 +0000371 {
372 .id = SND_AUDIOCODEC_BESPOKE,
373 .desc = {
374 .max_ch = 1,
375 .sample_rates = { 16000 },
376 .num_sample_rates = 1,
377 .formats = SNDRV_PCM_FMTBIT_S16_LE,
378 },
Charles Keepaxe6d00f32016-01-21 17:52:58 +0000379 .num_regions = ARRAY_SIZE(default_regions),
380 .region_defs = default_regions,
Charles Keepax406abc92015-12-15 11:29:45 +0000381 },
382};
383
Charles Keepax7ce42832016-01-21 17:52:59 +0000384static const struct wm_adsp_fw_caps trace_caps[] = {
385 {
386 .id = SND_AUDIOCODEC_BESPOKE,
387 .desc = {
388 .max_ch = 8,
389 .sample_rates = {
390 4000, 8000, 11025, 12000, 16000, 22050,
391 24000, 32000, 44100, 48000, 64000, 88200,
392 96000, 176400, 192000
393 },
394 .num_sample_rates = 15,
395 .formats = SNDRV_PCM_FMTBIT_S16_LE,
396 },
397 .num_regions = ARRAY_SIZE(default_regions),
398 .region_defs = default_regions,
Charles Keepax406abc92015-12-15 11:29:45 +0000399 },
400};
401
402static const struct {
Mark Brown1023dbd2013-01-11 22:58:28 +0000403 const char *file;
Charles Keepax406abc92015-12-15 11:29:45 +0000404 int compr_direction;
405 int num_caps;
406 const struct wm_adsp_fw_caps *caps;
Charles Keepax20b7f7c2016-05-13 16:45:17 +0100407 bool voice_trigger;
Mark Brown1023dbd2013-01-11 22:58:28 +0000408} wm_adsp_fw[WM_ADSP_NUM_FW] = {
Charles Keepax04d13002015-11-26 14:01:52 +0000409 [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
410 [WM_ADSP_FW_HIFI] = { .file = "hifi" },
411 [WM_ADSP_FW_TX] = { .file = "tx" },
412 [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
413 [WM_ADSP_FW_RX] = { .file = "rx" },
414 [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
Charles Keepax406abc92015-12-15 11:29:45 +0000415 [WM_ADSP_FW_CTRL] = {
416 .file = "ctrl",
417 .compr_direction = SND_COMPRESS_CAPTURE,
Charles Keepaxe6d00f32016-01-21 17:52:58 +0000418 .num_caps = ARRAY_SIZE(ctrl_caps),
419 .caps = ctrl_caps,
Charles Keepax20b7f7c2016-05-13 16:45:17 +0100420 .voice_trigger = true,
Charles Keepax406abc92015-12-15 11:29:45 +0000421 },
Charles Keepax04d13002015-11-26 14:01:52 +0000422 [WM_ADSP_FW_ASR] = { .file = "asr" },
Charles Keepax7ce42832016-01-21 17:52:59 +0000423 [WM_ADSP_FW_TRACE] = {
424 .file = "trace",
425 .compr_direction = SND_COMPRESS_CAPTURE,
426 .num_caps = ARRAY_SIZE(trace_caps),
427 .caps = trace_caps,
428 },
Charles Keepax04d13002015-11-26 14:01:52 +0000429 [WM_ADSP_FW_SPK_PROT] = { .file = "spk-prot" },
430 [WM_ADSP_FW_MISC] = { .file = "misc" },
Mark Brown1023dbd2013-01-11 22:58:28 +0000431};
432
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100433struct wm_coeff_ctl_ops {
434 int (*xget)(struct snd_kcontrol *kcontrol,
435 struct snd_ctl_elem_value *ucontrol);
436 int (*xput)(struct snd_kcontrol *kcontrol,
437 struct snd_ctl_elem_value *ucontrol);
438 int (*xinfo)(struct snd_kcontrol *kcontrol,
439 struct snd_ctl_elem_info *uinfo);
440};
441
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100442struct wm_coeff_ctl {
443 const char *name;
Charles Keepax23237362015-04-13 13:28:02 +0100444 const char *fw_name;
Charles Keepax3809f002015-04-13 13:27:54 +0100445 struct wm_adsp_alg_region alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100446 struct wm_coeff_ctl_ops ops;
Charles Keepax3809f002015-04-13 13:27:54 +0100447 struct wm_adsp *dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100448 unsigned int enabled:1;
449 struct list_head list;
450 void *cache;
Charles Keepax23237362015-04-13 13:28:02 +0100451 unsigned int offset;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100452 size_t len;
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100453 unsigned int set:1;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100454 struct snd_kcontrol *kcontrol;
Charles Keepax9ee78752016-05-02 13:57:36 +0100455 struct soc_bytes_ext bytes_ext;
Charles Keepax26c22a12015-04-20 13:52:45 +0100456 unsigned int flags;
Stuart Henderson8eb084d2016-11-09 17:14:16 +0000457 unsigned int type;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100458};
459
Richard Fitzgerald9ce5e6e2016-11-09 17:14:15 +0000460static const char *wm_adsp_mem_region_name(unsigned int type)
461{
462 switch (type) {
463 case WMFW_ADSP1_PM:
464 return "PM";
465 case WMFW_ADSP1_DM:
466 return "DM";
467 case WMFW_ADSP2_XM:
468 return "XM";
469 case WMFW_ADSP2_YM:
470 return "YM";
471 case WMFW_ADSP1_ZM:
472 return "ZM";
473 default:
474 return NULL;
475 }
476}
477
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100478#ifdef CONFIG_DEBUG_FS
479static void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp, const char *s)
480{
481 char *tmp = kasprintf(GFP_KERNEL, "%s\n", s);
482
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100483 kfree(dsp->wmfw_file_name);
484 dsp->wmfw_file_name = tmp;
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100485}
486
487static void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp, const char *s)
488{
489 char *tmp = kasprintf(GFP_KERNEL, "%s\n", s);
490
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100491 kfree(dsp->bin_file_name);
492 dsp->bin_file_name = tmp;
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100493}
494
495static void wm_adsp_debugfs_clear(struct wm_adsp *dsp)
496{
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100497 kfree(dsp->wmfw_file_name);
498 kfree(dsp->bin_file_name);
499 dsp->wmfw_file_name = NULL;
500 dsp->bin_file_name = NULL;
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100501}
502
503static ssize_t wm_adsp_debugfs_wmfw_read(struct file *file,
504 char __user *user_buf,
505 size_t count, loff_t *ppos)
506{
507 struct wm_adsp *dsp = file->private_data;
508 ssize_t ret;
509
Charles Keepax078e7182015-12-08 16:08:26 +0000510 mutex_lock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100511
Charles Keepax28823eb2016-09-20 13:52:32 +0100512 if (!dsp->wmfw_file_name || !dsp->booted)
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100513 ret = 0;
514 else
515 ret = simple_read_from_buffer(user_buf, count, ppos,
516 dsp->wmfw_file_name,
517 strlen(dsp->wmfw_file_name));
518
Charles Keepax078e7182015-12-08 16:08:26 +0000519 mutex_unlock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100520 return ret;
521}
522
523static ssize_t wm_adsp_debugfs_bin_read(struct file *file,
524 char __user *user_buf,
525 size_t count, loff_t *ppos)
526{
527 struct wm_adsp *dsp = file->private_data;
528 ssize_t ret;
529
Charles Keepax078e7182015-12-08 16:08:26 +0000530 mutex_lock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100531
Charles Keepax28823eb2016-09-20 13:52:32 +0100532 if (!dsp->bin_file_name || !dsp->booted)
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100533 ret = 0;
534 else
535 ret = simple_read_from_buffer(user_buf, count, ppos,
536 dsp->bin_file_name,
537 strlen(dsp->bin_file_name));
538
Charles Keepax078e7182015-12-08 16:08:26 +0000539 mutex_unlock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100540 return ret;
541}
542
543static const struct {
544 const char *name;
545 const struct file_operations fops;
546} wm_adsp_debugfs_fops[] = {
547 {
548 .name = "wmfw_file_name",
549 .fops = {
550 .open = simple_open,
551 .read = wm_adsp_debugfs_wmfw_read,
552 },
553 },
554 {
555 .name = "bin_file_name",
556 .fops = {
557 .open = simple_open,
558 .read = wm_adsp_debugfs_bin_read,
559 },
560 },
561};
562
563static void wm_adsp2_init_debugfs(struct wm_adsp *dsp,
564 struct snd_soc_codec *codec)
565{
566 struct dentry *root = NULL;
567 char *root_name;
568 int i;
569
570 if (!codec->component.debugfs_root) {
571 adsp_err(dsp, "No codec debugfs root\n");
572 goto err;
573 }
574
575 root_name = kmalloc(PAGE_SIZE, GFP_KERNEL);
576 if (!root_name)
577 goto err;
578
579 snprintf(root_name, PAGE_SIZE, "dsp%d", dsp->num);
580 root = debugfs_create_dir(root_name, codec->component.debugfs_root);
581 kfree(root_name);
582
583 if (!root)
584 goto err;
585
Charles Keepax28823eb2016-09-20 13:52:32 +0100586 if (!debugfs_create_bool("booted", S_IRUGO, root, &dsp->booted))
587 goto err;
588
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100589 if (!debugfs_create_bool("running", S_IRUGO, root, &dsp->running))
590 goto err;
591
592 if (!debugfs_create_x32("fw_id", S_IRUGO, root, &dsp->fw_id))
593 goto err;
594
595 if (!debugfs_create_x32("fw_version", S_IRUGO, root,
596 &dsp->fw_id_version))
597 goto err;
598
599 for (i = 0; i < ARRAY_SIZE(wm_adsp_debugfs_fops); ++i) {
600 if (!debugfs_create_file(wm_adsp_debugfs_fops[i].name,
601 S_IRUGO, root, dsp,
602 &wm_adsp_debugfs_fops[i].fops))
603 goto err;
604 }
605
606 dsp->debugfs_root = root;
607 return;
608
609err:
610 debugfs_remove_recursive(root);
611 adsp_err(dsp, "Failed to create debugfs\n");
612}
613
614static void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp)
615{
616 wm_adsp_debugfs_clear(dsp);
617 debugfs_remove_recursive(dsp->debugfs_root);
618}
619#else
620static inline void wm_adsp2_init_debugfs(struct wm_adsp *dsp,
621 struct snd_soc_codec *codec)
622{
623}
624
625static inline void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp)
626{
627}
628
629static inline void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp,
630 const char *s)
631{
632}
633
634static inline void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp,
635 const char *s)
636{
637}
638
639static inline void wm_adsp_debugfs_clear(struct wm_adsp *dsp)
640{
641}
642#endif
643
Mark Brown1023dbd2013-01-11 22:58:28 +0000644static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
645 struct snd_ctl_elem_value *ucontrol)
646{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100647 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Mark Brown1023dbd2013-01-11 22:58:28 +0000648 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
Charles Keepax3809f002015-04-13 13:27:54 +0100649 struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
Mark Brown1023dbd2013-01-11 22:58:28 +0000650
Takashi Iwai15c66572016-02-29 18:01:18 +0100651 ucontrol->value.enumerated.item[0] = dsp[e->shift_l].fw;
Mark Brown1023dbd2013-01-11 22:58:28 +0000652
653 return 0;
654}
655
656static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
657 struct snd_ctl_elem_value *ucontrol)
658{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100659 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Mark Brown1023dbd2013-01-11 22:58:28 +0000660 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
Charles Keepax3809f002015-04-13 13:27:54 +0100661 struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000662 int ret = 0;
Mark Brown1023dbd2013-01-11 22:58:28 +0000663
Takashi Iwai15c66572016-02-29 18:01:18 +0100664 if (ucontrol->value.enumerated.item[0] == dsp[e->shift_l].fw)
Mark Brown1023dbd2013-01-11 22:58:28 +0000665 return 0;
666
Takashi Iwai15c66572016-02-29 18:01:18 +0100667 if (ucontrol->value.enumerated.item[0] >= WM_ADSP_NUM_FW)
Mark Brown1023dbd2013-01-11 22:58:28 +0000668 return -EINVAL;
669
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000670 mutex_lock(&dsp[e->shift_l].pwr_lock);
671
Charles Keepax28823eb2016-09-20 13:52:32 +0100672 if (dsp[e->shift_l].booted || dsp[e->shift_l].compr)
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000673 ret = -EBUSY;
674 else
Takashi Iwai15c66572016-02-29 18:01:18 +0100675 dsp[e->shift_l].fw = ucontrol->value.enumerated.item[0];
Mark Brown1023dbd2013-01-11 22:58:28 +0000676
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000677 mutex_unlock(&dsp[e->shift_l].pwr_lock);
Mark Brown1023dbd2013-01-11 22:58:28 +0000678
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000679 return ret;
Mark Brown1023dbd2013-01-11 22:58:28 +0000680}
681
682static const struct soc_enum wm_adsp_fw_enum[] = {
683 SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
684 SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
685 SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
686 SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
687};
688
Richard Fitzgerald336d0442015-06-18 13:43:19 +0100689const struct snd_kcontrol_new wm_adsp_fw_controls[] = {
Mark Brown1023dbd2013-01-11 22:58:28 +0000690 SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
691 wm_adsp_fw_get, wm_adsp_fw_put),
692 SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
693 wm_adsp_fw_get, wm_adsp_fw_put),
694 SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
695 wm_adsp_fw_get, wm_adsp_fw_put),
Richard Fitzgerald336d0442015-06-18 13:43:19 +0100696 SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
697 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000698};
Richard Fitzgerald336d0442015-06-18 13:43:19 +0100699EXPORT_SYMBOL_GPL(wm_adsp_fw_controls);
Mark Brown2159ad932012-10-11 11:54:02 +0900700
701static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
702 int type)
703{
704 int i;
705
706 for (i = 0; i < dsp->num_mems; i++)
707 if (dsp->mem[i].type == type)
708 return &dsp->mem[i];
709
710 return NULL;
711}
712
Charles Keepax3809f002015-04-13 13:27:54 +0100713static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *mem,
Mark Brown45b9ee72013-01-08 16:02:06 +0000714 unsigned int offset)
715{
Charles Keepax3809f002015-04-13 13:27:54 +0100716 if (WARN_ON(!mem))
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100717 return offset;
Charles Keepax3809f002015-04-13 13:27:54 +0100718 switch (mem->type) {
Mark Brown45b9ee72013-01-08 16:02:06 +0000719 case WMFW_ADSP1_PM:
Charles Keepax3809f002015-04-13 13:27:54 +0100720 return mem->base + (offset * 3);
Mark Brown45b9ee72013-01-08 16:02:06 +0000721 case WMFW_ADSP1_DM:
Charles Keepax3809f002015-04-13 13:27:54 +0100722 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000723 case WMFW_ADSP2_XM:
Charles Keepax3809f002015-04-13 13:27:54 +0100724 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000725 case WMFW_ADSP2_YM:
Charles Keepax3809f002015-04-13 13:27:54 +0100726 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000727 case WMFW_ADSP1_ZM:
Charles Keepax3809f002015-04-13 13:27:54 +0100728 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000729 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100730 WARN(1, "Unknown memory region type");
Mark Brown45b9ee72013-01-08 16:02:06 +0000731 return offset;
732 }
733}
734
Richard Fitzgerald10337b02015-05-29 10:23:07 +0100735static void wm_adsp2_show_fw_status(struct wm_adsp *dsp)
736{
737 u16 scratch[4];
738 int ret;
739
740 ret = regmap_raw_read(dsp->regmap, dsp->base + ADSP2_SCRATCH0,
741 scratch, sizeof(scratch));
742 if (ret) {
743 adsp_err(dsp, "Failed to read SCRATCH regs: %d\n", ret);
744 return;
745 }
746
747 adsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n",
748 be16_to_cpu(scratch[0]),
749 be16_to_cpu(scratch[1]),
750 be16_to_cpu(scratch[2]),
751 be16_to_cpu(scratch[3]));
752}
753
Charles Keepax9ee78752016-05-02 13:57:36 +0100754static inline struct wm_coeff_ctl *bytes_ext_to_ctl(struct soc_bytes_ext *ext)
755{
756 return container_of(ext, struct wm_coeff_ctl, bytes_ext);
757}
758
Richard Fitzgeraldb396ebc2016-11-09 17:14:14 +0000759static int wm_coeff_base_reg(struct wm_coeff_ctl *ctl, unsigned int *reg)
760{
761 const struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
762 struct wm_adsp *dsp = ctl->dsp;
763 const struct wm_adsp_region *mem;
764
765 mem = wm_adsp_find_region(dsp, alg_region->type);
766 if (!mem) {
767 adsp_err(dsp, "No base for region %x\n",
768 alg_region->type);
769 return -EINVAL;
770 }
771
772 *reg = wm_adsp_region_to_reg(mem, ctl->alg_region.base + ctl->offset);
773
774 return 0;
775}
776
Charles Keepax7585a5b2015-12-08 16:08:25 +0000777static int wm_coeff_info(struct snd_kcontrol *kctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100778 struct snd_ctl_elem_info *uinfo)
779{
Charles Keepax9ee78752016-05-02 13:57:36 +0100780 struct soc_bytes_ext *bytes_ext =
781 (struct soc_bytes_ext *)kctl->private_value;
782 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100783
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +0000784 switch (ctl->type) {
785 case WMFW_CTL_TYPE_ACKED:
786 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
787 uinfo->value.integer.min = WM_ADSP_ACKED_CTL_MIN_VALUE;
788 uinfo->value.integer.max = WM_ADSP_ACKED_CTL_MAX_VALUE;
789 uinfo->value.integer.step = 1;
790 uinfo->count = 1;
791 break;
792 default:
793 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
794 uinfo->count = ctl->len;
795 break;
796 }
797
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100798 return 0;
799}
800
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +0000801static int wm_coeff_write_acked_control(struct wm_coeff_ctl *ctl,
802 unsigned int event_id)
803{
804 struct wm_adsp *dsp = ctl->dsp;
805 u32 val = cpu_to_be32(event_id);
806 unsigned int reg;
807 int i, ret;
808
809 ret = wm_coeff_base_reg(ctl, &reg);
810 if (ret)
811 return ret;
812
813 adsp_dbg(dsp, "Sending 0x%x to acked control alg 0x%x %s:0x%x\n",
814 event_id, ctl->alg_region.alg,
815 wm_adsp_mem_region_name(ctl->alg_region.type), ctl->offset);
816
817 ret = regmap_raw_write(dsp->regmap, reg, &val, sizeof(val));
818 if (ret) {
819 adsp_err(dsp, "Failed to write %x: %d\n", reg, ret);
820 return ret;
821 }
822
823 /*
824 * Poll for ack, we initially poll at ~1ms intervals for firmwares
825 * that respond quickly, then go to ~10ms polls. A firmware is unlikely
826 * to ack instantly so we do the first 1ms delay before reading the
827 * control to avoid a pointless bus transaction
828 */
829 for (i = 0; i < WM_ADSP_ACKED_CTL_TIMEOUT_MS;) {
830 switch (i) {
831 case 0 ... WM_ADSP_ACKED_CTL_N_QUICKPOLLS - 1:
832 usleep_range(1000, 2000);
833 i++;
834 break;
835 default:
836 usleep_range(10000, 20000);
837 i += 10;
838 break;
839 }
840
841 ret = regmap_raw_read(dsp->regmap, reg, &val, sizeof(val));
842 if (ret) {
843 adsp_err(dsp, "Failed to read %x: %d\n", reg, ret);
844 return ret;
845 }
846
847 if (val == 0) {
848 adsp_dbg(dsp, "Acked control ACKED at poll %u\n", i);
849 return 0;
850 }
851 }
852
853 adsp_warn(dsp, "Acked control @0x%x alg:0x%x %s:0x%x timed out\n",
854 reg, ctl->alg_region.alg,
855 wm_adsp_mem_region_name(ctl->alg_region.type),
856 ctl->offset);
857
858 return -ETIMEDOUT;
859}
860
Charles Keepaxc9f8dd72015-04-13 13:27:58 +0100861static int wm_coeff_write_control(struct wm_coeff_ctl *ctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100862 const void *buf, size_t len)
863{
Charles Keepax3809f002015-04-13 13:27:54 +0100864 struct wm_adsp *dsp = ctl->dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100865 void *scratch;
866 int ret;
867 unsigned int reg;
868
Richard Fitzgeraldb396ebc2016-11-09 17:14:14 +0000869 ret = wm_coeff_base_reg(ctl, &reg);
870 if (ret)
871 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100872
Charles Keepax4f8ea6d2016-02-19 14:44:44 +0000873 scratch = kmemdup(buf, len, GFP_KERNEL | GFP_DMA);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100874 if (!scratch)
875 return -ENOMEM;
876
Charles Keepax3809f002015-04-13 13:27:54 +0100877 ret = regmap_raw_write(dsp->regmap, reg, scratch,
Charles Keepax4f8ea6d2016-02-19 14:44:44 +0000878 len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100879 if (ret) {
Charles Keepax3809f002015-04-13 13:27:54 +0100880 adsp_err(dsp, "Failed to write %zu bytes to %x: %d\n",
Charles Keepax4f8ea6d2016-02-19 14:44:44 +0000881 len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100882 kfree(scratch);
883 return ret;
884 }
Charles Keepax4f8ea6d2016-02-19 14:44:44 +0000885 adsp_dbg(dsp, "Wrote %zu bytes to %x\n", len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100886
887 kfree(scratch);
888
889 return 0;
890}
891
Charles Keepax7585a5b2015-12-08 16:08:25 +0000892static int wm_coeff_put(struct snd_kcontrol *kctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100893 struct snd_ctl_elem_value *ucontrol)
894{
Charles Keepax9ee78752016-05-02 13:57:36 +0100895 struct soc_bytes_ext *bytes_ext =
896 (struct soc_bytes_ext *)kctl->private_value;
897 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100898 char *p = ucontrol->value.bytes.data;
Charles Keepax168d10e2015-12-08 16:08:27 +0000899 int ret = 0;
900
901 mutex_lock(&ctl->dsp->pwr_lock);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100902
903 memcpy(ctl->cache, p, ctl->len);
904
Nikesh Oswal65d17a92015-02-16 15:25:48 +0000905 ctl->set = 1;
Charles Keepaxcef45772016-09-20 13:52:33 +0100906 if (ctl->enabled && ctl->dsp->running)
Charles Keepax168d10e2015-12-08 16:08:27 +0000907 ret = wm_coeff_write_control(ctl, p, ctl->len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100908
Charles Keepax168d10e2015-12-08 16:08:27 +0000909 mutex_unlock(&ctl->dsp->pwr_lock);
910
911 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100912}
913
Charles Keepax9ee78752016-05-02 13:57:36 +0100914static int wm_coeff_tlv_put(struct snd_kcontrol *kctl,
915 const unsigned int __user *bytes, unsigned int size)
916{
917 struct soc_bytes_ext *bytes_ext =
918 (struct soc_bytes_ext *)kctl->private_value;
919 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
920 int ret = 0;
921
922 mutex_lock(&ctl->dsp->pwr_lock);
923
924 if (copy_from_user(ctl->cache, bytes, size)) {
925 ret = -EFAULT;
926 } else {
927 ctl->set = 1;
Charles Keepaxcef45772016-09-20 13:52:33 +0100928 if (ctl->enabled && ctl->dsp->running)
Charles Keepax9ee78752016-05-02 13:57:36 +0100929 ret = wm_coeff_write_control(ctl, ctl->cache, size);
930 }
931
932 mutex_unlock(&ctl->dsp->pwr_lock);
933
934 return ret;
935}
936
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +0000937static int wm_coeff_put_acked(struct snd_kcontrol *kctl,
938 struct snd_ctl_elem_value *ucontrol)
939{
940 struct soc_bytes_ext *bytes_ext =
941 (struct soc_bytes_ext *)kctl->private_value;
942 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
943 unsigned int val = ucontrol->value.integer.value[0];
944 int ret;
945
946 if (val == 0)
947 return 0; /* 0 means no event */
948
949 mutex_lock(&ctl->dsp->pwr_lock);
950
951 if (ctl->enabled)
952 ret = wm_coeff_write_acked_control(ctl, val);
953 else
954 ret = -EPERM;
955
956 mutex_unlock(&ctl->dsp->pwr_lock);
957
958 return ret;
959}
960
Charles Keepaxc9f8dd72015-04-13 13:27:58 +0100961static int wm_coeff_read_control(struct wm_coeff_ctl *ctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100962 void *buf, size_t len)
963{
Charles Keepax3809f002015-04-13 13:27:54 +0100964 struct wm_adsp *dsp = ctl->dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100965 void *scratch;
966 int ret;
967 unsigned int reg;
968
Richard Fitzgeraldb396ebc2016-11-09 17:14:14 +0000969 ret = wm_coeff_base_reg(ctl, &reg);
970 if (ret)
971 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100972
Charles Keepax4f8ea6d2016-02-19 14:44:44 +0000973 scratch = kmalloc(len, GFP_KERNEL | GFP_DMA);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100974 if (!scratch)
975 return -ENOMEM;
976
Charles Keepax4f8ea6d2016-02-19 14:44:44 +0000977 ret = regmap_raw_read(dsp->regmap, reg, scratch, len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100978 if (ret) {
Charles Keepax3809f002015-04-13 13:27:54 +0100979 adsp_err(dsp, "Failed to read %zu bytes from %x: %d\n",
Charles Keepax5602a642016-03-10 10:46:07 +0000980 len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100981 kfree(scratch);
982 return ret;
983 }
Charles Keepax4f8ea6d2016-02-19 14:44:44 +0000984 adsp_dbg(dsp, "Read %zu bytes from %x\n", len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100985
Charles Keepax4f8ea6d2016-02-19 14:44:44 +0000986 memcpy(buf, scratch, len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100987 kfree(scratch);
988
989 return 0;
990}
991
Charles Keepax7585a5b2015-12-08 16:08:25 +0000992static int wm_coeff_get(struct snd_kcontrol *kctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100993 struct snd_ctl_elem_value *ucontrol)
994{
Charles Keepax9ee78752016-05-02 13:57:36 +0100995 struct soc_bytes_ext *bytes_ext =
996 (struct soc_bytes_ext *)kctl->private_value;
997 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100998 char *p = ucontrol->value.bytes.data;
Charles Keepax168d10e2015-12-08 16:08:27 +0000999 int ret = 0;
1000
1001 mutex_lock(&ctl->dsp->pwr_lock);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001002
Charles Keepax26c22a12015-04-20 13:52:45 +01001003 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE) {
Charles Keepaxcef45772016-09-20 13:52:33 +01001004 if (ctl->enabled && ctl->dsp->running)
Charles Keepax168d10e2015-12-08 16:08:27 +00001005 ret = wm_coeff_read_control(ctl, p, ctl->len);
Charles Keepax26c22a12015-04-20 13:52:45 +01001006 else
Charles Keepax168d10e2015-12-08 16:08:27 +00001007 ret = -EPERM;
1008 } else {
Charles Keepaxcef45772016-09-20 13:52:33 +01001009 if (!ctl->flags && ctl->enabled && ctl->dsp->running)
Charles Keepaxbc1765d2015-12-17 10:05:59 +00001010 ret = wm_coeff_read_control(ctl, ctl->cache, ctl->len);
1011
Charles Keepax168d10e2015-12-08 16:08:27 +00001012 memcpy(p, ctl->cache, ctl->len);
Charles Keepax26c22a12015-04-20 13:52:45 +01001013 }
1014
Charles Keepax168d10e2015-12-08 16:08:27 +00001015 mutex_unlock(&ctl->dsp->pwr_lock);
Charles Keepax26c22a12015-04-20 13:52:45 +01001016
Charles Keepax168d10e2015-12-08 16:08:27 +00001017 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001018}
1019
Charles Keepax9ee78752016-05-02 13:57:36 +01001020static int wm_coeff_tlv_get(struct snd_kcontrol *kctl,
1021 unsigned int __user *bytes, unsigned int size)
1022{
1023 struct soc_bytes_ext *bytes_ext =
1024 (struct soc_bytes_ext *)kctl->private_value;
1025 struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
1026 int ret = 0;
1027
1028 mutex_lock(&ctl->dsp->pwr_lock);
1029
1030 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE) {
Charles Keepaxcef45772016-09-20 13:52:33 +01001031 if (ctl->enabled && ctl->dsp->running)
Charles Keepax9ee78752016-05-02 13:57:36 +01001032 ret = wm_coeff_read_control(ctl, ctl->cache, size);
1033 else
1034 ret = -EPERM;
1035 } else {
Charles Keepaxcef45772016-09-20 13:52:33 +01001036 if (!ctl->flags && ctl->enabled && ctl->dsp->running)
Charles Keepax9ee78752016-05-02 13:57:36 +01001037 ret = wm_coeff_read_control(ctl, ctl->cache, size);
1038 }
1039
1040 if (!ret && copy_to_user(bytes, ctl->cache, size))
1041 ret = -EFAULT;
1042
1043 mutex_unlock(&ctl->dsp->pwr_lock);
1044
1045 return ret;
1046}
1047
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +00001048static int wm_coeff_get_acked(struct snd_kcontrol *kcontrol,
1049 struct snd_ctl_elem_value *ucontrol)
1050{
1051 /*
1052 * Although it's not useful to read an acked control, we must satisfy
1053 * user-side assumptions that all controls are readable and that a
1054 * write of the same value should be filtered out (it's valid to send
1055 * the same event number again to the firmware). We therefore return 0,
1056 * meaning "no event" so valid event numbers will always be a change
1057 */
1058 ucontrol->value.integer.value[0] = 0;
1059
1060 return 0;
1061}
1062
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001063struct wmfw_ctl_work {
Charles Keepax3809f002015-04-13 13:27:54 +01001064 struct wm_adsp *dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001065 struct wm_coeff_ctl *ctl;
1066 struct work_struct work;
1067};
1068
Charles Keepax9ee78752016-05-02 13:57:36 +01001069static unsigned int wmfw_convert_flags(unsigned int in, unsigned int len)
1070{
1071 unsigned int out, rd, wr, vol;
1072
1073 if (len > ADSP_MAX_STD_CTRL_SIZE) {
1074 rd = SNDRV_CTL_ELEM_ACCESS_TLV_READ;
1075 wr = SNDRV_CTL_ELEM_ACCESS_TLV_WRITE;
1076 vol = SNDRV_CTL_ELEM_ACCESS_VOLATILE;
1077
1078 out = SNDRV_CTL_ELEM_ACCESS_TLV_CALLBACK;
1079 } else {
1080 rd = SNDRV_CTL_ELEM_ACCESS_READ;
1081 wr = SNDRV_CTL_ELEM_ACCESS_WRITE;
1082 vol = SNDRV_CTL_ELEM_ACCESS_VOLATILE;
1083
1084 out = 0;
1085 }
1086
1087 if (in) {
1088 if (in & WMFW_CTL_FLAG_READABLE)
1089 out |= rd;
1090 if (in & WMFW_CTL_FLAG_WRITEABLE)
1091 out |= wr;
1092 if (in & WMFW_CTL_FLAG_VOLATILE)
1093 out |= vol;
1094 } else {
1095 out |= rd | wr | vol;
1096 }
1097
1098 return out;
1099}
1100
Charles Keepax3809f002015-04-13 13:27:54 +01001101static int wmfw_add_ctl(struct wm_adsp *dsp, struct wm_coeff_ctl *ctl)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001102{
1103 struct snd_kcontrol_new *kcontrol;
1104 int ret;
1105
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001106 if (!ctl || !ctl->name)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001107 return -EINVAL;
1108
1109 kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
1110 if (!kcontrol)
1111 return -ENOMEM;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001112
1113 kcontrol->name = ctl->name;
1114 kcontrol->info = wm_coeff_info;
Charles Keepax9ee78752016-05-02 13:57:36 +01001115 kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
1116 kcontrol->tlv.c = snd_soc_bytes_tlv_callback;
1117 kcontrol->private_value = (unsigned long)&ctl->bytes_ext;
Charles Keepax9ee78752016-05-02 13:57:36 +01001118 kcontrol->access = wmfw_convert_flags(ctl->flags, ctl->len);
Charles Keepax26c22a12015-04-20 13:52:45 +01001119
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +00001120 switch (ctl->type) {
1121 case WMFW_CTL_TYPE_ACKED:
1122 kcontrol->get = wm_coeff_get_acked;
1123 kcontrol->put = wm_coeff_put_acked;
1124 break;
1125 default:
1126 kcontrol->get = wm_coeff_get;
1127 kcontrol->put = wm_coeff_put;
1128
1129 ctl->bytes_ext.max = ctl->len;
1130 ctl->bytes_ext.get = wm_coeff_tlv_get;
1131 ctl->bytes_ext.put = wm_coeff_tlv_put;
1132 break;
1133 }
1134
Charles Keepax7d00cd92016-02-19 14:44:43 +00001135 ret = snd_soc_add_card_controls(dsp->card, kcontrol, 1);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001136 if (ret < 0)
1137 goto err_kcontrol;
1138
1139 kfree(kcontrol);
1140
Charles Keepax7d00cd92016-02-19 14:44:43 +00001141 ctl->kcontrol = snd_soc_card_get_kcontrol(dsp->card, ctl->name);
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001142
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001143 return 0;
1144
1145err_kcontrol:
1146 kfree(kcontrol);
1147 return ret;
1148}
1149
Charles Keepaxb21acc12015-04-13 13:28:01 +01001150static int wm_coeff_init_control_caches(struct wm_adsp *dsp)
1151{
1152 struct wm_coeff_ctl *ctl;
1153 int ret;
1154
1155 list_for_each_entry(ctl, &dsp->ctl_list, list) {
1156 if (!ctl->enabled || ctl->set)
1157 continue;
Charles Keepax26c22a12015-04-20 13:52:45 +01001158 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
1159 continue;
1160
Charles Keepax7d00cd92016-02-19 14:44:43 +00001161 ret = wm_coeff_read_control(ctl, ctl->cache, ctl->len);
Charles Keepaxb21acc12015-04-13 13:28:01 +01001162 if (ret < 0)
1163 return ret;
1164 }
1165
1166 return 0;
1167}
1168
1169static int wm_coeff_sync_controls(struct wm_adsp *dsp)
1170{
1171 struct wm_coeff_ctl *ctl;
1172 int ret;
1173
1174 list_for_each_entry(ctl, &dsp->ctl_list, list) {
1175 if (!ctl->enabled)
1176 continue;
Charles Keepax26c22a12015-04-20 13:52:45 +01001177 if (ctl->set && !(ctl->flags & WMFW_CTL_FLAG_VOLATILE)) {
Charles Keepax7d00cd92016-02-19 14:44:43 +00001178 ret = wm_coeff_write_control(ctl, ctl->cache, ctl->len);
Charles Keepaxb21acc12015-04-13 13:28:01 +01001179 if (ret < 0)
1180 return ret;
1181 }
1182 }
1183
1184 return 0;
1185}
1186
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +00001187static void wm_adsp_signal_event_controls(struct wm_adsp *dsp,
1188 unsigned int event)
1189{
1190 struct wm_coeff_ctl *ctl;
1191 int ret;
1192
1193 list_for_each_entry(ctl, &dsp->ctl_list, list) {
1194 if (ctl->type != WMFW_CTL_TYPE_HOSTEVENT)
1195 continue;
1196
1197 ret = wm_coeff_write_acked_control(ctl, event);
1198 if (ret)
1199 adsp_warn(dsp,
1200 "Failed to send 0x%x event to alg 0x%x (%d)\n",
1201 event, ctl->alg_region.alg, ret);
1202 }
1203}
1204
Charles Keepaxb21acc12015-04-13 13:28:01 +01001205static void wm_adsp_ctl_work(struct work_struct *work)
1206{
1207 struct wmfw_ctl_work *ctl_work = container_of(work,
1208 struct wmfw_ctl_work,
1209 work);
1210
1211 wmfw_add_ctl(ctl_work->dsp, ctl_work->ctl);
1212 kfree(ctl_work);
1213}
1214
Richard Fitzgerald66225e92016-04-27 14:58:27 +01001215static void wm_adsp_free_ctl_blk(struct wm_coeff_ctl *ctl)
1216{
1217 kfree(ctl->cache);
1218 kfree(ctl->name);
1219 kfree(ctl);
1220}
1221
Charles Keepaxb21acc12015-04-13 13:28:01 +01001222static int wm_adsp_create_control(struct wm_adsp *dsp,
1223 const struct wm_adsp_alg_region *alg_region,
Charles Keepax23237362015-04-13 13:28:02 +01001224 unsigned int offset, unsigned int len,
Charles Keepax26c22a12015-04-20 13:52:45 +01001225 const char *subname, unsigned int subname_len,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00001226 unsigned int flags, unsigned int type)
Charles Keepaxb21acc12015-04-13 13:28:01 +01001227{
1228 struct wm_coeff_ctl *ctl;
1229 struct wmfw_ctl_work *ctl_work;
1230 char name[SNDRV_CTL_ELEM_ID_NAME_MAXLEN];
Richard Fitzgerald9ce5e6e2016-11-09 17:14:15 +00001231 const char *region_name;
Charles Keepaxb21acc12015-04-13 13:28:01 +01001232 int ret;
1233
Richard Fitzgerald9ce5e6e2016-11-09 17:14:15 +00001234 region_name = wm_adsp_mem_region_name(alg_region->type);
1235 if (!region_name) {
Charles Keepax23237362015-04-13 13:28:02 +01001236 adsp_err(dsp, "Unknown region type: %d\n", alg_region->type);
Charles Keepaxb21acc12015-04-13 13:28:01 +01001237 return -EINVAL;
1238 }
1239
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001240 switch (dsp->fw_ver) {
1241 case 0:
1242 case 1:
1243 snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN, "DSP%d %s %x",
1244 dsp->num, region_name, alg_region->alg);
1245 break;
1246 default:
1247 ret = snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN,
1248 "DSP%d%c %.12s %x", dsp->num, *region_name,
1249 wm_adsp_fw_text[dsp->fw], alg_region->alg);
1250
1251 /* Truncate the subname from the start if it is too long */
1252 if (subname) {
1253 int avail = SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret - 2;
1254 int skip = 0;
1255
1256 if (subname_len > avail)
1257 skip = subname_len - avail;
1258
1259 snprintf(name + ret,
1260 SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret, " %.*s",
1261 subname_len - skip, subname + skip);
1262 }
1263 break;
1264 }
Charles Keepaxb21acc12015-04-13 13:28:01 +01001265
Charles Keepax7585a5b2015-12-08 16:08:25 +00001266 list_for_each_entry(ctl, &dsp->ctl_list, list) {
Charles Keepaxb21acc12015-04-13 13:28:01 +01001267 if (!strcmp(ctl->name, name)) {
1268 if (!ctl->enabled)
1269 ctl->enabled = 1;
1270 return 0;
1271 }
1272 }
1273
1274 ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
1275 if (!ctl)
1276 return -ENOMEM;
Charles Keepax23237362015-04-13 13:28:02 +01001277 ctl->fw_name = wm_adsp_fw_text[dsp->fw];
Charles Keepaxb21acc12015-04-13 13:28:01 +01001278 ctl->alg_region = *alg_region;
1279 ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
1280 if (!ctl->name) {
1281 ret = -ENOMEM;
1282 goto err_ctl;
1283 }
1284 ctl->enabled = 1;
1285 ctl->set = 0;
1286 ctl->ops.xget = wm_coeff_get;
1287 ctl->ops.xput = wm_coeff_put;
1288 ctl->dsp = dsp;
1289
Charles Keepax26c22a12015-04-20 13:52:45 +01001290 ctl->flags = flags;
Stuart Henderson8eb084d2016-11-09 17:14:16 +00001291 ctl->type = type;
Charles Keepax23237362015-04-13 13:28:02 +01001292 ctl->offset = offset;
Charles Keepaxb21acc12015-04-13 13:28:01 +01001293 ctl->len = len;
1294 ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
1295 if (!ctl->cache) {
1296 ret = -ENOMEM;
1297 goto err_ctl_name;
1298 }
1299
Charles Keepax23237362015-04-13 13:28:02 +01001300 list_add(&ctl->list, &dsp->ctl_list);
1301
Stuart Henderson8eb084d2016-11-09 17:14:16 +00001302 if (flags & WMFW_CTL_FLAG_SYS)
1303 return 0;
1304
Charles Keepaxb21acc12015-04-13 13:28:01 +01001305 ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
1306 if (!ctl_work) {
1307 ret = -ENOMEM;
1308 goto err_ctl_cache;
1309 }
1310
1311 ctl_work->dsp = dsp;
1312 ctl_work->ctl = ctl;
1313 INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
1314 schedule_work(&ctl_work->work);
1315
1316 return 0;
1317
1318err_ctl_cache:
1319 kfree(ctl->cache);
1320err_ctl_name:
1321 kfree(ctl->name);
1322err_ctl:
1323 kfree(ctl);
1324
1325 return ret;
1326}
1327
Charles Keepax23237362015-04-13 13:28:02 +01001328struct wm_coeff_parsed_alg {
1329 int id;
1330 const u8 *name;
1331 int name_len;
1332 int ncoeff;
1333};
1334
1335struct wm_coeff_parsed_coeff {
1336 int offset;
1337 int mem_type;
1338 const u8 *name;
1339 int name_len;
1340 int ctl_type;
1341 int flags;
1342 int len;
1343};
1344
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001345static int wm_coeff_parse_string(int bytes, const u8 **pos, const u8 **str)
1346{
1347 int length;
1348
1349 switch (bytes) {
1350 case 1:
1351 length = **pos;
1352 break;
1353 case 2:
Charles Keepax8299ee82015-04-20 13:52:44 +01001354 length = le16_to_cpu(*((__le16 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001355 break;
1356 default:
1357 return 0;
1358 }
1359
1360 if (str)
1361 *str = *pos + bytes;
1362
1363 *pos += ((length + bytes) + 3) & ~0x03;
1364
1365 return length;
1366}
1367
1368static int wm_coeff_parse_int(int bytes, const u8 **pos)
1369{
1370 int val = 0;
1371
1372 switch (bytes) {
1373 case 2:
Charles Keepax8299ee82015-04-20 13:52:44 +01001374 val = le16_to_cpu(*((__le16 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001375 break;
1376 case 4:
Charles Keepax8299ee82015-04-20 13:52:44 +01001377 val = le32_to_cpu(*((__le32 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001378 break;
1379 default:
1380 break;
1381 }
1382
1383 *pos += bytes;
1384
1385 return val;
1386}
1387
Charles Keepax23237362015-04-13 13:28:02 +01001388static inline void wm_coeff_parse_alg(struct wm_adsp *dsp, const u8 **data,
1389 struct wm_coeff_parsed_alg *blk)
1390{
1391 const struct wmfw_adsp_alg_data *raw;
1392
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001393 switch (dsp->fw_ver) {
1394 case 0:
1395 case 1:
1396 raw = (const struct wmfw_adsp_alg_data *)*data;
1397 *data = raw->data;
Charles Keepax23237362015-04-13 13:28:02 +01001398
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001399 blk->id = le32_to_cpu(raw->id);
1400 blk->name = raw->name;
1401 blk->name_len = strlen(raw->name);
1402 blk->ncoeff = le32_to_cpu(raw->ncoeff);
1403 break;
1404 default:
1405 blk->id = wm_coeff_parse_int(sizeof(raw->id), data);
1406 blk->name_len = wm_coeff_parse_string(sizeof(u8), data,
1407 &blk->name);
1408 wm_coeff_parse_string(sizeof(u16), data, NULL);
1409 blk->ncoeff = wm_coeff_parse_int(sizeof(raw->ncoeff), data);
1410 break;
1411 }
Charles Keepax23237362015-04-13 13:28:02 +01001412
1413 adsp_dbg(dsp, "Algorithm ID: %#x\n", blk->id);
1414 adsp_dbg(dsp, "Algorithm name: %.*s\n", blk->name_len, blk->name);
1415 adsp_dbg(dsp, "# of coefficient descriptors: %#x\n", blk->ncoeff);
1416}
1417
1418static inline void wm_coeff_parse_coeff(struct wm_adsp *dsp, const u8 **data,
1419 struct wm_coeff_parsed_coeff *blk)
1420{
1421 const struct wmfw_adsp_coeff_data *raw;
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001422 const u8 *tmp;
1423 int length;
Charles Keepax23237362015-04-13 13:28:02 +01001424
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001425 switch (dsp->fw_ver) {
1426 case 0:
1427 case 1:
1428 raw = (const struct wmfw_adsp_coeff_data *)*data;
1429 *data = *data + sizeof(raw->hdr) + le32_to_cpu(raw->hdr.size);
Charles Keepax23237362015-04-13 13:28:02 +01001430
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001431 blk->offset = le16_to_cpu(raw->hdr.offset);
1432 blk->mem_type = le16_to_cpu(raw->hdr.type);
1433 blk->name = raw->name;
1434 blk->name_len = strlen(raw->name);
1435 blk->ctl_type = le16_to_cpu(raw->ctl_type);
1436 blk->flags = le16_to_cpu(raw->flags);
1437 blk->len = le32_to_cpu(raw->len);
1438 break;
1439 default:
1440 tmp = *data;
1441 blk->offset = wm_coeff_parse_int(sizeof(raw->hdr.offset), &tmp);
1442 blk->mem_type = wm_coeff_parse_int(sizeof(raw->hdr.type), &tmp);
1443 length = wm_coeff_parse_int(sizeof(raw->hdr.size), &tmp);
1444 blk->name_len = wm_coeff_parse_string(sizeof(u8), &tmp,
1445 &blk->name);
1446 wm_coeff_parse_string(sizeof(u8), &tmp, NULL);
1447 wm_coeff_parse_string(sizeof(u16), &tmp, NULL);
1448 blk->ctl_type = wm_coeff_parse_int(sizeof(raw->ctl_type), &tmp);
1449 blk->flags = wm_coeff_parse_int(sizeof(raw->flags), &tmp);
1450 blk->len = wm_coeff_parse_int(sizeof(raw->len), &tmp);
1451
1452 *data = *data + sizeof(raw->hdr) + length;
1453 break;
1454 }
Charles Keepax23237362015-04-13 13:28:02 +01001455
1456 adsp_dbg(dsp, "\tCoefficient type: %#x\n", blk->mem_type);
1457 adsp_dbg(dsp, "\tCoefficient offset: %#x\n", blk->offset);
1458 adsp_dbg(dsp, "\tCoefficient name: %.*s\n", blk->name_len, blk->name);
1459 adsp_dbg(dsp, "\tCoefficient flags: %#x\n", blk->flags);
1460 adsp_dbg(dsp, "\tALSA control type: %#x\n", blk->ctl_type);
1461 adsp_dbg(dsp, "\tALSA control len: %#x\n", blk->len);
1462}
1463
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +00001464static int wm_adsp_check_coeff_flags(struct wm_adsp *dsp,
1465 const struct wm_coeff_parsed_coeff *coeff_blk,
1466 unsigned int f_required,
1467 unsigned int f_illegal)
1468{
1469 if ((coeff_blk->flags & f_illegal) ||
1470 ((coeff_blk->flags & f_required) != f_required)) {
1471 adsp_err(dsp, "Illegal flags 0x%x for control type 0x%x\n",
1472 coeff_blk->flags, coeff_blk->ctl_type);
1473 return -EINVAL;
1474 }
1475
1476 return 0;
1477}
1478
Charles Keepax23237362015-04-13 13:28:02 +01001479static int wm_adsp_parse_coeff(struct wm_adsp *dsp,
1480 const struct wmfw_region *region)
1481{
1482 struct wm_adsp_alg_region alg_region = {};
1483 struct wm_coeff_parsed_alg alg_blk;
1484 struct wm_coeff_parsed_coeff coeff_blk;
1485 const u8 *data = region->data;
1486 int i, ret;
1487
1488 wm_coeff_parse_alg(dsp, &data, &alg_blk);
1489 for (i = 0; i < alg_blk.ncoeff; i++) {
1490 wm_coeff_parse_coeff(dsp, &data, &coeff_blk);
1491
1492 switch (coeff_blk.ctl_type) {
1493 case SNDRV_CTL_ELEM_TYPE_BYTES:
1494 break;
Richard Fitzgeralda23ebba2016-11-09 17:14:18 +00001495 case WMFW_CTL_TYPE_ACKED:
1496 if (coeff_blk.flags & WMFW_CTL_FLAG_SYS)
1497 continue; /* ignore */
1498
1499 ret = wm_adsp_check_coeff_flags(dsp, &coeff_blk,
1500 WMFW_CTL_FLAG_VOLATILE |
1501 WMFW_CTL_FLAG_WRITEABLE |
1502 WMFW_CTL_FLAG_READABLE,
1503 0);
1504 if (ret)
1505 return -EINVAL;
1506 break;
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +00001507 case WMFW_CTL_TYPE_HOSTEVENT:
1508 ret = wm_adsp_check_coeff_flags(dsp, &coeff_blk,
1509 WMFW_CTL_FLAG_SYS |
1510 WMFW_CTL_FLAG_VOLATILE |
1511 WMFW_CTL_FLAG_WRITEABLE |
1512 WMFW_CTL_FLAG_READABLE,
1513 0);
1514 if (ret)
1515 return -EINVAL;
1516 break;
Charles Keepax23237362015-04-13 13:28:02 +01001517 default:
1518 adsp_err(dsp, "Unknown control type: %d\n",
1519 coeff_blk.ctl_type);
1520 return -EINVAL;
1521 }
1522
1523 alg_region.type = coeff_blk.mem_type;
1524 alg_region.alg = alg_blk.id;
1525
1526 ret = wm_adsp_create_control(dsp, &alg_region,
1527 coeff_blk.offset,
1528 coeff_blk.len,
1529 coeff_blk.name,
Charles Keepax26c22a12015-04-20 13:52:45 +01001530 coeff_blk.name_len,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00001531 coeff_blk.flags,
1532 coeff_blk.ctl_type);
Charles Keepax23237362015-04-13 13:28:02 +01001533 if (ret < 0)
1534 adsp_err(dsp, "Failed to create control: %.*s, %d\n",
1535 coeff_blk.name_len, coeff_blk.name, ret);
1536 }
1537
1538 return 0;
1539}
1540
Mark Brown2159ad932012-10-11 11:54:02 +09001541static int wm_adsp_load(struct wm_adsp *dsp)
1542{
Mark Browncf17c832013-01-30 14:37:23 +08001543 LIST_HEAD(buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +09001544 const struct firmware *firmware;
1545 struct regmap *regmap = dsp->regmap;
1546 unsigned int pos = 0;
1547 const struct wmfw_header *header;
1548 const struct wmfw_adsp1_sizes *adsp1_sizes;
1549 const struct wmfw_adsp2_sizes *adsp2_sizes;
1550 const struct wmfw_footer *footer;
1551 const struct wmfw_region *region;
1552 const struct wm_adsp_region *mem;
1553 const char *region_name;
1554 char *file, *text;
Mark Browncf17c832013-01-30 14:37:23 +08001555 struct wm_adsp_buf *buf;
Mark Brown2159ad932012-10-11 11:54:02 +09001556 unsigned int reg;
1557 int regions = 0;
1558 int ret, offset, type, sizes;
1559
1560 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
1561 if (file == NULL)
1562 return -ENOMEM;
1563
Mark Brown1023dbd2013-01-11 22:58:28 +00001564 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
1565 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad932012-10-11 11:54:02 +09001566 file[PAGE_SIZE - 1] = '\0';
1567
1568 ret = request_firmware(&firmware, file, dsp->dev);
1569 if (ret != 0) {
1570 adsp_err(dsp, "Failed to request '%s'\n", file);
1571 goto out;
1572 }
1573 ret = -EINVAL;
1574
1575 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
1576 if (pos >= firmware->size) {
1577 adsp_err(dsp, "%s: file too short, %zu bytes\n",
1578 file, firmware->size);
1579 goto out_fw;
1580 }
1581
Charles Keepax7585a5b2015-12-08 16:08:25 +00001582 header = (void *)&firmware->data[0];
Mark Brown2159ad932012-10-11 11:54:02 +09001583
1584 if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
1585 adsp_err(dsp, "%s: invalid magic\n", file);
1586 goto out_fw;
1587 }
1588
Charles Keepax23237362015-04-13 13:28:02 +01001589 switch (header->ver) {
1590 case 0:
Charles Keepaxc61e59f2015-04-13 13:28:05 +01001591 adsp_warn(dsp, "%s: Depreciated file format %d\n",
1592 file, header->ver);
1593 break;
Charles Keepax23237362015-04-13 13:28:02 +01001594 case 1:
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001595 case 2:
Charles Keepax23237362015-04-13 13:28:02 +01001596 break;
1597 default:
Mark Brown2159ad932012-10-11 11:54:02 +09001598 adsp_err(dsp, "%s: unknown file format %d\n",
1599 file, header->ver);
1600 goto out_fw;
1601 }
Charles Keepax23237362015-04-13 13:28:02 +01001602
Dimitris Papastamos36269922013-11-01 15:56:57 +00001603 adsp_info(dsp, "Firmware version: %d\n", header->ver);
Charles Keepax23237362015-04-13 13:28:02 +01001604 dsp->fw_ver = header->ver;
Mark Brown2159ad932012-10-11 11:54:02 +09001605
1606 if (header->core != dsp->type) {
1607 adsp_err(dsp, "%s: invalid core %d != %d\n",
1608 file, header->core, dsp->type);
1609 goto out_fw;
1610 }
1611
1612 switch (dsp->type) {
1613 case WMFW_ADSP1:
1614 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
1615 adsp1_sizes = (void *)&(header[1]);
1616 footer = (void *)&(adsp1_sizes[1]);
1617 sizes = sizeof(*adsp1_sizes);
1618
1619 adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
1620 file, le32_to_cpu(adsp1_sizes->dm),
1621 le32_to_cpu(adsp1_sizes->pm),
1622 le32_to_cpu(adsp1_sizes->zm));
1623 break;
1624
1625 case WMFW_ADSP2:
1626 pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
1627 adsp2_sizes = (void *)&(header[1]);
1628 footer = (void *)&(adsp2_sizes[1]);
1629 sizes = sizeof(*adsp2_sizes);
1630
1631 adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
1632 file, le32_to_cpu(adsp2_sizes->xm),
1633 le32_to_cpu(adsp2_sizes->ym),
1634 le32_to_cpu(adsp2_sizes->pm),
1635 le32_to_cpu(adsp2_sizes->zm));
1636 break;
1637
1638 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +01001639 WARN(1, "Unknown DSP type");
Mark Brown2159ad932012-10-11 11:54:02 +09001640 goto out_fw;
1641 }
1642
1643 if (le32_to_cpu(header->len) != sizeof(*header) +
1644 sizes + sizeof(*footer)) {
1645 adsp_err(dsp, "%s: unexpected header length %d\n",
1646 file, le32_to_cpu(header->len));
1647 goto out_fw;
1648 }
1649
1650 adsp_dbg(dsp, "%s: timestamp %llu\n", file,
1651 le64_to_cpu(footer->timestamp));
1652
1653 while (pos < firmware->size &&
1654 pos - firmware->size > sizeof(*region)) {
1655 region = (void *)&(firmware->data[pos]);
1656 region_name = "Unknown";
1657 reg = 0;
1658 text = NULL;
1659 offset = le32_to_cpu(region->offset) & 0xffffff;
1660 type = be32_to_cpu(region->type) & 0xff;
1661 mem = wm_adsp_find_region(dsp, type);
Charles Keepax7585a5b2015-12-08 16:08:25 +00001662
Mark Brown2159ad932012-10-11 11:54:02 +09001663 switch (type) {
1664 case WMFW_NAME_TEXT:
1665 region_name = "Firmware name";
1666 text = kzalloc(le32_to_cpu(region->len) + 1,
1667 GFP_KERNEL);
1668 break;
Charles Keepax23237362015-04-13 13:28:02 +01001669 case WMFW_ALGORITHM_DATA:
1670 region_name = "Algorithm";
1671 ret = wm_adsp_parse_coeff(dsp, region);
1672 if (ret != 0)
1673 goto out_fw;
1674 break;
Mark Brown2159ad932012-10-11 11:54:02 +09001675 case WMFW_INFO_TEXT:
1676 region_name = "Information";
1677 text = kzalloc(le32_to_cpu(region->len) + 1,
1678 GFP_KERNEL);
1679 break;
1680 case WMFW_ABSOLUTE:
1681 region_name = "Absolute";
1682 reg = offset;
1683 break;
1684 case WMFW_ADSP1_PM:
Mark Brown2159ad932012-10-11 11:54:02 +09001685 case WMFW_ADSP1_DM:
Mark Brown2159ad932012-10-11 11:54:02 +09001686 case WMFW_ADSP2_XM:
Mark Brown2159ad932012-10-11 11:54:02 +09001687 case WMFW_ADSP2_YM:
Mark Brown2159ad932012-10-11 11:54:02 +09001688 case WMFW_ADSP1_ZM:
Richard Fitzgerald9ce5e6e2016-11-09 17:14:15 +00001689 region_name = wm_adsp_mem_region_name(type);
Mark Brown45b9ee72013-01-08 16:02:06 +00001690 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad932012-10-11 11:54:02 +09001691 break;
1692 default:
1693 adsp_warn(dsp,
1694 "%s.%d: Unknown region type %x at %d(%x)\n",
1695 file, regions, type, pos, pos);
1696 break;
1697 }
1698
1699 adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
1700 regions, le32_to_cpu(region->len), offset,
1701 region_name);
1702
1703 if (text) {
1704 memcpy(text, region->data, le32_to_cpu(region->len));
1705 adsp_info(dsp, "%s: %s\n", file, text);
1706 kfree(text);
1707 }
1708
1709 if (reg) {
Charles Keepaxcdcd7f72014-11-14 15:40:45 +00001710 buf = wm_adsp_buf_alloc(region->data,
1711 le32_to_cpu(region->len),
1712 &buf_list);
1713 if (!buf) {
1714 adsp_err(dsp, "Out of memory\n");
1715 ret = -ENOMEM;
1716 goto out_fw;
1717 }
Mark Browna76fefa2013-01-07 19:03:17 +00001718
Charles Keepaxcdcd7f72014-11-14 15:40:45 +00001719 ret = regmap_raw_write_async(regmap, reg, buf->buf,
1720 le32_to_cpu(region->len));
1721 if (ret != 0) {
1722 adsp_err(dsp,
1723 "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
1724 file, regions,
1725 le32_to_cpu(region->len), offset,
1726 region_name, ret);
1727 goto out_fw;
Mark Brown2159ad932012-10-11 11:54:02 +09001728 }
1729 }
1730
1731 pos += le32_to_cpu(region->len) + sizeof(*region);
1732 regions++;
1733 }
Mark Browncf17c832013-01-30 14:37:23 +08001734
1735 ret = regmap_async_complete(regmap);
1736 if (ret != 0) {
1737 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
1738 goto out_fw;
1739 }
1740
Mark Brown2159ad932012-10-11 11:54:02 +09001741 if (pos > firmware->size)
1742 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
1743 file, regions, pos - firmware->size);
1744
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01001745 wm_adsp_debugfs_save_wmfwname(dsp, file);
1746
Mark Brown2159ad932012-10-11 11:54:02 +09001747out_fw:
Mark Browncf17c832013-01-30 14:37:23 +08001748 regmap_async_complete(regmap);
1749 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +09001750 release_firmware(firmware);
1751out:
1752 kfree(file);
1753
1754 return ret;
1755}
1756
Charles Keepax23237362015-04-13 13:28:02 +01001757static void wm_adsp_ctl_fixup_base(struct wm_adsp *dsp,
1758 const struct wm_adsp_alg_region *alg_region)
1759{
1760 struct wm_coeff_ctl *ctl;
1761
1762 list_for_each_entry(ctl, &dsp->ctl_list, list) {
1763 if (ctl->fw_name == wm_adsp_fw_text[dsp->fw] &&
1764 alg_region->alg == ctl->alg_region.alg &&
1765 alg_region->type == ctl->alg_region.type) {
1766 ctl->alg_region.base = alg_region->base;
1767 }
1768 }
1769}
1770
Charles Keepax3809f002015-04-13 13:27:54 +01001771static void *wm_adsp_read_algs(struct wm_adsp *dsp, size_t n_algs,
Charles Keepaxb618a1852015-04-13 13:27:53 +01001772 unsigned int pos, unsigned int len)
Mark Browndb405172012-10-26 19:30:40 +01001773{
Charles Keepaxb618a1852015-04-13 13:27:53 +01001774 void *alg;
1775 int ret;
Mark Browndb405172012-10-26 19:30:40 +01001776 __be32 val;
Mark Browndb405172012-10-26 19:30:40 +01001777
Charles Keepax3809f002015-04-13 13:27:54 +01001778 if (n_algs == 0) {
Mark Browndb405172012-10-26 19:30:40 +01001779 adsp_err(dsp, "No algorithms\n");
Charles Keepaxb618a1852015-04-13 13:27:53 +01001780 return ERR_PTR(-EINVAL);
Mark Browndb405172012-10-26 19:30:40 +01001781 }
1782
Charles Keepax3809f002015-04-13 13:27:54 +01001783 if (n_algs > 1024) {
1784 adsp_err(dsp, "Algorithm count %zx excessive\n", n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001785 return ERR_PTR(-EINVAL);
Mark Brownd62f4bc2012-12-19 14:00:30 +00001786 }
1787
Mark Browndb405172012-10-26 19:30:40 +01001788 /* Read the terminator first to validate the length */
Charles Keepaxb618a1852015-04-13 13:27:53 +01001789 ret = regmap_raw_read(dsp->regmap, pos + len, &val, sizeof(val));
Mark Browndb405172012-10-26 19:30:40 +01001790 if (ret != 0) {
1791 adsp_err(dsp, "Failed to read algorithm list end: %d\n",
1792 ret);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001793 return ERR_PTR(ret);
Mark Browndb405172012-10-26 19:30:40 +01001794 }
1795
1796 if (be32_to_cpu(val) != 0xbedead)
1797 adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
Charles Keepaxb618a1852015-04-13 13:27:53 +01001798 pos + len, be32_to_cpu(val));
Mark Browndb405172012-10-26 19:30:40 +01001799
Charles Keepaxb618a1852015-04-13 13:27:53 +01001800 alg = kzalloc(len * 2, GFP_KERNEL | GFP_DMA);
Mark Browndb405172012-10-26 19:30:40 +01001801 if (!alg)
Charles Keepaxb618a1852015-04-13 13:27:53 +01001802 return ERR_PTR(-ENOMEM);
Mark Browndb405172012-10-26 19:30:40 +01001803
Charles Keepaxb618a1852015-04-13 13:27:53 +01001804 ret = regmap_raw_read(dsp->regmap, pos, alg, len * 2);
Mark Browndb405172012-10-26 19:30:40 +01001805 if (ret != 0) {
Charles Keepax7d00cd92016-02-19 14:44:43 +00001806 adsp_err(dsp, "Failed to read algorithm list: %d\n", ret);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001807 kfree(alg);
1808 return ERR_PTR(ret);
Mark Browndb405172012-10-26 19:30:40 +01001809 }
1810
Charles Keepaxb618a1852015-04-13 13:27:53 +01001811 return alg;
1812}
1813
Charles Keepax14197092015-12-15 11:29:43 +00001814static struct wm_adsp_alg_region *
1815 wm_adsp_find_alg_region(struct wm_adsp *dsp, int type, unsigned int id)
1816{
1817 struct wm_adsp_alg_region *alg_region;
1818
1819 list_for_each_entry(alg_region, &dsp->alg_regions, list) {
1820 if (id == alg_region->alg && type == alg_region->type)
1821 return alg_region;
1822 }
1823
1824 return NULL;
1825}
1826
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001827static struct wm_adsp_alg_region *wm_adsp_create_region(struct wm_adsp *dsp,
1828 int type, __be32 id,
1829 __be32 base)
1830{
1831 struct wm_adsp_alg_region *alg_region;
1832
1833 alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL);
1834 if (!alg_region)
1835 return ERR_PTR(-ENOMEM);
1836
1837 alg_region->type = type;
1838 alg_region->alg = be32_to_cpu(id);
1839 alg_region->base = be32_to_cpu(base);
1840
1841 list_add_tail(&alg_region->list, &dsp->alg_regions);
1842
Charles Keepax23237362015-04-13 13:28:02 +01001843 if (dsp->fw_ver > 0)
1844 wm_adsp_ctl_fixup_base(dsp, alg_region);
1845
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001846 return alg_region;
1847}
1848
Richard Fitzgerald56574d52016-04-27 14:58:29 +01001849static void wm_adsp_free_alg_regions(struct wm_adsp *dsp)
1850{
1851 struct wm_adsp_alg_region *alg_region;
1852
1853 while (!list_empty(&dsp->alg_regions)) {
1854 alg_region = list_first_entry(&dsp->alg_regions,
1855 struct wm_adsp_alg_region,
1856 list);
1857 list_del(&alg_region->list);
1858 kfree(alg_region);
1859 }
1860}
1861
Charles Keepaxb618a1852015-04-13 13:27:53 +01001862static int wm_adsp1_setup_algs(struct wm_adsp *dsp)
1863{
1864 struct wmfw_adsp1_id_hdr adsp1_id;
1865 struct wmfw_adsp1_alg_hdr *adsp1_alg;
Charles Keepax3809f002015-04-13 13:27:54 +01001866 struct wm_adsp_alg_region *alg_region;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001867 const struct wm_adsp_region *mem;
1868 unsigned int pos, len;
Charles Keepax3809f002015-04-13 13:27:54 +01001869 size_t n_algs;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001870 int i, ret;
1871
1872 mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
1873 if (WARN_ON(!mem))
1874 return -EINVAL;
1875
1876 ret = regmap_raw_read(dsp->regmap, mem->base, &adsp1_id,
1877 sizeof(adsp1_id));
1878 if (ret != 0) {
1879 adsp_err(dsp, "Failed to read algorithm info: %d\n",
1880 ret);
1881 return ret;
1882 }
1883
Charles Keepax3809f002015-04-13 13:27:54 +01001884 n_algs = be32_to_cpu(adsp1_id.n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001885 dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
1886 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
1887 dsp->fw_id,
1888 (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
1889 (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
1890 be32_to_cpu(adsp1_id.fw.ver) & 0xff,
Charles Keepax3809f002015-04-13 13:27:54 +01001891 n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001892
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001893 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
1894 adsp1_id.fw.id, adsp1_id.zm);
1895 if (IS_ERR(alg_region))
1896 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001897
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001898 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
1899 adsp1_id.fw.id, adsp1_id.dm);
1900 if (IS_ERR(alg_region))
1901 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001902
1903 pos = sizeof(adsp1_id) / 2;
Charles Keepax3809f002015-04-13 13:27:54 +01001904 len = (sizeof(*adsp1_alg) * n_algs) / 2;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001905
Charles Keepax3809f002015-04-13 13:27:54 +01001906 adsp1_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001907 if (IS_ERR(adsp1_alg))
1908 return PTR_ERR(adsp1_alg);
Mark Browndb405172012-10-26 19:30:40 +01001909
Charles Keepax3809f002015-04-13 13:27:54 +01001910 for (i = 0; i < n_algs; i++) {
Charles Keepaxb618a1852015-04-13 13:27:53 +01001911 adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
1912 i, be32_to_cpu(adsp1_alg[i].alg.id),
1913 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
1914 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
1915 be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
1916 be32_to_cpu(adsp1_alg[i].dm),
1917 be32_to_cpu(adsp1_alg[i].zm));
Mark Brown471f4882013-01-08 16:09:31 +00001918
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001919 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
1920 adsp1_alg[i].alg.id,
1921 adsp1_alg[i].dm);
1922 if (IS_ERR(alg_region)) {
1923 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001924 goto out;
1925 }
Charles Keepax23237362015-04-13 13:28:02 +01001926 if (dsp->fw_ver == 0) {
1927 if (i + 1 < n_algs) {
1928 len = be32_to_cpu(adsp1_alg[i + 1].dm);
1929 len -= be32_to_cpu(adsp1_alg[i].dm);
1930 len *= 4;
1931 wm_adsp_create_control(dsp, alg_region, 0,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00001932 len, NULL, 0, 0,
1933 SNDRV_CTL_ELEM_TYPE_BYTES);
Charles Keepax23237362015-04-13 13:28:02 +01001934 } else {
1935 adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
1936 be32_to_cpu(adsp1_alg[i].alg.id));
1937 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01001938 }
Mark Brown471f4882013-01-08 16:09:31 +00001939
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001940 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
1941 adsp1_alg[i].alg.id,
1942 adsp1_alg[i].zm);
1943 if (IS_ERR(alg_region)) {
1944 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001945 goto out;
1946 }
Charles Keepax23237362015-04-13 13:28:02 +01001947 if (dsp->fw_ver == 0) {
1948 if (i + 1 < n_algs) {
1949 len = be32_to_cpu(adsp1_alg[i + 1].zm);
1950 len -= be32_to_cpu(adsp1_alg[i].zm);
1951 len *= 4;
1952 wm_adsp_create_control(dsp, alg_region, 0,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00001953 len, NULL, 0, 0,
1954 SNDRV_CTL_ELEM_TYPE_BYTES);
Charles Keepax23237362015-04-13 13:28:02 +01001955 } else {
1956 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
1957 be32_to_cpu(adsp1_alg[i].alg.id));
1958 }
Mark Browndb405172012-10-26 19:30:40 +01001959 }
1960 }
1961
1962out:
Charles Keepaxb618a1852015-04-13 13:27:53 +01001963 kfree(adsp1_alg);
1964 return ret;
1965}
1966
1967static int wm_adsp2_setup_algs(struct wm_adsp *dsp)
1968{
1969 struct wmfw_adsp2_id_hdr adsp2_id;
1970 struct wmfw_adsp2_alg_hdr *adsp2_alg;
Charles Keepax3809f002015-04-13 13:27:54 +01001971 struct wm_adsp_alg_region *alg_region;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001972 const struct wm_adsp_region *mem;
1973 unsigned int pos, len;
Charles Keepax3809f002015-04-13 13:27:54 +01001974 size_t n_algs;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001975 int i, ret;
1976
1977 mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
1978 if (WARN_ON(!mem))
1979 return -EINVAL;
1980
1981 ret = regmap_raw_read(dsp->regmap, mem->base, &adsp2_id,
1982 sizeof(adsp2_id));
1983 if (ret != 0) {
1984 adsp_err(dsp, "Failed to read algorithm info: %d\n",
1985 ret);
1986 return ret;
1987 }
1988
Charles Keepax3809f002015-04-13 13:27:54 +01001989 n_algs = be32_to_cpu(adsp2_id.n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001990 dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01001991 dsp->fw_id_version = be32_to_cpu(adsp2_id.fw.ver);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001992 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
1993 dsp->fw_id,
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01001994 (dsp->fw_id_version & 0xff0000) >> 16,
1995 (dsp->fw_id_version & 0xff00) >> 8,
1996 dsp->fw_id_version & 0xff,
Charles Keepax3809f002015-04-13 13:27:54 +01001997 n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001998
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001999 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
2000 adsp2_id.fw.id, adsp2_id.xm);
2001 if (IS_ERR(alg_region))
2002 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002003
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002004 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
2005 adsp2_id.fw.id, adsp2_id.ym);
2006 if (IS_ERR(alg_region))
2007 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002008
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002009 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
2010 adsp2_id.fw.id, adsp2_id.zm);
2011 if (IS_ERR(alg_region))
2012 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002013
2014 pos = sizeof(adsp2_id) / 2;
Charles Keepax3809f002015-04-13 13:27:54 +01002015 len = (sizeof(*adsp2_alg) * n_algs) / 2;
Charles Keepaxb618a1852015-04-13 13:27:53 +01002016
Charles Keepax3809f002015-04-13 13:27:54 +01002017 adsp2_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002018 if (IS_ERR(adsp2_alg))
2019 return PTR_ERR(adsp2_alg);
2020
Charles Keepax3809f002015-04-13 13:27:54 +01002021 for (i = 0; i < n_algs; i++) {
Charles Keepaxb618a1852015-04-13 13:27:53 +01002022 adsp_info(dsp,
2023 "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
2024 i, be32_to_cpu(adsp2_alg[i].alg.id),
2025 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
2026 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
2027 be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
2028 be32_to_cpu(adsp2_alg[i].xm),
2029 be32_to_cpu(adsp2_alg[i].ym),
2030 be32_to_cpu(adsp2_alg[i].zm));
2031
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002032 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
2033 adsp2_alg[i].alg.id,
2034 adsp2_alg[i].xm);
2035 if (IS_ERR(alg_region)) {
2036 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002037 goto out;
2038 }
Charles Keepax23237362015-04-13 13:28:02 +01002039 if (dsp->fw_ver == 0) {
2040 if (i + 1 < n_algs) {
2041 len = be32_to_cpu(adsp2_alg[i + 1].xm);
2042 len -= be32_to_cpu(adsp2_alg[i].xm);
2043 len *= 4;
2044 wm_adsp_create_control(dsp, alg_region, 0,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00002045 len, NULL, 0, 0,
2046 SNDRV_CTL_ELEM_TYPE_BYTES);
Charles Keepax23237362015-04-13 13:28:02 +01002047 } else {
2048 adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
2049 be32_to_cpu(adsp2_alg[i].alg.id));
2050 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01002051 }
2052
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002053 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
2054 adsp2_alg[i].alg.id,
2055 adsp2_alg[i].ym);
2056 if (IS_ERR(alg_region)) {
2057 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002058 goto out;
2059 }
Charles Keepax23237362015-04-13 13:28:02 +01002060 if (dsp->fw_ver == 0) {
2061 if (i + 1 < n_algs) {
2062 len = be32_to_cpu(adsp2_alg[i + 1].ym);
2063 len -= be32_to_cpu(adsp2_alg[i].ym);
2064 len *= 4;
2065 wm_adsp_create_control(dsp, alg_region, 0,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00002066 len, NULL, 0, 0,
2067 SNDRV_CTL_ELEM_TYPE_BYTES);
Charles Keepax23237362015-04-13 13:28:02 +01002068 } else {
2069 adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
2070 be32_to_cpu(adsp2_alg[i].alg.id));
2071 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01002072 }
2073
Charles Keepaxd9d20e12015-04-13 13:27:59 +01002074 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
2075 adsp2_alg[i].alg.id,
2076 adsp2_alg[i].zm);
2077 if (IS_ERR(alg_region)) {
2078 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01002079 goto out;
2080 }
Charles Keepax23237362015-04-13 13:28:02 +01002081 if (dsp->fw_ver == 0) {
2082 if (i + 1 < n_algs) {
2083 len = be32_to_cpu(adsp2_alg[i + 1].zm);
2084 len -= be32_to_cpu(adsp2_alg[i].zm);
2085 len *= 4;
2086 wm_adsp_create_control(dsp, alg_region, 0,
Stuart Henderson8eb084d2016-11-09 17:14:16 +00002087 len, NULL, 0, 0,
2088 SNDRV_CTL_ELEM_TYPE_BYTES);
Charles Keepax23237362015-04-13 13:28:02 +01002089 } else {
2090 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
2091 be32_to_cpu(adsp2_alg[i].alg.id));
2092 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01002093 }
2094 }
2095
2096out:
2097 kfree(adsp2_alg);
Mark Browndb405172012-10-26 19:30:40 +01002098 return ret;
2099}
2100
Mark Brown2159ad932012-10-11 11:54:02 +09002101static int wm_adsp_load_coeff(struct wm_adsp *dsp)
2102{
Mark Browncf17c832013-01-30 14:37:23 +08002103 LIST_HEAD(buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +09002104 struct regmap *regmap = dsp->regmap;
2105 struct wmfw_coeff_hdr *hdr;
2106 struct wmfw_coeff_item *blk;
2107 const struct firmware *firmware;
Mark Brown471f4882013-01-08 16:09:31 +00002108 const struct wm_adsp_region *mem;
2109 struct wm_adsp_alg_region *alg_region;
Mark Brown2159ad932012-10-11 11:54:02 +09002110 const char *region_name;
2111 int ret, pos, blocks, type, offset, reg;
2112 char *file;
Mark Browncf17c832013-01-30 14:37:23 +08002113 struct wm_adsp_buf *buf;
Mark Brown2159ad932012-10-11 11:54:02 +09002114
2115 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
2116 if (file == NULL)
2117 return -ENOMEM;
2118
Mark Brown1023dbd2013-01-11 22:58:28 +00002119 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
2120 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad932012-10-11 11:54:02 +09002121 file[PAGE_SIZE - 1] = '\0';
2122
2123 ret = request_firmware(&firmware, file, dsp->dev);
2124 if (ret != 0) {
2125 adsp_warn(dsp, "Failed to request '%s'\n", file);
2126 ret = 0;
2127 goto out;
2128 }
2129 ret = -EINVAL;
2130
2131 if (sizeof(*hdr) >= firmware->size) {
2132 adsp_err(dsp, "%s: file too short, %zu bytes\n",
2133 file, firmware->size);
2134 goto out_fw;
2135 }
2136
Charles Keepax7585a5b2015-12-08 16:08:25 +00002137 hdr = (void *)&firmware->data[0];
Mark Brown2159ad932012-10-11 11:54:02 +09002138 if (memcmp(hdr->magic, "WMDR", 4) != 0) {
2139 adsp_err(dsp, "%s: invalid magic\n", file);
Charles Keepaxa4cdbec2013-01-21 09:02:31 +00002140 goto out_fw;
Mark Brown2159ad932012-10-11 11:54:02 +09002141 }
2142
Mark Brownc7123262013-01-16 16:59:04 +09002143 switch (be32_to_cpu(hdr->rev) & 0xff) {
2144 case 1:
2145 break;
2146 default:
2147 adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
2148 file, be32_to_cpu(hdr->rev) & 0xff);
2149 ret = -EINVAL;
2150 goto out_fw;
2151 }
2152
Mark Brown2159ad932012-10-11 11:54:02 +09002153 adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
2154 (le32_to_cpu(hdr->ver) >> 16) & 0xff,
2155 (le32_to_cpu(hdr->ver) >> 8) & 0xff,
2156 le32_to_cpu(hdr->ver) & 0xff);
2157
2158 pos = le32_to_cpu(hdr->len);
2159
2160 blocks = 0;
2161 while (pos < firmware->size &&
2162 pos - firmware->size > sizeof(*blk)) {
Charles Keepax7585a5b2015-12-08 16:08:25 +00002163 blk = (void *)(&firmware->data[pos]);
Mark Brown2159ad932012-10-11 11:54:02 +09002164
Mark Brownc7123262013-01-16 16:59:04 +09002165 type = le16_to_cpu(blk->type);
2166 offset = le16_to_cpu(blk->offset);
Mark Brown2159ad932012-10-11 11:54:02 +09002167
2168 adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
2169 file, blocks, le32_to_cpu(blk->id),
2170 (le32_to_cpu(blk->ver) >> 16) & 0xff,
2171 (le32_to_cpu(blk->ver) >> 8) & 0xff,
2172 le32_to_cpu(blk->ver) & 0xff);
2173 adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
2174 file, blocks, le32_to_cpu(blk->len), offset, type);
2175
2176 reg = 0;
2177 region_name = "Unknown";
2178 switch (type) {
Mark Brownc7123262013-01-16 16:59:04 +09002179 case (WMFW_NAME_TEXT << 8):
2180 case (WMFW_INFO_TEXT << 8):
Mark Brown2159ad932012-10-11 11:54:02 +09002181 break;
Mark Brownc7123262013-01-16 16:59:04 +09002182 case (WMFW_ABSOLUTE << 8):
Mark Brownf395a212013-03-05 22:39:54 +08002183 /*
2184 * Old files may use this for global
2185 * coefficients.
2186 */
2187 if (le32_to_cpu(blk->id) == dsp->fw_id &&
2188 offset == 0) {
2189 region_name = "global coefficients";
2190 mem = wm_adsp_find_region(dsp, type);
2191 if (!mem) {
2192 adsp_err(dsp, "No ZM\n");
2193 break;
2194 }
2195 reg = wm_adsp_region_to_reg(mem, 0);
2196
2197 } else {
2198 region_name = "register";
2199 reg = offset;
2200 }
Mark Brown2159ad932012-10-11 11:54:02 +09002201 break;
Mark Brown471f4882013-01-08 16:09:31 +00002202
2203 case WMFW_ADSP1_DM:
2204 case WMFW_ADSP1_ZM:
2205 case WMFW_ADSP2_XM:
2206 case WMFW_ADSP2_YM:
2207 adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
2208 file, blocks, le32_to_cpu(blk->len),
2209 type, le32_to_cpu(blk->id));
2210
2211 mem = wm_adsp_find_region(dsp, type);
2212 if (!mem) {
2213 adsp_err(dsp, "No base for region %x\n", type);
2214 break;
2215 }
2216
Charles Keepax14197092015-12-15 11:29:43 +00002217 alg_region = wm_adsp_find_alg_region(dsp, type,
2218 le32_to_cpu(blk->id));
2219 if (alg_region) {
2220 reg = alg_region->base;
2221 reg = wm_adsp_region_to_reg(mem, reg);
2222 reg += offset;
2223 } else {
Mark Brown471f4882013-01-08 16:09:31 +00002224 adsp_err(dsp, "No %x for algorithm %x\n",
2225 type, le32_to_cpu(blk->id));
Charles Keepax14197092015-12-15 11:29:43 +00002226 }
Mark Brown471f4882013-01-08 16:09:31 +00002227 break;
2228
Mark Brown2159ad932012-10-11 11:54:02 +09002229 default:
Mark Brown25c62f7e2013-01-20 19:02:19 +09002230 adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
2231 file, blocks, type, pos);
Mark Brown2159ad932012-10-11 11:54:02 +09002232 break;
2233 }
2234
2235 if (reg) {
Mark Browncf17c832013-01-30 14:37:23 +08002236 buf = wm_adsp_buf_alloc(blk->data,
2237 le32_to_cpu(blk->len),
2238 &buf_list);
Mark Browna76fefa2013-01-07 19:03:17 +00002239 if (!buf) {
2240 adsp_err(dsp, "Out of memory\n");
Wei Yongjunf4b82812013-03-12 00:23:15 +08002241 ret = -ENOMEM;
2242 goto out_fw;
Mark Browna76fefa2013-01-07 19:03:17 +00002243 }
2244
Mark Brown20da6d52013-01-12 19:58:17 +00002245 adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
2246 file, blocks, le32_to_cpu(blk->len),
2247 reg);
Mark Browncf17c832013-01-30 14:37:23 +08002248 ret = regmap_raw_write_async(regmap, reg, buf->buf,
2249 le32_to_cpu(blk->len));
Mark Brown2159ad932012-10-11 11:54:02 +09002250 if (ret != 0) {
2251 adsp_err(dsp,
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +00002252 "%s.%d: Failed to write to %x in %s: %d\n",
2253 file, blocks, reg, region_name, ret);
Mark Brown2159ad932012-10-11 11:54:02 +09002254 }
2255 }
2256
Charles Keepaxbe951012015-02-16 15:25:49 +00002257 pos += (le32_to_cpu(blk->len) + sizeof(*blk) + 3) & ~0x03;
Mark Brown2159ad932012-10-11 11:54:02 +09002258 blocks++;
2259 }
2260
Mark Browncf17c832013-01-30 14:37:23 +08002261 ret = regmap_async_complete(regmap);
2262 if (ret != 0)
2263 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
2264
Mark Brown2159ad932012-10-11 11:54:02 +09002265 if (pos > firmware->size)
2266 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
2267 file, blocks, pos - firmware->size);
2268
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002269 wm_adsp_debugfs_save_binname(dsp, file);
2270
Mark Brown2159ad932012-10-11 11:54:02 +09002271out_fw:
Charles Keepax9da7a5a2014-11-17 10:48:21 +00002272 regmap_async_complete(regmap);
Mark Brown2159ad932012-10-11 11:54:02 +09002273 release_firmware(firmware);
Mark Browncf17c832013-01-30 14:37:23 +08002274 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +09002275out:
2276 kfree(file);
Wei Yongjunf4b82812013-03-12 00:23:15 +08002277 return ret;
Mark Brown2159ad932012-10-11 11:54:02 +09002278}
2279
Charles Keepax3809f002015-04-13 13:27:54 +01002280int wm_adsp1_init(struct wm_adsp *dsp)
Mark Brown5e7a7a22013-01-16 10:03:56 +09002281{
Charles Keepax3809f002015-04-13 13:27:54 +01002282 INIT_LIST_HEAD(&dsp->alg_regions);
Mark Brown5e7a7a22013-01-16 10:03:56 +09002283
Charles Keepax078e7182015-12-08 16:08:26 +00002284 mutex_init(&dsp->pwr_lock);
2285
Mark Brown5e7a7a22013-01-16 10:03:56 +09002286 return 0;
2287}
2288EXPORT_SYMBOL_GPL(wm_adsp1_init);
2289
Mark Brown2159ad932012-10-11 11:54:02 +09002290int wm_adsp1_event(struct snd_soc_dapm_widget *w,
2291 struct snd_kcontrol *kcontrol,
2292 int event)
2293{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01002294 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Mark Brown2159ad932012-10-11 11:54:02 +09002295 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
2296 struct wm_adsp *dsp = &dsps[w->shift];
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002297 struct wm_coeff_ctl *ctl;
Mark Brown2159ad932012-10-11 11:54:02 +09002298 int ret;
Charles Keepax7585a5b2015-12-08 16:08:25 +00002299 unsigned int val;
Mark Brown2159ad932012-10-11 11:54:02 +09002300
Lars-Peter Clausen00200102014-07-17 22:01:07 +02002301 dsp->card = codec->component.card;
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01002302
Charles Keepax078e7182015-12-08 16:08:26 +00002303 mutex_lock(&dsp->pwr_lock);
2304
Mark Brown2159ad932012-10-11 11:54:02 +09002305 switch (event) {
2306 case SND_SOC_DAPM_POST_PMU:
2307 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2308 ADSP1_SYS_ENA, ADSP1_SYS_ENA);
2309
Chris Rattray94e205b2013-01-18 08:43:09 +00002310 /*
2311 * For simplicity set the DSP clock rate to be the
2312 * SYSCLK rate rather than making it configurable.
2313 */
Charles Keepax7585a5b2015-12-08 16:08:25 +00002314 if (dsp->sysclk_reg) {
Chris Rattray94e205b2013-01-18 08:43:09 +00002315 ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
2316 if (ret != 0) {
2317 adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
2318 ret);
Charles Keepax078e7182015-12-08 16:08:26 +00002319 goto err_mutex;
Chris Rattray94e205b2013-01-18 08:43:09 +00002320 }
2321
Charles Keepax7d00cd92016-02-19 14:44:43 +00002322 val = (val & dsp->sysclk_mask) >> dsp->sysclk_shift;
Chris Rattray94e205b2013-01-18 08:43:09 +00002323
2324 ret = regmap_update_bits(dsp->regmap,
2325 dsp->base + ADSP1_CONTROL_31,
2326 ADSP1_CLK_SEL_MASK, val);
2327 if (ret != 0) {
2328 adsp_err(dsp, "Failed to set clock rate: %d\n",
2329 ret);
Charles Keepax078e7182015-12-08 16:08:26 +00002330 goto err_mutex;
Chris Rattray94e205b2013-01-18 08:43:09 +00002331 }
2332 }
2333
Mark Brown2159ad932012-10-11 11:54:02 +09002334 ret = wm_adsp_load(dsp);
2335 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002336 goto err_ena;
Mark Brown2159ad932012-10-11 11:54:02 +09002337
Charles Keepaxb618a1852015-04-13 13:27:53 +01002338 ret = wm_adsp1_setup_algs(dsp);
Mark Browndb405172012-10-26 19:30:40 +01002339 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002340 goto err_ena;
Mark Browndb405172012-10-26 19:30:40 +01002341
Mark Brown2159ad932012-10-11 11:54:02 +09002342 ret = wm_adsp_load_coeff(dsp);
2343 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002344 goto err_ena;
Mark Brown2159ad932012-10-11 11:54:02 +09002345
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01002346 /* Initialize caches for enabled and unset controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01002347 ret = wm_coeff_init_control_caches(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002348 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002349 goto err_ena;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002350
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01002351 /* Sync set controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01002352 ret = wm_coeff_sync_controls(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002353 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002354 goto err_ena;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002355
Charles Keepax28823eb2016-09-20 13:52:32 +01002356 dsp->booted = true;
2357
Mark Brown2159ad932012-10-11 11:54:02 +09002358 /* Start the core running */
2359 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2360 ADSP1_CORE_ENA | ADSP1_START,
2361 ADSP1_CORE_ENA | ADSP1_START);
Charles Keepax28823eb2016-09-20 13:52:32 +01002362
2363 dsp->running = true;
Mark Brown2159ad932012-10-11 11:54:02 +09002364 break;
2365
2366 case SND_SOC_DAPM_PRE_PMD:
Charles Keepax28823eb2016-09-20 13:52:32 +01002367 dsp->running = false;
2368 dsp->booted = false;
2369
Mark Brown2159ad932012-10-11 11:54:02 +09002370 /* Halt the core */
2371 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2372 ADSP1_CORE_ENA | ADSP1_START, 0);
2373
2374 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
2375 ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
2376
2377 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2378 ADSP1_SYS_ENA, 0);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002379
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01002380 list_for_each_entry(ctl, &dsp->ctl_list, list)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002381 ctl->enabled = 0;
Dimitris Papastamosb0101b42013-11-01 15:56:56 +00002382
Richard Fitzgerald56574d52016-04-27 14:58:29 +01002383
2384 wm_adsp_free_alg_regions(dsp);
Mark Brown2159ad932012-10-11 11:54:02 +09002385 break;
2386
2387 default:
2388 break;
2389 }
2390
Charles Keepax078e7182015-12-08 16:08:26 +00002391 mutex_unlock(&dsp->pwr_lock);
2392
Mark Brown2159ad932012-10-11 11:54:02 +09002393 return 0;
2394
Charles Keepax078e7182015-12-08 16:08:26 +00002395err_ena:
Mark Brown2159ad932012-10-11 11:54:02 +09002396 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2397 ADSP1_SYS_ENA, 0);
Charles Keepax078e7182015-12-08 16:08:26 +00002398err_mutex:
2399 mutex_unlock(&dsp->pwr_lock);
2400
Mark Brown2159ad932012-10-11 11:54:02 +09002401 return ret;
2402}
2403EXPORT_SYMBOL_GPL(wm_adsp1_event);
2404
2405static int wm_adsp2_ena(struct wm_adsp *dsp)
2406{
2407 unsigned int val;
2408 int ret, count;
2409
Mark Brown1552c322013-11-28 18:11:38 +00002410 ret = regmap_update_bits_async(dsp->regmap, dsp->base + ADSP2_CONTROL,
2411 ADSP2_SYS_ENA, ADSP2_SYS_ENA);
Mark Brown2159ad932012-10-11 11:54:02 +09002412 if (ret != 0)
2413 return ret;
2414
2415 /* Wait for the RAM to start, should be near instantaneous */
Charles Keepax939fd1e2013-12-18 09:25:49 +00002416 for (count = 0; count < 10; ++count) {
Charles Keepax7d00cd92016-02-19 14:44:43 +00002417 ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1, &val);
Mark Brown2159ad932012-10-11 11:54:02 +09002418 if (ret != 0)
2419 return ret;
Charles Keepax939fd1e2013-12-18 09:25:49 +00002420
2421 if (val & ADSP2_RAM_RDY)
2422 break;
2423
Charles Keepax1fa96f32016-09-26 10:15:22 +01002424 usleep_range(250, 500);
Charles Keepax939fd1e2013-12-18 09:25:49 +00002425 }
Mark Brown2159ad932012-10-11 11:54:02 +09002426
2427 if (!(val & ADSP2_RAM_RDY)) {
2428 adsp_err(dsp, "Failed to start DSP RAM\n");
2429 return -EBUSY;
2430 }
2431
2432 adsp_dbg(dsp, "RAM ready after %d polls\n", count);
Mark Brown2159ad932012-10-11 11:54:02 +09002433
2434 return 0;
2435}
2436
Charles Keepax18b1a902014-01-09 09:06:54 +00002437static void wm_adsp2_boot_work(struct work_struct *work)
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002438{
2439 struct wm_adsp *dsp = container_of(work,
2440 struct wm_adsp,
2441 boot_work);
2442 int ret;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002443
Charles Keepax078e7182015-12-08 16:08:26 +00002444 mutex_lock(&dsp->pwr_lock);
2445
Charles Keepax90d19ba2016-09-26 10:15:23 +01002446 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2447 ADSP2_MEM_ENA, ADSP2_MEM_ENA);
2448 if (ret != 0)
2449 goto err_mutex;
2450
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002451 ret = wm_adsp2_ena(dsp);
2452 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002453 goto err_mutex;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002454
2455 ret = wm_adsp_load(dsp);
2456 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002457 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002458
Charles Keepaxb618a1852015-04-13 13:27:53 +01002459 ret = wm_adsp2_setup_algs(dsp);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002460 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002461 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002462
2463 ret = wm_adsp_load_coeff(dsp);
2464 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002465 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002466
2467 /* Initialize caches for enabled and unset controls */
2468 ret = wm_coeff_init_control_caches(dsp);
2469 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002470 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002471
Charles Keepax28823eb2016-09-20 13:52:32 +01002472 dsp->booted = true;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002473
Charles Keepax90d19ba2016-09-26 10:15:23 +01002474 /* Turn DSP back off until we are ready to run */
2475 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2476 ADSP2_SYS_ENA, 0);
2477 if (ret != 0)
2478 goto err_ena;
2479
Charles Keepax078e7182015-12-08 16:08:26 +00002480 mutex_unlock(&dsp->pwr_lock);
2481
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002482 return;
2483
Charles Keepax078e7182015-12-08 16:08:26 +00002484err_ena:
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002485 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2486 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
Charles Keepax078e7182015-12-08 16:08:26 +00002487err_mutex:
2488 mutex_unlock(&dsp->pwr_lock);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002489}
2490
Charles Keepaxd82d7672016-01-21 17:53:02 +00002491static void wm_adsp2_set_dspclk(struct wm_adsp *dsp, unsigned int freq)
2492{
2493 int ret;
2494
2495 ret = regmap_update_bits_async(dsp->regmap,
2496 dsp->base + ADSP2_CLOCKING,
2497 ADSP2_CLK_SEL_MASK,
2498 freq << ADSP2_CLK_SEL_SHIFT);
2499 if (ret != 0)
2500 adsp_err(dsp, "Failed to set clock rate: %d\n", ret);
2501}
2502
Charles Keepax12db5ed2014-01-08 17:42:19 +00002503int wm_adsp2_early_event(struct snd_soc_dapm_widget *w,
Charles Keepaxd82d7672016-01-21 17:53:02 +00002504 struct snd_kcontrol *kcontrol, int event,
2505 unsigned int freq)
Charles Keepax12db5ed2014-01-08 17:42:19 +00002506{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01002507 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Charles Keepax12db5ed2014-01-08 17:42:19 +00002508 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
2509 struct wm_adsp *dsp = &dsps[w->shift];
Charles Keepax57a60cc2016-09-26 10:15:24 +01002510 struct wm_coeff_ctl *ctl;
Charles Keepax12db5ed2014-01-08 17:42:19 +00002511
Lars-Peter Clausen00200102014-07-17 22:01:07 +02002512 dsp->card = codec->component.card;
Charles Keepax12db5ed2014-01-08 17:42:19 +00002513
2514 switch (event) {
2515 case SND_SOC_DAPM_PRE_PMU:
Charles Keepaxd82d7672016-01-21 17:53:02 +00002516 wm_adsp2_set_dspclk(dsp, freq);
Charles Keepax12db5ed2014-01-08 17:42:19 +00002517 queue_work(system_unbound_wq, &dsp->boot_work);
2518 break;
Charles Keepax57a60cc2016-09-26 10:15:24 +01002519 case SND_SOC_DAPM_PRE_PMD:
2520 wm_adsp_debugfs_clear(dsp);
2521
2522 dsp->fw_id = 0;
2523 dsp->fw_id_version = 0;
2524
2525 dsp->booted = false;
2526
2527 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2528 ADSP2_MEM_ENA, 0);
2529
2530 list_for_each_entry(ctl, &dsp->ctl_list, list)
2531 ctl->enabled = 0;
2532
2533 wm_adsp_free_alg_regions(dsp);
2534
2535 adsp_dbg(dsp, "Shutdown complete\n");
2536 break;
Charles Keepax12db5ed2014-01-08 17:42:19 +00002537 default:
2538 break;
Charles Keepaxcab27252014-04-17 13:42:54 +01002539 }
Charles Keepax12db5ed2014-01-08 17:42:19 +00002540
2541 return 0;
2542}
2543EXPORT_SYMBOL_GPL(wm_adsp2_early_event);
2544
Mark Brown2159ad932012-10-11 11:54:02 +09002545int wm_adsp2_event(struct snd_soc_dapm_widget *w,
2546 struct snd_kcontrol *kcontrol, int event)
2547{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01002548 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Mark Brown2159ad932012-10-11 11:54:02 +09002549 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
2550 struct wm_adsp *dsp = &dsps[w->shift];
2551 int ret;
2552
2553 switch (event) {
2554 case SND_SOC_DAPM_POST_PMU:
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002555 flush_work(&dsp->boot_work);
Mark Browndd49e2c2012-12-02 21:50:46 +09002556
Charles Keepax28823eb2016-09-20 13:52:32 +01002557 if (!dsp->booted)
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002558 return -EIO;
Mark Browndd49e2c2012-12-02 21:50:46 +09002559
Charles Keepax90d19ba2016-09-26 10:15:23 +01002560 ret = wm_adsp2_ena(dsp);
2561 if (ret != 0)
2562 goto err;
2563
Charles Keepaxcef45772016-09-20 13:52:33 +01002564 /* Sync set controls */
2565 ret = wm_coeff_sync_controls(dsp);
2566 if (ret != 0)
2567 goto err;
2568
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002569 ret = regmap_update_bits(dsp->regmap,
2570 dsp->base + ADSP2_CONTROL,
Charles Keepax00e4c3b2014-11-18 16:25:27 +00002571 ADSP2_CORE_ENA | ADSP2_START,
2572 ADSP2_CORE_ENA | ADSP2_START);
Mark Brown2159ad932012-10-11 11:54:02 +09002573 if (ret != 0)
2574 goto err;
Charles Keepax2cd19bd2015-12-15 11:29:46 +00002575
Charles Keepax28823eb2016-09-20 13:52:32 +01002576 dsp->running = true;
2577
Charles Keepax612047f2016-03-28 14:29:22 +01002578 mutex_lock(&dsp->pwr_lock);
2579
Charles Keepax2cd19bd2015-12-15 11:29:46 +00002580 if (wm_adsp_fw[dsp->fw].num_caps != 0)
2581 ret = wm_adsp_buffer_init(dsp);
2582
Charles Keepax612047f2016-03-28 14:29:22 +01002583 mutex_unlock(&dsp->pwr_lock);
2584
Mark Brown2159ad932012-10-11 11:54:02 +09002585 break;
2586
2587 case SND_SOC_DAPM_PRE_PMD:
Richard Fitzgeraldf4f0c4c2016-11-09 17:14:17 +00002588 /* Tell the firmware to cleanup */
2589 wm_adsp_signal_event_controls(dsp, WM_ADSP_FW_EVENT_SHUTDOWN);
2590
Richard Fitzgerald10337b02015-05-29 10:23:07 +01002591 /* Log firmware state, it can be useful for analysis */
2592 wm_adsp2_show_fw_status(dsp);
2593
Charles Keepax078e7182015-12-08 16:08:26 +00002594 mutex_lock(&dsp->pwr_lock);
2595
Mark Brown1023dbd2013-01-11 22:58:28 +00002596 dsp->running = false;
2597
Mark Brown2159ad932012-10-11 11:54:02 +09002598 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Charles Keepax57a60cc2016-09-26 10:15:24 +01002599 ADSP2_CORE_ENA | ADSP2_START, 0);
Mark Brown973838a2012-11-28 17:20:32 +00002600
Mark Brown2d30b572013-01-28 20:18:17 +08002601 /* Make sure DMAs are quiesced */
Simon Trimmer6facd2d2016-06-22 15:31:03 +01002602 regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
Mark Brown2d30b572013-01-28 20:18:17 +08002603 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
2604 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
Simon Trimmer6facd2d2016-06-22 15:31:03 +01002605
2606 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2607 ADSP2_SYS_ENA, 0);
Mark Brown2d30b572013-01-28 20:18:17 +08002608
Charles Keepax2cd19bd2015-12-15 11:29:46 +00002609 if (wm_adsp_fw[dsp->fw].num_caps != 0)
2610 wm_adsp_buffer_free(dsp);
2611
Charles Keepax078e7182015-12-08 16:08:26 +00002612 mutex_unlock(&dsp->pwr_lock);
2613
Charles Keepax57a60cc2016-09-26 10:15:24 +01002614 adsp_dbg(dsp, "Execution stopped\n");
Mark Brown2159ad932012-10-11 11:54:02 +09002615 break;
2616
2617 default:
2618 break;
2619 }
2620
2621 return 0;
2622err:
2623 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00002624 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
Mark Brown2159ad932012-10-11 11:54:02 +09002625 return ret;
2626}
2627EXPORT_SYMBOL_GPL(wm_adsp2_event);
Mark Brown973838a2012-11-28 17:20:32 +00002628
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002629int wm_adsp2_codec_probe(struct wm_adsp *dsp, struct snd_soc_codec *codec)
2630{
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002631 wm_adsp2_init_debugfs(dsp, codec);
2632
Richard Fitzgerald218e5082015-06-11 11:32:31 +01002633 return snd_soc_add_codec_controls(codec,
Richard Fitzgerald336d0442015-06-18 13:43:19 +01002634 &wm_adsp_fw_controls[dsp->num - 1],
2635 1);
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002636}
2637EXPORT_SYMBOL_GPL(wm_adsp2_codec_probe);
2638
2639int wm_adsp2_codec_remove(struct wm_adsp *dsp, struct snd_soc_codec *codec)
2640{
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002641 wm_adsp2_cleanup_debugfs(dsp);
2642
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002643 return 0;
2644}
2645EXPORT_SYMBOL_GPL(wm_adsp2_codec_remove);
2646
Richard Fitzgerald81ac58b2015-06-02 11:53:34 +01002647int wm_adsp2_init(struct wm_adsp *dsp)
Mark Brown973838a2012-11-28 17:20:32 +00002648{
2649 int ret;
2650
Mark Brown10a2b662012-12-02 21:37:00 +09002651 /*
2652 * Disable the DSP memory by default when in reset for a small
2653 * power saving.
2654 */
Charles Keepax3809f002015-04-13 13:27:54 +01002655 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Brown10a2b662012-12-02 21:37:00 +09002656 ADSP2_MEM_ENA, 0);
2657 if (ret != 0) {
Charles Keepax3809f002015-04-13 13:27:54 +01002658 adsp_err(dsp, "Failed to clear memory retention: %d\n", ret);
Mark Brown10a2b662012-12-02 21:37:00 +09002659 return ret;
2660 }
2661
Charles Keepax3809f002015-04-13 13:27:54 +01002662 INIT_LIST_HEAD(&dsp->alg_regions);
2663 INIT_LIST_HEAD(&dsp->ctl_list);
2664 INIT_WORK(&dsp->boot_work, wm_adsp2_boot_work);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002665
Charles Keepax078e7182015-12-08 16:08:26 +00002666 mutex_init(&dsp->pwr_lock);
2667
Mark Brown973838a2012-11-28 17:20:32 +00002668 return 0;
2669}
2670EXPORT_SYMBOL_GPL(wm_adsp2_init);
Praveen Diwakar0a37c6e2014-07-04 11:17:41 +05302671
Richard Fitzgerald66225e92016-04-27 14:58:27 +01002672void wm_adsp2_remove(struct wm_adsp *dsp)
2673{
2674 struct wm_coeff_ctl *ctl;
2675
2676 while (!list_empty(&dsp->ctl_list)) {
2677 ctl = list_first_entry(&dsp->ctl_list, struct wm_coeff_ctl,
2678 list);
2679 list_del(&ctl->list);
2680 wm_adsp_free_ctl_blk(ctl);
2681 }
2682}
2683EXPORT_SYMBOL_GPL(wm_adsp2_remove);
2684
Charles Keepaxedd71352016-05-04 17:11:55 +01002685static inline int wm_adsp_compr_attached(struct wm_adsp_compr *compr)
2686{
2687 return compr->buf != NULL;
2688}
2689
2690static int wm_adsp_compr_attach(struct wm_adsp_compr *compr)
2691{
2692 /*
2693 * Note this will be more complex once each DSP can support multiple
2694 * streams
2695 */
2696 if (!compr->dsp->buffer)
2697 return -EINVAL;
2698
2699 compr->buf = compr->dsp->buffer;
Charles Keepax721be3b2016-05-04 17:11:56 +01002700 compr->buf->compr = compr;
Charles Keepaxedd71352016-05-04 17:11:55 +01002701
2702 return 0;
2703}
2704
Charles Keepax721be3b2016-05-04 17:11:56 +01002705static void wm_adsp_compr_detach(struct wm_adsp_compr *compr)
2706{
2707 if (!compr)
2708 return;
2709
2710 /* Wake the poll so it can see buffer is no longer attached */
2711 if (compr->stream)
2712 snd_compr_fragment_elapsed(compr->stream);
2713
2714 if (wm_adsp_compr_attached(compr)) {
2715 compr->buf->compr = NULL;
2716 compr->buf = NULL;
2717 }
2718}
2719
Charles Keepax406abc92015-12-15 11:29:45 +00002720int wm_adsp_compr_open(struct wm_adsp *dsp, struct snd_compr_stream *stream)
2721{
2722 struct wm_adsp_compr *compr;
2723 int ret = 0;
2724
2725 mutex_lock(&dsp->pwr_lock);
2726
2727 if (wm_adsp_fw[dsp->fw].num_caps == 0) {
2728 adsp_err(dsp, "Firmware does not support compressed API\n");
2729 ret = -ENXIO;
2730 goto out;
2731 }
2732
2733 if (wm_adsp_fw[dsp->fw].compr_direction != stream->direction) {
2734 adsp_err(dsp, "Firmware does not support stream direction\n");
2735 ret = -EINVAL;
2736 goto out;
2737 }
2738
Charles Keepax95fe9592015-12-15 11:29:47 +00002739 if (dsp->compr) {
2740 /* It is expect this limitation will be removed in future */
2741 adsp_err(dsp, "Only a single stream supported per DSP\n");
2742 ret = -EBUSY;
2743 goto out;
2744 }
2745
Charles Keepax406abc92015-12-15 11:29:45 +00002746 compr = kzalloc(sizeof(*compr), GFP_KERNEL);
2747 if (!compr) {
2748 ret = -ENOMEM;
2749 goto out;
2750 }
2751
2752 compr->dsp = dsp;
2753 compr->stream = stream;
2754
2755 dsp->compr = compr;
2756
2757 stream->runtime->private_data = compr;
2758
2759out:
2760 mutex_unlock(&dsp->pwr_lock);
2761
2762 return ret;
2763}
2764EXPORT_SYMBOL_GPL(wm_adsp_compr_open);
2765
2766int wm_adsp_compr_free(struct snd_compr_stream *stream)
2767{
2768 struct wm_adsp_compr *compr = stream->runtime->private_data;
2769 struct wm_adsp *dsp = compr->dsp;
2770
2771 mutex_lock(&dsp->pwr_lock);
2772
Charles Keepax721be3b2016-05-04 17:11:56 +01002773 wm_adsp_compr_detach(compr);
Charles Keepax406abc92015-12-15 11:29:45 +00002774 dsp->compr = NULL;
2775
Charles Keepax83a40ce2016-01-06 12:33:19 +00002776 kfree(compr->raw_buf);
Charles Keepax406abc92015-12-15 11:29:45 +00002777 kfree(compr);
2778
2779 mutex_unlock(&dsp->pwr_lock);
2780
2781 return 0;
2782}
2783EXPORT_SYMBOL_GPL(wm_adsp_compr_free);
2784
2785static int wm_adsp_compr_check_params(struct snd_compr_stream *stream,
2786 struct snd_compr_params *params)
2787{
2788 struct wm_adsp_compr *compr = stream->runtime->private_data;
2789 struct wm_adsp *dsp = compr->dsp;
2790 const struct wm_adsp_fw_caps *caps;
2791 const struct snd_codec_desc *desc;
2792 int i, j;
2793
2794 if (params->buffer.fragment_size < WM_ADSP_MIN_FRAGMENT_SIZE ||
2795 params->buffer.fragment_size > WM_ADSP_MAX_FRAGMENT_SIZE ||
2796 params->buffer.fragments < WM_ADSP_MIN_FRAGMENTS ||
2797 params->buffer.fragments > WM_ADSP_MAX_FRAGMENTS ||
2798 params->buffer.fragment_size % WM_ADSP_DATA_WORD_SIZE) {
2799 adsp_err(dsp, "Invalid buffer fragsize=%d fragments=%d\n",
2800 params->buffer.fragment_size,
2801 params->buffer.fragments);
2802
2803 return -EINVAL;
2804 }
2805
2806 for (i = 0; i < wm_adsp_fw[dsp->fw].num_caps; i++) {
2807 caps = &wm_adsp_fw[dsp->fw].caps[i];
2808 desc = &caps->desc;
2809
2810 if (caps->id != params->codec.id)
2811 continue;
2812
2813 if (stream->direction == SND_COMPRESS_PLAYBACK) {
2814 if (desc->max_ch < params->codec.ch_out)
2815 continue;
2816 } else {
2817 if (desc->max_ch < params->codec.ch_in)
2818 continue;
2819 }
2820
2821 if (!(desc->formats & (1 << params->codec.format)))
2822 continue;
2823
2824 for (j = 0; j < desc->num_sample_rates; ++j)
2825 if (desc->sample_rates[j] == params->codec.sample_rate)
2826 return 0;
2827 }
2828
2829 adsp_err(dsp, "Invalid params id=%u ch=%u,%u rate=%u fmt=%u\n",
2830 params->codec.id, params->codec.ch_in, params->codec.ch_out,
2831 params->codec.sample_rate, params->codec.format);
2832 return -EINVAL;
2833}
2834
Charles Keepax565ace42016-01-06 12:33:18 +00002835static inline unsigned int wm_adsp_compr_frag_words(struct wm_adsp_compr *compr)
2836{
2837 return compr->size.fragment_size / WM_ADSP_DATA_WORD_SIZE;
2838}
2839
Charles Keepax406abc92015-12-15 11:29:45 +00002840int wm_adsp_compr_set_params(struct snd_compr_stream *stream,
2841 struct snd_compr_params *params)
2842{
2843 struct wm_adsp_compr *compr = stream->runtime->private_data;
Charles Keepax83a40ce2016-01-06 12:33:19 +00002844 unsigned int size;
Charles Keepax406abc92015-12-15 11:29:45 +00002845 int ret;
2846
2847 ret = wm_adsp_compr_check_params(stream, params);
2848 if (ret)
2849 return ret;
2850
2851 compr->size = params->buffer;
2852
2853 adsp_dbg(compr->dsp, "fragment_size=%d fragments=%d\n",
2854 compr->size.fragment_size, compr->size.fragments);
2855
Charles Keepax83a40ce2016-01-06 12:33:19 +00002856 size = wm_adsp_compr_frag_words(compr) * sizeof(*compr->raw_buf);
2857 compr->raw_buf = kmalloc(size, GFP_DMA | GFP_KERNEL);
2858 if (!compr->raw_buf)
2859 return -ENOMEM;
2860
Charles Keepaxda2b3352016-02-02 16:41:36 +00002861 compr->sample_rate = params->codec.sample_rate;
2862
Charles Keepax406abc92015-12-15 11:29:45 +00002863 return 0;
2864}
2865EXPORT_SYMBOL_GPL(wm_adsp_compr_set_params);
2866
2867int wm_adsp_compr_get_caps(struct snd_compr_stream *stream,
2868 struct snd_compr_caps *caps)
2869{
2870 struct wm_adsp_compr *compr = stream->runtime->private_data;
2871 int fw = compr->dsp->fw;
2872 int i;
2873
2874 if (wm_adsp_fw[fw].caps) {
2875 for (i = 0; i < wm_adsp_fw[fw].num_caps; i++)
2876 caps->codecs[i] = wm_adsp_fw[fw].caps[i].id;
2877
2878 caps->num_codecs = i;
2879 caps->direction = wm_adsp_fw[fw].compr_direction;
2880
2881 caps->min_fragment_size = WM_ADSP_MIN_FRAGMENT_SIZE;
2882 caps->max_fragment_size = WM_ADSP_MAX_FRAGMENT_SIZE;
2883 caps->min_fragments = WM_ADSP_MIN_FRAGMENTS;
2884 caps->max_fragments = WM_ADSP_MAX_FRAGMENTS;
2885 }
2886
2887 return 0;
2888}
2889EXPORT_SYMBOL_GPL(wm_adsp_compr_get_caps);
2890
Charles Keepax2cd19bd2015-12-15 11:29:46 +00002891static int wm_adsp_read_data_block(struct wm_adsp *dsp, int mem_type,
2892 unsigned int mem_addr,
2893 unsigned int num_words, u32 *data)
2894{
2895 struct wm_adsp_region const *mem = wm_adsp_find_region(dsp, mem_type);
2896 unsigned int i, reg;
2897 int ret;
2898
2899 if (!mem)
2900 return -EINVAL;
2901
2902 reg = wm_adsp_region_to_reg(mem, mem_addr);
2903
2904 ret = regmap_raw_read(dsp->regmap, reg, data,
2905 sizeof(*data) * num_words);
2906 if (ret < 0)
2907 return ret;
2908
2909 for (i = 0; i < num_words; ++i)
2910 data[i] = be32_to_cpu(data[i]) & 0x00ffffffu;
2911
2912 return 0;
2913}
2914
2915static inline int wm_adsp_read_data_word(struct wm_adsp *dsp, int mem_type,
2916 unsigned int mem_addr, u32 *data)
2917{
2918 return wm_adsp_read_data_block(dsp, mem_type, mem_addr, 1, data);
2919}
2920
2921static int wm_adsp_write_data_word(struct wm_adsp *dsp, int mem_type,
2922 unsigned int mem_addr, u32 data)
2923{
2924 struct wm_adsp_region const *mem = wm_adsp_find_region(dsp, mem_type);
2925 unsigned int reg;
2926
2927 if (!mem)
2928 return -EINVAL;
2929
2930 reg = wm_adsp_region_to_reg(mem, mem_addr);
2931
2932 data = cpu_to_be32(data & 0x00ffffffu);
2933
2934 return regmap_raw_write(dsp->regmap, reg, &data, sizeof(data));
2935}
2936
2937static inline int wm_adsp_buffer_read(struct wm_adsp_compr_buf *buf,
2938 unsigned int field_offset, u32 *data)
2939{
2940 return wm_adsp_read_data_word(buf->dsp, WMFW_ADSP2_XM,
2941 buf->host_buf_ptr + field_offset, data);
2942}
2943
2944static inline int wm_adsp_buffer_write(struct wm_adsp_compr_buf *buf,
2945 unsigned int field_offset, u32 data)
2946{
2947 return wm_adsp_write_data_word(buf->dsp, WMFW_ADSP2_XM,
2948 buf->host_buf_ptr + field_offset, data);
2949}
2950
2951static int wm_adsp_buffer_locate(struct wm_adsp_compr_buf *buf)
2952{
2953 struct wm_adsp_alg_region *alg_region;
2954 struct wm_adsp *dsp = buf->dsp;
2955 u32 xmalg, addr, magic;
2956 int i, ret;
2957
2958 alg_region = wm_adsp_find_alg_region(dsp, WMFW_ADSP2_XM, dsp->fw_id);
2959 xmalg = sizeof(struct wm_adsp_system_config_xm_hdr) / sizeof(__be32);
2960
2961 addr = alg_region->base + xmalg + ALG_XM_FIELD(magic);
2962 ret = wm_adsp_read_data_word(dsp, WMFW_ADSP2_XM, addr, &magic);
2963 if (ret < 0)
2964 return ret;
2965
2966 if (magic != WM_ADSP_ALG_XM_STRUCT_MAGIC)
2967 return -EINVAL;
2968
2969 addr = alg_region->base + xmalg + ALG_XM_FIELD(host_buf_ptr);
2970 for (i = 0; i < 5; ++i) {
2971 ret = wm_adsp_read_data_word(dsp, WMFW_ADSP2_XM, addr,
2972 &buf->host_buf_ptr);
2973 if (ret < 0)
2974 return ret;
2975
2976 if (buf->host_buf_ptr)
2977 break;
2978
2979 usleep_range(1000, 2000);
2980 }
2981
2982 if (!buf->host_buf_ptr)
2983 return -EIO;
2984
2985 adsp_dbg(dsp, "host_buf_ptr=%x\n", buf->host_buf_ptr);
2986
2987 return 0;
2988}
2989
2990static int wm_adsp_buffer_populate(struct wm_adsp_compr_buf *buf)
2991{
2992 const struct wm_adsp_fw_caps *caps = wm_adsp_fw[buf->dsp->fw].caps;
2993 struct wm_adsp_buffer_region *region;
2994 u32 offset = 0;
2995 int i, ret;
2996
2997 for (i = 0; i < caps->num_regions; ++i) {
2998 region = &buf->regions[i];
2999
3000 region->offset = offset;
3001 region->mem_type = caps->region_defs[i].mem_type;
3002
3003 ret = wm_adsp_buffer_read(buf, caps->region_defs[i].base_offset,
3004 &region->base_addr);
3005 if (ret < 0)
3006 return ret;
3007
3008 ret = wm_adsp_buffer_read(buf, caps->region_defs[i].size_offset,
3009 &offset);
3010 if (ret < 0)
3011 return ret;
3012
3013 region->cumulative_size = offset;
3014
3015 adsp_dbg(buf->dsp,
3016 "region=%d type=%d base=%04x off=%04x size=%04x\n",
3017 i, region->mem_type, region->base_addr,
3018 region->offset, region->cumulative_size);
3019 }
3020
3021 return 0;
3022}
3023
3024static int wm_adsp_buffer_init(struct wm_adsp *dsp)
3025{
3026 struct wm_adsp_compr_buf *buf;
3027 int ret;
3028
3029 buf = kzalloc(sizeof(*buf), GFP_KERNEL);
3030 if (!buf)
3031 return -ENOMEM;
3032
3033 buf->dsp = dsp;
Charles Keepax565ace42016-01-06 12:33:18 +00003034 buf->read_index = -1;
3035 buf->irq_count = 0xFFFFFFFF;
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003036
3037 ret = wm_adsp_buffer_locate(buf);
3038 if (ret < 0) {
3039 adsp_err(dsp, "Failed to acquire host buffer: %d\n", ret);
3040 goto err_buffer;
3041 }
3042
3043 buf->regions = kcalloc(wm_adsp_fw[dsp->fw].caps->num_regions,
3044 sizeof(*buf->regions), GFP_KERNEL);
3045 if (!buf->regions) {
3046 ret = -ENOMEM;
3047 goto err_buffer;
3048 }
3049
3050 ret = wm_adsp_buffer_populate(buf);
3051 if (ret < 0) {
3052 adsp_err(dsp, "Failed to populate host buffer: %d\n", ret);
3053 goto err_regions;
3054 }
3055
3056 dsp->buffer = buf;
3057
3058 return 0;
3059
3060err_regions:
3061 kfree(buf->regions);
3062err_buffer:
3063 kfree(buf);
3064 return ret;
3065}
3066
3067static int wm_adsp_buffer_free(struct wm_adsp *dsp)
3068{
3069 if (dsp->buffer) {
Charles Keepax721be3b2016-05-04 17:11:56 +01003070 wm_adsp_compr_detach(dsp->buffer->compr);
3071
Charles Keepax2cd19bd2015-12-15 11:29:46 +00003072 kfree(dsp->buffer->regions);
3073 kfree(dsp->buffer);
3074
3075 dsp->buffer = NULL;
3076 }
3077
3078 return 0;
3079}
3080
Charles Keepax95fe9592015-12-15 11:29:47 +00003081int wm_adsp_compr_trigger(struct snd_compr_stream *stream, int cmd)
3082{
3083 struct wm_adsp_compr *compr = stream->runtime->private_data;
3084 struct wm_adsp *dsp = compr->dsp;
3085 int ret = 0;
3086
3087 adsp_dbg(dsp, "Trigger: %d\n", cmd);
3088
3089 mutex_lock(&dsp->pwr_lock);
3090
3091 switch (cmd) {
3092 case SNDRV_PCM_TRIGGER_START:
3093 if (wm_adsp_compr_attached(compr))
3094 break;
3095
3096 ret = wm_adsp_compr_attach(compr);
3097 if (ret < 0) {
3098 adsp_err(dsp, "Failed to link buffer and stream: %d\n",
3099 ret);
3100 break;
3101 }
Charles Keepax565ace42016-01-06 12:33:18 +00003102
3103 /* Trigger the IRQ at one fragment of data */
3104 ret = wm_adsp_buffer_write(compr->buf,
3105 HOST_BUFFER_FIELD(high_water_mark),
3106 wm_adsp_compr_frag_words(compr));
3107 if (ret < 0) {
3108 adsp_err(dsp, "Failed to set high water mark: %d\n",
3109 ret);
3110 break;
3111 }
Charles Keepax95fe9592015-12-15 11:29:47 +00003112 break;
3113 case SNDRV_PCM_TRIGGER_STOP:
3114 break;
3115 default:
3116 ret = -EINVAL;
3117 break;
3118 }
3119
3120 mutex_unlock(&dsp->pwr_lock);
3121
3122 return ret;
3123}
3124EXPORT_SYMBOL_GPL(wm_adsp_compr_trigger);
3125
Charles Keepax565ace42016-01-06 12:33:18 +00003126static inline int wm_adsp_buffer_size(struct wm_adsp_compr_buf *buf)
3127{
3128 int last_region = wm_adsp_fw[buf->dsp->fw].caps->num_regions - 1;
3129
3130 return buf->regions[last_region].cumulative_size;
3131}
3132
3133static int wm_adsp_buffer_update_avail(struct wm_adsp_compr_buf *buf)
3134{
3135 u32 next_read_index, next_write_index;
3136 int write_index, read_index, avail;
3137 int ret;
3138
3139 /* Only sync read index if we haven't already read a valid index */
3140 if (buf->read_index < 0) {
3141 ret = wm_adsp_buffer_read(buf,
3142 HOST_BUFFER_FIELD(next_read_index),
3143 &next_read_index);
3144 if (ret < 0)
3145 return ret;
3146
3147 read_index = sign_extend32(next_read_index, 23);
3148
3149 if (read_index < 0) {
3150 adsp_dbg(buf->dsp, "Avail check on unstarted stream\n");
3151 return 0;
3152 }
3153
3154 buf->read_index = read_index;
3155 }
3156
3157 ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(next_write_index),
3158 &next_write_index);
3159 if (ret < 0)
3160 return ret;
3161
3162 write_index = sign_extend32(next_write_index, 23);
3163
3164 avail = write_index - buf->read_index;
3165 if (avail < 0)
3166 avail += wm_adsp_buffer_size(buf);
3167
3168 adsp_dbg(buf->dsp, "readindex=0x%x, writeindex=0x%x, avail=%d\n",
Charles Keepax33d740e2016-03-28 14:29:21 +01003169 buf->read_index, write_index, avail * WM_ADSP_DATA_WORD_SIZE);
Charles Keepax565ace42016-01-06 12:33:18 +00003170
3171 buf->avail = avail;
3172
3173 return 0;
3174}
3175
Charles Keepax9771b182016-04-06 11:21:53 +01003176static int wm_adsp_buffer_get_error(struct wm_adsp_compr_buf *buf)
3177{
3178 int ret;
3179
3180 ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(error), &buf->error);
3181 if (ret < 0) {
3182 adsp_err(buf->dsp, "Failed to check buffer error: %d\n", ret);
3183 return ret;
3184 }
3185 if (buf->error != 0) {
3186 adsp_err(buf->dsp, "Buffer error occurred: %d\n", buf->error);
3187 return -EIO;
3188 }
3189
3190 return 0;
3191}
3192
Charles Keepax565ace42016-01-06 12:33:18 +00003193int wm_adsp_compr_handle_irq(struct wm_adsp *dsp)
3194{
Charles Keepax612047f2016-03-28 14:29:22 +01003195 struct wm_adsp_compr_buf *buf;
3196 struct wm_adsp_compr *compr;
Charles Keepax565ace42016-01-06 12:33:18 +00003197 int ret = 0;
3198
3199 mutex_lock(&dsp->pwr_lock);
3200
Charles Keepax612047f2016-03-28 14:29:22 +01003201 buf = dsp->buffer;
3202 compr = dsp->compr;
3203
Charles Keepax565ace42016-01-06 12:33:18 +00003204 if (!buf) {
Charles Keepax565ace42016-01-06 12:33:18 +00003205 ret = -ENODEV;
3206 goto out;
3207 }
3208
3209 adsp_dbg(dsp, "Handling buffer IRQ\n");
3210
Charles Keepax9771b182016-04-06 11:21:53 +01003211 ret = wm_adsp_buffer_get_error(buf);
3212 if (ret < 0)
Charles Keepax58476092016-04-06 11:21:54 +01003213 goto out_notify; /* Wake poll to report error */
Charles Keepax565ace42016-01-06 12:33:18 +00003214
3215 ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(irq_count),
3216 &buf->irq_count);
3217 if (ret < 0) {
3218 adsp_err(dsp, "Failed to get irq_count: %d\n", ret);
3219 goto out;
3220 }
3221
3222 ret = wm_adsp_buffer_update_avail(buf);
3223 if (ret < 0) {
3224 adsp_err(dsp, "Error reading avail: %d\n", ret);
3225 goto out;
3226 }
3227
Charles Keepax20b7f7c2016-05-13 16:45:17 +01003228 if (wm_adsp_fw[dsp->fw].voice_trigger && buf->irq_count == 2)
3229 ret = WM_ADSP_COMPR_VOICE_TRIGGER;
3230
Charles Keepax58476092016-04-06 11:21:54 +01003231out_notify:
Charles Keepaxc7dae7c2016-02-19 14:44:41 +00003232 if (compr && compr->stream)
Charles Keepax83a40ce2016-01-06 12:33:19 +00003233 snd_compr_fragment_elapsed(compr->stream);
3234
Charles Keepax565ace42016-01-06 12:33:18 +00003235out:
3236 mutex_unlock(&dsp->pwr_lock);
3237
3238 return ret;
3239}
3240EXPORT_SYMBOL_GPL(wm_adsp_compr_handle_irq);
3241
3242static int wm_adsp_buffer_reenable_irq(struct wm_adsp_compr_buf *buf)
3243{
3244 if (buf->irq_count & 0x01)
3245 return 0;
3246
3247 adsp_dbg(buf->dsp, "Enable IRQ(0x%x) for next fragment\n",
3248 buf->irq_count);
3249
3250 buf->irq_count |= 0x01;
3251
3252 return wm_adsp_buffer_write(buf, HOST_BUFFER_FIELD(irq_ack),
3253 buf->irq_count);
3254}
3255
3256int wm_adsp_compr_pointer(struct snd_compr_stream *stream,
3257 struct snd_compr_tstamp *tstamp)
3258{
3259 struct wm_adsp_compr *compr = stream->runtime->private_data;
Charles Keepax565ace42016-01-06 12:33:18 +00003260 struct wm_adsp *dsp = compr->dsp;
Charles Keepax612047f2016-03-28 14:29:22 +01003261 struct wm_adsp_compr_buf *buf;
Charles Keepax565ace42016-01-06 12:33:18 +00003262 int ret = 0;
3263
3264 adsp_dbg(dsp, "Pointer request\n");
3265
3266 mutex_lock(&dsp->pwr_lock);
3267
Charles Keepax612047f2016-03-28 14:29:22 +01003268 buf = compr->buf;
3269
Charles Keepax28ee3d72016-06-13 14:17:12 +01003270 if (!compr->buf || compr->buf->error) {
Charles Keepax8d280662016-06-13 14:17:11 +01003271 snd_compr_stop_error(stream, SNDRV_PCM_STATE_XRUN);
Charles Keepax565ace42016-01-06 12:33:18 +00003272 ret = -EIO;
3273 goto out;
3274 }
3275
3276 if (buf->avail < wm_adsp_compr_frag_words(compr)) {
3277 ret = wm_adsp_buffer_update_avail(buf);
3278 if (ret < 0) {
3279 adsp_err(dsp, "Error reading avail: %d\n", ret);
3280 goto out;
3281 }
3282
3283 /*
3284 * If we really have less than 1 fragment available tell the
3285 * DSP to inform us once a whole fragment is available.
3286 */
3287 if (buf->avail < wm_adsp_compr_frag_words(compr)) {
Charles Keepax58476092016-04-06 11:21:54 +01003288 ret = wm_adsp_buffer_get_error(buf);
Charles Keepax8d280662016-06-13 14:17:11 +01003289 if (ret < 0) {
3290 if (compr->buf->error)
3291 snd_compr_stop_error(stream,
3292 SNDRV_PCM_STATE_XRUN);
Charles Keepax58476092016-04-06 11:21:54 +01003293 goto out;
Charles Keepax8d280662016-06-13 14:17:11 +01003294 }
Charles Keepax58476092016-04-06 11:21:54 +01003295
Charles Keepax565ace42016-01-06 12:33:18 +00003296 ret = wm_adsp_buffer_reenable_irq(buf);
3297 if (ret < 0) {
3298 adsp_err(dsp,
3299 "Failed to re-enable buffer IRQ: %d\n",
3300 ret);
3301 goto out;
3302 }
3303 }
3304 }
3305
3306 tstamp->copied_total = compr->copied_total;
3307 tstamp->copied_total += buf->avail * WM_ADSP_DATA_WORD_SIZE;
Charles Keepaxda2b3352016-02-02 16:41:36 +00003308 tstamp->sampling_rate = compr->sample_rate;
Charles Keepax565ace42016-01-06 12:33:18 +00003309
3310out:
3311 mutex_unlock(&dsp->pwr_lock);
3312
3313 return ret;
3314}
3315EXPORT_SYMBOL_GPL(wm_adsp_compr_pointer);
3316
Charles Keepax83a40ce2016-01-06 12:33:19 +00003317static int wm_adsp_buffer_capture_block(struct wm_adsp_compr *compr, int target)
3318{
3319 struct wm_adsp_compr_buf *buf = compr->buf;
3320 u8 *pack_in = (u8 *)compr->raw_buf;
3321 u8 *pack_out = (u8 *)compr->raw_buf;
3322 unsigned int adsp_addr;
3323 int mem_type, nwords, max_read;
3324 int i, j, ret;
3325
3326 /* Calculate read parameters */
3327 for (i = 0; i < wm_adsp_fw[buf->dsp->fw].caps->num_regions; ++i)
3328 if (buf->read_index < buf->regions[i].cumulative_size)
3329 break;
3330
3331 if (i == wm_adsp_fw[buf->dsp->fw].caps->num_regions)
3332 return -EINVAL;
3333
3334 mem_type = buf->regions[i].mem_type;
3335 adsp_addr = buf->regions[i].base_addr +
3336 (buf->read_index - buf->regions[i].offset);
3337
3338 max_read = wm_adsp_compr_frag_words(compr);
3339 nwords = buf->regions[i].cumulative_size - buf->read_index;
3340
3341 if (nwords > target)
3342 nwords = target;
3343 if (nwords > buf->avail)
3344 nwords = buf->avail;
3345 if (nwords > max_read)
3346 nwords = max_read;
3347 if (!nwords)
3348 return 0;
3349
3350 /* Read data from DSP */
3351 ret = wm_adsp_read_data_block(buf->dsp, mem_type, adsp_addr,
3352 nwords, compr->raw_buf);
3353 if (ret < 0)
3354 return ret;
3355
3356 /* Remove the padding bytes from the data read from the DSP */
3357 for (i = 0; i < nwords; i++) {
3358 for (j = 0; j < WM_ADSP_DATA_WORD_SIZE; j++)
3359 *pack_out++ = *pack_in++;
3360
3361 pack_in += sizeof(*(compr->raw_buf)) - WM_ADSP_DATA_WORD_SIZE;
3362 }
3363
3364 /* update read index to account for words read */
3365 buf->read_index += nwords;
3366 if (buf->read_index == wm_adsp_buffer_size(buf))
3367 buf->read_index = 0;
3368
3369 ret = wm_adsp_buffer_write(buf, HOST_BUFFER_FIELD(next_read_index),
3370 buf->read_index);
3371 if (ret < 0)
3372 return ret;
3373
3374 /* update avail to account for words read */
3375 buf->avail -= nwords;
3376
3377 return nwords;
3378}
3379
3380static int wm_adsp_compr_read(struct wm_adsp_compr *compr,
3381 char __user *buf, size_t count)
3382{
3383 struct wm_adsp *dsp = compr->dsp;
3384 int ntotal = 0;
3385 int nwords, nbytes;
3386
3387 adsp_dbg(dsp, "Requested read of %zu bytes\n", count);
3388
Charles Keepax28ee3d72016-06-13 14:17:12 +01003389 if (!compr->buf || compr->buf->error) {
Charles Keepax8d280662016-06-13 14:17:11 +01003390 snd_compr_stop_error(compr->stream, SNDRV_PCM_STATE_XRUN);
Charles Keepax83a40ce2016-01-06 12:33:19 +00003391 return -EIO;
Charles Keepax8d280662016-06-13 14:17:11 +01003392 }
Charles Keepax83a40ce2016-01-06 12:33:19 +00003393
3394 count /= WM_ADSP_DATA_WORD_SIZE;
3395
3396 do {
3397 nwords = wm_adsp_buffer_capture_block(compr, count);
3398 if (nwords < 0) {
3399 adsp_err(dsp, "Failed to capture block: %d\n", nwords);
3400 return nwords;
3401 }
3402
3403 nbytes = nwords * WM_ADSP_DATA_WORD_SIZE;
3404
3405 adsp_dbg(dsp, "Read %d bytes\n", nbytes);
3406
3407 if (copy_to_user(buf + ntotal, compr->raw_buf, nbytes)) {
3408 adsp_err(dsp, "Failed to copy data to user: %d, %d\n",
3409 ntotal, nbytes);
3410 return -EFAULT;
3411 }
3412
3413 count -= nwords;
3414 ntotal += nbytes;
3415 } while (nwords > 0 && count > 0);
3416
3417 compr->copied_total += ntotal;
3418
3419 return ntotal;
3420}
3421
3422int wm_adsp_compr_copy(struct snd_compr_stream *stream, char __user *buf,
3423 size_t count)
3424{
3425 struct wm_adsp_compr *compr = stream->runtime->private_data;
3426 struct wm_adsp *dsp = compr->dsp;
3427 int ret;
3428
3429 mutex_lock(&dsp->pwr_lock);
3430
3431 if (stream->direction == SND_COMPRESS_CAPTURE)
3432 ret = wm_adsp_compr_read(compr, buf, count);
3433 else
3434 ret = -ENOTSUPP;
3435
3436 mutex_unlock(&dsp->pwr_lock);
3437
3438 return ret;
3439}
3440EXPORT_SYMBOL_GPL(wm_adsp_compr_copy);
3441
Praveen Diwakar0a37c6e2014-07-04 11:17:41 +05303442MODULE_LICENSE("GPL v2");