blob: 26d8cd5c20a1e210a5f946c8ad3e4c8df826e1e3 [file] [log] [blame]
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Christian König.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Christian König
25 * Rafał Miłecki
26 */
Thierry Redinge3b2e032013-01-14 13:36:30 +010027#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/radeon_drm.h>
Rafał Miłeckie55d3e62012-05-06 17:29:44 +020030#include "radeon.h"
31#include "radeon_asic.h"
Alex Deucher070a2e62015-01-22 10:41:55 -050032#include "radeon_audio.h"
Rafał Miłeckie55d3e62012-05-06 17:29:44 +020033#include "evergreend.h"
34#include "atom.h"
35
Alex Deucherb5306022013-07-31 16:51:33 -040036extern void dce6_afmt_select_pin(struct drm_encoder *encoder);
37
Alex Deucherd3d8c142014-09-18 17:26:39 -040038/* enable the audio stream */
39static void dce4_audio_enable(struct radeon_device *rdev,
40 struct r600_audio_pin *pin,
41 u8 enable_mask)
42{
43 u32 tmp = RREG32(AZ_HOT_PLUG_CONTROL);
44
45 if (!pin)
46 return;
47
48 if (enable_mask) {
49 tmp |= AUDIO_ENABLED;
50 if (enable_mask & 1)
51 tmp |= PIN0_AUDIO_ENABLED;
52 if (enable_mask & 2)
53 tmp |= PIN1_AUDIO_ENABLED;
54 if (enable_mask & 4)
55 tmp |= PIN2_AUDIO_ENABLED;
56 if (enable_mask & 8)
57 tmp |= PIN3_AUDIO_ENABLED;
58 } else {
59 tmp &= ~(AUDIO_ENABLED |
60 PIN0_AUDIO_ENABLED |
61 PIN1_AUDIO_ENABLED |
62 PIN2_AUDIO_ENABLED |
63 PIN3_AUDIO_ENABLED);
64 }
65
66 WREG32(AZ_HOT_PLUG_CONTROL, tmp);
67}
68
Rafał Miłeckie55d3e62012-05-06 17:29:44 +020069/*
70 * update the N and CTS parameters for a given pixel clock rate
71 */
72static void evergreen_hdmi_update_ACR(struct drm_encoder *encoder, uint32_t clock)
73{
74 struct drm_device *dev = encoder->dev;
75 struct radeon_device *rdev = dev->dev_private;
76 struct radeon_hdmi_acr acr = r600_hdmi_acr(clock);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +020077 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
78 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
79 uint32_t offset = dig->afmt->offset;
Rafał Miłeckie55d3e62012-05-06 17:29:44 +020080
81 WREG32(HDMI_ACR_32_0 + offset, HDMI_ACR_CTS_32(acr.cts_32khz));
82 WREG32(HDMI_ACR_32_1 + offset, acr.n_32khz);
83
84 WREG32(HDMI_ACR_44_0 + offset, HDMI_ACR_CTS_44(acr.cts_44_1khz));
85 WREG32(HDMI_ACR_44_1 + offset, acr.n_44_1khz);
86
87 WREG32(HDMI_ACR_48_0 + offset, HDMI_ACR_CTS_48(acr.cts_48khz));
88 WREG32(HDMI_ACR_48_1 + offset, acr.n_48khz);
89}
90
Slava Grigorev87654f82014-12-02 11:20:48 -050091void dce4_afmt_write_latency_fields(struct drm_encoder *encoder,
92 struct drm_connector *connector, struct drm_display_mode *mode)
Alex Deucher712fd8a2013-10-10 17:54:51 -040093{
94 struct radeon_device *rdev = encoder->dev->dev_private;
Alex Deucher712fd8a2013-10-10 17:54:51 -040095 u32 tmp = 0;
96
Alex Deucher712fd8a2013-10-10 17:54:51 -040097 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
98 if (connector->latency_present[1])
99 tmp = VIDEO_LIPSYNC(connector->video_latency[1]) |
100 AUDIO_LIPSYNC(connector->audio_latency[1]);
101 else
102 tmp = VIDEO_LIPSYNC(255) | AUDIO_LIPSYNC(255);
103 } else {
104 if (connector->latency_present[0])
105 tmp = VIDEO_LIPSYNC(connector->video_latency[0]) |
106 AUDIO_LIPSYNC(connector->audio_latency[0]);
107 else
108 tmp = VIDEO_LIPSYNC(255) | AUDIO_LIPSYNC(255);
109 }
Slava Grigorev87654f82014-12-02 11:20:48 -0500110 WREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_LIPSYNC, tmp);
Alex Deucher712fd8a2013-10-10 17:54:51 -0400111}
112
Slava Grigorev00a9d4b2014-12-01 18:02:57 -0500113void dce4_afmt_hdmi_write_speaker_allocation(struct drm_encoder *encoder,
114 u8 *sadb, int sad_count)
Alex Deucherba7def42013-08-15 09:34:07 -0400115{
116 struct radeon_device *rdev = encoder->dev->dev_private;
Alex Deucherba7def42013-08-15 09:34:07 -0400117 u32 tmp;
Alex Deucherba7def42013-08-15 09:34:07 -0400118
119 /* program the speaker allocation */
Slava Grigorev00a9d4b2014-12-01 18:02:57 -0500120 tmp = RREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER);
Alex Deucherba7def42013-08-15 09:34:07 -0400121 tmp &= ~(DP_CONNECTION | SPEAKER_ALLOCATION_MASK);
122 /* set HDMI mode */
123 tmp |= HDMI_CONNECTION;
124 if (sad_count)
125 tmp |= SPEAKER_ALLOCATION(sadb[0]);
126 else
127 tmp |= SPEAKER_ALLOCATION(5); /* stereo */
Slava Grigorev00a9d4b2014-12-01 18:02:57 -0500128 WREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER, tmp);
129}
Alex Deucherba7def42013-08-15 09:34:07 -0400130
Slava Grigorev00a9d4b2014-12-01 18:02:57 -0500131void dce4_afmt_dp_write_speaker_allocation(struct drm_encoder *encoder,
132 u8 *sadb, int sad_count)
133{
134 struct radeon_device *rdev = encoder->dev->dev_private;
135 u32 tmp;
136
137 /* program the speaker allocation */
138 tmp = RREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER);
139 tmp &= ~(HDMI_CONNECTION | SPEAKER_ALLOCATION_MASK);
140 /* set DP mode */
141 tmp |= DP_CONNECTION;
142 if (sad_count)
143 tmp |= SPEAKER_ALLOCATION(sadb[0]);
144 else
145 tmp |= SPEAKER_ALLOCATION(5); /* stereo */
146 WREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER, tmp);
Alex Deucherba7def42013-08-15 09:34:07 -0400147}
148
Alex Deucher070a2e62015-01-22 10:41:55 -0500149void evergreen_hdmi_write_sad_regs(struct drm_encoder *encoder,
150 struct cea_sad *sads, int sad_count)
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200151{
Alex Deucher070a2e62015-01-22 10:41:55 -0500152 int i;
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200153 struct radeon_device *rdev = encoder->dev->dev_private;
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200154 static const u16 eld_reg_to_type[][2] = {
155 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
156 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
157 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
158 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
159 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
160 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
161 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
162 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
163 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
164 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
165 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
166 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
167 };
168
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200169 for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
170 u32 value = 0;
Anssi Hannula0f57bca2013-10-29 01:19:16 +0200171 u8 stereo_freqs = 0;
172 int max_channels = -1;
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200173 int j;
174
175 for (j = 0; j < sad_count; j++) {
176 struct cea_sad *sad = &sads[j];
177
178 if (sad->format == eld_reg_to_type[i][1]) {
Anssi Hannula0f57bca2013-10-29 01:19:16 +0200179 if (sad->channels > max_channels) {
180 value = MAX_CHANNELS(sad->channels) |
181 DESCRIPTOR_BYTE_2(sad->byte2) |
182 SUPPORTED_FREQUENCIES(sad->freq);
183 max_channels = sad->channels;
184 }
185
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200186 if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
Anssi Hannula0f57bca2013-10-29 01:19:16 +0200187 stereo_freqs |= sad->freq;
188 else
189 break;
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200190 }
191 }
Anssi Hannula0f57bca2013-10-29 01:19:16 +0200192
193 value |= SUPPORTED_FREQUENCIES_STEREO(stereo_freqs);
194
Alex Deucher070a2e62015-01-22 10:41:55 -0500195 WREG32_ENDPOINT(0, eld_reg_to_type[i][0], value);
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200196 }
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200197}
198
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200199/*
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200200 * build a HDMI Video Info Frame
201 */
Thierry Redinge3b2e032013-01-14 13:36:30 +0100202static void evergreen_hdmi_update_avi_infoframe(struct drm_encoder *encoder,
203 void *buffer, size_t size)
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200204{
205 struct drm_device *dev = encoder->dev;
206 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200207 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
208 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
209 uint32_t offset = dig->afmt->offset;
Thierry Redinge3b2e032013-01-14 13:36:30 +0100210 uint8_t *frame = buffer + 3;
Alex Deucherf1003802013-06-07 10:41:03 -0400211 uint8_t *header = buffer;
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200212
213 WREG32(AFMT_AVI_INFO0 + offset,
214 frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
215 WREG32(AFMT_AVI_INFO1 + offset,
216 frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
217 WREG32(AFMT_AVI_INFO2 + offset,
218 frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
219 WREG32(AFMT_AVI_INFO3 + offset,
Alex Deucherf1003802013-06-07 10:41:03 -0400220 frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200221}
222
Alex Deucherb1f6f472013-04-18 10:50:55 -0400223static void evergreen_audio_set_dto(struct drm_encoder *encoder, u32 clock)
224{
225 struct drm_device *dev = encoder->dev;
226 struct radeon_device *rdev = dev->dev_private;
227 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
228 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
229 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
Alex Deucher731da212013-05-13 11:35:26 -0400230 u32 base_rate = 24000;
Alex Deucher1518dd82013-07-30 17:31:07 -0400231 u32 max_ratio = clock / base_rate;
232 u32 dto_phase;
233 u32 dto_modulo = clock;
234 u32 wallclock_ratio;
235 u32 dto_cntl;
Alex Deucherb1f6f472013-04-18 10:50:55 -0400236
237 if (!dig || !dig->afmt)
238 return;
239
Alex Deucherb5306022013-07-31 16:51:33 -0400240 if (ASIC_IS_DCE6(rdev)) {
Alex Deucher1518dd82013-07-30 17:31:07 -0400241 dto_phase = 24 * 1000;
Alex Deucherb5306022013-07-31 16:51:33 -0400242 } else {
243 if (max_ratio >= 8) {
244 dto_phase = 192 * 1000;
245 wallclock_ratio = 3;
246 } else if (max_ratio >= 4) {
247 dto_phase = 96 * 1000;
248 wallclock_ratio = 2;
249 } else if (max_ratio >= 2) {
250 dto_phase = 48 * 1000;
251 wallclock_ratio = 1;
252 } else {
253 dto_phase = 24 * 1000;
254 wallclock_ratio = 0;
255 }
256 dto_cntl = RREG32(DCCG_AUDIO_DTO0_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK;
257 dto_cntl |= DCCG_AUDIO_DTO_WALLCLOCK_RATIO(wallclock_ratio);
258 WREG32(DCCG_AUDIO_DTO0_CNTL, dto_cntl);
Alex Deucher1518dd82013-07-30 17:31:07 -0400259 }
Alex Deucher1518dd82013-07-30 17:31:07 -0400260
Alex Deucherb1f6f472013-04-18 10:50:55 -0400261 /* XXX two dtos; generally use dto0 for hdmi */
262 /* Express [24MHz / target pixel clock] as an exact rational
263 * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
264 * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
265 */
Alex Deucher7d61d832013-07-26 13:26:05 -0400266 WREG32(DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO0_SOURCE_SEL(radeon_crtc->crtc_id));
Alex Deucher1518dd82013-07-30 17:31:07 -0400267 WREG32(DCCG_AUDIO_DTO0_PHASE, dto_phase);
268 WREG32(DCCG_AUDIO_DTO0_MODULE, dto_modulo);
Alex Deucherb1f6f472013-04-18 10:50:55 -0400269}
270
271
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200272/*
273 * update the info frames with the data from the current display mode
274 */
275void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode)
276{
277 struct drm_device *dev = encoder->dev;
278 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200279 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
280 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucher79766912014-05-28 19:02:31 -0400281 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Thierry Redinge3b2e032013-01-14 13:36:30 +0100282 u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
283 struct hdmi_avi_infoframe frame;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200284 uint32_t offset;
Thierry Redinge3b2e032013-01-14 13:36:30 +0100285 ssize_t err;
Alex Deucher7b555e02014-05-28 19:14:36 -0400286 uint32_t val;
Alex Deucher79766912014-05-28 19:02:31 -0400287 int bpc = 8;
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200288
Alex Deucherc2b4cacf2013-07-08 18:16:56 -0400289 if (!dig || !dig->afmt)
290 return;
291
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200292 /* Silent, r600_hdmi_enable will raise WARN for us */
293 if (!dig->afmt->enabled)
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200294 return;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200295 offset = dig->afmt->offset;
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200296
Alex Deucher79766912014-05-28 19:02:31 -0400297 /* hdmi deep color mode general control packets setup, if bpc > 8 */
298 if (encoder->crtc) {
299 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
300 bpc = radeon_crtc->bpc;
301 }
302
Alex Deucher832eafa2014-02-18 11:07:55 -0500303 /* disable audio prior to setting up hw */
Slava Grigorev3cdde022014-12-02 15:22:43 -0500304 dig->afmt->pin = radeon_audio_get_pin(encoder);
Alex Deucher832eafa2014-02-18 11:07:55 -0500305 if (ASIC_IS_DCE6(rdev)) {
Alex Deucherd3d8c142014-09-18 17:26:39 -0400306 dce6_audio_enable(rdev, dig->afmt->pin, 0);
Alex Deucher832eafa2014-02-18 11:07:55 -0500307 } else {
Alex Deucherd3d8c142014-09-18 17:26:39 -0400308 dce4_audio_enable(rdev, dig->afmt->pin, 0);
Alex Deucher832eafa2014-02-18 11:07:55 -0500309 }
310
Alex Deucherb1f6f472013-04-18 10:50:55 -0400311 evergreen_audio_set_dto(encoder, mode->clock);
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200312
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200313 WREG32(HDMI_VBI_PACKET_CONTROL + offset,
314 HDMI_NULL_SEND); /* send null packets when required */
315
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200316 WREG32(AFMT_AUDIO_CRC_CONTROL + offset, 0x1000);
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200317
Alex Deucher7b555e02014-05-28 19:14:36 -0400318 val = RREG32(HDMI_CONTROL + offset);
319 val &= ~HDMI_DEEP_COLOR_ENABLE;
320 val &= ~HDMI_DEEP_COLOR_DEPTH_MASK;
321
322 switch (bpc) {
323 case 0:
324 case 6:
325 case 8:
326 case 16:
327 default:
328 DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
Jani Nikula72082092014-06-03 14:56:19 +0300329 connector->name, bpc);
Alex Deucher7b555e02014-05-28 19:14:36 -0400330 break;
331 case 10:
332 val |= HDMI_DEEP_COLOR_ENABLE;
333 val |= HDMI_DEEP_COLOR_DEPTH(HDMI_30BIT_DEEP_COLOR);
334 DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
Jani Nikula72082092014-06-03 14:56:19 +0300335 connector->name);
Alex Deucher7b555e02014-05-28 19:14:36 -0400336 break;
337 case 12:
338 val |= HDMI_DEEP_COLOR_ENABLE;
339 val |= HDMI_DEEP_COLOR_DEPTH(HDMI_36BIT_DEEP_COLOR);
340 DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
Jani Nikula72082092014-06-03 14:56:19 +0300341 connector->name);
Alex Deucher7b555e02014-05-28 19:14:36 -0400342 break;
343 }
344
345 WREG32(HDMI_CONTROL + offset, val);
346
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200347 WREG32(HDMI_VBI_PACKET_CONTROL + offset,
348 HDMI_NULL_SEND | /* send null packets when required */
349 HDMI_GC_SEND | /* send general control packets */
350 HDMI_GC_CONT); /* send general control packets every frame */
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200351
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200352 WREG32(HDMI_INFOFRAME_CONTROL0 + offset,
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200353 HDMI_AUDIO_INFO_SEND | /* enable audio info frames (frames won't be set until audio is enabled) */
354 HDMI_AUDIO_INFO_CONT); /* required for audio info values to be updated */
355
356 WREG32(AFMT_INFOFRAME_CONTROL0 + offset,
357 AFMT_AUDIO_INFO_UPDATE); /* required for audio info values to be updated */
358
359 WREG32(HDMI_INFOFRAME_CONTROL1 + offset,
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200360 HDMI_AUDIO_INFO_LINE(2)); /* anything other than 0 */
361
362 WREG32(HDMI_GC + offset, 0); /* unset HDMI_GC_AVMUTE */
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200363
Rafał Miłecki91a44012013-04-18 09:26:08 -0400364 WREG32(HDMI_AUDIO_PACKET_CONTROL + offset,
365 HDMI_AUDIO_DELAY_EN(1) | /* set the default audio delay */
366 HDMI_AUDIO_PACKETS_PER_LINE(3)); /* should be suffient for all audio modes and small enough for all hblanks */
367
368 WREG32(AFMT_AUDIO_PACKET_CONTROL + offset,
369 AFMT_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
370
371 /* fglrx clears sth in AFMT_AUDIO_PACKET_CONTROL2 here */
372
Alex Deucher79766912014-05-28 19:02:31 -0400373 if (bpc > 8)
374 WREG32(HDMI_ACR_PACKET_CONTROL + offset,
375 HDMI_ACR_AUTO_SEND); /* allow hw to sent ACR packets when required */
376 else
377 WREG32(HDMI_ACR_PACKET_CONTROL + offset,
378 HDMI_ACR_SOURCE | /* select SW CTS value */
379 HDMI_ACR_AUTO_SEND); /* allow hw to sent ACR packets when required */
Rafał Miłecki91a44012013-04-18 09:26:08 -0400380
381 evergreen_hdmi_update_ACR(encoder, mode->clock);
382
Rafał Miłeckif93e3fc2013-04-14 01:26:24 +0200383 WREG32(AFMT_60958_0 + offset,
384 AFMT_60958_CS_CHANNEL_NUMBER_L(1));
385
386 WREG32(AFMT_60958_1 + offset,
387 AFMT_60958_CS_CHANNEL_NUMBER_R(2));
388
389 WREG32(AFMT_60958_2 + offset,
390 AFMT_60958_CS_CHANNEL_NUMBER_2(3) |
391 AFMT_60958_CS_CHANNEL_NUMBER_3(4) |
392 AFMT_60958_CS_CHANNEL_NUMBER_4(5) |
393 AFMT_60958_CS_CHANNEL_NUMBER_5(6) |
394 AFMT_60958_CS_CHANNEL_NUMBER_6(7) |
395 AFMT_60958_CS_CHANNEL_NUMBER_7(8));
396
Slava Grigorev00a9d4b2014-12-01 18:02:57 -0500397 radeon_audio_write_speaker_allocation(encoder);
Rafał Miłeckif93e3fc2013-04-14 01:26:24 +0200398
399 WREG32(AFMT_AUDIO_PACKET_CONTROL2 + offset,
400 AFMT_AUDIO_CHANNEL_ENABLE(0xff));
401
402 /* fglrx sets 0x40 in 0x5f80 here */
Alex Deucherb5306022013-07-31 16:51:33 -0400403
Slava Grigorev87654f82014-12-02 11:20:48 -0500404 if (ASIC_IS_DCE6(rdev))
Alex Deucherb5306022013-07-31 16:51:33 -0400405 dce6_afmt_select_pin(encoder);
Rafał Miłeckif93e3fc2013-04-14 01:26:24 +0200406
Alex Deucher070a2e62015-01-22 10:41:55 -0500407 radeon_audio_write_sad_regs(encoder);
Slava Grigorev87654f82014-12-02 11:20:48 -0500408 radeon_audio_write_latency_fields(encoder, mode);
Alex Deucher070a2e62015-01-22 10:41:55 -0500409
Thierry Redinge3b2e032013-01-14 13:36:30 +0100410 err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
411 if (err < 0) {
412 DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
413 return;
414 }
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200415
Thierry Redinge3b2e032013-01-14 13:36:30 +0100416 err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
417 if (err < 0) {
418 DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
419 return;
420 }
421
422 evergreen_hdmi_update_avi_infoframe(encoder, buffer, sizeof(buffer));
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200423
Rafał Miłeckid3418ea2013-04-18 09:23:12 -0400424 WREG32_OR(HDMI_INFOFRAME_CONTROL0 + offset,
425 HDMI_AVI_INFO_SEND | /* enable AVI info frames */
426 HDMI_AVI_INFO_CONT); /* required for audio info values to be updated */
427
428 WREG32_P(HDMI_INFOFRAME_CONTROL1 + offset,
429 HDMI_AVI_INFO_LINE(2), /* anything other than 0 */
430 ~HDMI_AVI_INFO_LINE_MASK);
431
432 WREG32_OR(AFMT_AUDIO_PACKET_CONTROL + offset,
433 AFMT_AUDIO_SAMPLE_SEND); /* send audio packets */
434
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200435 /* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */
436 WREG32(AFMT_RAMP_CONTROL0 + offset, 0x00FFFFFF);
437 WREG32(AFMT_RAMP_CONTROL1 + offset, 0x007FFFFF);
438 WREG32(AFMT_RAMP_CONTROL2 + offset, 0x00000001);
439 WREG32(AFMT_RAMP_CONTROL3 + offset, 0x00000001);
Alex Deucher832eafa2014-02-18 11:07:55 -0500440
441 /* enable audio after to setting up hw */
442 if (ASIC_IS_DCE6(rdev))
Alex Deucherd3d8c142014-09-18 17:26:39 -0400443 dce6_audio_enable(rdev, dig->afmt->pin, 1);
Alex Deucher832eafa2014-02-18 11:07:55 -0500444 else
Alex Deucherd3d8c142014-09-18 17:26:39 -0400445 dce4_audio_enable(rdev, dig->afmt->pin, 0xf);
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200446}
Alex Deuchera973bea2013-04-18 11:32:16 -0400447
448void evergreen_hdmi_enable(struct drm_encoder *encoder, bool enable)
449{
Alex Deucher4adb34e2014-09-18 18:07:08 -0400450 struct drm_device *dev = encoder->dev;
451 struct radeon_device *rdev = dev->dev_private;
Alex Deuchera973bea2013-04-18 11:32:16 -0400452 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
453 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
454
Alex Deucherc2b4cacf2013-07-08 18:16:56 -0400455 if (!dig || !dig->afmt)
456 return;
457
Alex Deuchera973bea2013-04-18 11:32:16 -0400458 /* Silent, r600_hdmi_enable will raise WARN for us */
459 if (enable && dig->afmt->enabled)
460 return;
461 if (!enable && !dig->afmt->enabled)
462 return;
463
Alex Deucher4adb34e2014-09-18 18:07:08 -0400464 if (!enable && dig->afmt->pin) {
465 if (ASIC_IS_DCE6(rdev))
466 dce6_audio_enable(rdev, dig->afmt->pin, 0);
467 else
468 dce4_audio_enable(rdev, dig->afmt->pin, 0);
469 dig->afmt->pin = NULL;
470 }
471
Alex Deuchera973bea2013-04-18 11:32:16 -0400472 dig->afmt->enabled = enable;
473
474 DRM_DEBUG("%sabling HDMI interface @ 0x%04X for encoder 0x%x\n",
475 enable ? "En" : "Dis", dig->afmt->offset, radeon_encoder->encoder_id);
476}