blob: aa511e70099ec20b2c314a1c11c648abf0a51a57 [file] [log] [blame]
Nicolin Chende9b12142016-05-25 12:38:34 -07001/*
2 * cs53l30.c -- CS53l30 ALSA Soc Audio driver
3 *
4 * Copyright 2015 Cirrus Logic, Inc.
5 *
6 * Authors: Paul Handrigan <Paul.Handrigan@cirrus.com>,
7 * Tim Howe <Tim.Howe@cirrus.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 */
14
15#include <linux/clk.h>
16#include <linux/delay.h>
17#include <linux/i2c.h>
18#include <linux/module.h>
19#include <linux/of_gpio.h>
Arnd Bergmann53d4b032016-06-13 17:39:44 +020020#include <linux/gpio/consumer.h>
Nicolin Chende9b12142016-05-25 12:38:34 -070021#include <linux/regulator/consumer.h>
22#include <sound/pcm_params.h>
23#include <sound/soc.h>
24#include <sound/tlv.h>
25
26#include "cs53l30.h"
27
28#define CS53L30_NUM_SUPPLIES 2
29static const char *const cs53l30_supply_names[CS53L30_NUM_SUPPLIES] = {
30 "VA",
31 "VP",
32};
33
34struct cs53l30_private {
35 struct regulator_bulk_data supplies[CS53L30_NUM_SUPPLIES];
36 struct regmap *regmap;
37 struct gpio_desc *reset_gpio;
38 struct clk *mclk;
39 bool use_sdout2;
40 u32 mclk_rate;
41};
42
43static const struct reg_default cs53l30_reg_defaults[] = {
44 { CS53L30_PWRCTL, CS53L30_PWRCTL_DEFAULT },
45 { CS53L30_MCLKCTL, CS53L30_MCLKCTL_DEFAULT },
46 { CS53L30_INT_SR_CTL, CS53L30_INT_SR_CTL_DEFAULT },
47 { CS53L30_MICBIAS_CTL, CS53L30_MICBIAS_CTL_DEFAULT },
48 { CS53L30_ASPCFG_CTL, CS53L30_ASPCFG_CTL_DEFAULT },
49 { CS53L30_ASP_CTL1, CS53L30_ASP_CTL1_DEFAULT },
50 { CS53L30_ASP_TDMTX_CTL1, CS53L30_ASP_TDMTX_CTLx_DEFAULT },
51 { CS53L30_ASP_TDMTX_CTL2, CS53L30_ASP_TDMTX_CTLx_DEFAULT },
52 { CS53L30_ASP_TDMTX_CTL3, CS53L30_ASP_TDMTX_CTLx_DEFAULT },
53 { CS53L30_ASP_TDMTX_CTL4, CS53L30_ASP_TDMTX_CTLx_DEFAULT },
54 { CS53L30_ASP_TDMTX_EN1, CS53L30_ASP_TDMTX_ENx_DEFAULT },
55 { CS53L30_ASP_TDMTX_EN2, CS53L30_ASP_TDMTX_ENx_DEFAULT },
56 { CS53L30_ASP_TDMTX_EN3, CS53L30_ASP_TDMTX_ENx_DEFAULT },
57 { CS53L30_ASP_TDMTX_EN4, CS53L30_ASP_TDMTX_ENx_DEFAULT },
58 { CS53L30_ASP_TDMTX_EN5, CS53L30_ASP_TDMTX_ENx_DEFAULT },
59 { CS53L30_ASP_TDMTX_EN6, CS53L30_ASP_TDMTX_ENx_DEFAULT },
60 { CS53L30_ASP_CTL2, CS53L30_ASP_CTL2_DEFAULT },
61 { CS53L30_SFT_RAMP, CS53L30_SFT_RMP_DEFAULT },
62 { CS53L30_LRCK_CTL1, CS53L30_LRCK_CTLx_DEFAULT },
63 { CS53L30_LRCK_CTL2, CS53L30_LRCK_CTLx_DEFAULT },
64 { CS53L30_MUTEP_CTL1, CS53L30_MUTEP_CTL1_DEFAULT },
65 { CS53L30_MUTEP_CTL2, CS53L30_MUTEP_CTL2_DEFAULT },
66 { CS53L30_INBIAS_CTL1, CS53L30_INBIAS_CTL1_DEFAULT },
67 { CS53L30_INBIAS_CTL2, CS53L30_INBIAS_CTL2_DEFAULT },
68 { CS53L30_DMIC1_STR_CTL, CS53L30_DMIC1_STR_CTL_DEFAULT },
69 { CS53L30_DMIC2_STR_CTL, CS53L30_DMIC2_STR_CTL_DEFAULT },
70 { CS53L30_ADCDMIC1_CTL1, CS53L30_ADCDMICx_CTL1_DEFAULT },
71 { CS53L30_ADCDMIC1_CTL2, CS53L30_ADCDMIC1_CTL2_DEFAULT },
72 { CS53L30_ADC1_CTL3, CS53L30_ADCx_CTL3_DEFAULT },
73 { CS53L30_ADC1_NG_CTL, CS53L30_ADCx_NG_CTL_DEFAULT },
74 { CS53L30_ADC1A_AFE_CTL, CS53L30_ADCxy_AFE_CTL_DEFAULT },
75 { CS53L30_ADC1B_AFE_CTL, CS53L30_ADCxy_AFE_CTL_DEFAULT },
76 { CS53L30_ADC1A_DIG_VOL, CS53L30_ADCxy_DIG_VOL_DEFAULT },
77 { CS53L30_ADC1B_DIG_VOL, CS53L30_ADCxy_DIG_VOL_DEFAULT },
78 { CS53L30_ADCDMIC2_CTL1, CS53L30_ADCDMICx_CTL1_DEFAULT },
79 { CS53L30_ADCDMIC2_CTL2, CS53L30_ADCDMIC1_CTL2_DEFAULT },
80 { CS53L30_ADC2_CTL3, CS53L30_ADCx_CTL3_DEFAULT },
81 { CS53L30_ADC2_NG_CTL, CS53L30_ADCx_NG_CTL_DEFAULT },
82 { CS53L30_ADC2A_AFE_CTL, CS53L30_ADCxy_AFE_CTL_DEFAULT },
83 { CS53L30_ADC2B_AFE_CTL, CS53L30_ADCxy_AFE_CTL_DEFAULT },
84 { CS53L30_ADC2A_DIG_VOL, CS53L30_ADCxy_DIG_VOL_DEFAULT },
85 { CS53L30_ADC2B_DIG_VOL, CS53L30_ADCxy_DIG_VOL_DEFAULT },
86 { CS53L30_INT_MASK, CS53L30_DEVICE_INT_MASK },
87};
88
89static bool cs53l30_volatile_register(struct device *dev, unsigned int reg)
90{
91 if (reg == CS53L30_IS)
92 return true;
93 else
94 return false;
95}
96
97static bool cs53l30_writeable_register(struct device *dev, unsigned int reg)
98{
99 switch (reg) {
100 case CS53L30_DEVID_AB:
101 case CS53L30_DEVID_CD:
102 case CS53L30_DEVID_E:
103 case CS53L30_REVID:
104 case CS53L30_IS:
105 return false;
106 default:
107 return true;
108 }
109}
110
111static bool cs53l30_readable_register(struct device *dev, unsigned int reg)
112{
113 switch (reg) {
114 case CS53L30_DEVID_AB:
115 case CS53L30_DEVID_CD:
116 case CS53L30_DEVID_E:
117 case CS53L30_REVID:
118 case CS53L30_PWRCTL:
119 case CS53L30_MCLKCTL:
120 case CS53L30_INT_SR_CTL:
121 case CS53L30_MICBIAS_CTL:
122 case CS53L30_ASPCFG_CTL:
123 case CS53L30_ASP_CTL1:
124 case CS53L30_ASP_TDMTX_CTL1:
125 case CS53L30_ASP_TDMTX_CTL2:
126 case CS53L30_ASP_TDMTX_CTL3:
127 case CS53L30_ASP_TDMTX_CTL4:
128 case CS53L30_ASP_TDMTX_EN1:
129 case CS53L30_ASP_TDMTX_EN2:
130 case CS53L30_ASP_TDMTX_EN3:
131 case CS53L30_ASP_TDMTX_EN4:
132 case CS53L30_ASP_TDMTX_EN5:
133 case CS53L30_ASP_TDMTX_EN6:
134 case CS53L30_ASP_CTL2:
135 case CS53L30_SFT_RAMP:
136 case CS53L30_LRCK_CTL1:
137 case CS53L30_LRCK_CTL2:
138 case CS53L30_MUTEP_CTL1:
139 case CS53L30_MUTEP_CTL2:
140 case CS53L30_INBIAS_CTL1:
141 case CS53L30_INBIAS_CTL2:
142 case CS53L30_DMIC1_STR_CTL:
143 case CS53L30_DMIC2_STR_CTL:
144 case CS53L30_ADCDMIC1_CTL1:
145 case CS53L30_ADCDMIC1_CTL2:
146 case CS53L30_ADC1_CTL3:
147 case CS53L30_ADC1_NG_CTL:
148 case CS53L30_ADC1A_AFE_CTL:
149 case CS53L30_ADC1B_AFE_CTL:
150 case CS53L30_ADC1A_DIG_VOL:
151 case CS53L30_ADC1B_DIG_VOL:
152 case CS53L30_ADCDMIC2_CTL1:
153 case CS53L30_ADCDMIC2_CTL2:
154 case CS53L30_ADC2_CTL3:
155 case CS53L30_ADC2_NG_CTL:
156 case CS53L30_ADC2A_AFE_CTL:
157 case CS53L30_ADC2B_AFE_CTL:
158 case CS53L30_ADC2A_DIG_VOL:
159 case CS53L30_ADC2B_DIG_VOL:
160 case CS53L30_INT_MASK:
161 return true;
162 default:
163 return false;
164 }
165}
166
167static DECLARE_TLV_DB_SCALE(adc_boost_tlv, 0, 2000, 0);
168static DECLARE_TLV_DB_SCALE(adc_ng_boost_tlv, 0, 3000, 0);
169static DECLARE_TLV_DB_SCALE(pga_tlv, -600, 50, 0);
170static DECLARE_TLV_DB_SCALE(dig_tlv, -9600, 100, 1);
171static DECLARE_TLV_DB_SCALE(pga_preamp_tlv, 0, 10000, 0);
172
173static const char * const input1_sel_text[] = {
174 "DMIC1 On AB In",
175 "DMIC1 On A In",
176 "DMIC1 On B In",
177 "ADC1 On AB In",
178 "ADC1 On A In",
179 "ADC1 On B In",
180 "DMIC1 Off ADC1 Off",
181};
182
183unsigned int const input1_sel_values[] = {
184 CS53L30_CH_TYPE,
185 CS53L30_ADCxB_PDN | CS53L30_CH_TYPE,
186 CS53L30_ADCxA_PDN | CS53L30_CH_TYPE,
187 CS53L30_DMICx_PDN,
188 CS53L30_ADCxB_PDN | CS53L30_DMICx_PDN,
189 CS53L30_ADCxA_PDN | CS53L30_DMICx_PDN,
190 CS53L30_ADCxA_PDN | CS53L30_ADCxB_PDN | CS53L30_DMICx_PDN,
191};
192
193static const char * const input2_sel_text[] = {
194 "DMIC2 On AB In",
195 "DMIC2 On A In",
196 "DMIC2 On B In",
197 "ADC2 On AB In",
198 "ADC2 On A In",
199 "ADC2 On B In",
200 "DMIC2 Off ADC2 Off",
201};
202
203unsigned int const input2_sel_values[] = {
204 0x0,
205 CS53L30_ADCxB_PDN,
206 CS53L30_ADCxA_PDN,
207 CS53L30_DMICx_PDN,
208 CS53L30_ADCxB_PDN | CS53L30_DMICx_PDN,
209 CS53L30_ADCxA_PDN | CS53L30_DMICx_PDN,
210 CS53L30_ADCxA_PDN | CS53L30_ADCxB_PDN | CS53L30_DMICx_PDN,
211};
212
213static const char * const input1_route_sel_text[] = {
214 "ADC1_SEL", "DMIC1_SEL",
215};
216
217static const struct soc_enum input1_route_sel_enum =
218 SOC_ENUM_SINGLE(CS53L30_ADCDMIC1_CTL1, CS53L30_CH_TYPE_SHIFT,
219 ARRAY_SIZE(input1_route_sel_text),
220 input1_route_sel_text);
221
222static SOC_VALUE_ENUM_SINGLE_DECL(input1_sel_enum, CS53L30_ADCDMIC1_CTL1, 0,
223 CS53L30_ADCDMICx_PDN_MASK, input1_sel_text,
224 input1_sel_values);
225
226static const struct snd_kcontrol_new input1_route_sel_mux =
227 SOC_DAPM_ENUM("Input 1 Route", input1_route_sel_enum);
228
229static const char * const input2_route_sel_text[] = {
230 "ADC2_SEL", "DMIC2_SEL",
231};
232
233/* Note: CS53L30_ADCDMIC1_CTL1 CH_TYPE controls inputs 1 and 2 */
234static const struct soc_enum input2_route_sel_enum =
235 SOC_ENUM_SINGLE(CS53L30_ADCDMIC1_CTL1, 0,
236 ARRAY_SIZE(input2_route_sel_text),
237 input2_route_sel_text);
238
239static SOC_VALUE_ENUM_SINGLE_DECL(input2_sel_enum, CS53L30_ADCDMIC2_CTL1, 0,
240 CS53L30_ADCDMICx_PDN_MASK, input2_sel_text,
241 input2_sel_values);
242
243static const struct snd_kcontrol_new input2_route_sel_mux =
244 SOC_DAPM_ENUM("Input 2 Route", input2_route_sel_enum);
245
246/*
247 * TB = 6144*(MCLK(int) scaling factor)/MCLK(internal)
248 * TB - Time base
249 * NOTE: If MCLK_INT_SCALE = 0, then TB=1
250 */
251static const char * const cs53l30_ng_delay_text[] = {
252 "TB*50ms", "TB*100ms", "TB*150ms", "TB*200ms",
253};
254
255static const struct soc_enum adc1_ng_delay_enum =
256 SOC_ENUM_SINGLE(CS53L30_ADC1_NG_CTL, CS53L30_ADCx_NG_DELAY_SHIFT,
257 ARRAY_SIZE(cs53l30_ng_delay_text),
258 cs53l30_ng_delay_text);
259
260static const struct soc_enum adc2_ng_delay_enum =
261 SOC_ENUM_SINGLE(CS53L30_ADC2_NG_CTL, CS53L30_ADCx_NG_DELAY_SHIFT,
262 ARRAY_SIZE(cs53l30_ng_delay_text),
263 cs53l30_ng_delay_text);
264
265/* The noise gate threshold selected will depend on NG Boost */
266static const char * const cs53l30_ng_thres_text[] = {
267 "-64dB/-34dB", "-66dB/-36dB", "-70dB/-40dB", "-73dB/-43dB",
268 "-76dB/-46dB", "-82dB/-52dB", "-58dB", "-64dB",
269};
270
271static const struct soc_enum adc1_ng_thres_enum =
272 SOC_ENUM_SINGLE(CS53L30_ADC1_NG_CTL, CS53L30_ADCx_NG_THRESH_SHIFT,
273 ARRAY_SIZE(cs53l30_ng_thres_text),
274 cs53l30_ng_thres_text);
275
276static const struct soc_enum adc2_ng_thres_enum =
277 SOC_ENUM_SINGLE(CS53L30_ADC2_NG_CTL, CS53L30_ADCx_NG_THRESH_SHIFT,
278 ARRAY_SIZE(cs53l30_ng_thres_text),
279 cs53l30_ng_thres_text);
280
281/* Corner frequencies are with an Fs of 48kHz. */
282static const char * const hpf_corner_freq_text[] = {
283 "1.86Hz", "120Hz", "235Hz", "466Hz",
284};
285
286static const struct soc_enum adc1_hpf_enum =
287 SOC_ENUM_SINGLE(CS53L30_ADC1_CTL3, CS53L30_ADCx_HPF_CF_SHIFT,
288 ARRAY_SIZE(hpf_corner_freq_text), hpf_corner_freq_text);
289
290static const struct soc_enum adc2_hpf_enum =
291 SOC_ENUM_SINGLE(CS53L30_ADC2_CTL3, CS53L30_ADCx_HPF_CF_SHIFT,
292 ARRAY_SIZE(hpf_corner_freq_text), hpf_corner_freq_text);
293
294static const struct snd_kcontrol_new cs53l30_snd_controls[] = {
295 SOC_SINGLE("Digital Soft-Ramp Switch", CS53L30_SFT_RAMP,
296 CS53L30_DIGSFT_SHIFT, 1, 0),
297 SOC_SINGLE("ADC1 Noise Gate Ganging Switch", CS53L30_ADC1_CTL3,
298 CS53L30_ADCx_NG_ALL_SHIFT, 1, 0),
299 SOC_SINGLE("ADC2 Noise Gate Ganging Switch", CS53L30_ADC2_CTL3,
300 CS53L30_ADCx_NG_ALL_SHIFT, 1, 0),
301 SOC_SINGLE("ADC1A Noise Gate Enable Switch", CS53L30_ADC1_NG_CTL,
302 CS53L30_ADCxA_NG_SHIFT, 1, 0),
303 SOC_SINGLE("ADC1B Noise Gate Enable Switch", CS53L30_ADC1_NG_CTL,
304 CS53L30_ADCxB_NG_SHIFT, 1, 0),
305 SOC_SINGLE("ADC2A Noise Gate Enable Switch", CS53L30_ADC2_NG_CTL,
306 CS53L30_ADCxA_NG_SHIFT, 1, 0),
307 SOC_SINGLE("ADC2B Noise Gate Enable Switch", CS53L30_ADC2_NG_CTL,
308 CS53L30_ADCxB_NG_SHIFT, 1, 0),
309 SOC_SINGLE("ADC1 Notch Filter Switch", CS53L30_ADCDMIC1_CTL2,
310 CS53L30_ADCx_NOTCH_DIS_SHIFT, 1, 1),
311 SOC_SINGLE("ADC2 Notch Filter Switch", CS53L30_ADCDMIC2_CTL2,
312 CS53L30_ADCx_NOTCH_DIS_SHIFT, 1, 1),
313 SOC_SINGLE("ADC1A Invert Switch", CS53L30_ADCDMIC1_CTL2,
314 CS53L30_ADCxA_INV_SHIFT, 1, 0),
315 SOC_SINGLE("ADC1B Invert Switch", CS53L30_ADCDMIC1_CTL2,
316 CS53L30_ADCxB_INV_SHIFT, 1, 0),
317 SOC_SINGLE("ADC2A Invert Switch", CS53L30_ADCDMIC2_CTL2,
318 CS53L30_ADCxA_INV_SHIFT, 1, 0),
319 SOC_SINGLE("ADC2B Invert Switch", CS53L30_ADCDMIC2_CTL2,
320 CS53L30_ADCxB_INV_SHIFT, 1, 0),
321
322 SOC_SINGLE_TLV("ADC1A Digital Boost Volume", CS53L30_ADCDMIC1_CTL2,
323 CS53L30_ADCxA_DIG_BOOST_SHIFT, 1, 0, adc_boost_tlv),
324 SOC_SINGLE_TLV("ADC1B Digital Boost Volume", CS53L30_ADCDMIC1_CTL2,
325 CS53L30_ADCxB_DIG_BOOST_SHIFT, 1, 0, adc_boost_tlv),
326 SOC_SINGLE_TLV("ADC2A Digital Boost Volume", CS53L30_ADCDMIC2_CTL2,
327 CS53L30_ADCxA_DIG_BOOST_SHIFT, 1, 0, adc_boost_tlv),
328 SOC_SINGLE_TLV("ADC2B Digital Boost Volume", CS53L30_ADCDMIC2_CTL2,
329 CS53L30_ADCxB_DIG_BOOST_SHIFT, 1, 0, adc_boost_tlv),
330 SOC_SINGLE_TLV("ADC1 NG Boost Volume", CS53L30_ADC1_NG_CTL,
331 CS53L30_ADCx_NG_BOOST_SHIFT, 1, 0, adc_ng_boost_tlv),
332 SOC_SINGLE_TLV("ADC2 NG Boost Volume", CS53L30_ADC2_NG_CTL,
333 CS53L30_ADCx_NG_BOOST_SHIFT, 1, 0, adc_ng_boost_tlv),
334
Nicolin Chenb97c4442016-05-31 16:06:38 -0700335 SOC_DOUBLE_R_TLV("ADC1 Preamplifier Volume", CS53L30_ADC1A_AFE_CTL,
Nicolin Chende9b12142016-05-25 12:38:34 -0700336 CS53L30_ADC1B_AFE_CTL, CS53L30_ADCxy_PREAMP_SHIFT,
337 2, 0, pga_preamp_tlv),
Nicolin Chenb97c4442016-05-31 16:06:38 -0700338 SOC_DOUBLE_R_TLV("ADC2 Preamplifier Volume", CS53L30_ADC2A_AFE_CTL,
Nicolin Chende9b12142016-05-25 12:38:34 -0700339 CS53L30_ADC2B_AFE_CTL, CS53L30_ADCxy_PREAMP_SHIFT,
340 2, 0, pga_preamp_tlv),
341
342 SOC_ENUM("Input 1 Channel Select", input1_sel_enum),
343 SOC_ENUM("Input 2 Channel Select", input2_sel_enum),
344
345 SOC_ENUM("ADC1 HPF Select", adc1_hpf_enum),
346 SOC_ENUM("ADC2 HPF Select", adc2_hpf_enum),
347 SOC_ENUM("ADC1 NG Threshold", adc1_ng_thres_enum),
348 SOC_ENUM("ADC2 NG Threshold", adc2_ng_thres_enum),
349 SOC_ENUM("ADC1 NG Delay", adc1_ng_delay_enum),
350 SOC_ENUM("ADC2 NG Delay", adc2_ng_delay_enum),
351
352 SOC_SINGLE_SX_TLV("ADC1A PGA Volume",
353 CS53L30_ADC1A_AFE_CTL, 0, 0x34, 0x18, pga_tlv),
354 SOC_SINGLE_SX_TLV("ADC1B PGA Volume",
355 CS53L30_ADC1B_AFE_CTL, 0, 0x34, 0x18, pga_tlv),
356 SOC_SINGLE_SX_TLV("ADC2A PGA Volume",
357 CS53L30_ADC2A_AFE_CTL, 0, 0x34, 0x18, pga_tlv),
358 SOC_SINGLE_SX_TLV("ADC2B PGA Volume",
359 CS53L30_ADC2B_AFE_CTL, 0, 0x34, 0x18, pga_tlv),
360
361 SOC_SINGLE_SX_TLV("ADC1A Digital Volume",
362 CS53L30_ADC1A_DIG_VOL, 0, 0xA0, 0x0C, dig_tlv),
363 SOC_SINGLE_SX_TLV("ADC1B Digital Volume",
364 CS53L30_ADC1B_DIG_VOL, 0, 0xA0, 0x0C, dig_tlv),
365 SOC_SINGLE_SX_TLV("ADC2A Digital Volume",
366 CS53L30_ADC2A_DIG_VOL, 0, 0xA0, 0x0C, dig_tlv),
367 SOC_SINGLE_SX_TLV("ADC2B Digital Volume",
368 CS53L30_ADC2B_DIG_VOL, 0, 0xA0, 0x0C, dig_tlv),
369};
370
371static const struct snd_soc_dapm_widget cs53l30_dapm_widgets[] = {
372 SND_SOC_DAPM_INPUT("IN1_DMIC1"),
373 SND_SOC_DAPM_INPUT("IN2"),
374 SND_SOC_DAPM_INPUT("IN3_DMIC2"),
375 SND_SOC_DAPM_INPUT("IN4"),
376 SND_SOC_DAPM_SUPPLY("MIC1 Bias", CS53L30_MICBIAS_CTL,
377 CS53L30_MIC1_BIAS_PDN_SHIFT, 1, NULL, 0),
378 SND_SOC_DAPM_SUPPLY("MIC2 Bias", CS53L30_MICBIAS_CTL,
379 CS53L30_MIC2_BIAS_PDN_SHIFT, 1, NULL, 0),
380 SND_SOC_DAPM_SUPPLY("MIC3 Bias", CS53L30_MICBIAS_CTL,
381 CS53L30_MIC3_BIAS_PDN_SHIFT, 1, NULL, 0),
382 SND_SOC_DAPM_SUPPLY("MIC4 Bias", CS53L30_MICBIAS_CTL,
383 CS53L30_MIC4_BIAS_PDN_SHIFT, 1, NULL, 0),
384
385 SND_SOC_DAPM_AIF_OUT("ASP_SDOUT1", NULL, 0, CS53L30_ASP_CTL1,
386 CS53L30_ASP_SDOUTx_PDN_SHIFT, 1),
387 SND_SOC_DAPM_AIF_OUT("ASP_SDOUT2", NULL, 0, CS53L30_ASP_CTL2,
388 CS53L30_ASP_SDOUTx_PDN_SHIFT, 1),
389
390 SND_SOC_DAPM_MUX("Input Mux 1", SND_SOC_NOPM, 0, 0,
391 &input1_route_sel_mux),
392 SND_SOC_DAPM_MUX("Input Mux 2", SND_SOC_NOPM, 0, 0,
393 &input2_route_sel_mux),
394
395 SND_SOC_DAPM_ADC("ADC1A", NULL, CS53L30_ADCDMIC1_CTL1,
396 CS53L30_ADCxA_PDN_SHIFT, 1),
397 SND_SOC_DAPM_ADC("ADC1B", NULL, CS53L30_ADCDMIC1_CTL1,
398 CS53L30_ADCxB_PDN_SHIFT, 1),
399 SND_SOC_DAPM_ADC("ADC2A", NULL, CS53L30_ADCDMIC2_CTL1,
400 CS53L30_ADCxA_PDN_SHIFT, 1),
401 SND_SOC_DAPM_ADC("ADC2B", NULL, CS53L30_ADCDMIC2_CTL1,
402 CS53L30_ADCxB_PDN_SHIFT, 1),
403 SND_SOC_DAPM_ADC("DMIC1", NULL, CS53L30_ADCDMIC1_CTL1,
404 CS53L30_DMICx_PDN_SHIFT, 1),
405 SND_SOC_DAPM_ADC("DMIC2", NULL, CS53L30_ADCDMIC2_CTL1,
406 CS53L30_DMICx_PDN_SHIFT, 1),
407};
408
409static const struct snd_soc_dapm_route cs53l30_dapm_routes[] = {
410 /* ADC Input Paths */
411 {"ADC1A", NULL, "IN1_DMIC1"},
412 {"Input Mux 1", "ADC1_SEL", "ADC1A"},
413 {"ADC1B", NULL, "IN2"},
414
415 {"ADC2A", NULL, "IN3_DMIC2"},
416 {"Input Mux 2", "ADC2_SEL", "ADC2A"},
417 {"ADC2B", NULL, "IN4"},
418
419 /* MIC Bias Paths */
420 {"ADC1A", NULL, "MIC1 Bias"},
421 {"ADC1B", NULL, "MIC2 Bias"},
422 {"ADC2A", NULL, "MIC3 Bias"},
423 {"ADC2B", NULL, "MIC4 Bias"},
424
425 /* DMIC Paths */
426 {"DMIC1", NULL, "IN1_DMIC1"},
427 {"Input Mux 1", "DMIC1_SEL", "DMIC1"},
428
429 {"DMIC2", NULL, "IN3_DMIC2"},
430 {"Input Mux 2", "DMIC2_SEL", "DMIC2"},
431};
432
433static const struct snd_soc_dapm_route cs53l30_dapm_routes_sdout1[] = {
434 /* Output Paths when using SDOUT1 only */
435 {"ASP_SDOUT1", NULL, "ADC1A" },
436 {"ASP_SDOUT1", NULL, "Input Mux 1"},
437 {"ASP_SDOUT1", NULL, "ADC1B"},
438
439 {"ASP_SDOUT1", NULL, "ADC2A"},
440 {"ASP_SDOUT1", NULL, "Input Mux 2"},
441 {"ASP_SDOUT1", NULL, "ADC2B"},
442
443 {"Capture", NULL, "ASP_SDOUT1"},
444};
445
446static const struct snd_soc_dapm_route cs53l30_dapm_routes_sdout2[] = {
447 /* Output Paths when using both SDOUT1 and SDOUT2 */
448 {"ASP_SDOUT1", NULL, "ADC1A" },
449 {"ASP_SDOUT1", NULL, "Input Mux 1"},
450 {"ASP_SDOUT1", NULL, "ADC1B"},
451
452 {"ASP_SDOUT2", NULL, "ADC2A"},
453 {"ASP_SDOUT2", NULL, "Input Mux 2"},
454 {"ASP_SDOUT2", NULL, "ADC2B"},
455
456 {"Capture", NULL, "ASP_SDOUT1"},
457 {"Capture", NULL, "ASP_SDOUT2"},
458};
459
460struct cs53l30_mclk_div {
461 u32 mclk_rate;
462 u32 srate;
463 u8 asp_rate;
464 u8 internal_fs_ratio;
465 u8 mclk_int_scale;
466};
467
468static struct cs53l30_mclk_div cs53l30_mclk_coeffs[] = {
469 /* NOTE: Enable MCLK_INT_SCALE to save power. */
470
471 /* MCLK, Sample Rate, asp_rate, internal_fs_ratio, mclk_int_scale */
472 {5644800, 11025, 0x4, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
473 {5644800, 22050, 0x8, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
474 {5644800, 44100, 0xC, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
475
476 {6000000, 8000, 0x1, 0, CS53L30_MCLK_INT_SCALE},
477 {6000000, 11025, 0x2, 0, CS53L30_MCLK_INT_SCALE},
478 {6000000, 12000, 0x4, 0, CS53L30_MCLK_INT_SCALE},
479 {6000000, 16000, 0x5, 0, CS53L30_MCLK_INT_SCALE},
480 {6000000, 22050, 0x6, 0, CS53L30_MCLK_INT_SCALE},
481 {6000000, 24000, 0x8, 0, CS53L30_MCLK_INT_SCALE},
482 {6000000, 32000, 0x9, 0, CS53L30_MCLK_INT_SCALE},
483 {6000000, 44100, 0xA, 0, CS53L30_MCLK_INT_SCALE},
484 {6000000, 48000, 0xC, 0, CS53L30_MCLK_INT_SCALE},
485
486 {6144000, 8000, 0x1, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
487 {6144000, 11025, 0x2, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
488 {6144000, 12000, 0x4, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
489 {6144000, 16000, 0x5, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
490 {6144000, 22050, 0x6, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
491 {6144000, 24000, 0x8, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
492 {6144000, 32000, 0x9, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
493 {6144000, 44100, 0xA, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
494 {6144000, 48000, 0xC, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
495
496 {6400000, 8000, 0x1, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
497 {6400000, 11025, 0x2, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
498 {6400000, 12000, 0x4, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
499 {6400000, 16000, 0x5, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
500 {6400000, 22050, 0x6, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
501 {6400000, 24000, 0x8, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
502 {6400000, 32000, 0x9, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
503 {6400000, 44100, 0xA, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
504 {6400000, 48000, 0xC, CS53L30_INTRNL_FS_RATIO, CS53L30_MCLK_INT_SCALE},
505};
506
507struct cs53l30_mclkx_div {
508 u32 mclkx;
509 u8 ratio;
510 u8 mclkdiv;
511};
512
513static struct cs53l30_mclkx_div cs53l30_mclkx_coeffs[] = {
514 {5644800, 1, CS53L30_MCLK_DIV_BY_1},
515 {6000000, 1, CS53L30_MCLK_DIV_BY_1},
516 {6144000, 1, CS53L30_MCLK_DIV_BY_1},
517 {11289600, 2, CS53L30_MCLK_DIV_BY_2},
518 {12288000, 2, CS53L30_MCLK_DIV_BY_2},
519 {12000000, 2, CS53L30_MCLK_DIV_BY_2},
520 {19200000, 3, CS53L30_MCLK_DIV_BY_3},
521};
522
523static int cs53l30_get_mclkx_coeff(int mclkx)
524{
525 int i;
526
527 for (i = 0; i < ARRAY_SIZE(cs53l30_mclkx_coeffs); i++) {
528 if (cs53l30_mclkx_coeffs[i].mclkx == mclkx)
529 return i;
530 }
531
532 return -EINVAL;
533}
534
535static int cs53l30_get_mclk_coeff(int mclk_rate, int srate)
536{
537 int i;
538
539 for (i = 0; i < ARRAY_SIZE(cs53l30_mclk_coeffs); i++) {
540 if (cs53l30_mclk_coeffs[i].mclk_rate == mclk_rate &&
541 cs53l30_mclk_coeffs[i].srate == srate)
542 return i;
543 }
544
545 return -EINVAL;
546}
547
548static int cs53l30_set_sysclk(struct snd_soc_dai *dai,
549 int clk_id, unsigned int freq, int dir)
550{
551 struct cs53l30_private *priv = snd_soc_codec_get_drvdata(dai->codec);
552 int mclkx_coeff;
553 u32 mclk_rate;
554
555 /* MCLKX -> MCLK */
556 mclkx_coeff = cs53l30_get_mclkx_coeff(freq);
557 if (mclkx_coeff < 0)
558 return mclkx_coeff;
559
560 mclk_rate = cs53l30_mclkx_coeffs[mclkx_coeff].mclkx /
561 cs53l30_mclkx_coeffs[mclkx_coeff].ratio;
562
563 regmap_update_bits(priv->regmap, CS53L30_MCLKCTL,
564 CS53L30_MCLK_DIV_MASK,
565 cs53l30_mclkx_coeffs[mclkx_coeff].mclkdiv);
566
567 priv->mclk_rate = mclk_rate;
568
569 return 0;
570}
571
572static int cs53l30_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
573{
574 struct cs53l30_private *priv = snd_soc_codec_get_drvdata(dai->codec);
575 u8 aspcfg = 0, aspctl1 = 0;
576
577 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
578 case SND_SOC_DAIFMT_CBM_CFM:
579 aspcfg |= CS53L30_ASP_MS;
580 break;
581 case SND_SOC_DAIFMT_CBS_CFS:
582 break;
583 default:
584 return -EINVAL;
585 }
586
587 /* DAI mode */
588 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
589 case SND_SOC_DAIFMT_I2S:
590 /* Set TDM_PDN to turn off TDM mode -- Reset default */
591 aspctl1 |= CS53L30_ASP_TDM_PDN;
592 break;
593 case SND_SOC_DAIFMT_DSP_A:
594 /* Clear TDM_PDN and SHIFT_LEFT, invert SCLK */
595 aspcfg |= CS53L30_ASP_SCLK_INV;
596 break;
597 default:
598 return -EINVAL;
599 }
600
601 /* Check to see if the SCLK is inverted */
602 if (fmt & (SND_SOC_DAIFMT_IB_NF | SND_SOC_DAIFMT_IB_IF))
603 aspcfg ^= CS53L30_ASP_SCLK_INV;
604
605 regmap_update_bits(priv->regmap, CS53L30_ASPCFG_CTL,
606 CS53L30_ASP_MS | CS53L30_ASP_SCLK_INV, aspcfg);
607
608 regmap_update_bits(priv->regmap, CS53L30_ASP_CTL1,
609 CS53L30_ASP_TDM_PDN | CS53L30_SHIFT_LEFT, aspctl1);
610
611 return 0;
612}
613
614static int cs53l30_pcm_hw_params(struct snd_pcm_substream *substream,
615 struct snd_pcm_hw_params *params,
616 struct snd_soc_dai *dai)
617{
618 struct cs53l30_private *priv = snd_soc_codec_get_drvdata(dai->codec);
619 int srate = params_rate(params);
620 int mclk_coeff;
621
622 /* MCLK -> srate */
623 mclk_coeff = cs53l30_get_mclk_coeff(priv->mclk_rate, srate);
624 if (mclk_coeff < 0)
625 return -EINVAL;
626
627 regmap_update_bits(priv->regmap, CS53L30_INT_SR_CTL,
628 CS53L30_INTRNL_FS_RATIO_MASK,
629 cs53l30_mclk_coeffs[mclk_coeff].internal_fs_ratio);
630
631 regmap_update_bits(priv->regmap, CS53L30_MCLKCTL,
632 CS53L30_MCLK_INT_SCALE_MASK,
633 cs53l30_mclk_coeffs[mclk_coeff].mclk_int_scale);
634
635 regmap_update_bits(priv->regmap, CS53L30_ASPCFG_CTL,
636 CS53L30_ASP_RATE_MASK,
637 cs53l30_mclk_coeffs[mclk_coeff].asp_rate);
638
639 return 0;
640}
641
642static int cs53l30_set_bias_level(struct snd_soc_codec *codec,
643 enum snd_soc_bias_level level)
644{
645 struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
646 struct cs53l30_private *priv = snd_soc_codec_get_drvdata(codec);
647 unsigned int reg;
648 int i, inter_max_check, ret;
649
650 switch (level) {
651 case SND_SOC_BIAS_ON:
652 break;
653 case SND_SOC_BIAS_PREPARE:
654 if (dapm->bias_level == SND_SOC_BIAS_STANDBY)
655 regmap_update_bits(priv->regmap, CS53L30_PWRCTL,
656 CS53L30_PDN_LP_MASK, 0);
657 break;
658 case SND_SOC_BIAS_STANDBY:
659 if (dapm->bias_level == SND_SOC_BIAS_OFF) {
660 ret = clk_prepare_enable(priv->mclk);
661 if (ret) {
662 dev_err(codec->dev,
663 "failed to enable MCLK: %d\n", ret);
664 return ret;
665 }
666 regmap_update_bits(priv->regmap, CS53L30_MCLKCTL,
667 CS53L30_MCLK_DIS_MASK, 0);
668 regmap_update_bits(priv->regmap, CS53L30_PWRCTL,
669 CS53L30_PDN_ULP_MASK, 0);
670 msleep(50);
671 } else {
672 regmap_update_bits(priv->regmap, CS53L30_PWRCTL,
673 CS53L30_PDN_ULP_MASK,
674 CS53L30_PDN_ULP);
675 }
676 break;
677 case SND_SOC_BIAS_OFF:
678 regmap_update_bits(priv->regmap, CS53L30_INT_MASK,
679 CS53L30_PDN_DONE, 0);
680 /*
681 * If digital softramp is set, the amount of time required
682 * for power down increases and depends on the digital
683 * volume setting.
684 */
685
686 /* Set the max possible time if digsft is set */
687 regmap_read(priv->regmap, CS53L30_SFT_RAMP, &reg);
688 if (reg & CS53L30_DIGSFT_MASK)
689 inter_max_check = CS53L30_PDN_POLL_MAX;
690 else
691 inter_max_check = 10;
692
693 regmap_update_bits(priv->regmap, CS53L30_PWRCTL,
694 CS53L30_PDN_ULP_MASK,
695 CS53L30_PDN_ULP);
696 /* PDN_DONE will take a min of 20ms to be set.*/
697 msleep(20);
698 /* Clr status */
699 regmap_read(priv->regmap, CS53L30_IS, &reg);
700 for (i = 0; i < inter_max_check; i++) {
701 if (inter_max_check < 10) {
702 usleep_range(1000, 1100);
703 regmap_read(priv->regmap, CS53L30_IS, &reg);
704 if (reg & CS53L30_PDN_DONE)
705 break;
706 } else {
707 usleep_range(10000, 10100);
708 regmap_read(priv->regmap, CS53L30_IS, &reg);
709 if (reg & CS53L30_PDN_DONE)
710 break;
711 }
712 }
713 /* PDN_DONE is set. We now can disable the MCLK */
714 regmap_update_bits(priv->regmap, CS53L30_INT_MASK,
715 CS53L30_PDN_DONE, CS53L30_PDN_DONE);
716 regmap_update_bits(priv->regmap, CS53L30_MCLKCTL,
717 CS53L30_MCLK_DIS_MASK,
718 CS53L30_MCLK_DIS);
719 clk_disable_unprepare(priv->mclk);
720 break;
721 }
722
723 return 0;
724}
725
726static int cs53l30_set_tristate(struct snd_soc_dai *dai, int tristate)
727{
728 struct cs53l30_private *priv = snd_soc_codec_get_drvdata(dai->codec);
729 u8 val = tristate ? CS53L30_ASP_3ST : 0;
730
731 return regmap_update_bits(priv->regmap, CS53L30_ASP_CTL1,
732 CS53L30_ASP_3ST_MASK, val);
733}
734
735unsigned int const cs53l30_src_rates[] = {
736 8000, 11025, 12000, 16000, 22050, 24000, 32000, 44100, 48000
737};
738
739static struct snd_pcm_hw_constraint_list src_constraints = {
740 .count = ARRAY_SIZE(cs53l30_src_rates),
741 .list = cs53l30_src_rates,
742};
743
744static int cs53l30_pcm_startup(struct snd_pcm_substream *substream,
745 struct snd_soc_dai *dai)
746{
747 snd_pcm_hw_constraint_list(substream->runtime, 0,
748 SNDRV_PCM_HW_PARAM_RATE, &src_constraints);
749
750 return 0;
751}
752
753/*
754 * Note: CS53L30 counts the slot number per byte while ASoC counts the slot
755 * number per slot_width. So there is a difference between the slots of ASoC
756 * and the slots of CS53L30.
757 */
758static int cs53l30_set_dai_tdm_slot(struct snd_soc_dai *dai,
759 unsigned int tx_mask, unsigned int rx_mask,
760 int slots, int slot_width)
761{
762 struct cs53l30_private *priv = snd_soc_codec_get_drvdata(dai->codec);
763 unsigned int loc[CS53L30_TDM_SLOT_MAX] = {48, 48, 48, 48};
764 unsigned int slot_next, slot_step;
765 u64 tx_enable = 0;
766 int i;
767
768 if (!rx_mask) {
769 dev_err(dai->dev, "rx masks must not be 0\n");
770 return -EINVAL;
771 }
772
773 /* Assuming slot_width is not supposed to be greater than 64 */
774 if (slots <= 0 || slot_width <= 0 || slot_width > 64) {
775 dev_err(dai->dev, "invalid slot number or slot width\n");
776 return -EINVAL;
777 }
778
779 if (slot_width & 0x7) {
780 dev_err(dai->dev, "slot width must count in byte\n");
781 return -EINVAL;
782 }
783
784 /* How many bytes in each ASoC slot */
785 slot_step = slot_width >> 3;
786
787 for (i = 0; rx_mask && i < CS53L30_TDM_SLOT_MAX; i++) {
788 /* Find the first slot from LSB */
789 slot_next = __ffs(rx_mask);
790 /* Save the slot location by converting to CS53L30 slot */
791 loc[i] = slot_next * slot_step;
792 /* Create the mask of CS53L30 slot */
793 tx_enable |= (u64)((u64)(1 << slot_step) - 1) << (u64)loc[i];
794 /* Clear this slot from rx_mask */
795 rx_mask &= ~(1 << slot_next);
796 }
797
798 /* Error out to avoid slot shift */
799 if (rx_mask && i == CS53L30_TDM_SLOT_MAX) {
800 dev_err(dai->dev, "rx_mask exceeds max slot number: %d\n",
801 CS53L30_TDM_SLOT_MAX);
802 return -EINVAL;
803 }
804
805 /* Validate the last CS53L30 slot */
806 slot_next = loc[CS53L30_TDM_SLOT_MAX - 1] + slot_step - 1;
807 if (slot_next > 47) {
808 dev_err(dai->dev, "slot selection out of bounds: %u\n",
809 slot_next);
810 return -EINVAL;
811 }
812
813 for (i = 0; i < CS53L30_TDM_SLOT_MAX && loc[i] != 48; i++) {
814 regmap_update_bits(priv->regmap, CS53L30_ASP_TDMTX_CTL(i),
815 CS53L30_ASP_CHx_TX_LOC_MASK, loc[i]);
816 dev_dbg(dai->dev, "loc[%d]=%x\n", i, loc[i]);
817 }
818
819 for (i = 0; i < CS53L30_ASP_TDMTX_ENx_MAX && tx_enable; i++) {
820 regmap_write(priv->regmap, CS53L30_ASP_TDMTX_ENx(i),
821 tx_enable & 0xff);
822 tx_enable >>= 8;
823 dev_dbg(dai->dev, "en_reg=%x, tx_enable=%llx\n",
824 CS53L30_ASP_TDMTX_ENx(i), tx_enable & 0xff);
825 }
826
827 return 0;
828}
829
830/* SNDRV_PCM_RATE_KNOT -> 12000, 24000 Hz, limit with constraint list */
831#define CS53L30_RATES (SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_KNOT)
832
833#define CS53L30_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
834 SNDRV_PCM_FMTBIT_S24_LE)
835
836static const struct snd_soc_dai_ops cs53l30_ops = {
837 .startup = cs53l30_pcm_startup,
838 .hw_params = cs53l30_pcm_hw_params,
839 .set_fmt = cs53l30_set_dai_fmt,
840 .set_sysclk = cs53l30_set_sysclk,
841 .set_tristate = cs53l30_set_tristate,
842 .set_tdm_slot = cs53l30_set_dai_tdm_slot,
843};
844
845static struct snd_soc_dai_driver cs53l30_dai = {
846 .name = "cs53l30",
847 .capture = {
848 .stream_name = "Capture",
849 .channels_min = 1,
850 .channels_max = 4,
851 .rates = CS53L30_RATES,
852 .formats = CS53L30_FORMATS,
853 },
854 .ops = &cs53l30_ops,
855 .symmetric_rates = 1,
856};
857
858static int cs53l30_codec_probe(struct snd_soc_codec *codec)
859{
860 struct cs53l30_private *priv = snd_soc_codec_get_drvdata(codec);
861 struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
862
863 if (priv->use_sdout2)
864 snd_soc_dapm_add_routes(dapm, cs53l30_dapm_routes_sdout2,
865 ARRAY_SIZE(cs53l30_dapm_routes_sdout2));
866 else
867 snd_soc_dapm_add_routes(dapm, cs53l30_dapm_routes_sdout1,
868 ARRAY_SIZE(cs53l30_dapm_routes_sdout1));
869
870 return 0;
871}
872
873static struct snd_soc_codec_driver cs53l30_driver = {
874 .probe = cs53l30_codec_probe,
875 .set_bias_level = cs53l30_set_bias_level,
876
877 .dapm_widgets = cs53l30_dapm_widgets,
878 .num_dapm_widgets = ARRAY_SIZE(cs53l30_dapm_widgets),
879 .dapm_routes = cs53l30_dapm_routes,
880 .num_dapm_routes = ARRAY_SIZE(cs53l30_dapm_routes),
881
882 .controls = cs53l30_snd_controls,
883 .num_controls = ARRAY_SIZE(cs53l30_snd_controls),
884};
885
886static struct regmap_config cs53l30_regmap = {
887 .reg_bits = 8,
888 .val_bits = 8,
889
890 .max_register = CS53L30_MAX_REGISTER,
891 .reg_defaults = cs53l30_reg_defaults,
892 .num_reg_defaults = ARRAY_SIZE(cs53l30_reg_defaults),
893 .volatile_reg = cs53l30_volatile_register,
894 .writeable_reg = cs53l30_writeable_register,
895 .readable_reg = cs53l30_readable_register,
896 .cache_type = REGCACHE_RBTREE,
897};
898
899static int cs53l30_i2c_probe(struct i2c_client *client,
900 const struct i2c_device_id *id)
901{
902 const struct device_node *np = client->dev.of_node;
903 struct device *dev = &client->dev;
904 struct cs53l30_private *cs53l30;
905 unsigned int devid = 0;
906 unsigned int reg;
907 int ret = 0, i;
908 u8 val;
909
910 cs53l30 = devm_kzalloc(dev, sizeof(*cs53l30), GFP_KERNEL);
911 if (!cs53l30)
912 return -ENOMEM;
913
914 for (i = 0; i < ARRAY_SIZE(cs53l30->supplies); i++)
915 cs53l30->supplies[i].supply = cs53l30_supply_names[i];
916
917 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(cs53l30->supplies),
918 cs53l30->supplies);
919 if (ret) {
920 dev_err(dev, "failed to get supplies: %d\n", ret);
921 return ret;
922 }
923
924 ret = regulator_bulk_enable(ARRAY_SIZE(cs53l30->supplies),
925 cs53l30->supplies);
926 if (ret) {
927 dev_err(dev, "failed to enable supplies: %d\n", ret);
928 return ret;
929 }
930
931 /* Reset the Device */
932 cs53l30->reset_gpio = devm_gpiod_get_optional(dev, "reset",
933 GPIOD_OUT_LOW);
934 if (IS_ERR(cs53l30->reset_gpio)) {
935 ret = PTR_ERR(cs53l30->reset_gpio);
936 goto error;
937 }
938
939 if (cs53l30->reset_gpio)
940 gpiod_set_value_cansleep(cs53l30->reset_gpio, 1);
941
942 i2c_set_clientdata(client, cs53l30);
943
944 cs53l30->mclk_rate = 0;
945
946 cs53l30->regmap = devm_regmap_init_i2c(client, &cs53l30_regmap);
947 if (IS_ERR(cs53l30->regmap)) {
948 ret = PTR_ERR(cs53l30->regmap);
949 dev_err(dev, "regmap_init() failed: %d\n", ret);
950 goto error;
951 }
952
953 /* Initialize codec */
954 ret = regmap_read(cs53l30->regmap, CS53L30_DEVID_AB, &reg);
955 devid = reg << 12;
956
957 ret = regmap_read(cs53l30->regmap, CS53L30_DEVID_CD, &reg);
958 devid |= reg << 4;
959
960 ret = regmap_read(cs53l30->regmap, CS53L30_DEVID_E, &reg);
961 devid |= (reg & 0xF0) >> 4;
962
963 if (devid != CS53L30_DEVID) {
964 ret = -ENODEV;
965 dev_err(dev, "Device ID (%X). Expected %X\n",
966 devid, CS53L30_DEVID);
967 goto error;
968 }
969
970 ret = regmap_read(cs53l30->regmap, CS53L30_REVID, &reg);
971 if (ret < 0) {
972 dev_err(dev, "failed to get Revision ID: %d\n", ret);
973 goto error;
974 }
975
976 /* Check if MCLK provided */
977 cs53l30->mclk = devm_clk_get(dev, "mclk");
978 if (IS_ERR(cs53l30->mclk)) {
979 if (PTR_ERR(cs53l30->mclk) == -EPROBE_DEFER) {
980 ret = -EPROBE_DEFER;
981 goto error;
982 }
983 /* Otherwise mark the mclk pointer to NULL */
984 cs53l30->mclk = NULL;
985 }
986
987 if (!of_property_read_u8(np, "cirrus,micbias-lvl", &val))
988 regmap_update_bits(cs53l30->regmap, CS53L30_MICBIAS_CTL,
989 CS53L30_MIC_BIAS_CTRL_MASK, val);
990
991 if (of_property_read_bool(np, "cirrus,use-sdout2"))
992 cs53l30->use_sdout2 = true;
993
994 dev_info(dev, "Cirrus Logic CS53L30, Revision: %02X\n", reg & 0xFF);
995
996 ret = snd_soc_register_codec(dev, &cs53l30_driver, &cs53l30_dai, 1);
997 if (ret) {
998 dev_err(dev, "failed to register codec: %d\n", ret);
999 goto error;
1000 }
1001
1002 return 0;
1003
1004error:
1005 regulator_bulk_disable(ARRAY_SIZE(cs53l30->supplies),
1006 cs53l30->supplies);
1007 return ret;
1008}
1009
1010static int cs53l30_i2c_remove(struct i2c_client *client)
1011{
1012 struct cs53l30_private *cs53l30 = i2c_get_clientdata(client);
1013
1014 snd_soc_unregister_codec(&client->dev);
1015
1016 /* Hold down reset */
1017 if (cs53l30->reset_gpio)
1018 gpiod_set_value_cansleep(cs53l30->reset_gpio, 0);
1019
1020 regulator_bulk_disable(ARRAY_SIZE(cs53l30->supplies),
1021 cs53l30->supplies);
1022
1023 return 0;
1024}
1025
1026#ifdef CONFIG_PM
1027static int cs53l30_runtime_suspend(struct device *dev)
1028{
1029 struct cs53l30_private *cs53l30 = dev_get_drvdata(dev);
1030
1031 regcache_cache_only(cs53l30->regmap, true);
1032
1033 /* Hold down reset */
1034 if (cs53l30->reset_gpio)
1035 gpiod_set_value_cansleep(cs53l30->reset_gpio, 0);
1036
1037 regulator_bulk_disable(ARRAY_SIZE(cs53l30->supplies),
1038 cs53l30->supplies);
1039
1040 return 0;
1041}
1042
1043static int cs53l30_runtime_resume(struct device *dev)
1044{
1045 struct cs53l30_private *cs53l30 = dev_get_drvdata(dev);
1046 int ret;
1047
1048 ret = regulator_bulk_enable(ARRAY_SIZE(cs53l30->supplies),
1049 cs53l30->supplies);
1050 if (ret) {
1051 dev_err(dev, "failed to enable supplies: %d\n", ret);
1052 return ret;
1053 }
1054
1055 if (cs53l30->reset_gpio)
1056 gpiod_set_value_cansleep(cs53l30->reset_gpio, 1);
1057
1058 regcache_cache_only(cs53l30->regmap, false);
Nicolin Chen87a4bb12016-05-31 16:06:39 -07001059 ret = regcache_sync(cs53l30->regmap);
1060 if (ret) {
1061 dev_err(dev, "failed to synchronize regcache: %d\n", ret);
1062 return ret;
1063 }
Nicolin Chende9b12142016-05-25 12:38:34 -07001064
1065 return 0;
1066}
1067#endif
1068
1069static const struct dev_pm_ops cs53l30_runtime_pm = {
1070 SET_RUNTIME_PM_OPS(cs53l30_runtime_suspend, cs53l30_runtime_resume,
1071 NULL)
1072};
1073
1074static const struct of_device_id cs53l30_of_match[] = {
1075 { .compatible = "cirrus,cs53l30", },
1076 {},
1077};
1078
1079MODULE_DEVICE_TABLE(of, cs53l30_of_match);
1080
1081static const struct i2c_device_id cs53l30_id[] = {
1082 { "cs53l30", 0 },
1083 {}
1084};
1085
1086MODULE_DEVICE_TABLE(i2c, cs53l30_id);
1087
1088static struct i2c_driver cs53l30_i2c_driver = {
1089 .driver = {
1090 .name = "cs53l30",
1091 .pm = &cs53l30_runtime_pm,
1092 },
1093 .id_table = cs53l30_id,
1094 .probe = cs53l30_i2c_probe,
1095 .remove = cs53l30_i2c_remove,
1096};
1097
1098module_i2c_driver(cs53l30_i2c_driver);
1099
1100MODULE_DESCRIPTION("ASoC CS53L30 driver");
1101MODULE_AUTHOR("Paul Handrigan, Cirrus Logic Inc, <Paul.Handrigan@cirrus.com>");
1102MODULE_LICENSE("GPL");