blob: e5b1baf387c1ffcd5a0b3c5546b697b94c97a011 [file] [log] [blame]
Monk Liuceeb50e2016-09-19 12:13:58 +08001/*
2 * Copyright 2016 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Author: Monk.liu@amd.com
23 */
24#ifndef AMDGPU_VIRT_H
25#define AMDGPU_VIRT_H
26
27#define AMDGPU_SRIOV_CAPS_SRIOV_VBIOS (1 << 0) /* vBIOS is sr-iov ready */
28#define AMDGPU_SRIOV_CAPS_ENABLE_IOV (1 << 1) /* sr-iov is enabled on this GPU */
29#define AMDGPU_SRIOV_CAPS_IS_VF (1 << 2) /* this GPU is a virtual function */
30#define AMDGPU_PASSTHROUGH_MODE (1 << 3) /* thw whole GPU is pass through for VM */
Xiangliang Yu5ec9f062017-01-12 14:11:53 +080031#define AMDGPU_SRIOV_CAPS_RUNTIME (1 << 4) /* is out of full access mode */
Monk Liubd7de272017-01-09 15:23:17 +080032
Xiangliang Yuecb2b9c2017-02-28 17:24:52 +080033struct amdgpu_mm_table {
34 struct amdgpu_bo *bo;
35 uint32_t *cpu_addr;
36 uint64_t gpu_addr;
37};
38
Xiangliang Yu1e9f1392017-01-12 14:53:08 +080039/**
40 * struct amdgpu_virt_ops - amdgpu device virt operations
41 */
42struct amdgpu_virt_ops {
43 int (*req_full_gpu)(struct amdgpu_device *adev, bool init);
44 int (*rel_full_gpu)(struct amdgpu_device *adev, bool init);
45 int (*reset_gpu)(struct amdgpu_device *adev);
Gavin Wan89041942017-06-23 13:55:15 -040046 void (*trans_msg)(struct amdgpu_device *adev, u32 req, u32 data1, u32 data2, u32 data3);
Xiangliang Yu1e9f1392017-01-12 14:53:08 +080047};
48
Monk Liuceeb50e2016-09-19 12:13:58 +080049/* GPU virtualization */
Xiangliang Yu5a5099c2017-01-09 18:06:57 -050050struct amdgpu_virt {
Xiangliang Yu1e9f1392017-01-12 14:53:08 +080051 uint32_t caps;
52 struct amdgpu_bo *csa_obj;
53 uint64_t csa_vmid0_addr;
Monk Liuae65a262017-01-12 15:32:44 +080054 bool chained_ib_support;
Xiangliang Yu1e9f1392017-01-12 14:53:08 +080055 uint32_t reg_val_offs;
Monk Liu147b5982017-01-25 15:48:01 +080056 struct mutex lock_reset;
Xiangliang Yuab71ac52017-01-12 15:00:41 +080057 struct amdgpu_irq_src ack_irq;
58 struct amdgpu_irq_src rcv_irq;
Monk Liu480da262017-02-06 13:56:47 +080059 struct work_struct flr_work;
Xiangliang Yuecb2b9c2017-02-28 17:24:52 +080060 struct amdgpu_mm_table mm_table;
Xiangliang Yu1e9f1392017-01-12 14:53:08 +080061 const struct amdgpu_virt_ops *ops;
Monk Liuceeb50e2016-09-19 12:13:58 +080062};
63
Monk Liubd7de272017-01-09 15:23:17 +080064#define AMDGPU_CSA_SIZE (8 * 1024)
65#define AMDGPU_CSA_VADDR (AMDGPU_VA_RESERVED_SIZE - AMDGPU_CSA_SIZE)
66
Monk Liuceeb50e2016-09-19 12:13:58 +080067#define amdgpu_sriov_enabled(adev) \
Xiangliang Yu5a5099c2017-01-09 18:06:57 -050068((adev)->virt.caps & AMDGPU_SRIOV_CAPS_ENABLE_IOV)
Monk Liuceeb50e2016-09-19 12:13:58 +080069
70#define amdgpu_sriov_vf(adev) \
Xiangliang Yu5a5099c2017-01-09 18:06:57 -050071((adev)->virt.caps & AMDGPU_SRIOV_CAPS_IS_VF)
Monk Liuceeb50e2016-09-19 12:13:58 +080072
73#define amdgpu_sriov_bios(adev) \
Xiangliang Yu5a5099c2017-01-09 18:06:57 -050074((adev)->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS)
Monk Liuceeb50e2016-09-19 12:13:58 +080075
Xiangliang Yu5ec9f062017-01-12 14:11:53 +080076#define amdgpu_sriov_runtime(adev) \
77((adev)->virt.caps & AMDGPU_SRIOV_CAPS_RUNTIME)
78
Monk Liuceeb50e2016-09-19 12:13:58 +080079#define amdgpu_passthrough(adev) \
Xiangliang Yu5a5099c2017-01-09 18:06:57 -050080((adev)->virt.caps & AMDGPU_PASSTHROUGH_MODE)
Monk Liuceeb50e2016-09-19 12:13:58 +080081
82static inline bool is_virtual_machine(void)
83{
84#ifdef CONFIG_X86
85 return boot_cpu_has(X86_FEATURE_HYPERVISOR);
86#else
87 return false;
88#endif
89}
90
Monk Liu4e4bbe72017-01-09 15:21:13 +080091struct amdgpu_vm;
92int amdgpu_allocate_static_csa(struct amdgpu_device *adev);
93int amdgpu_map_static_csa(struct amdgpu_device *adev, struct amdgpu_vm *vm);
Xiangliang Yubc992ba2017-01-12 14:29:34 +080094void amdgpu_virt_init_setting(struct amdgpu_device *adev);
95uint32_t amdgpu_virt_kiq_rreg(struct amdgpu_device *adev, uint32_t reg);
96void amdgpu_virt_kiq_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v);
Xiangliang Yu1e9f1392017-01-12 14:53:08 +080097int amdgpu_virt_request_full_gpu(struct amdgpu_device *adev, bool init);
98int amdgpu_virt_release_full_gpu(struct amdgpu_device *adev, bool init);
99int amdgpu_virt_reset_gpu(struct amdgpu_device *adev);
Monk Liu7225f872017-04-26 14:51:54 +0800100int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job);
Xiangliang Yu904cd382017-04-21 15:40:25 +0800101int amdgpu_virt_alloc_mm_table(struct amdgpu_device *adev);
102void amdgpu_virt_free_mm_table(struct amdgpu_device *adev);
Monk Liu4e4bbe72017-01-09 15:21:13 +0800103
Xiangliang Yu5a5099c2017-01-09 18:06:57 -0500104#endif