blob: 7d31c6ff246f47b14afd5eeb332d01a955faef35 [file] [log] [blame]
Benoit Coussond9fda072011-08-09 17:15:17 +02001/*
2 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
Florian Vaussard6d624ea2013-05-31 14:32:56 +02009#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020010#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020011#include <dt-bindings/pinctrl/omap.h>
Benoit Coussond9fda072011-08-09 17:15:17 +020012
Florian Vaussard98ef79572013-05-31 14:32:55 +020013#include "skeleton.dtsi"
Benoit Coussond9fda072011-08-09 17:15:17 +020014
15/ {
16 compatible = "ti,omap4430", "ti,omap4";
Marc Zyngier7136d452015-03-11 15:43:49 +000017 interrupt-parent = <&wakeupgen>;
Benoit Coussond9fda072011-08-09 17:15:17 +020018
19 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050020 i2c0 = &i2c1;
21 i2c1 = &i2c2;
22 i2c2 = &i2c3;
23 i2c3 = &i2c4;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +053024 serial0 = &uart1;
25 serial1 = &uart2;
26 serial2 = &uart3;
27 serial3 = &uart4;
Benoit Coussond9fda072011-08-09 17:15:17 +020028 };
29
Benoit Cousson476b6792011-08-16 11:49:08 +020030 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010031 #address-cells = <1>;
32 #size-cells = <0>;
33
Benoit Cousson476b6792011-08-16 11:49:08 +020034 cpu@0 {
35 compatible = "arm,cortex-a9";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010036 device_type = "cpu";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053037 next-level-cache = <&L2>;
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010038 reg = <0x0>;
Nishanth Menon8d766fa2014-01-29 12:19:17 -060039
40 clocks = <&dpll_mpu_ck>;
41 clock-names = "cpu";
42
43 clock-latency = <300000>; /* From omap-cpufreq driver */
Benoit Cousson476b6792011-08-16 11:49:08 +020044 };
45 cpu@1 {
46 compatible = "arm,cortex-a9";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010047 device_type = "cpu";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053048 next-level-cache = <&L2>;
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010049 reg = <0x1>;
Benoit Cousson476b6792011-08-16 11:49:08 +020050 };
51 };
52
Benoit Cousson56351212012-09-03 17:56:32 +020053 gic: interrupt-controller@48241000 {
54 compatible = "arm,cortex-a9-gic";
55 interrupt-controller;
56 #interrupt-cells = <3>;
57 reg = <0x48241000 0x1000>,
58 <0x48240100 0x0100>;
Marc Zyngier7136d452015-03-11 15:43:49 +000059 interrupt-parent = <&gic>;
Benoit Cousson56351212012-09-03 17:56:32 +020060 };
61
Santosh Shilimkar926fd452012-07-04 17:57:34 +053062 L2: l2-cache-controller@48242000 {
63 compatible = "arm,pl310-cache";
64 reg = <0x48242000 0x1000>;
65 cache-unified;
66 cache-level = <2>;
67 };
68
Lee Jones75d71d42013-07-22 11:52:36 +010069 local-timer@48240600 {
Santosh Shilimkareed0de22012-07-04 18:32:32 +053070 compatible = "arm,cortex-a9-twd-timer";
Gilles Chanteperdrix23c47372014-04-07 22:05:39 +020071 clocks = <&mpu_periphclk>;
Santosh Shilimkareed0de22012-07-04 18:32:32 +053072 reg = <0x48240600 0x20>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +020073 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_HIGH)>;
Marc Zyngier7136d452015-03-11 15:43:49 +000074 interrupt-parent = <&gic>;
75 };
76
77 wakeupgen: interrupt-controller@48281000 {
78 compatible = "ti,omap4-wugen-mpu";
79 interrupt-controller;
80 #interrupt-cells = <3>;
81 reg = <0x48281000 0x1000>;
82 interrupt-parent = <&gic>;
Santosh Shilimkareed0de22012-07-04 18:32:32 +053083 };
84
Benoit Coussond9fda072011-08-09 17:15:17 +020085 /*
Geert Uytterhoeven5c5be9d2014-03-28 11:11:37 +010086 * The soc node represents the soc top level view. It is used for IPs
Benoit Coussond9fda072011-08-09 17:15:17 +020087 * that are not memory mapped in the MPU view or for the MPU itself.
88 */
89 soc {
90 compatible = "ti,omap-infra";
Benoit Cousson476b6792011-08-16 11:49:08 +020091 mpu {
92 compatible = "ti,omap4-mpu";
93 ti,hwmods = "mpu";
Rajendra Nayak1306c082014-09-10 11:04:04 -050094 sram = <&ocmcram>;
Benoit Cousson476b6792011-08-16 11:49:08 +020095 };
96
97 dsp {
98 compatible = "ti,omap3-c64";
99 ti,hwmods = "dsp";
100 };
101
102 iva {
103 compatible = "ti,ivahd";
104 ti,hwmods = "iva";
105 };
Benoit Coussond9fda072011-08-09 17:15:17 +0200106 };
107
108 /*
109 * XXX: Use a flat representation of the OMAP4 interconnect.
110 * The real OMAP interconnect network is quite complex.
Geert Uytterhoevenb7ab5242014-03-28 11:11:39 +0100111 * Since it will not bring real advantage to represent that in DT for
Benoit Coussond9fda072011-08-09 17:15:17 +0200112 * the moment, just use a fake OCP bus entry to represent the whole bus
113 * hierarchy.
114 */
115 ocp {
Benoit Coussonad8dfac2011-08-12 13:48:47 +0200116 compatible = "ti,omap4-l3-noc", "simple-bus";
Benoit Coussond9fda072011-08-09 17:15:17 +0200117 #address-cells = <1>;
118 #size-cells = <1>;
119 ranges;
Benoit Coussonad8dfac2011-08-12 13:48:47 +0200120 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Santosh Shilimkar20a60ea2013-02-26 17:36:14 +0530121 reg = <0x44000000 0x1000>,
122 <0x44800000 0x2000>,
123 <0x45000000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200124 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
125 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussond9fda072011-08-09 17:15:17 +0200126
Tero Kristo7415b0b2015-02-12 11:32:14 +0200127 l4_cfg: l4@4a000000 {
128 compatible = "ti,omap4-l4-cfg", "simple-bus";
Tony Lindgren679e3312012-09-10 10:34:51 -0700129 #address-cells = <1>;
Tero Kristo7415b0b2015-02-12 11:32:14 +0200130 #size-cells = <1>;
131 ranges = <0 0x4a000000 0x1000000>;
Tony Lindgren679e3312012-09-10 10:34:51 -0700132
Tero Kristo7415b0b2015-02-12 11:32:14 +0200133 cm1: cm1@4000 {
134 compatible = "ti,omap4-cm1";
135 reg = <0x4000 0x2000>;
Balaji T Kcd042fe2014-02-19 20:26:40 +0530136
Tero Kristo7415b0b2015-02-12 11:32:14 +0200137 cm1_clocks: clocks {
138 #address-cells = <1>;
139 #size-cells = <0>;
140 };
141
142 cm1_clockdomains: clockdomains {
143 };
144 };
145
146 cm2: cm2@8000 {
147 compatible = "ti,omap4-cm2";
148 reg = <0x8000 0x3000>;
149
150 cm2_clocks: clocks {
151 #address-cells = <1>;
152 #size-cells = <0>;
153 };
154
155 cm2_clockdomains: clockdomains {
156 };
157 };
158
159 omap4_scm_core: scm@2000 {
160 compatible = "ti,omap4-scm-core", "simple-bus";
161 reg = <0x2000 0x1000>;
162 #address-cells = <1>;
163 #size-cells = <1>;
164 ranges = <0 0x2000 0x1000>;
165
166 scm_conf: scm_conf@0 {
167 compatible = "syscon";
168 reg = <0x0 0x800>;
169 #address-cells = <1>;
170 #size-cells = <1>;
171 };
172 };
173
174 omap4_padconf_core: scm@100000 {
175 compatible = "ti,omap4-scm-padconf-core",
176 "simple-bus";
177 #address-cells = <1>;
178 #size-cells = <1>;
179 ranges = <0 0x100000 0x1000>;
180
181 omap4_pmx_core: pinmux@40 {
182 compatible = "ti,omap4-padconf",
183 "pinctrl-single";
184 reg = <0x40 0x0196>;
185 #address-cells = <1>;
186 #size-cells = <0>;
187 #interrupt-cells = <1>;
188 interrupt-controller;
189 pinctrl-single,register-width = <16>;
190 pinctrl-single,function-mask = <0x7fff>;
191 };
192
193 omap4_padconf_global: omap4_padconf_global@5a0 {
194 compatible = "syscon";
195 reg = <0x5a0 0x170>;
196 #address-cells = <1>;
197 #size-cells = <1>;
198
199 pbias_regulator: pbias_regulator {
200 compatible = "ti,pbias-omap";
201 reg = <0x60 0x4>;
202 syscon = <&omap4_padconf_global>;
203 pbias_mmc_reg: pbias_mmc_omap4 {
204 regulator-name = "pbias_mmc_omap4";
205 regulator-min-microvolt = <1800000>;
206 regulator-max-microvolt = <3000000>;
207 };
208 };
209 };
210 };
211
212 l4_wkup: l4@300000 {
213 compatible = "ti,omap4-l4-wkup", "simple-bus";
214 #address-cells = <1>;
215 #size-cells = <1>;
216 ranges = <0 0x300000 0x40000>;
217
218 counter32k: counter@4000 {
219 compatible = "ti,omap-counter32k";
220 reg = <0x4000 0x20>;
221 ti,hwmods = "counter_32k";
222 };
223
224 prm: prm@6000 {
225 compatible = "ti,omap4-prm";
226 reg = <0x6000 0x3000>;
227 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
228
229 prm_clocks: clocks {
230 #address-cells = <1>;
231 #size-cells = <0>;
232 };
233
234 prm_clockdomains: clockdomains {
235 };
236 };
237
238 scrm: scrm@a000 {
239 compatible = "ti,omap4-scrm";
240 reg = <0xa000 0x2000>;
241
242 scrm_clocks: clocks {
243 #address-cells = <1>;
244 #size-cells = <0>;
245 };
246
247 scrm_clockdomains: clockdomains {
248 };
249 };
250
251 omap4_pmx_wkup: pinmux@1e040 {
252 compatible = "ti,omap4-padconf",
253 "pinctrl-single";
254 reg = <0x1e040 0x0038>;
255 #address-cells = <1>;
256 #size-cells = <0>;
257 #interrupt-cells = <1>;
258 interrupt-controller;
259 pinctrl-single,register-width = <16>;
260 pinctrl-single,function-mask = <0x7fff>;
261 };
Balaji T Kcd042fe2014-02-19 20:26:40 +0530262 };
263 };
264
Rajendra Nayak8b9a2812014-09-10 11:04:03 -0500265 ocmcram: ocmcram@40304000 {
266 compatible = "mmio-sram";
267 reg = <0x40304000 0xa000>; /* 40k */
268 };
269
Jon Hunter2c2dc542012-04-26 13:47:59 -0500270 sdma: dma-controller@4a056000 {
271 compatible = "ti,omap4430-sdma";
272 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200273 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
274 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
275 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
276 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500277 #dma-cells = <1>;
Peter Ujfalusi24ac1772015-02-20 15:42:04 +0200278 dma-channels = <32>;
279 dma-requests = <127>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500280 };
281
Benoit Coussone3e5a922011-08-16 11:51:54 +0200282 gpio1: gpio@4a310000 {
283 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200284 reg = <0x4a310000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200285 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200286 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500287 ti,gpio-always-on;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200288 gpio-controller;
289 #gpio-cells = <2>;
290 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600291 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200292 };
293
294 gpio2: gpio@48055000 {
295 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200296 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200297 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200298 ti,hwmods = "gpio2";
299 gpio-controller;
300 #gpio-cells = <2>;
301 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600302 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200303 };
304
305 gpio3: gpio@48057000 {
306 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200307 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200308 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200309 ti,hwmods = "gpio3";
310 gpio-controller;
311 #gpio-cells = <2>;
312 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600313 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200314 };
315
316 gpio4: gpio@48059000 {
317 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200318 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200319 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200320 ti,hwmods = "gpio4";
321 gpio-controller;
322 #gpio-cells = <2>;
323 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600324 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200325 };
326
327 gpio5: gpio@4805b000 {
328 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200329 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200330 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200331 ti,hwmods = "gpio5";
332 gpio-controller;
333 #gpio-cells = <2>;
334 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600335 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200336 };
337
338 gpio6: gpio@4805d000 {
339 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200340 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200341 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200342 ti,hwmods = "gpio6";
343 gpio-controller;
344 #gpio-cells = <2>;
345 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600346 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200347 };
348
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600349 gpmc: gpmc@50000000 {
350 compatible = "ti,omap4430-gpmc";
351 reg = <0x50000000 0x1000>;
352 #address-cells = <2>;
353 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200354 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600355 gpmc,num-cs = <8>;
356 gpmc,num-waitpins = <4>;
357 ti,hwmods = "gpmc";
Rajendra Nayakf12ecbe22013-10-15 12:37:50 +0530358 ti,no-idle-on-init;
Florian Vaussard7b8b6af2014-02-26 11:38:09 +0100359 clocks = <&l3_div_ck>;
360 clock-names = "fck";
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600361 };
362
Benoit Cousson19bfb762012-02-16 11:55:27 +0100363 uart1: serial@4806a000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530364 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200365 reg = <0x4806a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200366 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530367 ti,hwmods = "uart1";
368 clock-frequency = <48000000>;
369 };
370
Benoit Cousson19bfb762012-02-16 11:55:27 +0100371 uart2: serial@4806c000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530372 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200373 reg = <0x4806c000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000374 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530375 ti,hwmods = "uart2";
376 clock-frequency = <48000000>;
377 };
378
Benoit Cousson19bfb762012-02-16 11:55:27 +0100379 uart3: serial@48020000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530380 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200381 reg = <0x48020000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000382 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530383 ti,hwmods = "uart3";
384 clock-frequency = <48000000>;
385 };
386
Benoit Cousson19bfb762012-02-16 11:55:27 +0100387 uart4: serial@4806e000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530388 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200389 reg = <0x4806e000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000390 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530391 ti,hwmods = "uart4";
392 clock-frequency = <48000000>;
393 };
Benoit Cousson58e778f2011-08-17 19:00:03 +0530394
Suman Anna04c7d922013-10-10 16:15:33 -0500395 hwspinlock: spinlock@4a0f6000 {
396 compatible = "ti,omap4-hwspinlock";
397 reg = <0x4a0f6000 0x1000>;
398 ti,hwmods = "spinlock";
Suman Anna34054212014-01-13 18:26:45 -0600399 #hwlock-cells = <1>;
Suman Anna04c7d922013-10-10 16:15:33 -0500400 };
401
Benoit Cousson58e778f2011-08-17 19:00:03 +0530402 i2c1: i2c@48070000 {
403 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200404 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200405 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530406 #address-cells = <1>;
407 #size-cells = <0>;
408 ti,hwmods = "i2c1";
409 };
410
411 i2c2: i2c@48072000 {
412 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200413 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200414 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530415 #address-cells = <1>;
416 #size-cells = <0>;
417 ti,hwmods = "i2c2";
418 };
419
420 i2c3: i2c@48060000 {
421 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200422 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200423 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530424 #address-cells = <1>;
425 #size-cells = <0>;
426 ti,hwmods = "i2c3";
427 };
428
429 i2c4: i2c@48350000 {
430 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200431 reg = <0x48350000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200432 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530433 #address-cells = <1>;
434 #size-cells = <0>;
435 ti,hwmods = "i2c4";
436 };
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100437
438 mcspi1: spi@48098000 {
439 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200440 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200441 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100442 #address-cells = <1>;
443 #size-cells = <0>;
444 ti,hwmods = "mcspi1";
445 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500446 dmas = <&sdma 35>,
447 <&sdma 36>,
448 <&sdma 37>,
449 <&sdma 38>,
450 <&sdma 39>,
451 <&sdma 40>,
452 <&sdma 41>,
453 <&sdma 42>;
454 dma-names = "tx0", "rx0", "tx1", "rx1",
455 "tx2", "rx2", "tx3", "rx3";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100456 };
457
458 mcspi2: spi@4809a000 {
459 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200460 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200461 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100462 #address-cells = <1>;
463 #size-cells = <0>;
464 ti,hwmods = "mcspi2";
465 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500466 dmas = <&sdma 43>,
467 <&sdma 44>,
468 <&sdma 45>,
469 <&sdma 46>;
470 dma-names = "tx0", "rx0", "tx1", "rx1";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100471 };
472
473 mcspi3: spi@480b8000 {
474 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200475 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200476 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100477 #address-cells = <1>;
478 #size-cells = <0>;
479 ti,hwmods = "mcspi3";
480 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500481 dmas = <&sdma 15>, <&sdma 16>;
482 dma-names = "tx0", "rx0";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100483 };
484
485 mcspi4: spi@480ba000 {
486 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200487 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200488 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100489 #address-cells = <1>;
490 #size-cells = <0>;
491 ti,hwmods = "mcspi4";
492 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500493 dmas = <&sdma 70>, <&sdma 71>;
494 dma-names = "tx0", "rx0";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100495 };
Rajendra Nayak74981762011-10-04 17:10:27 +0530496
497 mmc1: mmc@4809c000 {
498 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200499 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200500 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530501 ti,hwmods = "mmc1";
502 ti,dual-volt;
503 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500504 dmas = <&sdma 61>, <&sdma 62>;
505 dma-names = "tx", "rx";
Balaji T Kcd042fe2014-02-19 20:26:40 +0530506 pbias-supply = <&pbias_mmc_reg>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530507 };
508
509 mmc2: mmc@480b4000 {
510 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200511 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200512 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530513 ti,hwmods = "mmc2";
514 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500515 dmas = <&sdma 47>, <&sdma 48>;
516 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530517 };
518
519 mmc3: mmc@480ad000 {
520 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200521 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200522 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530523 ti,hwmods = "mmc3";
524 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500525 dmas = <&sdma 77>, <&sdma 78>;
526 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530527 };
528
529 mmc4: mmc@480d1000 {
530 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200531 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200532 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530533 ti,hwmods = "mmc4";
534 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500535 dmas = <&sdma 57>, <&sdma 58>;
536 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530537 };
538
539 mmc5: mmc@480d5000 {
540 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200541 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200542 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530543 ti,hwmods = "mmc5";
544 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500545 dmas = <&sdma 59>, <&sdma 60>;
546 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530547 };
Xiao Jiang94c30732012-06-01 12:44:14 +0800548
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600549 mmu_dsp: mmu@4a066000 {
550 compatible = "ti,omap4-iommu";
551 reg = <0x4a066000 0x100>;
552 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
553 ti,hwmods = "mmu_dsp";
Suman Anna22e3bcc2015-07-10 12:28:55 -0500554 #iommu-cells = <0>;
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600555 };
556
557 mmu_ipu: mmu@55082000 {
558 compatible = "ti,omap4-iommu";
559 reg = <0x55082000 0x100>;
560 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
561 ti,hwmods = "mmu_ipu";
Suman Anna22e3bcc2015-07-10 12:28:55 -0500562 #iommu-cells = <0>;
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600563 ti,iommu-bus-err-back;
564 };
565
Xiao Jiang94c30732012-06-01 12:44:14 +0800566 wdt2: wdt@4a314000 {
567 compatible = "ti,omap4-wdt", "ti,omap3-wdt";
Benoit Cousson48420db2012-09-05 11:38:23 +0200568 reg = <0x4a314000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200569 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Xiao Jiang94c30732012-06-01 12:44:14 +0800570 ti,hwmods = "wd_timer2";
571 };
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300572
573 mcpdm: mcpdm@40132000 {
574 compatible = "ti,omap4-mcpdm";
575 reg = <0x40132000 0x7f>, /* MPU private access */
576 <0x49032000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300577 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200578 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300579 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100580 dmas = <&sdma 65>,
581 <&sdma 66>;
582 dma-names = "up_link", "dn_link";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200583 status = "disabled";
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300584 };
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300585
586 dmic: dmic@4012e000 {
587 compatible = "ti,omap4-dmic";
588 reg = <0x4012e000 0x7f>, /* MPU private access */
589 <0x4902e000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300590 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200591 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300592 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100593 dmas = <&sdma 67>;
594 dma-names = "up_link";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200595 status = "disabled";
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300596 };
Sourav Poddar61bc3542012-08-14 16:45:37 +0530597
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300598 mcbsp1: mcbsp@40122000 {
599 compatible = "ti,omap4-mcbsp";
600 reg = <0x40122000 0xff>, /* MPU private access */
601 <0x49022000 0xff>; /* L3 Interconnect */
602 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200603 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300604 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300605 ti,buffer-size = <128>;
606 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100607 dmas = <&sdma 33>,
608 <&sdma 34>;
609 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200610 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300611 };
612
613 mcbsp2: mcbsp@40124000 {
614 compatible = "ti,omap4-mcbsp";
615 reg = <0x40124000 0xff>, /* MPU private access */
616 <0x49024000 0xff>; /* L3 Interconnect */
617 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200618 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300619 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300620 ti,buffer-size = <128>;
621 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100622 dmas = <&sdma 17>,
623 <&sdma 18>;
624 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200625 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300626 };
627
628 mcbsp3: mcbsp@40126000 {
629 compatible = "ti,omap4-mcbsp";
630 reg = <0x40126000 0xff>, /* MPU private access */
631 <0x49026000 0xff>; /* L3 Interconnect */
632 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200633 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300634 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300635 ti,buffer-size = <128>;
636 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100637 dmas = <&sdma 19>,
638 <&sdma 20>;
639 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200640 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300641 };
642
643 mcbsp4: mcbsp@48096000 {
644 compatible = "ti,omap4-mcbsp";
645 reg = <0x48096000 0xff>; /* L4 Interconnect */
646 reg-names = "mpu";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200647 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300648 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300649 ti,buffer-size = <128>;
650 ti,hwmods = "mcbsp4";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100651 dmas = <&sdma 31>,
652 <&sdma 32>;
653 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200654 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300655 };
656
Sourav Poddar61bc3542012-08-14 16:45:37 +0530657 keypad: keypad@4a31c000 {
658 compatible = "ti,omap4-keypad";
Benoit Cousson48420db2012-09-05 11:38:23 +0200659 reg = <0x4a31c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200660 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson48420db2012-09-05 11:38:23 +0200661 reg-names = "mpu";
Sourav Poddar61bc3542012-08-14 16:45:37 +0530662 ti,hwmods = "kbd";
663 };
Aneesh V11c27062012-01-20 20:35:26 +0530664
Archit Taneja1a5fe3c2013-12-17 15:32:21 +0530665 dmm@4e000000 {
666 compatible = "ti,omap4-dmm";
667 reg = <0x4e000000 0x800>;
668 interrupts = <0 113 0x4>;
669 ti,hwmods = "dmm";
670 };
671
Aneesh V11c27062012-01-20 20:35:26 +0530672 emif1: emif@4c000000 {
673 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200674 reg = <0x4c000000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200675 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Aneesh V11c27062012-01-20 20:35:26 +0530676 ti,hwmods = "emif1";
Rajendra Nayakf12ecbe22013-10-15 12:37:50 +0530677 ti,no-idle-on-init;
Aneesh V11c27062012-01-20 20:35:26 +0530678 phy-type = <1>;
679 hw-caps-read-idle-ctrl;
680 hw-caps-ll-interface;
681 hw-caps-temp-alert;
682 };
683
684 emif2: emif@4d000000 {
685 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200686 reg = <0x4d000000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200687 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Aneesh V11c27062012-01-20 20:35:26 +0530688 ti,hwmods = "emif2";
Rajendra Nayakf12ecbe22013-10-15 12:37:50 +0530689 ti,no-idle-on-init;
Aneesh V11c27062012-01-20 20:35:26 +0530690 phy-type = <1>;
691 hw-caps-read-idle-ctrl;
692 hw-caps-ll-interface;
693 hw-caps-temp-alert;
694 };
Linus Torvalds8f446a72012-10-01 18:46:13 -0700695
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530696 ocp2scp@4a0ad000 {
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530697 compatible = "ti,omap-ocp2scp";
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530698 reg = <0x4a0ad000 0x1f>;
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530699 #address-cells = <1>;
700 #size-cells = <1>;
701 ranges;
702 ti,hwmods = "ocp2scp_usb_phy";
Kishon Vijay Abraham Icf0d8692013-03-07 19:05:15 +0530703 usb2_phy: usb2phy@4a0ad080 {
704 compatible = "ti,omap-usb2";
705 reg = <0x4a0ad080 0x58>;
Roger Quadros470019a2013-10-03 18:12:36 +0300706 ctrl-module = <&omap_control_usb2phy>;
Roger Quadrosc65d0ad2014-05-05 12:54:42 +0300707 clocks = <&usb_phy_cm_clk32k>;
708 clock-names = "wkupclk";
Kishon Vijay Abraham I975d963e2013-09-27 11:53:29 +0530709 #phy-cells = <0>;
Kishon Vijay Abraham Icf0d8692013-03-07 19:05:15 +0530710 };
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530711 };
Jon Hunterfab8ad02012-10-19 09:59:00 -0500712
Suman Anna8ebc30d2014-07-11 16:44:35 -0500713 mailbox: mailbox@4a0f4000 {
714 compatible = "ti,omap4-mailbox";
715 reg = <0x4a0f4000 0x200>;
716 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
717 ti,hwmods = "mailbox";
Suman Anna24df0452014-11-03 17:07:35 -0600718 #mbox-cells = <1>;
Suman Anna8ebc30d2014-07-11 16:44:35 -0500719 ti,mbox-num-users = <3>;
720 ti,mbox-num-fifos = <8>;
Suman Annad27704d2014-09-10 14:27:23 -0500721 mbox_ipu: mbox_ipu {
722 ti,mbox-tx = <0 0 0>;
723 ti,mbox-rx = <1 0 0>;
724 };
725 mbox_dsp: mbox_dsp {
726 ti,mbox-tx = <3 0 0>;
727 ti,mbox-rx = <2 0 0>;
728 };
Suman Anna8ebc30d2014-07-11 16:44:35 -0500729 };
730
Jon Hunterfab8ad02012-10-19 09:59:00 -0500731 timer1: timer@4a318000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500732 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500733 reg = <0x4a318000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200734 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500735 ti,hwmods = "timer1";
736 ti,timer-alwon;
737 };
738
739 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500740 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500741 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200742 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500743 ti,hwmods = "timer2";
744 };
745
746 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500747 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500748 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200749 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500750 ti,hwmods = "timer3";
751 };
752
753 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500754 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500755 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200756 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500757 ti,hwmods = "timer4";
758 };
759
Jon Hunterd03a93b2012-11-01 08:57:08 -0500760 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500761 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500762 reg = <0x40138000 0x80>,
763 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200764 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500765 ti,hwmods = "timer5";
766 ti,timer-dsp;
767 };
768
Jon Hunterd03a93b2012-11-01 08:57:08 -0500769 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500770 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500771 reg = <0x4013a000 0x80>,
772 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200773 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500774 ti,hwmods = "timer6";
775 ti,timer-dsp;
776 };
777
Jon Hunterd03a93b2012-11-01 08:57:08 -0500778 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500779 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500780 reg = <0x4013c000 0x80>,
781 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200782 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500783 ti,hwmods = "timer7";
784 ti,timer-dsp;
785 };
786
Jon Hunterd03a93b2012-11-01 08:57:08 -0500787 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500788 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500789 reg = <0x4013e000 0x80>,
790 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200791 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500792 ti,hwmods = "timer8";
793 ti,timer-pwm;
794 ti,timer-dsp;
795 };
796
797 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500798 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500799 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200800 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500801 ti,hwmods = "timer9";
802 ti,timer-pwm;
803 };
804
805 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500806 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500807 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200808 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500809 ti,hwmods = "timer10";
810 ti,timer-pwm;
811 };
812
813 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500814 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500815 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200816 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500817 ti,hwmods = "timer11";
818 ti,timer-pwm;
819 };
Roger Quadrosf17c8992013-03-20 17:44:58 +0200820
821 usbhstll: usbhstll@4a062000 {
822 compatible = "ti,usbhs-tll";
823 reg = <0x4a062000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200824 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200825 ti,hwmods = "usb_tll_hs";
826 };
827
828 usbhshost: usbhshost@4a064000 {
829 compatible = "ti,usbhs-host";
830 reg = <0x4a064000 0x800>;
831 ti,hwmods = "usb_host_hs";
832 #address-cells = <1>;
833 #size-cells = <1>;
834 ranges;
Roger Quadros051fc062014-02-27 16:18:26 +0200835 clocks = <&init_60m_fclk>,
836 <&xclk60mhsp1_ck>,
837 <&xclk60mhsp2_ck>;
838 clock-names = "refclk_60m_int",
839 "refclk_60m_ext_p1",
840 "refclk_60m_ext_p2";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200841
842 usbhsohci: ohci@4a064800 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200843 compatible = "ti,ohci-omap3";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200844 reg = <0x4a064800 0x400>;
845 interrupt-parent = <&gic>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200846 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200847 };
848
849 usbhsehci: ehci@4a064c00 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200850 compatible = "ti,ehci-omap";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200851 reg = <0x4a064c00 0x400>;
852 interrupt-parent = <&gic>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200853 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200854 };
855 };
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +0530856
Roger Quadros470019a2013-10-03 18:12:36 +0300857 omap_control_usb2phy: control-phy@4a002300 {
858 compatible = "ti,control-phy-usb2";
859 reg = <0x4a002300 0x4>;
860 reg-names = "power";
861 };
862
863 omap_control_usbotg: control-phy@4a00233c {
864 compatible = "ti,control-phy-otghs";
865 reg = <0x4a00233c 0x4>;
866 reg-names = "otghs_control";
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +0530867 };
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530868
869 usb_otg_hs: usb_otg_hs@4a0ab000 {
870 compatible = "ti,omap4-musb";
871 reg = <0x4a0ab000 0x7ff>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200872 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530873 interrupt-names = "mc", "dma";
874 ti,hwmods = "usb_otg_hs";
875 usb-phy = <&usb2_phy>;
Kishon Vijay Abraham I975d963e2013-09-27 11:53:29 +0530876 phys = <&usb2_phy>;
877 phy-names = "usb2-phy";
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530878 multipoint = <1>;
879 num-eps = <16>;
880 ram-bits = <12>;
Roger Quadros470019a2013-10-03 18:12:36 +0300881 ctrl-module = <&omap_control_usbotg>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530882 };
Joel Fernandesdd6317d2013-07-11 18:20:05 -0500883
884 aes: aes@4b501000 {
885 compatible = "ti,omap4-aes";
886 ti,hwmods = "aes";
887 reg = <0x4b501000 0xa0>;
888 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
889 dmas = <&sdma 111>, <&sdma 110>;
890 dma-names = "tx", "rx";
891 };
Joel Fernandes806e9432013-09-24 15:23:33 -0500892
893 des: des@480a5000 {
894 compatible = "ti,omap4-des";
895 ti,hwmods = "des";
896 reg = <0x480a5000 0xa0>;
897 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
898 dmas = <&sdma 117>, <&sdma 116>;
899 dma-names = "tx", "rx";
900 };
Andrii.Tseglytskyie12c7732014-03-03 20:20:22 +0530901
902 abb_mpu: regulator-abb-mpu {
903 compatible = "ti,abb-v2";
904 regulator-name = "abb_mpu";
905 #address-cells = <0>;
906 #size-cells = <0>;
907 ti,tranxdone-status-mask = <0x80>;
908 clocks = <&sys_clkin_ck>;
909 ti,settling-time = <50>;
910 ti,clock-cycles = <16>;
911
912 status = "disabled";
913 };
914
915 abb_iva: regulator-abb-iva {
916 compatible = "ti,abb-v2";
917 regulator-name = "abb_iva";
918 #address-cells = <0>;
919 #size-cells = <0>;
920 ti,tranxdone-status-mask = <0x80000000>;
921 clocks = <&sys_clkin_ck>;
922 ti,settling-time = <50>;
923 ti,clock-cycles = <16>;
924
925 status = "disabled";
926 };
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +0300927
928 dss: dss@58000000 {
929 compatible = "ti,omap4-dss";
930 reg = <0x58000000 0x80>;
931 status = "disabled";
932 ti,hwmods = "dss_core";
933 clocks = <&dss_dss_clk>;
934 clock-names = "fck";
935 #address-cells = <1>;
936 #size-cells = <1>;
937 ranges;
938
939 dispc@58001000 {
940 compatible = "ti,omap4-dispc";
941 reg = <0x58001000 0x1000>;
942 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
943 ti,hwmods = "dss_dispc";
944 clocks = <&dss_dss_clk>;
945 clock-names = "fck";
946 };
947
948 rfbi: encoder@58002000 {
949 compatible = "ti,omap4-rfbi";
950 reg = <0x58002000 0x1000>;
951 status = "disabled";
952 ti,hwmods = "dss_rfbi";
Tomi Valkeinen2cc84f42014-10-09 17:03:18 +0300953 clocks = <&dss_dss_clk>, <&l3_div_ck>;
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +0300954 clock-names = "fck", "ick";
955 };
956
957 venc: encoder@58003000 {
958 compatible = "ti,omap4-venc";
959 reg = <0x58003000 0x1000>;
960 status = "disabled";
961 ti,hwmods = "dss_venc";
962 clocks = <&dss_tv_clk>;
963 clock-names = "fck";
964 };
965
966 dsi1: encoder@58004000 {
967 compatible = "ti,omap4-dsi";
968 reg = <0x58004000 0x200>,
969 <0x58004200 0x40>,
970 <0x58004300 0x20>;
971 reg-names = "proto", "phy", "pll";
972 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
973 status = "disabled";
974 ti,hwmods = "dss_dsi1";
975 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
976 clock-names = "fck", "sys_clk";
977 };
978
979 dsi2: encoder@58005000 {
980 compatible = "ti,omap4-dsi";
981 reg = <0x58005000 0x200>,
982 <0x58005200 0x40>,
983 <0x58005300 0x20>;
984 reg-names = "proto", "phy", "pll";
985 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
986 status = "disabled";
987 ti,hwmods = "dss_dsi2";
988 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
989 clock-names = "fck", "sys_clk";
990 };
991
992 hdmi: encoder@58006000 {
993 compatible = "ti,omap4-hdmi";
994 reg = <0x58006000 0x200>,
995 <0x58006200 0x100>,
996 <0x58006300 0x100>,
997 <0x58006400 0x1000>;
998 reg-names = "wp", "pll", "phy", "core";
999 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
1000 status = "disabled";
1001 ti,hwmods = "dss_hdmi";
1002 clocks = <&dss_48mhz_clk>, <&dss_sys_clk>;
1003 clock-names = "fck", "sys_clk";
Jyri Sarha53855b32014-05-12 12:12:24 +03001004 dmas = <&sdma 76>;
1005 dma-names = "audio_tx";
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +03001006 };
1007 };
Benoit Coussond9fda072011-08-09 17:15:17 +02001008 };
1009};
Tero Kristo2488ff62013-07-18 12:42:02 +03001010
1011/include/ "omap44xx-clocks.dtsi"