Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/mach-omap2/clock.c |
| 3 | * |
Tony Lindgren | a16e970 | 2008-03-18 11:56:39 +0200 | [diff] [blame] | 4 | * Copyright (C) 2005-2008 Texas Instruments, Inc. |
| 5 | * Copyright (C) 2004-2008 Nokia Corporation |
| 6 | * |
| 7 | * Contacts: |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 8 | * Richard Woodruff <r-woodruff2@ti.com> |
Tony Lindgren | a16e970 | 2008-03-18 11:56:39 +0200 | [diff] [blame] | 9 | * Paul Walmsley |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 10 | * |
Tony Lindgren | a16e970 | 2008-03-18 11:56:39 +0200 | [diff] [blame] | 11 | * Based on earlier work by Tuukka Tikkanen, Tony Lindgren, |
| 12 | * Gordon McNutt and RidgeRun, Inc. |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 13 | * |
| 14 | * This program is free software; you can redistribute it and/or modify |
| 15 | * it under the terms of the GNU General Public License version 2 as |
| 16 | * published by the Free Software Foundation. |
| 17 | */ |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 18 | #undef DEBUG |
| 19 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 20 | #include <linux/module.h> |
| 21 | #include <linux/kernel.h> |
| 22 | #include <linux/device.h> |
| 23 | #include <linux/list.h> |
| 24 | #include <linux/errno.h> |
| 25 | #include <linux/delay.h> |
Russell King | f8ce254 | 2006-01-07 16:15:52 +0000 | [diff] [blame] | 26 | #include <linux/clk.h> |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 27 | #include <linux/io.h> |
| 28 | #include <linux/cpufreq.h> |
Russell King | fbd3bdb | 2008-09-06 12:13:59 +0100 | [diff] [blame] | 29 | #include <linux/bitops.h> |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 30 | |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 31 | #include <mach/clock.h> |
| 32 | #include <mach/sram.h> |
Tony Lindgren | 7663148 | 2006-12-12 23:02:43 -0800 | [diff] [blame] | 33 | #include <asm/div64.h> |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 34 | |
Tony Lindgren | b824efa | 2006-04-02 17:46:20 +0100 | [diff] [blame] | 35 | #include "memory.h" |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 36 | #include "clock.h" |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 37 | #include "prm.h" |
| 38 | #include "prm-regbits-24xx.h" |
| 39 | #include "cm.h" |
| 40 | #include "cm-regbits-24xx.h" |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 41 | |
Russell King | 548d849 | 2008-11-04 14:02:46 +0000 | [diff] [blame] | 42 | static const struct clkops clkops_oscck; |
| 43 | static const struct clkops clkops_fixed; |
| 44 | |
| 45 | #include "clock24xx.h" |
| 46 | |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 47 | /* CM_CLKEN_PLL.EN_{54,96}M_PLL options (24XX) */ |
| 48 | #define EN_APLL_STOPPED 0 |
| 49 | #define EN_APLL_LOCKED 3 |
Juha Yrjola | ddc32a8 | 2006-09-25 12:41:50 +0300 | [diff] [blame] | 50 | |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 51 | /* CM_CLKSEL1_PLL.APLLS_CLKIN options (24XX) */ |
| 52 | #define APLLS_CLKIN_19_2MHZ 0 |
| 53 | #define APLLS_CLKIN_13MHZ 2 |
| 54 | #define APLLS_CLKIN_12MHZ 3 |
| 55 | |
| 56 | /* #define DOWN_VARIABLE_DPLL 1 */ /* Experimental */ |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 57 | |
| 58 | static struct prcm_config *curr_prcm_set; |
Tony Lindgren | ae78dcf | 2006-09-25 12:41:20 +0300 | [diff] [blame] | 59 | static struct clk *vclk; |
| 60 | static struct clk *sclk; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 61 | |
| 62 | /*------------------------------------------------------------------------- |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 63 | * Omap24xx specific clock functions |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 64 | *-------------------------------------------------------------------------*/ |
| 65 | |
Tony Lindgren | a16e970 | 2008-03-18 11:56:39 +0200 | [diff] [blame] | 66 | /* This actually returns the rate of core_ck, not dpll_ck. */ |
| 67 | static u32 omap2_get_dpll_rate_24xx(struct clk *tclk) |
| 68 | { |
| 69 | long long dpll_clk; |
| 70 | u8 amult; |
| 71 | |
| 72 | dpll_clk = omap2_get_dpll_rate(tclk); |
| 73 | |
| 74 | amult = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2); |
| 75 | amult &= OMAP24XX_CORE_CLK_SRC_MASK; |
| 76 | dpll_clk *= amult; |
| 77 | |
| 78 | return dpll_clk; |
| 79 | } |
| 80 | |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 81 | static int omap2_enable_osc_ck(struct clk *clk) |
| 82 | { |
| 83 | u32 pcc; |
| 84 | |
| 85 | pcc = __raw_readl(OMAP24XX_PRCM_CLKSRC_CTRL); |
| 86 | |
| 87 | __raw_writel(pcc & ~OMAP_AUTOEXTCLKMODE_MASK, |
| 88 | OMAP24XX_PRCM_CLKSRC_CTRL); |
| 89 | |
| 90 | return 0; |
| 91 | } |
| 92 | |
| 93 | static void omap2_disable_osc_ck(struct clk *clk) |
| 94 | { |
| 95 | u32 pcc; |
| 96 | |
| 97 | pcc = __raw_readl(OMAP24XX_PRCM_CLKSRC_CTRL); |
| 98 | |
| 99 | __raw_writel(pcc | OMAP_AUTOEXTCLKMODE_MASK, |
| 100 | OMAP24XX_PRCM_CLKSRC_CTRL); |
| 101 | } |
| 102 | |
Russell King | 548d849 | 2008-11-04 14:02:46 +0000 | [diff] [blame] | 103 | static const struct clkops clkops_oscck = { |
| 104 | .enable = &omap2_enable_osc_ck, |
| 105 | .disable = &omap2_disable_osc_ck, |
| 106 | }; |
| 107 | |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 108 | #ifdef OLD_CK |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 109 | /* Recalculate SYST_CLK */ |
| 110 | static void omap2_sys_clk_recalc(struct clk * clk) |
| 111 | { |
| 112 | u32 div = PRCM_CLKSRC_CTRL; |
| 113 | div &= (1 << 7) | (1 << 6); /* Test if ext clk divided by 1 or 2 */ |
| 114 | div >>= clk->rate_offset; |
| 115 | clk->rate = (clk->parent->rate / div); |
| 116 | propagate_rate(clk); |
| 117 | } |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 118 | #endif /* OLD_CK */ |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 119 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 120 | /* Enable an APLL if off */ |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 121 | static int omap2_clk_fixed_enable(struct clk *clk) |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 122 | { |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 123 | u32 cval, apll_mask; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 124 | |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 125 | apll_mask = EN_APLL_LOCKED << clk->enable_bit; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 126 | |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 127 | cval = cm_read_mod_reg(PLL_MOD, CM_CLKEN); |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 128 | |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 129 | if ((cval & apll_mask) == apll_mask) |
| 130 | return 0; /* apll already enabled */ |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 131 | |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 132 | cval &= ~apll_mask; |
| 133 | cval |= apll_mask; |
| 134 | cm_write_mod_reg(cval, PLL_MOD, CM_CLKEN); |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 135 | |
| 136 | if (clk == &apll96_ck) |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 137 | cval = OMAP24XX_ST_96M_APLL; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 138 | else if (clk == &apll54_ck) |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 139 | cval = OMAP24XX_ST_54M_APLL; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 140 | |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 141 | omap2_wait_clock_ready(OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST), cval, |
| 142 | clk->name); |
| 143 | |
| 144 | /* |
| 145 | * REVISIT: Should we return an error code if omap2_wait_clock_ready() |
| 146 | * fails? |
| 147 | */ |
| 148 | return 0; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 149 | } |
| 150 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 151 | /* Stop APLL */ |
| 152 | static void omap2_clk_fixed_disable(struct clk *clk) |
| 153 | { |
| 154 | u32 cval; |
| 155 | |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 156 | cval = cm_read_mod_reg(PLL_MOD, CM_CLKEN); |
| 157 | cval &= ~(EN_APLL_LOCKED << clk->enable_bit); |
| 158 | cm_write_mod_reg(cval, PLL_MOD, CM_CLKEN); |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 159 | } |
| 160 | |
Russell King | 548d849 | 2008-11-04 14:02:46 +0000 | [diff] [blame] | 161 | static const struct clkops clkops_fixed = { |
| 162 | .enable = &omap2_clk_fixed_enable, |
| 163 | .disable = &omap2_clk_fixed_disable, |
| 164 | }; |
| 165 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 166 | /* |
| 167 | * Uses the current prcm set to tell if a rate is valid. |
| 168 | * You can go slower, but not faster within a given rate set. |
| 169 | */ |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 170 | long omap2_dpllcore_round_rate(unsigned long target_rate) |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 171 | { |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 172 | u32 high, low, core_clk_src; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 173 | |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 174 | core_clk_src = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2); |
| 175 | core_clk_src &= OMAP24XX_CORE_CLK_SRC_MASK; |
| 176 | |
| 177 | if (core_clk_src == CORE_CLK_SRC_DPLL) { /* DPLL clockout */ |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 178 | high = curr_prcm_set->dpll_speed * 2; |
| 179 | low = curr_prcm_set->dpll_speed; |
| 180 | } else { /* DPLL clockout x 2 */ |
| 181 | high = curr_prcm_set->dpll_speed; |
| 182 | low = curr_prcm_set->dpll_speed / 2; |
| 183 | } |
| 184 | |
| 185 | #ifdef DOWN_VARIABLE_DPLL |
| 186 | if (target_rate > high) |
| 187 | return high; |
| 188 | else |
| 189 | return target_rate; |
| 190 | #else |
| 191 | if (target_rate > low) |
| 192 | return high; |
| 193 | else |
| 194 | return low; |
| 195 | #endif |
| 196 | |
| 197 | } |
| 198 | |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 199 | static void omap2_dpllcore_recalc(struct clk *clk) |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 200 | { |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 201 | clk->rate = omap2_get_dpll_rate_24xx(clk); |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 202 | } |
| 203 | |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 204 | static int omap2_reprogram_dpllcore(struct clk *clk, unsigned long rate) |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 205 | { |
| 206 | u32 cur_rate, low, mult, div, valid_rate, done_rate; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 207 | u32 bypass = 0; |
| 208 | struct prcm_config tmpset; |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 209 | const struct dpll_data *dd; |
| 210 | unsigned long flags; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 211 | int ret = -EINVAL; |
| 212 | |
| 213 | local_irq_save(flags); |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 214 | cur_rate = omap2_get_dpll_rate_24xx(&dpll_ck); |
| 215 | mult = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2); |
| 216 | mult &= OMAP24XX_CORE_CLK_SRC_MASK; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 217 | |
| 218 | if ((rate == (cur_rate / 2)) && (mult == 2)) { |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 219 | omap2_reprogram_sdrc(CORE_CLK_SRC_DPLL, 1); |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 220 | } else if ((rate == (cur_rate * 2)) && (mult == 1)) { |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 221 | omap2_reprogram_sdrc(CORE_CLK_SRC_DPLL_X2, 1); |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 222 | } else if (rate != cur_rate) { |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 223 | valid_rate = omap2_dpllcore_round_rate(rate); |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 224 | if (valid_rate != rate) |
| 225 | goto dpll_exit; |
| 226 | |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 227 | if (mult == 1) |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 228 | low = curr_prcm_set->dpll_speed; |
| 229 | else |
| 230 | low = curr_prcm_set->dpll_speed / 2; |
| 231 | |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 232 | dd = clk->dpll_data; |
| 233 | if (!dd) |
| 234 | goto dpll_exit; |
| 235 | |
| 236 | tmpset.cm_clksel1_pll = __raw_readl(dd->mult_div1_reg); |
| 237 | tmpset.cm_clksel1_pll &= ~(dd->mult_mask | |
| 238 | dd->div1_mask); |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 239 | div = ((curr_prcm_set->xtal_speed / 1000000) - 1); |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 240 | tmpset.cm_clksel2_pll = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2); |
| 241 | tmpset.cm_clksel2_pll &= ~OMAP24XX_CORE_CLK_SRC_MASK; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 242 | if (rate > low) { |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 243 | tmpset.cm_clksel2_pll |= CORE_CLK_SRC_DPLL_X2; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 244 | mult = ((rate / 2) / 1000000); |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 245 | done_rate = CORE_CLK_SRC_DPLL_X2; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 246 | } else { |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 247 | tmpset.cm_clksel2_pll |= CORE_CLK_SRC_DPLL; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 248 | mult = (rate / 1000000); |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 249 | done_rate = CORE_CLK_SRC_DPLL; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 250 | } |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 251 | tmpset.cm_clksel1_pll |= (div << __ffs(dd->mult_mask)); |
| 252 | tmpset.cm_clksel1_pll |= (mult << __ffs(dd->div1_mask)); |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 253 | |
| 254 | /* Worst case */ |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 255 | tmpset.base_sdrc_rfr = SDRC_RFR_CTRL_BYPASS; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 256 | |
| 257 | if (rate == curr_prcm_set->xtal_speed) /* If asking for 1-1 */ |
| 258 | bypass = 1; |
| 259 | |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 260 | omap2_reprogram_sdrc(CORE_CLK_SRC_DPLL_X2, 1); /* For init_mem */ |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 261 | |
| 262 | /* Force dll lock mode */ |
| 263 | omap2_set_prcm(tmpset.cm_clksel1_pll, tmpset.base_sdrc_rfr, |
| 264 | bypass); |
| 265 | |
| 266 | /* Errata: ret dll entry state */ |
| 267 | omap2_init_memory_params(omap2_dll_force_needed()); |
| 268 | omap2_reprogram_sdrc(done_rate, 0); |
| 269 | } |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 270 | omap2_dpllcore_recalc(&dpll_ck); |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 271 | ret = 0; |
| 272 | |
| 273 | dpll_exit: |
| 274 | local_irq_restore(flags); |
| 275 | return(ret); |
| 276 | } |
| 277 | |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 278 | /** |
| 279 | * omap2_table_mpu_recalc - just return the MPU speed |
| 280 | * @clk: virt_prcm_set struct clk |
| 281 | * |
| 282 | * Set virt_prcm_set's rate to the mpu_speed field of the current PRCM set. |
| 283 | */ |
| 284 | static void omap2_table_mpu_recalc(struct clk *clk) |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 285 | { |
| 286 | clk->rate = curr_prcm_set->mpu_speed; |
| 287 | } |
| 288 | |
| 289 | /* |
| 290 | * Look for a rate equal or less than the target rate given a configuration set. |
| 291 | * |
| 292 | * What's not entirely clear is "which" field represents the key field. |
| 293 | * Some might argue L3-DDR, others ARM, others IVA. This code is simple and |
| 294 | * just uses the ARM rates. |
| 295 | */ |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 296 | static long omap2_round_to_table_rate(struct clk *clk, unsigned long rate) |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 297 | { |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 298 | struct prcm_config *ptr; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 299 | long highest_rate; |
| 300 | |
| 301 | if (clk != &virt_prcm_set) |
| 302 | return -EINVAL; |
| 303 | |
| 304 | highest_rate = -EINVAL; |
| 305 | |
| 306 | for (ptr = rate_table; ptr->mpu_speed; ptr++) { |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 307 | if (!(ptr->flags & cpu_mask)) |
| 308 | continue; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 309 | if (ptr->xtal_speed != sys_ck.rate) |
| 310 | continue; |
| 311 | |
| 312 | highest_rate = ptr->mpu_speed; |
| 313 | |
| 314 | /* Can check only after xtal frequency check */ |
| 315 | if (ptr->mpu_speed <= rate) |
| 316 | break; |
| 317 | } |
| 318 | return highest_rate; |
| 319 | } |
| 320 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 321 | /* Sets basic clocks based on the specified rate */ |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 322 | static int omap2_select_table_rate(struct clk *clk, unsigned long rate) |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 323 | { |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 324 | u32 cur_rate, done_rate, bypass = 0, tmp; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 325 | struct prcm_config *prcm; |
| 326 | unsigned long found_speed = 0; |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 327 | unsigned long flags; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 328 | |
| 329 | if (clk != &virt_prcm_set) |
| 330 | return -EINVAL; |
| 331 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 332 | for (prcm = rate_table; prcm->mpu_speed; prcm++) { |
| 333 | if (!(prcm->flags & cpu_mask)) |
| 334 | continue; |
| 335 | |
| 336 | if (prcm->xtal_speed != sys_ck.rate) |
| 337 | continue; |
| 338 | |
| 339 | if (prcm->mpu_speed <= rate) { |
| 340 | found_speed = prcm->mpu_speed; |
| 341 | break; |
| 342 | } |
| 343 | } |
| 344 | |
| 345 | if (!found_speed) { |
| 346 | printk(KERN_INFO "Could not set MPU rate to %luMHz\n", |
Tony Lindgren | a16e970 | 2008-03-18 11:56:39 +0200 | [diff] [blame] | 347 | rate / 1000000); |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 348 | return -EINVAL; |
| 349 | } |
| 350 | |
| 351 | curr_prcm_set = prcm; |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 352 | cur_rate = omap2_get_dpll_rate_24xx(&dpll_ck); |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 353 | |
| 354 | if (prcm->dpll_speed == cur_rate / 2) { |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 355 | omap2_reprogram_sdrc(CORE_CLK_SRC_DPLL, 1); |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 356 | } else if (prcm->dpll_speed == cur_rate * 2) { |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 357 | omap2_reprogram_sdrc(CORE_CLK_SRC_DPLL_X2, 1); |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 358 | } else if (prcm->dpll_speed != cur_rate) { |
| 359 | local_irq_save(flags); |
| 360 | |
| 361 | if (prcm->dpll_speed == prcm->xtal_speed) |
| 362 | bypass = 1; |
| 363 | |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 364 | if ((prcm->cm_clksel2_pll & OMAP24XX_CORE_CLK_SRC_MASK) == |
| 365 | CORE_CLK_SRC_DPLL_X2) |
| 366 | done_rate = CORE_CLK_SRC_DPLL_X2; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 367 | else |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 368 | done_rate = CORE_CLK_SRC_DPLL; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 369 | |
| 370 | /* MPU divider */ |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 371 | cm_write_mod_reg(prcm->cm_clksel_mpu, MPU_MOD, CM_CLKSEL); |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 372 | |
| 373 | /* dsp + iva1 div(2420), iva2.1(2430) */ |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 374 | cm_write_mod_reg(prcm->cm_clksel_dsp, |
| 375 | OMAP24XX_DSP_MOD, CM_CLKSEL); |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 376 | |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 377 | cm_write_mod_reg(prcm->cm_clksel_gfx, GFX_MOD, CM_CLKSEL); |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 378 | |
| 379 | /* Major subsystem dividers */ |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 380 | tmp = cm_read_mod_reg(CORE_MOD, CM_CLKSEL1) & OMAP24XX_CLKSEL_DSS2_MASK; |
| 381 | cm_write_mod_reg(prcm->cm_clksel1_core | tmp, CORE_MOD, CM_CLKSEL1); |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 382 | if (cpu_is_omap2430()) |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 383 | cm_write_mod_reg(prcm->cm_clksel_mdm, |
| 384 | OMAP2430_MDM_MOD, CM_CLKSEL); |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 385 | |
| 386 | /* x2 to enter init_mem */ |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 387 | omap2_reprogram_sdrc(CORE_CLK_SRC_DPLL_X2, 1); |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 388 | |
| 389 | omap2_set_prcm(prcm->cm_clksel1_pll, prcm->base_sdrc_rfr, |
| 390 | bypass); |
| 391 | |
| 392 | omap2_init_memory_params(omap2_dll_force_needed()); |
| 393 | omap2_reprogram_sdrc(done_rate, 0); |
| 394 | |
| 395 | local_irq_restore(flags); |
| 396 | } |
Paul Walmsley | 88b8ba9 | 2008-07-03 12:24:46 +0300 | [diff] [blame] | 397 | omap2_dpllcore_recalc(&dpll_ck); |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 398 | |
| 399 | return 0; |
| 400 | } |
| 401 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 402 | static struct clk_functions omap2_clk_functions = { |
| 403 | .clk_enable = omap2_clk_enable, |
| 404 | .clk_disable = omap2_clk_disable, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 405 | .clk_round_rate = omap2_clk_round_rate, |
| 406 | .clk_set_rate = omap2_clk_set_rate, |
| 407 | .clk_set_parent = omap2_clk_set_parent, |
Tony Lindgren | 90afd5c | 2006-09-25 13:27:20 +0300 | [diff] [blame] | 408 | .clk_disable_unused = omap2_clk_disable_unused, |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 409 | }; |
| 410 | |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 411 | static u32 omap2_get_apll_clkin(void) |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 412 | { |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 413 | u32 aplls, sclk = 0; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 414 | |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 415 | aplls = cm_read_mod_reg(PLL_MOD, CM_CLKSEL1); |
| 416 | aplls &= OMAP24XX_APLLS_CLKIN_MASK; |
| 417 | aplls >>= OMAP24XX_APLLS_CLKIN_SHIFT; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 418 | |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 419 | if (aplls == APLLS_CLKIN_19_2MHZ) |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 420 | sclk = 19200000; |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 421 | else if (aplls == APLLS_CLKIN_13MHZ) |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 422 | sclk = 13000000; |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 423 | else if (aplls == APLLS_CLKIN_12MHZ) |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 424 | sclk = 12000000; |
| 425 | |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 426 | return sclk; |
| 427 | } |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 428 | |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 429 | static u32 omap2_get_sysclkdiv(void) |
| 430 | { |
| 431 | u32 div; |
| 432 | |
| 433 | div = __raw_readl(OMAP24XX_PRCM_CLKSRC_CTRL); |
| 434 | div &= OMAP_SYSCLKDIV_MASK; |
| 435 | div >>= OMAP_SYSCLKDIV_SHIFT; |
| 436 | |
| 437 | return div; |
| 438 | } |
| 439 | |
| 440 | static void omap2_osc_clk_recalc(struct clk *clk) |
| 441 | { |
| 442 | clk->rate = omap2_get_apll_clkin() * omap2_get_sysclkdiv(); |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 443 | } |
| 444 | |
| 445 | static void omap2_sys_clk_recalc(struct clk *clk) |
| 446 | { |
| 447 | clk->rate = clk->parent->rate / omap2_get_sysclkdiv(); |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 448 | } |
| 449 | |
Tony Lindgren | ae78dcf | 2006-09-25 12:41:20 +0300 | [diff] [blame] | 450 | /* |
| 451 | * Set clocks for bypass mode for reboot to work. |
| 452 | */ |
| 453 | void omap2_clk_prepare_for_reboot(void) |
| 454 | { |
| 455 | u32 rate; |
| 456 | |
| 457 | if (vclk == NULL || sclk == NULL) |
| 458 | return; |
| 459 | |
| 460 | rate = clk_get_rate(sclk); |
| 461 | clk_set_rate(vclk, rate); |
| 462 | } |
| 463 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 464 | /* |
| 465 | * Switch the MPU rate if specified on cmdline. |
| 466 | * We cannot do this early until cmdline is parsed. |
| 467 | */ |
| 468 | static int __init omap2_clk_arch_init(void) |
| 469 | { |
| 470 | if (!mpurate) |
| 471 | return -EINVAL; |
| 472 | |
| 473 | if (omap2_select_table_rate(&virt_prcm_set, mpurate)) |
| 474 | printk(KERN_ERR "Could not find matching MPU rate\n"); |
| 475 | |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 476 | recalculate_root_clocks(); |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 477 | |
| 478 | printk(KERN_INFO "Switched to new clocking rate (Crystal/DPLL/MPU): " |
| 479 | "%ld.%01ld/%ld/%ld MHz\n", |
| 480 | (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10, |
| 481 | (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ; |
| 482 | |
| 483 | return 0; |
| 484 | } |
| 485 | arch_initcall(omap2_clk_arch_init); |
| 486 | |
| 487 | int __init omap2_clk_init(void) |
| 488 | { |
| 489 | struct prcm_config *prcm; |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 490 | struct clk **clkp; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 491 | u32 clkrate; |
| 492 | |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 493 | if (cpu_is_omap242x()) |
| 494 | cpu_mask = RATE_IN_242X; |
| 495 | else if (cpu_is_omap2430()) |
| 496 | cpu_mask = RATE_IN_243X; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 497 | |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 498 | clk_init(&omap2_clk_functions); |
| 499 | |
| 500 | omap2_osc_clk_recalc(&osc_ck); |
Russell King | 9a5feda | 2008-11-13 13:44:15 +0000 | [diff] [blame] | 501 | propagate_rate(&osc_ck); |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 502 | omap2_sys_clk_recalc(&sys_ck); |
Russell King | 9a5feda | 2008-11-13 13:44:15 +0000 | [diff] [blame] | 503 | propagate_rate(&sys_ck); |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 504 | |
| 505 | for (clkp = onchip_24xx_clks; |
| 506 | clkp < onchip_24xx_clks + ARRAY_SIZE(onchip_24xx_clks); |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 507 | clkp++) { |
| 508 | |
| 509 | if ((*clkp)->flags & CLOCK_IN_OMAP242X && cpu_is_omap2420()) { |
| 510 | clk_register(*clkp); |
| 511 | continue; |
| 512 | } |
| 513 | |
| 514 | if ((*clkp)->flags & CLOCK_IN_OMAP243X && cpu_is_omap2430()) { |
| 515 | clk_register(*clkp); |
| 516 | continue; |
| 517 | } |
| 518 | } |
| 519 | |
| 520 | /* Check the MPU rate set by bootloader */ |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 521 | clkrate = omap2_get_dpll_rate_24xx(&dpll_ck); |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 522 | for (prcm = rate_table; prcm->mpu_speed; prcm++) { |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 523 | if (!(prcm->flags & cpu_mask)) |
| 524 | continue; |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 525 | if (prcm->xtal_speed != sys_ck.rate) |
| 526 | continue; |
| 527 | if (prcm->dpll_speed <= clkrate) |
| 528 | break; |
| 529 | } |
| 530 | curr_prcm_set = prcm; |
| 531 | |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 532 | recalculate_root_clocks(); |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 533 | |
| 534 | printk(KERN_INFO "Clocking rate (Crystal/DPLL/MPU): " |
| 535 | "%ld.%01ld/%ld/%ld MHz\n", |
| 536 | (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10, |
| 537 | (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ; |
| 538 | |
| 539 | /* |
| 540 | * Only enable those clocks we will need, let the drivers |
| 541 | * enable other clocks as necessary |
| 542 | */ |
Paul Walmsley | 6b8858a | 2008-03-18 10:35:15 +0200 | [diff] [blame] | 543 | clk_enable_init_clocks(); |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 544 | |
Tony Lindgren | ae78dcf | 2006-09-25 12:41:20 +0300 | [diff] [blame] | 545 | /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */ |
| 546 | vclk = clk_get(NULL, "virt_prcm_set"); |
| 547 | sclk = clk_get(NULL, "sys_ck"); |
| 548 | |
Tony Lindgren | 046d6b2 | 2005-11-10 14:26:52 +0000 | [diff] [blame] | 549 | return 0; |
| 550 | } |