blob: 80e26ff30ebf5d3c306cb30892e7c51ff5755877 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore94971822012-01-06 03:24:16 +00004 Copyright(c) 1999 - 2012 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBE_H_
29#define _IXGBE_H_
30
Jesse Grossf62bbb52010-10-20 13:56:10 +000031#include <linux/bitops.h>
Auke Kok9a799d72007-09-15 14:07:45 -070032#include <linux/types.h>
33#include <linux/pci.h>
34#include <linux/netdevice.h>
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +000035#include <linux/cpumask.h>
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -080036#include <linux/aer.h>
Jesse Grossf62bbb52010-10-20 13:56:10 +000037#include <linux/if_vlan.h>
Auke Kok9a799d72007-09-15 14:07:45 -070038
39#include "ixgbe_type.h"
40#include "ixgbe_common.h"
Alexander Duyck2f90b862008-11-20 20:52:10 -080041#include "ixgbe_dcb.h"
Yi Zoueacd73f2009-05-13 13:11:06 +000042#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
43#define IXGBE_FCOE
44#include "ixgbe_fcoe.h"
45#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
Jeff Garzik5dd2d332008-10-16 05:09:31 -040046#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -080047#include <linux/dca.h>
48#endif
Auke Kok9a799d72007-09-15 14:07:45 -070049
Emil Tantilov849c4542010-06-03 16:53:41 +000050/* common prefix used by pr_<> macros */
51#undef pr_fmt
52#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Auke Kok9a799d72007-09-15 14:07:45 -070053
54/* TX/RX descriptor defines */
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000055#define IXGBE_DEFAULT_TXD 512
Alexander Duyck59224552011-08-31 00:01:06 +000056#define IXGBE_DEFAULT_TX_WORK 256
Auke Kok9a799d72007-09-15 14:07:45 -070057#define IXGBE_MAX_TXD 4096
58#define IXGBE_MIN_TXD 64
59
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000060#define IXGBE_DEFAULT_RXD 512
Auke Kok9a799d72007-09-15 14:07:45 -070061#define IXGBE_MAX_RXD 4096
62#define IXGBE_MIN_RXD 64
63
Auke Kok9a799d72007-09-15 14:07:45 -070064/* flow control */
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070065#define IXGBE_MIN_FCRTL 0x40
Auke Kok9a799d72007-09-15 14:07:45 -070066#define IXGBE_MAX_FCRTL 0x7FF80
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070067#define IXGBE_MIN_FCRTH 0x600
Auke Kok9a799d72007-09-15 14:07:45 -070068#define IXGBE_MAX_FCRTH 0x7FFF0
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070069#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
Auke Kok9a799d72007-09-15 14:07:45 -070070#define IXGBE_MIN_FCPAUSE 0
71#define IXGBE_MAX_FCPAUSE 0xFFFF
72
73/* Supported Rx Buffer Sizes */
Alexander Duyck13958072010-08-19 13:37:21 +000074#define IXGBE_RXBUFFER_512 512 /* Used for packet split */
Alexander Duyck919e78a2011-08-26 09:52:38 +000075#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
Auke Kok9a799d72007-09-15 14:07:45 -070076
Alexander Duyck13958072010-08-19 13:37:21 +000077/*
78 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN mans we
79 * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
80 * this adds up to 512 bytes of extra data meaning the smallest allocation
81 * we could have is 1K.
82 * i.e. RXBUFFER_512 --> size-1024 slab
83 */
84#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_512
Auke Kok9a799d72007-09-15 14:07:45 -070085
86#define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)
87
Auke Kok9a799d72007-09-15 14:07:45 -070088/* How many Rx Buffers do we bundle into one write to the hardware ? */
89#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
90
91#define IXGBE_TX_FLAGS_CSUM (u32)(1)
Alexander Duyck66f32a82011-06-29 05:43:22 +000092#define IXGBE_TX_FLAGS_HW_VLAN (u32)(1 << 1)
93#define IXGBE_TX_FLAGS_SW_VLAN (u32)(1 << 2)
94#define IXGBE_TX_FLAGS_TSO (u32)(1 << 3)
95#define IXGBE_TX_FLAGS_IPV4 (u32)(1 << 4)
96#define IXGBE_TX_FLAGS_FCOE (u32)(1 << 5)
97#define IXGBE_TX_FLAGS_FSO (u32)(1 << 6)
Alexander Duyck7f9643f2011-06-29 05:43:27 +000098#define IXGBE_TX_FLAGS_TXSW (u32)(1 << 7)
Auke Kok9a799d72007-09-15 14:07:45 -070099#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
Alexander Duyck66f32a82011-06-29 05:43:22 +0000100#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
101#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29
Auke Kok9a799d72007-09-15 14:07:45 -0700102#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
103
Greg Rose7f870472010-01-09 02:25:29 +0000104#define IXGBE_MAX_VF_MC_ENTRIES 30
105#define IXGBE_MAX_VF_FUNCTIONS 64
106#define IXGBE_MAX_VFTA_ENTRIES 128
107#define MAX_EMULATION_MAC_ADDRS 16
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000108#define IXGBE_MAX_PF_MACVLANS 15
Greg Rose7f870472010-01-09 02:25:29 +0000109#define VMDQ_P(p) ((p) + adapter->num_vfs)
Greg Rose83c61fa2011-09-07 05:59:35 +0000110#define IXGBE_82599_VF_DEVICE_ID 0x10ED
111#define IXGBE_X540_VF_DEVICE_ID 0x1515
Greg Rose7f870472010-01-09 02:25:29 +0000112
113struct vf_data_storage {
114 unsigned char vf_mac_addresses[ETH_ALEN];
115 u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
116 u16 num_vf_mc_hashes;
117 u16 default_vf_vlan_id;
118 u16 vlans_enabled;
Greg Rose7f870472010-01-09 02:25:29 +0000119 bool clear_to_send;
Greg Rose7f016482010-05-04 22:12:06 +0000120 bool pf_set_mac;
Greg Rose7f016482010-05-04 22:12:06 +0000121 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
122 u16 pf_qos;
Lior Levyff4ab202011-03-11 02:03:07 +0000123 u16 tx_rate;
Greg Rosede4c7f62011-09-29 05:57:33 +0000124 u16 vlan_count;
125 u8 spoofchk_enabled;
Greg Rosec6bda302011-08-24 02:37:55 +0000126 struct pci_dev *vfdev;
Greg Rose7f870472010-01-09 02:25:29 +0000127};
128
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000129struct vf_macvlans {
130 struct list_head l;
131 int vf;
132 int rar_entry;
133 bool free;
134 bool is_macvlan;
135 u8 vf_macvlan[ETH_ALEN];
136};
137
Alexander Duycka535c302011-05-27 05:31:52 +0000138#define IXGBE_MAX_TXD_PWR 14
139#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
140
141/* Tx Descriptors needed, worst case */
142#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
143#define DESC_NEEDED ((MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE)) + 4)
144
Auke Kok9a799d72007-09-15 14:07:45 -0700145/* wrapper around a pointer to a socket buffer,
146 * so a DMA handle can be stored along with the buffer */
147struct ixgbe_tx_buffer {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000148 union ixgbe_adv_tx_desc *next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700149 unsigned long time_stamp;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000150 struct sk_buff *skb;
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000151 unsigned int bytecount;
152 unsigned short gso_segs;
Alexander Duyck244e27a2012-02-08 07:51:11 +0000153 __be16 protocol;
Alexander Duyck729739b2012-02-08 07:51:06 +0000154 DEFINE_DMA_UNMAP_ADDR(dma);
155 DEFINE_DMA_UNMAP_LEN(len);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000156 u32 tx_flags;
Auke Kok9a799d72007-09-15 14:07:45 -0700157};
158
159struct ixgbe_rx_buffer {
160 struct sk_buff *skb;
161 dma_addr_t dma;
162 struct page *page;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -0700163 unsigned int page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -0700164};
165
166struct ixgbe_queue_stats {
167 u64 packets;
168 u64 bytes;
169};
170
Alexander Duyck5b7da512010-11-16 19:26:50 -0800171struct ixgbe_tx_queue_stats {
172 u64 restart_queue;
173 u64 tx_busy;
John Fastabendc84d3242010-11-16 19:27:12 -0800174 u64 tx_done_old;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800175};
176
177struct ixgbe_rx_queue_stats {
178 u64 rsc_count;
179 u64 rsc_flush;
180 u64 non_eop_descs;
181 u64 alloc_rx_page_failed;
182 u64 alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +0000183 u64 csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800184};
185
Alexander Duyckf8003262012-03-03 02:35:52 +0000186enum ixgbe_ring_state_t {
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800187 __IXGBE_TX_FDIR_INIT_DONE,
188 __IXGBE_TX_DETECT_HANG,
John Fastabendc84d3242010-11-16 19:27:12 -0800189 __IXGBE_HANG_CHECK_ARMED,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800190 __IXGBE_RX_RSC_ENABLED,
Alexander Duyck8a0da212012-01-31 02:59:49 +0000191 __IXGBE_RX_CSUM_UDP_ZERO_ERR,
Alexander Duyckf8003262012-03-03 02:35:52 +0000192 __IXGBE_RX_FCOE_BUFSZ,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800193};
194
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800195#define check_for_tx_hang(ring) \
196 test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
197#define set_check_for_tx_hang(ring) \
198 set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
199#define clear_check_for_tx_hang(ring) \
200 clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
201#define ring_is_rsc_enabled(ring) \
202 test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
203#define set_ring_rsc_enabled(ring) \
204 set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
205#define clear_ring_rsc_enabled(ring) \
206 clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
Auke Kok9a799d72007-09-15 14:07:45 -0700207struct ixgbe_ring {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000208 struct ixgbe_ring *next; /* pointer to next ring in q_vector */
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000209 struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
210 struct net_device *netdev; /* netdev ring belongs to */
211 struct device *dev; /* device for DMA mapping */
Auke Kok9a799d72007-09-15 14:07:45 -0700212 void *desc; /* descriptor ring memory */
Auke Kok9a799d72007-09-15 14:07:45 -0700213 union {
214 struct ixgbe_tx_buffer *tx_buffer_info;
215 struct ixgbe_rx_buffer *rx_buffer_info;
216 };
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800217 unsigned long state;
Alexander Duyckbd198052011-06-11 01:45:08 +0000218 u8 __iomem *tail;
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000219 dma_addr_t dma; /* phys. address of descriptor ring */
220 unsigned int size; /* length in bytes */
Alexander Duyckbd198052011-06-11 01:45:08 +0000221
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000222 u16 count; /* amount of descriptors */
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000223
224 u8 queue_index; /* needed for multiqueue queue management */
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800225 u8 reg_idx; /* holds the special value that gets
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000226 * the hardware register offset
227 * associated with this ring, which is
228 * different for DCB and RSS modes
229 */
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000230 u16 next_to_use;
231 u16 next_to_clean;
232
Alexander Duyckf8003262012-03-03 02:35:52 +0000233 union {
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000234 u16 next_to_alloc;
Alexander Duyckf8003262012-03-03 02:35:52 +0000235 struct {
236 u8 atr_sample_rate;
237 u8 atr_count;
238 };
Alexander Duyckf8003262012-03-03 02:35:52 +0000239 };
Alexander Duyckbd198052011-06-11 01:45:08 +0000240
John Fastabende5b64632011-03-08 03:44:52 +0000241 u8 dcb_tc;
Auke Kok9a799d72007-09-15 14:07:45 -0700242 struct ixgbe_queue_stats stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +0000243 struct u64_stats_sync syncp;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800244 union {
245 struct ixgbe_tx_queue_stats tx_stats;
246 struct ixgbe_rx_queue_stats rx_stats;
247 };
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000248} ____cacheline_internodealigned_in_smp;
Auke Kok9a799d72007-09-15 14:07:45 -0700249
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800250enum ixgbe_ring_f_enum {
251 RING_F_NONE = 0,
Greg Rose7f870472010-01-09 02:25:29 +0000252 RING_F_VMDQ, /* SR-IOV uses the same ring feature */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800253 RING_F_RSS,
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000254 RING_F_FDIR,
Yi Zou0331a832009-05-17 12:33:52 +0000255#ifdef IXGBE_FCOE
256 RING_F_FCOE,
257#endif /* IXGBE_FCOE */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800258
259 RING_F_ARRAY_SIZE /* must be last in enum set */
260};
261
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800262#define IXGBE_MAX_RSS_INDICES 16
Greg Rose7f870472010-01-09 02:25:29 +0000263#define IXGBE_MAX_VMDQ_INDICES 64
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000264#define IXGBE_MAX_FDIR_INDICES 64
Yi Zou0331a832009-05-17 12:33:52 +0000265#ifdef IXGBE_FCOE
266#define IXGBE_MAX_FCOE_INDICES 8
John Fastabende0fce692010-03-24 10:01:45 +0000267#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
268#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
269#else
270#define MAX_RX_QUEUES IXGBE_MAX_FDIR_INDICES
271#define MAX_TX_QUEUES IXGBE_MAX_FDIR_INDICES
Yi Zou0331a832009-05-17 12:33:52 +0000272#endif /* IXGBE_FCOE */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800273struct ixgbe_ring_feature {
274 int indices;
275 int mask;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000276} ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800277
Alexander Duyckf8003262012-03-03 02:35:52 +0000278/*
279 * FCoE requires that all Rx buffers be over 2200 bytes in length. Since
280 * this is twice the size of a half page we need to double the page order
281 * for FCoE enabled Rx queues.
282 */
283#if defined(IXGBE_FCOE) && (PAGE_SIZE < 8192)
284static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
285{
286 return test_bit(__IXGBE_RX_FCOE_BUFSZ, &ring->state) ? 1 : 0;
287}
288#else
289#define ixgbe_rx_pg_order(_ring) 0
290#endif
291#define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
292#define ixgbe_rx_bufsz(_ring) ((PAGE_SIZE / 2) << ixgbe_rx_pg_order(_ring))
293
Alexander Duyck08c88332011-06-11 01:45:03 +0000294struct ixgbe_ring_container {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000295 struct ixgbe_ring *ring; /* pointer to linked list of rings */
Alexander Duyckbd198052011-06-11 01:45:08 +0000296 unsigned int total_bytes; /* total bytes processed this int */
297 unsigned int total_packets; /* total packets processed this int */
298 u16 work_limit; /* total work allowed per interrupt */
Alexander Duyck08c88332011-06-11 01:45:03 +0000299 u8 count; /* total number of rings in vector */
300 u8 itr; /* current ITR setting for ring */
301};
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800302
Alexander Duycka5579282012-02-08 07:50:04 +0000303/* iterator for handling rings in ring container */
304#define ixgbe_for_each_ring(pos, head) \
305 for (pos = (head).ring; pos != NULL; pos = pos->next)
306
Alexander Duyck2f90b862008-11-20 20:52:10 -0800307#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
308 ? 8 : 1)
309#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
310
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800311/* MAX_MSIX_Q_VECTORS of these are allocated,
312 * but we only use one per queue-specific vector.
313 */
314struct ixgbe_q_vector {
315 struct ixgbe_adapter *adapter;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800316#ifdef CONFIG_IXGBE_DCA
317 int cpu; /* CPU for DCA */
318#endif
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000319 u16 v_idx; /* index of q_vector within array, also used for
320 * finding the bit in EICR and friends that
321 * represents the vector for this ring */
322 u16 itr; /* Interrupt throttle rate written to EITR */
Alexander Duyck08c88332011-06-11 01:45:03 +0000323 struct ixgbe_ring_container rx, tx;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000324
325 struct napi_struct napi;
Alexander Duyckde88eee2012-02-08 07:49:59 +0000326 cpumask_t affinity_mask;
327 int numa_node;
328 struct rcu_head rcu; /* to avoid race with update stats on free */
Alexander Duyckd0759eb2010-11-16 19:27:09 -0800329 char name[IFNAMSIZ + 9];
Alexander Duyckde88eee2012-02-08 07:49:59 +0000330
331 /* for dynamic allocation of rings associated with this q_vector */
332 struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800333};
334
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000335/*
336 * microsecond values for various ITR rates shifted by 2 to fit itr register
337 * with the first 3 bits reserved 0
Auke Kok9a799d72007-09-15 14:07:45 -0700338 */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000339#define IXGBE_MIN_RSC_ITR 24
340#define IXGBE_100K_ITR 40
341#define IXGBE_20K_ITR 200
342#define IXGBE_10K_ITR 400
343#define IXGBE_8K_ITR 500
Auke Kok9a799d72007-09-15 14:07:45 -0700344
Alexander Duyckf56e0cb2012-01-31 02:59:39 +0000345/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
346static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
347 const u32 stat_err_bits)
348{
349 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
350}
351
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000352static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
353{
354 u16 ntc = ring->next_to_clean;
355 u16 ntu = ring->next_to_use;
356
357 return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
358}
Auke Kok9a799d72007-09-15 14:07:45 -0700359
Alexander Duycke4f74022012-01-31 02:59:44 +0000360#define IXGBE_RX_DESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000361 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
Alexander Duycke4f74022012-01-31 02:59:44 +0000362#define IXGBE_TX_DESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000363 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
Alexander Duycke4f74022012-01-31 02:59:44 +0000364#define IXGBE_TX_CTXTDESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000365 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
Auke Kok9a799d72007-09-15 14:07:45 -0700366
367#define IXGBE_MAX_JUMBO_FRAME_SIZE 16128
Yi Zou63f39bd2009-05-17 12:34:35 +0000368#ifdef IXGBE_FCOE
369/* Use 3K as the baby jumbo frame size for FCoE */
370#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
371#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700372
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800373#define OTHER_VECTOR 1
374#define NON_Q_VECTORS (OTHER_VECTOR)
375
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000376#define MAX_MSIX_VECTORS_82599 64
377#define MAX_MSIX_Q_VECTORS_82599 64
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800378#define MAX_MSIX_VECTORS_82598 18
379#define MAX_MSIX_Q_VECTORS_82598 16
380
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000381#define MAX_MSIX_Q_VECTORS MAX_MSIX_Q_VECTORS_82599
382#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800383
Alexander Duyck8f154862012-02-10 02:08:37 +0000384#define MIN_MSIX_Q_VECTORS 1
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800385#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
386
Alexander Duyck46646e62012-02-08 07:49:28 +0000387/* default to trying for four seconds */
388#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
389
Auke Kok9a799d72007-09-15 14:07:45 -0700390/* board specific private data structure */
391struct ixgbe_adapter {
Alexander Duyck46646e62012-02-08 07:49:28 +0000392 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
393 /* OS defined structs */
394 struct net_device *netdev;
395 struct pci_dev *pdev;
396
Alexander Duycke606bfe2011-04-22 04:07:43 +0000397 unsigned long state;
398
399 /* Some features need tri-state capability,
400 * thus the additional *_CAPABLE flags.
401 */
402 u32 flags;
Alexander Duycke606bfe2011-04-22 04:07:43 +0000403#define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 1)
404#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 2)
405#define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 3)
406#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 4)
407#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 6)
408#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 7)
409#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 8)
410#define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 9)
411#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 10)
412#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 11)
413#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 12)
414#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 13)
415#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 14)
416#define IXGBE_FLAG_RSS_ENABLED (u32)(1 << 16)
417#define IXGBE_FLAG_RSS_CAPABLE (u32)(1 << 17)
418#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 18)
419#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 19)
420#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 20)
421#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 22)
Alexander Duyck70864002011-04-27 09:13:56 +0000422#define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 23)
423#define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 24)
424#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 25)
425#define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 26)
426#define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 27)
427#define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 28)
428#define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 29)
Alexander Duycke606bfe2011-04-22 04:07:43 +0000429
430 u32 flags2;
431#define IXGBE_FLAG2_RSC_CAPABLE (u32)(1)
432#define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1)
433#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2)
Alexander Duyckf0f97782011-04-22 04:08:09 +0000434#define IXGBE_FLAG2_TEMP_SENSOR_EVENT (u32)(1 << 3)
Alexander Duyck70864002011-04-27 09:13:56 +0000435#define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4)
436#define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5)
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000437#define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6)
Alexander Duyckd034acf2011-04-27 09:25:34 +0000438#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT (u32)(1 << 7)
Alexander Duyckef6afc02012-02-08 07:51:53 +0000439#define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP (u32)(1 << 8)
440#define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP (u32)(1 << 9)
Alexander Duyck46646e62012-02-08 07:49:28 +0000441
442 /* Tx fast path data */
443 int num_tx_queues;
444 u16 tx_itr_setting;
445 u16 tx_work_limit;
446
447 /* Rx fast path data */
448 int num_rx_queues;
449 u16 rx_itr_setting;
450
451 /* TX */
452 struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
453
454 u64 restart_queue;
455 u64 lsc_int;
456 u32 tx_timeout_count;
457
458 /* RX */
459 struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
460 int num_rx_pools; /* == num_rx_queues in 82598 */
461 int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */
462 u64 hw_csum_rx_error;
463 u64 hw_rx_no_dma_resources;
464 u64 rsc_total_count;
465 u64 rsc_total_flush;
466 u64 non_eop_descs;
467 u32 alloc_rx_page_failed;
468 u32 alloc_rx_buff_failed;
469
Alexander Duyck7a921c92009-05-06 10:43:28 +0000470 struct ixgbe_q_vector *q_vector[MAX_MSIX_Q_VECTORS];
John Fastabendd033d522011-02-10 14:40:01 +0000471
472 /* DCB parameters */
473 struct ieee_pfc *ixgbe_ieee_pfc;
474 struct ieee_ets *ixgbe_ieee_ets;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800475 struct ixgbe_dcb_config dcb_cfg;
476 struct ixgbe_dcb_config temp_dcb_cfg;
477 u8 dcb_set_bitmap;
John Fastabend30323092011-03-01 05:25:35 +0000478 u8 dcbx_cap;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000479 enum ixgbe_fc_mode last_lfc_mode;
Auke Kok9a799d72007-09-15 14:07:45 -0700480
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800481 int num_msix_vectors;
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800482 int max_msix_q_vectors; /* true count of q_vectors for device */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800483 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
Auke Kok9a799d72007-09-15 14:07:45 -0700484 struct msix_entry *msix_entries;
485
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000486 u32 test_icr;
487 struct ixgbe_ring test_tx_ring;
488 struct ixgbe_ring test_rx_ring;
489
Auke Kok9a799d72007-09-15 14:07:45 -0700490 /* structs defined in ixgbe_hw.h */
491 struct ixgbe_hw hw;
492 u16 msg_enable;
493 struct ixgbe_hw_stats stats;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800494
Auke Kok9a799d72007-09-15 14:07:45 -0700495 u64 tx_busy;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700496 unsigned int tx_ring_count;
497 unsigned int rx_ring_count;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700498
499 u32 link_speed;
500 bool link_up;
501 unsigned long link_check_timeout;
502
Alexander Duyck70864002011-04-27 09:13:56 +0000503 struct timer_list service_timer;
Alexander Duyck46646e62012-02-08 07:49:28 +0000504 struct work_struct service_task;
505
506 struct hlist_head fdir_filter_list;
507 unsigned long fdir_overflow; /* number of times ATR was backed off */
508 union ixgbe_atr_input fdir_mask;
509 int fdir_filter_count;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000510 u32 fdir_pballoc;
511 u32 atr_sample_rate;
512 spinlock_t fdir_perfect_lock;
Alexander Duyck46646e62012-02-08 07:49:28 +0000513
Yi Zoud0ed8932009-05-13 13:11:29 +0000514#ifdef IXGBE_FCOE
515 struct ixgbe_fcoe fcoe;
516#endif /* IXGBE_FCOE */
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000517 u32 wol;
Alexander Duyck46646e62012-02-08 07:49:28 +0000518
Alexander Duyck46646e62012-02-08 07:49:28 +0000519 u16 bd_number;
520
Emil Tantilov15e52092011-09-29 05:01:29 +0000521 u16 eeprom_verh;
522 u16 eeprom_verl;
Emil Tantilovc23f5b62011-08-16 07:34:18 +0000523 u16 eeprom_cap;
Greg Rose7f870472010-01-09 02:25:29 +0000524
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700525 u32 interrupt_event;
Alexander Duyck46646e62012-02-08 07:49:28 +0000526 u32 led_reg;
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +0000527
Greg Rose7f870472010-01-09 02:25:29 +0000528 /* SR-IOV */
529 DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
530 unsigned int num_vfs;
531 struct vf_data_storage *vfinfo;
Lior Levyff4ab202011-03-11 02:03:07 +0000532 int vf_rate_link_speed;
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000533 struct vf_macvlans vf_mvs;
534 struct vf_macvlans *mv_list;
Alexander Duyck3e053342011-05-11 07:18:47 +0000535
Greg Rose83c61fa2011-09-07 05:59:35 +0000536 u32 timer_event_accumulator;
537 u32 vferr_refcount;
Alexander Duyck3e053342011-05-11 07:18:47 +0000538};
539
540struct ixgbe_fdir_filter {
541 struct hlist_node fdir_node;
542 union ixgbe_atr_input filter;
543 u16 sw_idx;
544 u16 action;
Auke Kok9a799d72007-09-15 14:07:45 -0700545};
546
547enum ixbge_state_t {
548 __IXGBE_TESTING,
549 __IXGBE_RESETTING,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800550 __IXGBE_DOWN,
Alexander Duyck70864002011-04-27 09:13:56 +0000551 __IXGBE_SERVICE_SCHED,
552 __IXGBE_IN_SFP_INIT,
Auke Kok9a799d72007-09-15 14:07:45 -0700553};
554
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000555struct ixgbe_cb {
556 union { /* Union defining head/tail partner */
557 struct sk_buff *head;
558 struct sk_buff *tail;
559 };
Alexander Duyckaa801752010-11-16 19:27:02 -0800560 dma_addr_t dma;
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000561 u16 append_cnt;
Alexander Duyckf8003262012-03-03 02:35:52 +0000562 bool page_released;
Alexander Duyckaa801752010-11-16 19:27:02 -0800563};
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000564#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
Alexander Duyckaa801752010-11-16 19:27:02 -0800565
Auke Kok9a799d72007-09-15 14:07:45 -0700566enum ixgbe_boards {
Auke Kok3957d632007-10-31 15:22:10 -0700567 board_82598,
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000568 board_82599,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800569 board_X540,
Auke Kok9a799d72007-09-15 14:07:45 -0700570};
571
Auke Kok3957d632007-10-31 15:22:10 -0700572extern struct ixgbe_info ixgbe_82598_info;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000573extern struct ixgbe_info ixgbe_82599_info;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800574extern struct ixgbe_info ixgbe_X540_info;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -0800575#ifdef CONFIG_IXGBE_DCB
Stephen Hemminger32953542009-10-05 06:01:03 +0000576extern const struct dcbnl_rtnl_ops dcbnl_ops;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800577extern int ixgbe_copy_dcb_cfg(struct ixgbe_dcb_config *src_dcb_cfg,
578 struct ixgbe_dcb_config *dst_dcb_cfg,
579 int tc_max);
580#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700581
582extern char ixgbe_driver_name[];
Stephen Hemminger9c8eb722007-10-29 10:46:24 -0700583extern const char ixgbe_driver_version[];
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000584#ifdef IXGBE_FCOE
Neerav Parikhea818752012-01-04 20:23:40 +0000585extern char ixgbe_default_device_descr[];
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000586#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700587
Alexander Duyckc7ccde02011-07-21 00:40:40 +0000588extern void ixgbe_up(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700589extern void ixgbe_down(struct ixgbe_adapter *adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800590extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700591extern void ixgbe_reset(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700592extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800593extern int ixgbe_setup_rx_resources(struct ixgbe_ring *);
594extern int ixgbe_setup_tx_resources(struct ixgbe_ring *);
595extern void ixgbe_free_rx_resources(struct ixgbe_ring *);
596extern void ixgbe_free_tx_resources(struct ixgbe_ring *);
Alexander Duyck84418e32010-08-19 13:40:54 +0000597extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
598extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
Yi Zou2d39d572011-01-06 14:29:56 +0000599extern void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
600 struct ixgbe_ring *);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700601extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -0800602extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +0000603extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
Alexander Duyck84418e32010-08-19 13:40:54 +0000604extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *,
Alexander Duyck84418e32010-08-19 13:40:54 +0000605 struct ixgbe_adapter *,
606 struct ixgbe_ring *);
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800607extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
Alexander Duyck84418e32010-08-19 13:40:54 +0000608 struct ixgbe_tx_buffer *);
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800609extern void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
Alexander Duyckfe49f042009-06-04 16:00:09 +0000610extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000611extern int ixgbe_poll(struct napi_struct *napi, int budget);
Alexander Duyckfe49f042009-06-04 16:00:09 +0000612extern int ethtool_ioctl(struct ifreq *ifr);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000613extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
Alexander Duyckc04f6ca2011-05-11 07:18:36 +0000614extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
615extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000616extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
Alexander Duyck69830522011-01-06 14:29:58 +0000617 union ixgbe_atr_hash_dword input,
618 union ixgbe_atr_hash_dword common,
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000619 u8 queue);
Alexander Duyckc04f6ca2011-05-11 07:18:36 +0000620extern s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
621 union ixgbe_atr_input *input_mask);
622extern s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
623 union ixgbe_atr_input *input,
624 u16 soft_id, u8 queue);
625extern s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
626 union ixgbe_atr_input *input,
627 u16 soft_id);
628extern void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
629 union ixgbe_atr_input *mask);
Greg Rose7f870472010-01-09 02:25:29 +0000630extern void ixgbe_set_rx_mode(struct net_device *netdev);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000631#ifdef CONFIG_IXGBE_DCB
John Fastabende5b64632011-03-08 03:44:52 +0000632extern int ixgbe_setup_tc(struct net_device *dev, u8 tc);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000633#endif
Alexander Duyck897ab152011-05-27 05:31:47 +0000634extern void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
Don Skidmore082757a2011-07-21 05:55:00 +0000635extern void ixgbe_do_reset(struct net_device *netdev);
Yi Zoueacd73f2009-05-13 13:11:06 +0000636#ifdef IXGBE_FCOE
637extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000638extern int ixgbe_fso(struct ixgbe_ring *tx_ring,
639 struct ixgbe_tx_buffer *first,
Alexander Duyck244e27a2012-02-08 07:51:11 +0000640 u8 *hdr_len);
Yi Zou332d4a72009-05-13 13:11:53 +0000641extern void ixgbe_cleanup_fcoe(struct ixgbe_adapter *adapter);
642extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
Alexander Duyckff886df2011-06-11 01:45:13 +0000643 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckf56e0cb2012-01-31 02:59:39 +0000644 struct sk_buff *skb);
Yi Zou332d4a72009-05-13 13:11:53 +0000645extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
646 struct scatterlist *sgl, unsigned int sgc);
Yi Zou68a683c2011-02-01 07:22:16 +0000647extern int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
648 struct scatterlist *sgl, unsigned int sgc);
Yi Zou332d4a72009-05-13 13:11:53 +0000649extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
Yi Zou8450ff82009-08-31 12:32:14 +0000650extern int ixgbe_fcoe_enable(struct net_device *netdev);
651extern int ixgbe_fcoe_disable(struct net_device *netdev);
Yi Zou6ee16522009-08-31 12:34:28 +0000652#ifdef CONFIG_IXGBE_DCB
653extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
654extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
655#endif /* CONFIG_IXGBE_DCB */
Yi Zou61a1fa12009-10-28 18:24:56 +0000656extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
Neerav Parikhea818752012-01-04 20:23:40 +0000657extern int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
658 struct netdev_fcoe_hbainfo *info);
Yi Zoueacd73f2009-05-13 13:11:06 +0000659#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700660
Alexander Duyckb2d96e02012-02-07 08:14:33 +0000661static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
662{
663 return netdev_get_tx_queue(ring->netdev, ring->queue_index);
664}
665
Auke Kok9a799d72007-09-15 14:07:45 -0700666#endif /* _IXGBE_H_ */