Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1 | /* |
Sujith | cee075a | 2009-03-13 09:07:23 +0530 | [diff] [blame] | 2 | * Copyright (c) 2008-2009 Atheros Communications Inc. |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3 | * |
| 4 | * Permission to use, copy, modify, and/or distribute this software for any |
| 5 | * purpose with or without fee is hereby granted, provided that the above |
| 6 | * copyright notice and this permission notice appear in all copies. |
| 7 | * |
| 8 | * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES |
| 9 | * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF |
| 10 | * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR |
| 11 | * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES |
| 12 | * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN |
| 13 | * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF |
| 14 | * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. |
| 15 | */ |
| 16 | |
| 17 | #include <linux/io.h> |
| 18 | #include <asm/unaligned.h> |
Vasanthakumar Thiagarajan | 7b6840a | 2009-09-07 17:46:49 +0530 | [diff] [blame] | 19 | #include <linux/pci.h> |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 20 | |
Sujith | 394cf0a | 2009-02-09 13:26:54 +0530 | [diff] [blame] | 21 | #include "ath9k.h" |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 22 | #include "initvals.h" |
| 23 | |
Luis R. Rodriguez | 4febf7b | 2008-12-23 15:58:48 -0800 | [diff] [blame] | 24 | #define ATH9K_CLOCK_RATE_CCK 22 |
| 25 | #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40 |
| 26 | #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44 |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 27 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 28 | static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type); |
| 29 | static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 30 | enum ath9k_ht_macmode macmode); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 31 | static u32 ath9k_hw_ini_fixup(struct ath_hw *ah, |
Senthil Balasubramanian | e759407 | 2008-12-08 19:43:48 +0530 | [diff] [blame] | 32 | struct ar5416_eeprom_def *pEepData, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 33 | u32 reg, u32 value); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 34 | static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan); |
| 35 | static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 36 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 37 | /********************/ |
| 38 | /* Helper Functions */ |
| 39 | /********************/ |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 40 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 41 | static u32 ath9k_hw_mac_usec(struct ath_hw *ah, u32 clks) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 42 | { |
Luis R. Rodriguez | 4febf7b | 2008-12-23 15:58:48 -0800 | [diff] [blame] | 43 | struct ieee80211_conf *conf = &ah->ah_sc->hw->conf; |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 44 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 45 | if (!ah->curchan) /* should really check for CCK instead */ |
Luis R. Rodriguez | 4febf7b | 2008-12-23 15:58:48 -0800 | [diff] [blame] | 46 | return clks / ATH9K_CLOCK_RATE_CCK; |
| 47 | if (conf->channel->band == IEEE80211_BAND_2GHZ) |
| 48 | return clks / ATH9K_CLOCK_RATE_2GHZ_OFDM; |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 49 | |
Luis R. Rodriguez | 4febf7b | 2008-12-23 15:58:48 -0800 | [diff] [blame] | 50 | return clks / ATH9K_CLOCK_RATE_5GHZ_OFDM; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 51 | } |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 52 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 53 | static u32 ath9k_hw_mac_to_usec(struct ath_hw *ah, u32 clks) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 54 | { |
Luis R. Rodriguez | 4febf7b | 2008-12-23 15:58:48 -0800 | [diff] [blame] | 55 | struct ieee80211_conf *conf = &ah->ah_sc->hw->conf; |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 56 | |
Luis R. Rodriguez | 4febf7b | 2008-12-23 15:58:48 -0800 | [diff] [blame] | 57 | if (conf_is_ht40(conf)) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 58 | return ath9k_hw_mac_usec(ah, clks) / 2; |
| 59 | else |
| 60 | return ath9k_hw_mac_usec(ah, clks); |
| 61 | } |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 62 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 63 | static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 64 | { |
Luis R. Rodriguez | 4febf7b | 2008-12-23 15:58:48 -0800 | [diff] [blame] | 65 | struct ieee80211_conf *conf = &ah->ah_sc->hw->conf; |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 66 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 67 | if (!ah->curchan) /* should really check for CCK instead */ |
Luis R. Rodriguez | 4febf7b | 2008-12-23 15:58:48 -0800 | [diff] [blame] | 68 | return usecs *ATH9K_CLOCK_RATE_CCK; |
| 69 | if (conf->channel->band == IEEE80211_BAND_2GHZ) |
| 70 | return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM; |
| 71 | return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 72 | } |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 73 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 74 | static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 75 | { |
Luis R. Rodriguez | 4febf7b | 2008-12-23 15:58:48 -0800 | [diff] [blame] | 76 | struct ieee80211_conf *conf = &ah->ah_sc->hw->conf; |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 77 | |
Luis R. Rodriguez | 4febf7b | 2008-12-23 15:58:48 -0800 | [diff] [blame] | 78 | if (conf_is_ht40(conf)) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 79 | return ath9k_hw_mac_clks(ah, usecs) * 2; |
| 80 | else |
| 81 | return ath9k_hw_mac_clks(ah, usecs); |
| 82 | } |
| 83 | |
Gabor Juhos | fb4a3d3 | 2009-04-29 13:01:58 +0200 | [diff] [blame] | 84 | /* |
| 85 | * Read and write, they both share the same lock. We do this to serialize |
| 86 | * reads and writes on Atheros 802.11n PCI devices only. This is required |
| 87 | * as the FIFO on these devices can only accept sanely 2 requests. After |
| 88 | * that the device goes bananas. Serializing the reads/writes prevents this |
| 89 | * from happening. |
| 90 | */ |
| 91 | |
| 92 | void ath9k_iowrite32(struct ath_hw *ah, u32 reg_offset, u32 val) |
| 93 | { |
| 94 | if (ah->config.serialize_regmode == SER_REG_MODE_ON) { |
| 95 | unsigned long flags; |
| 96 | spin_lock_irqsave(&ah->ah_sc->sc_serial_rw, flags); |
| 97 | iowrite32(val, ah->ah_sc->mem + reg_offset); |
| 98 | spin_unlock_irqrestore(&ah->ah_sc->sc_serial_rw, flags); |
| 99 | } else |
| 100 | iowrite32(val, ah->ah_sc->mem + reg_offset); |
| 101 | } |
| 102 | |
| 103 | unsigned int ath9k_ioread32(struct ath_hw *ah, u32 reg_offset) |
| 104 | { |
| 105 | u32 val; |
| 106 | if (ah->config.serialize_regmode == SER_REG_MODE_ON) { |
| 107 | unsigned long flags; |
| 108 | spin_lock_irqsave(&ah->ah_sc->sc_serial_rw, flags); |
| 109 | val = ioread32(ah->ah_sc->mem + reg_offset); |
| 110 | spin_unlock_irqrestore(&ah->ah_sc->sc_serial_rw, flags); |
| 111 | } else |
| 112 | val = ioread32(ah->ah_sc->mem + reg_offset); |
| 113 | return val; |
| 114 | } |
| 115 | |
Sujith | 0caa7b1 | 2009-02-16 13:23:20 +0530 | [diff] [blame] | 116 | bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 117 | { |
| 118 | int i; |
| 119 | |
Sujith | 0caa7b1 | 2009-02-16 13:23:20 +0530 | [diff] [blame] | 120 | BUG_ON(timeout < AH_TIME_QUANTUM); |
| 121 | |
| 122 | for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) { |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 123 | if ((REG_READ(ah, reg) & mask) == val) |
| 124 | return true; |
| 125 | |
| 126 | udelay(AH_TIME_QUANTUM); |
| 127 | } |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 128 | |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 129 | DPRINTF(ah->ah_sc, ATH_DBG_ANY, |
Sujith | 0caa7b1 | 2009-02-16 13:23:20 +0530 | [diff] [blame] | 130 | "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n", |
| 131 | timeout, reg, REG_READ(ah, reg), mask, val); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 132 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 133 | return false; |
| 134 | } |
| 135 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 136 | u32 ath9k_hw_reverse_bits(u32 val, u32 n) |
| 137 | { |
| 138 | u32 retval; |
| 139 | int i; |
| 140 | |
| 141 | for (i = 0, retval = 0; i < n; i++) { |
| 142 | retval = (retval << 1) | (val & 1); |
| 143 | val >>= 1; |
| 144 | } |
| 145 | return retval; |
| 146 | } |
| 147 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 148 | bool ath9k_get_channel_edges(struct ath_hw *ah, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 149 | u16 flags, u16 *low, |
| 150 | u16 *high) |
| 151 | { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 152 | struct ath9k_hw_capabilities *pCap = &ah->caps; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 153 | |
| 154 | if (flags & CHANNEL_5GHZ) { |
| 155 | *low = pCap->low_5ghz_chan; |
| 156 | *high = pCap->high_5ghz_chan; |
| 157 | return true; |
| 158 | } |
| 159 | if ((flags & CHANNEL_2GHZ)) { |
| 160 | *low = pCap->low_2ghz_chan; |
| 161 | *high = pCap->high_2ghz_chan; |
| 162 | return true; |
| 163 | } |
| 164 | return false; |
| 165 | } |
| 166 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 167 | u16 ath9k_hw_computetxtime(struct ath_hw *ah, |
Luis R. Rodriguez | 4f0fc7c | 2009-05-06 02:20:00 -0400 | [diff] [blame] | 168 | const struct ath_rate_table *rates, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 169 | u32 frameLen, u16 rateix, |
| 170 | bool shortPreamble) |
| 171 | { |
| 172 | u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime; |
| 173 | u32 kbps; |
| 174 | |
Sujith | e63835b | 2008-11-18 09:07:53 +0530 | [diff] [blame] | 175 | kbps = rates->info[rateix].ratekbps; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 176 | |
| 177 | if (kbps == 0) |
| 178 | return 0; |
| 179 | |
| 180 | switch (rates->info[rateix].phy) { |
Sujith | 46d14a5 | 2008-11-18 09:08:13 +0530 | [diff] [blame] | 181 | case WLAN_RC_PHY_CCK: |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 182 | phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS; |
Sujith | e63835b | 2008-11-18 09:07:53 +0530 | [diff] [blame] | 183 | if (shortPreamble && rates->info[rateix].short_preamble) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 184 | phyTime >>= 1; |
| 185 | numBits = frameLen << 3; |
| 186 | txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps); |
| 187 | break; |
Sujith | 46d14a5 | 2008-11-18 09:08:13 +0530 | [diff] [blame] | 188 | case WLAN_RC_PHY_OFDM: |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 189 | if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 190 | bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000; |
| 191 | numBits = OFDM_PLCP_BITS + (frameLen << 3); |
| 192 | numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol); |
| 193 | txTime = OFDM_SIFS_TIME_QUARTER |
| 194 | + OFDM_PREAMBLE_TIME_QUARTER |
| 195 | + (numSymbols * OFDM_SYMBOL_TIME_QUARTER); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 196 | } else if (ah->curchan && |
| 197 | IS_CHAN_HALF_RATE(ah->curchan)) { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 198 | bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000; |
| 199 | numBits = OFDM_PLCP_BITS + (frameLen << 3); |
| 200 | numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol); |
| 201 | txTime = OFDM_SIFS_TIME_HALF + |
| 202 | OFDM_PREAMBLE_TIME_HALF |
| 203 | + (numSymbols * OFDM_SYMBOL_TIME_HALF); |
| 204 | } else { |
| 205 | bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000; |
| 206 | numBits = OFDM_PLCP_BITS + (frameLen << 3); |
| 207 | numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol); |
| 208 | txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME |
| 209 | + (numSymbols * OFDM_SYMBOL_TIME); |
| 210 | } |
| 211 | break; |
| 212 | default: |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 213 | DPRINTF(ah->ah_sc, ATH_DBG_FATAL, |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 214 | "Unknown phy %u (rate ix %u)\n", |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 215 | rates->info[rateix].phy, rateix); |
| 216 | txTime = 0; |
| 217 | break; |
| 218 | } |
| 219 | |
| 220 | return txTime; |
| 221 | } |
| 222 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 223 | void ath9k_hw_get_channel_centers(struct ath_hw *ah, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 224 | struct ath9k_channel *chan, |
| 225 | struct chan_centers *centers) |
| 226 | { |
| 227 | int8_t extoff; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 228 | |
| 229 | if (!IS_CHAN_HT40(chan)) { |
| 230 | centers->ctl_center = centers->ext_center = |
| 231 | centers->synth_center = chan->channel; |
| 232 | return; |
| 233 | } |
| 234 | |
| 235 | if ((chan->chanmode == CHANNEL_A_HT40PLUS) || |
| 236 | (chan->chanmode == CHANNEL_G_HT40PLUS)) { |
| 237 | centers->synth_center = |
| 238 | chan->channel + HT40_CHANNEL_CENTER_SHIFT; |
| 239 | extoff = 1; |
| 240 | } else { |
| 241 | centers->synth_center = |
| 242 | chan->channel - HT40_CHANNEL_CENTER_SHIFT; |
| 243 | extoff = -1; |
| 244 | } |
| 245 | |
| 246 | centers->ctl_center = |
| 247 | centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT); |
| 248 | centers->ext_center = |
| 249 | centers->synth_center + (extoff * |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 250 | ((ah->extprotspacing == ATH9K_HT_EXTPROTSPACING_20) ? |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 251 | HT40_CHANNEL_CENTER_SHIFT : 15)); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 252 | } |
| 253 | |
| 254 | /******************/ |
| 255 | /* Chip Revisions */ |
| 256 | /******************/ |
| 257 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 258 | static void ath9k_hw_read_revisions(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 259 | { |
| 260 | u32 val; |
| 261 | |
| 262 | val = REG_READ(ah, AR_SREV) & AR_SREV_ID; |
| 263 | |
| 264 | if (val == 0xFF) { |
| 265 | val = REG_READ(ah, AR_SREV); |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 266 | ah->hw_version.macVersion = |
| 267 | (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S; |
| 268 | ah->hw_version.macRev = MS(val, AR_SREV_REVISION2); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 269 | ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 270 | } else { |
| 271 | if (!AR_SREV_9100(ah)) |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 272 | ah->hw_version.macVersion = MS(val, AR_SREV_VERSION); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 273 | |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 274 | ah->hw_version.macRev = val & AR_SREV_REVISION; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 275 | |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 276 | if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE) |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 277 | ah->is_pciexpress = true; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 278 | } |
| 279 | } |
| 280 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 281 | static int ath9k_hw_get_radiorev(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 282 | { |
| 283 | u32 val; |
| 284 | int i; |
| 285 | |
| 286 | REG_WRITE(ah, AR_PHY(0x36), 0x00007058); |
| 287 | |
| 288 | for (i = 0; i < 8; i++) |
| 289 | REG_WRITE(ah, AR_PHY(0x20), 0x00010000); |
| 290 | val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff; |
| 291 | val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4); |
| 292 | |
| 293 | return ath9k_hw_reverse_bits(val, 8); |
| 294 | } |
| 295 | |
| 296 | /************************************/ |
| 297 | /* HW Attach, Detach, Init Routines */ |
| 298 | /************************************/ |
| 299 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 300 | static void ath9k_hw_disablepcie(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 301 | { |
Sujith | feed029 | 2009-01-29 11:37:35 +0530 | [diff] [blame] | 302 | if (AR_SREV_9100(ah)) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 303 | return; |
| 304 | |
| 305 | REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00); |
| 306 | REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924); |
| 307 | REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029); |
| 308 | REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824); |
| 309 | REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579); |
| 310 | REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000); |
| 311 | REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40); |
| 312 | REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554); |
| 313 | REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007); |
| 314 | |
| 315 | REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000); |
| 316 | } |
| 317 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 318 | static bool ath9k_hw_chip_test(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 319 | { |
| 320 | u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) }; |
| 321 | u32 regHold[2]; |
| 322 | u32 patternData[4] = { 0x55555555, |
| 323 | 0xaaaaaaaa, |
| 324 | 0x66666666, |
| 325 | 0x99999999 }; |
| 326 | int i, j; |
| 327 | |
| 328 | for (i = 0; i < 2; i++) { |
| 329 | u32 addr = regAddr[i]; |
| 330 | u32 wrData, rdData; |
| 331 | |
| 332 | regHold[i] = REG_READ(ah, addr); |
| 333 | for (j = 0; j < 0x100; j++) { |
| 334 | wrData = (j << 16) | j; |
| 335 | REG_WRITE(ah, addr, wrData); |
| 336 | rdData = REG_READ(ah, addr); |
| 337 | if (rdData != wrData) { |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 338 | DPRINTF(ah->ah_sc, ATH_DBG_FATAL, |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 339 | "address test failed " |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 340 | "addr: 0x%08x - wr:0x%08x != rd:0x%08x\n", |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 341 | addr, wrData, rdData); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 342 | return false; |
| 343 | } |
| 344 | } |
| 345 | for (j = 0; j < 4; j++) { |
| 346 | wrData = patternData[j]; |
| 347 | REG_WRITE(ah, addr, wrData); |
| 348 | rdData = REG_READ(ah, addr); |
| 349 | if (wrData != rdData) { |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 350 | DPRINTF(ah->ah_sc, ATH_DBG_FATAL, |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 351 | "address test failed " |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 352 | "addr: 0x%08x - wr:0x%08x != rd:0x%08x\n", |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 353 | addr, wrData, rdData); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 354 | return false; |
| 355 | } |
| 356 | } |
| 357 | REG_WRITE(ah, regAddr[i], regHold[i]); |
| 358 | } |
| 359 | udelay(100); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 360 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 361 | return true; |
| 362 | } |
| 363 | |
| 364 | static const char *ath9k_hw_devname(u16 devid) |
| 365 | { |
| 366 | switch (devid) { |
| 367 | case AR5416_DEVID_PCI: |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 368 | return "Atheros 5416"; |
Benoit PAPILLAULT | 392dff8 | 2008-11-06 22:26:49 +0100 | [diff] [blame] | 369 | case AR5416_DEVID_PCIE: |
| 370 | return "Atheros 5418"; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 371 | case AR9160_DEVID_PCI: |
| 372 | return "Atheros 9160"; |
Gabor Juhos | 0c1aa49 | 2009-01-14 20:17:12 +0100 | [diff] [blame] | 373 | case AR5416_AR9100_DEVID: |
| 374 | return "Atheros 9100"; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 375 | case AR9280_DEVID_PCI: |
| 376 | case AR9280_DEVID_PCIE: |
| 377 | return "Atheros 9280"; |
Senthil Balasubramanian | e759407 | 2008-12-08 19:43:48 +0530 | [diff] [blame] | 378 | case AR9285_DEVID_PCIE: |
| 379 | return "Atheros 9285"; |
Vivek Natarajan | ac88b6e | 2009-07-23 10:59:57 +0530 | [diff] [blame] | 380 | case AR5416_DEVID_AR9287_PCI: |
| 381 | case AR5416_DEVID_AR9287_PCIE: |
| 382 | return "Atheros 9287"; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 383 | } |
| 384 | |
| 385 | return NULL; |
| 386 | } |
| 387 | |
Luis R. Rodriguez | b8b0f37 | 2009-08-03 12:24:43 -0700 | [diff] [blame] | 388 | static void ath9k_hw_init_config(struct ath_hw *ah) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 389 | { |
| 390 | int i; |
| 391 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 392 | ah->config.dma_beacon_response_time = 2; |
| 393 | ah->config.sw_beacon_response_time = 10; |
| 394 | ah->config.additional_swba_backoff = 0; |
| 395 | ah->config.ack_6mb = 0x0; |
| 396 | ah->config.cwm_ignore_extcca = 0; |
| 397 | ah->config.pcie_powersave_enable = 0; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 398 | ah->config.pcie_clock_req = 0; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 399 | ah->config.pcie_waen = 0; |
| 400 | ah->config.analog_shiftreg = 1; |
| 401 | ah->config.ht_enable = 1; |
| 402 | ah->config.ofdm_trig_low = 200; |
| 403 | ah->config.ofdm_trig_high = 500; |
| 404 | ah->config.cck_trig_high = 200; |
| 405 | ah->config.cck_trig_low = 100; |
| 406 | ah->config.enable_ani = 1; |
Sujith | 1cf6873 | 2009-08-13 09:34:32 +0530 | [diff] [blame] | 407 | ah->config.diversity_control = ATH9K_ANT_VARIABLE; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 408 | ah->config.antenna_switch_swap = 0; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 409 | |
| 410 | for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 411 | ah->config.spurchans[i][0] = AR_NO_SPUR; |
| 412 | ah->config.spurchans[i][1] = AR_NO_SPUR; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 413 | } |
| 414 | |
Sujith | 0ef1f16 | 2009-03-30 15:28:35 +0530 | [diff] [blame] | 415 | ah->config.intr_mitigation = true; |
Luis R. Rodriguez | 6158425 | 2009-03-12 18:18:49 -0400 | [diff] [blame] | 416 | |
| 417 | /* |
| 418 | * We need this for PCI devices only (Cardbus, PCI, miniPCI) |
| 419 | * _and_ if on non-uniprocessor systems (Multiprocessor/HT). |
| 420 | * This means we use it for all AR5416 devices, and the few |
| 421 | * minor PCI AR9280 devices out there. |
| 422 | * |
| 423 | * Serialization is required because these devices do not handle |
| 424 | * well the case of two concurrent reads/writes due to the latency |
| 425 | * involved. During one read/write another read/write can be issued |
| 426 | * on another CPU while the previous read/write may still be working |
| 427 | * on our hardware, if we hit this case the hardware poops in a loop. |
| 428 | * We prevent this by serializing reads and writes. |
| 429 | * |
| 430 | * This issue is not present on PCI-Express devices or pre-AR5416 |
| 431 | * devices (legacy, 802.11abg). |
| 432 | */ |
| 433 | if (num_possible_cpus() > 1) |
David S. Miller | 2d6a5e9 | 2009-03-17 15:01:30 -0700 | [diff] [blame] | 434 | ah->config.serialize_regmode = SER_REG_MODE_AUTO; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 435 | } |
| 436 | |
Luis R. Rodriguez | 50aca25 | 2009-08-03 12:24:42 -0700 | [diff] [blame] | 437 | static void ath9k_hw_init_defaults(struct ath_hw *ah) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 438 | { |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 439 | struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah); |
| 440 | |
| 441 | regulatory->country_code = CTRY_DEFAULT; |
| 442 | regulatory->power_limit = MAX_RATE_POWER; |
| 443 | regulatory->tp_scale = ATH9K_TP_SCALE_MAX; |
| 444 | |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 445 | ah->hw_version.magic = AR5416_MAGIC; |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 446 | ah->hw_version.subvendorid = 0; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 447 | |
| 448 | ah->ah_flags = 0; |
Luis R. Rodriguez | 8df5d1b | 2009-08-03 12:24:37 -0700 | [diff] [blame] | 449 | if (ah->hw_version.devid == AR5416_AR9100_DEVID) |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 450 | ah->hw_version.macVersion = AR_SREV_VERSION_9100; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 451 | if (!AR_SREV_9100(ah)) |
| 452 | ah->ah_flags = AH_USE_EEPROM; |
| 453 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 454 | ah->atim_window = 0; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 455 | ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE; |
| 456 | ah->beacon_interval = 100; |
| 457 | ah->enable_32kHz_clock = DONT_USE_32KHZ; |
| 458 | ah->slottime = (u32) -1; |
| 459 | ah->acktimeout = (u32) -1; |
| 460 | ah->ctstimeout = (u32) -1; |
| 461 | ah->globaltxtimeout = (u32) -1; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 462 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 463 | ah->gbeacon_rate = 0; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 464 | |
Gabor Juhos | cbdec97 | 2009-07-24 17:27:22 +0200 | [diff] [blame] | 465 | ah->power_mode = ATH9K_PM_UNDEFINED; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 466 | } |
| 467 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 468 | static int ath9k_hw_rfattach(struct ath_hw *ah) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 469 | { |
| 470 | bool rfStatus = false; |
| 471 | int ecode = 0; |
| 472 | |
| 473 | rfStatus = ath9k_hw_init_rf(ah, &ecode); |
| 474 | if (!rfStatus) { |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 475 | DPRINTF(ah->ah_sc, ATH_DBG_FATAL, |
| 476 | "RF setup failed, status: %u\n", ecode); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 477 | return ecode; |
| 478 | } |
| 479 | |
| 480 | return 0; |
| 481 | } |
| 482 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 483 | static int ath9k_hw_rf_claim(struct ath_hw *ah) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 484 | { |
| 485 | u32 val; |
| 486 | |
| 487 | REG_WRITE(ah, AR_PHY(0), 0x00000007); |
| 488 | |
| 489 | val = ath9k_hw_get_radiorev(ah); |
| 490 | switch (val & AR_RADIO_SREV_MAJOR) { |
| 491 | case 0: |
| 492 | val = AR_RAD5133_SREV_MAJOR; |
| 493 | break; |
| 494 | case AR_RAD5133_SREV_MAJOR: |
| 495 | case AR_RAD5122_SREV_MAJOR: |
| 496 | case AR_RAD2133_SREV_MAJOR: |
| 497 | case AR_RAD2122_SREV_MAJOR: |
| 498 | break; |
| 499 | default: |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 500 | DPRINTF(ah->ah_sc, ATH_DBG_FATAL, |
| 501 | "Radio Chip Rev 0x%02X not supported\n", |
| 502 | val & AR_RADIO_SREV_MAJOR); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 503 | return -EOPNOTSUPP; |
| 504 | } |
| 505 | |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 506 | ah->hw_version.analog5GhzRev = val; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 507 | |
| 508 | return 0; |
| 509 | } |
| 510 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 511 | static int ath9k_hw_init_macaddr(struct ath_hw *ah) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 512 | { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 513 | u32 sum; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 514 | int i; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 515 | u16 eeval; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 516 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 517 | sum = 0; |
| 518 | for (i = 0; i < 3; i++) { |
Sujith | f74df6f | 2009-02-09 13:27:24 +0530 | [diff] [blame] | 519 | eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i)); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 520 | sum += eeval; |
Sujith | ba52da5 | 2009-02-09 13:27:10 +0530 | [diff] [blame] | 521 | ah->macaddr[2 * i] = eeval >> 8; |
| 522 | ah->macaddr[2 * i + 1] = eeval & 0xff; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 523 | } |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 524 | if (sum == 0 || sum == 0xffff * 3) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 525 | return -EADDRNOTAVAIL; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 526 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 527 | return 0; |
| 528 | } |
| 529 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 530 | static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah) |
Senthil Balasubramanian | 9f80420 | 2008-11-13 17:58:41 +0530 | [diff] [blame] | 531 | { |
| 532 | u32 rxgain_type; |
Senthil Balasubramanian | 9f80420 | 2008-11-13 17:58:41 +0530 | [diff] [blame] | 533 | |
Sujith | f74df6f | 2009-02-09 13:27:24 +0530 | [diff] [blame] | 534 | if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) { |
| 535 | rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE); |
Senthil Balasubramanian | 9f80420 | 2008-11-13 17:58:41 +0530 | [diff] [blame] | 536 | |
| 537 | if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF) |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 538 | INIT_INI_ARRAY(&ah->iniModesRxGain, |
Senthil Balasubramanian | 9f80420 | 2008-11-13 17:58:41 +0530 | [diff] [blame] | 539 | ar9280Modes_backoff_13db_rxgain_9280_2, |
| 540 | ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6); |
| 541 | else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF) |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 542 | INIT_INI_ARRAY(&ah->iniModesRxGain, |
Senthil Balasubramanian | 9f80420 | 2008-11-13 17:58:41 +0530 | [diff] [blame] | 543 | ar9280Modes_backoff_23db_rxgain_9280_2, |
| 544 | ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6); |
| 545 | else |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 546 | INIT_INI_ARRAY(&ah->iniModesRxGain, |
Senthil Balasubramanian | 9f80420 | 2008-11-13 17:58:41 +0530 | [diff] [blame] | 547 | ar9280Modes_original_rxgain_9280_2, |
| 548 | ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 549 | } else { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 550 | INIT_INI_ARRAY(&ah->iniModesRxGain, |
Senthil Balasubramanian | 9f80420 | 2008-11-13 17:58:41 +0530 | [diff] [blame] | 551 | ar9280Modes_original_rxgain_9280_2, |
| 552 | ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 553 | } |
Senthil Balasubramanian | 9f80420 | 2008-11-13 17:58:41 +0530 | [diff] [blame] | 554 | } |
| 555 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 556 | static void ath9k_hw_init_txgain_ini(struct ath_hw *ah) |
Senthil Balasubramanian | 9f80420 | 2008-11-13 17:58:41 +0530 | [diff] [blame] | 557 | { |
| 558 | u32 txgain_type; |
Senthil Balasubramanian | 9f80420 | 2008-11-13 17:58:41 +0530 | [diff] [blame] | 559 | |
Sujith | f74df6f | 2009-02-09 13:27:24 +0530 | [diff] [blame] | 560 | if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) { |
| 561 | txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE); |
Senthil Balasubramanian | 9f80420 | 2008-11-13 17:58:41 +0530 | [diff] [blame] | 562 | |
| 563 | if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 564 | INIT_INI_ARRAY(&ah->iniModesTxGain, |
Senthil Balasubramanian | 9f80420 | 2008-11-13 17:58:41 +0530 | [diff] [blame] | 565 | ar9280Modes_high_power_tx_gain_9280_2, |
| 566 | ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6); |
| 567 | else |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 568 | INIT_INI_ARRAY(&ah->iniModesTxGain, |
Senthil Balasubramanian | 9f80420 | 2008-11-13 17:58:41 +0530 | [diff] [blame] | 569 | ar9280Modes_original_tx_gain_9280_2, |
| 570 | ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 571 | } else { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 572 | INIT_INI_ARRAY(&ah->iniModesTxGain, |
Senthil Balasubramanian | 9f80420 | 2008-11-13 17:58:41 +0530 | [diff] [blame] | 573 | ar9280Modes_original_tx_gain_9280_2, |
| 574 | ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6); |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 575 | } |
Senthil Balasubramanian | 9f80420 | 2008-11-13 17:58:41 +0530 | [diff] [blame] | 576 | } |
| 577 | |
Luis R. Rodriguez | f637cfd | 2009-08-03 12:24:46 -0700 | [diff] [blame] | 578 | static int ath9k_hw_post_init(struct ath_hw *ah) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 579 | { |
| 580 | int ecode; |
| 581 | |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 582 | if (!ath9k_hw_chip_test(ah)) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 583 | return -ENODEV; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 584 | |
| 585 | ecode = ath9k_hw_rf_claim(ah); |
| 586 | if (ecode != 0) |
| 587 | return ecode; |
| 588 | |
Luis R. Rodriguez | f637cfd | 2009-08-03 12:24:46 -0700 | [diff] [blame] | 589 | ecode = ath9k_hw_eeprom_init(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 590 | if (ecode != 0) |
| 591 | return ecode; |
Sujith | 7d01b22 | 2009-03-13 08:55:55 +0530 | [diff] [blame] | 592 | |
| 593 | DPRINTF(ah->ah_sc, ATH_DBG_CONFIG, "Eeprom VER: %d, REV: %d\n", |
| 594 | ah->eep_ops->get_eeprom_ver(ah), ah->eep_ops->get_eeprom_rev(ah)); |
| 595 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 596 | ecode = ath9k_hw_rfattach(ah); |
| 597 | if (ecode != 0) |
| 598 | return ecode; |
| 599 | |
| 600 | if (!AR_SREV_9100(ah)) { |
| 601 | ath9k_hw_ani_setup(ah); |
Luis R. Rodriguez | f637cfd | 2009-08-03 12:24:46 -0700 | [diff] [blame] | 602 | ath9k_hw_ani_init(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 603 | } |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 604 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 605 | return 0; |
| 606 | } |
| 607 | |
Luis R. Rodriguez | ee2bb46 | 2009-08-03 12:24:39 -0700 | [diff] [blame] | 608 | static bool ath9k_hw_devid_supported(u16 devid) |
| 609 | { |
| 610 | switch (devid) { |
| 611 | case AR5416_DEVID_PCI: |
| 612 | case AR5416_DEVID_PCIE: |
| 613 | case AR5416_AR9100_DEVID: |
| 614 | case AR9160_DEVID_PCI: |
| 615 | case AR9280_DEVID_PCI: |
| 616 | case AR9280_DEVID_PCIE: |
| 617 | case AR9285_DEVID_PCIE: |
| 618 | case AR5416_DEVID_AR9287_PCI: |
| 619 | case AR5416_DEVID_AR9287_PCIE: |
| 620 | return true; |
| 621 | default: |
| 622 | break; |
| 623 | } |
| 624 | return false; |
| 625 | } |
| 626 | |
Luis R. Rodriguez | f9d4a66 | 2009-08-03 12:24:41 -0700 | [diff] [blame] | 627 | static bool ath9k_hw_macversion_supported(u32 macversion) |
| 628 | { |
| 629 | switch (macversion) { |
| 630 | case AR_SREV_VERSION_5416_PCI: |
| 631 | case AR_SREV_VERSION_5416_PCIE: |
| 632 | case AR_SREV_VERSION_9160: |
| 633 | case AR_SREV_VERSION_9100: |
| 634 | case AR_SREV_VERSION_9280: |
| 635 | case AR_SREV_VERSION_9285: |
| 636 | case AR_SREV_VERSION_9287: |
| 637 | return true; |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 638 | /* Not yet */ |
| 639 | case AR_SREV_VERSION_9271: |
Luis R. Rodriguez | f9d4a66 | 2009-08-03 12:24:41 -0700 | [diff] [blame] | 640 | default: |
| 641 | break; |
| 642 | } |
| 643 | return false; |
| 644 | } |
| 645 | |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 646 | static void ath9k_hw_init_cal_settings(struct ath_hw *ah) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 647 | { |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 648 | if (AR_SREV_9160_10_OR_LATER(ah)) { |
| 649 | if (AR_SREV_9280_10_OR_LATER(ah)) { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 650 | ah->iq_caldata.calData = &iq_cal_single_sample; |
| 651 | ah->adcgain_caldata.calData = |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 652 | &adc_gain_cal_single_sample; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 653 | ah->adcdc_caldata.calData = |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 654 | &adc_dc_cal_single_sample; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 655 | ah->adcdc_calinitdata.calData = |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 656 | &adc_init_dc_cal; |
| 657 | } else { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 658 | ah->iq_caldata.calData = &iq_cal_multi_sample; |
| 659 | ah->adcgain_caldata.calData = |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 660 | &adc_gain_cal_multi_sample; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 661 | ah->adcdc_caldata.calData = |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 662 | &adc_dc_cal_multi_sample; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 663 | ah->adcdc_calinitdata.calData = |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 664 | &adc_init_dc_cal; |
| 665 | } |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 666 | ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 667 | } |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 668 | } |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 669 | |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 670 | static void ath9k_hw_init_mode_regs(struct ath_hw *ah) |
| 671 | { |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 672 | if (AR_SREV_9271(ah)) { |
| 673 | INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271_1_0, |
| 674 | ARRAY_SIZE(ar9271Modes_9271_1_0), 6); |
| 675 | INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271_1_0, |
| 676 | ARRAY_SIZE(ar9271Common_9271_1_0), 2); |
| 677 | return; |
| 678 | } |
| 679 | |
Vivek Natarajan | ac88b6e | 2009-07-23 10:59:57 +0530 | [diff] [blame] | 680 | if (AR_SREV_9287_11_OR_LATER(ah)) { |
| 681 | INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1, |
| 682 | ARRAY_SIZE(ar9287Modes_9287_1_1), 6); |
| 683 | INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1, |
| 684 | ARRAY_SIZE(ar9287Common_9287_1_1), 2); |
| 685 | if (ah->config.pcie_clock_req) |
| 686 | INIT_INI_ARRAY(&ah->iniPcieSerdes, |
| 687 | ar9287PciePhy_clkreq_off_L1_9287_1_1, |
| 688 | ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_1), 2); |
| 689 | else |
| 690 | INIT_INI_ARRAY(&ah->iniPcieSerdes, |
| 691 | ar9287PciePhy_clkreq_always_on_L1_9287_1_1, |
| 692 | ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_1), |
| 693 | 2); |
| 694 | } else if (AR_SREV_9287_10_OR_LATER(ah)) { |
| 695 | INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_0, |
| 696 | ARRAY_SIZE(ar9287Modes_9287_1_0), 6); |
| 697 | INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_0, |
| 698 | ARRAY_SIZE(ar9287Common_9287_1_0), 2); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 699 | |
Vivek Natarajan | ac88b6e | 2009-07-23 10:59:57 +0530 | [diff] [blame] | 700 | if (ah->config.pcie_clock_req) |
| 701 | INIT_INI_ARRAY(&ah->iniPcieSerdes, |
| 702 | ar9287PciePhy_clkreq_off_L1_9287_1_0, |
| 703 | ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_0), 2); |
| 704 | else |
| 705 | INIT_INI_ARRAY(&ah->iniPcieSerdes, |
| 706 | ar9287PciePhy_clkreq_always_on_L1_9287_1_0, |
| 707 | ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_0), |
| 708 | 2); |
| 709 | } else if (AR_SREV_9285_12_OR_LATER(ah)) { |
| 710 | |
Senthil Balasubramanian | 4e84516 | 2009-03-06 11:24:10 +0530 | [diff] [blame] | 711 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 712 | INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2, |
Senthil Balasubramanian | e759407 | 2008-12-08 19:43:48 +0530 | [diff] [blame] | 713 | ARRAY_SIZE(ar9285Modes_9285_1_2), 6); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 714 | INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2, |
Senthil Balasubramanian | e759407 | 2008-12-08 19:43:48 +0530 | [diff] [blame] | 715 | ARRAY_SIZE(ar9285Common_9285_1_2), 2); |
| 716 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 717 | if (ah->config.pcie_clock_req) { |
| 718 | INIT_INI_ARRAY(&ah->iniPcieSerdes, |
Senthil Balasubramanian | e759407 | 2008-12-08 19:43:48 +0530 | [diff] [blame] | 719 | ar9285PciePhy_clkreq_off_L1_9285_1_2, |
| 720 | ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2); |
| 721 | } else { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 722 | INIT_INI_ARRAY(&ah->iniPcieSerdes, |
Senthil Balasubramanian | e759407 | 2008-12-08 19:43:48 +0530 | [diff] [blame] | 723 | ar9285PciePhy_clkreq_always_on_L1_9285_1_2, |
| 724 | ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2), |
| 725 | 2); |
| 726 | } |
| 727 | } else if (AR_SREV_9285_10_OR_LATER(ah)) { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 728 | INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285, |
Senthil Balasubramanian | e759407 | 2008-12-08 19:43:48 +0530 | [diff] [blame] | 729 | ARRAY_SIZE(ar9285Modes_9285), 6); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 730 | INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285, |
Senthil Balasubramanian | e759407 | 2008-12-08 19:43:48 +0530 | [diff] [blame] | 731 | ARRAY_SIZE(ar9285Common_9285), 2); |
| 732 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 733 | if (ah->config.pcie_clock_req) { |
| 734 | INIT_INI_ARRAY(&ah->iniPcieSerdes, |
Senthil Balasubramanian | e759407 | 2008-12-08 19:43:48 +0530 | [diff] [blame] | 735 | ar9285PciePhy_clkreq_off_L1_9285, |
| 736 | ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2); |
| 737 | } else { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 738 | INIT_INI_ARRAY(&ah->iniPcieSerdes, |
Senthil Balasubramanian | e759407 | 2008-12-08 19:43:48 +0530 | [diff] [blame] | 739 | ar9285PciePhy_clkreq_always_on_L1_9285, |
| 740 | ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2); |
| 741 | } |
| 742 | } else if (AR_SREV_9280_20_OR_LATER(ah)) { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 743 | INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 744 | ARRAY_SIZE(ar9280Modes_9280_2), 6); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 745 | INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 746 | ARRAY_SIZE(ar9280Common_9280_2), 2); |
| 747 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 748 | if (ah->config.pcie_clock_req) { |
| 749 | INIT_INI_ARRAY(&ah->iniPcieSerdes, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 750 | ar9280PciePhy_clkreq_off_L1_9280, |
| 751 | ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 752 | } else { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 753 | INIT_INI_ARRAY(&ah->iniPcieSerdes, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 754 | ar9280PciePhy_clkreq_always_on_L1_9280, |
| 755 | ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 756 | } |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 757 | INIT_INI_ARRAY(&ah->iniModesAdditional, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 758 | ar9280Modes_fast_clock_9280_2, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 759 | ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 760 | } else if (AR_SREV_9280_10_OR_LATER(ah)) { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 761 | INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 762 | ARRAY_SIZE(ar9280Modes_9280), 6); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 763 | INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 764 | ARRAY_SIZE(ar9280Common_9280), 2); |
| 765 | } else if (AR_SREV_9160_10_OR_LATER(ah)) { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 766 | INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 767 | ARRAY_SIZE(ar5416Modes_9160), 6); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 768 | INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 769 | ARRAY_SIZE(ar5416Common_9160), 2); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 770 | INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 771 | ARRAY_SIZE(ar5416Bank0_9160), 2); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 772 | INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 773 | ARRAY_SIZE(ar5416BB_RfGain_9160), 3); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 774 | INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 775 | ARRAY_SIZE(ar5416Bank1_9160), 2); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 776 | INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 777 | ARRAY_SIZE(ar5416Bank2_9160), 2); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 778 | INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 779 | ARRAY_SIZE(ar5416Bank3_9160), 3); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 780 | INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 781 | ARRAY_SIZE(ar5416Bank6_9160), 3); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 782 | INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 783 | ARRAY_SIZE(ar5416Bank6TPC_9160), 3); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 784 | INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 785 | ARRAY_SIZE(ar5416Bank7_9160), 2); |
| 786 | if (AR_SREV_9160_11(ah)) { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 787 | INIT_INI_ARRAY(&ah->iniAddac, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 788 | ar5416Addac_91601_1, |
| 789 | ARRAY_SIZE(ar5416Addac_91601_1), 2); |
| 790 | } else { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 791 | INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 792 | ARRAY_SIZE(ar5416Addac_9160), 2); |
| 793 | } |
| 794 | } else if (AR_SREV_9100_OR_LATER(ah)) { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 795 | INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 796 | ARRAY_SIZE(ar5416Modes_9100), 6); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 797 | INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 798 | ARRAY_SIZE(ar5416Common_9100), 2); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 799 | INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 800 | ARRAY_SIZE(ar5416Bank0_9100), 2); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 801 | INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 802 | ARRAY_SIZE(ar5416BB_RfGain_9100), 3); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 803 | INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 804 | ARRAY_SIZE(ar5416Bank1_9100), 2); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 805 | INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 806 | ARRAY_SIZE(ar5416Bank2_9100), 2); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 807 | INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 808 | ARRAY_SIZE(ar5416Bank3_9100), 3); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 809 | INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 810 | ARRAY_SIZE(ar5416Bank6_9100), 3); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 811 | INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 812 | ARRAY_SIZE(ar5416Bank6TPC_9100), 3); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 813 | INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 814 | ARRAY_SIZE(ar5416Bank7_9100), 2); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 815 | INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 816 | ARRAY_SIZE(ar5416Addac_9100), 2); |
| 817 | } else { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 818 | INIT_INI_ARRAY(&ah->iniModes, ar5416Modes, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 819 | ARRAY_SIZE(ar5416Modes), 6); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 820 | INIT_INI_ARRAY(&ah->iniCommon, ar5416Common, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 821 | ARRAY_SIZE(ar5416Common), 2); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 822 | INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 823 | ARRAY_SIZE(ar5416Bank0), 2); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 824 | INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 825 | ARRAY_SIZE(ar5416BB_RfGain), 3); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 826 | INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 827 | ARRAY_SIZE(ar5416Bank1), 2); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 828 | INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 829 | ARRAY_SIZE(ar5416Bank2), 2); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 830 | INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 831 | ARRAY_SIZE(ar5416Bank3), 3); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 832 | INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 833 | ARRAY_SIZE(ar5416Bank6), 3); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 834 | INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 835 | ARRAY_SIZE(ar5416Bank6TPC), 3); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 836 | INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 837 | ARRAY_SIZE(ar5416Bank7), 2); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 838 | INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 839 | ARRAY_SIZE(ar5416Addac), 2); |
| 840 | } |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 841 | } |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 842 | |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 843 | static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah) |
| 844 | { |
Vivek Natarajan | ac88b6e | 2009-07-23 10:59:57 +0530 | [diff] [blame] | 845 | if (AR_SREV_9287_11(ah)) |
| 846 | INIT_INI_ARRAY(&ah->iniModesRxGain, |
| 847 | ar9287Modes_rx_gain_9287_1_1, |
| 848 | ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 6); |
| 849 | else if (AR_SREV_9287_10(ah)) |
| 850 | INIT_INI_ARRAY(&ah->iniModesRxGain, |
| 851 | ar9287Modes_rx_gain_9287_1_0, |
| 852 | ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_0), 6); |
| 853 | else if (AR_SREV_9280_20(ah)) |
| 854 | ath9k_hw_init_rxgain_ini(ah); |
| 855 | |
| 856 | if (AR_SREV_9287_11(ah)) { |
| 857 | INIT_INI_ARRAY(&ah->iniModesTxGain, |
| 858 | ar9287Modes_tx_gain_9287_1_1, |
| 859 | ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 6); |
| 860 | } else if (AR_SREV_9287_10(ah)) { |
| 861 | INIT_INI_ARRAY(&ah->iniModesTxGain, |
| 862 | ar9287Modes_tx_gain_9287_1_0, |
| 863 | ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_0), 6); |
| 864 | } else if (AR_SREV_9280_20(ah)) { |
| 865 | ath9k_hw_init_txgain_ini(ah); |
| 866 | } else if (AR_SREV_9285_12_OR_LATER(ah)) { |
Senthil Balasubramanian | 4e84516 | 2009-03-06 11:24:10 +0530 | [diff] [blame] | 867 | u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE); |
| 868 | |
| 869 | /* txgain table */ |
| 870 | if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) { |
| 871 | INIT_INI_ARRAY(&ah->iniModesTxGain, |
| 872 | ar9285Modes_high_power_tx_gain_9285_1_2, |
| 873 | ARRAY_SIZE(ar9285Modes_high_power_tx_gain_9285_1_2), 6); |
| 874 | } else { |
| 875 | INIT_INI_ARRAY(&ah->iniModesTxGain, |
| 876 | ar9285Modes_original_tx_gain_9285_1_2, |
| 877 | ARRAY_SIZE(ar9285Modes_original_tx_gain_9285_1_2), 6); |
| 878 | } |
| 879 | |
| 880 | } |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 881 | } |
Senthil Balasubramanian | 4e84516 | 2009-03-06 11:24:10 +0530 | [diff] [blame] | 882 | |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 883 | static void ath9k_hw_init_11a_eeprom_fix(struct ath_hw *ah) |
| 884 | { |
| 885 | u32 i, j; |
Sujith | 06d0f06 | 2009-02-12 10:06:45 +0530 | [diff] [blame] | 886 | |
| 887 | if ((ah->hw_version.devid == AR9280_DEVID_PCI) && |
| 888 | test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes)) { |
| 889 | |
| 890 | /* EEPROM Fixup */ |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 891 | for (i = 0; i < ah->iniModes.ia_rows; i++) { |
| 892 | u32 reg = INI_RA(&ah->iniModes, i, 0); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 893 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 894 | for (j = 1; j < ah->iniModes.ia_columns; j++) { |
| 895 | u32 val = INI_RA(&ah->iniModes, i, j); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 896 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 897 | INI_RA(&ah->iniModes, i, j) = |
Senthil Balasubramanian | e759407 | 2008-12-08 19:43:48 +0530 | [diff] [blame] | 898 | ath9k_hw_ini_fixup(ah, |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 899 | &ah->eeprom.def, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 900 | reg, val); |
| 901 | } |
| 902 | } |
| 903 | } |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 904 | } |
| 905 | |
Luis R. Rodriguez | f637cfd | 2009-08-03 12:24:46 -0700 | [diff] [blame] | 906 | int ath9k_hw_init(struct ath_hw *ah) |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 907 | { |
Luis R. Rodriguez | 95fafca | 2009-08-03 12:24:54 -0700 | [diff] [blame] | 908 | int r = 0; |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 909 | |
Luis R. Rodriguez | 95fafca | 2009-08-03 12:24:54 -0700 | [diff] [blame] | 910 | if (!ath9k_hw_devid_supported(ah->hw_version.devid)) |
| 911 | return -EOPNOTSUPP; |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 912 | |
| 913 | ath9k_hw_init_defaults(ah); |
| 914 | ath9k_hw_init_config(ah); |
| 915 | |
| 916 | if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) { |
| 917 | DPRINTF(ah->ah_sc, ATH_DBG_FATAL, "Couldn't reset chip\n"); |
Luis R. Rodriguez | 95fafca | 2009-08-03 12:24:54 -0700 | [diff] [blame] | 918 | return -EIO; |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 919 | } |
| 920 | |
| 921 | if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) { |
| 922 | DPRINTF(ah->ah_sc, ATH_DBG_FATAL, "Couldn't wakeup chip\n"); |
Luis R. Rodriguez | 95fafca | 2009-08-03 12:24:54 -0700 | [diff] [blame] | 923 | return -EIO; |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 924 | } |
| 925 | |
| 926 | if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) { |
| 927 | if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI || |
| 928 | (AR_SREV_9280(ah) && !ah->is_pciexpress)) { |
| 929 | ah->config.serialize_regmode = |
| 930 | SER_REG_MODE_ON; |
| 931 | } else { |
| 932 | ah->config.serialize_regmode = |
| 933 | SER_REG_MODE_OFF; |
| 934 | } |
| 935 | } |
| 936 | |
| 937 | DPRINTF(ah->ah_sc, ATH_DBG_RESET, "serialize_regmode is %d\n", |
| 938 | ah->config.serialize_regmode); |
| 939 | |
| 940 | if (!ath9k_hw_macversion_supported(ah->hw_version.macVersion)) { |
| 941 | DPRINTF(ah->ah_sc, ATH_DBG_FATAL, |
| 942 | "Mac Chip Rev 0x%02x.%x is not supported by " |
| 943 | "this driver\n", ah->hw_version.macVersion, |
| 944 | ah->hw_version.macRev); |
Luis R. Rodriguez | 95fafca | 2009-08-03 12:24:54 -0700 | [diff] [blame] | 945 | return -EOPNOTSUPP; |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 946 | } |
| 947 | |
| 948 | if (AR_SREV_9100(ah)) { |
| 949 | ah->iq_caldata.calData = &iq_cal_multi_sample; |
| 950 | ah->supp_cals = IQ_MISMATCH_CAL; |
| 951 | ah->is_pciexpress = false; |
| 952 | } |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 953 | |
| 954 | if (AR_SREV_9271(ah)) |
| 955 | ah->is_pciexpress = false; |
| 956 | |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 957 | ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID); |
| 958 | |
| 959 | ath9k_hw_init_cal_settings(ah); |
| 960 | |
| 961 | ah->ani_function = ATH9K_ANI_ALL; |
| 962 | if (AR_SREV_9280_10_OR_LATER(ah)) |
| 963 | ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL; |
| 964 | |
| 965 | ath9k_hw_init_mode_regs(ah); |
| 966 | |
| 967 | if (ah->is_pciexpress) |
| 968 | ath9k_hw_configpcipowersave(ah, 0); |
| 969 | else |
| 970 | ath9k_hw_disablepcie(ah); |
| 971 | |
Luis R. Rodriguez | f637cfd | 2009-08-03 12:24:46 -0700 | [diff] [blame] | 972 | r = ath9k_hw_post_init(ah); |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 973 | if (r) |
Luis R. Rodriguez | 95fafca | 2009-08-03 12:24:54 -0700 | [diff] [blame] | 974 | return r; |
Luis R. Rodriguez | aa4058a | 2009-08-03 12:24:45 -0700 | [diff] [blame] | 975 | |
| 976 | ath9k_hw_init_mode_gain_regs(ah); |
| 977 | ath9k_hw_fill_cap_info(ah); |
| 978 | ath9k_hw_init_11a_eeprom_fix(ah); |
Sujith | f6688cd | 2008-12-07 21:43:10 +0530 | [diff] [blame] | 979 | |
Luis R. Rodriguez | 4f3acf8 | 2009-08-03 12:24:36 -0700 | [diff] [blame] | 980 | r = ath9k_hw_init_macaddr(ah); |
| 981 | if (r) { |
Luis R. Rodriguez | 07c10c6 | 2009-08-03 12:24:40 -0700 | [diff] [blame] | 982 | DPRINTF(ah->ah_sc, ATH_DBG_FATAL, |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 983 | "Failed to initialize MAC address\n"); |
Luis R. Rodriguez | 95fafca | 2009-08-03 12:24:54 -0700 | [diff] [blame] | 984 | return r; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 985 | } |
| 986 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 987 | if (AR_SREV_9285(ah) || AR_SREV_9271(ah)) |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 988 | ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 989 | else |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 990 | ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 991 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 992 | ath9k_init_nfcal_hist_buffer(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 993 | |
Luis R. Rodriguez | 4f3acf8 | 2009-08-03 12:24:36 -0700 | [diff] [blame] | 994 | return 0; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 995 | } |
| 996 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 997 | static void ath9k_hw_init_bb(struct ath_hw *ah, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 998 | struct ath9k_channel *chan) |
| 999 | { |
| 1000 | u32 synthDelay; |
| 1001 | |
| 1002 | synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY; |
Sujith | 788a3d6 | 2008-11-18 09:09:54 +0530 | [diff] [blame] | 1003 | if (IS_CHAN_B(chan)) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1004 | synthDelay = (4 * synthDelay) / 22; |
| 1005 | else |
| 1006 | synthDelay /= 10; |
| 1007 | |
| 1008 | REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN); |
| 1009 | |
| 1010 | udelay(synthDelay + BASE_ACTIVATE_DELAY); |
| 1011 | } |
| 1012 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1013 | static void ath9k_hw_init_qos(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1014 | { |
| 1015 | REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa); |
| 1016 | REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210); |
| 1017 | |
| 1018 | REG_WRITE(ah, AR_QOS_NO_ACK, |
| 1019 | SM(2, AR_QOS_NO_ACK_TWO_BIT) | |
| 1020 | SM(5, AR_QOS_NO_ACK_BIT_OFF) | |
| 1021 | SM(0, AR_QOS_NO_ACK_BYTE_OFF)); |
| 1022 | |
| 1023 | REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL); |
| 1024 | REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF); |
| 1025 | REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF); |
| 1026 | REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF); |
| 1027 | REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF); |
| 1028 | } |
| 1029 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1030 | static void ath9k_hw_init_pll(struct ath_hw *ah, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1031 | struct ath9k_channel *chan) |
| 1032 | { |
| 1033 | u32 pll; |
| 1034 | |
| 1035 | if (AR_SREV_9100(ah)) { |
| 1036 | if (chan && IS_CHAN_5GHZ(chan)) |
| 1037 | pll = 0x1450; |
| 1038 | else |
| 1039 | pll = 0x1458; |
| 1040 | } else { |
| 1041 | if (AR_SREV_9280_10_OR_LATER(ah)) { |
| 1042 | pll = SM(0x5, AR_RTC_9160_PLL_REFDIV); |
| 1043 | |
| 1044 | if (chan && IS_CHAN_HALF_RATE(chan)) |
| 1045 | pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL); |
| 1046 | else if (chan && IS_CHAN_QUARTER_RATE(chan)) |
| 1047 | pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL); |
| 1048 | |
| 1049 | if (chan && IS_CHAN_5GHZ(chan)) { |
| 1050 | pll |= SM(0x28, AR_RTC_9160_PLL_DIV); |
| 1051 | |
| 1052 | |
| 1053 | if (AR_SREV_9280_20(ah)) { |
| 1054 | if (((chan->channel % 20) == 0) |
| 1055 | || ((chan->channel % 10) == 0)) |
| 1056 | pll = 0x2850; |
| 1057 | else |
| 1058 | pll = 0x142c; |
| 1059 | } |
| 1060 | } else { |
| 1061 | pll |= SM(0x2c, AR_RTC_9160_PLL_DIV); |
| 1062 | } |
| 1063 | |
| 1064 | } else if (AR_SREV_9160_10_OR_LATER(ah)) { |
| 1065 | |
| 1066 | pll = SM(0x5, AR_RTC_9160_PLL_REFDIV); |
| 1067 | |
| 1068 | if (chan && IS_CHAN_HALF_RATE(chan)) |
| 1069 | pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL); |
| 1070 | else if (chan && IS_CHAN_QUARTER_RATE(chan)) |
| 1071 | pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL); |
| 1072 | |
| 1073 | if (chan && IS_CHAN_5GHZ(chan)) |
| 1074 | pll |= SM(0x50, AR_RTC_9160_PLL_DIV); |
| 1075 | else |
| 1076 | pll |= SM(0x58, AR_RTC_9160_PLL_DIV); |
| 1077 | } else { |
| 1078 | pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2; |
| 1079 | |
| 1080 | if (chan && IS_CHAN_HALF_RATE(chan)) |
| 1081 | pll |= SM(0x1, AR_RTC_PLL_CLKSEL); |
| 1082 | else if (chan && IS_CHAN_QUARTER_RATE(chan)) |
| 1083 | pll |= SM(0x2, AR_RTC_PLL_CLKSEL); |
| 1084 | |
| 1085 | if (chan && IS_CHAN_5GHZ(chan)) |
| 1086 | pll |= SM(0xa, AR_RTC_PLL_DIV); |
| 1087 | else |
| 1088 | pll |= SM(0xb, AR_RTC_PLL_DIV); |
| 1089 | } |
| 1090 | } |
Gabor Juhos | d03a66c | 2009-01-14 20:17:09 +0100 | [diff] [blame] | 1091 | REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1092 | |
| 1093 | udelay(RTC_PLL_SETTLE_DELAY); |
| 1094 | |
| 1095 | REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK); |
| 1096 | } |
| 1097 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1098 | static void ath9k_hw_init_chain_masks(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1099 | { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1100 | int rx_chainmask, tx_chainmask; |
| 1101 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1102 | rx_chainmask = ah->rxchainmask; |
| 1103 | tx_chainmask = ah->txchainmask; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1104 | |
| 1105 | switch (rx_chainmask) { |
| 1106 | case 0x5: |
| 1107 | REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP, |
| 1108 | AR_PHY_SWAP_ALT_CHAIN); |
| 1109 | case 0x3: |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 1110 | if (((ah)->hw_version.macVersion <= AR_SREV_VERSION_9160)) { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1111 | REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7); |
| 1112 | REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7); |
| 1113 | break; |
| 1114 | } |
| 1115 | case 0x1: |
| 1116 | case 0x2: |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1117 | case 0x7: |
| 1118 | REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask); |
| 1119 | REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask); |
| 1120 | break; |
| 1121 | default: |
| 1122 | break; |
| 1123 | } |
| 1124 | |
| 1125 | REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask); |
| 1126 | if (tx_chainmask == 0x5) { |
| 1127 | REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP, |
| 1128 | AR_PHY_SWAP_ALT_CHAIN); |
| 1129 | } |
| 1130 | if (AR_SREV_9100(ah)) |
| 1131 | REG_WRITE(ah, AR_PHY_ANALOG_SWAP, |
| 1132 | REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001); |
| 1133 | } |
| 1134 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1135 | static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah, |
Colin McCabe | d97809d | 2008-12-01 13:38:55 -0800 | [diff] [blame] | 1136 | enum nl80211_iftype opmode) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1137 | { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1138 | ah->mask_reg = AR_IMR_TXERR | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1139 | AR_IMR_TXURN | |
| 1140 | AR_IMR_RXERR | |
| 1141 | AR_IMR_RXORN | |
| 1142 | AR_IMR_BCNMISC; |
| 1143 | |
Sujith | 0ef1f16 | 2009-03-30 15:28:35 +0530 | [diff] [blame] | 1144 | if (ah->config.intr_mitigation) |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1145 | ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1146 | else |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1147 | ah->mask_reg |= AR_IMR_RXOK; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1148 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1149 | ah->mask_reg |= AR_IMR_TXOK; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1150 | |
Colin McCabe | d97809d | 2008-12-01 13:38:55 -0800 | [diff] [blame] | 1151 | if (opmode == NL80211_IFTYPE_AP) |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1152 | ah->mask_reg |= AR_IMR_MIB; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1153 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1154 | REG_WRITE(ah, AR_IMR, ah->mask_reg); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1155 | REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT); |
| 1156 | |
| 1157 | if (!AR_SREV_9100(ah)) { |
| 1158 | REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF); |
| 1159 | REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT); |
| 1160 | REG_WRITE(ah, AR_INTR_SYNC_MASK, 0); |
| 1161 | } |
| 1162 | } |
| 1163 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1164 | static bool ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1165 | { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1166 | if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_ACK))) { |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 1167 | DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad ack timeout %u\n", us); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1168 | ah->acktimeout = (u32) -1; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1169 | return false; |
| 1170 | } else { |
| 1171 | REG_RMW_FIELD(ah, AR_TIME_OUT, |
| 1172 | AR_TIME_OUT_ACK, ath9k_hw_mac_to_clks(ah, us)); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1173 | ah->acktimeout = us; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1174 | return true; |
| 1175 | } |
| 1176 | } |
| 1177 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1178 | static bool ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1179 | { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1180 | if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_CTS))) { |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 1181 | DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad cts timeout %u\n", us); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1182 | ah->ctstimeout = (u32) -1; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1183 | return false; |
| 1184 | } else { |
| 1185 | REG_RMW_FIELD(ah, AR_TIME_OUT, |
| 1186 | AR_TIME_OUT_CTS, ath9k_hw_mac_to_clks(ah, us)); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1187 | ah->ctstimeout = us; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1188 | return true; |
| 1189 | } |
| 1190 | } |
| 1191 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1192 | static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1193 | { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1194 | if (tu > 0xFFFF) { |
| 1195 | DPRINTF(ah->ah_sc, ATH_DBG_XMIT, |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 1196 | "bad global tx timeout %u\n", tu); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1197 | ah->globaltxtimeout = (u32) -1; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1198 | return false; |
| 1199 | } else { |
| 1200 | REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1201 | ah->globaltxtimeout = tu; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1202 | return true; |
| 1203 | } |
| 1204 | } |
| 1205 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1206 | static void ath9k_hw_init_user_settings(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1207 | { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1208 | DPRINTF(ah->ah_sc, ATH_DBG_RESET, "ah->misc_mode 0x%x\n", |
| 1209 | ah->misc_mode); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1210 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1211 | if (ah->misc_mode != 0) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1212 | REG_WRITE(ah, AR_PCU_MISC, |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1213 | REG_READ(ah, AR_PCU_MISC) | ah->misc_mode); |
| 1214 | if (ah->slottime != (u32) -1) |
| 1215 | ath9k_hw_setslottime(ah, ah->slottime); |
| 1216 | if (ah->acktimeout != (u32) -1) |
| 1217 | ath9k_hw_set_ack_timeout(ah, ah->acktimeout); |
| 1218 | if (ah->ctstimeout != (u32) -1) |
| 1219 | ath9k_hw_set_cts_timeout(ah, ah->ctstimeout); |
| 1220 | if (ah->globaltxtimeout != (u32) -1) |
| 1221 | ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1222 | } |
| 1223 | |
| 1224 | const char *ath9k_hw_probe(u16 vendorid, u16 devid) |
| 1225 | { |
| 1226 | return vendorid == ATHEROS_VENDOR_ID ? |
| 1227 | ath9k_hw_devname(devid) : NULL; |
| 1228 | } |
| 1229 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1230 | void ath9k_hw_detach(struct ath_hw *ah) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1231 | { |
| 1232 | if (!AR_SREV_9100(ah)) |
Luis R. Rodriguez | e70c0cf | 2009-08-03 12:24:51 -0700 | [diff] [blame] | 1233 | ath9k_hw_ani_disable(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1234 | |
Luis R. Rodriguez | 081b35a | 2009-08-03 12:24:50 -0700 | [diff] [blame] | 1235 | ath9k_hw_rf_free(ah); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1236 | ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP); |
| 1237 | kfree(ah); |
Luis R. Rodriguez | 9db6b6a | 2009-08-03 12:24:52 -0700 | [diff] [blame] | 1238 | ah = NULL; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1239 | } |
| 1240 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1241 | /*******/ |
| 1242 | /* INI */ |
| 1243 | /*******/ |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1244 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1245 | static void ath9k_hw_override_ini(struct ath_hw *ah, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1246 | struct ath9k_channel *chan) |
| 1247 | { |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 1248 | u32 val; |
| 1249 | |
| 1250 | if (AR_SREV_9271(ah)) { |
| 1251 | /* |
| 1252 | * Enable spectral scan to solution for issues with stuck |
| 1253 | * beacons on AR9271 1.0. The beacon stuck issue is not seeon on |
| 1254 | * AR9271 1.1 |
| 1255 | */ |
| 1256 | if (AR_SREV_9271_10(ah)) { |
| 1257 | val = REG_READ(ah, AR_PHY_SPECTRAL_SCAN) | AR_PHY_SPECTRAL_SCAN_ENABLE; |
| 1258 | REG_WRITE(ah, AR_PHY_SPECTRAL_SCAN, val); |
| 1259 | } |
| 1260 | else if (AR_SREV_9271_11(ah)) |
| 1261 | /* |
| 1262 | * change AR_PHY_RF_CTL3 setting to fix MAC issue |
| 1263 | * present on AR9271 1.1 |
| 1264 | */ |
| 1265 | REG_WRITE(ah, AR_PHY_RF_CTL3, 0x3a020001); |
| 1266 | return; |
| 1267 | } |
| 1268 | |
Senthil Balasubramanian | 8aa15e1 | 2008-12-08 19:43:50 +0530 | [diff] [blame] | 1269 | /* |
| 1270 | * Set the RX_ABORT and RX_DIS and clear if off only after |
| 1271 | * RXE is set for MAC. This prevents frames with corrupted |
| 1272 | * descriptor status. |
| 1273 | */ |
| 1274 | REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT)); |
| 1275 | |
| 1276 | |
Gabor Juhos | a8c96d3 | 2009-03-06 09:08:51 +0100 | [diff] [blame] | 1277 | if (!AR_SREV_5416_20_OR_LATER(ah) || |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1278 | AR_SREV_9280_10_OR_LATER(ah)) |
| 1279 | return; |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 1280 | /* |
| 1281 | * Disable BB clock gating |
| 1282 | * Necessary to avoid issues on AR5416 2.0 |
| 1283 | */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1284 | REG_WRITE(ah, 0x9800 + (651 << 2), 0x11); |
| 1285 | } |
| 1286 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1287 | static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah, |
Senthil Balasubramanian | e759407 | 2008-12-08 19:43:48 +0530 | [diff] [blame] | 1288 | struct ar5416_eeprom_def *pEepData, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1289 | u32 reg, u32 value) |
| 1290 | { |
| 1291 | struct base_eep_header *pBase = &(pEepData->baseEepHeader); |
| 1292 | |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 1293 | switch (ah->hw_version.devid) { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1294 | case AR9280_DEVID_PCI: |
| 1295 | if (reg == 0x7894) { |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 1296 | DPRINTF(ah->ah_sc, ATH_DBG_EEPROM, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1297 | "ini VAL: %x EEPROM: %x\n", value, |
| 1298 | (pBase->version & 0xff)); |
| 1299 | |
| 1300 | if ((pBase->version & 0xff) > 0x0a) { |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 1301 | DPRINTF(ah->ah_sc, ATH_DBG_EEPROM, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1302 | "PWDCLKIND: %d\n", |
| 1303 | pBase->pwdclkind); |
| 1304 | value &= ~AR_AN_TOP2_PWDCLKIND; |
| 1305 | value |= AR_AN_TOP2_PWDCLKIND & |
| 1306 | (pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S); |
| 1307 | } else { |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 1308 | DPRINTF(ah->ah_sc, ATH_DBG_EEPROM, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1309 | "PWDCLKIND Earlier Rev\n"); |
| 1310 | } |
| 1311 | |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 1312 | DPRINTF(ah->ah_sc, ATH_DBG_EEPROM, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1313 | "final ini VAL: %x\n", value); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1314 | } |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1315 | break; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1316 | } |
| 1317 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1318 | return value; |
| 1319 | } |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1320 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1321 | static u32 ath9k_hw_ini_fixup(struct ath_hw *ah, |
Senthil Balasubramanian | e759407 | 2008-12-08 19:43:48 +0530 | [diff] [blame] | 1322 | struct ar5416_eeprom_def *pEepData, |
| 1323 | u32 reg, u32 value) |
| 1324 | { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1325 | if (ah->eep_map == EEP_MAP_4KBITS) |
Senthil Balasubramanian | e759407 | 2008-12-08 19:43:48 +0530 | [diff] [blame] | 1326 | return value; |
| 1327 | else |
| 1328 | return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value); |
| 1329 | } |
| 1330 | |
Senthil Balasubramanian | 8bd1d07 | 2009-02-12 13:57:03 +0530 | [diff] [blame] | 1331 | static void ath9k_olc_init(struct ath_hw *ah) |
| 1332 | { |
| 1333 | u32 i; |
| 1334 | |
Vivek Natarajan | db91f2e | 2009-08-14 11:27:16 +0530 | [diff] [blame] | 1335 | if (OLC_FOR_AR9287_10_LATER) { |
| 1336 | REG_SET_BIT(ah, AR_PHY_TX_PWRCTRL9, |
| 1337 | AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL); |
| 1338 | ath9k_hw_analog_shift_rmw(ah, AR9287_AN_TXPC0, |
| 1339 | AR9287_AN_TXPC0_TXPCMODE, |
| 1340 | AR9287_AN_TXPC0_TXPCMODE_S, |
| 1341 | AR9287_AN_TXPC0_TXPCMODE_TEMPSENSE); |
| 1342 | udelay(100); |
| 1343 | } else { |
| 1344 | for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++) |
| 1345 | ah->originalGain[i] = |
| 1346 | MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4), |
| 1347 | AR_PHY_TX_GAIN); |
| 1348 | ah->PDADCdelta = 0; |
| 1349 | } |
Senthil Balasubramanian | 8bd1d07 | 2009-02-12 13:57:03 +0530 | [diff] [blame] | 1350 | } |
| 1351 | |
Bob Copeland | 3a702e4 | 2009-03-30 22:30:29 -0400 | [diff] [blame] | 1352 | static u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, |
| 1353 | struct ath9k_channel *chan) |
| 1354 | { |
| 1355 | u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band); |
| 1356 | |
| 1357 | if (IS_CHAN_B(chan)) |
| 1358 | ctl |= CTL_11B; |
| 1359 | else if (IS_CHAN_G(chan)) |
| 1360 | ctl |= CTL_11G; |
| 1361 | else |
| 1362 | ctl |= CTL_11A; |
| 1363 | |
| 1364 | return ctl; |
| 1365 | } |
| 1366 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1367 | static int ath9k_hw_process_ini(struct ath_hw *ah, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1368 | struct ath9k_channel *chan, |
| 1369 | enum ath9k_ht_macmode macmode) |
| 1370 | { |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 1371 | struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1372 | int i, regWrites = 0; |
Luis R. Rodriguez | 5f8e077 | 2009-01-22 15:16:48 -0800 | [diff] [blame] | 1373 | struct ieee80211_channel *channel = chan->chan; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1374 | u32 modesIndex, freqIndex; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1375 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1376 | switch (chan->chanmode) { |
| 1377 | case CHANNEL_A: |
| 1378 | case CHANNEL_A_HT20: |
| 1379 | modesIndex = 1; |
| 1380 | freqIndex = 1; |
| 1381 | break; |
| 1382 | case CHANNEL_A_HT40PLUS: |
| 1383 | case CHANNEL_A_HT40MINUS: |
| 1384 | modesIndex = 2; |
| 1385 | freqIndex = 1; |
| 1386 | break; |
| 1387 | case CHANNEL_G: |
| 1388 | case CHANNEL_G_HT20: |
| 1389 | case CHANNEL_B: |
| 1390 | modesIndex = 4; |
| 1391 | freqIndex = 2; |
| 1392 | break; |
| 1393 | case CHANNEL_G_HT40PLUS: |
| 1394 | case CHANNEL_G_HT40MINUS: |
| 1395 | modesIndex = 3; |
| 1396 | freqIndex = 2; |
| 1397 | break; |
| 1398 | |
| 1399 | default: |
| 1400 | return -EINVAL; |
| 1401 | } |
| 1402 | |
| 1403 | REG_WRITE(ah, AR_PHY(0), 0x00000007); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1404 | REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO); |
Sujith | f74df6f | 2009-02-09 13:27:24 +0530 | [diff] [blame] | 1405 | ah->eep_ops->set_addac(ah, chan); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1406 | |
Gabor Juhos | a8c96d3 | 2009-03-06 09:08:51 +0100 | [diff] [blame] | 1407 | if (AR_SREV_5416_22_OR_LATER(ah)) { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1408 | REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1409 | } else { |
| 1410 | struct ar5416IniArray temp; |
| 1411 | u32 addacSize = |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1412 | sizeof(u32) * ah->iniAddac.ia_rows * |
| 1413 | ah->iniAddac.ia_columns; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1414 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1415 | memcpy(ah->addac5416_21, |
| 1416 | ah->iniAddac.ia_array, addacSize); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1417 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1418 | (ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1419 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1420 | temp.ia_array = ah->addac5416_21; |
| 1421 | temp.ia_columns = ah->iniAddac.ia_columns; |
| 1422 | temp.ia_rows = ah->iniAddac.ia_rows; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1423 | REG_WRITE_ARRAY(&temp, 1, regWrites); |
| 1424 | } |
| 1425 | |
| 1426 | REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC); |
| 1427 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1428 | for (i = 0; i < ah->iniModes.ia_rows; i++) { |
| 1429 | u32 reg = INI_RA(&ah->iniModes, i, 0); |
| 1430 | u32 val = INI_RA(&ah->iniModes, i, modesIndex); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1431 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1432 | REG_WRITE(ah, reg, val); |
| 1433 | |
| 1434 | if (reg >= 0x7800 && reg < 0x78a0 |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1435 | && ah->config.analog_shiftreg) { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1436 | udelay(100); |
| 1437 | } |
| 1438 | |
| 1439 | DO_DELAY(regWrites); |
| 1440 | } |
| 1441 | |
Vivek Natarajan | ac88b6e | 2009-07-23 10:59:57 +0530 | [diff] [blame] | 1442 | if (AR_SREV_9280(ah) || AR_SREV_9287_10_OR_LATER(ah)) |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1443 | REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites); |
Senthil Balasubramanian | 9f80420 | 2008-11-13 17:58:41 +0530 | [diff] [blame] | 1444 | |
Vivek Natarajan | ac88b6e | 2009-07-23 10:59:57 +0530 | [diff] [blame] | 1445 | if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah) || |
| 1446 | AR_SREV_9287_10_OR_LATER(ah)) |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1447 | REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites); |
Senthil Balasubramanian | 9f80420 | 2008-11-13 17:58:41 +0530 | [diff] [blame] | 1448 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1449 | for (i = 0; i < ah->iniCommon.ia_rows; i++) { |
| 1450 | u32 reg = INI_RA(&ah->iniCommon, i, 0); |
| 1451 | u32 val = INI_RA(&ah->iniCommon, i, 1); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1452 | |
| 1453 | REG_WRITE(ah, reg, val); |
| 1454 | |
| 1455 | if (reg >= 0x7800 && reg < 0x78a0 |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1456 | && ah->config.analog_shiftreg) { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1457 | udelay(100); |
| 1458 | } |
| 1459 | |
| 1460 | DO_DELAY(regWrites); |
| 1461 | } |
| 1462 | |
| 1463 | ath9k_hw_write_regs(ah, modesIndex, freqIndex, regWrites); |
| 1464 | |
| 1465 | if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1466 | REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1467 | regWrites); |
| 1468 | } |
| 1469 | |
| 1470 | ath9k_hw_override_ini(ah, chan); |
| 1471 | ath9k_hw_set_regs(ah, chan, macmode); |
| 1472 | ath9k_hw_init_chain_masks(ah); |
| 1473 | |
Senthil Balasubramanian | 8bd1d07 | 2009-02-12 13:57:03 +0530 | [diff] [blame] | 1474 | if (OLC_FOR_AR9280_20_LATER) |
| 1475 | ath9k_olc_init(ah); |
| 1476 | |
Vasanthakumar Thiagarajan | 8fbff4b | 2009-05-08 17:54:51 -0700 | [diff] [blame] | 1477 | ah->eep_ops->set_txpower(ah, chan, |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 1478 | ath9k_regd_get_ctl(regulatory, chan), |
Vasanthakumar Thiagarajan | 8fbff4b | 2009-05-08 17:54:51 -0700 | [diff] [blame] | 1479 | channel->max_antenna_gain * 2, |
| 1480 | channel->max_power * 2, |
| 1481 | min((u32) MAX_RATE_POWER, |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 1482 | (u32) regulatory->power_limit)); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1483 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1484 | if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) { |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 1485 | DPRINTF(ah->ah_sc, ATH_DBG_FATAL, |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 1486 | "ar5416SetRfRegs failed\n"); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1487 | return -EIO; |
| 1488 | } |
| 1489 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1490 | return 0; |
| 1491 | } |
| 1492 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1493 | /****************************************/ |
| 1494 | /* Reset and Channel Switching Routines */ |
| 1495 | /****************************************/ |
| 1496 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1497 | static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1498 | { |
| 1499 | u32 rfMode = 0; |
| 1500 | |
| 1501 | if (chan == NULL) |
| 1502 | return; |
| 1503 | |
| 1504 | rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan)) |
| 1505 | ? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM; |
| 1506 | |
| 1507 | if (!AR_SREV_9280_10_OR_LATER(ah)) |
| 1508 | rfMode |= (IS_CHAN_5GHZ(chan)) ? |
| 1509 | AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ; |
| 1510 | |
| 1511 | if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) |
| 1512 | rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE); |
| 1513 | |
| 1514 | REG_WRITE(ah, AR_PHY_MODE, rfMode); |
| 1515 | } |
| 1516 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1517 | static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1518 | { |
| 1519 | REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS); |
| 1520 | } |
| 1521 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1522 | static inline void ath9k_hw_set_dma(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1523 | { |
| 1524 | u32 regval; |
| 1525 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 1526 | /* |
| 1527 | * set AHB_MODE not to do cacheline prefetches |
| 1528 | */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1529 | regval = REG_READ(ah, AR_AHB_MODE); |
| 1530 | REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN); |
| 1531 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 1532 | /* |
| 1533 | * let mac dma reads be in 128 byte chunks |
| 1534 | */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1535 | regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK; |
| 1536 | REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B); |
| 1537 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 1538 | /* |
| 1539 | * Restore TX Trigger Level to its pre-reset value. |
| 1540 | * The initial value depends on whether aggregation is enabled, and is |
| 1541 | * adjusted whenever underruns are detected. |
| 1542 | */ |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1543 | REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1544 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 1545 | /* |
| 1546 | * let mac dma writes be in 128 byte chunks |
| 1547 | */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1548 | regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK; |
| 1549 | REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B); |
| 1550 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 1551 | /* |
| 1552 | * Setup receive FIFO threshold to hold off TX activities |
| 1553 | */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1554 | REG_WRITE(ah, AR_RXFIFO_CFG, 0x200); |
| 1555 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 1556 | /* |
| 1557 | * reduce the number of usable entries in PCU TXBUF to avoid |
| 1558 | * wrap around issues. |
| 1559 | */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1560 | if (AR_SREV_9285(ah)) { |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 1561 | /* For AR9285 the number of Fifos are reduced to half. |
| 1562 | * So set the usable tx buf size also to half to |
| 1563 | * avoid data/delimiter underruns |
| 1564 | */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1565 | REG_WRITE(ah, AR_PCU_TXBUF_CTRL, |
| 1566 | AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE); |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 1567 | } else if (!AR_SREV_9271(ah)) { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1568 | REG_WRITE(ah, AR_PCU_TXBUF_CTRL, |
| 1569 | AR_PCU_TXBUF_CTRL_USABLE_SIZE); |
| 1570 | } |
| 1571 | } |
| 1572 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1573 | static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1574 | { |
| 1575 | u32 val; |
| 1576 | |
| 1577 | val = REG_READ(ah, AR_STA_ID1); |
| 1578 | val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC); |
| 1579 | switch (opmode) { |
Colin McCabe | d97809d | 2008-12-01 13:38:55 -0800 | [diff] [blame] | 1580 | case NL80211_IFTYPE_AP: |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1581 | REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP |
| 1582 | | AR_STA_ID1_KSRCH_MODE); |
| 1583 | REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION); |
| 1584 | break; |
Colin McCabe | d97809d | 2008-12-01 13:38:55 -0800 | [diff] [blame] | 1585 | case NL80211_IFTYPE_ADHOC: |
Pat Erley | 9cb5412 | 2009-03-20 22:59:59 -0400 | [diff] [blame] | 1586 | case NL80211_IFTYPE_MESH_POINT: |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1587 | REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC |
| 1588 | | AR_STA_ID1_KSRCH_MODE); |
| 1589 | REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION); |
| 1590 | break; |
Colin McCabe | d97809d | 2008-12-01 13:38:55 -0800 | [diff] [blame] | 1591 | case NL80211_IFTYPE_STATION: |
| 1592 | case NL80211_IFTYPE_MONITOR: |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1593 | REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE); |
| 1594 | break; |
| 1595 | } |
| 1596 | } |
| 1597 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1598 | static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1599 | u32 coef_scaled, |
| 1600 | u32 *coef_mantissa, |
| 1601 | u32 *coef_exponent) |
| 1602 | { |
| 1603 | u32 coef_exp, coef_man; |
| 1604 | |
| 1605 | for (coef_exp = 31; coef_exp > 0; coef_exp--) |
| 1606 | if ((coef_scaled >> coef_exp) & 0x1) |
| 1607 | break; |
| 1608 | |
| 1609 | coef_exp = 14 - (coef_exp - COEF_SCALE_S); |
| 1610 | |
| 1611 | coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1)); |
| 1612 | |
| 1613 | *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp); |
| 1614 | *coef_exponent = coef_exp - 16; |
| 1615 | } |
| 1616 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1617 | static void ath9k_hw_set_delta_slope(struct ath_hw *ah, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1618 | struct ath9k_channel *chan) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1619 | { |
| 1620 | u32 coef_scaled, ds_coef_exp, ds_coef_man; |
| 1621 | u32 clockMhzScaled = 0x64000000; |
| 1622 | struct chan_centers centers; |
| 1623 | |
| 1624 | if (IS_CHAN_HALF_RATE(chan)) |
| 1625 | clockMhzScaled = clockMhzScaled >> 1; |
| 1626 | else if (IS_CHAN_QUARTER_RATE(chan)) |
| 1627 | clockMhzScaled = clockMhzScaled >> 2; |
| 1628 | |
| 1629 | ath9k_hw_get_channel_centers(ah, chan, ¢ers); |
| 1630 | coef_scaled = clockMhzScaled / centers.synth_center; |
| 1631 | |
| 1632 | ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man, |
| 1633 | &ds_coef_exp); |
| 1634 | |
| 1635 | REG_RMW_FIELD(ah, AR_PHY_TIMING3, |
| 1636 | AR_PHY_TIMING3_DSC_MAN, ds_coef_man); |
| 1637 | REG_RMW_FIELD(ah, AR_PHY_TIMING3, |
| 1638 | AR_PHY_TIMING3_DSC_EXP, ds_coef_exp); |
| 1639 | |
| 1640 | coef_scaled = (9 * coef_scaled) / 10; |
| 1641 | |
| 1642 | ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man, |
| 1643 | &ds_coef_exp); |
| 1644 | |
| 1645 | REG_RMW_FIELD(ah, AR_PHY_HALFGI, |
| 1646 | AR_PHY_HALFGI_DSC_MAN, ds_coef_man); |
| 1647 | REG_RMW_FIELD(ah, AR_PHY_HALFGI, |
| 1648 | AR_PHY_HALFGI_DSC_EXP, ds_coef_exp); |
| 1649 | } |
| 1650 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1651 | static bool ath9k_hw_set_reset(struct ath_hw *ah, int type) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1652 | { |
| 1653 | u32 rst_flags; |
| 1654 | u32 tmpReg; |
| 1655 | |
Sujith | 7076849 | 2009-02-16 13:23:12 +0530 | [diff] [blame] | 1656 | if (AR_SREV_9100(ah)) { |
| 1657 | u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK); |
| 1658 | val &= ~AR_RTC_DERIVED_CLK_PERIOD; |
| 1659 | val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD); |
| 1660 | REG_WRITE(ah, AR_RTC_DERIVED_CLK, val); |
| 1661 | (void)REG_READ(ah, AR_RTC_DERIVED_CLK); |
| 1662 | } |
| 1663 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1664 | REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN | |
| 1665 | AR_RTC_FORCE_WAKE_ON_INT); |
| 1666 | |
| 1667 | if (AR_SREV_9100(ah)) { |
| 1668 | rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD | |
| 1669 | AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET; |
| 1670 | } else { |
| 1671 | tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE); |
| 1672 | if (tmpReg & |
| 1673 | (AR_INTR_SYNC_LOCAL_TIMEOUT | |
| 1674 | AR_INTR_SYNC_RADM_CPL_TIMEOUT)) { |
| 1675 | REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0); |
| 1676 | REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF); |
| 1677 | } else { |
| 1678 | REG_WRITE(ah, AR_RC, AR_RC_AHB); |
| 1679 | } |
| 1680 | |
| 1681 | rst_flags = AR_RTC_RC_MAC_WARM; |
| 1682 | if (type == ATH9K_RESET_COLD) |
| 1683 | rst_flags |= AR_RTC_RC_MAC_COLD; |
| 1684 | } |
| 1685 | |
Gabor Juhos | d03a66c | 2009-01-14 20:17:09 +0100 | [diff] [blame] | 1686 | REG_WRITE(ah, AR_RTC_RC, rst_flags); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1687 | udelay(50); |
| 1688 | |
Gabor Juhos | d03a66c | 2009-01-14 20:17:09 +0100 | [diff] [blame] | 1689 | REG_WRITE(ah, AR_RTC_RC, 0); |
Sujith | 0caa7b1 | 2009-02-16 13:23:20 +0530 | [diff] [blame] | 1690 | if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1691 | DPRINTF(ah->ah_sc, ATH_DBG_RESET, |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 1692 | "RTC stuck in MAC reset\n"); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1693 | return false; |
| 1694 | } |
| 1695 | |
| 1696 | if (!AR_SREV_9100(ah)) |
| 1697 | REG_WRITE(ah, AR_RC, 0); |
| 1698 | |
| 1699 | ath9k_hw_init_pll(ah, NULL); |
| 1700 | |
| 1701 | if (AR_SREV_9100(ah)) |
| 1702 | udelay(50); |
| 1703 | |
| 1704 | return true; |
| 1705 | } |
| 1706 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1707 | static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1708 | { |
| 1709 | REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN | |
| 1710 | AR_RTC_FORCE_WAKE_ON_INT); |
| 1711 | |
Vasanthakumar Thiagarajan | 1c29ce6 | 2009-08-31 17:48:36 +0530 | [diff] [blame] | 1712 | if (!AR_SREV_9100(ah)) |
| 1713 | REG_WRITE(ah, AR_RC, AR_RC_AHB); |
| 1714 | |
Gabor Juhos | d03a66c | 2009-01-14 20:17:09 +0100 | [diff] [blame] | 1715 | REG_WRITE(ah, AR_RTC_RESET, 0); |
Senthil Balasubramanian | 8bd1d07 | 2009-02-12 13:57:03 +0530 | [diff] [blame] | 1716 | udelay(2); |
Vasanthakumar Thiagarajan | 1c29ce6 | 2009-08-31 17:48:36 +0530 | [diff] [blame] | 1717 | |
| 1718 | if (!AR_SREV_9100(ah)) |
| 1719 | REG_WRITE(ah, AR_RC, 0); |
| 1720 | |
Gabor Juhos | d03a66c | 2009-01-14 20:17:09 +0100 | [diff] [blame] | 1721 | REG_WRITE(ah, AR_RTC_RESET, 1); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1722 | |
| 1723 | if (!ath9k_hw_wait(ah, |
| 1724 | AR_RTC_STATUS, |
| 1725 | AR_RTC_STATUS_M, |
Sujith | 0caa7b1 | 2009-02-16 13:23:20 +0530 | [diff] [blame] | 1726 | AR_RTC_STATUS_ON, |
| 1727 | AH_WAIT_TIMEOUT)) { |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 1728 | DPRINTF(ah->ah_sc, ATH_DBG_RESET, "RTC not waking up\n"); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1729 | return false; |
| 1730 | } |
| 1731 | |
| 1732 | ath9k_hw_read_revisions(ah); |
| 1733 | |
| 1734 | return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM); |
| 1735 | } |
| 1736 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1737 | static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1738 | { |
| 1739 | REG_WRITE(ah, AR_RTC_FORCE_WAKE, |
| 1740 | AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT); |
| 1741 | |
| 1742 | switch (type) { |
| 1743 | case ATH9K_RESET_POWER_ON: |
| 1744 | return ath9k_hw_set_reset_power_on(ah); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1745 | case ATH9K_RESET_WARM: |
| 1746 | case ATH9K_RESET_COLD: |
| 1747 | return ath9k_hw_set_reset(ah, type); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1748 | default: |
| 1749 | return false; |
| 1750 | } |
| 1751 | } |
| 1752 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1753 | static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1754 | enum ath9k_ht_macmode macmode) |
| 1755 | { |
| 1756 | u32 phymode; |
Senthil Balasubramanian | e759407 | 2008-12-08 19:43:48 +0530 | [diff] [blame] | 1757 | u32 enableDacFifo = 0; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1758 | |
Senthil Balasubramanian | e759407 | 2008-12-08 19:43:48 +0530 | [diff] [blame] | 1759 | if (AR_SREV_9285_10_OR_LATER(ah)) |
| 1760 | enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) & |
| 1761 | AR_PHY_FC_ENABLE_DAC_FIFO); |
| 1762 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1763 | phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40 |
Senthil Balasubramanian | e759407 | 2008-12-08 19:43:48 +0530 | [diff] [blame] | 1764 | | AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1765 | |
| 1766 | if (IS_CHAN_HT40(chan)) { |
| 1767 | phymode |= AR_PHY_FC_DYN2040_EN; |
| 1768 | |
| 1769 | if ((chan->chanmode == CHANNEL_A_HT40PLUS) || |
| 1770 | (chan->chanmode == CHANNEL_G_HT40PLUS)) |
| 1771 | phymode |= AR_PHY_FC_DYN2040_PRI_CH; |
| 1772 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1773 | if (ah->extprotspacing == ATH9K_HT_EXTPROTSPACING_25) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1774 | phymode |= AR_PHY_FC_DYN2040_EXT_CH; |
| 1775 | } |
| 1776 | REG_WRITE(ah, AR_PHY_TURBO, phymode); |
| 1777 | |
| 1778 | ath9k_hw_set11nmac2040(ah, macmode); |
| 1779 | |
| 1780 | REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S); |
| 1781 | REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S); |
| 1782 | } |
| 1783 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1784 | static bool ath9k_hw_chip_reset(struct ath_hw *ah, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1785 | struct ath9k_channel *chan) |
| 1786 | { |
Senthil Balasubramanian | 8bd1d07 | 2009-02-12 13:57:03 +0530 | [diff] [blame] | 1787 | if (OLC_FOR_AR9280_20_LATER) { |
| 1788 | if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) |
| 1789 | return false; |
| 1790 | } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM)) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1791 | return false; |
| 1792 | |
| 1793 | if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) |
| 1794 | return false; |
| 1795 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1796 | ah->chip_fullsleep = false; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1797 | ath9k_hw_init_pll(ah, chan); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1798 | ath9k_hw_set_rfmode(ah, chan); |
| 1799 | |
| 1800 | return true; |
| 1801 | } |
| 1802 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1803 | static bool ath9k_hw_channel_change(struct ath_hw *ah, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1804 | struct ath9k_channel *chan, |
| 1805 | enum ath9k_ht_macmode macmode) |
| 1806 | { |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 1807 | struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah); |
Luis R. Rodriguez | 5f8e077 | 2009-01-22 15:16:48 -0800 | [diff] [blame] | 1808 | struct ieee80211_channel *channel = chan->chan; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1809 | u32 synthDelay, qnum; |
| 1810 | |
| 1811 | for (qnum = 0; qnum < AR_NUM_QCU; qnum++) { |
| 1812 | if (ath9k_hw_numtxpending(ah, qnum)) { |
| 1813 | DPRINTF(ah->ah_sc, ATH_DBG_QUEUE, |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 1814 | "Transmit frames pending on queue %d\n", qnum); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1815 | return false; |
| 1816 | } |
| 1817 | } |
| 1818 | |
| 1819 | REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN); |
| 1820 | if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN, |
Sujith | 0caa7b1 | 2009-02-16 13:23:20 +0530 | [diff] [blame] | 1821 | AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT)) { |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 1822 | DPRINTF(ah->ah_sc, ATH_DBG_FATAL, |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 1823 | "Could not kill baseband RX\n"); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1824 | return false; |
| 1825 | } |
| 1826 | |
| 1827 | ath9k_hw_set_regs(ah, chan, macmode); |
| 1828 | |
| 1829 | if (AR_SREV_9280_10_OR_LATER(ah)) { |
Vasanthakumar Thiagarajan | 8fbff4b | 2009-05-08 17:54:51 -0700 | [diff] [blame] | 1830 | ath9k_hw_ar9280_set_channel(ah, chan); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1831 | } else { |
| 1832 | if (!(ath9k_hw_set_channel(ah, chan))) { |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 1833 | DPRINTF(ah->ah_sc, ATH_DBG_FATAL, |
| 1834 | "Failed to set channel\n"); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1835 | return false; |
| 1836 | } |
| 1837 | } |
| 1838 | |
Vasanthakumar Thiagarajan | 8fbff4b | 2009-05-08 17:54:51 -0700 | [diff] [blame] | 1839 | ah->eep_ops->set_txpower(ah, chan, |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 1840 | ath9k_regd_get_ctl(regulatory, chan), |
Sujith | f74df6f | 2009-02-09 13:27:24 +0530 | [diff] [blame] | 1841 | channel->max_antenna_gain * 2, |
| 1842 | channel->max_power * 2, |
| 1843 | min((u32) MAX_RATE_POWER, |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 1844 | (u32) regulatory->power_limit)); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1845 | |
| 1846 | synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY; |
Sujith | 788a3d6 | 2008-11-18 09:09:54 +0530 | [diff] [blame] | 1847 | if (IS_CHAN_B(chan)) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 1848 | synthDelay = (4 * synthDelay) / 22; |
| 1849 | else |
| 1850 | synthDelay /= 10; |
| 1851 | |
| 1852 | udelay(synthDelay + BASE_ACTIVATE_DELAY); |
| 1853 | |
| 1854 | REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0); |
| 1855 | |
| 1856 | if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan)) |
| 1857 | ath9k_hw_set_delta_slope(ah, chan); |
| 1858 | |
| 1859 | if (AR_SREV_9280_10_OR_LATER(ah)) |
| 1860 | ath9k_hw_9280_spur_mitigate(ah, chan); |
| 1861 | else |
| 1862 | ath9k_hw_spur_mitigate(ah, chan); |
| 1863 | |
| 1864 | if (!chan->oneTimeCalsDone) |
| 1865 | chan->oneTimeCalsDone = true; |
| 1866 | |
| 1867 | return true; |
| 1868 | } |
| 1869 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 1870 | static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1871 | { |
| 1872 | int bb_spur = AR_NO_SPUR; |
| 1873 | int freq; |
| 1874 | int bin, cur_bin; |
| 1875 | int bb_spur_off, spur_subchannel_sd; |
| 1876 | int spur_freq_sd; |
| 1877 | int spur_delta_phase; |
| 1878 | int denominator; |
| 1879 | int upper, lower, cur_vit_mask; |
| 1880 | int tmp, newVal; |
| 1881 | int i; |
| 1882 | int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8, |
| 1883 | AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60 |
| 1884 | }; |
| 1885 | int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10, |
| 1886 | AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60 |
| 1887 | }; |
| 1888 | int inc[4] = { 0, 100, 0, 0 }; |
| 1889 | struct chan_centers centers; |
| 1890 | |
| 1891 | int8_t mask_m[123]; |
| 1892 | int8_t mask_p[123]; |
| 1893 | int8_t mask_amt; |
| 1894 | int tmp_mask; |
| 1895 | int cur_bb_spur; |
| 1896 | bool is2GHz = IS_CHAN_2GHZ(chan); |
| 1897 | |
| 1898 | memset(&mask_m, 0, sizeof(int8_t) * 123); |
| 1899 | memset(&mask_p, 0, sizeof(int8_t) * 123); |
| 1900 | |
| 1901 | ath9k_hw_get_channel_centers(ah, chan, ¢ers); |
| 1902 | freq = centers.synth_center; |
| 1903 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 1904 | ah->config.spurmode = SPUR_ENABLE_EEPROM; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1905 | for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) { |
Sujith | f74df6f | 2009-02-09 13:27:24 +0530 | [diff] [blame] | 1906 | cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 1907 | |
| 1908 | if (is2GHz) |
| 1909 | cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_2GHZ; |
| 1910 | else |
| 1911 | cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_5GHZ; |
| 1912 | |
| 1913 | if (AR_NO_SPUR == cur_bb_spur) |
| 1914 | break; |
| 1915 | cur_bb_spur = cur_bb_spur - freq; |
| 1916 | |
| 1917 | if (IS_CHAN_HT40(chan)) { |
| 1918 | if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT40) && |
| 1919 | (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT40)) { |
| 1920 | bb_spur = cur_bb_spur; |
| 1921 | break; |
| 1922 | } |
| 1923 | } else if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT20) && |
| 1924 | (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT20)) { |
| 1925 | bb_spur = cur_bb_spur; |
| 1926 | break; |
| 1927 | } |
| 1928 | } |
| 1929 | |
| 1930 | if (AR_NO_SPUR == bb_spur) { |
| 1931 | REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK, |
| 1932 | AR_PHY_FORCE_CLKEN_CCK_MRC_MUX); |
| 1933 | return; |
| 1934 | } else { |
| 1935 | REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK, |
| 1936 | AR_PHY_FORCE_CLKEN_CCK_MRC_MUX); |
| 1937 | } |
| 1938 | |
| 1939 | bin = bb_spur * 320; |
| 1940 | |
| 1941 | tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0)); |
| 1942 | |
| 1943 | newVal = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI | |
| 1944 | AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER | |
| 1945 | AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK | |
| 1946 | AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK); |
| 1947 | REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), newVal); |
| 1948 | |
| 1949 | newVal = (AR_PHY_SPUR_REG_MASK_RATE_CNTL | |
| 1950 | AR_PHY_SPUR_REG_ENABLE_MASK_PPM | |
| 1951 | AR_PHY_SPUR_REG_MASK_RATE_SELECT | |
| 1952 | AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI | |
| 1953 | SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH)); |
| 1954 | REG_WRITE(ah, AR_PHY_SPUR_REG, newVal); |
| 1955 | |
| 1956 | if (IS_CHAN_HT40(chan)) { |
| 1957 | if (bb_spur < 0) { |
| 1958 | spur_subchannel_sd = 1; |
| 1959 | bb_spur_off = bb_spur + 10; |
| 1960 | } else { |
| 1961 | spur_subchannel_sd = 0; |
| 1962 | bb_spur_off = bb_spur - 10; |
| 1963 | } |
| 1964 | } else { |
| 1965 | spur_subchannel_sd = 0; |
| 1966 | bb_spur_off = bb_spur; |
| 1967 | } |
| 1968 | |
| 1969 | if (IS_CHAN_HT40(chan)) |
| 1970 | spur_delta_phase = |
| 1971 | ((bb_spur * 262144) / |
| 1972 | 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE; |
| 1973 | else |
| 1974 | spur_delta_phase = |
| 1975 | ((bb_spur * 524288) / |
| 1976 | 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE; |
| 1977 | |
| 1978 | denominator = IS_CHAN_2GHZ(chan) ? 44 : 40; |
| 1979 | spur_freq_sd = ((bb_spur_off * 2048) / denominator) & 0x3ff; |
| 1980 | |
| 1981 | newVal = (AR_PHY_TIMING11_USE_SPUR_IN_AGC | |
| 1982 | SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) | |
| 1983 | SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE)); |
| 1984 | REG_WRITE(ah, AR_PHY_TIMING11, newVal); |
| 1985 | |
| 1986 | newVal = spur_subchannel_sd << AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S; |
| 1987 | REG_WRITE(ah, AR_PHY_SFCORR_EXT, newVal); |
| 1988 | |
| 1989 | cur_bin = -6000; |
| 1990 | upper = bin + 100; |
| 1991 | lower = bin - 100; |
| 1992 | |
| 1993 | for (i = 0; i < 4; i++) { |
| 1994 | int pilot_mask = 0; |
| 1995 | int chan_mask = 0; |
| 1996 | int bp = 0; |
| 1997 | for (bp = 0; bp < 30; bp++) { |
| 1998 | if ((cur_bin > lower) && (cur_bin < upper)) { |
| 1999 | pilot_mask = pilot_mask | 0x1 << bp; |
| 2000 | chan_mask = chan_mask | 0x1 << bp; |
| 2001 | } |
| 2002 | cur_bin += 100; |
| 2003 | } |
| 2004 | cur_bin += inc[i]; |
| 2005 | REG_WRITE(ah, pilot_mask_reg[i], pilot_mask); |
| 2006 | REG_WRITE(ah, chan_mask_reg[i], chan_mask); |
| 2007 | } |
| 2008 | |
| 2009 | cur_vit_mask = 6100; |
| 2010 | upper = bin + 120; |
| 2011 | lower = bin - 120; |
| 2012 | |
| 2013 | for (i = 0; i < 123; i++) { |
| 2014 | if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) { |
Adrian Bunk | b08cbcd | 2008-08-05 22:06:51 +0300 | [diff] [blame] | 2015 | |
| 2016 | /* workaround for gcc bug #37014 */ |
Luis R. Rodriguez | a085ff7 | 2008-12-23 15:58:51 -0800 | [diff] [blame] | 2017 | volatile int tmp_v = abs(cur_vit_mask - bin); |
Adrian Bunk | b08cbcd | 2008-08-05 22:06:51 +0300 | [diff] [blame] | 2018 | |
Luis R. Rodriguez | a085ff7 | 2008-12-23 15:58:51 -0800 | [diff] [blame] | 2019 | if (tmp_v < 75) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2020 | mask_amt = 1; |
| 2021 | else |
| 2022 | mask_amt = 0; |
| 2023 | if (cur_vit_mask < 0) |
| 2024 | mask_m[abs(cur_vit_mask / 100)] = mask_amt; |
| 2025 | else |
| 2026 | mask_p[cur_vit_mask / 100] = mask_amt; |
| 2027 | } |
| 2028 | cur_vit_mask -= 100; |
| 2029 | } |
| 2030 | |
| 2031 | tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28) |
| 2032 | | (mask_m[48] << 26) | (mask_m[49] << 24) |
| 2033 | | (mask_m[50] << 22) | (mask_m[51] << 20) |
| 2034 | | (mask_m[52] << 18) | (mask_m[53] << 16) |
| 2035 | | (mask_m[54] << 14) | (mask_m[55] << 12) |
| 2036 | | (mask_m[56] << 10) | (mask_m[57] << 8) |
| 2037 | | (mask_m[58] << 6) | (mask_m[59] << 4) |
| 2038 | | (mask_m[60] << 2) | (mask_m[61] << 0); |
| 2039 | REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask); |
| 2040 | REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask); |
| 2041 | |
| 2042 | tmp_mask = (mask_m[31] << 28) |
| 2043 | | (mask_m[32] << 26) | (mask_m[33] << 24) |
| 2044 | | (mask_m[34] << 22) | (mask_m[35] << 20) |
| 2045 | | (mask_m[36] << 18) | (mask_m[37] << 16) |
| 2046 | | (mask_m[48] << 14) | (mask_m[39] << 12) |
| 2047 | | (mask_m[40] << 10) | (mask_m[41] << 8) |
| 2048 | | (mask_m[42] << 6) | (mask_m[43] << 4) |
| 2049 | | (mask_m[44] << 2) | (mask_m[45] << 0); |
| 2050 | REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask); |
| 2051 | REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask); |
| 2052 | |
| 2053 | tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28) |
| 2054 | | (mask_m[18] << 26) | (mask_m[18] << 24) |
| 2055 | | (mask_m[20] << 22) | (mask_m[20] << 20) |
| 2056 | | (mask_m[22] << 18) | (mask_m[22] << 16) |
| 2057 | | (mask_m[24] << 14) | (mask_m[24] << 12) |
| 2058 | | (mask_m[25] << 10) | (mask_m[26] << 8) |
| 2059 | | (mask_m[27] << 6) | (mask_m[28] << 4) |
| 2060 | | (mask_m[29] << 2) | (mask_m[30] << 0); |
| 2061 | REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask); |
| 2062 | REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask); |
| 2063 | |
| 2064 | tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28) |
| 2065 | | (mask_m[2] << 26) | (mask_m[3] << 24) |
| 2066 | | (mask_m[4] << 22) | (mask_m[5] << 20) |
| 2067 | | (mask_m[6] << 18) | (mask_m[7] << 16) |
| 2068 | | (mask_m[8] << 14) | (mask_m[9] << 12) |
| 2069 | | (mask_m[10] << 10) | (mask_m[11] << 8) |
| 2070 | | (mask_m[12] << 6) | (mask_m[13] << 4) |
| 2071 | | (mask_m[14] << 2) | (mask_m[15] << 0); |
| 2072 | REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask); |
| 2073 | REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask); |
| 2074 | |
| 2075 | tmp_mask = (mask_p[15] << 28) |
| 2076 | | (mask_p[14] << 26) | (mask_p[13] << 24) |
| 2077 | | (mask_p[12] << 22) | (mask_p[11] << 20) |
| 2078 | | (mask_p[10] << 18) | (mask_p[9] << 16) |
| 2079 | | (mask_p[8] << 14) | (mask_p[7] << 12) |
| 2080 | | (mask_p[6] << 10) | (mask_p[5] << 8) |
| 2081 | | (mask_p[4] << 6) | (mask_p[3] << 4) |
| 2082 | | (mask_p[2] << 2) | (mask_p[1] << 0); |
| 2083 | REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask); |
| 2084 | REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask); |
| 2085 | |
| 2086 | tmp_mask = (mask_p[30] << 28) |
| 2087 | | (mask_p[29] << 26) | (mask_p[28] << 24) |
| 2088 | | (mask_p[27] << 22) | (mask_p[26] << 20) |
| 2089 | | (mask_p[25] << 18) | (mask_p[24] << 16) |
| 2090 | | (mask_p[23] << 14) | (mask_p[22] << 12) |
| 2091 | | (mask_p[21] << 10) | (mask_p[20] << 8) |
| 2092 | | (mask_p[19] << 6) | (mask_p[18] << 4) |
| 2093 | | (mask_p[17] << 2) | (mask_p[16] << 0); |
| 2094 | REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask); |
| 2095 | REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask); |
| 2096 | |
| 2097 | tmp_mask = (mask_p[45] << 28) |
| 2098 | | (mask_p[44] << 26) | (mask_p[43] << 24) |
| 2099 | | (mask_p[42] << 22) | (mask_p[41] << 20) |
| 2100 | | (mask_p[40] << 18) | (mask_p[39] << 16) |
| 2101 | | (mask_p[38] << 14) | (mask_p[37] << 12) |
| 2102 | | (mask_p[36] << 10) | (mask_p[35] << 8) |
| 2103 | | (mask_p[34] << 6) | (mask_p[33] << 4) |
| 2104 | | (mask_p[32] << 2) | (mask_p[31] << 0); |
| 2105 | REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask); |
| 2106 | REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask); |
| 2107 | |
| 2108 | tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28) |
| 2109 | | (mask_p[59] << 26) | (mask_p[58] << 24) |
| 2110 | | (mask_p[57] << 22) | (mask_p[56] << 20) |
| 2111 | | (mask_p[55] << 18) | (mask_p[54] << 16) |
| 2112 | | (mask_p[53] << 14) | (mask_p[52] << 12) |
| 2113 | | (mask_p[51] << 10) | (mask_p[50] << 8) |
| 2114 | | (mask_p[49] << 6) | (mask_p[48] << 4) |
| 2115 | | (mask_p[47] << 2) | (mask_p[46] << 0); |
| 2116 | REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask); |
| 2117 | REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask); |
| 2118 | } |
| 2119 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2120 | static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2121 | { |
| 2122 | int bb_spur = AR_NO_SPUR; |
| 2123 | int bin, cur_bin; |
| 2124 | int spur_freq_sd; |
| 2125 | int spur_delta_phase; |
| 2126 | int denominator; |
| 2127 | int upper, lower, cur_vit_mask; |
| 2128 | int tmp, new; |
| 2129 | int i; |
| 2130 | int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8, |
| 2131 | AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60 |
| 2132 | }; |
| 2133 | int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10, |
| 2134 | AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60 |
| 2135 | }; |
| 2136 | int inc[4] = { 0, 100, 0, 0 }; |
| 2137 | |
| 2138 | int8_t mask_m[123]; |
| 2139 | int8_t mask_p[123]; |
| 2140 | int8_t mask_amt; |
| 2141 | int tmp_mask; |
| 2142 | int cur_bb_spur; |
| 2143 | bool is2GHz = IS_CHAN_2GHZ(chan); |
| 2144 | |
| 2145 | memset(&mask_m, 0, sizeof(int8_t) * 123); |
| 2146 | memset(&mask_p, 0, sizeof(int8_t) * 123); |
| 2147 | |
| 2148 | for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) { |
Sujith | f74df6f | 2009-02-09 13:27:24 +0530 | [diff] [blame] | 2149 | cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2150 | if (AR_NO_SPUR == cur_bb_spur) |
| 2151 | break; |
| 2152 | cur_bb_spur = cur_bb_spur - (chan->channel * 10); |
| 2153 | if ((cur_bb_spur > -95) && (cur_bb_spur < 95)) { |
| 2154 | bb_spur = cur_bb_spur; |
| 2155 | break; |
| 2156 | } |
| 2157 | } |
| 2158 | |
| 2159 | if (AR_NO_SPUR == bb_spur) |
| 2160 | return; |
| 2161 | |
| 2162 | bin = bb_spur * 32; |
| 2163 | |
| 2164 | tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0)); |
| 2165 | new = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI | |
| 2166 | AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER | |
| 2167 | AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK | |
| 2168 | AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK); |
| 2169 | |
| 2170 | REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), new); |
| 2171 | |
| 2172 | new = (AR_PHY_SPUR_REG_MASK_RATE_CNTL | |
| 2173 | AR_PHY_SPUR_REG_ENABLE_MASK_PPM | |
| 2174 | AR_PHY_SPUR_REG_MASK_RATE_SELECT | |
| 2175 | AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI | |
| 2176 | SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH)); |
| 2177 | REG_WRITE(ah, AR_PHY_SPUR_REG, new); |
| 2178 | |
| 2179 | spur_delta_phase = ((bb_spur * 524288) / 100) & |
| 2180 | AR_PHY_TIMING11_SPUR_DELTA_PHASE; |
| 2181 | |
| 2182 | denominator = IS_CHAN_2GHZ(chan) ? 440 : 400; |
| 2183 | spur_freq_sd = ((bb_spur * 2048) / denominator) & 0x3ff; |
| 2184 | |
| 2185 | new = (AR_PHY_TIMING11_USE_SPUR_IN_AGC | |
| 2186 | SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) | |
| 2187 | SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE)); |
| 2188 | REG_WRITE(ah, AR_PHY_TIMING11, new); |
| 2189 | |
| 2190 | cur_bin = -6000; |
| 2191 | upper = bin + 100; |
| 2192 | lower = bin - 100; |
| 2193 | |
| 2194 | for (i = 0; i < 4; i++) { |
| 2195 | int pilot_mask = 0; |
| 2196 | int chan_mask = 0; |
| 2197 | int bp = 0; |
| 2198 | for (bp = 0; bp < 30; bp++) { |
| 2199 | if ((cur_bin > lower) && (cur_bin < upper)) { |
| 2200 | pilot_mask = pilot_mask | 0x1 << bp; |
| 2201 | chan_mask = chan_mask | 0x1 << bp; |
| 2202 | } |
| 2203 | cur_bin += 100; |
| 2204 | } |
| 2205 | cur_bin += inc[i]; |
| 2206 | REG_WRITE(ah, pilot_mask_reg[i], pilot_mask); |
| 2207 | REG_WRITE(ah, chan_mask_reg[i], chan_mask); |
| 2208 | } |
| 2209 | |
| 2210 | cur_vit_mask = 6100; |
| 2211 | upper = bin + 120; |
| 2212 | lower = bin - 120; |
| 2213 | |
| 2214 | for (i = 0; i < 123; i++) { |
| 2215 | if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) { |
Adrian Bunk | 88b9e2b | 2008-08-05 22:06:51 +0300 | [diff] [blame] | 2216 | |
| 2217 | /* workaround for gcc bug #37014 */ |
Luis R. Rodriguez | a085ff7 | 2008-12-23 15:58:51 -0800 | [diff] [blame] | 2218 | volatile int tmp_v = abs(cur_vit_mask - bin); |
Adrian Bunk | 88b9e2b | 2008-08-05 22:06:51 +0300 | [diff] [blame] | 2219 | |
Luis R. Rodriguez | a085ff7 | 2008-12-23 15:58:51 -0800 | [diff] [blame] | 2220 | if (tmp_v < 75) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2221 | mask_amt = 1; |
| 2222 | else |
| 2223 | mask_amt = 0; |
| 2224 | if (cur_vit_mask < 0) |
| 2225 | mask_m[abs(cur_vit_mask / 100)] = mask_amt; |
| 2226 | else |
| 2227 | mask_p[cur_vit_mask / 100] = mask_amt; |
| 2228 | } |
| 2229 | cur_vit_mask -= 100; |
| 2230 | } |
| 2231 | |
| 2232 | tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28) |
| 2233 | | (mask_m[48] << 26) | (mask_m[49] << 24) |
| 2234 | | (mask_m[50] << 22) | (mask_m[51] << 20) |
| 2235 | | (mask_m[52] << 18) | (mask_m[53] << 16) |
| 2236 | | (mask_m[54] << 14) | (mask_m[55] << 12) |
| 2237 | | (mask_m[56] << 10) | (mask_m[57] << 8) |
| 2238 | | (mask_m[58] << 6) | (mask_m[59] << 4) |
| 2239 | | (mask_m[60] << 2) | (mask_m[61] << 0); |
| 2240 | REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask); |
| 2241 | REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask); |
| 2242 | |
| 2243 | tmp_mask = (mask_m[31] << 28) |
| 2244 | | (mask_m[32] << 26) | (mask_m[33] << 24) |
| 2245 | | (mask_m[34] << 22) | (mask_m[35] << 20) |
| 2246 | | (mask_m[36] << 18) | (mask_m[37] << 16) |
| 2247 | | (mask_m[48] << 14) | (mask_m[39] << 12) |
| 2248 | | (mask_m[40] << 10) | (mask_m[41] << 8) |
| 2249 | | (mask_m[42] << 6) | (mask_m[43] << 4) |
| 2250 | | (mask_m[44] << 2) | (mask_m[45] << 0); |
| 2251 | REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask); |
| 2252 | REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask); |
| 2253 | |
| 2254 | tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28) |
| 2255 | | (mask_m[18] << 26) | (mask_m[18] << 24) |
| 2256 | | (mask_m[20] << 22) | (mask_m[20] << 20) |
| 2257 | | (mask_m[22] << 18) | (mask_m[22] << 16) |
| 2258 | | (mask_m[24] << 14) | (mask_m[24] << 12) |
| 2259 | | (mask_m[25] << 10) | (mask_m[26] << 8) |
| 2260 | | (mask_m[27] << 6) | (mask_m[28] << 4) |
| 2261 | | (mask_m[29] << 2) | (mask_m[30] << 0); |
| 2262 | REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask); |
| 2263 | REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask); |
| 2264 | |
| 2265 | tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28) |
| 2266 | | (mask_m[2] << 26) | (mask_m[3] << 24) |
| 2267 | | (mask_m[4] << 22) | (mask_m[5] << 20) |
| 2268 | | (mask_m[6] << 18) | (mask_m[7] << 16) |
| 2269 | | (mask_m[8] << 14) | (mask_m[9] << 12) |
| 2270 | | (mask_m[10] << 10) | (mask_m[11] << 8) |
| 2271 | | (mask_m[12] << 6) | (mask_m[13] << 4) |
| 2272 | | (mask_m[14] << 2) | (mask_m[15] << 0); |
| 2273 | REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask); |
| 2274 | REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask); |
| 2275 | |
| 2276 | tmp_mask = (mask_p[15] << 28) |
| 2277 | | (mask_p[14] << 26) | (mask_p[13] << 24) |
| 2278 | | (mask_p[12] << 22) | (mask_p[11] << 20) |
| 2279 | | (mask_p[10] << 18) | (mask_p[9] << 16) |
| 2280 | | (mask_p[8] << 14) | (mask_p[7] << 12) |
| 2281 | | (mask_p[6] << 10) | (mask_p[5] << 8) |
| 2282 | | (mask_p[4] << 6) | (mask_p[3] << 4) |
| 2283 | | (mask_p[2] << 2) | (mask_p[1] << 0); |
| 2284 | REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask); |
| 2285 | REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask); |
| 2286 | |
| 2287 | tmp_mask = (mask_p[30] << 28) |
| 2288 | | (mask_p[29] << 26) | (mask_p[28] << 24) |
| 2289 | | (mask_p[27] << 22) | (mask_p[26] << 20) |
| 2290 | | (mask_p[25] << 18) | (mask_p[24] << 16) |
| 2291 | | (mask_p[23] << 14) | (mask_p[22] << 12) |
| 2292 | | (mask_p[21] << 10) | (mask_p[20] << 8) |
| 2293 | | (mask_p[19] << 6) | (mask_p[18] << 4) |
| 2294 | | (mask_p[17] << 2) | (mask_p[16] << 0); |
| 2295 | REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask); |
| 2296 | REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask); |
| 2297 | |
| 2298 | tmp_mask = (mask_p[45] << 28) |
| 2299 | | (mask_p[44] << 26) | (mask_p[43] << 24) |
| 2300 | | (mask_p[42] << 22) | (mask_p[41] << 20) |
| 2301 | | (mask_p[40] << 18) | (mask_p[39] << 16) |
| 2302 | | (mask_p[38] << 14) | (mask_p[37] << 12) |
| 2303 | | (mask_p[36] << 10) | (mask_p[35] << 8) |
| 2304 | | (mask_p[34] << 6) | (mask_p[33] << 4) |
| 2305 | | (mask_p[32] << 2) | (mask_p[31] << 0); |
| 2306 | REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask); |
| 2307 | REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask); |
| 2308 | |
| 2309 | tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28) |
| 2310 | | (mask_p[59] << 26) | (mask_p[58] << 24) |
| 2311 | | (mask_p[57] << 22) | (mask_p[56] << 20) |
| 2312 | | (mask_p[55] << 18) | (mask_p[54] << 16) |
| 2313 | | (mask_p[53] << 14) | (mask_p[52] << 12) |
| 2314 | | (mask_p[51] << 10) | (mask_p[50] << 8) |
| 2315 | | (mask_p[49] << 6) | (mask_p[48] << 4) |
| 2316 | | (mask_p[47] << 2) | (mask_p[46] << 0); |
| 2317 | REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask); |
| 2318 | REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask); |
| 2319 | } |
| 2320 | |
Johannes Berg | 3b319aa | 2009-06-13 14:50:26 +0530 | [diff] [blame] | 2321 | static void ath9k_enable_rfkill(struct ath_hw *ah) |
| 2322 | { |
| 2323 | REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, |
| 2324 | AR_GPIO_INPUT_EN_VAL_RFSILENT_BB); |
| 2325 | |
| 2326 | REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2, |
| 2327 | AR_GPIO_INPUT_MUX2_RFSILENT); |
| 2328 | |
| 2329 | ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio); |
| 2330 | REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB); |
| 2331 | } |
| 2332 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2333 | int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan, |
Luis R. Rodriguez | ae8d285 | 2008-12-23 15:58:40 -0800 | [diff] [blame] | 2334 | bool bChannelChange) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2335 | { |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2336 | u32 saveLedState; |
Luis R. Rodriguez | ae8d285 | 2008-12-23 15:58:40 -0800 | [diff] [blame] | 2337 | struct ath_softc *sc = ah->ah_sc; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2338 | struct ath9k_channel *curchan = ah->curchan; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2339 | u32 saveDefAntenna; |
| 2340 | u32 macStaId1; |
Luis R. Rodriguez | ae8d285 | 2008-12-23 15:58:40 -0800 | [diff] [blame] | 2341 | int i, rx_chainmask, r; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2342 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2343 | ah->extprotspacing = sc->ht_extprotspacing; |
| 2344 | ah->txchainmask = sc->tx_chainmask; |
| 2345 | ah->rxchainmask = sc->rx_chainmask; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2346 | |
Luis R. Rodriguez | ae8d285 | 2008-12-23 15:58:40 -0800 | [diff] [blame] | 2347 | if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) |
| 2348 | return -EIO; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2349 | |
| 2350 | if (curchan) |
| 2351 | ath9k_hw_getnf(ah, curchan); |
| 2352 | |
| 2353 | if (bChannelChange && |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2354 | (ah->chip_fullsleep != true) && |
| 2355 | (ah->curchan != NULL) && |
| 2356 | (chan->channel != ah->curchan->channel) && |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2357 | ((chan->channelFlags & CHANNEL_ALL) == |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2358 | (ah->curchan->channelFlags & CHANNEL_ALL)) && |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2359 | (!AR_SREV_9280(ah) || (!IS_CHAN_A_5MHZ_SPACED(chan) && |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2360 | !IS_CHAN_A_5MHZ_SPACED(ah->curchan)))) { |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2361 | |
Luis R. Rodriguez | ae8d285 | 2008-12-23 15:58:40 -0800 | [diff] [blame] | 2362 | if (ath9k_hw_channel_change(ah, chan, sc->tx_chan_width)) { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2363 | ath9k_hw_loadnf(ah, ah->curchan); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2364 | ath9k_hw_start_nfcal(ah); |
Luis R. Rodriguez | ae8d285 | 2008-12-23 15:58:40 -0800 | [diff] [blame] | 2365 | return 0; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2366 | } |
| 2367 | } |
| 2368 | |
| 2369 | saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA); |
| 2370 | if (saveDefAntenna == 0) |
| 2371 | saveDefAntenna = 1; |
| 2372 | |
| 2373 | macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B; |
| 2374 | |
| 2375 | saveLedState = REG_READ(ah, AR_CFG_LED) & |
| 2376 | (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL | |
| 2377 | AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW); |
| 2378 | |
| 2379 | ath9k_hw_mark_phy_inactive(ah); |
| 2380 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 2381 | if (AR_SREV_9271(ah) && ah->htc_reset_init) { |
| 2382 | REG_WRITE(ah, |
| 2383 | AR9271_RESET_POWER_DOWN_CONTROL, |
| 2384 | AR9271_RADIO_RF_RST); |
| 2385 | udelay(50); |
| 2386 | } |
| 2387 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2388 | if (!ath9k_hw_chip_reset(ah, chan)) { |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 2389 | DPRINTF(ah->ah_sc, ATH_DBG_FATAL, "Chip reset failed\n"); |
Luis R. Rodriguez | ae8d285 | 2008-12-23 15:58:40 -0800 | [diff] [blame] | 2390 | return -EINVAL; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2391 | } |
| 2392 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 2393 | if (AR_SREV_9271(ah) && ah->htc_reset_init) { |
| 2394 | ah->htc_reset_init = false; |
| 2395 | REG_WRITE(ah, |
| 2396 | AR9271_RESET_POWER_DOWN_CONTROL, |
| 2397 | AR9271_GATE_MAC_CTL); |
| 2398 | udelay(50); |
| 2399 | } |
| 2400 | |
Vasanthakumar Thiagarajan | 369391d | 2009-01-21 19:24:13 +0530 | [diff] [blame] | 2401 | if (AR_SREV_9280_10_OR_LATER(ah)) |
| 2402 | REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2403 | |
Vivek Natarajan | 326bebb | 2009-08-14 11:33:36 +0530 | [diff] [blame] | 2404 | if (AR_SREV_9287_12_OR_LATER(ah)) { |
Vivek Natarajan | ac88b6e | 2009-07-23 10:59:57 +0530 | [diff] [blame] | 2405 | /* Enable ASYNC FIFO */ |
| 2406 | REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3, |
| 2407 | AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL); |
| 2408 | REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO); |
| 2409 | REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3, |
| 2410 | AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET); |
| 2411 | REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3, |
| 2412 | AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET); |
| 2413 | } |
Luis R. Rodriguez | ae8d285 | 2008-12-23 15:58:40 -0800 | [diff] [blame] | 2414 | r = ath9k_hw_process_ini(ah, chan, sc->tx_chan_width); |
| 2415 | if (r) |
| 2416 | return r; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2417 | |
Jouni Malinen | 0ced0e1 | 2009-01-08 13:32:13 +0200 | [diff] [blame] | 2418 | /* Setup MFP options for CCMP */ |
| 2419 | if (AR_SREV_9280_20_OR_LATER(ah)) { |
| 2420 | /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt |
| 2421 | * frames when constructing CCMP AAD. */ |
| 2422 | REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT, |
| 2423 | 0xc7ff); |
| 2424 | ah->sw_mgmt_crypto = false; |
| 2425 | } else if (AR_SREV_9160_10_OR_LATER(ah)) { |
| 2426 | /* Disable hardware crypto for management frames */ |
| 2427 | REG_CLR_BIT(ah, AR_PCU_MISC_MODE2, |
| 2428 | AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE); |
| 2429 | REG_SET_BIT(ah, AR_PCU_MISC_MODE2, |
| 2430 | AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT); |
| 2431 | ah->sw_mgmt_crypto = true; |
| 2432 | } else |
| 2433 | ah->sw_mgmt_crypto = true; |
| 2434 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2435 | if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan)) |
| 2436 | ath9k_hw_set_delta_slope(ah, chan); |
| 2437 | |
| 2438 | if (AR_SREV_9280_10_OR_LATER(ah)) |
| 2439 | ath9k_hw_9280_spur_mitigate(ah, chan); |
| 2440 | else |
| 2441 | ath9k_hw_spur_mitigate(ah, chan); |
| 2442 | |
Sujith | d650915 | 2009-03-13 08:56:05 +0530 | [diff] [blame] | 2443 | ah->eep_ops->set_board_values(ah, chan); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2444 | |
| 2445 | ath9k_hw_decrease_chain_power(ah, chan); |
| 2446 | |
Sujith | ba52da5 | 2009-02-09 13:27:10 +0530 | [diff] [blame] | 2447 | REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(ah->macaddr)); |
| 2448 | REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(ah->macaddr + 4) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2449 | | macStaId1 |
| 2450 | | AR_STA_ID1_RTS_USE_DEF |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2451 | | (ah->config. |
Sujith | 60b67f5 | 2008-08-07 10:52:38 +0530 | [diff] [blame] | 2452 | ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0) |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2453 | | ah->sta_id1_defaults); |
| 2454 | ath9k_hw_set_operating_mode(ah, ah->opmode); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2455 | |
Sujith | ba52da5 | 2009-02-09 13:27:10 +0530 | [diff] [blame] | 2456 | REG_WRITE(ah, AR_BSSMSKL, get_unaligned_le32(sc->bssidmask)); |
| 2457 | REG_WRITE(ah, AR_BSSMSKU, get_unaligned_le16(sc->bssidmask + 4)); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2458 | |
| 2459 | REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna); |
| 2460 | |
Sujith | ba52da5 | 2009-02-09 13:27:10 +0530 | [diff] [blame] | 2461 | REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(sc->curbssid)); |
| 2462 | REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(sc->curbssid + 4) | |
| 2463 | ((sc->curaid & 0x3fff) << AR_BSS_ID1_AID_S)); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2464 | |
| 2465 | REG_WRITE(ah, AR_ISR, ~0); |
| 2466 | |
| 2467 | REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR); |
| 2468 | |
Vasanthakumar Thiagarajan | 8fbff4b | 2009-05-08 17:54:51 -0700 | [diff] [blame] | 2469 | if (AR_SREV_9280_10_OR_LATER(ah)) |
| 2470 | ath9k_hw_ar9280_set_channel(ah, chan); |
| 2471 | else |
Luis R. Rodriguez | ae8d285 | 2008-12-23 15:58:40 -0800 | [diff] [blame] | 2472 | if (!(ath9k_hw_set_channel(ah, chan))) |
| 2473 | return -EIO; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2474 | |
| 2475 | for (i = 0; i < AR_NUM_DCU; i++) |
| 2476 | REG_WRITE(ah, AR_DQCUMASK(i), 1 << i); |
| 2477 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2478 | ah->intr_txqs = 0; |
| 2479 | for (i = 0; i < ah->caps.total_queues; i++) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2480 | ath9k_hw_resettxqueue(ah, i); |
| 2481 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2482 | ath9k_hw_init_interrupt_masks(ah, ah->opmode); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2483 | ath9k_hw_init_qos(ah); |
| 2484 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2485 | if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT) |
Vasanthakumar Thiagarajan | 500c064 | 2008-09-10 18:50:17 +0530 | [diff] [blame] | 2486 | ath9k_enable_rfkill(ah); |
Johannes Berg | 3b319aa | 2009-06-13 14:50:26 +0530 | [diff] [blame] | 2487 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2488 | ath9k_hw_init_user_settings(ah); |
| 2489 | |
Vivek Natarajan | 326bebb | 2009-08-14 11:33:36 +0530 | [diff] [blame] | 2490 | if (AR_SREV_9287_12_OR_LATER(ah)) { |
Vivek Natarajan | ac88b6e | 2009-07-23 10:59:57 +0530 | [diff] [blame] | 2491 | REG_WRITE(ah, AR_D_GBL_IFS_SIFS, |
| 2492 | AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR); |
| 2493 | REG_WRITE(ah, AR_D_GBL_IFS_SLOT, |
| 2494 | AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR); |
| 2495 | REG_WRITE(ah, AR_D_GBL_IFS_EIFS, |
| 2496 | AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR); |
| 2497 | |
| 2498 | REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR); |
| 2499 | REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR); |
| 2500 | |
| 2501 | REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER, |
| 2502 | AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768); |
| 2503 | REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN, |
| 2504 | AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL); |
| 2505 | } |
Vivek Natarajan | 326bebb | 2009-08-14 11:33:36 +0530 | [diff] [blame] | 2506 | if (AR_SREV_9287_12_OR_LATER(ah)) { |
Vivek Natarajan | ac88b6e | 2009-07-23 10:59:57 +0530 | [diff] [blame] | 2507 | REG_SET_BIT(ah, AR_PCU_MISC_MODE2, |
| 2508 | AR_PCU_MISC_MODE2_ENABLE_AGGWEP); |
| 2509 | } |
| 2510 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2511 | REG_WRITE(ah, AR_STA_ID1, |
| 2512 | REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM); |
| 2513 | |
| 2514 | ath9k_hw_set_dma(ah); |
| 2515 | |
| 2516 | REG_WRITE(ah, AR_OBS, 8); |
| 2517 | |
Sujith | 0ef1f16 | 2009-03-30 15:28:35 +0530 | [diff] [blame] | 2518 | if (ah->config.intr_mitigation) { |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2519 | REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500); |
| 2520 | REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000); |
| 2521 | } |
| 2522 | |
| 2523 | ath9k_hw_init_bb(ah, chan); |
| 2524 | |
Luis R. Rodriguez | ae8d285 | 2008-12-23 15:58:40 -0800 | [diff] [blame] | 2525 | if (!ath9k_hw_init_cal(ah, chan)) |
Joe Perches | 6badaaf | 2009-06-28 09:26:32 -0700 | [diff] [blame] | 2526 | return -EIO; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2527 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2528 | rx_chainmask = ah->rxchainmask; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2529 | if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) { |
| 2530 | REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask); |
| 2531 | REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask); |
| 2532 | } |
| 2533 | |
| 2534 | REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ); |
| 2535 | |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 2536 | /* |
| 2537 | * For big endian systems turn on swapping for descriptors |
| 2538 | */ |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2539 | if (AR_SREV_9100(ah)) { |
| 2540 | u32 mask; |
| 2541 | mask = REG_READ(ah, AR_CFG); |
| 2542 | if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) { |
| 2543 | DPRINTF(ah->ah_sc, ATH_DBG_RESET, |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 2544 | "CFG Byte Swap Set 0x%x\n", mask); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2545 | } else { |
| 2546 | mask = |
| 2547 | INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB; |
| 2548 | REG_WRITE(ah, AR_CFG, mask); |
| 2549 | DPRINTF(ah->ah_sc, ATH_DBG_RESET, |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 2550 | "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG)); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2551 | } |
| 2552 | } else { |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 2553 | /* Configure AR9271 target WLAN */ |
| 2554 | if (AR_SREV_9271(ah)) |
| 2555 | REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2556 | #ifdef __BIG_ENDIAN |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 2557 | else |
| 2558 | REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2559 | #endif |
| 2560 | } |
| 2561 | |
Vasanthakumar Thiagarajan | 42cc41e | 2009-08-26 21:08:45 +0530 | [diff] [blame] | 2562 | if (ah->ah_sc->sc_flags & SC_OP_BTCOEX_ENABLED) |
| 2563 | ath9k_hw_btcoex_enable(ah); |
| 2564 | |
Luis R. Rodriguez | ae8d285 | 2008-12-23 15:58:40 -0800 | [diff] [blame] | 2565 | return 0; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2566 | } |
| 2567 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2568 | /************************/ |
| 2569 | /* Key Cache Management */ |
| 2570 | /************************/ |
| 2571 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2572 | bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2573 | { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2574 | u32 keyType; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2575 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2576 | if (entry >= ah->caps.keycache_size) { |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 2577 | DPRINTF(ah->ah_sc, ATH_DBG_FATAL, |
| 2578 | "keychache entry %u out of range\n", entry); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2579 | return false; |
| 2580 | } |
| 2581 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2582 | keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry)); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2583 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2584 | REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0); |
| 2585 | REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0); |
| 2586 | REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0); |
| 2587 | REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0); |
| 2588 | REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0); |
| 2589 | REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR); |
| 2590 | REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0); |
| 2591 | REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0); |
| 2592 | |
| 2593 | if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) { |
| 2594 | u16 micentry = entry + 64; |
| 2595 | |
| 2596 | REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0); |
| 2597 | REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0); |
| 2598 | REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0); |
| 2599 | REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0); |
| 2600 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2601 | } |
| 2602 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2603 | return true; |
| 2604 | } |
| 2605 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2606 | bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2607 | { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2608 | u32 macHi, macLo; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2609 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2610 | if (entry >= ah->caps.keycache_size) { |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 2611 | DPRINTF(ah->ah_sc, ATH_DBG_FATAL, |
| 2612 | "keychache entry %u out of range\n", entry); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2613 | return false; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2614 | } |
| 2615 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2616 | if (mac != NULL) { |
| 2617 | macHi = (mac[5] << 8) | mac[4]; |
| 2618 | macLo = (mac[3] << 24) | |
| 2619 | (mac[2] << 16) | |
| 2620 | (mac[1] << 8) | |
| 2621 | mac[0]; |
| 2622 | macLo >>= 1; |
| 2623 | macLo |= (macHi & 1) << 31; |
| 2624 | macHi >>= 1; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2625 | } else { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2626 | macLo = macHi = 0; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2627 | } |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2628 | REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo); |
| 2629 | REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2630 | |
| 2631 | return true; |
| 2632 | } |
| 2633 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2634 | bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2635 | const struct ath9k_keyval *k, |
Jouni Malinen | e0caf9e | 2009-03-02 18:15:53 +0200 | [diff] [blame] | 2636 | const u8 *mac) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2637 | { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2638 | const struct ath9k_hw_capabilities *pCap = &ah->caps; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2639 | u32 key0, key1, key2, key3, key4; |
| 2640 | u32 keyType; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2641 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2642 | if (entry >= pCap->keycache_size) { |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 2643 | DPRINTF(ah->ah_sc, ATH_DBG_FATAL, |
| 2644 | "keycache entry %u out of range\n", entry); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2645 | return false; |
| 2646 | } |
| 2647 | |
| 2648 | switch (k->kv_type) { |
| 2649 | case ATH9K_CIPHER_AES_OCB: |
| 2650 | keyType = AR_KEYTABLE_TYPE_AES; |
| 2651 | break; |
| 2652 | case ATH9K_CIPHER_AES_CCM: |
| 2653 | if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) { |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 2654 | DPRINTF(ah->ah_sc, ATH_DBG_ANY, |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 2655 | "AES-CCM not supported by mac rev 0x%x\n", |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 2656 | ah->hw_version.macRev); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2657 | return false; |
| 2658 | } |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2659 | keyType = AR_KEYTABLE_TYPE_CCM; |
| 2660 | break; |
| 2661 | case ATH9K_CIPHER_TKIP: |
| 2662 | keyType = AR_KEYTABLE_TYPE_TKIP; |
| 2663 | if (ATH9K_IS_MIC_ENABLED(ah) |
| 2664 | && entry + 64 >= pCap->keycache_size) { |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 2665 | DPRINTF(ah->ah_sc, ATH_DBG_ANY, |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 2666 | "entry %u inappropriate for TKIP\n", entry); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2667 | return false; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2668 | } |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2669 | break; |
| 2670 | case ATH9K_CIPHER_WEP: |
Zhu Yi | e31a16d | 2009-05-21 21:47:03 +0800 | [diff] [blame] | 2671 | if (k->kv_len < WLAN_KEY_LEN_WEP40) { |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 2672 | DPRINTF(ah->ah_sc, ATH_DBG_ANY, |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 2673 | "WEP key length %u too small\n", k->kv_len); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2674 | return false; |
| 2675 | } |
Zhu Yi | e31a16d | 2009-05-21 21:47:03 +0800 | [diff] [blame] | 2676 | if (k->kv_len <= WLAN_KEY_LEN_WEP40) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2677 | keyType = AR_KEYTABLE_TYPE_40; |
Zhu Yi | e31a16d | 2009-05-21 21:47:03 +0800 | [diff] [blame] | 2678 | else if (k->kv_len <= WLAN_KEY_LEN_WEP104) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2679 | keyType = AR_KEYTABLE_TYPE_104; |
| 2680 | else |
| 2681 | keyType = AR_KEYTABLE_TYPE_128; |
| 2682 | break; |
| 2683 | case ATH9K_CIPHER_CLR: |
| 2684 | keyType = AR_KEYTABLE_TYPE_CLR; |
| 2685 | break; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2686 | default: |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 2687 | DPRINTF(ah->ah_sc, ATH_DBG_FATAL, |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 2688 | "cipher %u not supported\n", k->kv_type); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2689 | return false; |
| 2690 | } |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2691 | |
Jouni Malinen | e0caf9e | 2009-03-02 18:15:53 +0200 | [diff] [blame] | 2692 | key0 = get_unaligned_le32(k->kv_val + 0); |
| 2693 | key1 = get_unaligned_le16(k->kv_val + 4); |
| 2694 | key2 = get_unaligned_le32(k->kv_val + 6); |
| 2695 | key3 = get_unaligned_le16(k->kv_val + 10); |
| 2696 | key4 = get_unaligned_le32(k->kv_val + 12); |
Zhu Yi | e31a16d | 2009-05-21 21:47:03 +0800 | [diff] [blame] | 2697 | if (k->kv_len <= WLAN_KEY_LEN_WEP104) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2698 | key4 &= 0xff; |
| 2699 | |
Jouni Malinen | 672903b | 2009-03-02 15:06:31 +0200 | [diff] [blame] | 2700 | /* |
| 2701 | * Note: Key cache registers access special memory area that requires |
| 2702 | * two 32-bit writes to actually update the values in the internal |
| 2703 | * memory. Consequently, the exact order and pairs used here must be |
| 2704 | * maintained. |
| 2705 | */ |
| 2706 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2707 | if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) { |
| 2708 | u16 micentry = entry + 64; |
| 2709 | |
Jouni Malinen | 672903b | 2009-03-02 15:06:31 +0200 | [diff] [blame] | 2710 | /* |
| 2711 | * Write inverted key[47:0] first to avoid Michael MIC errors |
| 2712 | * on frames that could be sent or received at the same time. |
| 2713 | * The correct key will be written in the end once everything |
| 2714 | * else is ready. |
| 2715 | */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2716 | REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0); |
| 2717 | REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1); |
Jouni Malinen | 672903b | 2009-03-02 15:06:31 +0200 | [diff] [blame] | 2718 | |
| 2719 | /* Write key[95:48] */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2720 | REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2); |
| 2721 | REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3); |
Jouni Malinen | 672903b | 2009-03-02 15:06:31 +0200 | [diff] [blame] | 2722 | |
| 2723 | /* Write key[127:96] and key type */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2724 | REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4); |
| 2725 | REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType); |
Jouni Malinen | 672903b | 2009-03-02 15:06:31 +0200 | [diff] [blame] | 2726 | |
| 2727 | /* Write MAC address for the entry */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2728 | (void) ath9k_hw_keysetmac(ah, entry, mac); |
| 2729 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2730 | if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) { |
Jouni Malinen | 672903b | 2009-03-02 15:06:31 +0200 | [diff] [blame] | 2731 | /* |
| 2732 | * TKIP uses two key cache entries: |
| 2733 | * Michael MIC TX/RX keys in the same key cache entry |
| 2734 | * (idx = main index + 64): |
| 2735 | * key0 [31:0] = RX key [31:0] |
| 2736 | * key1 [15:0] = TX key [31:16] |
| 2737 | * key1 [31:16] = reserved |
| 2738 | * key2 [31:0] = RX key [63:32] |
| 2739 | * key3 [15:0] = TX key [15:0] |
| 2740 | * key3 [31:16] = reserved |
| 2741 | * key4 [31:0] = TX key [63:32] |
| 2742 | */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2743 | u32 mic0, mic1, mic2, mic3, mic4; |
| 2744 | |
| 2745 | mic0 = get_unaligned_le32(k->kv_mic + 0); |
| 2746 | mic2 = get_unaligned_le32(k->kv_mic + 4); |
| 2747 | mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff; |
| 2748 | mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff; |
| 2749 | mic4 = get_unaligned_le32(k->kv_txmic + 4); |
Jouni Malinen | 672903b | 2009-03-02 15:06:31 +0200 | [diff] [blame] | 2750 | |
| 2751 | /* Write RX[31:0] and TX[31:16] */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2752 | REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0); |
| 2753 | REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1); |
Jouni Malinen | 672903b | 2009-03-02 15:06:31 +0200 | [diff] [blame] | 2754 | |
| 2755 | /* Write RX[63:32] and TX[15:0] */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2756 | REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2); |
| 2757 | REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3); |
Jouni Malinen | 672903b | 2009-03-02 15:06:31 +0200 | [diff] [blame] | 2758 | |
| 2759 | /* Write TX[63:32] and keyType(reserved) */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2760 | REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4); |
| 2761 | REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry), |
| 2762 | AR_KEYTABLE_TYPE_CLR); |
| 2763 | |
| 2764 | } else { |
Jouni Malinen | 672903b | 2009-03-02 15:06:31 +0200 | [diff] [blame] | 2765 | /* |
| 2766 | * TKIP uses four key cache entries (two for group |
| 2767 | * keys): |
| 2768 | * Michael MIC TX/RX keys are in different key cache |
| 2769 | * entries (idx = main index + 64 for TX and |
| 2770 | * main index + 32 + 96 for RX): |
| 2771 | * key0 [31:0] = TX/RX MIC key [31:0] |
| 2772 | * key1 [31:0] = reserved |
| 2773 | * key2 [31:0] = TX/RX MIC key [63:32] |
| 2774 | * key3 [31:0] = reserved |
| 2775 | * key4 [31:0] = reserved |
| 2776 | * |
| 2777 | * Upper layer code will call this function separately |
| 2778 | * for TX and RX keys when these registers offsets are |
| 2779 | * used. |
| 2780 | */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2781 | u32 mic0, mic2; |
| 2782 | |
| 2783 | mic0 = get_unaligned_le32(k->kv_mic + 0); |
| 2784 | mic2 = get_unaligned_le32(k->kv_mic + 4); |
Jouni Malinen | 672903b | 2009-03-02 15:06:31 +0200 | [diff] [blame] | 2785 | |
| 2786 | /* Write MIC key[31:0] */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2787 | REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0); |
| 2788 | REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0); |
Jouni Malinen | 672903b | 2009-03-02 15:06:31 +0200 | [diff] [blame] | 2789 | |
| 2790 | /* Write MIC key[63:32] */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2791 | REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2); |
| 2792 | REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0); |
Jouni Malinen | 672903b | 2009-03-02 15:06:31 +0200 | [diff] [blame] | 2793 | |
| 2794 | /* Write TX[63:32] and keyType(reserved) */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2795 | REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0); |
| 2796 | REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry), |
| 2797 | AR_KEYTABLE_TYPE_CLR); |
| 2798 | } |
Jouni Malinen | 672903b | 2009-03-02 15:06:31 +0200 | [diff] [blame] | 2799 | |
| 2800 | /* MAC address registers are reserved for the MIC entry */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2801 | REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0); |
| 2802 | REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0); |
Jouni Malinen | 672903b | 2009-03-02 15:06:31 +0200 | [diff] [blame] | 2803 | |
| 2804 | /* |
| 2805 | * Write the correct (un-inverted) key[47:0] last to enable |
| 2806 | * TKIP now that all other registers are set with correct |
| 2807 | * values. |
| 2808 | */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2809 | REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0); |
| 2810 | REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1); |
| 2811 | } else { |
Jouni Malinen | 672903b | 2009-03-02 15:06:31 +0200 | [diff] [blame] | 2812 | /* Write key[47:0] */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2813 | REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0); |
| 2814 | REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1); |
Jouni Malinen | 672903b | 2009-03-02 15:06:31 +0200 | [diff] [blame] | 2815 | |
| 2816 | /* Write key[95:48] */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2817 | REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2); |
| 2818 | REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3); |
Jouni Malinen | 672903b | 2009-03-02 15:06:31 +0200 | [diff] [blame] | 2819 | |
| 2820 | /* Write key[127:96] and key type */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2821 | REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4); |
| 2822 | REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType); |
| 2823 | |
Jouni Malinen | 672903b | 2009-03-02 15:06:31 +0200 | [diff] [blame] | 2824 | /* Write MAC address for the entry */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2825 | (void) ath9k_hw_keysetmac(ah, entry, mac); |
| 2826 | } |
| 2827 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2828 | return true; |
| 2829 | } |
| 2830 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2831 | bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2832 | { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2833 | if (entry < ah->caps.keycache_size) { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2834 | u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry)); |
| 2835 | if (val & AR_KEYTABLE_VALID) |
| 2836 | return true; |
| 2837 | } |
| 2838 | return false; |
| 2839 | } |
| 2840 | |
| 2841 | /******************************/ |
| 2842 | /* Power Management (Chipset) */ |
| 2843 | /******************************/ |
| 2844 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2845 | static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2846 | { |
| 2847 | REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV); |
| 2848 | if (setChip) { |
| 2849 | REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, |
| 2850 | AR_RTC_FORCE_WAKE_EN); |
| 2851 | if (!AR_SREV_9100(ah)) |
| 2852 | REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF); |
| 2853 | |
Gabor Juhos | d03a66c | 2009-01-14 20:17:09 +0100 | [diff] [blame] | 2854 | REG_CLR_BIT(ah, (AR_RTC_RESET), |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2855 | AR_RTC_RESET_EN); |
| 2856 | } |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2857 | } |
| 2858 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2859 | static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2860 | { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2861 | REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV); |
| 2862 | if (setChip) { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2863 | struct ath9k_hw_capabilities *pCap = &ah->caps; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2864 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2865 | if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) { |
| 2866 | REG_WRITE(ah, AR_RTC_FORCE_WAKE, |
| 2867 | AR_RTC_FORCE_WAKE_ON_INT); |
| 2868 | } else { |
| 2869 | REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, |
| 2870 | AR_RTC_FORCE_WAKE_EN); |
| 2871 | } |
| 2872 | } |
| 2873 | } |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2874 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2875 | static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2876 | { |
| 2877 | u32 val; |
| 2878 | int i; |
| 2879 | |
| 2880 | if (setChip) { |
| 2881 | if ((REG_READ(ah, AR_RTC_STATUS) & |
| 2882 | AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) { |
| 2883 | if (ath9k_hw_set_reset_reg(ah, |
| 2884 | ATH9K_RESET_POWER_ON) != true) { |
| 2885 | return false; |
| 2886 | } |
| 2887 | } |
| 2888 | if (AR_SREV_9100(ah)) |
| 2889 | REG_SET_BIT(ah, AR_RTC_RESET, |
| 2890 | AR_RTC_RESET_EN); |
| 2891 | |
| 2892 | REG_SET_BIT(ah, AR_RTC_FORCE_WAKE, |
| 2893 | AR_RTC_FORCE_WAKE_EN); |
| 2894 | udelay(50); |
| 2895 | |
| 2896 | for (i = POWER_UP_TIME / 50; i > 0; i--) { |
| 2897 | val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M; |
| 2898 | if (val == AR_RTC_STATUS_ON) |
| 2899 | break; |
| 2900 | udelay(50); |
| 2901 | REG_SET_BIT(ah, AR_RTC_FORCE_WAKE, |
| 2902 | AR_RTC_FORCE_WAKE_EN); |
| 2903 | } |
| 2904 | if (i == 0) { |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 2905 | DPRINTF(ah->ah_sc, ATH_DBG_FATAL, |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 2906 | "Failed to wakeup in %uus\n", POWER_UP_TIME / 20); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2907 | return false; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2908 | } |
| 2909 | } |
| 2910 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2911 | REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV); |
| 2912 | |
| 2913 | return true; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 2914 | } |
| 2915 | |
Gabor Juhos | 04717cc | 2009-07-14 20:17:13 -0400 | [diff] [blame] | 2916 | static bool ath9k_hw_setpower_nolock(struct ath_hw *ah, |
| 2917 | enum ath9k_power_mode mode) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2918 | { |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 2919 | int status = true, setChip = true; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2920 | static const char *modes[] = { |
| 2921 | "AWAKE", |
| 2922 | "FULL-SLEEP", |
| 2923 | "NETWORK SLEEP", |
| 2924 | "UNDEFINED" |
| 2925 | }; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2926 | |
Gabor Juhos | cbdec97 | 2009-07-24 17:27:22 +0200 | [diff] [blame] | 2927 | if (ah->power_mode == mode) |
| 2928 | return status; |
| 2929 | |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 2930 | DPRINTF(ah->ah_sc, ATH_DBG_RESET, "%s -> %s\n", |
| 2931 | modes[ah->power_mode], modes[mode]); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2932 | |
| 2933 | switch (mode) { |
| 2934 | case ATH9K_PM_AWAKE: |
| 2935 | status = ath9k_hw_set_power_awake(ah, setChip); |
| 2936 | break; |
| 2937 | case ATH9K_PM_FULL_SLEEP: |
| 2938 | ath9k_set_power_sleep(ah, setChip); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2939 | ah->chip_fullsleep = true; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2940 | break; |
| 2941 | case ATH9K_PM_NETWORK_SLEEP: |
| 2942 | ath9k_set_power_network_sleep(ah, setChip); |
| 2943 | break; |
| 2944 | default: |
Sujith | d8baa93 | 2009-03-30 15:28:25 +0530 | [diff] [blame] | 2945 | DPRINTF(ah->ah_sc, ATH_DBG_FATAL, |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 2946 | "Unknown power mode %u\n", mode); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2947 | return false; |
| 2948 | } |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 2949 | ah->power_mode = mode; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 2950 | |
| 2951 | return status; |
| 2952 | } |
| 2953 | |
Gabor Juhos | 04717cc | 2009-07-14 20:17:13 -0400 | [diff] [blame] | 2954 | bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode) |
| 2955 | { |
| 2956 | unsigned long flags; |
| 2957 | bool ret; |
| 2958 | |
| 2959 | spin_lock_irqsave(&ah->ah_sc->sc_pm_lock, flags); |
| 2960 | ret = ath9k_hw_setpower_nolock(ah, mode); |
| 2961 | spin_unlock_irqrestore(&ah->ah_sc->sc_pm_lock, flags); |
| 2962 | |
| 2963 | return ret; |
| 2964 | } |
| 2965 | |
Gabor Juhos | 0bc0798 | 2009-07-14 20:17:14 -0400 | [diff] [blame] | 2966 | void ath9k_ps_wakeup(struct ath_softc *sc) |
| 2967 | { |
Gabor Juhos | 709ade9 | 2009-07-14 20:17:15 -0400 | [diff] [blame] | 2968 | unsigned long flags; |
| 2969 | |
| 2970 | spin_lock_irqsave(&sc->sc_pm_lock, flags); |
| 2971 | if (++sc->ps_usecount != 1) |
| 2972 | goto unlock; |
| 2973 | |
Gabor Juhos | cbdec97 | 2009-07-24 17:27:22 +0200 | [diff] [blame] | 2974 | ath9k_hw_setpower_nolock(sc->sc_ah, ATH9K_PM_AWAKE); |
Gabor Juhos | 709ade9 | 2009-07-14 20:17:15 -0400 | [diff] [blame] | 2975 | |
| 2976 | unlock: |
| 2977 | spin_unlock_irqrestore(&sc->sc_pm_lock, flags); |
Gabor Juhos | 0bc0798 | 2009-07-14 20:17:14 -0400 | [diff] [blame] | 2978 | } |
| 2979 | |
| 2980 | void ath9k_ps_restore(struct ath_softc *sc) |
| 2981 | { |
Gabor Juhos | 709ade9 | 2009-07-14 20:17:15 -0400 | [diff] [blame] | 2982 | unsigned long flags; |
| 2983 | |
| 2984 | spin_lock_irqsave(&sc->sc_pm_lock, flags); |
| 2985 | if (--sc->ps_usecount != 0) |
| 2986 | goto unlock; |
| 2987 | |
Gabor Juhos | 9614832 | 2009-07-24 17:27:21 +0200 | [diff] [blame] | 2988 | if (sc->ps_enabled && |
| 2989 | !(sc->sc_flags & (SC_OP_WAIT_FOR_BEACON | |
| 2990 | SC_OP_WAIT_FOR_CAB | |
| 2991 | SC_OP_WAIT_FOR_PSPOLL_DATA | |
| 2992 | SC_OP_WAIT_FOR_TX_ACK))) |
| 2993 | ath9k_hw_setpower_nolock(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP); |
Gabor Juhos | 709ade9 | 2009-07-14 20:17:15 -0400 | [diff] [blame] | 2994 | |
| 2995 | unlock: |
| 2996 | spin_unlock_irqrestore(&sc->sc_pm_lock, flags); |
Gabor Juhos | 0bc0798 | 2009-07-14 20:17:14 -0400 | [diff] [blame] | 2997 | } |
| 2998 | |
Luis R. Rodriguez | 24c1a28 | 2009-02-10 15:35:22 -0800 | [diff] [blame] | 2999 | /* |
| 3000 | * Helper for ASPM support. |
| 3001 | * |
| 3002 | * Disable PLL when in L0s as well as receiver clock when in L1. |
| 3003 | * This power saving option must be enabled through the SerDes. |
| 3004 | * |
| 3005 | * Programming the SerDes must go through the same 288 bit serial shift |
| 3006 | * register as the other analog registers. Hence the 9 writes. |
| 3007 | */ |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 3008 | void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3009 | { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3010 | u8 i; |
| 3011 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3012 | if (ah->is_pciexpress != true) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3013 | return; |
| 3014 | |
Luis R. Rodriguez | 24c1a28 | 2009-02-10 15:35:22 -0800 | [diff] [blame] | 3015 | /* Do not touch SerDes registers */ |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3016 | if (ah->config.pcie_powersave_enable == 2) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3017 | return; |
| 3018 | |
Luis R. Rodriguez | 24c1a28 | 2009-02-10 15:35:22 -0800 | [diff] [blame] | 3019 | /* Nothing to do on restore for 11N */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3020 | if (restore) |
| 3021 | return; |
| 3022 | |
| 3023 | if (AR_SREV_9280_20_OR_LATER(ah)) { |
Luis R. Rodriguez | 24c1a28 | 2009-02-10 15:35:22 -0800 | [diff] [blame] | 3024 | /* |
| 3025 | * AR9280 2.0 or later chips use SerDes values from the |
| 3026 | * initvals.h initialized depending on chipset during |
Luis R. Rodriguez | f637cfd | 2009-08-03 12:24:46 -0700 | [diff] [blame] | 3027 | * ath9k_hw_init() |
Luis R. Rodriguez | 24c1a28 | 2009-02-10 15:35:22 -0800 | [diff] [blame] | 3028 | */ |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3029 | for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) { |
| 3030 | REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0), |
| 3031 | INI_RA(&ah->iniPcieSerdes, i, 1)); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3032 | } |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3033 | } else if (AR_SREV_9280(ah) && |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 3034 | (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3035 | REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00); |
| 3036 | REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924); |
| 3037 | |
Luis R. Rodriguez | 24c1a28 | 2009-02-10 15:35:22 -0800 | [diff] [blame] | 3038 | /* RX shut off when elecidle is asserted */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3039 | REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019); |
| 3040 | REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820); |
| 3041 | REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560); |
| 3042 | |
Luis R. Rodriguez | 24c1a28 | 2009-02-10 15:35:22 -0800 | [diff] [blame] | 3043 | /* Shut off CLKREQ active in L1 */ |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3044 | if (ah->config.pcie_clock_req) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3045 | REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc); |
| 3046 | else |
| 3047 | REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd); |
| 3048 | |
| 3049 | REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40); |
| 3050 | REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554); |
| 3051 | REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007); |
| 3052 | |
Luis R. Rodriguez | 24c1a28 | 2009-02-10 15:35:22 -0800 | [diff] [blame] | 3053 | /* Load the new settings */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3054 | REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000); |
| 3055 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3056 | } else { |
| 3057 | REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00); |
| 3058 | REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924); |
Luis R. Rodriguez | 24c1a28 | 2009-02-10 15:35:22 -0800 | [diff] [blame] | 3059 | |
| 3060 | /* RX shut off when elecidle is asserted */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3061 | REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039); |
| 3062 | REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824); |
| 3063 | REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579); |
Luis R. Rodriguez | 24c1a28 | 2009-02-10 15:35:22 -0800 | [diff] [blame] | 3064 | |
| 3065 | /* |
| 3066 | * Ignore ah->ah_config.pcie_clock_req setting for |
| 3067 | * pre-AR9280 11n |
| 3068 | */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3069 | REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff); |
Luis R. Rodriguez | 24c1a28 | 2009-02-10 15:35:22 -0800 | [diff] [blame] | 3070 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3071 | REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40); |
| 3072 | REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554); |
| 3073 | REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007); |
Luis R. Rodriguez | 24c1a28 | 2009-02-10 15:35:22 -0800 | [diff] [blame] | 3074 | |
| 3075 | /* Load the new settings */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3076 | REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000); |
| 3077 | } |
| 3078 | |
Luis R. Rodriguez | 6d08b9b | 2009-02-10 15:35:27 -0800 | [diff] [blame] | 3079 | udelay(1000); |
| 3080 | |
Luis R. Rodriguez | 24c1a28 | 2009-02-10 15:35:22 -0800 | [diff] [blame] | 3081 | /* set bit 19 to allow forcing of pcie core into L1 state */ |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3082 | REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA); |
| 3083 | |
Luis R. Rodriguez | 24c1a28 | 2009-02-10 15:35:22 -0800 | [diff] [blame] | 3084 | /* Several PCIe massages to ensure proper behaviour */ |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3085 | if (ah->config.pcie_waen) { |
| 3086 | REG_WRITE(ah, AR_WA, ah->config.pcie_waen); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3087 | } else { |
Vivek Natarajan | d340b1f | 2009-08-14 11:29:27 +0530 | [diff] [blame] | 3088 | if (AR_SREV_9285(ah) || AR_SREV_9271(ah) || AR_SREV_9287(ah)) |
Senthil Balasubramanian | e759407 | 2008-12-08 19:43:48 +0530 | [diff] [blame] | 3089 | REG_WRITE(ah, AR_WA, AR9285_WA_DEFAULT); |
Luis R. Rodriguez | 24c1a28 | 2009-02-10 15:35:22 -0800 | [diff] [blame] | 3090 | /* |
| 3091 | * On AR9280 chips bit 22 of 0x4004 needs to be set to |
| 3092 | * otherwise card may disappear. |
| 3093 | */ |
Senthil Balasubramanian | e759407 | 2008-12-08 19:43:48 +0530 | [diff] [blame] | 3094 | else if (AR_SREV_9280(ah)) |
| 3095 | REG_WRITE(ah, AR_WA, AR9280_WA_DEFAULT); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3096 | else |
Senthil Balasubramanian | e759407 | 2008-12-08 19:43:48 +0530 | [diff] [blame] | 3097 | REG_WRITE(ah, AR_WA, AR_WA_DEFAULT); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3098 | } |
| 3099 | } |
| 3100 | |
| 3101 | /**********************/ |
| 3102 | /* Interrupt Handling */ |
| 3103 | /**********************/ |
| 3104 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 3105 | bool ath9k_hw_intrpend(struct ath_hw *ah) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3106 | { |
| 3107 | u32 host_isr; |
| 3108 | |
| 3109 | if (AR_SREV_9100(ah)) |
| 3110 | return true; |
| 3111 | |
| 3112 | host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE); |
| 3113 | if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS)) |
| 3114 | return true; |
| 3115 | |
| 3116 | host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE); |
| 3117 | if ((host_isr & AR_INTR_SYNC_DEFAULT) |
| 3118 | && (host_isr != AR_INTR_SPURIOUS)) |
| 3119 | return true; |
| 3120 | |
| 3121 | return false; |
| 3122 | } |
| 3123 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 3124 | bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3125 | { |
| 3126 | u32 isr = 0; |
| 3127 | u32 mask2 = 0; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3128 | struct ath9k_hw_capabilities *pCap = &ah->caps; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3129 | u32 sync_cause = 0; |
| 3130 | bool fatal_int = false; |
| 3131 | |
| 3132 | if (!AR_SREV_9100(ah)) { |
| 3133 | if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) { |
| 3134 | if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M) |
| 3135 | == AR_RTC_STATUS_ON) { |
| 3136 | isr = REG_READ(ah, AR_ISR); |
| 3137 | } |
| 3138 | } |
| 3139 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3140 | sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) & |
| 3141 | AR_INTR_SYNC_DEFAULT; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3142 | |
| 3143 | *masked = 0; |
| 3144 | |
| 3145 | if (!isr && !sync_cause) |
| 3146 | return false; |
| 3147 | } else { |
| 3148 | *masked = 0; |
| 3149 | isr = REG_READ(ah, AR_ISR); |
| 3150 | } |
| 3151 | |
| 3152 | if (isr) { |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3153 | if (isr & AR_ISR_BCNMISC) { |
| 3154 | u32 isr2; |
| 3155 | isr2 = REG_READ(ah, AR_ISR_S2); |
| 3156 | if (isr2 & AR_ISR_S2_TIM) |
| 3157 | mask2 |= ATH9K_INT_TIM; |
| 3158 | if (isr2 & AR_ISR_S2_DTIM) |
| 3159 | mask2 |= ATH9K_INT_DTIM; |
| 3160 | if (isr2 & AR_ISR_S2_DTIMSYNC) |
| 3161 | mask2 |= ATH9K_INT_DTIMSYNC; |
| 3162 | if (isr2 & (AR_ISR_S2_CABEND)) |
| 3163 | mask2 |= ATH9K_INT_CABEND; |
| 3164 | if (isr2 & AR_ISR_S2_GTT) |
| 3165 | mask2 |= ATH9K_INT_GTT; |
| 3166 | if (isr2 & AR_ISR_S2_CST) |
| 3167 | mask2 |= ATH9K_INT_CST; |
Sujith | 4af9cf4 | 2009-02-12 10:06:47 +0530 | [diff] [blame] | 3168 | if (isr2 & AR_ISR_S2_TSFOOR) |
| 3169 | mask2 |= ATH9K_INT_TSFOOR; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3170 | } |
| 3171 | |
| 3172 | isr = REG_READ(ah, AR_ISR_RAC); |
| 3173 | if (isr == 0xffffffff) { |
| 3174 | *masked = 0; |
| 3175 | return false; |
| 3176 | } |
| 3177 | |
| 3178 | *masked = isr & ATH9K_INT_COMMON; |
| 3179 | |
Sujith | 0ef1f16 | 2009-03-30 15:28:35 +0530 | [diff] [blame] | 3180 | if (ah->config.intr_mitigation) { |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3181 | if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM)) |
| 3182 | *masked |= ATH9K_INT_RX; |
| 3183 | } |
| 3184 | |
| 3185 | if (isr & (AR_ISR_RXOK | AR_ISR_RXERR)) |
| 3186 | *masked |= ATH9K_INT_RX; |
| 3187 | if (isr & |
| 3188 | (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR | |
| 3189 | AR_ISR_TXEOL)) { |
| 3190 | u32 s0_s, s1_s; |
| 3191 | |
| 3192 | *masked |= ATH9K_INT_TX; |
| 3193 | |
| 3194 | s0_s = REG_READ(ah, AR_ISR_S0_S); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3195 | ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK); |
| 3196 | ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3197 | |
| 3198 | s1_s = REG_READ(ah, AR_ISR_S1_S); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3199 | ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR); |
| 3200 | ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3201 | } |
| 3202 | |
| 3203 | if (isr & AR_ISR_RXORN) { |
| 3204 | DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 3205 | "receive FIFO overrun interrupt\n"); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3206 | } |
| 3207 | |
| 3208 | if (!AR_SREV_9100(ah)) { |
Sujith | 60b67f5 | 2008-08-07 10:52:38 +0530 | [diff] [blame] | 3209 | if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) { |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3210 | u32 isr5 = REG_READ(ah, AR_ISR_S5_S); |
| 3211 | if (isr5 & AR_ISR_S5_TIM_TIMER) |
| 3212 | *masked |= ATH9K_INT_TIM_TIMER; |
| 3213 | } |
| 3214 | } |
| 3215 | |
| 3216 | *masked |= mask2; |
| 3217 | } |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3218 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3219 | if (AR_SREV_9100(ah)) |
| 3220 | return true; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3221 | |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 3222 | if (isr & AR_ISR_GENTMR) { |
| 3223 | u32 s5_s; |
| 3224 | |
| 3225 | s5_s = REG_READ(ah, AR_ISR_S5_S); |
| 3226 | if (isr & AR_ISR_GENTMR) { |
| 3227 | ah->intr_gen_timer_trigger = |
| 3228 | MS(s5_s, AR_ISR_S5_GENTIMER_TRIG); |
| 3229 | |
| 3230 | ah->intr_gen_timer_thresh = |
| 3231 | MS(s5_s, AR_ISR_S5_GENTIMER_THRESH); |
| 3232 | |
| 3233 | if (ah->intr_gen_timer_trigger) |
| 3234 | *masked |= ATH9K_INT_GENTIMER; |
| 3235 | |
| 3236 | } |
| 3237 | } |
| 3238 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3239 | if (sync_cause) { |
| 3240 | fatal_int = |
| 3241 | (sync_cause & |
| 3242 | (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR)) |
| 3243 | ? true : false; |
| 3244 | |
| 3245 | if (fatal_int) { |
| 3246 | if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) { |
| 3247 | DPRINTF(ah->ah_sc, ATH_DBG_ANY, |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 3248 | "received PCI FATAL interrupt\n"); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3249 | } |
| 3250 | if (sync_cause & AR_INTR_SYNC_HOST1_PERR) { |
| 3251 | DPRINTF(ah->ah_sc, ATH_DBG_ANY, |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 3252 | "received PCI PERR interrupt\n"); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3253 | } |
Steven Luo | a89bff9 | 2009-04-12 02:57:54 -0700 | [diff] [blame] | 3254 | *masked |= ATH9K_INT_FATAL; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3255 | } |
| 3256 | if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) { |
| 3257 | DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 3258 | "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n"); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3259 | REG_WRITE(ah, AR_RC, AR_RC_HOSTIF); |
| 3260 | REG_WRITE(ah, AR_RC, 0); |
| 3261 | *masked |= ATH9K_INT_FATAL; |
| 3262 | } |
| 3263 | if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) { |
| 3264 | DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 3265 | "AR_INTR_SYNC_LOCAL_TIMEOUT\n"); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3266 | } |
| 3267 | |
| 3268 | REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause); |
| 3269 | (void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR); |
| 3270 | } |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3271 | |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3272 | return true; |
| 3273 | } |
| 3274 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 3275 | enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3276 | { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3277 | u32 omask = ah->mask_reg; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3278 | u32 mask, mask2; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3279 | struct ath9k_hw_capabilities *pCap = &ah->caps; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3280 | |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 3281 | DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3282 | |
| 3283 | if (omask & ATH9K_INT_GLOBAL) { |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 3284 | DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "disable IER\n"); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3285 | REG_WRITE(ah, AR_IER, AR_IER_DISABLE); |
| 3286 | (void) REG_READ(ah, AR_IER); |
| 3287 | if (!AR_SREV_9100(ah)) { |
| 3288 | REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0); |
| 3289 | (void) REG_READ(ah, AR_INTR_ASYNC_ENABLE); |
| 3290 | |
| 3291 | REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0); |
| 3292 | (void) REG_READ(ah, AR_INTR_SYNC_ENABLE); |
| 3293 | } |
| 3294 | } |
| 3295 | |
| 3296 | mask = ints & ATH9K_INT_COMMON; |
| 3297 | mask2 = 0; |
| 3298 | |
| 3299 | if (ints & ATH9K_INT_TX) { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3300 | if (ah->txok_interrupt_mask) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3301 | mask |= AR_IMR_TXOK; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3302 | if (ah->txdesc_interrupt_mask) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3303 | mask |= AR_IMR_TXDESC; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3304 | if (ah->txerr_interrupt_mask) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3305 | mask |= AR_IMR_TXERR; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3306 | if (ah->txeol_interrupt_mask) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3307 | mask |= AR_IMR_TXEOL; |
| 3308 | } |
| 3309 | if (ints & ATH9K_INT_RX) { |
| 3310 | mask |= AR_IMR_RXERR; |
Sujith | 0ef1f16 | 2009-03-30 15:28:35 +0530 | [diff] [blame] | 3311 | if (ah->config.intr_mitigation) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3312 | mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM; |
| 3313 | else |
| 3314 | mask |= AR_IMR_RXOK | AR_IMR_RXDESC; |
Sujith | 60b67f5 | 2008-08-07 10:52:38 +0530 | [diff] [blame] | 3315 | if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3316 | mask |= AR_IMR_GENTMR; |
| 3317 | } |
| 3318 | |
| 3319 | if (ints & (ATH9K_INT_BMISC)) { |
| 3320 | mask |= AR_IMR_BCNMISC; |
| 3321 | if (ints & ATH9K_INT_TIM) |
| 3322 | mask2 |= AR_IMR_S2_TIM; |
| 3323 | if (ints & ATH9K_INT_DTIM) |
| 3324 | mask2 |= AR_IMR_S2_DTIM; |
| 3325 | if (ints & ATH9K_INT_DTIMSYNC) |
| 3326 | mask2 |= AR_IMR_S2_DTIMSYNC; |
| 3327 | if (ints & ATH9K_INT_CABEND) |
Sujith | 4af9cf4 | 2009-02-12 10:06:47 +0530 | [diff] [blame] | 3328 | mask2 |= AR_IMR_S2_CABEND; |
| 3329 | if (ints & ATH9K_INT_TSFOOR) |
| 3330 | mask2 |= AR_IMR_S2_TSFOOR; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3331 | } |
| 3332 | |
| 3333 | if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) { |
| 3334 | mask |= AR_IMR_BCNMISC; |
| 3335 | if (ints & ATH9K_INT_GTT) |
| 3336 | mask2 |= AR_IMR_S2_GTT; |
| 3337 | if (ints & ATH9K_INT_CST) |
| 3338 | mask2 |= AR_IMR_S2_CST; |
| 3339 | } |
| 3340 | |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 3341 | DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3342 | REG_WRITE(ah, AR_IMR, mask); |
| 3343 | mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM | |
| 3344 | AR_IMR_S2_DTIM | |
| 3345 | AR_IMR_S2_DTIMSYNC | |
| 3346 | AR_IMR_S2_CABEND | |
| 3347 | AR_IMR_S2_CABTO | |
| 3348 | AR_IMR_S2_TSFOOR | |
| 3349 | AR_IMR_S2_GTT | AR_IMR_S2_CST); |
| 3350 | REG_WRITE(ah, AR_IMR_S2, mask | mask2); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3351 | ah->mask_reg = ints; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3352 | |
Sujith | 60b67f5 | 2008-08-07 10:52:38 +0530 | [diff] [blame] | 3353 | if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) { |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3354 | if (ints & ATH9K_INT_TIM_TIMER) |
| 3355 | REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER); |
| 3356 | else |
| 3357 | REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER); |
| 3358 | } |
| 3359 | |
| 3360 | if (ints & ATH9K_INT_GLOBAL) { |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 3361 | DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "enable IER\n"); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3362 | REG_WRITE(ah, AR_IER, AR_IER_ENABLE); |
| 3363 | if (!AR_SREV_9100(ah)) { |
| 3364 | REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, |
| 3365 | AR_INTR_MAC_IRQ); |
| 3366 | REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ); |
| 3367 | |
| 3368 | |
| 3369 | REG_WRITE(ah, AR_INTR_SYNC_ENABLE, |
| 3370 | AR_INTR_SYNC_DEFAULT); |
| 3371 | REG_WRITE(ah, AR_INTR_SYNC_MASK, |
| 3372 | AR_INTR_SYNC_DEFAULT); |
| 3373 | } |
| 3374 | DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n", |
| 3375 | REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER)); |
| 3376 | } |
| 3377 | |
| 3378 | return omask; |
| 3379 | } |
| 3380 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3381 | /*******************/ |
| 3382 | /* Beacon Handling */ |
| 3383 | /*******************/ |
| 3384 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 3385 | void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3386 | { |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3387 | int flags = 0; |
| 3388 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3389 | ah->beacon_interval = beacon_period; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3390 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3391 | switch (ah->opmode) { |
Colin McCabe | d97809d | 2008-12-01 13:38:55 -0800 | [diff] [blame] | 3392 | case NL80211_IFTYPE_STATION: |
| 3393 | case NL80211_IFTYPE_MONITOR: |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3394 | REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon)); |
| 3395 | REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff); |
| 3396 | REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff); |
| 3397 | flags |= AR_TBTT_TIMER_EN; |
| 3398 | break; |
Colin McCabe | d97809d | 2008-12-01 13:38:55 -0800 | [diff] [blame] | 3399 | case NL80211_IFTYPE_ADHOC: |
Pat Erley | 9cb5412 | 2009-03-20 22:59:59 -0400 | [diff] [blame] | 3400 | case NL80211_IFTYPE_MESH_POINT: |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3401 | REG_SET_BIT(ah, AR_TXCFG, |
| 3402 | AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY); |
| 3403 | REG_WRITE(ah, AR_NEXT_NDP_TIMER, |
| 3404 | TU_TO_USEC(next_beacon + |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3405 | (ah->atim_window ? ah-> |
| 3406 | atim_window : 1))); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3407 | flags |= AR_NDP_TIMER_EN; |
Colin McCabe | d97809d | 2008-12-01 13:38:55 -0800 | [diff] [blame] | 3408 | case NL80211_IFTYPE_AP: |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3409 | REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon)); |
| 3410 | REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, |
| 3411 | TU_TO_USEC(next_beacon - |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3412 | ah->config. |
Sujith | 60b67f5 | 2008-08-07 10:52:38 +0530 | [diff] [blame] | 3413 | dma_beacon_response_time)); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3414 | REG_WRITE(ah, AR_NEXT_SWBA, |
| 3415 | TU_TO_USEC(next_beacon - |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3416 | ah->config. |
Sujith | 60b67f5 | 2008-08-07 10:52:38 +0530 | [diff] [blame] | 3417 | sw_beacon_response_time)); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3418 | flags |= |
| 3419 | AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN; |
| 3420 | break; |
Colin McCabe | d97809d | 2008-12-01 13:38:55 -0800 | [diff] [blame] | 3421 | default: |
| 3422 | DPRINTF(ah->ah_sc, ATH_DBG_BEACON, |
| 3423 | "%s: unsupported opmode: %d\n", |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3424 | __func__, ah->opmode); |
Colin McCabe | d97809d | 2008-12-01 13:38:55 -0800 | [diff] [blame] | 3425 | return; |
| 3426 | break; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3427 | } |
| 3428 | |
| 3429 | REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period)); |
| 3430 | REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period)); |
| 3431 | REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period)); |
| 3432 | REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period)); |
| 3433 | |
| 3434 | beacon_period &= ~ATH9K_BEACON_ENA; |
| 3435 | if (beacon_period & ATH9K_BEACON_RESET_TSF) { |
| 3436 | beacon_period &= ~ATH9K_BEACON_RESET_TSF; |
| 3437 | ath9k_hw_reset_tsf(ah); |
| 3438 | } |
| 3439 | |
| 3440 | REG_SET_BIT(ah, AR_TIMER_MODE, flags); |
| 3441 | } |
| 3442 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 3443 | void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3444 | const struct ath9k_beacon_state *bs) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3445 | { |
| 3446 | u32 nextTbtt, beaconintval, dtimperiod, beacontimeout; |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3447 | struct ath9k_hw_capabilities *pCap = &ah->caps; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3448 | |
| 3449 | REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt)); |
| 3450 | |
| 3451 | REG_WRITE(ah, AR_BEACON_PERIOD, |
| 3452 | TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD)); |
| 3453 | REG_WRITE(ah, AR_DMA_BEACON_PERIOD, |
| 3454 | TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD)); |
| 3455 | |
| 3456 | REG_RMW_FIELD(ah, AR_RSSI_THR, |
| 3457 | AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold); |
| 3458 | |
| 3459 | beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD; |
| 3460 | |
| 3461 | if (bs->bs_sleepduration > beaconintval) |
| 3462 | beaconintval = bs->bs_sleepduration; |
| 3463 | |
| 3464 | dtimperiod = bs->bs_dtimperiod; |
| 3465 | if (bs->bs_sleepduration > dtimperiod) |
| 3466 | dtimperiod = bs->bs_sleepduration; |
| 3467 | |
| 3468 | if (beaconintval == dtimperiod) |
| 3469 | nextTbtt = bs->bs_nextdtim; |
| 3470 | else |
| 3471 | nextTbtt = bs->bs_nexttbtt; |
| 3472 | |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 3473 | DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim); |
| 3474 | DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt); |
| 3475 | DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "beacon period %d\n", beaconintval); |
| 3476 | DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3477 | |
| 3478 | REG_WRITE(ah, AR_NEXT_DTIM, |
| 3479 | TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP)); |
| 3480 | REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP)); |
| 3481 | |
| 3482 | REG_WRITE(ah, AR_SLEEP1, |
| 3483 | SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT) |
| 3484 | | AR_SLEEP1_ASSUME_DTIM); |
| 3485 | |
Sujith | 60b67f5 | 2008-08-07 10:52:38 +0530 | [diff] [blame] | 3486 | if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3487 | beacontimeout = (BEACON_TIMEOUT_VAL << 3); |
| 3488 | else |
| 3489 | beacontimeout = MIN_BEACON_TIMEOUT_VAL; |
| 3490 | |
| 3491 | REG_WRITE(ah, AR_SLEEP2, |
| 3492 | SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT)); |
| 3493 | |
| 3494 | REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval)); |
| 3495 | REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod)); |
| 3496 | |
| 3497 | REG_SET_BIT(ah, AR_TIMER_MODE, |
| 3498 | AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN | |
| 3499 | AR_DTIM_TIMER_EN); |
| 3500 | |
Sujith | 4af9cf4 | 2009-02-12 10:06:47 +0530 | [diff] [blame] | 3501 | /* TSF Out of Range Threshold */ |
| 3502 | REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3503 | } |
| 3504 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3505 | /*******************/ |
| 3506 | /* HW Capabilities */ |
| 3507 | /*******************/ |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3508 | |
Sujith | eef7a57 | 2009-03-30 15:28:28 +0530 | [diff] [blame] | 3509 | void ath9k_hw_fill_cap_info(struct ath_hw *ah) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3510 | { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3511 | struct ath9k_hw_capabilities *pCap = &ah->caps; |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 3512 | struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah); |
Vasanthakumar Thiagarajan | 22f25d0 | 2009-08-26 21:08:47 +0530 | [diff] [blame] | 3513 | struct ath_btcoex_info *btcoex_info = &ah->ah_sc->btcoex_info; |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 3514 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3515 | u16 capField = 0, eeval; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3516 | |
Sujith | f74df6f | 2009-02-09 13:27:24 +0530 | [diff] [blame] | 3517 | eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0); |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 3518 | regulatory->current_rd = eeval; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3519 | |
Sujith | f74df6f | 2009-02-09 13:27:24 +0530 | [diff] [blame] | 3520 | eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1); |
Sujith | fec0de1 | 2009-02-12 10:06:43 +0530 | [diff] [blame] | 3521 | if (AR_SREV_9285_10_OR_LATER(ah)) |
| 3522 | eeval |= AR9285_RDEXT_DEFAULT; |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 3523 | regulatory->current_rd_ext = eeval; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3524 | |
Sujith | f74df6f | 2009-02-09 13:27:24 +0530 | [diff] [blame] | 3525 | capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3526 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3527 | if (ah->opmode != NL80211_IFTYPE_AP && |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 3528 | ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) { |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 3529 | if (regulatory->current_rd == 0x64 || |
| 3530 | regulatory->current_rd == 0x65) |
| 3531 | regulatory->current_rd += 5; |
| 3532 | else if (regulatory->current_rd == 0x41) |
| 3533 | regulatory->current_rd = 0x43; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3534 | DPRINTF(ah->ah_sc, ATH_DBG_REGULATORY, |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 3535 | "regdomain mapped to 0x%x\n", regulatory->current_rd); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3536 | } |
Sujith | dc2222a | 2008-08-14 13:26:55 +0530 | [diff] [blame] | 3537 | |
Sujith | f74df6f | 2009-02-09 13:27:24 +0530 | [diff] [blame] | 3538 | eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3539 | bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3540 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3541 | if (eeval & AR5416_OPFLAGS_11A) { |
| 3542 | set_bit(ATH9K_MODE_11A, pCap->wireless_modes); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3543 | if (ah->config.ht_enable) { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3544 | if (!(eeval & AR5416_OPFLAGS_N_5G_HT20)) |
| 3545 | set_bit(ATH9K_MODE_11NA_HT20, |
| 3546 | pCap->wireless_modes); |
| 3547 | if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) { |
| 3548 | set_bit(ATH9K_MODE_11NA_HT40PLUS, |
| 3549 | pCap->wireless_modes); |
| 3550 | set_bit(ATH9K_MODE_11NA_HT40MINUS, |
| 3551 | pCap->wireless_modes); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3552 | } |
| 3553 | } |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3554 | } |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3555 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3556 | if (eeval & AR5416_OPFLAGS_11G) { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3557 | set_bit(ATH9K_MODE_11G, pCap->wireless_modes); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3558 | if (ah->config.ht_enable) { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3559 | if (!(eeval & AR5416_OPFLAGS_N_2G_HT20)) |
| 3560 | set_bit(ATH9K_MODE_11NG_HT20, |
| 3561 | pCap->wireless_modes); |
| 3562 | if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) { |
| 3563 | set_bit(ATH9K_MODE_11NG_HT40PLUS, |
| 3564 | pCap->wireless_modes); |
| 3565 | set_bit(ATH9K_MODE_11NG_HT40MINUS, |
| 3566 | pCap->wireless_modes); |
| 3567 | } |
| 3568 | } |
Luis R. Rodriguez | 6f25542 | 2008-10-03 15:45:27 -0700 | [diff] [blame] | 3569 | } |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3570 | |
Sujith | f74df6f | 2009-02-09 13:27:24 +0530 | [diff] [blame] | 3571 | pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK); |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 3572 | /* |
| 3573 | * For AR9271 we will temporarilly uses the rx chainmax as read from |
| 3574 | * the EEPROM. |
| 3575 | */ |
Sujith | 8147f5d | 2009-02-20 15:13:23 +0530 | [diff] [blame] | 3576 | if ((ah->hw_version.devid == AR5416_DEVID_PCI) && |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 3577 | !(eeval & AR5416_OPFLAGS_11A) && |
| 3578 | !(AR_SREV_9271(ah))) |
| 3579 | /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */ |
Sujith | 8147f5d | 2009-02-20 15:13:23 +0530 | [diff] [blame] | 3580 | pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7; |
| 3581 | else |
Luis R. Rodriguez | d7e7d22 | 2009-08-03 23:14:12 -0400 | [diff] [blame] | 3582 | /* Use rx_chainmask from EEPROM. */ |
Sujith | 8147f5d | 2009-02-20 15:13:23 +0530 | [diff] [blame] | 3583 | pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3584 | |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 3585 | if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0))) |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3586 | ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3587 | |
| 3588 | pCap->low_2ghz_chan = 2312; |
| 3589 | pCap->high_2ghz_chan = 2732; |
| 3590 | |
| 3591 | pCap->low_5ghz_chan = 4920; |
| 3592 | pCap->high_5ghz_chan = 6100; |
| 3593 | |
| 3594 | pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP; |
| 3595 | pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP; |
| 3596 | pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM; |
| 3597 | |
| 3598 | pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP; |
| 3599 | pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP; |
| 3600 | pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM; |
| 3601 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3602 | if (ah->config.ht_enable) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3603 | pCap->hw_caps |= ATH9K_HW_CAP_HT; |
| 3604 | else |
| 3605 | pCap->hw_caps &= ~ATH9K_HW_CAP_HT; |
| 3606 | |
| 3607 | pCap->hw_caps |= ATH9K_HW_CAP_GTT; |
| 3608 | pCap->hw_caps |= ATH9K_HW_CAP_VEOL; |
| 3609 | pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK; |
| 3610 | pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH; |
| 3611 | |
| 3612 | if (capField & AR_EEPROM_EEPCAP_MAXQCU) |
| 3613 | pCap->total_queues = |
| 3614 | MS(capField, AR_EEPROM_EEPCAP_MAXQCU); |
| 3615 | else |
| 3616 | pCap->total_queues = ATH9K_NUM_TX_QUEUES; |
| 3617 | |
| 3618 | if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES) |
| 3619 | pCap->keycache_size = |
| 3620 | 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES); |
| 3621 | else |
| 3622 | pCap->keycache_size = AR_KEYTABLE_SIZE; |
| 3623 | |
| 3624 | pCap->hw_caps |= ATH9K_HW_CAP_FASTCC; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3625 | pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD; |
| 3626 | |
Senthil Balasubramanian | cb33c41 | 2008-12-24 18:03:58 +0530 | [diff] [blame] | 3627 | if (AR_SREV_9285_10_OR_LATER(ah)) |
| 3628 | pCap->num_gpio_pins = AR9285_NUM_GPIO; |
| 3629 | else if (AR_SREV_9280_10_OR_LATER(ah)) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3630 | pCap->num_gpio_pins = AR928X_NUM_GPIO; |
| 3631 | else |
| 3632 | pCap->num_gpio_pins = AR_NUM_GPIO; |
| 3633 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3634 | if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) { |
| 3635 | pCap->hw_caps |= ATH9K_HW_CAP_CST; |
| 3636 | pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX; |
| 3637 | } else { |
| 3638 | pCap->rts_aggr_limit = (8 * 1024); |
| 3639 | } |
| 3640 | |
| 3641 | pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM; |
| 3642 | |
Senthil Balasubramanian | e97275c | 2008-11-13 18:00:02 +0530 | [diff] [blame] | 3643 | #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE) |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3644 | ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT); |
| 3645 | if (ah->rfsilent & EEP_RFSILENT_ENABLED) { |
| 3646 | ah->rfkill_gpio = |
| 3647 | MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL); |
| 3648 | ah->rfkill_polarity = |
| 3649 | MS(ah->rfsilent, EEP_RFSILENT_POLARITY); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3650 | |
| 3651 | pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT; |
| 3652 | } |
| 3653 | #endif |
| 3654 | |
Sujith | d535a42 | 2009-02-09 13:27:06 +0530 | [diff] [blame] | 3655 | if ((ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI) || |
| 3656 | (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE) || |
| 3657 | (ah->hw_version.macVersion == AR_SREV_VERSION_9160) || |
| 3658 | (ah->hw_version.macVersion == AR_SREV_VERSION_9100) || |
Vivek Natarajan | 882b709 | 2009-04-14 16:21:01 +0530 | [diff] [blame] | 3659 | (ah->hw_version.macVersion == AR_SREV_VERSION_9280) || |
| 3660 | (ah->hw_version.macVersion == AR_SREV_VERSION_9285)) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3661 | pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP; |
| 3662 | else |
| 3663 | pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP; |
| 3664 | |
Senthil Balasubramanian | e759407 | 2008-12-08 19:43:48 +0530 | [diff] [blame] | 3665 | if (AR_SREV_9280(ah) || AR_SREV_9285(ah)) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3666 | pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS; |
| 3667 | else |
| 3668 | pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS; |
| 3669 | |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 3670 | if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3671 | pCap->reg_cap = |
| 3672 | AR_EEPROM_EEREGCAP_EN_KK_NEW_11A | |
| 3673 | AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN | |
| 3674 | AR_EEPROM_EEREGCAP_EN_KK_U2 | |
| 3675 | AR_EEPROM_EEREGCAP_EN_KK_MIDBAND; |
| 3676 | } else { |
| 3677 | pCap->reg_cap = |
| 3678 | AR_EEPROM_EEREGCAP_EN_KK_NEW_11A | |
| 3679 | AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN; |
| 3680 | } |
| 3681 | |
| 3682 | pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND; |
| 3683 | |
| 3684 | pCap->num_antcfg_5ghz = |
Sujith | f74df6f | 2009-02-09 13:27:24 +0530 | [diff] [blame] | 3685 | ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3686 | pCap->num_antcfg_2ghz = |
Sujith | f74df6f | 2009-02-09 13:27:24 +0530 | [diff] [blame] | 3687 | ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3688 | |
Vasanthakumar Thiagarajan | fe12946 | 2009-09-09 15:25:50 +0530 | [diff] [blame] | 3689 | if (AR_SREV_9280_10_OR_LATER(ah) && |
| 3690 | ath_btcoex_supported(ah->hw_version.subsysid)) { |
Vasanthakumar Thiagarajan | 22f25d0 | 2009-08-26 21:08:47 +0530 | [diff] [blame] | 3691 | btcoex_info->btactive_gpio = ATH_BTACTIVE_GPIO; |
| 3692 | btcoex_info->wlanactive_gpio = ATH_WLANACTIVE_GPIO; |
| 3693 | |
| 3694 | if (AR_SREV_9285(ah)) |
| 3695 | btcoex_info->btcoex_scheme = ATH_BTCOEX_CFG_3WIRE; |
| 3696 | else |
| 3697 | btcoex_info->btcoex_scheme = ATH_BTCOEX_CFG_2WIRE; |
| 3698 | } else { |
| 3699 | btcoex_info->btcoex_scheme = ATH_BTCOEX_CFG_NONE; |
Vasanthakumar Thiagarajan | c97c92d | 2009-01-02 15:35:46 +0530 | [diff] [blame] | 3700 | } |
Luis R. Rodriguez | 6f25542 | 2008-10-03 15:45:27 -0700 | [diff] [blame] | 3701 | } |
| 3702 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 3703 | bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3704 | u32 capability, u32 *result) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3705 | { |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 3706 | struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3707 | switch (type) { |
| 3708 | case ATH9K_CAP_CIPHER: |
| 3709 | switch (capability) { |
| 3710 | case ATH9K_CIPHER_AES_CCM: |
| 3711 | case ATH9K_CIPHER_AES_OCB: |
| 3712 | case ATH9K_CIPHER_TKIP: |
| 3713 | case ATH9K_CIPHER_WEP: |
| 3714 | case ATH9K_CIPHER_MIC: |
| 3715 | case ATH9K_CIPHER_CLR: |
| 3716 | return true; |
| 3717 | default: |
| 3718 | return false; |
| 3719 | } |
| 3720 | case ATH9K_CAP_TKIP_MIC: |
| 3721 | switch (capability) { |
| 3722 | case 0: |
| 3723 | return true; |
| 3724 | case 1: |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3725 | return (ah->sta_id1_defaults & |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3726 | AR_STA_ID1_CRPT_MIC_ENABLE) ? true : |
| 3727 | false; |
| 3728 | } |
| 3729 | case ATH9K_CAP_TKIP_SPLIT: |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3730 | return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ? |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3731 | false : true; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3732 | case ATH9K_CAP_DIVERSITY: |
| 3733 | return (REG_READ(ah, AR_PHY_CCK_DETECT) & |
| 3734 | AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ? |
| 3735 | true : false; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3736 | case ATH9K_CAP_MCAST_KEYSRCH: |
| 3737 | switch (capability) { |
| 3738 | case 0: |
| 3739 | return true; |
| 3740 | case 1: |
| 3741 | if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) { |
| 3742 | return false; |
| 3743 | } else { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3744 | return (ah->sta_id1_defaults & |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3745 | AR_STA_ID1_MCAST_KSRCH) ? true : |
| 3746 | false; |
| 3747 | } |
| 3748 | } |
| 3749 | return false; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3750 | case ATH9K_CAP_TXPOW: |
| 3751 | switch (capability) { |
| 3752 | case 0: |
| 3753 | return 0; |
| 3754 | case 1: |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 3755 | *result = regulatory->power_limit; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3756 | return 0; |
| 3757 | case 2: |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 3758 | *result = regulatory->max_power_level; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3759 | return 0; |
| 3760 | case 3: |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 3761 | *result = regulatory->tp_scale; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3762 | return 0; |
| 3763 | } |
| 3764 | return false; |
Senthil Balasubramanian | 8bd1d07 | 2009-02-12 13:57:03 +0530 | [diff] [blame] | 3765 | case ATH9K_CAP_DS: |
| 3766 | return (AR_SREV_9280_20_OR_LATER(ah) && |
| 3767 | (ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1)) |
| 3768 | ? false : true; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3769 | default: |
| 3770 | return false; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 3771 | } |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3772 | } |
Luis R. Rodriguez | 6f25542 | 2008-10-03 15:45:27 -0700 | [diff] [blame] | 3773 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 3774 | bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3775 | u32 capability, u32 setting, int *status) |
| 3776 | { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3777 | u32 v; |
Luis R. Rodriguez | 6f25542 | 2008-10-03 15:45:27 -0700 | [diff] [blame] | 3778 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3779 | switch (type) { |
| 3780 | case ATH9K_CAP_TKIP_MIC: |
| 3781 | if (setting) |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3782 | ah->sta_id1_defaults |= |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3783 | AR_STA_ID1_CRPT_MIC_ENABLE; |
| 3784 | else |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3785 | ah->sta_id1_defaults &= |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3786 | ~AR_STA_ID1_CRPT_MIC_ENABLE; |
| 3787 | return true; |
| 3788 | case ATH9K_CAP_DIVERSITY: |
| 3789 | v = REG_READ(ah, AR_PHY_CCK_DETECT); |
| 3790 | if (setting) |
| 3791 | v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV; |
| 3792 | else |
| 3793 | v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV; |
| 3794 | REG_WRITE(ah, AR_PHY_CCK_DETECT, v); |
| 3795 | return true; |
| 3796 | case ATH9K_CAP_MCAST_KEYSRCH: |
| 3797 | if (setting) |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3798 | ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3799 | else |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3800 | ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3801 | return true; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3802 | default: |
| 3803 | return false; |
| 3804 | } |
| 3805 | } |
| 3806 | |
| 3807 | /****************************/ |
| 3808 | /* GPIO / RFKILL / Antennae */ |
| 3809 | /****************************/ |
| 3810 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 3811 | static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3812 | u32 gpio, u32 type) |
| 3813 | { |
| 3814 | int addr; |
| 3815 | u32 gpio_shift, tmp; |
| 3816 | |
| 3817 | if (gpio > 11) |
| 3818 | addr = AR_GPIO_OUTPUT_MUX3; |
| 3819 | else if (gpio > 5) |
| 3820 | addr = AR_GPIO_OUTPUT_MUX2; |
| 3821 | else |
| 3822 | addr = AR_GPIO_OUTPUT_MUX1; |
| 3823 | |
| 3824 | gpio_shift = (gpio % 6) * 5; |
| 3825 | |
| 3826 | if (AR_SREV_9280_20_OR_LATER(ah) |
| 3827 | || (addr != AR_GPIO_OUTPUT_MUX1)) { |
| 3828 | REG_RMW(ah, addr, (type << gpio_shift), |
| 3829 | (0x1f << gpio_shift)); |
| 3830 | } else { |
| 3831 | tmp = REG_READ(ah, addr); |
| 3832 | tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0); |
| 3833 | tmp &= ~(0x1f << gpio_shift); |
| 3834 | tmp |= (type << gpio_shift); |
| 3835 | REG_WRITE(ah, addr, tmp); |
| 3836 | } |
| 3837 | } |
| 3838 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 3839 | void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3840 | { |
| 3841 | u32 gpio_shift; |
| 3842 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3843 | ASSERT(gpio < ah->caps.num_gpio_pins); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3844 | |
| 3845 | gpio_shift = gpio << 1; |
| 3846 | |
| 3847 | REG_RMW(ah, |
| 3848 | AR_GPIO_OE_OUT, |
| 3849 | (AR_GPIO_OE_OUT_DRV_NO << gpio_shift), |
| 3850 | (AR_GPIO_OE_OUT_DRV << gpio_shift)); |
| 3851 | } |
| 3852 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 3853 | u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3854 | { |
Senthil Balasubramanian | cb33c41 | 2008-12-24 18:03:58 +0530 | [diff] [blame] | 3855 | #define MS_REG_READ(x, y) \ |
| 3856 | (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y))) |
| 3857 | |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3858 | if (gpio >= ah->caps.num_gpio_pins) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3859 | return 0xffffffff; |
| 3860 | |
Vivek Natarajan | ac88b6e | 2009-07-23 10:59:57 +0530 | [diff] [blame] | 3861 | if (AR_SREV_9287_10_OR_LATER(ah)) |
| 3862 | return MS_REG_READ(AR9287, gpio) != 0; |
| 3863 | else if (AR_SREV_9285_10_OR_LATER(ah)) |
Senthil Balasubramanian | cb33c41 | 2008-12-24 18:03:58 +0530 | [diff] [blame] | 3864 | return MS_REG_READ(AR9285, gpio) != 0; |
| 3865 | else if (AR_SREV_9280_10_OR_LATER(ah)) |
| 3866 | return MS_REG_READ(AR928X, gpio) != 0; |
| 3867 | else |
| 3868 | return MS_REG_READ(AR, gpio) != 0; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3869 | } |
| 3870 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 3871 | void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3872 | u32 ah_signal_type) |
| 3873 | { |
| 3874 | u32 gpio_shift; |
| 3875 | |
| 3876 | ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type); |
| 3877 | |
| 3878 | gpio_shift = 2 * gpio; |
| 3879 | |
| 3880 | REG_RMW(ah, |
| 3881 | AR_GPIO_OE_OUT, |
| 3882 | (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift), |
| 3883 | (AR_GPIO_OE_OUT_DRV << gpio_shift)); |
| 3884 | } |
| 3885 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 3886 | void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3887 | { |
| 3888 | REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio), |
| 3889 | AR_GPIO_BIT(gpio)); |
| 3890 | } |
| 3891 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 3892 | u32 ath9k_hw_getdefantenna(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3893 | { |
| 3894 | return REG_READ(ah, AR_DEF_ANTENNA) & 0x7; |
| 3895 | } |
| 3896 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 3897 | void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3898 | { |
| 3899 | REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7)); |
| 3900 | } |
| 3901 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 3902 | bool ath9k_hw_setantennaswitch(struct ath_hw *ah, |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3903 | enum ath9k_ant_setting settings, |
| 3904 | struct ath9k_channel *chan, |
| 3905 | u8 *tx_chainmask, |
| 3906 | u8 *rx_chainmask, |
| 3907 | u8 *antenna_cfgd) |
| 3908 | { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3909 | static u8 tx_chainmask_cfg, rx_chainmask_cfg; |
| 3910 | |
| 3911 | if (AR_SREV_9280(ah)) { |
| 3912 | if (!tx_chainmask_cfg) { |
| 3913 | |
| 3914 | tx_chainmask_cfg = *tx_chainmask; |
| 3915 | rx_chainmask_cfg = *rx_chainmask; |
| 3916 | } |
| 3917 | |
| 3918 | switch (settings) { |
| 3919 | case ATH9K_ANT_FIXED_A: |
| 3920 | *tx_chainmask = ATH9K_ANTENNA0_CHAINMASK; |
| 3921 | *rx_chainmask = ATH9K_ANTENNA0_CHAINMASK; |
| 3922 | *antenna_cfgd = true; |
| 3923 | break; |
| 3924 | case ATH9K_ANT_FIXED_B: |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 3925 | if (ah->caps.tx_chainmask > |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3926 | ATH9K_ANTENNA1_CHAINMASK) { |
| 3927 | *tx_chainmask = ATH9K_ANTENNA1_CHAINMASK; |
| 3928 | } |
| 3929 | *rx_chainmask = ATH9K_ANTENNA1_CHAINMASK; |
| 3930 | *antenna_cfgd = true; |
| 3931 | break; |
| 3932 | case ATH9K_ANT_VARIABLE: |
| 3933 | *tx_chainmask = tx_chainmask_cfg; |
| 3934 | *rx_chainmask = rx_chainmask_cfg; |
| 3935 | *antenna_cfgd = true; |
| 3936 | break; |
| 3937 | default: |
| 3938 | break; |
| 3939 | } |
| 3940 | } else { |
Sujith | 1cf6873 | 2009-08-13 09:34:32 +0530 | [diff] [blame] | 3941 | ah->config.diversity_control = settings; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3942 | } |
| 3943 | |
| 3944 | return true; |
| 3945 | } |
| 3946 | |
| 3947 | /*********************/ |
| 3948 | /* General Operation */ |
| 3949 | /*********************/ |
| 3950 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 3951 | u32 ath9k_hw_getrxfilter(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3952 | { |
| 3953 | u32 bits = REG_READ(ah, AR_RX_FILTER); |
| 3954 | u32 phybits = REG_READ(ah, AR_PHY_ERR); |
| 3955 | |
| 3956 | if (phybits & AR_PHY_ERR_RADAR) |
| 3957 | bits |= ATH9K_RX_FILTER_PHYRADAR; |
| 3958 | if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING)) |
| 3959 | bits |= ATH9K_RX_FILTER_PHYERR; |
| 3960 | |
| 3961 | return bits; |
| 3962 | } |
| 3963 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 3964 | void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3965 | { |
| 3966 | u32 phybits; |
| 3967 | |
Sujith | 7ea310b | 2009-09-03 12:08:43 +0530 | [diff] [blame] | 3968 | REG_WRITE(ah, AR_RX_FILTER, bits); |
| 3969 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3970 | phybits = 0; |
| 3971 | if (bits & ATH9K_RX_FILTER_PHYRADAR) |
| 3972 | phybits |= AR_PHY_ERR_RADAR; |
| 3973 | if (bits & ATH9K_RX_FILTER_PHYERR) |
| 3974 | phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING; |
| 3975 | REG_WRITE(ah, AR_PHY_ERR, phybits); |
| 3976 | |
| 3977 | if (phybits) |
| 3978 | REG_WRITE(ah, AR_RXCFG, |
| 3979 | REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA); |
| 3980 | else |
| 3981 | REG_WRITE(ah, AR_RXCFG, |
| 3982 | REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA); |
| 3983 | } |
| 3984 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 3985 | bool ath9k_hw_phy_disable(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3986 | { |
| 3987 | return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM); |
| 3988 | } |
| 3989 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 3990 | bool ath9k_hw_disable(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3991 | { |
| 3992 | if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) |
| 3993 | return false; |
| 3994 | |
| 3995 | return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD); |
| 3996 | } |
| 3997 | |
Vasanthakumar Thiagarajan | 8fbff4b | 2009-05-08 17:54:51 -0700 | [diff] [blame] | 3998 | void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 3999 | { |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 4000 | struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 4001 | struct ath9k_channel *chan = ah->curchan; |
Luis R. Rodriguez | 5f8e077 | 2009-01-22 15:16:48 -0800 | [diff] [blame] | 4002 | struct ieee80211_channel *channel = chan->chan; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 4003 | |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 4004 | regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 4005 | |
Vasanthakumar Thiagarajan | 8fbff4b | 2009-05-08 17:54:51 -0700 | [diff] [blame] | 4006 | ah->eep_ops->set_txpower(ah, chan, |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 4007 | ath9k_regd_get_ctl(regulatory, chan), |
Vasanthakumar Thiagarajan | 8fbff4b | 2009-05-08 17:54:51 -0700 | [diff] [blame] | 4008 | channel->max_antenna_gain * 2, |
| 4009 | channel->max_power * 2, |
| 4010 | min((u32) MAX_RATE_POWER, |
Luis R. Rodriguez | 608b88c | 2009-08-17 18:07:23 -0700 | [diff] [blame] | 4011 | (u32) regulatory->power_limit)); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 4012 | } |
| 4013 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 4014 | void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 4015 | { |
Sujith | ba52da5 | 2009-02-09 13:27:10 +0530 | [diff] [blame] | 4016 | memcpy(ah->macaddr, mac, ETH_ALEN); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 4017 | } |
| 4018 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 4019 | void ath9k_hw_setopmode(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 4020 | { |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 4021 | ath9k_hw_set_operating_mode(ah, ah->opmode); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 4022 | } |
| 4023 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 4024 | void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 4025 | { |
| 4026 | REG_WRITE(ah, AR_MCAST_FIL0, filter0); |
| 4027 | REG_WRITE(ah, AR_MCAST_FIL1, filter1); |
| 4028 | } |
| 4029 | |
Sujith | ba52da5 | 2009-02-09 13:27:10 +0530 | [diff] [blame] | 4030 | void ath9k_hw_setbssidmask(struct ath_softc *sc) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 4031 | { |
Sujith | ba52da5 | 2009-02-09 13:27:10 +0530 | [diff] [blame] | 4032 | REG_WRITE(sc->sc_ah, AR_BSSMSKL, get_unaligned_le32(sc->bssidmask)); |
| 4033 | REG_WRITE(sc->sc_ah, AR_BSSMSKU, get_unaligned_le16(sc->bssidmask + 4)); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 4034 | } |
| 4035 | |
Sujith | ba52da5 | 2009-02-09 13:27:10 +0530 | [diff] [blame] | 4036 | void ath9k_hw_write_associd(struct ath_softc *sc) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 4037 | { |
Sujith | ba52da5 | 2009-02-09 13:27:10 +0530 | [diff] [blame] | 4038 | REG_WRITE(sc->sc_ah, AR_BSS_ID0, get_unaligned_le32(sc->curbssid)); |
| 4039 | REG_WRITE(sc->sc_ah, AR_BSS_ID1, get_unaligned_le16(sc->curbssid + 4) | |
| 4040 | ((sc->curaid & 0x3fff) << AR_BSS_ID1_AID_S)); |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 4041 | } |
| 4042 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 4043 | u64 ath9k_hw_gettsf64(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 4044 | { |
| 4045 | u64 tsf; |
| 4046 | |
| 4047 | tsf = REG_READ(ah, AR_TSF_U32); |
| 4048 | tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32); |
| 4049 | |
| 4050 | return tsf; |
| 4051 | } |
| 4052 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 4053 | void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64) |
Alina Friedrichsen | 27abe06 | 2009-01-23 05:44:21 +0100 | [diff] [blame] | 4054 | { |
Alina Friedrichsen | 27abe06 | 2009-01-23 05:44:21 +0100 | [diff] [blame] | 4055 | REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff); |
Alina Friedrichsen | b9a1619 | 2009-03-02 23:28:38 +0100 | [diff] [blame] | 4056 | REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff); |
Alina Friedrichsen | 27abe06 | 2009-01-23 05:44:21 +0100 | [diff] [blame] | 4057 | } |
| 4058 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 4059 | void ath9k_hw_reset_tsf(struct ath_hw *ah) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 4060 | { |
Gabor Juhos | 1b7e528 | 2009-06-21 00:02:14 +0200 | [diff] [blame] | 4061 | ath9k_ps_wakeup(ah->ah_sc); |
Gabor Juhos | f9b604f | 2009-06-21 00:02:15 +0200 | [diff] [blame] | 4062 | if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0, |
| 4063 | AH_TSF_WRITE_TIMEOUT)) |
| 4064 | DPRINTF(ah->ah_sc, ATH_DBG_RESET, |
| 4065 | "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n"); |
| 4066 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 4067 | REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE); |
Gabor Juhos | 1b7e528 | 2009-06-21 00:02:14 +0200 | [diff] [blame] | 4068 | ath9k_ps_restore(ah->ah_sc); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 4069 | } |
| 4070 | |
Sujith | 54e4cec | 2009-08-07 09:45:09 +0530 | [diff] [blame] | 4071 | void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 4072 | { |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 4073 | if (setting) |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 4074 | ah->misc_mode |= AR_PCU_TX_ADD_TSF; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 4075 | else |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 4076 | ah->misc_mode &= ~AR_PCU_TX_ADD_TSF; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 4077 | } |
| 4078 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 4079 | bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 4080 | { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 4081 | if (us < ATH9K_SLOT_TIME_9 || us > ath9k_hw_mac_to_usec(ah, 0xffff)) { |
Sujith | 04bd4638 | 2008-11-28 22:18:05 +0530 | [diff] [blame] | 4082 | DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad slot time %u\n", us); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 4083 | ah->slottime = (u32) -1; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 4084 | return false; |
| 4085 | } else { |
| 4086 | REG_WRITE(ah, AR_D_GBL_IFS_SLOT, ath9k_hw_mac_to_clks(ah, us)); |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 4087 | ah->slottime = us; |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 4088 | return true; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 4089 | } |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 4090 | } |
| 4091 | |
Sujith | cbe61d8 | 2009-02-09 13:27:12 +0530 | [diff] [blame] | 4092 | void ath9k_hw_set11nmac2040(struct ath_hw *ah, enum ath9k_ht_macmode mode) |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 4093 | { |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 4094 | u32 macmode; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 4095 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 4096 | if (mode == ATH9K_HT_MACMODE_2040 && |
Sujith | 2660b81 | 2009-02-09 13:27:26 +0530 | [diff] [blame] | 4097 | !ah->config.cwm_ignore_extcca) |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 4098 | macmode = AR_2040_JOINED_RX_CLEAR; |
| 4099 | else |
| 4100 | macmode = 0; |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 4101 | |
Sujith | f1dc560 | 2008-10-29 10:16:30 +0530 | [diff] [blame] | 4102 | REG_WRITE(ah, AR_2040_MODE, macmode); |
Luis R. Rodriguez | f078f20 | 2008-08-04 00:16:41 -0700 | [diff] [blame] | 4103 | } |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 4104 | |
| 4105 | /* HW Generic timers configuration */ |
| 4106 | |
| 4107 | static const struct ath_gen_timer_configuration gen_tmr_configuration[] = |
| 4108 | { |
| 4109 | {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080}, |
| 4110 | {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080}, |
| 4111 | {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080}, |
| 4112 | {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080}, |
| 4113 | {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080}, |
| 4114 | {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080}, |
| 4115 | {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080}, |
| 4116 | {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080}, |
| 4117 | {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001}, |
| 4118 | {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4, |
| 4119 | AR_NDP2_TIMER_MODE, 0x0002}, |
| 4120 | {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4, |
| 4121 | AR_NDP2_TIMER_MODE, 0x0004}, |
| 4122 | {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4, |
| 4123 | AR_NDP2_TIMER_MODE, 0x0008}, |
| 4124 | {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4, |
| 4125 | AR_NDP2_TIMER_MODE, 0x0010}, |
| 4126 | {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4, |
| 4127 | AR_NDP2_TIMER_MODE, 0x0020}, |
| 4128 | {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4, |
| 4129 | AR_NDP2_TIMER_MODE, 0x0040}, |
| 4130 | {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4, |
| 4131 | AR_NDP2_TIMER_MODE, 0x0080} |
| 4132 | }; |
| 4133 | |
| 4134 | /* HW generic timer primitives */ |
| 4135 | |
| 4136 | /* compute and clear index of rightmost 1 */ |
| 4137 | static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask) |
| 4138 | { |
| 4139 | u32 b; |
| 4140 | |
| 4141 | b = *mask; |
| 4142 | b &= (0-b); |
| 4143 | *mask &= ~b; |
| 4144 | b *= debruijn32; |
| 4145 | b >>= 27; |
| 4146 | |
| 4147 | return timer_table->gen_timer_index[b]; |
| 4148 | } |
| 4149 | |
Vasanthakumar Thiagarajan | 1773912 | 2009-08-26 21:08:50 +0530 | [diff] [blame] | 4150 | u32 ath9k_hw_gettsf32(struct ath_hw *ah) |
Vasanthakumar Thiagarajan | ff155a4 | 2009-08-26 21:08:49 +0530 | [diff] [blame] | 4151 | { |
| 4152 | return REG_READ(ah, AR_TSF_L32); |
| 4153 | } |
| 4154 | |
| 4155 | struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah, |
| 4156 | void (*trigger)(void *), |
| 4157 | void (*overflow)(void *), |
| 4158 | void *arg, |
| 4159 | u8 timer_index) |
| 4160 | { |
| 4161 | struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers; |
| 4162 | struct ath_gen_timer *timer; |
| 4163 | |
| 4164 | timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL); |
| 4165 | |
| 4166 | if (timer == NULL) { |
| 4167 | printk(KERN_DEBUG "Failed to allocate memory" |
| 4168 | "for hw timer[%d]\n", timer_index); |
| 4169 | return NULL; |
| 4170 | } |
| 4171 | |
| 4172 | /* allocate a hardware generic timer slot */ |
| 4173 | timer_table->timers[timer_index] = timer; |
| 4174 | timer->index = timer_index; |
| 4175 | timer->trigger = trigger; |
| 4176 | timer->overflow = overflow; |
| 4177 | timer->arg = arg; |
| 4178 | |
| 4179 | return timer; |
| 4180 | } |
| 4181 | |
| 4182 | void ath_gen_timer_start(struct ath_hw *ah, |
| 4183 | struct ath_gen_timer *timer, |
| 4184 | u32 timer_next, u32 timer_period) |
| 4185 | { |
| 4186 | struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers; |
| 4187 | u32 tsf; |
| 4188 | |
| 4189 | BUG_ON(!timer_period); |
| 4190 | |
| 4191 | set_bit(timer->index, &timer_table->timer_mask.timer_bits); |
| 4192 | |
| 4193 | tsf = ath9k_hw_gettsf32(ah); |
| 4194 | |
| 4195 | DPRINTF(ah->ah_sc, ATH_DBG_HWTIMER, "curent tsf %x period %x" |
| 4196 | "timer_next %x\n", tsf, timer_period, timer_next); |
| 4197 | |
| 4198 | /* |
| 4199 | * Pull timer_next forward if the current TSF already passed it |
| 4200 | * because of software latency |
| 4201 | */ |
| 4202 | if (timer_next < tsf) |
| 4203 | timer_next = tsf + timer_period; |
| 4204 | |
| 4205 | /* |
| 4206 | * Program generic timer registers |
| 4207 | */ |
| 4208 | REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr, |
| 4209 | timer_next); |
| 4210 | REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr, |
| 4211 | timer_period); |
| 4212 | REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr, |
| 4213 | gen_tmr_configuration[timer->index].mode_mask); |
| 4214 | |
| 4215 | /* Enable both trigger and thresh interrupt masks */ |
| 4216 | REG_SET_BIT(ah, AR_IMR_S5, |
| 4217 | (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) | |
| 4218 | SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG))); |
| 4219 | |
| 4220 | if ((ah->ah_sc->imask & ATH9K_INT_GENTIMER) == 0) { |
| 4221 | ath9k_hw_set_interrupts(ah, 0); |
| 4222 | ah->ah_sc->imask |= ATH9K_INT_GENTIMER; |
| 4223 | ath9k_hw_set_interrupts(ah, ah->ah_sc->imask); |
| 4224 | } |
| 4225 | } |
| 4226 | |
| 4227 | void ath_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer) |
| 4228 | { |
| 4229 | struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers; |
| 4230 | |
| 4231 | if ((timer->index < AR_FIRST_NDP_TIMER) || |
| 4232 | (timer->index >= ATH_MAX_GEN_TIMER)) { |
| 4233 | return; |
| 4234 | } |
| 4235 | |
| 4236 | /* Clear generic timer enable bits. */ |
| 4237 | REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr, |
| 4238 | gen_tmr_configuration[timer->index].mode_mask); |
| 4239 | |
| 4240 | /* Disable both trigger and thresh interrupt masks */ |
| 4241 | REG_CLR_BIT(ah, AR_IMR_S5, |
| 4242 | (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) | |
| 4243 | SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG))); |
| 4244 | |
| 4245 | clear_bit(timer->index, &timer_table->timer_mask.timer_bits); |
| 4246 | |
| 4247 | /* if no timer is enabled, turn off interrupt mask */ |
| 4248 | if (timer_table->timer_mask.val == 0) { |
| 4249 | ath9k_hw_set_interrupts(ah, 0); |
| 4250 | ah->ah_sc->imask &= ~ATH9K_INT_GENTIMER; |
| 4251 | ath9k_hw_set_interrupts(ah, ah->ah_sc->imask); |
| 4252 | } |
| 4253 | } |
| 4254 | |
| 4255 | void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer) |
| 4256 | { |
| 4257 | struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers; |
| 4258 | |
| 4259 | /* free the hardware generic timer slot */ |
| 4260 | timer_table->timers[timer->index] = NULL; |
| 4261 | kfree(timer); |
| 4262 | } |
| 4263 | |
| 4264 | /* |
| 4265 | * Generic Timer Interrupts handling |
| 4266 | */ |
| 4267 | void ath_gen_timer_isr(struct ath_hw *ah) |
| 4268 | { |
| 4269 | struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers; |
| 4270 | struct ath_gen_timer *timer; |
| 4271 | u32 trigger_mask, thresh_mask, index; |
| 4272 | |
| 4273 | /* get hardware generic timer interrupt status */ |
| 4274 | trigger_mask = ah->intr_gen_timer_trigger; |
| 4275 | thresh_mask = ah->intr_gen_timer_thresh; |
| 4276 | trigger_mask &= timer_table->timer_mask.val; |
| 4277 | thresh_mask &= timer_table->timer_mask.val; |
| 4278 | |
| 4279 | trigger_mask &= ~thresh_mask; |
| 4280 | |
| 4281 | while (thresh_mask) { |
| 4282 | index = rightmost_index(timer_table, &thresh_mask); |
| 4283 | timer = timer_table->timers[index]; |
| 4284 | BUG_ON(!timer); |
| 4285 | DPRINTF(ah->ah_sc, ATH_DBG_HWTIMER, |
| 4286 | "TSF overflow for Gen timer %d\n", index); |
| 4287 | timer->overflow(timer->arg); |
| 4288 | } |
| 4289 | |
| 4290 | while (trigger_mask) { |
| 4291 | index = rightmost_index(timer_table, &trigger_mask); |
| 4292 | timer = timer_table->timers[index]; |
| 4293 | BUG_ON(!timer); |
| 4294 | DPRINTF(ah->ah_sc, ATH_DBG_HWTIMER, |
| 4295 | "Gen timer[%d] trigger\n", index); |
| 4296 | timer->trigger(timer->arg); |
| 4297 | } |
| 4298 | } |
Vasanthakumar Thiagarajan | 7b6840a | 2009-09-07 17:46:49 +0530 | [diff] [blame] | 4299 | |
| 4300 | /* |
| 4301 | * Primitive to disable ASPM |
| 4302 | */ |
| 4303 | void ath_pcie_aspm_disable(struct ath_softc *sc) |
| 4304 | { |
| 4305 | struct pci_dev *pdev = to_pci_dev(sc->dev); |
| 4306 | u8 aspm; |
| 4307 | |
| 4308 | pci_read_config_byte(pdev, ATH_PCIE_CAP_LINK_CTRL, &aspm); |
| 4309 | aspm &= ~(ATH_PCIE_CAP_LINK_L0S | ATH_PCIE_CAP_LINK_L1); |
| 4310 | pci_write_config_byte(pdev, ATH_PCIE_CAP_LINK_CTRL, aspm); |
| 4311 | } |