| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1 | /* | 
|  | 2 | * Copyright © 2006-2007 Intel Corporation | 
|  | 3 | * | 
|  | 4 | * Permission is hereby granted, free of charge, to any person obtaining a | 
|  | 5 | * copy of this software and associated documentation files (the "Software"), | 
|  | 6 | * to deal in the Software without restriction, including without limitation | 
|  | 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, | 
|  | 8 | * and/or sell copies of the Software, and to permit persons to whom the | 
|  | 9 | * Software is furnished to do so, subject to the following conditions: | 
|  | 10 | * | 
|  | 11 | * The above copyright notice and this permission notice (including the next | 
|  | 12 | * paragraph) shall be included in all copies or substantial portions of the | 
|  | 13 | * Software. | 
|  | 14 | * | 
|  | 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 
|  | 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 
|  | 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL | 
|  | 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 
|  | 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING | 
|  | 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER | 
|  | 21 | * DEALINGS IN THE SOFTWARE. | 
|  | 22 | * | 
|  | 23 | * Authors: | 
|  | 24 | *	Eric Anholt <eric@anholt.net> | 
|  | 25 | */ | 
|  | 26 |  | 
| Daniel Vetter | 618563e | 2012-04-01 13:38:50 +0200 | [diff] [blame] | 27 | #include <linux/dmi.h> | 
| Jesse Barnes | c1c7af6 | 2009-09-10 15:28:03 -0700 | [diff] [blame] | 28 | #include <linux/module.h> | 
|  | 29 | #include <linux/input.h> | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 30 | #include <linux/i2c.h> | 
| Shaohua Li | 7662c8b | 2009-06-26 11:23:55 +0800 | [diff] [blame] | 31 | #include <linux/kernel.h> | 
| Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 32 | #include <linux/slab.h> | 
| Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 33 | #include <linux/vgaarb.h> | 
| Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 34 | #include <drm/drm_edid.h> | 
| David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 35 | #include <drm/drmP.h> | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 36 | #include "intel_drv.h" | 
| David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 37 | #include <drm/i915_drm.h> | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 38 | #include "i915_drv.h" | 
| Jesse Barnes | e5510fa | 2010-07-01 16:48:37 -0700 | [diff] [blame] | 39 | #include "i915_trace.h" | 
| David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 40 | #include <drm/drm_dp_helper.h> | 
|  | 41 | #include <drm/drm_crtc_helper.h> | 
| Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 42 | #include <drm/drm_plane_helper.h> | 
|  | 43 | #include <drm/drm_rect.h> | 
| Keith Packard | c0f372b3 | 2011-11-16 22:24:52 -0800 | [diff] [blame] | 44 | #include <linux/dma_remapping.h> | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 45 |  | 
| Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 46 | /* Primary plane formats supported by all gen */ | 
|  | 47 | #define COMMON_PRIMARY_FORMATS \ | 
|  | 48 | DRM_FORMAT_C8, \ | 
|  | 49 | DRM_FORMAT_RGB565, \ | 
|  | 50 | DRM_FORMAT_XRGB8888, \ | 
|  | 51 | DRM_FORMAT_ARGB8888 | 
|  | 52 |  | 
|  | 53 | /* Primary plane formats for gen <= 3 */ | 
|  | 54 | static const uint32_t intel_primary_formats_gen2[] = { | 
|  | 55 | COMMON_PRIMARY_FORMATS, | 
|  | 56 | DRM_FORMAT_XRGB1555, | 
|  | 57 | DRM_FORMAT_ARGB1555, | 
|  | 58 | }; | 
|  | 59 |  | 
|  | 60 | /* Primary plane formats for gen >= 4 */ | 
|  | 61 | static const uint32_t intel_primary_formats_gen4[] = { | 
|  | 62 | COMMON_PRIMARY_FORMATS, \ | 
|  | 63 | DRM_FORMAT_XBGR8888, | 
|  | 64 | DRM_FORMAT_ABGR8888, | 
|  | 65 | DRM_FORMAT_XRGB2101010, | 
|  | 66 | DRM_FORMAT_ARGB2101010, | 
|  | 67 | DRM_FORMAT_XBGR2101010, | 
|  | 68 | DRM_FORMAT_ABGR2101010, | 
|  | 69 | }; | 
|  | 70 |  | 
| Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 71 | /* Cursor formats */ | 
|  | 72 | static const uint32_t intel_cursor_formats[] = { | 
|  | 73 | DRM_FORMAT_ARGB8888, | 
|  | 74 | }; | 
|  | 75 |  | 
| Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 76 | #define DIV_ROUND_CLOSEST_ULL(ll, d)	\ | 
| Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 77 | ({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; }) | 
| Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 78 |  | 
| Daniel Vetter | cc36513 | 2014-06-18 13:59:13 +0200 | [diff] [blame] | 79 | static void intel_increase_pllclock(struct drm_device *dev, | 
|  | 80 | enum pipe pipe); | 
| Chris Wilson | 6b383a7 | 2010-09-13 13:54:26 +0100 | [diff] [blame] | 81 | static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 82 |  | 
| Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 83 | static void i9xx_crtc_clock_get(struct intel_crtc *crtc, | 
|  | 84 | struct intel_crtc_config *pipe_config); | 
| Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 85 | static void ironlake_pch_clock_get(struct intel_crtc *crtc, | 
|  | 86 | struct intel_crtc_config *pipe_config); | 
| Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 87 |  | 
| Damien Lespiau | e7457a9 | 2013-08-08 22:28:59 +0100 | [diff] [blame] | 88 | static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode, | 
|  | 89 | int x, int y, struct drm_framebuffer *old_fb); | 
| Jesse Barnes | eb1bfe8 | 2014-02-12 12:26:25 -0800 | [diff] [blame] | 90 | static int intel_framebuffer_init(struct drm_device *dev, | 
|  | 91 | struct intel_framebuffer *ifb, | 
|  | 92 | struct drm_mode_fb_cmd2 *mode_cmd, | 
|  | 93 | struct drm_i915_gem_object *obj); | 
| Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 94 | static void intel_dp_set_m_n(struct intel_crtc *crtc); | 
|  | 95 | static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc); | 
|  | 96 | static void intel_set_pipe_timings(struct intel_crtc *intel_crtc); | 
| Daniel Vetter | 29407aa | 2014-04-24 23:55:08 +0200 | [diff] [blame] | 97 | static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc, | 
|  | 98 | struct intel_link_m_n *m_n); | 
|  | 99 | static void ironlake_set_pipeconf(struct drm_crtc *crtc); | 
| Daniel Vetter | 229fca9 | 2014-04-24 23:55:09 +0200 | [diff] [blame] | 100 | static void haswell_set_pipeconf(struct drm_crtc *crtc); | 
|  | 101 | static void intel_set_pipe_csc(struct drm_crtc *crtc); | 
| Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 102 | static void vlv_prepare_pll(struct intel_crtc *crtc); | 
| Damien Lespiau | e7457a9 | 2013-08-08 22:28:59 +0100 | [diff] [blame] | 103 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 104 | typedef struct { | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 105 | int	min, max; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 106 | } intel_range_t; | 
|  | 107 |  | 
|  | 108 | typedef struct { | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 109 | int	dot_limit; | 
|  | 110 | int	p2_slow, p2_fast; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 111 | } intel_p2_t; | 
|  | 112 |  | 
| Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 113 | typedef struct intel_limit intel_limit_t; | 
|  | 114 | struct intel_limit { | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 115 | intel_range_t   dot, vco, n, m, m1, m2, p, p1; | 
|  | 116 | intel_p2_t	    p2; | 
| Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 117 | }; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 118 |  | 
| Daniel Vetter | d2acd21 | 2012-10-20 20:57:43 +0200 | [diff] [blame] | 119 | int | 
|  | 120 | intel_pch_rawclk(struct drm_device *dev) | 
|  | 121 | { | 
|  | 122 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 123 |  | 
|  | 124 | WARN_ON(!HAS_PCH_SPLIT(dev)); | 
|  | 125 |  | 
|  | 126 | return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK; | 
|  | 127 | } | 
|  | 128 |  | 
| Chris Wilson | 021357a | 2010-09-07 20:54:59 +0100 | [diff] [blame] | 129 | static inline u32 /* units of 100MHz */ | 
|  | 130 | intel_fdi_link_freq(struct drm_device *dev) | 
|  | 131 | { | 
| Chris Wilson | 8b99e68 | 2010-10-13 09:59:17 +0100 | [diff] [blame] | 132 | if (IS_GEN5(dev)) { | 
|  | 133 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 134 | return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2; | 
|  | 135 | } else | 
|  | 136 | return 27; | 
| Chris Wilson | 021357a | 2010-09-07 20:54:59 +0100 | [diff] [blame] | 137 | } | 
|  | 138 |  | 
| Daniel Vetter | 5d536e2 | 2013-07-06 12:52:06 +0200 | [diff] [blame] | 139 | static const intel_limit_t intel_limits_i8xx_dac = { | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 140 | .dot = { .min = 25000, .max = 350000 }, | 
| Ville Syrjälä | 9c33371 | 2013-12-09 18:54:17 +0200 | [diff] [blame] | 141 | .vco = { .min = 908000, .max = 1512000 }, | 
| Ville Syrjälä | 91dbe5f | 2013-12-09 18:54:14 +0200 | [diff] [blame] | 142 | .n = { .min = 2, .max = 16 }, | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 143 | .m = { .min = 96, .max = 140 }, | 
|  | 144 | .m1 = { .min = 18, .max = 26 }, | 
|  | 145 | .m2 = { .min = 6, .max = 16 }, | 
|  | 146 | .p = { .min = 4, .max = 128 }, | 
|  | 147 | .p1 = { .min = 2, .max = 33 }, | 
| Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 148 | .p2 = { .dot_limit = 165000, | 
|  | 149 | .p2_slow = 4, .p2_fast = 2 }, | 
| Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 150 | }; | 
|  | 151 |  | 
| Daniel Vetter | 5d536e2 | 2013-07-06 12:52:06 +0200 | [diff] [blame] | 152 | static const intel_limit_t intel_limits_i8xx_dvo = { | 
|  | 153 | .dot = { .min = 25000, .max = 350000 }, | 
| Ville Syrjälä | 9c33371 | 2013-12-09 18:54:17 +0200 | [diff] [blame] | 154 | .vco = { .min = 908000, .max = 1512000 }, | 
| Ville Syrjälä | 91dbe5f | 2013-12-09 18:54:14 +0200 | [diff] [blame] | 155 | .n = { .min = 2, .max = 16 }, | 
| Daniel Vetter | 5d536e2 | 2013-07-06 12:52:06 +0200 | [diff] [blame] | 156 | .m = { .min = 96, .max = 140 }, | 
|  | 157 | .m1 = { .min = 18, .max = 26 }, | 
|  | 158 | .m2 = { .min = 6, .max = 16 }, | 
|  | 159 | .p = { .min = 4, .max = 128 }, | 
|  | 160 | .p1 = { .min = 2, .max = 33 }, | 
|  | 161 | .p2 = { .dot_limit = 165000, | 
|  | 162 | .p2_slow = 4, .p2_fast = 4 }, | 
|  | 163 | }; | 
|  | 164 |  | 
| Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 165 | static const intel_limit_t intel_limits_i8xx_lvds = { | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 166 | .dot = { .min = 25000, .max = 350000 }, | 
| Ville Syrjälä | 9c33371 | 2013-12-09 18:54:17 +0200 | [diff] [blame] | 167 | .vco = { .min = 908000, .max = 1512000 }, | 
| Ville Syrjälä | 91dbe5f | 2013-12-09 18:54:14 +0200 | [diff] [blame] | 168 | .n = { .min = 2, .max = 16 }, | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 169 | .m = { .min = 96, .max = 140 }, | 
|  | 170 | .m1 = { .min = 18, .max = 26 }, | 
|  | 171 | .m2 = { .min = 6, .max = 16 }, | 
|  | 172 | .p = { .min = 4, .max = 128 }, | 
|  | 173 | .p1 = { .min = 1, .max = 6 }, | 
| Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 174 | .p2 = { .dot_limit = 165000, | 
|  | 175 | .p2_slow = 14, .p2_fast = 7 }, | 
| Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 176 | }; | 
| Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 177 |  | 
| Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 178 | static const intel_limit_t intel_limits_i9xx_sdvo = { | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 179 | .dot = { .min = 20000, .max = 400000 }, | 
|  | 180 | .vco = { .min = 1400000, .max = 2800000 }, | 
|  | 181 | .n = { .min = 1, .max = 6 }, | 
|  | 182 | .m = { .min = 70, .max = 120 }, | 
| Patrik Jakobsson | 4f7dfb6 | 2013-02-13 22:20:22 +0100 | [diff] [blame] | 183 | .m1 = { .min = 8, .max = 18 }, | 
|  | 184 | .m2 = { .min = 3, .max = 7 }, | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 185 | .p = { .min = 5, .max = 80 }, | 
|  | 186 | .p1 = { .min = 1, .max = 8 }, | 
| Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 187 | .p2 = { .dot_limit = 200000, | 
|  | 188 | .p2_slow = 10, .p2_fast = 5 }, | 
| Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 189 | }; | 
|  | 190 |  | 
|  | 191 | static const intel_limit_t intel_limits_i9xx_lvds = { | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 192 | .dot = { .min = 20000, .max = 400000 }, | 
|  | 193 | .vco = { .min = 1400000, .max = 2800000 }, | 
|  | 194 | .n = { .min = 1, .max = 6 }, | 
|  | 195 | .m = { .min = 70, .max = 120 }, | 
| Patrik Jakobsson | 53a7d2d | 2013-02-13 22:20:21 +0100 | [diff] [blame] | 196 | .m1 = { .min = 8, .max = 18 }, | 
|  | 197 | .m2 = { .min = 3, .max = 7 }, | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 198 | .p = { .min = 7, .max = 98 }, | 
|  | 199 | .p1 = { .min = 1, .max = 8 }, | 
| Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 200 | .p2 = { .dot_limit = 112000, | 
|  | 201 | .p2_slow = 14, .p2_fast = 7 }, | 
| Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 202 | }; | 
|  | 203 |  | 
| Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 204 |  | 
| Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 205 | static const intel_limit_t intel_limits_g4x_sdvo = { | 
| Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 206 | .dot = { .min = 25000, .max = 270000 }, | 
|  | 207 | .vco = { .min = 1750000, .max = 3500000}, | 
|  | 208 | .n = { .min = 1, .max = 4 }, | 
|  | 209 | .m = { .min = 104, .max = 138 }, | 
|  | 210 | .m1 = { .min = 17, .max = 23 }, | 
|  | 211 | .m2 = { .min = 5, .max = 11 }, | 
|  | 212 | .p = { .min = 10, .max = 30 }, | 
|  | 213 | .p1 = { .min = 1, .max = 3}, | 
|  | 214 | .p2 = { .dot_limit = 270000, | 
|  | 215 | .p2_slow = 10, | 
|  | 216 | .p2_fast = 10 | 
| Ma Ling | 044c7c4 | 2009-03-18 20:13:23 +0800 | [diff] [blame] | 217 | }, | 
| Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 218 | }; | 
|  | 219 |  | 
|  | 220 | static const intel_limit_t intel_limits_g4x_hdmi = { | 
| Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 221 | .dot = { .min = 22000, .max = 400000 }, | 
|  | 222 | .vco = { .min = 1750000, .max = 3500000}, | 
|  | 223 | .n = { .min = 1, .max = 4 }, | 
|  | 224 | .m = { .min = 104, .max = 138 }, | 
|  | 225 | .m1 = { .min = 16, .max = 23 }, | 
|  | 226 | .m2 = { .min = 5, .max = 11 }, | 
|  | 227 | .p = { .min = 5, .max = 80 }, | 
|  | 228 | .p1 = { .min = 1, .max = 8}, | 
|  | 229 | .p2 = { .dot_limit = 165000, | 
|  | 230 | .p2_slow = 10, .p2_fast = 5 }, | 
| Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 231 | }; | 
|  | 232 |  | 
|  | 233 | static const intel_limit_t intel_limits_g4x_single_channel_lvds = { | 
| Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 234 | .dot = { .min = 20000, .max = 115000 }, | 
|  | 235 | .vco = { .min = 1750000, .max = 3500000 }, | 
|  | 236 | .n = { .min = 1, .max = 3 }, | 
|  | 237 | .m = { .min = 104, .max = 138 }, | 
|  | 238 | .m1 = { .min = 17, .max = 23 }, | 
|  | 239 | .m2 = { .min = 5, .max = 11 }, | 
|  | 240 | .p = { .min = 28, .max = 112 }, | 
|  | 241 | .p1 = { .min = 2, .max = 8 }, | 
|  | 242 | .p2 = { .dot_limit = 0, | 
|  | 243 | .p2_slow = 14, .p2_fast = 14 | 
| Ma Ling | 044c7c4 | 2009-03-18 20:13:23 +0800 | [diff] [blame] | 244 | }, | 
| Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 245 | }; | 
|  | 246 |  | 
|  | 247 | static const intel_limit_t intel_limits_g4x_dual_channel_lvds = { | 
| Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 248 | .dot = { .min = 80000, .max = 224000 }, | 
|  | 249 | .vco = { .min = 1750000, .max = 3500000 }, | 
|  | 250 | .n = { .min = 1, .max = 3 }, | 
|  | 251 | .m = { .min = 104, .max = 138 }, | 
|  | 252 | .m1 = { .min = 17, .max = 23 }, | 
|  | 253 | .m2 = { .min = 5, .max = 11 }, | 
|  | 254 | .p = { .min = 14, .max = 42 }, | 
|  | 255 | .p1 = { .min = 2, .max = 6 }, | 
|  | 256 | .p2 = { .dot_limit = 0, | 
|  | 257 | .p2_slow = 7, .p2_fast = 7 | 
| Ma Ling | 044c7c4 | 2009-03-18 20:13:23 +0800 | [diff] [blame] | 258 | }, | 
| Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 259 | }; | 
|  | 260 |  | 
| Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 261 | static const intel_limit_t intel_limits_pineview_sdvo = { | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 262 | .dot = { .min = 20000, .max = 400000}, | 
|  | 263 | .vco = { .min = 1700000, .max = 3500000 }, | 
| Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 264 | /* Pineview's Ncounter is a ring counter */ | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 265 | .n = { .min = 3, .max = 6 }, | 
|  | 266 | .m = { .min = 2, .max = 256 }, | 
| Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 267 | /* Pineview only has one combined m divider, which we treat as m2. */ | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 268 | .m1 = { .min = 0, .max = 0 }, | 
|  | 269 | .m2 = { .min = 0, .max = 254 }, | 
|  | 270 | .p = { .min = 5, .max = 80 }, | 
|  | 271 | .p1 = { .min = 1, .max = 8 }, | 
| Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 272 | .p2 = { .dot_limit = 200000, | 
|  | 273 | .p2_slow = 10, .p2_fast = 5 }, | 
| Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 274 | }; | 
|  | 275 |  | 
| Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 276 | static const intel_limit_t intel_limits_pineview_lvds = { | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 277 | .dot = { .min = 20000, .max = 400000 }, | 
|  | 278 | .vco = { .min = 1700000, .max = 3500000 }, | 
|  | 279 | .n = { .min = 3, .max = 6 }, | 
|  | 280 | .m = { .min = 2, .max = 256 }, | 
|  | 281 | .m1 = { .min = 0, .max = 0 }, | 
|  | 282 | .m2 = { .min = 0, .max = 254 }, | 
|  | 283 | .p = { .min = 7, .max = 112 }, | 
|  | 284 | .p1 = { .min = 1, .max = 8 }, | 
| Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 285 | .p2 = { .dot_limit = 112000, | 
|  | 286 | .p2_slow = 14, .p2_fast = 14 }, | 
| Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 287 | }; | 
|  | 288 |  | 
| Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 289 | /* Ironlake / Sandybridge | 
|  | 290 | * | 
|  | 291 | * We calculate clock using (register_value + 2) for N/M1/M2, so here | 
|  | 292 | * the range value for them is (actual_value - 2). | 
|  | 293 | */ | 
| Zhenyu Wang | b91ad0e | 2010-02-05 09:14:17 +0800 | [diff] [blame] | 294 | static const intel_limit_t intel_limits_ironlake_dac = { | 
| Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 295 | .dot = { .min = 25000, .max = 350000 }, | 
|  | 296 | .vco = { .min = 1760000, .max = 3510000 }, | 
|  | 297 | .n = { .min = 1, .max = 5 }, | 
|  | 298 | .m = { .min = 79, .max = 127 }, | 
|  | 299 | .m1 = { .min = 12, .max = 22 }, | 
|  | 300 | .m2 = { .min = 5, .max = 9 }, | 
|  | 301 | .p = { .min = 5, .max = 80 }, | 
|  | 302 | .p1 = { .min = 1, .max = 8 }, | 
|  | 303 | .p2 = { .dot_limit = 225000, | 
|  | 304 | .p2_slow = 10, .p2_fast = 5 }, | 
| Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 305 | }; | 
|  | 306 |  | 
| Zhenyu Wang | b91ad0e | 2010-02-05 09:14:17 +0800 | [diff] [blame] | 307 | static const intel_limit_t intel_limits_ironlake_single_lvds = { | 
| Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 308 | .dot = { .min = 25000, .max = 350000 }, | 
|  | 309 | .vco = { .min = 1760000, .max = 3510000 }, | 
|  | 310 | .n = { .min = 1, .max = 3 }, | 
|  | 311 | .m = { .min = 79, .max = 118 }, | 
|  | 312 | .m1 = { .min = 12, .max = 22 }, | 
|  | 313 | .m2 = { .min = 5, .max = 9 }, | 
|  | 314 | .p = { .min = 28, .max = 112 }, | 
|  | 315 | .p1 = { .min = 2, .max = 8 }, | 
|  | 316 | .p2 = { .dot_limit = 225000, | 
|  | 317 | .p2_slow = 14, .p2_fast = 14 }, | 
| Zhenyu Wang | b91ad0e | 2010-02-05 09:14:17 +0800 | [diff] [blame] | 318 | }; | 
|  | 319 |  | 
|  | 320 | static const intel_limit_t intel_limits_ironlake_dual_lvds = { | 
| Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 321 | .dot = { .min = 25000, .max = 350000 }, | 
|  | 322 | .vco = { .min = 1760000, .max = 3510000 }, | 
|  | 323 | .n = { .min = 1, .max = 3 }, | 
|  | 324 | .m = { .min = 79, .max = 127 }, | 
|  | 325 | .m1 = { .min = 12, .max = 22 }, | 
|  | 326 | .m2 = { .min = 5, .max = 9 }, | 
|  | 327 | .p = { .min = 14, .max = 56 }, | 
|  | 328 | .p1 = { .min = 2, .max = 8 }, | 
|  | 329 | .p2 = { .dot_limit = 225000, | 
|  | 330 | .p2_slow = 7, .p2_fast = 7 }, | 
| Zhenyu Wang | b91ad0e | 2010-02-05 09:14:17 +0800 | [diff] [blame] | 331 | }; | 
|  | 332 |  | 
| Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 333 | /* LVDS 100mhz refclk limits. */ | 
| Zhenyu Wang | b91ad0e | 2010-02-05 09:14:17 +0800 | [diff] [blame] | 334 | static const intel_limit_t intel_limits_ironlake_single_lvds_100m = { | 
| Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 335 | .dot = { .min = 25000, .max = 350000 }, | 
|  | 336 | .vco = { .min = 1760000, .max = 3510000 }, | 
|  | 337 | .n = { .min = 1, .max = 2 }, | 
|  | 338 | .m = { .min = 79, .max = 126 }, | 
|  | 339 | .m1 = { .min = 12, .max = 22 }, | 
|  | 340 | .m2 = { .min = 5, .max = 9 }, | 
|  | 341 | .p = { .min = 28, .max = 112 }, | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 342 | .p1 = { .min = 2, .max = 8 }, | 
| Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 343 | .p2 = { .dot_limit = 225000, | 
|  | 344 | .p2_slow = 14, .p2_fast = 14 }, | 
| Zhenyu Wang | b91ad0e | 2010-02-05 09:14:17 +0800 | [diff] [blame] | 345 | }; | 
|  | 346 |  | 
|  | 347 | static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = { | 
| Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 348 | .dot = { .min = 25000, .max = 350000 }, | 
|  | 349 | .vco = { .min = 1760000, .max = 3510000 }, | 
|  | 350 | .n = { .min = 1, .max = 3 }, | 
|  | 351 | .m = { .min = 79, .max = 126 }, | 
|  | 352 | .m1 = { .min = 12, .max = 22 }, | 
|  | 353 | .m2 = { .min = 5, .max = 9 }, | 
|  | 354 | .p = { .min = 14, .max = 42 }, | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 355 | .p1 = { .min = 2, .max = 6 }, | 
| Eric Anholt | 273e27c | 2011-03-30 13:01:10 -0700 | [diff] [blame] | 356 | .p2 = { .dot_limit = 225000, | 
|  | 357 | .p2_slow = 7, .p2_fast = 7 }, | 
| Zhao Yakui | 4547668 | 2009-12-31 16:06:04 +0800 | [diff] [blame] | 358 | }; | 
|  | 359 |  | 
| Ville Syrjälä | dc73051 | 2013-09-24 21:26:30 +0300 | [diff] [blame] | 360 | static const intel_limit_t intel_limits_vlv = { | 
| Ville Syrjälä | f01b796 | 2013-09-27 16:55:49 +0300 | [diff] [blame] | 361 | /* | 
|  | 362 | * These are the data rate limits (measured in fast clocks) | 
|  | 363 | * since those are the strictest limits we have. The fast | 
|  | 364 | * clock and actual rate limits are more relaxed, so checking | 
|  | 365 | * them would make no difference. | 
|  | 366 | */ | 
|  | 367 | .dot = { .min = 25000 * 5, .max = 270000 * 5 }, | 
| Daniel Vetter | 75e5398 | 2013-04-18 21:10:43 +0200 | [diff] [blame] | 368 | .vco = { .min = 4000000, .max = 6000000 }, | 
| Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 369 | .n = { .min = 1, .max = 7 }, | 
| Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 370 | .m1 = { .min = 2, .max = 3 }, | 
|  | 371 | .m2 = { .min = 11, .max = 156 }, | 
| Ville Syrjälä | b99ab66 | 2013-09-24 21:26:26 +0300 | [diff] [blame] | 372 | .p1 = { .min = 2, .max = 3 }, | 
| Ville Syrjälä | 5fdc9c49 | 2013-09-24 21:26:29 +0300 | [diff] [blame] | 373 | .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */ | 
| Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 374 | }; | 
|  | 375 |  | 
| Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 376 | static const intel_limit_t intel_limits_chv = { | 
|  | 377 | /* | 
|  | 378 | * These are the data rate limits (measured in fast clocks) | 
|  | 379 | * since those are the strictest limits we have.  The fast | 
|  | 380 | * clock and actual rate limits are more relaxed, so checking | 
|  | 381 | * them would make no difference. | 
|  | 382 | */ | 
|  | 383 | .dot = { .min = 25000 * 5, .max = 540000 * 5}, | 
|  | 384 | .vco = { .min = 4860000, .max = 6700000 }, | 
|  | 385 | .n = { .min = 1, .max = 1 }, | 
|  | 386 | .m1 = { .min = 2, .max = 2 }, | 
|  | 387 | .m2 = { .min = 24 << 22, .max = 175 << 22 }, | 
|  | 388 | .p1 = { .min = 2, .max = 4 }, | 
|  | 389 | .p2 = {	.p2_slow = 1, .p2_fast = 14 }, | 
|  | 390 | }; | 
|  | 391 |  | 
| Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 392 | static void vlv_clock(int refclk, intel_clock_t *clock) | 
|  | 393 | { | 
|  | 394 | clock->m = clock->m1 * clock->m2; | 
|  | 395 | clock->p = clock->p1 * clock->p2; | 
| Ville Syrjälä | ed5ca77 | 2013-12-02 19:00:45 +0200 | [diff] [blame] | 396 | if (WARN_ON(clock->n == 0 || clock->p == 0)) | 
|  | 397 | return; | 
| Ville Syrjälä | fb03ac0 | 2013-10-14 14:50:30 +0300 | [diff] [blame] | 398 | clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n); | 
|  | 399 | clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p); | 
| Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 400 | } | 
|  | 401 |  | 
| Paulo Zanoni | e0638cd | 2013-09-24 13:52:54 -0300 | [diff] [blame] | 402 | /** | 
|  | 403 | * Returns whether any output on the specified pipe is of the specified type | 
|  | 404 | */ | 
|  | 405 | static bool intel_pipe_has_type(struct drm_crtc *crtc, int type) | 
|  | 406 | { | 
|  | 407 | struct drm_device *dev = crtc->dev; | 
|  | 408 | struct intel_encoder *encoder; | 
|  | 409 |  | 
|  | 410 | for_each_encoder_on_crtc(dev, crtc, encoder) | 
|  | 411 | if (encoder->type == type) | 
|  | 412 | return true; | 
|  | 413 |  | 
|  | 414 | return false; | 
|  | 415 | } | 
|  | 416 |  | 
| Chris Wilson | 1b894b5 | 2010-12-14 20:04:54 +0000 | [diff] [blame] | 417 | static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc, | 
|  | 418 | int refclk) | 
| Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 419 | { | 
| Zhenyu Wang | b91ad0e | 2010-02-05 09:14:17 +0800 | [diff] [blame] | 420 | struct drm_device *dev = crtc->dev; | 
| Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 421 | const intel_limit_t *limit; | 
| Zhenyu Wang | b91ad0e | 2010-02-05 09:14:17 +0800 | [diff] [blame] | 422 |  | 
|  | 423 | if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) { | 
| Daniel Vetter | 1974cad | 2012-11-26 17:22:09 +0100 | [diff] [blame] | 424 | if (intel_is_dual_link_lvds(dev)) { | 
| Chris Wilson | 1b894b5 | 2010-12-14 20:04:54 +0000 | [diff] [blame] | 425 | if (refclk == 100000) | 
| Zhenyu Wang | b91ad0e | 2010-02-05 09:14:17 +0800 | [diff] [blame] | 426 | limit = &intel_limits_ironlake_dual_lvds_100m; | 
|  | 427 | else | 
|  | 428 | limit = &intel_limits_ironlake_dual_lvds; | 
|  | 429 | } else { | 
| Chris Wilson | 1b894b5 | 2010-12-14 20:04:54 +0000 | [diff] [blame] | 430 | if (refclk == 100000) | 
| Zhenyu Wang | b91ad0e | 2010-02-05 09:14:17 +0800 | [diff] [blame] | 431 | limit = &intel_limits_ironlake_single_lvds_100m; | 
|  | 432 | else | 
|  | 433 | limit = &intel_limits_ironlake_single_lvds; | 
|  | 434 | } | 
| Daniel Vetter | c6bb353 | 2013-04-19 11:14:33 +0200 | [diff] [blame] | 435 | } else | 
| Zhenyu Wang | b91ad0e | 2010-02-05 09:14:17 +0800 | [diff] [blame] | 436 | limit = &intel_limits_ironlake_dac; | 
| Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 437 |  | 
|  | 438 | return limit; | 
|  | 439 | } | 
|  | 440 |  | 
| Ma Ling | 044c7c4 | 2009-03-18 20:13:23 +0800 | [diff] [blame] | 441 | static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc) | 
|  | 442 | { | 
|  | 443 | struct drm_device *dev = crtc->dev; | 
| Ma Ling | 044c7c4 | 2009-03-18 20:13:23 +0800 | [diff] [blame] | 444 | const intel_limit_t *limit; | 
|  | 445 |  | 
|  | 446 | if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) { | 
| Daniel Vetter | 1974cad | 2012-11-26 17:22:09 +0100 | [diff] [blame] | 447 | if (intel_is_dual_link_lvds(dev)) | 
| Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 448 | limit = &intel_limits_g4x_dual_channel_lvds; | 
| Ma Ling | 044c7c4 | 2009-03-18 20:13:23 +0800 | [diff] [blame] | 449 | else | 
| Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 450 | limit = &intel_limits_g4x_single_channel_lvds; | 
| Ma Ling | 044c7c4 | 2009-03-18 20:13:23 +0800 | [diff] [blame] | 451 | } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) || | 
|  | 452 | intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) { | 
| Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 453 | limit = &intel_limits_g4x_hdmi; | 
| Ma Ling | 044c7c4 | 2009-03-18 20:13:23 +0800 | [diff] [blame] | 454 | } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) { | 
| Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 455 | limit = &intel_limits_g4x_sdvo; | 
| Ma Ling | 044c7c4 | 2009-03-18 20:13:23 +0800 | [diff] [blame] | 456 | } else /* The option is for other outputs */ | 
| Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 457 | limit = &intel_limits_i9xx_sdvo; | 
| Ma Ling | 044c7c4 | 2009-03-18 20:13:23 +0800 | [diff] [blame] | 458 |  | 
|  | 459 | return limit; | 
|  | 460 | } | 
|  | 461 |  | 
| Chris Wilson | 1b894b5 | 2010-12-14 20:04:54 +0000 | [diff] [blame] | 462 | static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 463 | { | 
|  | 464 | struct drm_device *dev = crtc->dev; | 
|  | 465 | const intel_limit_t *limit; | 
|  | 466 |  | 
| Eric Anholt | bad720f | 2009-10-22 16:11:14 -0700 | [diff] [blame] | 467 | if (HAS_PCH_SPLIT(dev)) | 
| Chris Wilson | 1b894b5 | 2010-12-14 20:04:54 +0000 | [diff] [blame] | 468 | limit = intel_ironlake_limit(crtc, refclk); | 
| Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 469 | else if (IS_G4X(dev)) { | 
| Ma Ling | 044c7c4 | 2009-03-18 20:13:23 +0800 | [diff] [blame] | 470 | limit = intel_g4x_limit(crtc); | 
| Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 471 | } else if (IS_PINEVIEW(dev)) { | 
| Shaohua Li | 2177832 | 2009-02-23 15:19:16 +0800 | [diff] [blame] | 472 | if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) | 
| Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 473 | limit = &intel_limits_pineview_lvds; | 
| Shaohua Li | 2177832 | 2009-02-23 15:19:16 +0800 | [diff] [blame] | 474 | else | 
| Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 475 | limit = &intel_limits_pineview_sdvo; | 
| Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 476 | } else if (IS_CHERRYVIEW(dev)) { | 
|  | 477 | limit = &intel_limits_chv; | 
| Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 478 | } else if (IS_VALLEYVIEW(dev)) { | 
| Ville Syrjälä | dc73051 | 2013-09-24 21:26:30 +0300 | [diff] [blame] | 479 | limit = &intel_limits_vlv; | 
| Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 480 | } else if (!IS_GEN2(dev)) { | 
|  | 481 | if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) | 
|  | 482 | limit = &intel_limits_i9xx_lvds; | 
|  | 483 | else | 
|  | 484 | limit = &intel_limits_i9xx_sdvo; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 485 | } else { | 
|  | 486 | if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) | 
| Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 487 | limit = &intel_limits_i8xx_lvds; | 
| Daniel Vetter | 5d536e2 | 2013-07-06 12:52:06 +0200 | [diff] [blame] | 488 | else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO)) | 
| Keith Packard | e4b3669 | 2009-06-05 19:22:17 -0700 | [diff] [blame] | 489 | limit = &intel_limits_i8xx_dvo; | 
| Daniel Vetter | 5d536e2 | 2013-07-06 12:52:06 +0200 | [diff] [blame] | 490 | else | 
|  | 491 | limit = &intel_limits_i8xx_dac; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 492 | } | 
|  | 493 | return limit; | 
|  | 494 | } | 
|  | 495 |  | 
| Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 496 | /* m1 is reserved as 0 in Pineview, n is a ring counter */ | 
|  | 497 | static void pineview_clock(int refclk, intel_clock_t *clock) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 498 | { | 
| Shaohua Li | 2177832 | 2009-02-23 15:19:16 +0800 | [diff] [blame] | 499 | clock->m = clock->m2 + 2; | 
|  | 500 | clock->p = clock->p1 * clock->p2; | 
| Ville Syrjälä | ed5ca77 | 2013-12-02 19:00:45 +0200 | [diff] [blame] | 501 | if (WARN_ON(clock->n == 0 || clock->p == 0)) | 
|  | 502 | return; | 
| Ville Syrjälä | fb03ac0 | 2013-10-14 14:50:30 +0300 | [diff] [blame] | 503 | clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n); | 
|  | 504 | clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p); | 
| Shaohua Li | 2177832 | 2009-02-23 15:19:16 +0800 | [diff] [blame] | 505 | } | 
|  | 506 |  | 
| Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 507 | static uint32_t i9xx_dpll_compute_m(struct dpll *dpll) | 
|  | 508 | { | 
|  | 509 | return 5 * (dpll->m1 + 2) + (dpll->m2 + 2); | 
|  | 510 | } | 
|  | 511 |  | 
| Daniel Vetter | ac58c3f | 2013-06-01 17:16:17 +0200 | [diff] [blame] | 512 | static void i9xx_clock(int refclk, intel_clock_t *clock) | 
| Shaohua Li | 2177832 | 2009-02-23 15:19:16 +0800 | [diff] [blame] | 513 | { | 
| Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 514 | clock->m = i9xx_dpll_compute_m(clock); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 515 | clock->p = clock->p1 * clock->p2; | 
| Ville Syrjälä | ed5ca77 | 2013-12-02 19:00:45 +0200 | [diff] [blame] | 516 | if (WARN_ON(clock->n + 2 == 0 || clock->p == 0)) | 
|  | 517 | return; | 
| Ville Syrjälä | fb03ac0 | 2013-10-14 14:50:30 +0300 | [diff] [blame] | 518 | clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2); | 
|  | 519 | clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 520 | } | 
|  | 521 |  | 
| Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 522 | static void chv_clock(int refclk, intel_clock_t *clock) | 
|  | 523 | { | 
|  | 524 | clock->m = clock->m1 * clock->m2; | 
|  | 525 | clock->p = clock->p1 * clock->p2; | 
|  | 526 | if (WARN_ON(clock->n == 0 || clock->p == 0)) | 
|  | 527 | return; | 
|  | 528 | clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m, | 
|  | 529 | clock->n << 22); | 
|  | 530 | clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p); | 
|  | 531 | } | 
|  | 532 |  | 
| Jesse Barnes | 7c04d1d | 2009-02-23 15:36:40 -0800 | [diff] [blame] | 533 | #define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 534 | /** | 
|  | 535 | * Returns whether the given set of divisors are valid for a given refclk with | 
|  | 536 | * the given connectors. | 
|  | 537 | */ | 
|  | 538 |  | 
| Chris Wilson | 1b894b5 | 2010-12-14 20:04:54 +0000 | [diff] [blame] | 539 | static bool intel_PLL_is_valid(struct drm_device *dev, | 
|  | 540 | const intel_limit_t *limit, | 
|  | 541 | const intel_clock_t *clock) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 542 | { | 
| Ville Syrjälä | f01b796 | 2013-09-27 16:55:49 +0300 | [diff] [blame] | 543 | if (clock->n   < limit->n.min   || limit->n.max   < clock->n) | 
|  | 544 | INTELPllInvalid("n out of range\n"); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 545 | if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1) | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 546 | INTELPllInvalid("p1 out of range\n"); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 547 | if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2) | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 548 | INTELPllInvalid("m2 out of range\n"); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 549 | if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1) | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 550 | INTELPllInvalid("m1 out of range\n"); | 
| Ville Syrjälä | f01b796 | 2013-09-27 16:55:49 +0300 | [diff] [blame] | 551 |  | 
|  | 552 | if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev)) | 
|  | 553 | if (clock->m1 <= clock->m2) | 
|  | 554 | INTELPllInvalid("m1 <= m2\n"); | 
|  | 555 |  | 
|  | 556 | if (!IS_VALLEYVIEW(dev)) { | 
|  | 557 | if (clock->p < limit->p.min || limit->p.max < clock->p) | 
|  | 558 | INTELPllInvalid("p out of range\n"); | 
|  | 559 | if (clock->m < limit->m.min || limit->m.max < clock->m) | 
|  | 560 | INTELPllInvalid("m out of range\n"); | 
|  | 561 | } | 
|  | 562 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 563 | if (clock->vco < limit->vco.min || limit->vco.max < clock->vco) | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 564 | INTELPllInvalid("vco out of range\n"); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 565 | /* XXX: We may need to be checking "Dot clock" depending on the multiplier, | 
|  | 566 | * connector, etc., rather than just a single range. | 
|  | 567 | */ | 
|  | 568 | if (clock->dot < limit->dot.min || limit->dot.max < clock->dot) | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 569 | INTELPllInvalid("dot out of range\n"); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 570 |  | 
|  | 571 | return true; | 
|  | 572 | } | 
|  | 573 |  | 
| Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 574 | static bool | 
| Daniel Vetter | ee9300b | 2013-06-03 22:40:22 +0200 | [diff] [blame] | 575 | i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc, | 
| Sean Paul | cec2f35 | 2012-01-10 15:09:36 -0800 | [diff] [blame] | 576 | int target, int refclk, intel_clock_t *match_clock, | 
|  | 577 | intel_clock_t *best_clock) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 578 | { | 
|  | 579 | struct drm_device *dev = crtc->dev; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 580 | intel_clock_t clock; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 581 | int err = target; | 
|  | 582 |  | 
| Daniel Vetter | a210b02 | 2012-11-26 17:22:08 +0100 | [diff] [blame] | 583 | if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) { | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 584 | /* | 
| Daniel Vetter | a210b02 | 2012-11-26 17:22:08 +0100 | [diff] [blame] | 585 | * For LVDS just rely on its current settings for dual-channel. | 
|  | 586 | * We haven't figured out how to reliably set up different | 
|  | 587 | * single/dual channel state, if we even can. | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 588 | */ | 
| Daniel Vetter | 1974cad | 2012-11-26 17:22:09 +0100 | [diff] [blame] | 589 | if (intel_is_dual_link_lvds(dev)) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 590 | clock.p2 = limit->p2.p2_fast; | 
|  | 591 | else | 
|  | 592 | clock.p2 = limit->p2.p2_slow; | 
|  | 593 | } else { | 
|  | 594 | if (target < limit->p2.dot_limit) | 
|  | 595 | clock.p2 = limit->p2.p2_slow; | 
|  | 596 | else | 
|  | 597 | clock.p2 = limit->p2.p2_fast; | 
|  | 598 | } | 
|  | 599 |  | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 600 | memset(best_clock, 0, sizeof(*best_clock)); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 601 |  | 
| Zhao Yakui | 4215866 | 2009-11-20 11:24:18 +0800 | [diff] [blame] | 602 | for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; | 
|  | 603 | clock.m1++) { | 
|  | 604 | for (clock.m2 = limit->m2.min; | 
|  | 605 | clock.m2 <= limit->m2.max; clock.m2++) { | 
| Daniel Vetter | c0efc38 | 2013-06-03 20:56:24 +0200 | [diff] [blame] | 606 | if (clock.m2 >= clock.m1) | 
| Zhao Yakui | 4215866 | 2009-11-20 11:24:18 +0800 | [diff] [blame] | 607 | break; | 
|  | 608 | for (clock.n = limit->n.min; | 
|  | 609 | clock.n <= limit->n.max; clock.n++) { | 
|  | 610 | for (clock.p1 = limit->p1.min; | 
|  | 611 | clock.p1 <= limit->p1.max; clock.p1++) { | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 612 | int this_err; | 
|  | 613 |  | 
| Daniel Vetter | ac58c3f | 2013-06-01 17:16:17 +0200 | [diff] [blame] | 614 | i9xx_clock(refclk, &clock); | 
| Chris Wilson | 1b894b5 | 2010-12-14 20:04:54 +0000 | [diff] [blame] | 615 | if (!intel_PLL_is_valid(dev, limit, | 
|  | 616 | &clock)) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 617 | continue; | 
| Sean Paul | cec2f35 | 2012-01-10 15:09:36 -0800 | [diff] [blame] | 618 | if (match_clock && | 
|  | 619 | clock.p != match_clock->p) | 
|  | 620 | continue; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 621 |  | 
|  | 622 | this_err = abs(clock.dot - target); | 
|  | 623 | if (this_err < err) { | 
|  | 624 | *best_clock = clock; | 
|  | 625 | err = this_err; | 
|  | 626 | } | 
|  | 627 | } | 
|  | 628 | } | 
|  | 629 | } | 
|  | 630 | } | 
|  | 631 |  | 
|  | 632 | return (err != target); | 
|  | 633 | } | 
|  | 634 |  | 
| Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 635 | static bool | 
| Daniel Vetter | ee9300b | 2013-06-03 22:40:22 +0200 | [diff] [blame] | 636 | pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc, | 
|  | 637 | int target, int refclk, intel_clock_t *match_clock, | 
|  | 638 | intel_clock_t *best_clock) | 
| Daniel Vetter | ac58c3f | 2013-06-01 17:16:17 +0200 | [diff] [blame] | 639 | { | 
|  | 640 | struct drm_device *dev = crtc->dev; | 
|  | 641 | intel_clock_t clock; | 
|  | 642 | int err = target; | 
|  | 643 |  | 
|  | 644 | if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) { | 
|  | 645 | /* | 
|  | 646 | * For LVDS just rely on its current settings for dual-channel. | 
|  | 647 | * We haven't figured out how to reliably set up different | 
|  | 648 | * single/dual channel state, if we even can. | 
|  | 649 | */ | 
|  | 650 | if (intel_is_dual_link_lvds(dev)) | 
|  | 651 | clock.p2 = limit->p2.p2_fast; | 
|  | 652 | else | 
|  | 653 | clock.p2 = limit->p2.p2_slow; | 
|  | 654 | } else { | 
|  | 655 | if (target < limit->p2.dot_limit) | 
|  | 656 | clock.p2 = limit->p2.p2_slow; | 
|  | 657 | else | 
|  | 658 | clock.p2 = limit->p2.p2_fast; | 
|  | 659 | } | 
|  | 660 |  | 
|  | 661 | memset(best_clock, 0, sizeof(*best_clock)); | 
|  | 662 |  | 
|  | 663 | for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; | 
|  | 664 | clock.m1++) { | 
|  | 665 | for (clock.m2 = limit->m2.min; | 
|  | 666 | clock.m2 <= limit->m2.max; clock.m2++) { | 
| Daniel Vetter | ac58c3f | 2013-06-01 17:16:17 +0200 | [diff] [blame] | 667 | for (clock.n = limit->n.min; | 
|  | 668 | clock.n <= limit->n.max; clock.n++) { | 
|  | 669 | for (clock.p1 = limit->p1.min; | 
|  | 670 | clock.p1 <= limit->p1.max; clock.p1++) { | 
|  | 671 | int this_err; | 
|  | 672 |  | 
|  | 673 | pineview_clock(refclk, &clock); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 674 | if (!intel_PLL_is_valid(dev, limit, | 
|  | 675 | &clock)) | 
|  | 676 | continue; | 
|  | 677 | if (match_clock && | 
|  | 678 | clock.p != match_clock->p) | 
|  | 679 | continue; | 
|  | 680 |  | 
|  | 681 | this_err = abs(clock.dot - target); | 
|  | 682 | if (this_err < err) { | 
|  | 683 | *best_clock = clock; | 
|  | 684 | err = this_err; | 
|  | 685 | } | 
|  | 686 | } | 
|  | 687 | } | 
|  | 688 | } | 
|  | 689 | } | 
|  | 690 |  | 
|  | 691 | return (err != target); | 
|  | 692 | } | 
|  | 693 |  | 
| Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 694 | static bool | 
| Daniel Vetter | ee9300b | 2013-06-03 22:40:22 +0200 | [diff] [blame] | 695 | g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc, | 
|  | 696 | int target, int refclk, intel_clock_t *match_clock, | 
|  | 697 | intel_clock_t *best_clock) | 
| Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 698 | { | 
|  | 699 | struct drm_device *dev = crtc->dev; | 
| Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 700 | intel_clock_t clock; | 
|  | 701 | int max_n; | 
|  | 702 | bool found; | 
| Adam Jackson | 6ba770d | 2010-07-02 16:43:30 -0400 | [diff] [blame] | 703 | /* approximately equals target * 0.00585 */ | 
|  | 704 | int err_most = (target >> 8) + (target >> 9); | 
| Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 705 | found = false; | 
|  | 706 |  | 
|  | 707 | if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) { | 
| Daniel Vetter | 1974cad | 2012-11-26 17:22:09 +0100 | [diff] [blame] | 708 | if (intel_is_dual_link_lvds(dev)) | 
| Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 709 | clock.p2 = limit->p2.p2_fast; | 
|  | 710 | else | 
|  | 711 | clock.p2 = limit->p2.p2_slow; | 
|  | 712 | } else { | 
|  | 713 | if (target < limit->p2.dot_limit) | 
|  | 714 | clock.p2 = limit->p2.p2_slow; | 
|  | 715 | else | 
|  | 716 | clock.p2 = limit->p2.p2_fast; | 
|  | 717 | } | 
|  | 718 |  | 
|  | 719 | memset(best_clock, 0, sizeof(*best_clock)); | 
|  | 720 | max_n = limit->n.max; | 
| Gilles Espinasse | f77f13e | 2010-03-29 15:41:47 +0200 | [diff] [blame] | 721 | /* based on hardware requirement, prefer smaller n to precision */ | 
| Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 722 | for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) { | 
| Gilles Espinasse | f77f13e | 2010-03-29 15:41:47 +0200 | [diff] [blame] | 723 | /* based on hardware requirement, prefere larger m1,m2 */ | 
| Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 724 | for (clock.m1 = limit->m1.max; | 
|  | 725 | clock.m1 >= limit->m1.min; clock.m1--) { | 
|  | 726 | for (clock.m2 = limit->m2.max; | 
|  | 727 | clock.m2 >= limit->m2.min; clock.m2--) { | 
|  | 728 | for (clock.p1 = limit->p1.max; | 
|  | 729 | clock.p1 >= limit->p1.min; clock.p1--) { | 
|  | 730 | int this_err; | 
|  | 731 |  | 
| Daniel Vetter | ac58c3f | 2013-06-01 17:16:17 +0200 | [diff] [blame] | 732 | i9xx_clock(refclk, &clock); | 
| Chris Wilson | 1b894b5 | 2010-12-14 20:04:54 +0000 | [diff] [blame] | 733 | if (!intel_PLL_is_valid(dev, limit, | 
|  | 734 | &clock)) | 
| Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 735 | continue; | 
| Chris Wilson | 1b894b5 | 2010-12-14 20:04:54 +0000 | [diff] [blame] | 736 |  | 
|  | 737 | this_err = abs(clock.dot - target); | 
| Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 738 | if (this_err < err_most) { | 
|  | 739 | *best_clock = clock; | 
|  | 740 | err_most = this_err; | 
|  | 741 | max_n = clock.n; | 
|  | 742 | found = true; | 
|  | 743 | } | 
|  | 744 | } | 
|  | 745 | } | 
|  | 746 | } | 
|  | 747 | } | 
| Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 748 | return found; | 
|  | 749 | } | 
| Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 750 |  | 
| Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 751 | static bool | 
| Daniel Vetter | ee9300b | 2013-06-03 22:40:22 +0200 | [diff] [blame] | 752 | vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc, | 
|  | 753 | int target, int refclk, intel_clock_t *match_clock, | 
|  | 754 | intel_clock_t *best_clock) | 
| Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 755 | { | 
| Ville Syrjälä | f01b796 | 2013-09-27 16:55:49 +0300 | [diff] [blame] | 756 | struct drm_device *dev = crtc->dev; | 
| Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 757 | intel_clock_t clock; | 
| Ville Syrjälä | 69e4f900 | 2013-09-24 21:26:20 +0300 | [diff] [blame] | 758 | unsigned int bestppm = 1000000; | 
| Ville Syrjälä | 27e639b | 2013-09-24 21:26:24 +0300 | [diff] [blame] | 759 | /* min update 19.2 MHz */ | 
|  | 760 | int max_n = min(limit->n.max, refclk / 19200); | 
| Ville Syrjälä | 49e497e | 2013-09-24 21:26:31 +0300 | [diff] [blame] | 761 | bool found = false; | 
| Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 762 |  | 
| Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 763 | target *= 5; /* fast clock */ | 
|  | 764 |  | 
|  | 765 | memset(best_clock, 0, sizeof(*best_clock)); | 
| Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 766 |  | 
|  | 767 | /* based on hardware requirement, prefer smaller n to precision */ | 
| Ville Syrjälä | 27e639b | 2013-09-24 21:26:24 +0300 | [diff] [blame] | 768 | for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) { | 
| Ville Syrjälä | 811bbf0 | 2013-09-24 21:26:25 +0300 | [diff] [blame] | 769 | for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) { | 
| Ville Syrjälä | 889059d | 2013-09-24 21:26:27 +0300 | [diff] [blame] | 770 | for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow; | 
| Ville Syrjälä | c1a9ae4 | 2013-09-24 21:26:23 +0300 | [diff] [blame] | 771 | clock.p2 -= clock.p2 > 10 ? 2 : 1) { | 
| Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 772 | clock.p = clock.p1 * clock.p2; | 
| Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 773 | /* based on hardware requirement, prefer bigger m1,m2 values */ | 
| Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 774 | for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) { | 
| Ville Syrjälä | 69e4f900 | 2013-09-24 21:26:20 +0300 | [diff] [blame] | 775 | unsigned int ppm, diff; | 
|  | 776 |  | 
| Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 777 | clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n, | 
|  | 778 | refclk * clock.m1); | 
| Ville Syrjälä | 43b0ac5 | 2013-09-24 21:26:18 +0300 | [diff] [blame] | 779 |  | 
| Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 780 | vlv_clock(refclk, &clock); | 
|  | 781 |  | 
| Ville Syrjälä | f01b796 | 2013-09-27 16:55:49 +0300 | [diff] [blame] | 782 | if (!intel_PLL_is_valid(dev, limit, | 
|  | 783 | &clock)) | 
| Ville Syrjälä | 43b0ac5 | 2013-09-24 21:26:18 +0300 | [diff] [blame] | 784 | continue; | 
|  | 785 |  | 
| Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 786 | diff = abs(clock.dot - target); | 
|  | 787 | ppm = div_u64(1000000ULL * diff, target); | 
|  | 788 |  | 
|  | 789 | if (ppm < 100 && clock.p > best_clock->p) { | 
| Ville Syrjälä | 43b0ac5 | 2013-09-24 21:26:18 +0300 | [diff] [blame] | 790 | bestppm = 0; | 
| Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 791 | *best_clock = clock; | 
| Ville Syrjälä | 49e497e | 2013-09-24 21:26:31 +0300 | [diff] [blame] | 792 | found = true; | 
| Ville Syrjälä | 43b0ac5 | 2013-09-24 21:26:18 +0300 | [diff] [blame] | 793 | } | 
| Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 794 |  | 
| Ville Syrjälä | c686122 | 2013-09-24 21:26:21 +0300 | [diff] [blame] | 795 | if (bestppm >= 10 && ppm < bestppm - 10) { | 
| Ville Syrjälä | 69e4f900 | 2013-09-24 21:26:20 +0300 | [diff] [blame] | 796 | bestppm = ppm; | 
| Ville Syrjälä | 6b4bf1c | 2013-09-27 16:54:19 +0300 | [diff] [blame] | 797 | *best_clock = clock; | 
| Ville Syrjälä | 49e497e | 2013-09-24 21:26:31 +0300 | [diff] [blame] | 798 | found = true; | 
| Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 799 | } | 
|  | 800 | } | 
|  | 801 | } | 
|  | 802 | } | 
|  | 803 | } | 
| Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 804 |  | 
| Ville Syrjälä | 49e497e | 2013-09-24 21:26:31 +0300 | [diff] [blame] | 805 | return found; | 
| Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 806 | } | 
| Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 807 |  | 
| Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 808 | static bool | 
|  | 809 | chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc, | 
|  | 810 | int target, int refclk, intel_clock_t *match_clock, | 
|  | 811 | intel_clock_t *best_clock) | 
|  | 812 | { | 
|  | 813 | struct drm_device *dev = crtc->dev; | 
|  | 814 | intel_clock_t clock; | 
|  | 815 | uint64_t m2; | 
|  | 816 | int found = false; | 
|  | 817 |  | 
|  | 818 | memset(best_clock, 0, sizeof(*best_clock)); | 
|  | 819 |  | 
|  | 820 | /* | 
|  | 821 | * Based on hardware doc, the n always set to 1, and m1 always | 
|  | 822 | * set to 2.  If requires to support 200Mhz refclk, we need to | 
|  | 823 | * revisit this because n may not 1 anymore. | 
|  | 824 | */ | 
|  | 825 | clock.n = 1, clock.m1 = 2; | 
|  | 826 | target *= 5;	/* fast clock */ | 
|  | 827 |  | 
|  | 828 | for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) { | 
|  | 829 | for (clock.p2 = limit->p2.p2_fast; | 
|  | 830 | clock.p2 >= limit->p2.p2_slow; | 
|  | 831 | clock.p2 -= clock.p2 > 10 ? 2 : 1) { | 
|  | 832 |  | 
|  | 833 | clock.p = clock.p1 * clock.p2; | 
|  | 834 |  | 
|  | 835 | m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p * | 
|  | 836 | clock.n) << 22, refclk * clock.m1); | 
|  | 837 |  | 
|  | 838 | if (m2 > INT_MAX/clock.m1) | 
|  | 839 | continue; | 
|  | 840 |  | 
|  | 841 | clock.m2 = m2; | 
|  | 842 |  | 
|  | 843 | chv_clock(refclk, &clock); | 
|  | 844 |  | 
|  | 845 | if (!intel_PLL_is_valid(dev, limit, &clock)) | 
|  | 846 | continue; | 
|  | 847 |  | 
|  | 848 | /* based on hardware requirement, prefer bigger p | 
|  | 849 | */ | 
|  | 850 | if (clock.p > best_clock->p) { | 
|  | 851 | *best_clock = clock; | 
|  | 852 | found = true; | 
|  | 853 | } | 
|  | 854 | } | 
|  | 855 | } | 
|  | 856 |  | 
|  | 857 | return found; | 
|  | 858 | } | 
|  | 859 |  | 
| Ville Syrjälä | 20ddf66 | 2013-09-04 18:25:25 +0300 | [diff] [blame] | 860 | bool intel_crtc_active(struct drm_crtc *crtc) | 
|  | 861 | { | 
|  | 862 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 863 |  | 
|  | 864 | /* Be paranoid as we can arrive here with only partial | 
|  | 865 | * state retrieved from the hardware during setup. | 
|  | 866 | * | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 867 | * We can ditch the adjusted_mode.crtc_clock check as soon | 
| Ville Syrjälä | 20ddf66 | 2013-09-04 18:25:25 +0300 | [diff] [blame] | 868 | * as Haswell has gained clock readout/fastboot support. | 
|  | 869 | * | 
| Dave Airlie | 66e514c | 2014-04-03 07:51:54 +1000 | [diff] [blame] | 870 | * We can ditch the crtc->primary->fb check as soon as we can | 
| Ville Syrjälä | 20ddf66 | 2013-09-04 18:25:25 +0300 | [diff] [blame] | 871 | * properly reconstruct framebuffers. | 
|  | 872 | */ | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 873 | return intel_crtc->active && crtc->primary->fb && | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 874 | intel_crtc->config.adjusted_mode.crtc_clock; | 
| Ville Syrjälä | 20ddf66 | 2013-09-04 18:25:25 +0300 | [diff] [blame] | 875 | } | 
|  | 876 |  | 
| Paulo Zanoni | a5c961d | 2012-10-24 15:59:34 -0200 | [diff] [blame] | 877 | enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv, | 
|  | 878 | enum pipe pipe) | 
|  | 879 | { | 
|  | 880 | struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; | 
|  | 881 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 882 |  | 
| Daniel Vetter | 3b117c8 | 2013-04-17 20:15:07 +0200 | [diff] [blame] | 883 | return intel_crtc->config.cpu_transcoder; | 
| Paulo Zanoni | a5c961d | 2012-10-24 15:59:34 -0200 | [diff] [blame] | 884 | } | 
|  | 885 |  | 
| Ville Syrjälä | 57e22f4 | 2013-11-06 13:56:28 -0200 | [diff] [blame] | 886 | static void g4x_wait_for_vblank(struct drm_device *dev, int pipe) | 
| Paulo Zanoni | a928d53 | 2012-05-04 17:18:15 -0300 | [diff] [blame] | 887 | { | 
|  | 888 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Ville Syrjälä | 57e22f4 | 2013-11-06 13:56:28 -0200 | [diff] [blame] | 889 | u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe); | 
| Paulo Zanoni | a928d53 | 2012-05-04 17:18:15 -0300 | [diff] [blame] | 890 |  | 
|  | 891 | frame = I915_READ(frame_reg); | 
|  | 892 |  | 
|  | 893 | if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50)) | 
| Jesse Barnes | 9393707 | 2014-04-04 16:12:09 -0700 | [diff] [blame] | 894 | WARN(1, "vblank wait timed out\n"); | 
| Paulo Zanoni | a928d53 | 2012-05-04 17:18:15 -0300 | [diff] [blame] | 895 | } | 
|  | 896 |  | 
| Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 897 | /** | 
|  | 898 | * intel_wait_for_vblank - wait for vblank on a given pipe | 
|  | 899 | * @dev: drm device | 
|  | 900 | * @pipe: pipe to wait for | 
|  | 901 | * | 
|  | 902 | * Wait for vblank to occur on a given pipe.  Needed for various bits of | 
|  | 903 | * mode setting code. | 
|  | 904 | */ | 
|  | 905 | void intel_wait_for_vblank(struct drm_device *dev, int pipe) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 906 | { | 
| Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 907 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 908 | int pipestat_reg = PIPESTAT(pipe); | 
| Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 909 |  | 
| Ville Syrjälä | 57e22f4 | 2013-11-06 13:56:28 -0200 | [diff] [blame] | 910 | if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { | 
|  | 911 | g4x_wait_for_vblank(dev, pipe); | 
| Paulo Zanoni | a928d53 | 2012-05-04 17:18:15 -0300 | [diff] [blame] | 912 | return; | 
|  | 913 | } | 
|  | 914 |  | 
| Chris Wilson | 300387c | 2010-09-05 20:25:43 +0100 | [diff] [blame] | 915 | /* Clear existing vblank status. Note this will clear any other | 
|  | 916 | * sticky status fields as well. | 
|  | 917 | * | 
|  | 918 | * This races with i915_driver_irq_handler() with the result | 
|  | 919 | * that either function could miss a vblank event.  Here it is not | 
|  | 920 | * fatal, as we will either wait upon the next vblank interrupt or | 
|  | 921 | * timeout.  Generally speaking intel_wait_for_vblank() is only | 
|  | 922 | * called during modeset at which time the GPU should be idle and | 
|  | 923 | * should *not* be performing page flips and thus not waiting on | 
|  | 924 | * vblanks... | 
|  | 925 | * Currently, the result of us stealing a vblank from the irq | 
|  | 926 | * handler is that a single frame will be skipped during swapbuffers. | 
|  | 927 | */ | 
|  | 928 | I915_WRITE(pipestat_reg, | 
|  | 929 | I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS); | 
|  | 930 |  | 
| Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 931 | /* Wait for vblank interrupt bit to set */ | 
| Chris Wilson | 481b6af | 2010-08-23 17:43:35 +0100 | [diff] [blame] | 932 | if (wait_for(I915_READ(pipestat_reg) & | 
|  | 933 | PIPE_VBLANK_INTERRUPT_STATUS, | 
|  | 934 | 50)) | 
| Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 935 | DRM_DEBUG_KMS("vblank wait timed out\n"); | 
|  | 936 | } | 
|  | 937 |  | 
| Ville Syrjälä | fbf49ea | 2013-10-11 14:21:31 +0300 | [diff] [blame] | 938 | static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe) | 
|  | 939 | { | 
|  | 940 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 941 | u32 reg = PIPEDSL(pipe); | 
|  | 942 | u32 line1, line2; | 
|  | 943 | u32 line_mask; | 
|  | 944 |  | 
|  | 945 | if (IS_GEN2(dev)) | 
|  | 946 | line_mask = DSL_LINEMASK_GEN2; | 
|  | 947 | else | 
|  | 948 | line_mask = DSL_LINEMASK_GEN3; | 
|  | 949 |  | 
|  | 950 | line1 = I915_READ(reg) & line_mask; | 
|  | 951 | mdelay(5); | 
|  | 952 | line2 = I915_READ(reg) & line_mask; | 
|  | 953 |  | 
|  | 954 | return line1 == line2; | 
|  | 955 | } | 
|  | 956 |  | 
| Keith Packard | ab7ad7f | 2010-10-03 00:33:06 -0700 | [diff] [blame] | 957 | /* | 
|  | 958 | * intel_wait_for_pipe_off - wait for pipe to turn off | 
| Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 959 | * @dev: drm device | 
|  | 960 | * @pipe: pipe to wait for | 
|  | 961 | * | 
|  | 962 | * After disabling a pipe, we can't wait for vblank in the usual way, | 
|  | 963 | * spinning on the vblank interrupt status bit, since we won't actually | 
|  | 964 | * see an interrupt when the pipe is disabled. | 
|  | 965 | * | 
| Keith Packard | ab7ad7f | 2010-10-03 00:33:06 -0700 | [diff] [blame] | 966 | * On Gen4 and above: | 
|  | 967 | *   wait for the pipe register state bit to turn off | 
|  | 968 | * | 
|  | 969 | * Otherwise: | 
|  | 970 | *   wait for the display line value to settle (it usually | 
|  | 971 | *   ends up stopping at the start of the next frame). | 
| Chris Wilson | 58e10eb | 2010-10-03 10:56:11 +0100 | [diff] [blame] | 972 | * | 
| Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 973 | */ | 
| Chris Wilson | 58e10eb | 2010-10-03 10:56:11 +0100 | [diff] [blame] | 974 | void intel_wait_for_pipe_off(struct drm_device *dev, int pipe) | 
| Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 975 | { | 
|  | 976 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Paulo Zanoni | 702e7a5 | 2012-10-23 18:29:59 -0200 | [diff] [blame] | 977 | enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, | 
|  | 978 | pipe); | 
| Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 979 |  | 
| Keith Packard | ab7ad7f | 2010-10-03 00:33:06 -0700 | [diff] [blame] | 980 | if (INTEL_INFO(dev)->gen >= 4) { | 
| Paulo Zanoni | 702e7a5 | 2012-10-23 18:29:59 -0200 | [diff] [blame] | 981 | int reg = PIPECONF(cpu_transcoder); | 
| Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 982 |  | 
| Keith Packard | ab7ad7f | 2010-10-03 00:33:06 -0700 | [diff] [blame] | 983 | /* Wait for the Pipe State to go off */ | 
| Chris Wilson | 58e10eb | 2010-10-03 10:56:11 +0100 | [diff] [blame] | 984 | if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0, | 
|  | 985 | 100)) | 
| Daniel Vetter | 284637d | 2012-07-09 09:51:57 +0200 | [diff] [blame] | 986 | WARN(1, "pipe_off wait timed out\n"); | 
| Keith Packard | ab7ad7f | 2010-10-03 00:33:06 -0700 | [diff] [blame] | 987 | } else { | 
| Keith Packard | ab7ad7f | 2010-10-03 00:33:06 -0700 | [diff] [blame] | 988 | /* Wait for the display line to settle */ | 
| Ville Syrjälä | fbf49ea | 2013-10-11 14:21:31 +0300 | [diff] [blame] | 989 | if (wait_for(pipe_dsl_stopped(dev, pipe), 100)) | 
| Daniel Vetter | 284637d | 2012-07-09 09:51:57 +0200 | [diff] [blame] | 990 | WARN(1, "pipe_off wait timed out\n"); | 
| Keith Packard | ab7ad7f | 2010-10-03 00:33:06 -0700 | [diff] [blame] | 991 | } | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 992 | } | 
|  | 993 |  | 
| Damien Lespiau | b0ea7d3 | 2012-12-13 16:09:00 +0000 | [diff] [blame] | 994 | /* | 
|  | 995 | * ibx_digital_port_connected - is the specified port connected? | 
|  | 996 | * @dev_priv: i915 private structure | 
|  | 997 | * @port: the port to test | 
|  | 998 | * | 
|  | 999 | * Returns true if @port is connected, false otherwise. | 
|  | 1000 | */ | 
|  | 1001 | bool ibx_digital_port_connected(struct drm_i915_private *dev_priv, | 
|  | 1002 | struct intel_digital_port *port) | 
|  | 1003 | { | 
|  | 1004 | u32 bit; | 
|  | 1005 |  | 
| Damien Lespiau | c36346e | 2012-12-13 16:09:03 +0000 | [diff] [blame] | 1006 | if (HAS_PCH_IBX(dev_priv->dev)) { | 
| Robin Schroer | eba905b | 2014-05-18 02:24:50 +0200 | [diff] [blame] | 1007 | switch (port->port) { | 
| Damien Lespiau | c36346e | 2012-12-13 16:09:03 +0000 | [diff] [blame] | 1008 | case PORT_B: | 
|  | 1009 | bit = SDE_PORTB_HOTPLUG; | 
|  | 1010 | break; | 
|  | 1011 | case PORT_C: | 
|  | 1012 | bit = SDE_PORTC_HOTPLUG; | 
|  | 1013 | break; | 
|  | 1014 | case PORT_D: | 
|  | 1015 | bit = SDE_PORTD_HOTPLUG; | 
|  | 1016 | break; | 
|  | 1017 | default: | 
|  | 1018 | return true; | 
|  | 1019 | } | 
|  | 1020 | } else { | 
| Robin Schroer | eba905b | 2014-05-18 02:24:50 +0200 | [diff] [blame] | 1021 | switch (port->port) { | 
| Damien Lespiau | c36346e | 2012-12-13 16:09:03 +0000 | [diff] [blame] | 1022 | case PORT_B: | 
|  | 1023 | bit = SDE_PORTB_HOTPLUG_CPT; | 
|  | 1024 | break; | 
|  | 1025 | case PORT_C: | 
|  | 1026 | bit = SDE_PORTC_HOTPLUG_CPT; | 
|  | 1027 | break; | 
|  | 1028 | case PORT_D: | 
|  | 1029 | bit = SDE_PORTD_HOTPLUG_CPT; | 
|  | 1030 | break; | 
|  | 1031 | default: | 
|  | 1032 | return true; | 
|  | 1033 | } | 
| Damien Lespiau | b0ea7d3 | 2012-12-13 16:09:00 +0000 | [diff] [blame] | 1034 | } | 
|  | 1035 |  | 
|  | 1036 | return I915_READ(SDEISR) & bit; | 
|  | 1037 | } | 
|  | 1038 |  | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1039 | static const char *state_string(bool enabled) | 
|  | 1040 | { | 
|  | 1041 | return enabled ? "on" : "off"; | 
|  | 1042 | } | 
|  | 1043 |  | 
|  | 1044 | /* Only for pre-ILK configs */ | 
| Daniel Vetter | 55607e8 | 2013-06-16 21:42:39 +0200 | [diff] [blame] | 1045 | void assert_pll(struct drm_i915_private *dev_priv, | 
|  | 1046 | enum pipe pipe, bool state) | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1047 | { | 
|  | 1048 | int reg; | 
|  | 1049 | u32 val; | 
|  | 1050 | bool cur_state; | 
|  | 1051 |  | 
|  | 1052 | reg = DPLL(pipe); | 
|  | 1053 | val = I915_READ(reg); | 
|  | 1054 | cur_state = !!(val & DPLL_VCO_ENABLE); | 
|  | 1055 | WARN(cur_state != state, | 
|  | 1056 | "PLL state assertion failure (expected %s, current %s)\n", | 
|  | 1057 | state_string(state), state_string(cur_state)); | 
|  | 1058 | } | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1059 |  | 
| Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 1060 | /* XXX: the dsi pll is shared between MIPI DSI ports */ | 
|  | 1061 | static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state) | 
|  | 1062 | { | 
|  | 1063 | u32 val; | 
|  | 1064 | bool cur_state; | 
|  | 1065 |  | 
|  | 1066 | mutex_lock(&dev_priv->dpio_lock); | 
|  | 1067 | val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL); | 
|  | 1068 | mutex_unlock(&dev_priv->dpio_lock); | 
|  | 1069 |  | 
|  | 1070 | cur_state = val & DSI_PLL_VCO_EN; | 
|  | 1071 | WARN(cur_state != state, | 
|  | 1072 | "DSI PLL state assertion failure (expected %s, current %s)\n", | 
|  | 1073 | state_string(state), state_string(cur_state)); | 
|  | 1074 | } | 
|  | 1075 | #define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true) | 
|  | 1076 | #define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false) | 
|  | 1077 |  | 
| Daniel Vetter | 55607e8 | 2013-06-16 21:42:39 +0200 | [diff] [blame] | 1078 | struct intel_shared_dpll * | 
| Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 1079 | intel_crtc_to_shared_dpll(struct intel_crtc *crtc) | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1080 | { | 
| Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 1081 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; | 
|  | 1082 |  | 
| Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 1083 | if (crtc->config.shared_dpll < 0) | 
| Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 1084 | return NULL; | 
|  | 1085 |  | 
| Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 1086 | return &dev_priv->shared_dplls[crtc->config.shared_dpll]; | 
| Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 1087 | } | 
|  | 1088 |  | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1089 | /* For ILK+ */ | 
| Daniel Vetter | 55607e8 | 2013-06-16 21:42:39 +0200 | [diff] [blame] | 1090 | void assert_shared_dpll(struct drm_i915_private *dev_priv, | 
|  | 1091 | struct intel_shared_dpll *pll, | 
|  | 1092 | bool state) | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1093 | { | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1094 | bool cur_state; | 
| Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 1095 | struct intel_dpll_hw_state hw_state; | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1096 |  | 
| Eugeni Dodonov | 9d82aa1 | 2012-05-09 15:37:17 -0300 | [diff] [blame] | 1097 | if (HAS_PCH_LPT(dev_priv->dev)) { | 
|  | 1098 | DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n"); | 
|  | 1099 | return; | 
|  | 1100 | } | 
|  | 1101 |  | 
| Chris Wilson | 92b27b0 | 2012-05-20 18:10:50 +0100 | [diff] [blame] | 1102 | if (WARN (!pll, | 
| Daniel Vetter | 46edb02 | 2013-06-05 13:34:12 +0200 | [diff] [blame] | 1103 | "asserting DPLL %s with no DPLL\n", state_string(state))) | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 1104 | return; | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 1105 |  | 
| Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 1106 | cur_state = pll->get_hw_state(dev_priv, pll, &hw_state); | 
| Chris Wilson | 92b27b0 | 2012-05-20 18:10:50 +0100 | [diff] [blame] | 1107 | WARN(cur_state != state, | 
| Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 1108 | "%s assertion failure (expected %s, current %s)\n", | 
|  | 1109 | pll->name, state_string(state), state_string(cur_state)); | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1110 | } | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1111 |  | 
|  | 1112 | static void assert_fdi_tx(struct drm_i915_private *dev_priv, | 
|  | 1113 | enum pipe pipe, bool state) | 
|  | 1114 | { | 
|  | 1115 | int reg; | 
|  | 1116 | u32 val; | 
|  | 1117 | bool cur_state; | 
| Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 1118 | enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, | 
|  | 1119 | pipe); | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1120 |  | 
| Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 1121 | if (HAS_DDI(dev_priv->dev)) { | 
|  | 1122 | /* DDI does not have a specific FDI_TX register */ | 
| Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 1123 | reg = TRANS_DDI_FUNC_CTL(cpu_transcoder); | 
| Eugeni Dodonov | bf507ef | 2012-05-09 15:37:18 -0300 | [diff] [blame] | 1124 | val = I915_READ(reg); | 
| Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 1125 | cur_state = !!(val & TRANS_DDI_FUNC_ENABLE); | 
| Eugeni Dodonov | bf507ef | 2012-05-09 15:37:18 -0300 | [diff] [blame] | 1126 | } else { | 
|  | 1127 | reg = FDI_TX_CTL(pipe); | 
|  | 1128 | val = I915_READ(reg); | 
|  | 1129 | cur_state = !!(val & FDI_TX_ENABLE); | 
|  | 1130 | } | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1131 | WARN(cur_state != state, | 
|  | 1132 | "FDI TX state assertion failure (expected %s, current %s)\n", | 
|  | 1133 | state_string(state), state_string(cur_state)); | 
|  | 1134 | } | 
|  | 1135 | #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true) | 
|  | 1136 | #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false) | 
|  | 1137 |  | 
|  | 1138 | static void assert_fdi_rx(struct drm_i915_private *dev_priv, | 
|  | 1139 | enum pipe pipe, bool state) | 
|  | 1140 | { | 
|  | 1141 | int reg; | 
|  | 1142 | u32 val; | 
|  | 1143 | bool cur_state; | 
|  | 1144 |  | 
| Paulo Zanoni | d63fa0d | 2012-11-20 13:27:35 -0200 | [diff] [blame] | 1145 | reg = FDI_RX_CTL(pipe); | 
|  | 1146 | val = I915_READ(reg); | 
|  | 1147 | cur_state = !!(val & FDI_RX_ENABLE); | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1148 | WARN(cur_state != state, | 
|  | 1149 | "FDI RX state assertion failure (expected %s, current %s)\n", | 
|  | 1150 | state_string(state), state_string(cur_state)); | 
|  | 1151 | } | 
|  | 1152 | #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true) | 
|  | 1153 | #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false) | 
|  | 1154 |  | 
|  | 1155 | static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv, | 
|  | 1156 | enum pipe pipe) | 
|  | 1157 | { | 
|  | 1158 | int reg; | 
|  | 1159 | u32 val; | 
|  | 1160 |  | 
|  | 1161 | /* ILK FDI PLL is always enabled */ | 
| Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 1162 | if (INTEL_INFO(dev_priv->dev)->gen == 5) | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1163 | return; | 
|  | 1164 |  | 
| Eugeni Dodonov | bf507ef | 2012-05-09 15:37:18 -0300 | [diff] [blame] | 1165 | /* On Haswell, DDI ports are responsible for the FDI PLL setup */ | 
| Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 1166 | if (HAS_DDI(dev_priv->dev)) | 
| Eugeni Dodonov | bf507ef | 2012-05-09 15:37:18 -0300 | [diff] [blame] | 1167 | return; | 
|  | 1168 |  | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1169 | reg = FDI_TX_CTL(pipe); | 
|  | 1170 | val = I915_READ(reg); | 
|  | 1171 | WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n"); | 
|  | 1172 | } | 
|  | 1173 |  | 
| Daniel Vetter | 55607e8 | 2013-06-16 21:42:39 +0200 | [diff] [blame] | 1174 | void assert_fdi_rx_pll(struct drm_i915_private *dev_priv, | 
|  | 1175 | enum pipe pipe, bool state) | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1176 | { | 
|  | 1177 | int reg; | 
|  | 1178 | u32 val; | 
| Daniel Vetter | 55607e8 | 2013-06-16 21:42:39 +0200 | [diff] [blame] | 1179 | bool cur_state; | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1180 |  | 
|  | 1181 | reg = FDI_RX_CTL(pipe); | 
|  | 1182 | val = I915_READ(reg); | 
| Daniel Vetter | 55607e8 | 2013-06-16 21:42:39 +0200 | [diff] [blame] | 1183 | cur_state = !!(val & FDI_RX_PLL_ENABLE); | 
|  | 1184 | WARN(cur_state != state, | 
|  | 1185 | "FDI RX PLL assertion failure (expected %s, current %s)\n", | 
|  | 1186 | state_string(state), state_string(cur_state)); | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1187 | } | 
|  | 1188 |  | 
| Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1189 | static void assert_panel_unlocked(struct drm_i915_private *dev_priv, | 
|  | 1190 | enum pipe pipe) | 
|  | 1191 | { | 
|  | 1192 | int pp_reg, lvds_reg; | 
|  | 1193 | u32 val; | 
|  | 1194 | enum pipe panel_pipe = PIPE_A; | 
| Thomas Jarosch | 0de3b48 | 2011-08-25 15:37:45 +0200 | [diff] [blame] | 1195 | bool locked = true; | 
| Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1196 |  | 
|  | 1197 | if (HAS_PCH_SPLIT(dev_priv->dev)) { | 
|  | 1198 | pp_reg = PCH_PP_CONTROL; | 
|  | 1199 | lvds_reg = PCH_LVDS; | 
|  | 1200 | } else { | 
|  | 1201 | pp_reg = PP_CONTROL; | 
|  | 1202 | lvds_reg = LVDS; | 
|  | 1203 | } | 
|  | 1204 |  | 
|  | 1205 | val = I915_READ(pp_reg); | 
|  | 1206 | if (!(val & PANEL_POWER_ON) || | 
|  | 1207 | ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS)) | 
|  | 1208 | locked = false; | 
|  | 1209 |  | 
|  | 1210 | if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT) | 
|  | 1211 | panel_pipe = PIPE_B; | 
|  | 1212 |  | 
|  | 1213 | WARN(panel_pipe == pipe && locked, | 
|  | 1214 | "panel assertion failure, pipe %c regs locked\n", | 
| Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1215 | pipe_name(pipe)); | 
| Jesse Barnes | ea0760c | 2011-01-04 15:09:32 -0800 | [diff] [blame] | 1216 | } | 
|  | 1217 |  | 
| Jani Nikula | 93ce0ba | 2013-09-13 11:03:08 +0300 | [diff] [blame] | 1218 | static void assert_cursor(struct drm_i915_private *dev_priv, | 
|  | 1219 | enum pipe pipe, bool state) | 
|  | 1220 | { | 
|  | 1221 | struct drm_device *dev = dev_priv->dev; | 
|  | 1222 | bool cur_state; | 
|  | 1223 |  | 
| Paulo Zanoni | d9d8208 | 2014-02-27 16:30:56 -0300 | [diff] [blame] | 1224 | if (IS_845G(dev) || IS_I865G(dev)) | 
| Jani Nikula | 93ce0ba | 2013-09-13 11:03:08 +0300 | [diff] [blame] | 1225 | cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE; | 
| Paulo Zanoni | d9d8208 | 2014-02-27 16:30:56 -0300 | [diff] [blame] | 1226 | else | 
| Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 1227 | cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE; | 
| Jani Nikula | 93ce0ba | 2013-09-13 11:03:08 +0300 | [diff] [blame] | 1228 |  | 
|  | 1229 | WARN(cur_state != state, | 
|  | 1230 | "cursor on pipe %c assertion failure (expected %s, current %s)\n", | 
|  | 1231 | pipe_name(pipe), state_string(state), state_string(cur_state)); | 
|  | 1232 | } | 
|  | 1233 | #define assert_cursor_enabled(d, p) assert_cursor(d, p, true) | 
|  | 1234 | #define assert_cursor_disabled(d, p) assert_cursor(d, p, false) | 
|  | 1235 |  | 
| Jesse Barnes | b840d907f | 2011-12-13 13:19:38 -0800 | [diff] [blame] | 1236 | void assert_pipe(struct drm_i915_private *dev_priv, | 
|  | 1237 | enum pipe pipe, bool state) | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1238 | { | 
|  | 1239 | int reg; | 
|  | 1240 | u32 val; | 
| Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1241 | bool cur_state; | 
| Paulo Zanoni | 702e7a5 | 2012-10-23 18:29:59 -0200 | [diff] [blame] | 1242 | enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, | 
|  | 1243 | pipe); | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1244 |  | 
| Daniel Vetter | 8e63678 | 2012-01-22 01:36:48 +0100 | [diff] [blame] | 1245 | /* if we need the pipe A quirk it must be always on */ | 
|  | 1246 | if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) | 
|  | 1247 | state = true; | 
|  | 1248 |  | 
| Imre Deak | da7e29b | 2014-02-18 00:02:02 +0200 | [diff] [blame] | 1249 | if (!intel_display_power_enabled(dev_priv, | 
| Paulo Zanoni | b97186f | 2013-05-03 12:15:36 -0300 | [diff] [blame] | 1250 | POWER_DOMAIN_TRANSCODER(cpu_transcoder))) { | 
| Paulo Zanoni | 6931016 | 2013-01-29 16:35:19 -0200 | [diff] [blame] | 1251 | cur_state = false; | 
|  | 1252 | } else { | 
|  | 1253 | reg = PIPECONF(cpu_transcoder); | 
|  | 1254 | val = I915_READ(reg); | 
|  | 1255 | cur_state = !!(val & PIPECONF_ENABLE); | 
|  | 1256 | } | 
|  | 1257 |  | 
| Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1258 | WARN(cur_state != state, | 
|  | 1259 | "pipe %c assertion failure (expected %s, current %s)\n", | 
| Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1260 | pipe_name(pipe), state_string(state), state_string(cur_state)); | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1261 | } | 
|  | 1262 |  | 
| Chris Wilson | 931872f | 2012-01-16 23:01:13 +0000 | [diff] [blame] | 1263 | static void assert_plane(struct drm_i915_private *dev_priv, | 
|  | 1264 | enum plane plane, bool state) | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1265 | { | 
|  | 1266 | int reg; | 
|  | 1267 | u32 val; | 
| Chris Wilson | 931872f | 2012-01-16 23:01:13 +0000 | [diff] [blame] | 1268 | bool cur_state; | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1269 |  | 
|  | 1270 | reg = DSPCNTR(plane); | 
|  | 1271 | val = I915_READ(reg); | 
| Chris Wilson | 931872f | 2012-01-16 23:01:13 +0000 | [diff] [blame] | 1272 | cur_state = !!(val & DISPLAY_PLANE_ENABLE); | 
|  | 1273 | WARN(cur_state != state, | 
|  | 1274 | "plane %c assertion failure (expected %s, current %s)\n", | 
|  | 1275 | plane_name(plane), state_string(state), state_string(cur_state)); | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1276 | } | 
|  | 1277 |  | 
| Chris Wilson | 931872f | 2012-01-16 23:01:13 +0000 | [diff] [blame] | 1278 | #define assert_plane_enabled(d, p) assert_plane(d, p, true) | 
|  | 1279 | #define assert_plane_disabled(d, p) assert_plane(d, p, false) | 
|  | 1280 |  | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1281 | static void assert_planes_disabled(struct drm_i915_private *dev_priv, | 
|  | 1282 | enum pipe pipe) | 
|  | 1283 | { | 
| Ville Syrjälä | 653e102 | 2013-06-04 13:49:05 +0300 | [diff] [blame] | 1284 | struct drm_device *dev = dev_priv->dev; | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1285 | int reg, i; | 
|  | 1286 | u32 val; | 
|  | 1287 | int cur_pipe; | 
|  | 1288 |  | 
| Ville Syrjälä | 653e102 | 2013-06-04 13:49:05 +0300 | [diff] [blame] | 1289 | /* Primary planes are fixed to pipes on gen4+ */ | 
|  | 1290 | if (INTEL_INFO(dev)->gen >= 4) { | 
| Adam Jackson | 28c05794 | 2011-10-07 14:38:42 -0400 | [diff] [blame] | 1291 | reg = DSPCNTR(pipe); | 
|  | 1292 | val = I915_READ(reg); | 
| Damien Lespiau | 83f26f1 | 2014-03-17 17:59:48 +0000 | [diff] [blame] | 1293 | WARN(val & DISPLAY_PLANE_ENABLE, | 
| Adam Jackson | 28c05794 | 2011-10-07 14:38:42 -0400 | [diff] [blame] | 1294 | "plane %c assertion failure, should be disabled but not\n", | 
|  | 1295 | plane_name(pipe)); | 
| Jesse Barnes | 19ec135 | 2011-02-02 12:28:02 -0800 | [diff] [blame] | 1296 | return; | 
| Adam Jackson | 28c05794 | 2011-10-07 14:38:42 -0400 | [diff] [blame] | 1297 | } | 
| Jesse Barnes | 19ec135 | 2011-02-02 12:28:02 -0800 | [diff] [blame] | 1298 |  | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1299 | /* Need to check both planes against the pipe */ | 
| Damien Lespiau | 08e2a7d | 2013-07-11 20:10:54 +0100 | [diff] [blame] | 1300 | for_each_pipe(i) { | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1301 | reg = DSPCNTR(i); | 
|  | 1302 | val = I915_READ(reg); | 
|  | 1303 | cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >> | 
|  | 1304 | DISPPLANE_SEL_PIPE_SHIFT; | 
|  | 1305 | WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe, | 
| Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1306 | "plane %c assertion failure, should be off on pipe %c but is still active\n", | 
|  | 1307 | plane_name(i), pipe_name(pipe)); | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1308 | } | 
|  | 1309 | } | 
|  | 1310 |  | 
| Jesse Barnes | 19332d7 | 2013-03-28 09:55:38 -0700 | [diff] [blame] | 1311 | static void assert_sprites_disabled(struct drm_i915_private *dev_priv, | 
|  | 1312 | enum pipe pipe) | 
|  | 1313 | { | 
| Ville Syrjälä | 20674ee | 2013-06-04 13:49:06 +0300 | [diff] [blame] | 1314 | struct drm_device *dev = dev_priv->dev; | 
| Damien Lespiau | 1fe4778 | 2014-03-03 17:31:47 +0000 | [diff] [blame] | 1315 | int reg, sprite; | 
| Jesse Barnes | 19332d7 | 2013-03-28 09:55:38 -0700 | [diff] [blame] | 1316 | u32 val; | 
|  | 1317 |  | 
| Ville Syrjälä | 20674ee | 2013-06-04 13:49:06 +0300 | [diff] [blame] | 1318 | if (IS_VALLEYVIEW(dev)) { | 
| Damien Lespiau | 1fe4778 | 2014-03-03 17:31:47 +0000 | [diff] [blame] | 1319 | for_each_sprite(pipe, sprite) { | 
|  | 1320 | reg = SPCNTR(pipe, sprite); | 
| Ville Syrjälä | 20674ee | 2013-06-04 13:49:06 +0300 | [diff] [blame] | 1321 | val = I915_READ(reg); | 
| Damien Lespiau | 83f26f1 | 2014-03-17 17:59:48 +0000 | [diff] [blame] | 1322 | WARN(val & SP_ENABLE, | 
| Ville Syrjälä | 20674ee | 2013-06-04 13:49:06 +0300 | [diff] [blame] | 1323 | "sprite %c assertion failure, should be off on pipe %c but is still active\n", | 
| Damien Lespiau | 1fe4778 | 2014-03-03 17:31:47 +0000 | [diff] [blame] | 1324 | sprite_name(pipe, sprite), pipe_name(pipe)); | 
| Ville Syrjälä | 20674ee | 2013-06-04 13:49:06 +0300 | [diff] [blame] | 1325 | } | 
|  | 1326 | } else if (INTEL_INFO(dev)->gen >= 7) { | 
|  | 1327 | reg = SPRCTL(pipe); | 
| Jesse Barnes | 19332d7 | 2013-03-28 09:55:38 -0700 | [diff] [blame] | 1328 | val = I915_READ(reg); | 
| Damien Lespiau | 83f26f1 | 2014-03-17 17:59:48 +0000 | [diff] [blame] | 1329 | WARN(val & SPRITE_ENABLE, | 
| Ville Syrjälä | 06da8da | 2013-04-17 17:48:51 +0300 | [diff] [blame] | 1330 | "sprite %c assertion failure, should be off on pipe %c but is still active\n", | 
| Ville Syrjälä | 20674ee | 2013-06-04 13:49:06 +0300 | [diff] [blame] | 1331 | plane_name(pipe), pipe_name(pipe)); | 
|  | 1332 | } else if (INTEL_INFO(dev)->gen >= 5) { | 
|  | 1333 | reg = DVSCNTR(pipe); | 
|  | 1334 | val = I915_READ(reg); | 
| Damien Lespiau | 83f26f1 | 2014-03-17 17:59:48 +0000 | [diff] [blame] | 1335 | WARN(val & DVS_ENABLE, | 
| Ville Syrjälä | 20674ee | 2013-06-04 13:49:06 +0300 | [diff] [blame] | 1336 | "sprite %c assertion failure, should be off on pipe %c but is still active\n", | 
|  | 1337 | plane_name(pipe), pipe_name(pipe)); | 
| Jesse Barnes | 19332d7 | 2013-03-28 09:55:38 -0700 | [diff] [blame] | 1338 | } | 
|  | 1339 | } | 
|  | 1340 |  | 
| Paulo Zanoni | 89eff4b | 2014-01-08 11:12:28 -0200 | [diff] [blame] | 1341 | static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv) | 
| Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1342 | { | 
|  | 1343 | u32 val; | 
|  | 1344 | bool enabled; | 
|  | 1345 |  | 
| Paulo Zanoni | 89eff4b | 2014-01-08 11:12:28 -0200 | [diff] [blame] | 1346 | WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev))); | 
| Eugeni Dodonov | 9d82aa1 | 2012-05-09 15:37:17 -0300 | [diff] [blame] | 1347 |  | 
| Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1348 | val = I915_READ(PCH_DREF_CONTROL); | 
|  | 1349 | enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK | | 
|  | 1350 | DREF_SUPERSPREAD_SOURCE_MASK)); | 
|  | 1351 | WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n"); | 
|  | 1352 | } | 
|  | 1353 |  | 
| Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 1354 | static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv, | 
|  | 1355 | enum pipe pipe) | 
| Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1356 | { | 
|  | 1357 | int reg; | 
|  | 1358 | u32 val; | 
|  | 1359 | bool enabled; | 
|  | 1360 |  | 
| Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 1361 | reg = PCH_TRANSCONF(pipe); | 
| Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1362 | val = I915_READ(reg); | 
|  | 1363 | enabled = !!(val & TRANS_ENABLE); | 
| Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1364 | WARN(enabled, | 
|  | 1365 | "transcoder assertion failed, should be off on pipe %c but is still active\n", | 
|  | 1366 | pipe_name(pipe)); | 
| Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1367 | } | 
|  | 1368 |  | 
| Keith Packard | 4e63438 | 2011-08-06 10:39:45 -0700 | [diff] [blame] | 1369 | static bool dp_pipe_enabled(struct drm_i915_private *dev_priv, | 
|  | 1370 | enum pipe pipe, u32 port_sel, u32 val) | 
| Keith Packard | f0575e9 | 2011-07-25 22:12:43 -0700 | [diff] [blame] | 1371 | { | 
|  | 1372 | if ((val & DP_PORT_EN) == 0) | 
|  | 1373 | return false; | 
|  | 1374 |  | 
|  | 1375 | if (HAS_PCH_CPT(dev_priv->dev)) { | 
|  | 1376 | u32	trans_dp_ctl_reg = TRANS_DP_CTL(pipe); | 
|  | 1377 | u32	trans_dp_ctl = I915_READ(trans_dp_ctl_reg); | 
|  | 1378 | if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel) | 
|  | 1379 | return false; | 
| Chon Ming Lee | 44f37d1 | 2014-04-09 13:28:21 +0300 | [diff] [blame] | 1380 | } else if (IS_CHERRYVIEW(dev_priv->dev)) { | 
|  | 1381 | if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe)) | 
|  | 1382 | return false; | 
| Keith Packard | f0575e9 | 2011-07-25 22:12:43 -0700 | [diff] [blame] | 1383 | } else { | 
|  | 1384 | if ((val & DP_PIPE_MASK) != (pipe << 30)) | 
|  | 1385 | return false; | 
|  | 1386 | } | 
|  | 1387 | return true; | 
|  | 1388 | } | 
|  | 1389 |  | 
| Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1390 | static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv, | 
|  | 1391 | enum pipe pipe, u32 val) | 
|  | 1392 | { | 
| Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 1393 | if ((val & SDVO_ENABLE) == 0) | 
| Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1394 | return false; | 
|  | 1395 |  | 
|  | 1396 | if (HAS_PCH_CPT(dev_priv->dev)) { | 
| Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 1397 | if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe)) | 
| Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1398 | return false; | 
| Chon Ming Lee | 44f37d1 | 2014-04-09 13:28:21 +0300 | [diff] [blame] | 1399 | } else if (IS_CHERRYVIEW(dev_priv->dev)) { | 
|  | 1400 | if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe)) | 
|  | 1401 | return false; | 
| Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1402 | } else { | 
| Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 1403 | if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe)) | 
| Keith Packard | 1519b99 | 2011-08-06 10:35:34 -0700 | [diff] [blame] | 1404 | return false; | 
|  | 1405 | } | 
|  | 1406 | return true; | 
|  | 1407 | } | 
|  | 1408 |  | 
|  | 1409 | static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv, | 
|  | 1410 | enum pipe pipe, u32 val) | 
|  | 1411 | { | 
|  | 1412 | if ((val & LVDS_PORT_EN) == 0) | 
|  | 1413 | return false; | 
|  | 1414 |  | 
|  | 1415 | if (HAS_PCH_CPT(dev_priv->dev)) { | 
|  | 1416 | if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe)) | 
|  | 1417 | return false; | 
|  | 1418 | } else { | 
|  | 1419 | if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe)) | 
|  | 1420 | return false; | 
|  | 1421 | } | 
|  | 1422 | return true; | 
|  | 1423 | } | 
|  | 1424 |  | 
|  | 1425 | static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv, | 
|  | 1426 | enum pipe pipe, u32 val) | 
|  | 1427 | { | 
|  | 1428 | if ((val & ADPA_DAC_ENABLE) == 0) | 
|  | 1429 | return false; | 
|  | 1430 | if (HAS_PCH_CPT(dev_priv->dev)) { | 
|  | 1431 | if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe)) | 
|  | 1432 | return false; | 
|  | 1433 | } else { | 
|  | 1434 | if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe)) | 
|  | 1435 | return false; | 
|  | 1436 | } | 
|  | 1437 | return true; | 
|  | 1438 | } | 
|  | 1439 |  | 
| Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1440 | static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv, | 
| Keith Packard | f0575e9 | 2011-07-25 22:12:43 -0700 | [diff] [blame] | 1441 | enum pipe pipe, int reg, u32 port_sel) | 
| Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1442 | { | 
| Jesse Barnes | 47a05ec | 2011-02-07 13:46:40 -0800 | [diff] [blame] | 1443 | u32 val = I915_READ(reg); | 
| Keith Packard | 4e63438 | 2011-08-06 10:39:45 -0700 | [diff] [blame] | 1444 | WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val), | 
| Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1445 | "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n", | 
| Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1446 | reg, pipe_name(pipe)); | 
| Daniel Vetter | de9a35a | 2012-06-05 11:03:40 +0200 | [diff] [blame] | 1447 |  | 
| Daniel Vetter | 75c5da2 | 2012-09-10 21:58:29 +0200 | [diff] [blame] | 1448 | WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0 | 
|  | 1449 | && (val & DP_PIPEB_SELECT), | 
| Daniel Vetter | de9a35a | 2012-06-05 11:03:40 +0200 | [diff] [blame] | 1450 | "IBX PCH dp port still using transcoder B\n"); | 
| Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1451 | } | 
|  | 1452 |  | 
|  | 1453 | static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv, | 
|  | 1454 | enum pipe pipe, int reg) | 
|  | 1455 | { | 
| Jesse Barnes | 47a05ec | 2011-02-07 13:46:40 -0800 | [diff] [blame] | 1456 | u32 val = I915_READ(reg); | 
| Xu, Anhua | b70ad58 | 2012-08-13 03:08:33 +0000 | [diff] [blame] | 1457 | WARN(hdmi_pipe_enabled(dev_priv, pipe, val), | 
| Adam Jackson | 23c99e7 | 2011-10-07 14:38:43 -0400 | [diff] [blame] | 1458 | "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n", | 
| Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1459 | reg, pipe_name(pipe)); | 
| Daniel Vetter | de9a35a | 2012-06-05 11:03:40 +0200 | [diff] [blame] | 1460 |  | 
| Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 1461 | WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0 | 
| Daniel Vetter | 75c5da2 | 2012-09-10 21:58:29 +0200 | [diff] [blame] | 1462 | && (val & SDVO_PIPE_B_SELECT), | 
| Daniel Vetter | de9a35a | 2012-06-05 11:03:40 +0200 | [diff] [blame] | 1463 | "IBX PCH hdmi port still using transcoder B\n"); | 
| Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1464 | } | 
|  | 1465 |  | 
|  | 1466 | static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv, | 
|  | 1467 | enum pipe pipe) | 
|  | 1468 | { | 
|  | 1469 | int reg; | 
|  | 1470 | u32 val; | 
| Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1471 |  | 
| Keith Packard | f0575e9 | 2011-07-25 22:12:43 -0700 | [diff] [blame] | 1472 | assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B); | 
|  | 1473 | assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C); | 
|  | 1474 | assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D); | 
| Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1475 |  | 
|  | 1476 | reg = PCH_ADPA; | 
|  | 1477 | val = I915_READ(reg); | 
| Xu, Anhua | b70ad58 | 2012-08-13 03:08:33 +0000 | [diff] [blame] | 1478 | WARN(adpa_pipe_enabled(dev_priv, pipe, val), | 
| Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1479 | "PCH VGA enabled on transcoder %c, should be disabled\n", | 
| Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1480 | pipe_name(pipe)); | 
| Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1481 |  | 
|  | 1482 | reg = PCH_LVDS; | 
|  | 1483 | val = I915_READ(reg); | 
| Xu, Anhua | b70ad58 | 2012-08-13 03:08:33 +0000 | [diff] [blame] | 1484 | WARN(lvds_pipe_enabled(dev_priv, pipe, val), | 
| Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1485 | "PCH LVDS enabled on transcoder %c, should be disabled\n", | 
| Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1486 | pipe_name(pipe)); | 
| Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1487 |  | 
| Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 1488 | assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB); | 
|  | 1489 | assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC); | 
|  | 1490 | assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID); | 
| Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1491 | } | 
|  | 1492 |  | 
| Jesse Barnes | 40e9cf6 | 2013-10-03 11:35:46 -0700 | [diff] [blame] | 1493 | static void intel_init_dpio(struct drm_device *dev) | 
|  | 1494 | { | 
|  | 1495 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 1496 |  | 
|  | 1497 | if (!IS_VALLEYVIEW(dev)) | 
|  | 1498 | return; | 
|  | 1499 |  | 
| Chon Ming Lee | a09cadd | 2014-04-09 13:28:14 +0300 | [diff] [blame] | 1500 | /* | 
|  | 1501 | * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C), | 
|  | 1502 | * CHV x1 PHY (DP/HDMI D) | 
|  | 1503 | * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C) | 
|  | 1504 | */ | 
|  | 1505 | if (IS_CHERRYVIEW(dev)) { | 
|  | 1506 | DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2; | 
|  | 1507 | DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO; | 
|  | 1508 | } else { | 
|  | 1509 | DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO; | 
|  | 1510 | } | 
| Jesse Barnes | 5382f5f35 | 2013-12-16 16:34:24 -0800 | [diff] [blame] | 1511 | } | 
|  | 1512 |  | 
|  | 1513 | static void intel_reset_dpio(struct drm_device *dev) | 
|  | 1514 | { | 
|  | 1515 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 1516 |  | 
| Chon Ming Lee | 076ed3b | 2014-04-09 13:28:17 +0300 | [diff] [blame] | 1517 | if (IS_CHERRYVIEW(dev)) { | 
|  | 1518 | enum dpio_phy phy; | 
|  | 1519 | u32 val; | 
|  | 1520 |  | 
|  | 1521 | for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) { | 
|  | 1522 | /* Poll for phypwrgood signal */ | 
|  | 1523 | if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & | 
|  | 1524 | PHY_POWERGOOD(phy), 1)) | 
|  | 1525 | DRM_ERROR("Display PHY %d is not power up\n", phy); | 
|  | 1526 |  | 
|  | 1527 | /* | 
|  | 1528 | * Deassert common lane reset for PHY. | 
|  | 1529 | * | 
|  | 1530 | * This should only be done on init and resume from S3 | 
|  | 1531 | * with both PLLs disabled, or we risk losing DPIO and | 
|  | 1532 | * PLL synchronization. | 
|  | 1533 | */ | 
|  | 1534 | val = I915_READ(DISPLAY_PHY_CONTROL); | 
|  | 1535 | I915_WRITE(DISPLAY_PHY_CONTROL, | 
|  | 1536 | PHY_COM_LANE_RESET_DEASSERT(phy, val)); | 
|  | 1537 | } | 
| Chon Ming Lee | 076ed3b | 2014-04-09 13:28:17 +0300 | [diff] [blame] | 1538 | } | 
| Jesse Barnes | 40e9cf6 | 2013-10-03 11:35:46 -0700 | [diff] [blame] | 1539 | } | 
|  | 1540 |  | 
| Daniel Vetter | 426115c | 2013-07-11 22:13:42 +0200 | [diff] [blame] | 1541 | static void vlv_enable_pll(struct intel_crtc *crtc) | 
| Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1542 | { | 
| Daniel Vetter | 426115c | 2013-07-11 22:13:42 +0200 | [diff] [blame] | 1543 | struct drm_device *dev = crtc->base.dev; | 
|  | 1544 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 1545 | int reg = DPLL(crtc->pipe); | 
|  | 1546 | u32 dpll = crtc->config.dpll_hw_state.dpll; | 
| Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1547 |  | 
| Daniel Vetter | 426115c | 2013-07-11 22:13:42 +0200 | [diff] [blame] | 1548 | assert_pipe_disabled(dev_priv, crtc->pipe); | 
| Daniel Vetter | 58c6eaa | 2013-04-11 16:29:09 +0200 | [diff] [blame] | 1549 |  | 
| Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1550 | /* No really, not for ILK+ */ | 
| Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1551 | BUG_ON(!IS_VALLEYVIEW(dev_priv->dev)); | 
|  | 1552 |  | 
|  | 1553 | /* PLL is protected by panel, make sure we can write it */ | 
|  | 1554 | if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev)) | 
| Daniel Vetter | 426115c | 2013-07-11 22:13:42 +0200 | [diff] [blame] | 1555 | assert_panel_unlocked(dev_priv, crtc->pipe); | 
| Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1556 |  | 
| Daniel Vetter | 426115c | 2013-07-11 22:13:42 +0200 | [diff] [blame] | 1557 | I915_WRITE(reg, dpll); | 
|  | 1558 | POSTING_READ(reg); | 
|  | 1559 | udelay(150); | 
|  | 1560 |  | 
|  | 1561 | if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1)) | 
|  | 1562 | DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe); | 
|  | 1563 |  | 
|  | 1564 | I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md); | 
|  | 1565 | POSTING_READ(DPLL_MD(crtc->pipe)); | 
| Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1566 |  | 
|  | 1567 | /* We do this three times for luck */ | 
| Daniel Vetter | 426115c | 2013-07-11 22:13:42 +0200 | [diff] [blame] | 1568 | I915_WRITE(reg, dpll); | 
| Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1569 | POSTING_READ(reg); | 
|  | 1570 | udelay(150); /* wait for warmup */ | 
| Daniel Vetter | 426115c | 2013-07-11 22:13:42 +0200 | [diff] [blame] | 1571 | I915_WRITE(reg, dpll); | 
| Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1572 | POSTING_READ(reg); | 
|  | 1573 | udelay(150); /* wait for warmup */ | 
| Daniel Vetter | 426115c | 2013-07-11 22:13:42 +0200 | [diff] [blame] | 1574 | I915_WRITE(reg, dpll); | 
| Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1575 | POSTING_READ(reg); | 
|  | 1576 | udelay(150); /* wait for warmup */ | 
|  | 1577 | } | 
|  | 1578 |  | 
| Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1579 | static void chv_enable_pll(struct intel_crtc *crtc) | 
|  | 1580 | { | 
|  | 1581 | struct drm_device *dev = crtc->base.dev; | 
|  | 1582 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 1583 | int pipe = crtc->pipe; | 
|  | 1584 | enum dpio_channel port = vlv_pipe_to_channel(pipe); | 
| Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1585 | u32 tmp; | 
|  | 1586 |  | 
|  | 1587 | assert_pipe_disabled(dev_priv, crtc->pipe); | 
|  | 1588 |  | 
|  | 1589 | BUG_ON(!IS_CHERRYVIEW(dev_priv->dev)); | 
|  | 1590 |  | 
|  | 1591 | mutex_lock(&dev_priv->dpio_lock); | 
|  | 1592 |  | 
|  | 1593 | /* Enable back the 10bit clock to display controller */ | 
|  | 1594 | tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)); | 
|  | 1595 | tmp |= DPIO_DCLKP_EN; | 
|  | 1596 | vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp); | 
|  | 1597 |  | 
|  | 1598 | /* | 
|  | 1599 | * Need to wait > 100ns between dclkp clock enable bit and PLL enable. | 
|  | 1600 | */ | 
|  | 1601 | udelay(1); | 
|  | 1602 |  | 
|  | 1603 | /* Enable PLL */ | 
| Ville Syrjälä | a11b070 | 2014-04-09 13:28:57 +0300 | [diff] [blame] | 1604 | I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll); | 
| Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1605 |  | 
|  | 1606 | /* Check PLL is locked */ | 
| Ville Syrjälä | a11b070 | 2014-04-09 13:28:57 +0300 | [diff] [blame] | 1607 | if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1)) | 
| Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1608 | DRM_ERROR("PLL %d failed to lock\n", pipe); | 
|  | 1609 |  | 
| Ville Syrjälä | a11b070 | 2014-04-09 13:28:57 +0300 | [diff] [blame] | 1610 | /* not sure when this should be written */ | 
|  | 1611 | I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md); | 
|  | 1612 | POSTING_READ(DPLL_MD(pipe)); | 
|  | 1613 |  | 
| Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 1614 | mutex_unlock(&dev_priv->dpio_lock); | 
|  | 1615 | } | 
|  | 1616 |  | 
| Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1617 | static void i9xx_enable_pll(struct intel_crtc *crtc) | 
| Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1618 | { | 
| Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1619 | struct drm_device *dev = crtc->base.dev; | 
|  | 1620 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 1621 | int reg = DPLL(crtc->pipe); | 
|  | 1622 | u32 dpll = crtc->config.dpll_hw_state.dpll; | 
| Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1623 |  | 
| Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1624 | assert_pipe_disabled(dev_priv, crtc->pipe); | 
| Daniel Vetter | 87442f7 | 2013-06-06 00:52:17 +0200 | [diff] [blame] | 1625 |  | 
|  | 1626 | /* No really, not for ILK+ */ | 
| Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 1627 | BUG_ON(INTEL_INFO(dev)->gen >= 5); | 
| Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1628 |  | 
|  | 1629 | /* PLL is protected by panel, make sure we can write it */ | 
| Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1630 | if (IS_MOBILE(dev) && !IS_I830(dev)) | 
|  | 1631 | assert_panel_unlocked(dev_priv, crtc->pipe); | 
| Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1632 |  | 
| Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1633 | I915_WRITE(reg, dpll); | 
|  | 1634 |  | 
|  | 1635 | /* Wait for the clocks to stabilize. */ | 
|  | 1636 | POSTING_READ(reg); | 
|  | 1637 | udelay(150); | 
|  | 1638 |  | 
|  | 1639 | if (INTEL_INFO(dev)->gen >= 4) { | 
|  | 1640 | I915_WRITE(DPLL_MD(crtc->pipe), | 
|  | 1641 | crtc->config.dpll_hw_state.dpll_md); | 
|  | 1642 | } else { | 
|  | 1643 | /* The pixel multiplier can only be updated once the | 
|  | 1644 | * DPLL is enabled and the clocks are stable. | 
|  | 1645 | * | 
|  | 1646 | * So write it again. | 
|  | 1647 | */ | 
|  | 1648 | I915_WRITE(reg, dpll); | 
|  | 1649 | } | 
| Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1650 |  | 
|  | 1651 | /* We do this three times for luck */ | 
| Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1652 | I915_WRITE(reg, dpll); | 
| Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1653 | POSTING_READ(reg); | 
|  | 1654 | udelay(150); /* wait for warmup */ | 
| Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1655 | I915_WRITE(reg, dpll); | 
| Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1656 | POSTING_READ(reg); | 
|  | 1657 | udelay(150); /* wait for warmup */ | 
| Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 1658 | I915_WRITE(reg, dpll); | 
| Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1659 | POSTING_READ(reg); | 
|  | 1660 | udelay(150); /* wait for warmup */ | 
|  | 1661 | } | 
|  | 1662 |  | 
|  | 1663 | /** | 
| Daniel Vetter | 50b44a4 | 2013-06-05 13:34:33 +0200 | [diff] [blame] | 1664 | * i9xx_disable_pll - disable a PLL | 
| Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1665 | * @dev_priv: i915 private structure | 
|  | 1666 | * @pipe: pipe PLL to disable | 
|  | 1667 | * | 
|  | 1668 | * Disable the PLL for @pipe, making sure the pipe is off first. | 
|  | 1669 | * | 
|  | 1670 | * Note!  This is for pre-ILK only. | 
|  | 1671 | */ | 
| Daniel Vetter | 50b44a4 | 2013-06-05 13:34:33 +0200 | [diff] [blame] | 1672 | static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe) | 
| Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1673 | { | 
| Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1674 | /* Don't disable pipe A or pipe A PLLs if needed */ | 
|  | 1675 | if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE)) | 
|  | 1676 | return; | 
|  | 1677 |  | 
|  | 1678 | /* Make sure the pipe isn't still relying on us */ | 
|  | 1679 | assert_pipe_disabled(dev_priv, pipe); | 
|  | 1680 |  | 
| Daniel Vetter | 50b44a4 | 2013-06-05 13:34:33 +0200 | [diff] [blame] | 1681 | I915_WRITE(DPLL(pipe), 0); | 
|  | 1682 | POSTING_READ(DPLL(pipe)); | 
| Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1683 | } | 
|  | 1684 |  | 
| Jesse Barnes | f607116 | 2013-10-01 10:41:38 -0700 | [diff] [blame] | 1685 | static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe) | 
|  | 1686 | { | 
|  | 1687 | u32 val = 0; | 
|  | 1688 |  | 
|  | 1689 | /* Make sure the pipe isn't still relying on us */ | 
|  | 1690 | assert_pipe_disabled(dev_priv, pipe); | 
|  | 1691 |  | 
| Imre Deak | e5cbfbf | 2014-01-09 17:08:16 +0200 | [diff] [blame] | 1692 | /* | 
|  | 1693 | * Leave integrated clock source and reference clock enabled for pipe B. | 
|  | 1694 | * The latter is needed for VGA hotplug / manual detection. | 
|  | 1695 | */ | 
| Jesse Barnes | f607116 | 2013-10-01 10:41:38 -0700 | [diff] [blame] | 1696 | if (pipe == PIPE_B) | 
| Imre Deak | e5cbfbf | 2014-01-09 17:08:16 +0200 | [diff] [blame] | 1697 | val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV; | 
| Jesse Barnes | f607116 | 2013-10-01 10:41:38 -0700 | [diff] [blame] | 1698 | I915_WRITE(DPLL(pipe), val); | 
|  | 1699 | POSTING_READ(DPLL(pipe)); | 
| Chon Ming Lee | 076ed3b | 2014-04-09 13:28:17 +0300 | [diff] [blame] | 1700 |  | 
|  | 1701 | } | 
|  | 1702 |  | 
|  | 1703 | static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe) | 
|  | 1704 | { | 
| Ville Syrjälä | d752048 | 2014-04-09 13:28:59 +0300 | [diff] [blame] | 1705 | enum dpio_channel port = vlv_pipe_to_channel(pipe); | 
| Chon Ming Lee | 076ed3b | 2014-04-09 13:28:17 +0300 | [diff] [blame] | 1706 | u32 val; | 
|  | 1707 |  | 
| Ville Syrjälä | a11b070 | 2014-04-09 13:28:57 +0300 | [diff] [blame] | 1708 | /* Make sure the pipe isn't still relying on us */ | 
|  | 1709 | assert_pipe_disabled(dev_priv, pipe); | 
| Chon Ming Lee | 076ed3b | 2014-04-09 13:28:17 +0300 | [diff] [blame] | 1710 |  | 
| Ville Syrjälä | a11b070 | 2014-04-09 13:28:57 +0300 | [diff] [blame] | 1711 | /* Set PLL en = 0 */ | 
|  | 1712 | val = DPLL_SSC_REF_CLOCK_CHV; | 
|  | 1713 | if (pipe != PIPE_A) | 
|  | 1714 | val |= DPLL_INTEGRATED_CRI_CLK_VLV; | 
|  | 1715 | I915_WRITE(DPLL(pipe), val); | 
|  | 1716 | POSTING_READ(DPLL(pipe)); | 
| Ville Syrjälä | d752048 | 2014-04-09 13:28:59 +0300 | [diff] [blame] | 1717 |  | 
|  | 1718 | mutex_lock(&dev_priv->dpio_lock); | 
|  | 1719 |  | 
|  | 1720 | /* Disable 10bit clock to display controller */ | 
|  | 1721 | val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)); | 
|  | 1722 | val &= ~DPIO_DCLKP_EN; | 
|  | 1723 | vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val); | 
|  | 1724 |  | 
| Ville Syrjälä | 61407f6 | 2014-05-27 16:32:55 +0300 | [diff] [blame] | 1725 | /* disable left/right clock distribution */ | 
|  | 1726 | if (pipe != PIPE_B) { | 
|  | 1727 | val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0); | 
|  | 1728 | val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK); | 
|  | 1729 | vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val); | 
|  | 1730 | } else { | 
|  | 1731 | val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1); | 
|  | 1732 | val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK); | 
|  | 1733 | vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val); | 
|  | 1734 | } | 
|  | 1735 |  | 
| Ville Syrjälä | d752048 | 2014-04-09 13:28:59 +0300 | [diff] [blame] | 1736 | mutex_unlock(&dev_priv->dpio_lock); | 
| Jesse Barnes | f607116 | 2013-10-01 10:41:38 -0700 | [diff] [blame] | 1737 | } | 
|  | 1738 |  | 
| Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1739 | void vlv_wait_port_ready(struct drm_i915_private *dev_priv, | 
|  | 1740 | struct intel_digital_port *dport) | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1741 | { | 
|  | 1742 | u32 port_mask; | 
| Chon Ming Lee | 00fc31b | 2014-04-09 13:28:15 +0300 | [diff] [blame] | 1743 | int dpll_reg; | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1744 |  | 
| Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1745 | switch (dport->port) { | 
|  | 1746 | case PORT_B: | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1747 | port_mask = DPLL_PORTB_READY_MASK; | 
| Chon Ming Lee | 00fc31b | 2014-04-09 13:28:15 +0300 | [diff] [blame] | 1748 | dpll_reg = DPLL(0); | 
| Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1749 | break; | 
|  | 1750 | case PORT_C: | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1751 | port_mask = DPLL_PORTC_READY_MASK; | 
| Chon Ming Lee | 00fc31b | 2014-04-09 13:28:15 +0300 | [diff] [blame] | 1752 | dpll_reg = DPLL(0); | 
|  | 1753 | break; | 
|  | 1754 | case PORT_D: | 
|  | 1755 | port_mask = DPLL_PORTD_READY_MASK; | 
|  | 1756 | dpll_reg = DPIO_PHY_STATUS; | 
| Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 1757 | break; | 
|  | 1758 | default: | 
|  | 1759 | BUG(); | 
|  | 1760 | } | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1761 |  | 
| Chon Ming Lee | 00fc31b | 2014-04-09 13:28:15 +0300 | [diff] [blame] | 1762 | if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000)) | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1763 | WARN(1, "timed out waiting for port %c ready: 0x%08x\n", | 
| Chon Ming Lee | 00fc31b | 2014-04-09 13:28:15 +0300 | [diff] [blame] | 1764 | port_name(dport->port), I915_READ(dpll_reg)); | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1765 | } | 
|  | 1766 |  | 
| Daniel Vetter | b14b105 | 2014-04-24 23:55:13 +0200 | [diff] [blame] | 1767 | static void intel_prepare_shared_dpll(struct intel_crtc *crtc) | 
|  | 1768 | { | 
|  | 1769 | struct drm_device *dev = crtc->base.dev; | 
|  | 1770 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 1771 | struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc); | 
|  | 1772 |  | 
| Chris Wilson | be19f0f | 2014-05-28 16:16:42 +0100 | [diff] [blame] | 1773 | if (WARN_ON(pll == NULL)) | 
|  | 1774 | return; | 
|  | 1775 |  | 
| Daniel Vetter | b14b105 | 2014-04-24 23:55:13 +0200 | [diff] [blame] | 1776 | WARN_ON(!pll->refcount); | 
|  | 1777 | if (pll->active == 0) { | 
|  | 1778 | DRM_DEBUG_DRIVER("setting up %s\n", pll->name); | 
|  | 1779 | WARN_ON(pll->on); | 
|  | 1780 | assert_shared_dpll_disabled(dev_priv, pll); | 
|  | 1781 |  | 
|  | 1782 | pll->mode_set(dev_priv, pll); | 
|  | 1783 | } | 
|  | 1784 | } | 
|  | 1785 |  | 
| Jesse Barnes | 63d7bbe | 2011-01-04 15:09:33 -0800 | [diff] [blame] | 1786 | /** | 
| Daniel Vetter | 85b3894 | 2014-04-24 23:55:14 +0200 | [diff] [blame] | 1787 | * intel_enable_shared_dpll - enable PCH PLL | 
| Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1788 | * @dev_priv: i915 private structure | 
|  | 1789 | * @pipe: pipe PLL to enable | 
|  | 1790 | * | 
|  | 1791 | * The PCH PLL needs to be enabled before the PCH transcoder, since it | 
|  | 1792 | * drives the transcoder clock. | 
|  | 1793 | */ | 
| Daniel Vetter | 85b3894 | 2014-04-24 23:55:14 +0200 | [diff] [blame] | 1794 | static void intel_enable_shared_dpll(struct intel_crtc *crtc) | 
| Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1795 | { | 
| Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 1796 | struct drm_device *dev = crtc->base.dev; | 
|  | 1797 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 1798 | struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc); | 
| Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1799 |  | 
| Daniel Vetter | 87a875b | 2013-06-05 13:34:19 +0200 | [diff] [blame] | 1800 | if (WARN_ON(pll == NULL)) | 
| Chris Wilson | 48da64a | 2012-05-13 20:16:12 +0100 | [diff] [blame] | 1801 | return; | 
|  | 1802 |  | 
|  | 1803 | if (WARN_ON(pll->refcount == 0)) | 
|  | 1804 | return; | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 1805 |  | 
| Daniel Vetter | 46edb02 | 2013-06-05 13:34:12 +0200 | [diff] [blame] | 1806 | DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n", | 
|  | 1807 | pll->name, pll->active, pll->on, | 
| Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 1808 | crtc->base.base.id); | 
| Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1809 |  | 
| Daniel Vetter | cdbd231 | 2013-06-05 13:34:03 +0200 | [diff] [blame] | 1810 | if (pll->active++) { | 
|  | 1811 | WARN_ON(!pll->on); | 
| Daniel Vetter | e9d6944 | 2013-06-05 13:34:15 +0200 | [diff] [blame] | 1812 | assert_shared_dpll_enabled(dev_priv, pll); | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 1813 | return; | 
|  | 1814 | } | 
| Daniel Vetter | f4a091c | 2013-06-10 17:28:22 +0200 | [diff] [blame] | 1815 | WARN_ON(pll->on); | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 1816 |  | 
| Daniel Vetter | 46edb02 | 2013-06-05 13:34:12 +0200 | [diff] [blame] | 1817 | DRM_DEBUG_KMS("enabling %s\n", pll->name); | 
| Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 1818 | pll->enable(dev_priv, pll); | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 1819 | pll->on = true; | 
| Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1820 | } | 
|  | 1821 |  | 
| Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 1822 | static void intel_disable_shared_dpll(struct intel_crtc *crtc) | 
| Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1823 | { | 
| Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 1824 | struct drm_device *dev = crtc->base.dev; | 
|  | 1825 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 1826 | struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc); | 
| Jesse Barnes | 4c609cb | 2011-09-02 12:52:11 -0700 | [diff] [blame] | 1827 |  | 
| Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1828 | /* PCH only available on ILK+ */ | 
| Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 1829 | BUG_ON(INTEL_INFO(dev)->gen < 5); | 
| Daniel Vetter | 87a875b | 2013-06-05 13:34:19 +0200 | [diff] [blame] | 1830 | if (WARN_ON(pll == NULL)) | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 1831 | return; | 
|  | 1832 |  | 
| Chris Wilson | 48da64a | 2012-05-13 20:16:12 +0100 | [diff] [blame] | 1833 | if (WARN_ON(pll->refcount == 0)) | 
|  | 1834 | return; | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 1835 |  | 
| Daniel Vetter | 46edb02 | 2013-06-05 13:34:12 +0200 | [diff] [blame] | 1836 | DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n", | 
|  | 1837 | pll->name, pll->active, pll->on, | 
| Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 1838 | crtc->base.base.id); | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 1839 |  | 
| Chris Wilson | 48da64a | 2012-05-13 20:16:12 +0100 | [diff] [blame] | 1840 | if (WARN_ON(pll->active == 0)) { | 
| Daniel Vetter | e9d6944 | 2013-06-05 13:34:15 +0200 | [diff] [blame] | 1841 | assert_shared_dpll_disabled(dev_priv, pll); | 
| Chris Wilson | 48da64a | 2012-05-13 20:16:12 +0100 | [diff] [blame] | 1842 | return; | 
|  | 1843 | } | 
|  | 1844 |  | 
| Daniel Vetter | e9d6944 | 2013-06-05 13:34:15 +0200 | [diff] [blame] | 1845 | assert_shared_dpll_enabled(dev_priv, pll); | 
| Daniel Vetter | f4a091c | 2013-06-10 17:28:22 +0200 | [diff] [blame] | 1846 | WARN_ON(!pll->on); | 
| Daniel Vetter | cdbd231 | 2013-06-05 13:34:03 +0200 | [diff] [blame] | 1847 | if (--pll->active) | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 1848 | return; | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 1849 |  | 
| Daniel Vetter | 46edb02 | 2013-06-05 13:34:12 +0200 | [diff] [blame] | 1850 | DRM_DEBUG_KMS("disabling %s\n", pll->name); | 
| Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 1851 | pll->disable(dev_priv, pll); | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 1852 | pll->on = false; | 
| Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1853 | } | 
|  | 1854 |  | 
| Paulo Zanoni | b8a4f40 | 2012-10-31 18:12:42 -0200 | [diff] [blame] | 1855 | static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv, | 
|  | 1856 | enum pipe pipe) | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1857 | { | 
| Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 1858 | struct drm_device *dev = dev_priv->dev; | 
| Paulo Zanoni | 7c26e5c | 2012-02-14 17:07:09 -0200 | [diff] [blame] | 1859 | struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; | 
| Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 1860 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 1861 | uint32_t reg, val, pipeconf_val; | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1862 |  | 
|  | 1863 | /* PCH only available on ILK+ */ | 
| Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 1864 | BUG_ON(INTEL_INFO(dev)->gen < 5); | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1865 |  | 
|  | 1866 | /* Make sure PCH DPLL is enabled */ | 
| Daniel Vetter | e72f9fb | 2013-06-05 13:34:06 +0200 | [diff] [blame] | 1867 | assert_shared_dpll_enabled(dev_priv, | 
| Daniel Vetter | e9d6944 | 2013-06-05 13:34:15 +0200 | [diff] [blame] | 1868 | intel_crtc_to_shared_dpll(intel_crtc)); | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1869 |  | 
|  | 1870 | /* FDI must be feeding us bits for PCH ports */ | 
|  | 1871 | assert_fdi_tx_enabled(dev_priv, pipe); | 
|  | 1872 | assert_fdi_rx_enabled(dev_priv, pipe); | 
|  | 1873 |  | 
| Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 1874 | if (HAS_PCH_CPT(dev)) { | 
|  | 1875 | /* Workaround: Set the timing override bit before enabling the | 
|  | 1876 | * pch transcoder. */ | 
|  | 1877 | reg = TRANS_CHICKEN2(pipe); | 
|  | 1878 | val = I915_READ(reg); | 
|  | 1879 | val |= TRANS_CHICKEN2_TIMING_OVERRIDE; | 
|  | 1880 | I915_WRITE(reg, val); | 
| Eugeni Dodonov | 59c859d | 2012-05-09 15:37:19 -0300 | [diff] [blame] | 1881 | } | 
| Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 1882 |  | 
| Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 1883 | reg = PCH_TRANSCONF(pipe); | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1884 | val = I915_READ(reg); | 
| Paulo Zanoni | 5f7f726 | 2012-02-03 17:47:15 -0200 | [diff] [blame] | 1885 | pipeconf_val = I915_READ(PIPECONF(pipe)); | 
| Jesse Barnes | e9bcff5 | 2011-06-24 12:19:20 -0700 | [diff] [blame] | 1886 |  | 
|  | 1887 | if (HAS_PCH_IBX(dev_priv->dev)) { | 
|  | 1888 | /* | 
|  | 1889 | * make the BPC in transcoder be consistent with | 
|  | 1890 | * that in pipeconf reg. | 
|  | 1891 | */ | 
| Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 1892 | val &= ~PIPECONF_BPC_MASK; | 
|  | 1893 | val |= pipeconf_val & PIPECONF_BPC_MASK; | 
| Jesse Barnes | e9bcff5 | 2011-06-24 12:19:20 -0700 | [diff] [blame] | 1894 | } | 
| Paulo Zanoni | 5f7f726 | 2012-02-03 17:47:15 -0200 | [diff] [blame] | 1895 |  | 
|  | 1896 | val &= ~TRANS_INTERLACE_MASK; | 
|  | 1897 | if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK) | 
| Paulo Zanoni | 7c26e5c | 2012-02-14 17:07:09 -0200 | [diff] [blame] | 1898 | if (HAS_PCH_IBX(dev_priv->dev) && | 
|  | 1899 | intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) | 
|  | 1900 | val |= TRANS_LEGACY_INTERLACED_ILK; | 
|  | 1901 | else | 
|  | 1902 | val |= TRANS_INTERLACED; | 
| Paulo Zanoni | 5f7f726 | 2012-02-03 17:47:15 -0200 | [diff] [blame] | 1903 | else | 
|  | 1904 | val |= TRANS_PROGRESSIVE; | 
|  | 1905 |  | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1906 | I915_WRITE(reg, val | TRANS_ENABLE); | 
|  | 1907 | if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100)) | 
| Ville Syrjälä | 4bb6f1f | 2013-04-17 17:48:50 +0300 | [diff] [blame] | 1908 | DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe)); | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1909 | } | 
|  | 1910 |  | 
| Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1911 | static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv, | 
| Paulo Zanoni | 937bb61 | 2012-10-31 18:12:47 -0200 | [diff] [blame] | 1912 | enum transcoder cpu_transcoder) | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1913 | { | 
| Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1914 | u32 val, pipeconf_val; | 
| Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1915 |  | 
|  | 1916 | /* PCH only available on ILK+ */ | 
| Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 1917 | BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5); | 
| Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1918 |  | 
| Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1919 | /* FDI must be feeding us bits for PCH ports */ | 
| Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 1920 | assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder); | 
| Paulo Zanoni | 937bb61 | 2012-10-31 18:12:47 -0200 | [diff] [blame] | 1921 | assert_fdi_rx_enabled(dev_priv, TRANSCODER_A); | 
| Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1922 |  | 
| Paulo Zanoni | 223a6fd | 2012-10-31 18:12:52 -0200 | [diff] [blame] | 1923 | /* Workaround: set timing override bit. */ | 
|  | 1924 | val = I915_READ(_TRANSA_CHICKEN2); | 
| Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 1925 | val |= TRANS_CHICKEN2_TIMING_OVERRIDE; | 
| Paulo Zanoni | 223a6fd | 2012-10-31 18:12:52 -0200 | [diff] [blame] | 1926 | I915_WRITE(_TRANSA_CHICKEN2, val); | 
|  | 1927 |  | 
| Paulo Zanoni | 25f3ef1 | 2012-10-31 18:12:49 -0200 | [diff] [blame] | 1928 | val = TRANS_ENABLE; | 
| Paulo Zanoni | 937bb61 | 2012-10-31 18:12:47 -0200 | [diff] [blame] | 1929 | pipeconf_val = I915_READ(PIPECONF(cpu_transcoder)); | 
| Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1930 |  | 
| Paulo Zanoni | 9a76b1c | 2012-10-31 18:12:48 -0200 | [diff] [blame] | 1931 | if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) == | 
|  | 1932 | PIPECONF_INTERLACED_ILK) | 
| Paulo Zanoni | a35f267 | 2012-10-31 18:12:45 -0200 | [diff] [blame] | 1933 | val |= TRANS_INTERLACED; | 
| Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1934 | else | 
|  | 1935 | val |= TRANS_PROGRESSIVE; | 
|  | 1936 |  | 
| Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 1937 | I915_WRITE(LPT_TRANSCONF, val); | 
|  | 1938 | if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100)) | 
| Paulo Zanoni | 937bb61 | 2012-10-31 18:12:47 -0200 | [diff] [blame] | 1939 | DRM_ERROR("Failed to enable PCH transcoder\n"); | 
| Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1940 | } | 
|  | 1941 |  | 
| Paulo Zanoni | b8a4f40 | 2012-10-31 18:12:42 -0200 | [diff] [blame] | 1942 | static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv, | 
|  | 1943 | enum pipe pipe) | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1944 | { | 
| Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 1945 | struct drm_device *dev = dev_priv->dev; | 
|  | 1946 | uint32_t reg, val; | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1947 |  | 
|  | 1948 | /* FDI relies on the transcoder */ | 
|  | 1949 | assert_fdi_tx_disabled(dev_priv, pipe); | 
|  | 1950 | assert_fdi_rx_disabled(dev_priv, pipe); | 
|  | 1951 |  | 
| Jesse Barnes | 291906f | 2011-02-02 12:28:03 -0800 | [diff] [blame] | 1952 | /* Ports must be off as well */ | 
|  | 1953 | assert_pch_ports_disabled(dev_priv, pipe); | 
|  | 1954 |  | 
| Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 1955 | reg = PCH_TRANSCONF(pipe); | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1956 | val = I915_READ(reg); | 
|  | 1957 | val &= ~TRANS_ENABLE; | 
|  | 1958 | I915_WRITE(reg, val); | 
|  | 1959 | /* wait for PCH transcoder off, transcoder state */ | 
|  | 1960 | if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50)) | 
| Ville Syrjälä | 4bb6f1f | 2013-04-17 17:48:50 +0300 | [diff] [blame] | 1961 | DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe)); | 
| Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 1962 |  | 
|  | 1963 | if (!HAS_PCH_IBX(dev)) { | 
|  | 1964 | /* Workaround: Clear the timing override chicken bit again. */ | 
|  | 1965 | reg = TRANS_CHICKEN2(pipe); | 
|  | 1966 | val = I915_READ(reg); | 
|  | 1967 | val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE; | 
|  | 1968 | I915_WRITE(reg, val); | 
|  | 1969 | } | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 1970 | } | 
|  | 1971 |  | 
| Paulo Zanoni | ab4d966 | 2012-10-31 18:12:55 -0200 | [diff] [blame] | 1972 | static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv) | 
| Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1973 | { | 
| Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1974 | u32 val; | 
|  | 1975 |  | 
| Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 1976 | val = I915_READ(LPT_TRANSCONF); | 
| Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1977 | val &= ~TRANS_ENABLE; | 
| Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 1978 | I915_WRITE(LPT_TRANSCONF, val); | 
| Paulo Zanoni | 8fb033d | 2012-10-31 18:12:43 -0200 | [diff] [blame] | 1979 | /* wait for PCH transcoder off, transcoder state */ | 
| Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 1980 | if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50)) | 
| Paulo Zanoni | 8a52fd9 | 2012-10-31 18:12:51 -0200 | [diff] [blame] | 1981 | DRM_ERROR("Failed to disable PCH transcoder\n"); | 
| Paulo Zanoni | 223a6fd | 2012-10-31 18:12:52 -0200 | [diff] [blame] | 1982 |  | 
|  | 1983 | /* Workaround: clear timing override bit. */ | 
|  | 1984 | val = I915_READ(_TRANSA_CHICKEN2); | 
| Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 1985 | val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE; | 
| Paulo Zanoni | 223a6fd | 2012-10-31 18:12:52 -0200 | [diff] [blame] | 1986 | I915_WRITE(_TRANSA_CHICKEN2, val); | 
| Jesse Barnes | 92f2584 | 2011-01-04 15:09:34 -0800 | [diff] [blame] | 1987 | } | 
|  | 1988 |  | 
|  | 1989 | /** | 
| Chris Wilson | 309cfea | 2011-01-28 13:54:53 +0000 | [diff] [blame] | 1990 | * intel_enable_pipe - enable a pipe, asserting requirements | 
| Paulo Zanoni | 0372264 | 2014-01-17 13:51:09 -0200 | [diff] [blame] | 1991 | * @crtc: crtc responsible for the pipe | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1992 | * | 
| Paulo Zanoni | 0372264 | 2014-01-17 13:51:09 -0200 | [diff] [blame] | 1993 | * Enable @crtc's pipe, making sure that various hardware specific requirements | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1994 | * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc. | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1995 | */ | 
| Paulo Zanoni | e1fdc47 | 2014-01-17 13:51:12 -0200 | [diff] [blame] | 1996 | static void intel_enable_pipe(struct intel_crtc *crtc) | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 1997 | { | 
| Paulo Zanoni | 0372264 | 2014-01-17 13:51:09 -0200 | [diff] [blame] | 1998 | struct drm_device *dev = crtc->base.dev; | 
|  | 1999 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 2000 | enum pipe pipe = crtc->pipe; | 
| Paulo Zanoni | 702e7a5 | 2012-10-23 18:29:59 -0200 | [diff] [blame] | 2001 | enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, | 
|  | 2002 | pipe); | 
| Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 2003 | enum pipe pch_transcoder; | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2004 | int reg; | 
|  | 2005 | u32 val; | 
|  | 2006 |  | 
| Daniel Vetter | 58c6eaa | 2013-04-11 16:29:09 +0200 | [diff] [blame] | 2007 | assert_planes_disabled(dev_priv, pipe); | 
| Jani Nikula | 93ce0ba | 2013-09-13 11:03:08 +0300 | [diff] [blame] | 2008 | assert_cursor_disabled(dev_priv, pipe); | 
| Daniel Vetter | 58c6eaa | 2013-04-11 16:29:09 +0200 | [diff] [blame] | 2009 | assert_sprites_disabled(dev_priv, pipe); | 
|  | 2010 |  | 
| Paulo Zanoni | 681e581 | 2012-12-06 11:12:38 -0200 | [diff] [blame] | 2011 | if (HAS_PCH_LPT(dev_priv->dev)) | 
| Paulo Zanoni | cc391bb | 2012-11-20 13:27:37 -0200 | [diff] [blame] | 2012 | pch_transcoder = TRANSCODER_A; | 
|  | 2013 | else | 
|  | 2014 | pch_transcoder = pipe; | 
|  | 2015 |  | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2016 | /* | 
|  | 2017 | * A pipe without a PLL won't actually be able to drive bits from | 
|  | 2018 | * a plane.  On ILK+ the pipe PLLs are integrated, so we don't | 
|  | 2019 | * need the check. | 
|  | 2020 | */ | 
|  | 2021 | if (!HAS_PCH_SPLIT(dev_priv->dev)) | 
| Paulo Zanoni | fbf3218 | 2014-01-17 13:51:11 -0200 | [diff] [blame] | 2022 | if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI)) | 
| Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 2023 | assert_dsi_pll_enabled(dev_priv); | 
|  | 2024 | else | 
|  | 2025 | assert_pll_enabled(dev_priv, pipe); | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 2026 | else { | 
| Paulo Zanoni | 30421c4 | 2014-01-17 13:51:10 -0200 | [diff] [blame] | 2027 | if (crtc->config.has_pch_encoder) { | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 2028 | /* if driving the PCH, we need FDI enabled */ | 
| Paulo Zanoni | cc391bb | 2012-11-20 13:27:37 -0200 | [diff] [blame] | 2029 | assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder); | 
| Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 2030 | assert_fdi_tx_pll_enabled(dev_priv, | 
|  | 2031 | (enum pipe) cpu_transcoder); | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 2032 | } | 
|  | 2033 | /* FIXME: assert CPU port conditions for SNB+ */ | 
|  | 2034 | } | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2035 |  | 
| Paulo Zanoni | 702e7a5 | 2012-10-23 18:29:59 -0200 | [diff] [blame] | 2036 | reg = PIPECONF(cpu_transcoder); | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2037 | val = I915_READ(reg); | 
| Paulo Zanoni | 7ad25d4 | 2014-01-17 13:51:13 -0200 | [diff] [blame] | 2038 | if (val & PIPECONF_ENABLE) { | 
|  | 2039 | WARN_ON(!(pipe == PIPE_A && | 
|  | 2040 | dev_priv->quirks & QUIRK_PIPEA_FORCE)); | 
| Chris Wilson | 00d70b1 | 2011-03-17 07:18:29 +0000 | [diff] [blame] | 2041 | return; | 
| Paulo Zanoni | 7ad25d4 | 2014-01-17 13:51:13 -0200 | [diff] [blame] | 2042 | } | 
| Chris Wilson | 00d70b1 | 2011-03-17 07:18:29 +0000 | [diff] [blame] | 2043 |  | 
|  | 2044 | I915_WRITE(reg, val | PIPECONF_ENABLE); | 
| Paulo Zanoni | 851855d | 2013-12-19 19:12:29 -0200 | [diff] [blame] | 2045 | POSTING_READ(reg); | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2046 | } | 
|  | 2047 |  | 
|  | 2048 | /** | 
| Chris Wilson | 309cfea | 2011-01-28 13:54:53 +0000 | [diff] [blame] | 2049 | * intel_disable_pipe - disable a pipe, asserting requirements | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2050 | * @dev_priv: i915 private structure | 
|  | 2051 | * @pipe: pipe to disable | 
|  | 2052 | * | 
|  | 2053 | * Disable @pipe, making sure that various hardware specific requirements | 
|  | 2054 | * are met, if applicable, e.g. plane disabled, panel fitter off, etc. | 
|  | 2055 | * | 
|  | 2056 | * @pipe should be %PIPE_A or %PIPE_B. | 
|  | 2057 | * | 
|  | 2058 | * Will wait until the pipe has shut down before returning. | 
|  | 2059 | */ | 
|  | 2060 | static void intel_disable_pipe(struct drm_i915_private *dev_priv, | 
|  | 2061 | enum pipe pipe) | 
|  | 2062 | { | 
| Paulo Zanoni | 702e7a5 | 2012-10-23 18:29:59 -0200 | [diff] [blame] | 2063 | enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, | 
|  | 2064 | pipe); | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2065 | int reg; | 
|  | 2066 | u32 val; | 
|  | 2067 |  | 
|  | 2068 | /* | 
|  | 2069 | * Make sure planes won't keep trying to pump pixels to us, | 
|  | 2070 | * or we might hang the display. | 
|  | 2071 | */ | 
|  | 2072 | assert_planes_disabled(dev_priv, pipe); | 
| Jani Nikula | 93ce0ba | 2013-09-13 11:03:08 +0300 | [diff] [blame] | 2073 | assert_cursor_disabled(dev_priv, pipe); | 
| Jesse Barnes | 19332d7 | 2013-03-28 09:55:38 -0700 | [diff] [blame] | 2074 | assert_sprites_disabled(dev_priv, pipe); | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2075 |  | 
|  | 2076 | /* Don't disable pipe A or pipe A PLLs if needed */ | 
|  | 2077 | if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE)) | 
|  | 2078 | return; | 
|  | 2079 |  | 
| Paulo Zanoni | 702e7a5 | 2012-10-23 18:29:59 -0200 | [diff] [blame] | 2080 | reg = PIPECONF(cpu_transcoder); | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2081 | val = I915_READ(reg); | 
| Chris Wilson | 00d70b1 | 2011-03-17 07:18:29 +0000 | [diff] [blame] | 2082 | if ((val & PIPECONF_ENABLE) == 0) | 
|  | 2083 | return; | 
|  | 2084 |  | 
|  | 2085 | I915_WRITE(reg, val & ~PIPECONF_ENABLE); | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2086 | intel_wait_for_pipe_off(dev_priv->dev, pipe); | 
|  | 2087 | } | 
|  | 2088 |  | 
| Keith Packard | d74362c | 2011-07-28 14:47:14 -0700 | [diff] [blame] | 2089 | /* | 
|  | 2090 | * Plane regs are double buffered, going from enabled->disabled needs a | 
|  | 2091 | * trigger in order to latch.  The display address reg provides this. | 
|  | 2092 | */ | 
| Ville Syrjälä | 1dba99f | 2013-10-01 18:02:18 +0300 | [diff] [blame] | 2093 | void intel_flush_primary_plane(struct drm_i915_private *dev_priv, | 
|  | 2094 | enum plane plane) | 
| Keith Packard | d74362c | 2011-07-28 14:47:14 -0700 | [diff] [blame] | 2095 | { | 
| Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 2096 | struct drm_device *dev = dev_priv->dev; | 
|  | 2097 | u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane); | 
| Ville Syrjälä | 1dba99f | 2013-10-01 18:02:18 +0300 | [diff] [blame] | 2098 |  | 
|  | 2099 | I915_WRITE(reg, I915_READ(reg)); | 
|  | 2100 | POSTING_READ(reg); | 
| Keith Packard | d74362c | 2011-07-28 14:47:14 -0700 | [diff] [blame] | 2101 | } | 
|  | 2102 |  | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2103 | /** | 
| Matt Roper | 262ca2b | 2014-03-18 17:22:55 -0700 | [diff] [blame] | 2104 | * intel_enable_primary_hw_plane - enable the primary plane on a given pipe | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2105 | * @dev_priv: i915 private structure | 
|  | 2106 | * @plane: plane to enable | 
|  | 2107 | * @pipe: pipe being fed | 
|  | 2108 | * | 
|  | 2109 | * Enable @plane on @pipe, making sure that @pipe is running first. | 
|  | 2110 | */ | 
| Matt Roper | 262ca2b | 2014-03-18 17:22:55 -0700 | [diff] [blame] | 2111 | static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv, | 
|  | 2112 | enum plane plane, enum pipe pipe) | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2113 | { | 
| Ville Syrjälä | 33c3b0d | 2014-06-24 13:59:28 +0300 | [diff] [blame] | 2114 | struct drm_device *dev = dev_priv->dev; | 
| Ville Syrjälä | 939c2fe | 2013-10-01 18:02:10 +0300 | [diff] [blame] | 2115 | struct intel_crtc *intel_crtc = | 
|  | 2116 | to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2117 | int reg; | 
|  | 2118 | u32 val; | 
|  | 2119 |  | 
|  | 2120 | /* If the pipe isn't enabled, we can't pump pixels and may hang */ | 
|  | 2121 | assert_pipe_enabled(dev_priv, pipe); | 
|  | 2122 |  | 
| Ville Syrjälä | 98ec773 | 2014-04-30 17:43:01 +0300 | [diff] [blame] | 2123 | if (intel_crtc->primary_enabled) | 
|  | 2124 | return; | 
| Ville Syrjälä | 0037f71 | 2013-10-01 18:02:20 +0300 | [diff] [blame] | 2125 |  | 
| Ville Syrjälä | 4c445e0 | 2013-10-09 17:24:58 +0300 | [diff] [blame] | 2126 | intel_crtc->primary_enabled = true; | 
| Ville Syrjälä | 939c2fe | 2013-10-01 18:02:10 +0300 | [diff] [blame] | 2127 |  | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2128 | reg = DSPCNTR(plane); | 
|  | 2129 | val = I915_READ(reg); | 
| Ville Syrjälä | 10efa93 | 2014-04-28 15:53:25 +0300 | [diff] [blame] | 2130 | WARN_ON(val & DISPLAY_PLANE_ENABLE); | 
| Chris Wilson | 00d70b1 | 2011-03-17 07:18:29 +0000 | [diff] [blame] | 2131 |  | 
|  | 2132 | I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE); | 
| Ville Syrjälä | 1dba99f | 2013-10-01 18:02:18 +0300 | [diff] [blame] | 2133 | intel_flush_primary_plane(dev_priv, plane); | 
| Ville Syrjälä | 33c3b0d | 2014-06-24 13:59:28 +0300 | [diff] [blame] | 2134 |  | 
|  | 2135 | /* | 
|  | 2136 | * BDW signals flip done immediately if the plane | 
|  | 2137 | * is disabled, even if the plane enable is already | 
|  | 2138 | * armed to occur at the next vblank :( | 
|  | 2139 | */ | 
|  | 2140 | if (IS_BROADWELL(dev)) | 
|  | 2141 | intel_wait_for_vblank(dev, intel_crtc->pipe); | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2142 | } | 
|  | 2143 |  | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2144 | /** | 
| Matt Roper | 262ca2b | 2014-03-18 17:22:55 -0700 | [diff] [blame] | 2145 | * intel_disable_primary_hw_plane - disable the primary hardware plane | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2146 | * @dev_priv: i915 private structure | 
|  | 2147 | * @plane: plane to disable | 
|  | 2148 | * @pipe: pipe consuming the data | 
|  | 2149 | * | 
|  | 2150 | * Disable @plane; should be an independent operation. | 
|  | 2151 | */ | 
| Matt Roper | 262ca2b | 2014-03-18 17:22:55 -0700 | [diff] [blame] | 2152 | static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv, | 
|  | 2153 | enum plane plane, enum pipe pipe) | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2154 | { | 
| Ville Syrjälä | 939c2fe | 2013-10-01 18:02:10 +0300 | [diff] [blame] | 2155 | struct intel_crtc *intel_crtc = | 
|  | 2156 | to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2157 | int reg; | 
|  | 2158 | u32 val; | 
|  | 2159 |  | 
| Ville Syrjälä | 98ec773 | 2014-04-30 17:43:01 +0300 | [diff] [blame] | 2160 | if (!intel_crtc->primary_enabled) | 
|  | 2161 | return; | 
| Ville Syrjälä | 0037f71 | 2013-10-01 18:02:20 +0300 | [diff] [blame] | 2162 |  | 
| Ville Syrjälä | 4c445e0 | 2013-10-09 17:24:58 +0300 | [diff] [blame] | 2163 | intel_crtc->primary_enabled = false; | 
| Ville Syrjälä | 939c2fe | 2013-10-01 18:02:10 +0300 | [diff] [blame] | 2164 |  | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2165 | reg = DSPCNTR(plane); | 
|  | 2166 | val = I915_READ(reg); | 
| Ville Syrjälä | 10efa93 | 2014-04-28 15:53:25 +0300 | [diff] [blame] | 2167 | WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0); | 
| Chris Wilson | 00d70b1 | 2011-03-17 07:18:29 +0000 | [diff] [blame] | 2168 |  | 
|  | 2169 | I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE); | 
| Ville Syrjälä | 1dba99f | 2013-10-01 18:02:18 +0300 | [diff] [blame] | 2170 | intel_flush_primary_plane(dev_priv, plane); | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 2171 | } | 
|  | 2172 |  | 
| Chris Wilson | 693db18 | 2013-03-05 14:52:39 +0000 | [diff] [blame] | 2173 | static bool need_vtd_wa(struct drm_device *dev) | 
|  | 2174 | { | 
|  | 2175 | #ifdef CONFIG_INTEL_IOMMU | 
|  | 2176 | if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped) | 
|  | 2177 | return true; | 
|  | 2178 | #endif | 
|  | 2179 | return false; | 
|  | 2180 | } | 
|  | 2181 |  | 
| Jesse Barnes | a57ce0b | 2014-02-07 12:10:35 -0800 | [diff] [blame] | 2182 | static int intel_align_height(struct drm_device *dev, int height, bool tiled) | 
|  | 2183 | { | 
|  | 2184 | int tile_height; | 
|  | 2185 |  | 
|  | 2186 | tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1; | 
|  | 2187 | return ALIGN(height, tile_height); | 
|  | 2188 | } | 
|  | 2189 |  | 
| Chris Wilson | 127bd2a | 2010-07-23 23:32:05 +0100 | [diff] [blame] | 2190 | int | 
| Chris Wilson | 48b956c | 2010-09-14 12:50:34 +0100 | [diff] [blame] | 2191 | intel_pin_and_fence_fb_obj(struct drm_device *dev, | 
| Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2192 | struct drm_i915_gem_object *obj, | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2193 | struct intel_engine_cs *pipelined) | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2194 | { | 
| Chris Wilson | ce453d8 | 2011-02-21 14:43:56 +0000 | [diff] [blame] | 2195 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2196 | u32 alignment; | 
|  | 2197 | int ret; | 
|  | 2198 |  | 
| Matt Roper | ebcdd39 | 2014-07-09 16:22:11 -0700 | [diff] [blame^] | 2199 | WARN_ON(!mutex_is_locked(&dev->struct_mutex)); | 
|  | 2200 |  | 
| Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2201 | switch (obj->tiling_mode) { | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2202 | case I915_TILING_NONE: | 
| Chris Wilson | 534843d | 2010-07-05 18:01:46 +0100 | [diff] [blame] | 2203 | if (IS_BROADWATER(dev) || IS_CRESTLINE(dev)) | 
|  | 2204 | alignment = 128 * 1024; | 
| Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 2205 | else if (INTEL_INFO(dev)->gen >= 4) | 
| Chris Wilson | 534843d | 2010-07-05 18:01:46 +0100 | [diff] [blame] | 2206 | alignment = 4 * 1024; | 
|  | 2207 | else | 
|  | 2208 | alignment = 64 * 1024; | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2209 | break; | 
|  | 2210 | case I915_TILING_X: | 
|  | 2211 | /* pin() will align the object as required by fence */ | 
|  | 2212 | alignment = 0; | 
|  | 2213 | break; | 
|  | 2214 | case I915_TILING_Y: | 
| Daniel Vetter | 80075d4 | 2013-10-09 21:23:52 +0200 | [diff] [blame] | 2215 | WARN(1, "Y tiled bo slipped through, driver bug!\n"); | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2216 | return -EINVAL; | 
|  | 2217 | default: | 
|  | 2218 | BUG(); | 
|  | 2219 | } | 
|  | 2220 |  | 
| Chris Wilson | 693db18 | 2013-03-05 14:52:39 +0000 | [diff] [blame] | 2221 | /* Note that the w/a also requires 64 PTE of padding following the | 
|  | 2222 | * bo. We currently fill all unused PTE with the shadow page and so | 
|  | 2223 | * we should always have valid PTE following the scanout preventing | 
|  | 2224 | * the VT-d warning. | 
|  | 2225 | */ | 
|  | 2226 | if (need_vtd_wa(dev) && alignment < 256 * 1024) | 
|  | 2227 | alignment = 256 * 1024; | 
|  | 2228 |  | 
| Chris Wilson | ce453d8 | 2011-02-21 14:43:56 +0000 | [diff] [blame] | 2229 | dev_priv->mm.interruptible = false; | 
| Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 2230 | ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined); | 
| Chris Wilson | 48b956c | 2010-09-14 12:50:34 +0100 | [diff] [blame] | 2231 | if (ret) | 
| Chris Wilson | ce453d8 | 2011-02-21 14:43:56 +0000 | [diff] [blame] | 2232 | goto err_interruptible; | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2233 |  | 
|  | 2234 | /* Install a fence for tiled scan-out. Pre-i965 always needs a | 
|  | 2235 | * fence, whereas 965+ only requires a fence if using | 
|  | 2236 | * framebuffer compression.  For simplicity, we always install | 
|  | 2237 | * a fence as the cost is not that onerous. | 
|  | 2238 | */ | 
| Chris Wilson | 06d9813 | 2012-04-17 15:31:24 +0100 | [diff] [blame] | 2239 | ret = i915_gem_object_get_fence(obj); | 
| Chris Wilson | 9a5a53b | 2012-03-22 15:10:00 +0000 | [diff] [blame] | 2240 | if (ret) | 
|  | 2241 | goto err_unpin; | 
| Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 2242 |  | 
| Chris Wilson | 9a5a53b | 2012-03-22 15:10:00 +0000 | [diff] [blame] | 2243 | i915_gem_object_pin_fence(obj); | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2244 |  | 
| Chris Wilson | ce453d8 | 2011-02-21 14:43:56 +0000 | [diff] [blame] | 2245 | dev_priv->mm.interruptible = true; | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2246 | return 0; | 
| Chris Wilson | 48b956c | 2010-09-14 12:50:34 +0100 | [diff] [blame] | 2247 |  | 
|  | 2248 | err_unpin: | 
| Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 2249 | i915_gem_object_unpin_from_display_plane(obj); | 
| Chris Wilson | ce453d8 | 2011-02-21 14:43:56 +0000 | [diff] [blame] | 2250 | err_interruptible: | 
|  | 2251 | dev_priv->mm.interruptible = true; | 
| Chris Wilson | 48b956c | 2010-09-14 12:50:34 +0100 | [diff] [blame] | 2252 | return ret; | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2253 | } | 
|  | 2254 |  | 
| Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 2255 | void intel_unpin_fb_obj(struct drm_i915_gem_object *obj) | 
|  | 2256 | { | 
| Matt Roper | ebcdd39 | 2014-07-09 16:22:11 -0700 | [diff] [blame^] | 2257 | WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex)); | 
|  | 2258 |  | 
| Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 2259 | i915_gem_object_unpin_fence(obj); | 
| Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 2260 | i915_gem_object_unpin_from_display_plane(obj); | 
| Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 2261 | } | 
|  | 2262 |  | 
| Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 2263 | /* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel | 
|  | 2264 | * is assumed to be a power-of-two. */ | 
| Chris Wilson | bc75286 | 2013-02-21 20:04:31 +0000 | [diff] [blame] | 2265 | unsigned long intel_gen4_compute_page_offset(int *x, int *y, | 
|  | 2266 | unsigned int tiling_mode, | 
|  | 2267 | unsigned int cpp, | 
|  | 2268 | unsigned int pitch) | 
| Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 2269 | { | 
| Chris Wilson | bc75286 | 2013-02-21 20:04:31 +0000 | [diff] [blame] | 2270 | if (tiling_mode != I915_TILING_NONE) { | 
|  | 2271 | unsigned int tile_rows, tiles; | 
| Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 2272 |  | 
| Chris Wilson | bc75286 | 2013-02-21 20:04:31 +0000 | [diff] [blame] | 2273 | tile_rows = *y / 8; | 
|  | 2274 | *y %= 8; | 
| Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 2275 |  | 
| Chris Wilson | bc75286 | 2013-02-21 20:04:31 +0000 | [diff] [blame] | 2276 | tiles = *x / (512/cpp); | 
|  | 2277 | *x %= 512/cpp; | 
|  | 2278 |  | 
|  | 2279 | return tile_rows * pitch * 8 + tiles * 4096; | 
|  | 2280 | } else { | 
|  | 2281 | unsigned int offset; | 
|  | 2282 |  | 
|  | 2283 | offset = *y * pitch + *x * cpp; | 
|  | 2284 | *y = 0; | 
|  | 2285 | *x = (offset & 4095) / cpp; | 
|  | 2286 | return offset & -4096; | 
|  | 2287 | } | 
| Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 2288 | } | 
|  | 2289 |  | 
| Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2290 | int intel_format_to_fourcc(int format) | 
|  | 2291 | { | 
|  | 2292 | switch (format) { | 
|  | 2293 | case DISPPLANE_8BPP: | 
|  | 2294 | return DRM_FORMAT_C8; | 
|  | 2295 | case DISPPLANE_BGRX555: | 
|  | 2296 | return DRM_FORMAT_XRGB1555; | 
|  | 2297 | case DISPPLANE_BGRX565: | 
|  | 2298 | return DRM_FORMAT_RGB565; | 
|  | 2299 | default: | 
|  | 2300 | case DISPPLANE_BGRX888: | 
|  | 2301 | return DRM_FORMAT_XRGB8888; | 
|  | 2302 | case DISPPLANE_RGBX888: | 
|  | 2303 | return DRM_FORMAT_XBGR8888; | 
|  | 2304 | case DISPPLANE_BGRX101010: | 
|  | 2305 | return DRM_FORMAT_XRGB2101010; | 
|  | 2306 | case DISPPLANE_RGBX101010: | 
|  | 2307 | return DRM_FORMAT_XBGR2101010; | 
|  | 2308 | } | 
|  | 2309 | } | 
|  | 2310 |  | 
| Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2311 | static bool intel_alloc_plane_obj(struct intel_crtc *crtc, | 
| Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2312 | struct intel_plane_config *plane_config) | 
|  | 2313 | { | 
|  | 2314 | struct drm_device *dev = crtc->base.dev; | 
|  | 2315 | struct drm_i915_gem_object *obj = NULL; | 
|  | 2316 | struct drm_mode_fb_cmd2 mode_cmd = { 0 }; | 
|  | 2317 | u32 base = plane_config->base; | 
|  | 2318 |  | 
| Chris Wilson | ff2652e | 2014-03-10 08:07:02 +0000 | [diff] [blame] | 2319 | if (plane_config->size == 0) | 
|  | 2320 | return false; | 
|  | 2321 |  | 
| Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2322 | obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base, | 
|  | 2323 | plane_config->size); | 
|  | 2324 | if (!obj) | 
| Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2325 | return false; | 
| Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2326 |  | 
|  | 2327 | if (plane_config->tiled) { | 
|  | 2328 | obj->tiling_mode = I915_TILING_X; | 
| Dave Airlie | 66e514c | 2014-04-03 07:51:54 +1000 | [diff] [blame] | 2329 | obj->stride = crtc->base.primary->fb->pitches[0]; | 
| Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2330 | } | 
|  | 2331 |  | 
| Dave Airlie | 66e514c | 2014-04-03 07:51:54 +1000 | [diff] [blame] | 2332 | mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format; | 
|  | 2333 | mode_cmd.width = crtc->base.primary->fb->width; | 
|  | 2334 | mode_cmd.height = crtc->base.primary->fb->height; | 
|  | 2335 | mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0]; | 
| Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2336 |  | 
|  | 2337 | mutex_lock(&dev->struct_mutex); | 
|  | 2338 |  | 
| Dave Airlie | 66e514c | 2014-04-03 07:51:54 +1000 | [diff] [blame] | 2339 | if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb), | 
| Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2340 | &mode_cmd, obj)) { | 
| Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2341 | DRM_DEBUG_KMS("intel fb init failed\n"); | 
|  | 2342 | goto out_unref_obj; | 
|  | 2343 | } | 
|  | 2344 |  | 
| Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 2345 | obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe); | 
| Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2346 | mutex_unlock(&dev->struct_mutex); | 
| Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2347 |  | 
|  | 2348 | DRM_DEBUG_KMS("plane fb obj %p\n", obj); | 
|  | 2349 | return true; | 
| Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2350 |  | 
|  | 2351 | out_unref_obj: | 
|  | 2352 | drm_gem_object_unreference(&obj->base); | 
|  | 2353 | mutex_unlock(&dev->struct_mutex); | 
| Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2354 | return false; | 
|  | 2355 | } | 
|  | 2356 |  | 
|  | 2357 | static void intel_find_plane_obj(struct intel_crtc *intel_crtc, | 
|  | 2358 | struct intel_plane_config *plane_config) | 
|  | 2359 | { | 
|  | 2360 | struct drm_device *dev = intel_crtc->base.dev; | 
|  | 2361 | struct drm_crtc *c; | 
|  | 2362 | struct intel_crtc *i; | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 2363 | struct drm_i915_gem_object *obj; | 
| Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2364 |  | 
| Dave Airlie | 66e514c | 2014-04-03 07:51:54 +1000 | [diff] [blame] | 2365 | if (!intel_crtc->base.primary->fb) | 
| Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2366 | return; | 
|  | 2367 |  | 
|  | 2368 | if (intel_alloc_plane_obj(intel_crtc, plane_config)) | 
|  | 2369 | return; | 
|  | 2370 |  | 
| Dave Airlie | 66e514c | 2014-04-03 07:51:54 +1000 | [diff] [blame] | 2371 | kfree(intel_crtc->base.primary->fb); | 
|  | 2372 | intel_crtc->base.primary->fb = NULL; | 
| Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2373 |  | 
|  | 2374 | /* | 
|  | 2375 | * Failed to alloc the obj, check to see if we should share | 
|  | 2376 | * an fb with another CRTC instead | 
|  | 2377 | */ | 
| Damien Lespiau | 70e1e0e | 2014-05-13 23:32:24 +0100 | [diff] [blame] | 2378 | for_each_crtc(dev, c) { | 
| Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2379 | i = to_intel_crtc(c); | 
|  | 2380 |  | 
|  | 2381 | if (c == &intel_crtc->base) | 
|  | 2382 | continue; | 
|  | 2383 |  | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 2384 | if (!i->active) | 
| Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2385 | continue; | 
|  | 2386 |  | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 2387 | obj = intel_fb_obj(c->primary->fb); | 
|  | 2388 | if (obj == NULL) | 
|  | 2389 | continue; | 
|  | 2390 |  | 
|  | 2391 | if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) { | 
| Dave Airlie | 66e514c | 2014-04-03 07:51:54 +1000 | [diff] [blame] | 2392 | drm_framebuffer_reference(c->primary->fb); | 
|  | 2393 | intel_crtc->base.primary->fb = c->primary->fb; | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 2394 | obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe); | 
| Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 2395 | break; | 
|  | 2396 | } | 
|  | 2397 | } | 
| Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 2398 | } | 
|  | 2399 |  | 
| Daniel Vetter | 29b9bde | 2014-04-24 23:55:01 +0200 | [diff] [blame] | 2400 | static void i9xx_update_primary_plane(struct drm_crtc *crtc, | 
|  | 2401 | struct drm_framebuffer *fb, | 
|  | 2402 | int x, int y) | 
| Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 2403 | { | 
|  | 2404 | struct drm_device *dev = crtc->dev; | 
|  | 2405 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 2406 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 2407 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); | 
| Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 2408 | int plane = intel_crtc->plane; | 
| Daniel Vetter | e506a0c | 2012-07-05 12:17:29 +0200 | [diff] [blame] | 2409 | unsigned long linear_offset; | 
| Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 2410 | u32 dspcntr; | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2411 | u32 reg; | 
| Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 2412 |  | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2413 | reg = DSPCNTR(plane); | 
|  | 2414 | dspcntr = I915_READ(reg); | 
| Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 2415 | /* Mask out pixel format bits in case we change it */ | 
|  | 2416 | dspcntr &= ~DISPPLANE_PIXFORMAT_MASK; | 
| Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 2417 | switch (fb->pixel_format) { | 
|  | 2418 | case DRM_FORMAT_C8: | 
| Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 2419 | dspcntr |= DISPPLANE_8BPP; | 
|  | 2420 | break; | 
| Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 2421 | case DRM_FORMAT_XRGB1555: | 
|  | 2422 | case DRM_FORMAT_ARGB1555: | 
|  | 2423 | dspcntr |= DISPPLANE_BGRX555; | 
| Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 2424 | break; | 
| Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 2425 | case DRM_FORMAT_RGB565: | 
|  | 2426 | dspcntr |= DISPPLANE_BGRX565; | 
|  | 2427 | break; | 
|  | 2428 | case DRM_FORMAT_XRGB8888: | 
|  | 2429 | case DRM_FORMAT_ARGB8888: | 
|  | 2430 | dspcntr |= DISPPLANE_BGRX888; | 
|  | 2431 | break; | 
|  | 2432 | case DRM_FORMAT_XBGR8888: | 
|  | 2433 | case DRM_FORMAT_ABGR8888: | 
|  | 2434 | dspcntr |= DISPPLANE_RGBX888; | 
|  | 2435 | break; | 
|  | 2436 | case DRM_FORMAT_XRGB2101010: | 
|  | 2437 | case DRM_FORMAT_ARGB2101010: | 
|  | 2438 | dspcntr |= DISPPLANE_BGRX101010; | 
|  | 2439 | break; | 
|  | 2440 | case DRM_FORMAT_XBGR2101010: | 
|  | 2441 | case DRM_FORMAT_ABGR2101010: | 
|  | 2442 | dspcntr |= DISPPLANE_RGBX101010; | 
| Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 2443 | break; | 
|  | 2444 | default: | 
| Daniel Vetter | baba133 | 2013-03-27 00:45:00 +0100 | [diff] [blame] | 2445 | BUG(); | 
| Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 2446 | } | 
| Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 2447 |  | 
| Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 2448 | if (INTEL_INFO(dev)->gen >= 4) { | 
| Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2449 | if (obj->tiling_mode != I915_TILING_NONE) | 
| Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 2450 | dspcntr |= DISPPLANE_TILED; | 
|  | 2451 | else | 
|  | 2452 | dspcntr &= ~DISPPLANE_TILED; | 
|  | 2453 | } | 
|  | 2454 |  | 
| Ville Syrjälä | de1aa62 | 2013-06-07 10:47:01 +0300 | [diff] [blame] | 2455 | if (IS_G4X(dev)) | 
|  | 2456 | dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE; | 
|  | 2457 |  | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2458 | I915_WRITE(reg, dspcntr); | 
| Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 2459 |  | 
| Daniel Vetter | e506a0c | 2012-07-05 12:17:29 +0200 | [diff] [blame] | 2460 | linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8); | 
| Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 2461 |  | 
| Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 2462 | if (INTEL_INFO(dev)->gen >= 4) { | 
|  | 2463 | intel_crtc->dspaddr_offset = | 
| Chris Wilson | bc75286 | 2013-02-21 20:04:31 +0000 | [diff] [blame] | 2464 | intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode, | 
|  | 2465 | fb->bits_per_pixel / 8, | 
|  | 2466 | fb->pitches[0]); | 
| Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 2467 | linear_offset -= intel_crtc->dspaddr_offset; | 
|  | 2468 | } else { | 
| Daniel Vetter | e506a0c | 2012-07-05 12:17:29 +0200 | [diff] [blame] | 2469 | intel_crtc->dspaddr_offset = linear_offset; | 
| Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 2470 | } | 
| Daniel Vetter | e506a0c | 2012-07-05 12:17:29 +0200 | [diff] [blame] | 2471 |  | 
| Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 2472 | DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n", | 
|  | 2473 | i915_gem_obj_ggtt_offset(obj), linear_offset, x, y, | 
|  | 2474 | fb->pitches[0]); | 
| Ville Syrjälä | 01f2c77 | 2011-12-20 00:06:49 +0200 | [diff] [blame] | 2475 | I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]); | 
| Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 2476 | if (INTEL_INFO(dev)->gen >= 4) { | 
| Daniel Vetter | 85ba7b7 | 2014-01-24 10:31:44 +0100 | [diff] [blame] | 2477 | I915_WRITE(DSPSURF(plane), | 
|  | 2478 | i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset); | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2479 | I915_WRITE(DSPTILEOFF(plane), (y << 16) | x); | 
| Daniel Vetter | e506a0c | 2012-07-05 12:17:29 +0200 | [diff] [blame] | 2480 | I915_WRITE(DSPLINOFF(plane), linear_offset); | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2481 | } else | 
| Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 2482 | I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset); | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2483 | POSTING_READ(reg); | 
| Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 2484 | } | 
|  | 2485 |  | 
| Daniel Vetter | 29b9bde | 2014-04-24 23:55:01 +0200 | [diff] [blame] | 2486 | static void ironlake_update_primary_plane(struct drm_crtc *crtc, | 
|  | 2487 | struct drm_framebuffer *fb, | 
|  | 2488 | int x, int y) | 
| Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 2489 | { | 
|  | 2490 | struct drm_device *dev = crtc->dev; | 
|  | 2491 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 2492 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 2493 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); | 
| Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 2494 | int plane = intel_crtc->plane; | 
| Daniel Vetter | e506a0c | 2012-07-05 12:17:29 +0200 | [diff] [blame] | 2495 | unsigned long linear_offset; | 
| Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 2496 | u32 dspcntr; | 
|  | 2497 | u32 reg; | 
|  | 2498 |  | 
| Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 2499 | reg = DSPCNTR(plane); | 
|  | 2500 | dspcntr = I915_READ(reg); | 
|  | 2501 | /* Mask out pixel format bits in case we change it */ | 
|  | 2502 | dspcntr &= ~DISPPLANE_PIXFORMAT_MASK; | 
| Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 2503 | switch (fb->pixel_format) { | 
|  | 2504 | case DRM_FORMAT_C8: | 
| Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 2505 | dspcntr |= DISPPLANE_8BPP; | 
|  | 2506 | break; | 
| Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 2507 | case DRM_FORMAT_RGB565: | 
|  | 2508 | dspcntr |= DISPPLANE_BGRX565; | 
| Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 2509 | break; | 
| Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 2510 | case DRM_FORMAT_XRGB8888: | 
|  | 2511 | case DRM_FORMAT_ARGB8888: | 
|  | 2512 | dspcntr |= DISPPLANE_BGRX888; | 
|  | 2513 | break; | 
|  | 2514 | case DRM_FORMAT_XBGR8888: | 
|  | 2515 | case DRM_FORMAT_ABGR8888: | 
|  | 2516 | dspcntr |= DISPPLANE_RGBX888; | 
|  | 2517 | break; | 
|  | 2518 | case DRM_FORMAT_XRGB2101010: | 
|  | 2519 | case DRM_FORMAT_ARGB2101010: | 
|  | 2520 | dspcntr |= DISPPLANE_BGRX101010; | 
|  | 2521 | break; | 
|  | 2522 | case DRM_FORMAT_XBGR2101010: | 
|  | 2523 | case DRM_FORMAT_ABGR2101010: | 
|  | 2524 | dspcntr |= DISPPLANE_RGBX101010; | 
| Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 2525 | break; | 
|  | 2526 | default: | 
| Daniel Vetter | baba133 | 2013-03-27 00:45:00 +0100 | [diff] [blame] | 2527 | BUG(); | 
| Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 2528 | } | 
|  | 2529 |  | 
|  | 2530 | if (obj->tiling_mode != I915_TILING_NONE) | 
|  | 2531 | dspcntr |= DISPPLANE_TILED; | 
|  | 2532 | else | 
|  | 2533 | dspcntr &= ~DISPPLANE_TILED; | 
|  | 2534 |  | 
| Ville Syrjälä | b42c600 | 2013-11-03 13:47:27 +0200 | [diff] [blame] | 2535 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) | 
| Paulo Zanoni | 1f5d76d | 2013-08-23 19:51:28 -0300 | [diff] [blame] | 2536 | dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE; | 
|  | 2537 | else | 
|  | 2538 | dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE; | 
| Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 2539 |  | 
|  | 2540 | I915_WRITE(reg, dspcntr); | 
|  | 2541 |  | 
| Daniel Vetter | e506a0c | 2012-07-05 12:17:29 +0200 | [diff] [blame] | 2542 | linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8); | 
| Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 2543 | intel_crtc->dspaddr_offset = | 
| Chris Wilson | bc75286 | 2013-02-21 20:04:31 +0000 | [diff] [blame] | 2544 | intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode, | 
|  | 2545 | fb->bits_per_pixel / 8, | 
|  | 2546 | fb->pitches[0]); | 
| Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 2547 | linear_offset -= intel_crtc->dspaddr_offset; | 
| Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 2548 |  | 
| Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 2549 | DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n", | 
|  | 2550 | i915_gem_obj_ggtt_offset(obj), linear_offset, x, y, | 
|  | 2551 | fb->pitches[0]); | 
| Ville Syrjälä | 01f2c77 | 2011-12-20 00:06:49 +0200 | [diff] [blame] | 2552 | I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]); | 
| Daniel Vetter | 85ba7b7 | 2014-01-24 10:31:44 +0100 | [diff] [blame] | 2553 | I915_WRITE(DSPSURF(plane), | 
|  | 2554 | i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset); | 
| Paulo Zanoni | b3dc685 | 2013-11-02 21:07:33 -0700 | [diff] [blame] | 2555 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) { | 
| Damien Lespiau | bc1c91e | 2012-10-29 12:14:21 +0000 | [diff] [blame] | 2556 | I915_WRITE(DSPOFFSET(plane), (y << 16) | x); | 
|  | 2557 | } else { | 
|  | 2558 | I915_WRITE(DSPTILEOFF(plane), (y << 16) | x); | 
|  | 2559 | I915_WRITE(DSPLINOFF(plane), linear_offset); | 
|  | 2560 | } | 
| Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 2561 | POSTING_READ(reg); | 
| Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 2562 | } | 
|  | 2563 |  | 
|  | 2564 | /* Assume fb object is pinned & idle & fenced and just update base pointers */ | 
|  | 2565 | static int | 
|  | 2566 | intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb, | 
|  | 2567 | int x, int y, enum mode_set_atomic state) | 
|  | 2568 | { | 
|  | 2569 | struct drm_device *dev = crtc->dev; | 
|  | 2570 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Jesse Barnes | 17638cd | 2011-06-24 12:19:23 -0700 | [diff] [blame] | 2571 |  | 
| Chris Wilson | 6b8e6ed | 2012-04-17 15:08:19 +0100 | [diff] [blame] | 2572 | if (dev_priv->display.disable_fbc) | 
|  | 2573 | dev_priv->display.disable_fbc(dev); | 
| Daniel Vetter | cc36513 | 2014-06-18 13:59:13 +0200 | [diff] [blame] | 2574 | intel_increase_pllclock(dev, to_intel_crtc(crtc)->pipe); | 
| Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 2575 |  | 
| Daniel Vetter | 29b9bde | 2014-04-24 23:55:01 +0200 | [diff] [blame] | 2576 | dev_priv->display.update_primary_plane(crtc, fb, x, y); | 
|  | 2577 |  | 
|  | 2578 | return 0; | 
| Jesse Barnes | 8125556 | 2010-08-02 12:07:50 -0700 | [diff] [blame] | 2579 | } | 
|  | 2580 |  | 
| Ville Syrjälä | 96a0291 | 2013-02-18 19:08:49 +0200 | [diff] [blame] | 2581 | void intel_display_handle_reset(struct drm_device *dev) | 
|  | 2582 | { | 
|  | 2583 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 2584 | struct drm_crtc *crtc; | 
|  | 2585 |  | 
|  | 2586 | /* | 
|  | 2587 | * Flips in the rings have been nuked by the reset, | 
|  | 2588 | * so complete all pending flips so that user space | 
|  | 2589 | * will get its events and not get stuck. | 
|  | 2590 | * | 
|  | 2591 | * Also update the base address of all primary | 
|  | 2592 | * planes to the the last fb to make sure we're | 
|  | 2593 | * showing the correct fb after a reset. | 
|  | 2594 | * | 
|  | 2595 | * Need to make two loops over the crtcs so that we | 
|  | 2596 | * don't try to grab a crtc mutex before the | 
|  | 2597 | * pending_flip_queue really got woken up. | 
|  | 2598 | */ | 
|  | 2599 |  | 
| Damien Lespiau | 70e1e0e | 2014-05-13 23:32:24 +0100 | [diff] [blame] | 2600 | for_each_crtc(dev, crtc) { | 
| Ville Syrjälä | 96a0291 | 2013-02-18 19:08:49 +0200 | [diff] [blame] | 2601 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 2602 | enum plane plane = intel_crtc->plane; | 
|  | 2603 |  | 
|  | 2604 | intel_prepare_page_flip(dev, plane); | 
|  | 2605 | intel_finish_page_flip_plane(dev, plane); | 
|  | 2606 | } | 
|  | 2607 |  | 
| Damien Lespiau | 70e1e0e | 2014-05-13 23:32:24 +0100 | [diff] [blame] | 2608 | for_each_crtc(dev, crtc) { | 
| Ville Syrjälä | 96a0291 | 2013-02-18 19:08:49 +0200 | [diff] [blame] | 2609 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 2610 |  | 
| Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 2611 | drm_modeset_lock(&crtc->mutex, NULL); | 
| Chris Wilson | 947fdaadf | 2013-11-27 12:01:32 +0000 | [diff] [blame] | 2612 | /* | 
|  | 2613 | * FIXME: Once we have proper support for primary planes (and | 
|  | 2614 | * disabling them without disabling the entire crtc) allow again | 
| Dave Airlie | 66e514c | 2014-04-03 07:51:54 +1000 | [diff] [blame] | 2615 | * a NULL crtc->primary->fb. | 
| Chris Wilson | 947fdaadf | 2013-11-27 12:01:32 +0000 | [diff] [blame] | 2616 | */ | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 2617 | if (intel_crtc->active && crtc->primary->fb) | 
| Matt Roper | 262ca2b | 2014-03-18 17:22:55 -0700 | [diff] [blame] | 2618 | dev_priv->display.update_primary_plane(crtc, | 
| Dave Airlie | 66e514c | 2014-04-03 07:51:54 +1000 | [diff] [blame] | 2619 | crtc->primary->fb, | 
| Matt Roper | 262ca2b | 2014-03-18 17:22:55 -0700 | [diff] [blame] | 2620 | crtc->x, | 
|  | 2621 | crtc->y); | 
| Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 2622 | drm_modeset_unlock(&crtc->mutex); | 
| Ville Syrjälä | 96a0291 | 2013-02-18 19:08:49 +0200 | [diff] [blame] | 2623 | } | 
|  | 2624 | } | 
|  | 2625 |  | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 2626 | static int | 
| Chris Wilson | 14667a4 | 2012-04-03 17:58:35 +0100 | [diff] [blame] | 2627 | intel_finish_fb(struct drm_framebuffer *old_fb) | 
|  | 2628 | { | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 2629 | struct drm_i915_gem_object *obj = intel_fb_obj(old_fb); | 
| Chris Wilson | 14667a4 | 2012-04-03 17:58:35 +0100 | [diff] [blame] | 2630 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; | 
|  | 2631 | bool was_interruptible = dev_priv->mm.interruptible; | 
|  | 2632 | int ret; | 
|  | 2633 |  | 
| Chris Wilson | 14667a4 | 2012-04-03 17:58:35 +0100 | [diff] [blame] | 2634 | /* Big Hammer, we also need to ensure that any pending | 
|  | 2635 | * MI_WAIT_FOR_EVENT inside a user batch buffer on the | 
|  | 2636 | * current scanout is retired before unpinning the old | 
|  | 2637 | * framebuffer. | 
|  | 2638 | * | 
|  | 2639 | * This should only fail upon a hung GPU, in which case we | 
|  | 2640 | * can safely continue. | 
|  | 2641 | */ | 
|  | 2642 | dev_priv->mm.interruptible = false; | 
|  | 2643 | ret = i915_gem_object_finish_gpu(obj); | 
|  | 2644 | dev_priv->mm.interruptible = was_interruptible; | 
|  | 2645 |  | 
|  | 2646 | return ret; | 
|  | 2647 | } | 
|  | 2648 |  | 
| Chris Wilson | 7d5e379 | 2014-03-04 13:15:08 +0000 | [diff] [blame] | 2649 | static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc) | 
|  | 2650 | { | 
|  | 2651 | struct drm_device *dev = crtc->dev; | 
|  | 2652 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 2653 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 2654 | unsigned long flags; | 
|  | 2655 | bool pending; | 
|  | 2656 |  | 
|  | 2657 | if (i915_reset_in_progress(&dev_priv->gpu_error) || | 
|  | 2658 | intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) | 
|  | 2659 | return false; | 
|  | 2660 |  | 
|  | 2661 | spin_lock_irqsave(&dev->event_lock, flags); | 
|  | 2662 | pending = to_intel_crtc(crtc)->unpin_work != NULL; | 
|  | 2663 | spin_unlock_irqrestore(&dev->event_lock, flags); | 
|  | 2664 |  | 
|  | 2665 | return pending; | 
|  | 2666 | } | 
|  | 2667 |  | 
| Chris Wilson | 14667a4 | 2012-04-03 17:58:35 +0100 | [diff] [blame] | 2668 | static int | 
| Kristian Høgsberg | 3c4fdcf | 2008-12-17 22:14:46 -0500 | [diff] [blame] | 2669 | intel_pipe_set_base(struct drm_crtc *crtc, int x, int y, | 
| Daniel Vetter | 94352cf | 2012-07-05 22:51:56 +0200 | [diff] [blame] | 2670 | struct drm_framebuffer *fb) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2671 | { | 
|  | 2672 | struct drm_device *dev = crtc->dev; | 
| Chris Wilson | 6b8e6ed | 2012-04-17 15:08:19 +0100 | [diff] [blame] | 2673 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2674 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 2675 | enum pipe pipe = intel_crtc->pipe; | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 2676 | struct drm_framebuffer *old_fb = crtc->primary->fb; | 
|  | 2677 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); | 
|  | 2678 | struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb); | 
| Chris Wilson | 5c3b82e | 2009-02-11 13:25:09 +0000 | [diff] [blame] | 2679 | int ret; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2680 |  | 
| Chris Wilson | 7d5e379 | 2014-03-04 13:15:08 +0000 | [diff] [blame] | 2681 | if (intel_crtc_has_pending_flip(crtc)) { | 
|  | 2682 | DRM_ERROR("pipe is still busy with an old pageflip\n"); | 
|  | 2683 | return -EBUSY; | 
|  | 2684 | } | 
|  | 2685 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2686 | /* no fb bound */ | 
| Daniel Vetter | 94352cf | 2012-07-05 22:51:56 +0200 | [diff] [blame] | 2687 | if (!fb) { | 
| Jesse Barnes | a5071c2 | 2011-07-19 15:38:56 -0700 | [diff] [blame] | 2688 | DRM_ERROR("No FB bound\n"); | 
| Chris Wilson | 5c3b82e | 2009-02-11 13:25:09 +0000 | [diff] [blame] | 2689 | return 0; | 
|  | 2690 | } | 
|  | 2691 |  | 
| Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 2692 | if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) { | 
| Ville Syrjälä | 84f44ce | 2013-04-17 17:48:49 +0300 | [diff] [blame] | 2693 | DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n", | 
|  | 2694 | plane_name(intel_crtc->plane), | 
|  | 2695 | INTEL_INFO(dev)->num_pipes); | 
| Chris Wilson | 5c3b82e | 2009-02-11 13:25:09 +0000 | [diff] [blame] | 2696 | return -EINVAL; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2697 | } | 
|  | 2698 |  | 
| Chris Wilson | 5c3b82e | 2009-02-11 13:25:09 +0000 | [diff] [blame] | 2699 | mutex_lock(&dev->struct_mutex); | 
| Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 2700 | ret = intel_pin_and_fence_fb_obj(dev, obj, NULL); | 
|  | 2701 | if (ret == 0) | 
| Matt Roper | 91565c85 | 2014-06-24 17:05:02 -0700 | [diff] [blame] | 2702 | i915_gem_track_fb(old_obj, obj, | 
| Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 2703 | INTEL_FRONTBUFFER_PRIMARY(pipe)); | 
| Ville Syrjälä | 8ac36ec | 2014-03-11 19:37:33 +0200 | [diff] [blame] | 2704 | mutex_unlock(&dev->struct_mutex); | 
| Chris Wilson | 5c3b82e | 2009-02-11 13:25:09 +0000 | [diff] [blame] | 2705 | if (ret != 0) { | 
| Jesse Barnes | a5071c2 | 2011-07-19 15:38:56 -0700 | [diff] [blame] | 2706 | DRM_ERROR("pin & fence failed\n"); | 
| Chris Wilson | 5c3b82e | 2009-02-11 13:25:09 +0000 | [diff] [blame] | 2707 | return ret; | 
|  | 2708 | } | 
| Kristian Høgsberg | 3c4fdcf | 2008-12-17 22:14:46 -0500 | [diff] [blame] | 2709 |  | 
| Damien Lespiau | bb2043d | 2013-09-30 14:21:49 +0100 | [diff] [blame] | 2710 | /* | 
|  | 2711 | * Update pipe size and adjust fitter if needed: the reason for this is | 
|  | 2712 | * that in compute_mode_changes we check the native mode (not the pfit | 
|  | 2713 | * mode) to see if we can flip rather than do a full mode set. In the | 
|  | 2714 | * fastboot case, we'll flip, but if we don't update the pipesrc and | 
|  | 2715 | * pfit state, we'll end up with a big fb scanned out into the wrong | 
|  | 2716 | * sized surface. | 
|  | 2717 | * | 
|  | 2718 | * To fix this properly, we need to hoist the checks up into | 
|  | 2719 | * compute_mode_changes (or above), check the actual pfit state and | 
|  | 2720 | * whether the platform allows pfit disable with pipe active, and only | 
|  | 2721 | * then update the pipesrc and pfit state, even on the flip path. | 
|  | 2722 | */ | 
| Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 2723 | if (i915.fastboot) { | 
| Damien Lespiau | d7bf63f | 2013-09-30 14:21:50 +0100 | [diff] [blame] | 2724 | const struct drm_display_mode *adjusted_mode = | 
|  | 2725 | &intel_crtc->config.adjusted_mode; | 
|  | 2726 |  | 
| Jesse Barnes | 4d6a3e6 | 2013-06-26 01:38:18 +0300 | [diff] [blame] | 2727 | I915_WRITE(PIPESRC(intel_crtc->pipe), | 
| Damien Lespiau | d7bf63f | 2013-09-30 14:21:50 +0100 | [diff] [blame] | 2728 | ((adjusted_mode->crtc_hdisplay - 1) << 16) | | 
|  | 2729 | (adjusted_mode->crtc_vdisplay - 1)); | 
| Chris Wilson | fd4daa9 | 2013-08-27 17:04:17 +0100 | [diff] [blame] | 2730 | if (!intel_crtc->config.pch_pfit.enabled && | 
| Jesse Barnes | 4d6a3e6 | 2013-06-26 01:38:18 +0300 | [diff] [blame] | 2731 | (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || | 
|  | 2732 | intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) { | 
|  | 2733 | I915_WRITE(PF_CTL(intel_crtc->pipe), 0); | 
|  | 2734 | I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0); | 
|  | 2735 | I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0); | 
|  | 2736 | } | 
| Jesse Barnes | 0637d60 | 2013-12-19 10:48:01 -0800 | [diff] [blame] | 2737 | intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay; | 
|  | 2738 | intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay; | 
| Jesse Barnes | 4d6a3e6 | 2013-06-26 01:38:18 +0300 | [diff] [blame] | 2739 | } | 
|  | 2740 |  | 
| Daniel Vetter | 29b9bde | 2014-04-24 23:55:01 +0200 | [diff] [blame] | 2741 | dev_priv->display.update_primary_plane(crtc, fb, x, y); | 
| Kristian Høgsberg | 3c4fdcf | 2008-12-17 22:14:46 -0500 | [diff] [blame] | 2742 |  | 
| Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 2743 | if (intel_crtc->active) | 
|  | 2744 | intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe)); | 
|  | 2745 |  | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 2746 | crtc->primary->fb = fb; | 
| Daniel Vetter | 6c4c86f | 2012-09-10 21:58:30 +0200 | [diff] [blame] | 2747 | crtc->x = x; | 
|  | 2748 | crtc->y = y; | 
| Daniel Vetter | 94352cf | 2012-07-05 22:51:56 +0200 | [diff] [blame] | 2749 |  | 
| Chris Wilson | b7f1de2 | 2010-12-14 16:09:31 +0000 | [diff] [blame] | 2750 | if (old_fb) { | 
| Daniel Vetter | d7697ee | 2013-06-02 17:23:01 +0200 | [diff] [blame] | 2751 | if (intel_crtc->active && old_fb != fb) | 
|  | 2752 | intel_wait_for_vblank(dev, intel_crtc->pipe); | 
| Ville Syrjälä | 8ac36ec | 2014-03-11 19:37:33 +0200 | [diff] [blame] | 2753 | mutex_lock(&dev->struct_mutex); | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 2754 | intel_unpin_fb_obj(old_obj); | 
| Ville Syrjälä | 8ac36ec | 2014-03-11 19:37:33 +0200 | [diff] [blame] | 2755 | mutex_unlock(&dev->struct_mutex); | 
| Chris Wilson | b7f1de2 | 2010-12-14 16:09:31 +0000 | [diff] [blame] | 2756 | } | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 2757 |  | 
| Ville Syrjälä | 8ac36ec | 2014-03-11 19:37:33 +0200 | [diff] [blame] | 2758 | mutex_lock(&dev->struct_mutex); | 
| Chris Wilson | 6b8e6ed | 2012-04-17 15:08:19 +0100 | [diff] [blame] | 2759 | intel_update_fbc(dev); | 
| Chris Wilson | 5c3b82e | 2009-02-11 13:25:09 +0000 | [diff] [blame] | 2760 | mutex_unlock(&dev->struct_mutex); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2761 |  | 
| Chris Wilson | 5c3b82e | 2009-02-11 13:25:09 +0000 | [diff] [blame] | 2762 | return 0; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 2763 | } | 
|  | 2764 |  | 
| Zhenyu Wang | 5e84e1a | 2010-10-28 16:38:08 +0800 | [diff] [blame] | 2765 | static void intel_fdi_normal_train(struct drm_crtc *crtc) | 
|  | 2766 | { | 
|  | 2767 | struct drm_device *dev = crtc->dev; | 
|  | 2768 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 2769 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 2770 | int pipe = intel_crtc->pipe; | 
|  | 2771 | u32 reg, temp; | 
|  | 2772 |  | 
|  | 2773 | /* enable normal train */ | 
|  | 2774 | reg = FDI_TX_CTL(pipe); | 
|  | 2775 | temp = I915_READ(reg); | 
| Keith Packard | 61e499b | 2011-05-17 16:13:52 -0700 | [diff] [blame] | 2776 | if (IS_IVYBRIDGE(dev)) { | 
| Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 2777 | temp &= ~FDI_LINK_TRAIN_NONE_IVB; | 
|  | 2778 | temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE; | 
| Keith Packard | 61e499b | 2011-05-17 16:13:52 -0700 | [diff] [blame] | 2779 | } else { | 
|  | 2780 | temp &= ~FDI_LINK_TRAIN_NONE; | 
|  | 2781 | temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE; | 
| Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 2782 | } | 
| Zhenyu Wang | 5e84e1a | 2010-10-28 16:38:08 +0800 | [diff] [blame] | 2783 | I915_WRITE(reg, temp); | 
|  | 2784 |  | 
|  | 2785 | reg = FDI_RX_CTL(pipe); | 
|  | 2786 | temp = I915_READ(reg); | 
|  | 2787 | if (HAS_PCH_CPT(dev)) { | 
|  | 2788 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; | 
|  | 2789 | temp |= FDI_LINK_TRAIN_NORMAL_CPT; | 
|  | 2790 | } else { | 
|  | 2791 | temp &= ~FDI_LINK_TRAIN_NONE; | 
|  | 2792 | temp |= FDI_LINK_TRAIN_NONE; | 
|  | 2793 | } | 
|  | 2794 | I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE); | 
|  | 2795 |  | 
|  | 2796 | /* wait one idle pattern time */ | 
|  | 2797 | POSTING_READ(reg); | 
|  | 2798 | udelay(1000); | 
| Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 2799 |  | 
|  | 2800 | /* IVB wants error correction enabled */ | 
|  | 2801 | if (IS_IVYBRIDGE(dev)) | 
|  | 2802 | I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE | | 
|  | 2803 | FDI_FE_ERRC_ENABLE); | 
| Zhenyu Wang | 5e84e1a | 2010-10-28 16:38:08 +0800 | [diff] [blame] | 2804 | } | 
|  | 2805 |  | 
| Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 2806 | static bool pipe_has_enabled_pch(struct intel_crtc *crtc) | 
| Daniel Vetter | 1e833f4 | 2013-02-19 22:31:57 +0100 | [diff] [blame] | 2807 | { | 
| Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 2808 | return crtc->base.enabled && crtc->active && | 
|  | 2809 | crtc->config.has_pch_encoder; | 
| Daniel Vetter | 1e833f4 | 2013-02-19 22:31:57 +0100 | [diff] [blame] | 2810 | } | 
|  | 2811 |  | 
| Daniel Vetter | 01a415f | 2012-10-27 15:58:40 +0200 | [diff] [blame] | 2812 | static void ivb_modeset_global_resources(struct drm_device *dev) | 
|  | 2813 | { | 
|  | 2814 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 2815 | struct intel_crtc *pipe_B_crtc = | 
|  | 2816 | to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]); | 
|  | 2817 | struct intel_crtc *pipe_C_crtc = | 
|  | 2818 | to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]); | 
|  | 2819 | uint32_t temp; | 
|  | 2820 |  | 
| Daniel Vetter | 1e833f4 | 2013-02-19 22:31:57 +0100 | [diff] [blame] | 2821 | /* | 
|  | 2822 | * When everything is off disable fdi C so that we could enable fdi B | 
|  | 2823 | * with all lanes. Note that we don't care about enabled pipes without | 
|  | 2824 | * an enabled pch encoder. | 
|  | 2825 | */ | 
|  | 2826 | if (!pipe_has_enabled_pch(pipe_B_crtc) && | 
|  | 2827 | !pipe_has_enabled_pch(pipe_C_crtc)) { | 
| Daniel Vetter | 01a415f | 2012-10-27 15:58:40 +0200 | [diff] [blame] | 2828 | WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE); | 
|  | 2829 | WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE); | 
|  | 2830 |  | 
|  | 2831 | temp = I915_READ(SOUTH_CHICKEN1); | 
|  | 2832 | temp &= ~FDI_BC_BIFURCATION_SELECT; | 
|  | 2833 | DRM_DEBUG_KMS("disabling fdi C rx\n"); | 
|  | 2834 | I915_WRITE(SOUTH_CHICKEN1, temp); | 
|  | 2835 | } | 
|  | 2836 | } | 
|  | 2837 |  | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2838 | /* The FDI link training functions for ILK/Ibexpeak. */ | 
|  | 2839 | static void ironlake_fdi_link_train(struct drm_crtc *crtc) | 
|  | 2840 | { | 
|  | 2841 | struct drm_device *dev = crtc->dev; | 
|  | 2842 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 2843 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 2844 | int pipe = intel_crtc->pipe; | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2845 | u32 reg, temp, tries; | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2846 |  | 
| Ville Syrjälä | 1c8562f | 2014-04-25 22:12:07 +0300 | [diff] [blame] | 2847 | /* FDI needs bits from pipe first */ | 
| Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 2848 | assert_pipe_enabled(dev_priv, pipe); | 
| Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 2849 |  | 
| Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 2850 | /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit | 
|  | 2851 | for train result */ | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2852 | reg = FDI_RX_IMR(pipe); | 
|  | 2853 | temp = I915_READ(reg); | 
| Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 2854 | temp &= ~FDI_RX_SYMBOL_LOCK; | 
|  | 2855 | temp &= ~FDI_RX_BIT_LOCK; | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2856 | I915_WRITE(reg, temp); | 
|  | 2857 | I915_READ(reg); | 
| Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 2858 | udelay(150); | 
|  | 2859 |  | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2860 | /* enable CPU FDI TX and PCH FDI RX */ | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2861 | reg = FDI_TX_CTL(pipe); | 
|  | 2862 | temp = I915_READ(reg); | 
| Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 2863 | temp &= ~FDI_DP_PORT_WIDTH_MASK; | 
|  | 2864 | temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2865 | temp &= ~FDI_LINK_TRAIN_NONE; | 
|  | 2866 | temp |= FDI_LINK_TRAIN_PATTERN_1; | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2867 | I915_WRITE(reg, temp | FDI_TX_ENABLE); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2868 |  | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2869 | reg = FDI_RX_CTL(pipe); | 
|  | 2870 | temp = I915_READ(reg); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2871 | temp &= ~FDI_LINK_TRAIN_NONE; | 
|  | 2872 | temp |= FDI_LINK_TRAIN_PATTERN_1; | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2873 | I915_WRITE(reg, temp | FDI_RX_ENABLE); | 
|  | 2874 |  | 
|  | 2875 | POSTING_READ(reg); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2876 | udelay(150); | 
|  | 2877 |  | 
| Jesse Barnes | 5b2adf8 | 2010-10-07 16:01:15 -0700 | [diff] [blame] | 2878 | /* Ironlake workaround, enable clock pointer after FDI enable*/ | 
| Daniel Vetter | 8f5718a | 2012-10-31 22:52:28 +0100 | [diff] [blame] | 2879 | I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR); | 
|  | 2880 | I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR | | 
|  | 2881 | FDI_RX_PHASE_SYNC_POINTER_EN); | 
| Jesse Barnes | 5b2adf8 | 2010-10-07 16:01:15 -0700 | [diff] [blame] | 2882 |  | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2883 | reg = FDI_RX_IIR(pipe); | 
| Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 2884 | for (tries = 0; tries < 5; tries++) { | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2885 | temp = I915_READ(reg); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2886 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); | 
|  | 2887 |  | 
|  | 2888 | if ((temp & FDI_RX_BIT_LOCK)) { | 
|  | 2889 | DRM_DEBUG_KMS("FDI train 1 done.\n"); | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2890 | I915_WRITE(reg, temp | FDI_RX_BIT_LOCK); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2891 | break; | 
|  | 2892 | } | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2893 | } | 
| Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 2894 | if (tries == 5) | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2895 | DRM_ERROR("FDI train 1 fail!\n"); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2896 |  | 
|  | 2897 | /* Train 2 */ | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2898 | reg = FDI_TX_CTL(pipe); | 
|  | 2899 | temp = I915_READ(reg); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2900 | temp &= ~FDI_LINK_TRAIN_NONE; | 
|  | 2901 | temp |= FDI_LINK_TRAIN_PATTERN_2; | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2902 | I915_WRITE(reg, temp); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2903 |  | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2904 | reg = FDI_RX_CTL(pipe); | 
|  | 2905 | temp = I915_READ(reg); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2906 | temp &= ~FDI_LINK_TRAIN_NONE; | 
|  | 2907 | temp |= FDI_LINK_TRAIN_PATTERN_2; | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2908 | I915_WRITE(reg, temp); | 
|  | 2909 |  | 
|  | 2910 | POSTING_READ(reg); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2911 | udelay(150); | 
|  | 2912 |  | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2913 | reg = FDI_RX_IIR(pipe); | 
| Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 2914 | for (tries = 0; tries < 5; tries++) { | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2915 | temp = I915_READ(reg); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2916 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); | 
|  | 2917 |  | 
|  | 2918 | if (temp & FDI_RX_SYMBOL_LOCK) { | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2919 | I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2920 | DRM_DEBUG_KMS("FDI train 2 done.\n"); | 
|  | 2921 | break; | 
|  | 2922 | } | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2923 | } | 
| Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 2924 | if (tries == 5) | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2925 | DRM_ERROR("FDI train 2 fail!\n"); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2926 |  | 
|  | 2927 | DRM_DEBUG_KMS("FDI train done\n"); | 
| Jesse Barnes | 5c5313c | 2010-10-07 16:01:11 -0700 | [diff] [blame] | 2928 |  | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2929 | } | 
|  | 2930 |  | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2931 | static const int snb_b_fdi_train_param[] = { | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2932 | FDI_LINK_TRAIN_400MV_0DB_SNB_B, | 
|  | 2933 | FDI_LINK_TRAIN_400MV_6DB_SNB_B, | 
|  | 2934 | FDI_LINK_TRAIN_600MV_3_5DB_SNB_B, | 
|  | 2935 | FDI_LINK_TRAIN_800MV_0DB_SNB_B, | 
|  | 2936 | }; | 
|  | 2937 |  | 
|  | 2938 | /* The FDI link training functions for SNB/Cougarpoint. */ | 
|  | 2939 | static void gen6_fdi_link_train(struct drm_crtc *crtc) | 
|  | 2940 | { | 
|  | 2941 | struct drm_device *dev = crtc->dev; | 
|  | 2942 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 2943 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 2944 | int pipe = intel_crtc->pipe; | 
| Sean Paul | fa37d39 | 2012-03-02 12:53:39 -0500 | [diff] [blame] | 2945 | u32 reg, temp, i, retry; | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2946 |  | 
| Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 2947 | /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit | 
|  | 2948 | for train result */ | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2949 | reg = FDI_RX_IMR(pipe); | 
|  | 2950 | temp = I915_READ(reg); | 
| Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 2951 | temp &= ~FDI_RX_SYMBOL_LOCK; | 
|  | 2952 | temp &= ~FDI_RX_BIT_LOCK; | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2953 | I915_WRITE(reg, temp); | 
|  | 2954 |  | 
|  | 2955 | POSTING_READ(reg); | 
| Adam Jackson | e1a4474 | 2010-06-25 15:32:14 -0400 | [diff] [blame] | 2956 | udelay(150); | 
|  | 2957 |  | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2958 | /* enable CPU FDI TX and PCH FDI RX */ | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2959 | reg = FDI_TX_CTL(pipe); | 
|  | 2960 | temp = I915_READ(reg); | 
| Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 2961 | temp &= ~FDI_DP_PORT_WIDTH_MASK; | 
|  | 2962 | temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2963 | temp &= ~FDI_LINK_TRAIN_NONE; | 
|  | 2964 | temp |= FDI_LINK_TRAIN_PATTERN_1; | 
|  | 2965 | temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK; | 
|  | 2966 | /* SNB-B */ | 
|  | 2967 | temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B; | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2968 | I915_WRITE(reg, temp | FDI_TX_ENABLE); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2969 |  | 
| Daniel Vetter | d74cf32 | 2012-10-26 10:58:13 +0200 | [diff] [blame] | 2970 | I915_WRITE(FDI_RX_MISC(pipe), | 
|  | 2971 | FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90); | 
|  | 2972 |  | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2973 | reg = FDI_RX_CTL(pipe); | 
|  | 2974 | temp = I915_READ(reg); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2975 | if (HAS_PCH_CPT(dev)) { | 
|  | 2976 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; | 
|  | 2977 | temp |= FDI_LINK_TRAIN_PATTERN_1_CPT; | 
|  | 2978 | } else { | 
|  | 2979 | temp &= ~FDI_LINK_TRAIN_NONE; | 
|  | 2980 | temp |= FDI_LINK_TRAIN_PATTERN_1; | 
|  | 2981 | } | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2982 | I915_WRITE(reg, temp | FDI_RX_ENABLE); | 
|  | 2983 |  | 
|  | 2984 | POSTING_READ(reg); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2985 | udelay(150); | 
|  | 2986 |  | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2987 | for (i = 0; i < 4; i++) { | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2988 | reg = FDI_TX_CTL(pipe); | 
|  | 2989 | temp = I915_READ(reg); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2990 | temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK; | 
|  | 2991 | temp |= snb_b_fdi_train_param[i]; | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 2992 | I915_WRITE(reg, temp); | 
|  | 2993 |  | 
|  | 2994 | POSTING_READ(reg); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 2995 | udelay(500); | 
|  | 2996 |  | 
| Sean Paul | fa37d39 | 2012-03-02 12:53:39 -0500 | [diff] [blame] | 2997 | for (retry = 0; retry < 5; retry++) { | 
|  | 2998 | reg = FDI_RX_IIR(pipe); | 
|  | 2999 | temp = I915_READ(reg); | 
|  | 3000 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); | 
|  | 3001 | if (temp & FDI_RX_BIT_LOCK) { | 
|  | 3002 | I915_WRITE(reg, temp | FDI_RX_BIT_LOCK); | 
|  | 3003 | DRM_DEBUG_KMS("FDI train 1 done.\n"); | 
|  | 3004 | break; | 
|  | 3005 | } | 
|  | 3006 | udelay(50); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3007 | } | 
| Sean Paul | fa37d39 | 2012-03-02 12:53:39 -0500 | [diff] [blame] | 3008 | if (retry < 5) | 
|  | 3009 | break; | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3010 | } | 
|  | 3011 | if (i == 4) | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3012 | DRM_ERROR("FDI train 1 fail!\n"); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3013 |  | 
|  | 3014 | /* Train 2 */ | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3015 | reg = FDI_TX_CTL(pipe); | 
|  | 3016 | temp = I915_READ(reg); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3017 | temp &= ~FDI_LINK_TRAIN_NONE; | 
|  | 3018 | temp |= FDI_LINK_TRAIN_PATTERN_2; | 
|  | 3019 | if (IS_GEN6(dev)) { | 
|  | 3020 | temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK; | 
|  | 3021 | /* SNB-B */ | 
|  | 3022 | temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B; | 
|  | 3023 | } | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3024 | I915_WRITE(reg, temp); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3025 |  | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3026 | reg = FDI_RX_CTL(pipe); | 
|  | 3027 | temp = I915_READ(reg); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3028 | if (HAS_PCH_CPT(dev)) { | 
|  | 3029 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; | 
|  | 3030 | temp |= FDI_LINK_TRAIN_PATTERN_2_CPT; | 
|  | 3031 | } else { | 
|  | 3032 | temp &= ~FDI_LINK_TRAIN_NONE; | 
|  | 3033 | temp |= FDI_LINK_TRAIN_PATTERN_2; | 
|  | 3034 | } | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3035 | I915_WRITE(reg, temp); | 
|  | 3036 |  | 
|  | 3037 | POSTING_READ(reg); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3038 | udelay(150); | 
|  | 3039 |  | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 3040 | for (i = 0; i < 4; i++) { | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3041 | reg = FDI_TX_CTL(pipe); | 
|  | 3042 | temp = I915_READ(reg); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3043 | temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK; | 
|  | 3044 | temp |= snb_b_fdi_train_param[i]; | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3045 | I915_WRITE(reg, temp); | 
|  | 3046 |  | 
|  | 3047 | POSTING_READ(reg); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3048 | udelay(500); | 
|  | 3049 |  | 
| Sean Paul | fa37d39 | 2012-03-02 12:53:39 -0500 | [diff] [blame] | 3050 | for (retry = 0; retry < 5; retry++) { | 
|  | 3051 | reg = FDI_RX_IIR(pipe); | 
|  | 3052 | temp = I915_READ(reg); | 
|  | 3053 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); | 
|  | 3054 | if (temp & FDI_RX_SYMBOL_LOCK) { | 
|  | 3055 | I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK); | 
|  | 3056 | DRM_DEBUG_KMS("FDI train 2 done.\n"); | 
|  | 3057 | break; | 
|  | 3058 | } | 
|  | 3059 | udelay(50); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3060 | } | 
| Sean Paul | fa37d39 | 2012-03-02 12:53:39 -0500 | [diff] [blame] | 3061 | if (retry < 5) | 
|  | 3062 | break; | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3063 | } | 
|  | 3064 | if (i == 4) | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3065 | DRM_ERROR("FDI train 2 fail!\n"); | 
| Zhenyu Wang | 8db9d77 | 2010-04-07 16:15:54 +0800 | [diff] [blame] | 3066 |  | 
|  | 3067 | DRM_DEBUG_KMS("FDI train done.\n"); | 
|  | 3068 | } | 
|  | 3069 |  | 
| Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3070 | /* Manual link training for Ivy Bridge A0 parts */ | 
|  | 3071 | static void ivb_manual_fdi_link_train(struct drm_crtc *crtc) | 
|  | 3072 | { | 
|  | 3073 | struct drm_device *dev = crtc->dev; | 
|  | 3074 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3075 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 3076 | int pipe = intel_crtc->pipe; | 
| Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 3077 | u32 reg, temp, i, j; | 
| Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3078 |  | 
|  | 3079 | /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit | 
|  | 3080 | for train result */ | 
|  | 3081 | reg = FDI_RX_IMR(pipe); | 
|  | 3082 | temp = I915_READ(reg); | 
|  | 3083 | temp &= ~FDI_RX_SYMBOL_LOCK; | 
|  | 3084 | temp &= ~FDI_RX_BIT_LOCK; | 
|  | 3085 | I915_WRITE(reg, temp); | 
|  | 3086 |  | 
|  | 3087 | POSTING_READ(reg); | 
|  | 3088 | udelay(150); | 
|  | 3089 |  | 
| Daniel Vetter | 01a415f | 2012-10-27 15:58:40 +0200 | [diff] [blame] | 3090 | DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n", | 
|  | 3091 | I915_READ(FDI_RX_IIR(pipe))); | 
|  | 3092 |  | 
| Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 3093 | /* Try each vswing and preemphasis setting twice before moving on */ | 
|  | 3094 | for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) { | 
|  | 3095 | /* disable first in case we need to retry */ | 
| Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3096 | reg = FDI_TX_CTL(pipe); | 
|  | 3097 | temp = I915_READ(reg); | 
| Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 3098 | temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB); | 
|  | 3099 | temp &= ~FDI_TX_ENABLE; | 
|  | 3100 | I915_WRITE(reg, temp); | 
|  | 3101 |  | 
|  | 3102 | reg = FDI_RX_CTL(pipe); | 
|  | 3103 | temp = I915_READ(reg); | 
|  | 3104 | temp &= ~FDI_LINK_TRAIN_AUTO; | 
|  | 3105 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; | 
|  | 3106 | temp &= ~FDI_RX_ENABLE; | 
|  | 3107 | I915_WRITE(reg, temp); | 
|  | 3108 |  | 
|  | 3109 | /* enable CPU FDI TX and PCH FDI RX */ | 
|  | 3110 | reg = FDI_TX_CTL(pipe); | 
|  | 3111 | temp = I915_READ(reg); | 
|  | 3112 | temp &= ~FDI_DP_PORT_WIDTH_MASK; | 
|  | 3113 | temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes); | 
|  | 3114 | temp |= FDI_LINK_TRAIN_PATTERN_1_IVB; | 
| Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3115 | temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK; | 
| Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 3116 | temp |= snb_b_fdi_train_param[j/2]; | 
|  | 3117 | temp |= FDI_COMPOSITE_SYNC; | 
|  | 3118 | I915_WRITE(reg, temp | FDI_TX_ENABLE); | 
|  | 3119 |  | 
|  | 3120 | I915_WRITE(FDI_RX_MISC(pipe), | 
|  | 3121 | FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90); | 
|  | 3122 |  | 
|  | 3123 | reg = FDI_RX_CTL(pipe); | 
|  | 3124 | temp = I915_READ(reg); | 
|  | 3125 | temp |= FDI_LINK_TRAIN_PATTERN_1_CPT; | 
|  | 3126 | temp |= FDI_COMPOSITE_SYNC; | 
|  | 3127 | I915_WRITE(reg, temp | FDI_RX_ENABLE); | 
|  | 3128 |  | 
|  | 3129 | POSTING_READ(reg); | 
|  | 3130 | udelay(1); /* should be 0.5us */ | 
|  | 3131 |  | 
|  | 3132 | for (i = 0; i < 4; i++) { | 
|  | 3133 | reg = FDI_RX_IIR(pipe); | 
|  | 3134 | temp = I915_READ(reg); | 
|  | 3135 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); | 
|  | 3136 |  | 
|  | 3137 | if (temp & FDI_RX_BIT_LOCK || | 
|  | 3138 | (I915_READ(reg) & FDI_RX_BIT_LOCK)) { | 
|  | 3139 | I915_WRITE(reg, temp | FDI_RX_BIT_LOCK); | 
|  | 3140 | DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", | 
|  | 3141 | i); | 
|  | 3142 | break; | 
|  | 3143 | } | 
|  | 3144 | udelay(1); /* should be 0.5us */ | 
|  | 3145 | } | 
|  | 3146 | if (i == 4) { | 
|  | 3147 | DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2); | 
|  | 3148 | continue; | 
|  | 3149 | } | 
|  | 3150 |  | 
|  | 3151 | /* Train 2 */ | 
|  | 3152 | reg = FDI_TX_CTL(pipe); | 
|  | 3153 | temp = I915_READ(reg); | 
|  | 3154 | temp &= ~FDI_LINK_TRAIN_NONE_IVB; | 
|  | 3155 | temp |= FDI_LINK_TRAIN_PATTERN_2_IVB; | 
|  | 3156 | I915_WRITE(reg, temp); | 
|  | 3157 |  | 
|  | 3158 | reg = FDI_RX_CTL(pipe); | 
|  | 3159 | temp = I915_READ(reg); | 
|  | 3160 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; | 
|  | 3161 | temp |= FDI_LINK_TRAIN_PATTERN_2_CPT; | 
| Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3162 | I915_WRITE(reg, temp); | 
|  | 3163 |  | 
|  | 3164 | POSTING_READ(reg); | 
| Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 3165 | udelay(2); /* should be 1.5us */ | 
| Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3166 |  | 
| Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 3167 | for (i = 0; i < 4; i++) { | 
|  | 3168 | reg = FDI_RX_IIR(pipe); | 
|  | 3169 | temp = I915_READ(reg); | 
|  | 3170 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); | 
| Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3171 |  | 
| Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 3172 | if (temp & FDI_RX_SYMBOL_LOCK || | 
|  | 3173 | (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) { | 
|  | 3174 | I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK); | 
|  | 3175 | DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", | 
|  | 3176 | i); | 
|  | 3177 | goto train_done; | 
|  | 3178 | } | 
|  | 3179 | udelay(2); /* should be 1.5us */ | 
| Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3180 | } | 
| Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 3181 | if (i == 4) | 
|  | 3182 | DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2); | 
| Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3183 | } | 
| Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3184 |  | 
| Jesse Barnes | 139ccd3 | 2013-08-19 11:04:55 -0700 | [diff] [blame] | 3185 | train_done: | 
| Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 3186 | DRM_DEBUG_KMS("FDI train done.\n"); | 
|  | 3187 | } | 
|  | 3188 |  | 
| Daniel Vetter | 88cefb6 | 2012-08-12 19:27:14 +0200 | [diff] [blame] | 3189 | static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc) | 
| Jesse Barnes | 0e23b99 | 2010-09-10 11:10:00 -0700 | [diff] [blame] | 3190 | { | 
| Daniel Vetter | 88cefb6 | 2012-08-12 19:27:14 +0200 | [diff] [blame] | 3191 | struct drm_device *dev = intel_crtc->base.dev; | 
| Jesse Barnes | 0e23b99 | 2010-09-10 11:10:00 -0700 | [diff] [blame] | 3192 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Jesse Barnes | 0e23b99 | 2010-09-10 11:10:00 -0700 | [diff] [blame] | 3193 | int pipe = intel_crtc->pipe; | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3194 | u32 reg, temp; | 
| Jesse Barnes | 0e23b99 | 2010-09-10 11:10:00 -0700 | [diff] [blame] | 3195 |  | 
| Jesse Barnes | c64e311 | 2010-09-10 11:27:03 -0700 | [diff] [blame] | 3196 |  | 
| Jesse Barnes | 0e23b99 | 2010-09-10 11:10:00 -0700 | [diff] [blame] | 3197 | /* enable PCH FDI RX PLL, wait warmup plus DMI latency */ | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3198 | reg = FDI_RX_CTL(pipe); | 
|  | 3199 | temp = I915_READ(reg); | 
| Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 3200 | temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16)); | 
|  | 3201 | temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes); | 
| Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 3202 | temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11; | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3203 | I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE); | 
|  | 3204 |  | 
|  | 3205 | POSTING_READ(reg); | 
| Jesse Barnes | 0e23b99 | 2010-09-10 11:10:00 -0700 | [diff] [blame] | 3206 | udelay(200); | 
|  | 3207 |  | 
|  | 3208 | /* Switch from Rawclk to PCDclk */ | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3209 | temp = I915_READ(reg); | 
|  | 3210 | I915_WRITE(reg, temp | FDI_PCDCLK); | 
|  | 3211 |  | 
|  | 3212 | POSTING_READ(reg); | 
| Jesse Barnes | 0e23b99 | 2010-09-10 11:10:00 -0700 | [diff] [blame] | 3213 | udelay(200); | 
|  | 3214 |  | 
| Paulo Zanoni | 2074973 | 2012-11-23 15:30:38 -0200 | [diff] [blame] | 3215 | /* Enable CPU FDI TX PLL, always on for Ironlake */ | 
|  | 3216 | reg = FDI_TX_CTL(pipe); | 
|  | 3217 | temp = I915_READ(reg); | 
|  | 3218 | if ((temp & FDI_TX_PLL_ENABLE) == 0) { | 
|  | 3219 | I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE); | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3220 |  | 
| Paulo Zanoni | 2074973 | 2012-11-23 15:30:38 -0200 | [diff] [blame] | 3221 | POSTING_READ(reg); | 
|  | 3222 | udelay(100); | 
| Jesse Barnes | 0e23b99 | 2010-09-10 11:10:00 -0700 | [diff] [blame] | 3223 | } | 
|  | 3224 | } | 
|  | 3225 |  | 
| Daniel Vetter | 88cefb6 | 2012-08-12 19:27:14 +0200 | [diff] [blame] | 3226 | static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc) | 
|  | 3227 | { | 
|  | 3228 | struct drm_device *dev = intel_crtc->base.dev; | 
|  | 3229 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3230 | int pipe = intel_crtc->pipe; | 
|  | 3231 | u32 reg, temp; | 
|  | 3232 |  | 
|  | 3233 | /* Switch from PCDclk to Rawclk */ | 
|  | 3234 | reg = FDI_RX_CTL(pipe); | 
|  | 3235 | temp = I915_READ(reg); | 
|  | 3236 | I915_WRITE(reg, temp & ~FDI_PCDCLK); | 
|  | 3237 |  | 
|  | 3238 | /* Disable CPU FDI TX PLL */ | 
|  | 3239 | reg = FDI_TX_CTL(pipe); | 
|  | 3240 | temp = I915_READ(reg); | 
|  | 3241 | I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE); | 
|  | 3242 |  | 
|  | 3243 | POSTING_READ(reg); | 
|  | 3244 | udelay(100); | 
|  | 3245 |  | 
|  | 3246 | reg = FDI_RX_CTL(pipe); | 
|  | 3247 | temp = I915_READ(reg); | 
|  | 3248 | I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE); | 
|  | 3249 |  | 
|  | 3250 | /* Wait for the clocks to turn off. */ | 
|  | 3251 | POSTING_READ(reg); | 
|  | 3252 | udelay(100); | 
|  | 3253 | } | 
|  | 3254 |  | 
| Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 3255 | static void ironlake_fdi_disable(struct drm_crtc *crtc) | 
|  | 3256 | { | 
|  | 3257 | struct drm_device *dev = crtc->dev; | 
|  | 3258 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3259 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 3260 | int pipe = intel_crtc->pipe; | 
|  | 3261 | u32 reg, temp; | 
|  | 3262 |  | 
|  | 3263 | /* disable CPU FDI tx and PCH FDI rx */ | 
|  | 3264 | reg = FDI_TX_CTL(pipe); | 
|  | 3265 | temp = I915_READ(reg); | 
|  | 3266 | I915_WRITE(reg, temp & ~FDI_TX_ENABLE); | 
|  | 3267 | POSTING_READ(reg); | 
|  | 3268 |  | 
|  | 3269 | reg = FDI_RX_CTL(pipe); | 
|  | 3270 | temp = I915_READ(reg); | 
|  | 3271 | temp &= ~(0x7 << 16); | 
| Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 3272 | temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11; | 
| Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 3273 | I915_WRITE(reg, temp & ~FDI_RX_ENABLE); | 
|  | 3274 |  | 
|  | 3275 | POSTING_READ(reg); | 
|  | 3276 | udelay(100); | 
|  | 3277 |  | 
|  | 3278 | /* Ironlake workaround, disable clock pointer after downing FDI */ | 
| Robin Schroer | eba905b | 2014-05-18 02:24:50 +0200 | [diff] [blame] | 3279 | if (HAS_PCH_IBX(dev)) | 
| Jesse Barnes | 6f06ce1 | 2011-01-04 15:09:38 -0800 | [diff] [blame] | 3280 | I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR); | 
| Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 3281 |  | 
|  | 3282 | /* still set train pattern 1 */ | 
|  | 3283 | reg = FDI_TX_CTL(pipe); | 
|  | 3284 | temp = I915_READ(reg); | 
|  | 3285 | temp &= ~FDI_LINK_TRAIN_NONE; | 
|  | 3286 | temp |= FDI_LINK_TRAIN_PATTERN_1; | 
|  | 3287 | I915_WRITE(reg, temp); | 
|  | 3288 |  | 
|  | 3289 | reg = FDI_RX_CTL(pipe); | 
|  | 3290 | temp = I915_READ(reg); | 
|  | 3291 | if (HAS_PCH_CPT(dev)) { | 
|  | 3292 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; | 
|  | 3293 | temp |= FDI_LINK_TRAIN_PATTERN_1_CPT; | 
|  | 3294 | } else { | 
|  | 3295 | temp &= ~FDI_LINK_TRAIN_NONE; | 
|  | 3296 | temp |= FDI_LINK_TRAIN_PATTERN_1; | 
|  | 3297 | } | 
|  | 3298 | /* BPC in FDI rx is consistent with that in PIPECONF */ | 
|  | 3299 | temp &= ~(0x07 << 16); | 
| Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 3300 | temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11; | 
| Jesse Barnes | 0fc932b | 2011-01-04 15:09:37 -0800 | [diff] [blame] | 3301 | I915_WRITE(reg, temp); | 
|  | 3302 |  | 
|  | 3303 | POSTING_READ(reg); | 
|  | 3304 | udelay(100); | 
|  | 3305 | } | 
|  | 3306 |  | 
| Chris Wilson | 5dce5b93 | 2014-01-20 10:17:36 +0000 | [diff] [blame] | 3307 | bool intel_has_pending_fb_unpin(struct drm_device *dev) | 
|  | 3308 | { | 
|  | 3309 | struct intel_crtc *crtc; | 
|  | 3310 |  | 
|  | 3311 | /* Note that we don't need to be called with mode_config.lock here | 
|  | 3312 | * as our list of CRTC objects is static for the lifetime of the | 
|  | 3313 | * device and so cannot disappear as we iterate. Similarly, we can | 
|  | 3314 | * happily treat the predicates as racy, atomic checks as userspace | 
|  | 3315 | * cannot claim and pin a new fb without at least acquring the | 
|  | 3316 | * struct_mutex and so serialising with us. | 
|  | 3317 | */ | 
| Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 3318 | for_each_intel_crtc(dev, crtc) { | 
| Chris Wilson | 5dce5b93 | 2014-01-20 10:17:36 +0000 | [diff] [blame] | 3319 | if (atomic_read(&crtc->unpin_work_count) == 0) | 
|  | 3320 | continue; | 
|  | 3321 |  | 
|  | 3322 | if (crtc->unpin_work) | 
|  | 3323 | intel_wait_for_vblank(dev, crtc->pipe); | 
|  | 3324 |  | 
|  | 3325 | return true; | 
|  | 3326 | } | 
|  | 3327 |  | 
|  | 3328 | return false; | 
|  | 3329 | } | 
|  | 3330 |  | 
| Ville Syrjälä | 46a55d3 | 2014-05-21 14:04:46 +0300 | [diff] [blame] | 3331 | void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc) | 
| Chris Wilson | e6c3a2a | 2010-09-23 23:04:43 +0100 | [diff] [blame] | 3332 | { | 
| Chris Wilson | 0f91128 | 2012-04-17 10:05:38 +0100 | [diff] [blame] | 3333 | struct drm_device *dev = crtc->dev; | 
| Chris Wilson | 5bb6164 | 2012-09-27 21:25:58 +0100 | [diff] [blame] | 3334 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Chris Wilson | e6c3a2a | 2010-09-23 23:04:43 +0100 | [diff] [blame] | 3335 |  | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 3336 | if (crtc->primary->fb == NULL) | 
| Chris Wilson | e6c3a2a | 2010-09-23 23:04:43 +0100 | [diff] [blame] | 3337 | return; | 
|  | 3338 |  | 
| Daniel Vetter | 2c10d57 | 2012-12-20 21:24:07 +0100 | [diff] [blame] | 3339 | WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue)); | 
|  | 3340 |  | 
| Daniel Vetter | eed6d67 | 2014-05-19 16:09:35 +0200 | [diff] [blame] | 3341 | WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue, | 
|  | 3342 | !intel_crtc_has_pending_flip(crtc), | 
|  | 3343 | 60*HZ) == 0); | 
| Chris Wilson | 5bb6164 | 2012-09-27 21:25:58 +0100 | [diff] [blame] | 3344 |  | 
| Chris Wilson | 0f91128 | 2012-04-17 10:05:38 +0100 | [diff] [blame] | 3345 | mutex_lock(&dev->struct_mutex); | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 3346 | intel_finish_fb(crtc->primary->fb); | 
| Chris Wilson | 0f91128 | 2012-04-17 10:05:38 +0100 | [diff] [blame] | 3347 | mutex_unlock(&dev->struct_mutex); | 
| Chris Wilson | e6c3a2a | 2010-09-23 23:04:43 +0100 | [diff] [blame] | 3348 | } | 
|  | 3349 |  | 
| Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 3350 | /* Program iCLKIP clock to the desired frequency */ | 
|  | 3351 | static void lpt_program_iclkip(struct drm_crtc *crtc) | 
|  | 3352 | { | 
|  | 3353 | struct drm_device *dev = crtc->dev; | 
|  | 3354 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 3355 | int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock; | 
| Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 3356 | u32 divsel, phaseinc, auxdiv, phasedir = 0; | 
|  | 3357 | u32 temp; | 
|  | 3358 |  | 
| Daniel Vetter | 0915300 | 2012-12-12 14:06:44 +0100 | [diff] [blame] | 3359 | mutex_lock(&dev_priv->dpio_lock); | 
|  | 3360 |  | 
| Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 3361 | /* It is necessary to ungate the pixclk gate prior to programming | 
|  | 3362 | * the divisors, and gate it back when it is done. | 
|  | 3363 | */ | 
|  | 3364 | I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE); | 
|  | 3365 |  | 
|  | 3366 | /* Disable SSCCTL */ | 
|  | 3367 | intel_sbi_write(dev_priv, SBI_SSCCTL6, | 
| Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 3368 | intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) | | 
|  | 3369 | SBI_SSCCTL_DISABLE, | 
|  | 3370 | SBI_ICLK); | 
| Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 3371 |  | 
|  | 3372 | /* 20MHz is a corner case which is out of range for the 7-bit divisor */ | 
| Ville Syrjälä | 12d7cee | 2013-09-04 18:25:19 +0300 | [diff] [blame] | 3373 | if (clock == 20000) { | 
| Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 3374 | auxdiv = 1; | 
|  | 3375 | divsel = 0x41; | 
|  | 3376 | phaseinc = 0x20; | 
|  | 3377 | } else { | 
|  | 3378 | /* The iCLK virtual clock root frequency is in MHz, | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 3379 | * but the adjusted_mode->crtc_clock in in KHz. To get the | 
|  | 3380 | * divisors, it is necessary to divide one by another, so we | 
| Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 3381 | * convert the virtual clock precision to KHz here for higher | 
|  | 3382 | * precision. | 
|  | 3383 | */ | 
|  | 3384 | u32 iclk_virtual_root_freq = 172800 * 1000; | 
|  | 3385 | u32 iclk_pi_range = 64; | 
|  | 3386 | u32 desired_divisor, msb_divisor_value, pi_value; | 
|  | 3387 |  | 
| Ville Syrjälä | 12d7cee | 2013-09-04 18:25:19 +0300 | [diff] [blame] | 3388 | desired_divisor = (iclk_virtual_root_freq / clock); | 
| Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 3389 | msb_divisor_value = desired_divisor / iclk_pi_range; | 
|  | 3390 | pi_value = desired_divisor % iclk_pi_range; | 
|  | 3391 |  | 
|  | 3392 | auxdiv = 0; | 
|  | 3393 | divsel = msb_divisor_value - 2; | 
|  | 3394 | phaseinc = pi_value; | 
|  | 3395 | } | 
|  | 3396 |  | 
|  | 3397 | /* This should not happen with any sane values */ | 
|  | 3398 | WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) & | 
|  | 3399 | ~SBI_SSCDIVINTPHASE_DIVSEL_MASK); | 
|  | 3400 | WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) & | 
|  | 3401 | ~SBI_SSCDIVINTPHASE_INCVAL_MASK); | 
|  | 3402 |  | 
|  | 3403 | DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n", | 
| Ville Syrjälä | 12d7cee | 2013-09-04 18:25:19 +0300 | [diff] [blame] | 3404 | clock, | 
| Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 3405 | auxdiv, | 
|  | 3406 | divsel, | 
|  | 3407 | phasedir, | 
|  | 3408 | phaseinc); | 
|  | 3409 |  | 
|  | 3410 | /* Program SSCDIVINTPHASE6 */ | 
| Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 3411 | temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK); | 
| Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 3412 | temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK; | 
|  | 3413 | temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel); | 
|  | 3414 | temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK; | 
|  | 3415 | temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc); | 
|  | 3416 | temp |= SBI_SSCDIVINTPHASE_DIR(phasedir); | 
|  | 3417 | temp |= SBI_SSCDIVINTPHASE_PROPAGATE; | 
| Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 3418 | intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK); | 
| Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 3419 |  | 
|  | 3420 | /* Program SSCAUXDIV */ | 
| Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 3421 | temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK); | 
| Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 3422 | temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1); | 
|  | 3423 | temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv); | 
| Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 3424 | intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK); | 
| Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 3425 |  | 
|  | 3426 | /* Enable modulator and associated divider */ | 
| Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 3427 | temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK); | 
| Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 3428 | temp &= ~SBI_SSCCTL_DISABLE; | 
| Paulo Zanoni | 988d6ee | 2012-12-01 12:04:24 -0200 | [diff] [blame] | 3429 | intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK); | 
| Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 3430 |  | 
|  | 3431 | /* Wait for initialization time */ | 
|  | 3432 | udelay(24); | 
|  | 3433 |  | 
|  | 3434 | I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE); | 
| Daniel Vetter | 0915300 | 2012-12-12 14:06:44 +0100 | [diff] [blame] | 3435 |  | 
|  | 3436 | mutex_unlock(&dev_priv->dpio_lock); | 
| Eugeni Dodonov | e615efe | 2012-05-09 15:37:26 -0300 | [diff] [blame] | 3437 | } | 
|  | 3438 |  | 
| Daniel Vetter | 275f01b2 | 2013-05-03 11:49:47 +0200 | [diff] [blame] | 3439 | static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc, | 
|  | 3440 | enum pipe pch_transcoder) | 
|  | 3441 | { | 
|  | 3442 | struct drm_device *dev = crtc->base.dev; | 
|  | 3443 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3444 | enum transcoder cpu_transcoder = crtc->config.cpu_transcoder; | 
|  | 3445 |  | 
|  | 3446 | I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder), | 
|  | 3447 | I915_READ(HTOTAL(cpu_transcoder))); | 
|  | 3448 | I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder), | 
|  | 3449 | I915_READ(HBLANK(cpu_transcoder))); | 
|  | 3450 | I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder), | 
|  | 3451 | I915_READ(HSYNC(cpu_transcoder))); | 
|  | 3452 |  | 
|  | 3453 | I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder), | 
|  | 3454 | I915_READ(VTOTAL(cpu_transcoder))); | 
|  | 3455 | I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder), | 
|  | 3456 | I915_READ(VBLANK(cpu_transcoder))); | 
|  | 3457 | I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder), | 
|  | 3458 | I915_READ(VSYNC(cpu_transcoder))); | 
|  | 3459 | I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder), | 
|  | 3460 | I915_READ(VSYNCSHIFT(cpu_transcoder))); | 
|  | 3461 | } | 
|  | 3462 |  | 
| Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 3463 | static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev) | 
|  | 3464 | { | 
|  | 3465 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3466 | uint32_t temp; | 
|  | 3467 |  | 
|  | 3468 | temp = I915_READ(SOUTH_CHICKEN1); | 
|  | 3469 | if (temp & FDI_BC_BIFURCATION_SELECT) | 
|  | 3470 | return; | 
|  | 3471 |  | 
|  | 3472 | WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE); | 
|  | 3473 | WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE); | 
|  | 3474 |  | 
|  | 3475 | temp |= FDI_BC_BIFURCATION_SELECT; | 
|  | 3476 | DRM_DEBUG_KMS("enabling fdi C rx\n"); | 
|  | 3477 | I915_WRITE(SOUTH_CHICKEN1, temp); | 
|  | 3478 | POSTING_READ(SOUTH_CHICKEN1); | 
|  | 3479 | } | 
|  | 3480 |  | 
|  | 3481 | static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc) | 
|  | 3482 | { | 
|  | 3483 | struct drm_device *dev = intel_crtc->base.dev; | 
|  | 3484 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3485 |  | 
|  | 3486 | switch (intel_crtc->pipe) { | 
|  | 3487 | case PIPE_A: | 
|  | 3488 | break; | 
|  | 3489 | case PIPE_B: | 
|  | 3490 | if (intel_crtc->config.fdi_lanes > 2) | 
|  | 3491 | WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT); | 
|  | 3492 | else | 
|  | 3493 | cpt_enable_fdi_bc_bifurcation(dev); | 
|  | 3494 |  | 
|  | 3495 | break; | 
|  | 3496 | case PIPE_C: | 
|  | 3497 | cpt_enable_fdi_bc_bifurcation(dev); | 
|  | 3498 |  | 
|  | 3499 | break; | 
|  | 3500 | default: | 
|  | 3501 | BUG(); | 
|  | 3502 | } | 
|  | 3503 | } | 
|  | 3504 |  | 
| Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 3505 | /* | 
|  | 3506 | * Enable PCH resources required for PCH ports: | 
|  | 3507 | *   - PCH PLLs | 
|  | 3508 | *   - FDI training & RX/TX | 
|  | 3509 | *   - update transcoder timings | 
|  | 3510 | *   - DP transcoding bits | 
|  | 3511 | *   - transcoder | 
|  | 3512 | */ | 
|  | 3513 | static void ironlake_pch_enable(struct drm_crtc *crtc) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3514 | { | 
|  | 3515 | struct drm_device *dev = crtc->dev; | 
| Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 3516 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3517 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 3518 | int pipe = intel_crtc->pipe; | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 3519 | u32 reg, temp; | 
| Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 3520 |  | 
| Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 3521 | assert_pch_transcoder_disabled(dev_priv, pipe); | 
| Chris Wilson | e7e164d | 2012-05-11 09:21:25 +0100 | [diff] [blame] | 3522 |  | 
| Daniel Vetter | 1fbc0d7 | 2013-10-29 12:04:08 +0100 | [diff] [blame] | 3523 | if (IS_IVYBRIDGE(dev)) | 
|  | 3524 | ivybridge_update_fdi_bc_bifurcation(intel_crtc); | 
|  | 3525 |  | 
| Daniel Vetter | cd986ab | 2012-10-26 10:58:12 +0200 | [diff] [blame] | 3526 | /* Write the TU size bits before fdi link training, so that error | 
|  | 3527 | * detection works. */ | 
|  | 3528 | I915_WRITE(FDI_RX_TUSIZE1(pipe), | 
|  | 3529 | I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK); | 
|  | 3530 |  | 
| Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 3531 | /* For PCH output, training FDI link */ | 
| Jesse Barnes | 674cf96 | 2011-04-28 14:27:04 -0700 | [diff] [blame] | 3532 | dev_priv->display.fdi_link_train(crtc); | 
| Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 3533 |  | 
| Daniel Vetter | 3ad8a20 | 2013-06-05 13:34:32 +0200 | [diff] [blame] | 3534 | /* We need to program the right clock selection before writing the pixel | 
|  | 3535 | * mutliplier into the DPLL. */ | 
| Paulo Zanoni | 303b81e | 2012-10-31 18:12:23 -0200 | [diff] [blame] | 3536 | if (HAS_PCH_CPT(dev)) { | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 3537 | u32 sel; | 
| Jesse Barnes | 4b645f1 | 2011-10-12 09:51:31 -0700 | [diff] [blame] | 3538 |  | 
| Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 3539 | temp = I915_READ(PCH_DPLL_SEL); | 
| Daniel Vetter | 1188739 | 2013-06-05 13:34:09 +0200 | [diff] [blame] | 3540 | temp |= TRANS_DPLL_ENABLE(pipe); | 
|  | 3541 | sel = TRANS_DPLLB_SEL(pipe); | 
| Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 3542 | if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B) | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 3543 | temp |= sel; | 
|  | 3544 | else | 
|  | 3545 | temp &= ~sel; | 
| Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 3546 | I915_WRITE(PCH_DPLL_SEL, temp); | 
| Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 3547 | } | 
| Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 3548 |  | 
| Daniel Vetter | 3ad8a20 | 2013-06-05 13:34:32 +0200 | [diff] [blame] | 3549 | /* XXX: pch pll's can be enabled any time before we enable the PCH | 
|  | 3550 | * transcoder, and we actually should do this to not upset any PCH | 
|  | 3551 | * transcoder that already use the clock when we share it. | 
|  | 3552 | * | 
|  | 3553 | * Note that enable_shared_dpll tries to do the right thing, but | 
|  | 3554 | * get_shared_dpll unconditionally resets the pll - we need that to have | 
|  | 3555 | * the right LVDS enable sequence. */ | 
| Daniel Vetter | 85b3894 | 2014-04-24 23:55:14 +0200 | [diff] [blame] | 3556 | intel_enable_shared_dpll(intel_crtc); | 
| Daniel Vetter | 3ad8a20 | 2013-06-05 13:34:32 +0200 | [diff] [blame] | 3557 |  | 
| Jesse Barnes | d9b6cb5 | 2011-01-04 15:09:35 -0800 | [diff] [blame] | 3558 | /* set transcoder timing, panel must allow it */ | 
|  | 3559 | assert_panel_unlocked(dev_priv, pipe); | 
| Daniel Vetter | 275f01b2 | 2013-05-03 11:49:47 +0200 | [diff] [blame] | 3560 | ironlake_pch_transcoder_set_timings(intel_crtc, pipe); | 
| Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 3561 |  | 
| Paulo Zanoni | 303b81e | 2012-10-31 18:12:23 -0200 | [diff] [blame] | 3562 | intel_fdi_normal_train(crtc); | 
| Zhenyu Wang | 5e84e1a | 2010-10-28 16:38:08 +0800 | [diff] [blame] | 3563 |  | 
| Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 3564 | /* For PCH DP, enable TRANS_DP_CTL */ | 
|  | 3565 | if (HAS_PCH_CPT(dev) && | 
| Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 3566 | (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) || | 
|  | 3567 | intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) { | 
| Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 3568 | u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5; | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3569 | reg = TRANS_DP_CTL(pipe); | 
|  | 3570 | temp = I915_READ(reg); | 
|  | 3571 | temp &= ~(TRANS_DP_PORT_SEL_MASK | | 
| Eric Anholt | 220cad3 | 2010-11-18 09:32:58 +0800 | [diff] [blame] | 3572 | TRANS_DP_SYNC_MASK | | 
|  | 3573 | TRANS_DP_BPC_MASK); | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3574 | temp |= (TRANS_DP_OUTPUT_ENABLE | | 
|  | 3575 | TRANS_DP_ENH_FRAMING); | 
| Jesse Barnes | 9325c9f | 2011-06-24 12:19:21 -0700 | [diff] [blame] | 3576 | temp |= bpc << 9; /* same format but at 11:9 */ | 
| Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 3577 |  | 
|  | 3578 | if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC) | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3579 | temp |= TRANS_DP_HSYNC_ACTIVE_HIGH; | 
| Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 3580 | if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC) | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3581 | temp |= TRANS_DP_VSYNC_ACTIVE_HIGH; | 
| Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 3582 |  | 
|  | 3583 | switch (intel_trans_dp_port_sel(crtc)) { | 
|  | 3584 | case PCH_DP_B: | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3585 | temp |= TRANS_DP_PORT_SEL_B; | 
| Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 3586 | break; | 
|  | 3587 | case PCH_DP_C: | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3588 | temp |= TRANS_DP_PORT_SEL_C; | 
| Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 3589 | break; | 
|  | 3590 | case PCH_DP_D: | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3591 | temp |= TRANS_DP_PORT_SEL_D; | 
| Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 3592 | break; | 
|  | 3593 | default: | 
| Daniel Vetter | e95d41e | 2012-10-26 10:58:16 +0200 | [diff] [blame] | 3594 | BUG(); | 
| Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 3595 | } | 
|  | 3596 |  | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 3597 | I915_WRITE(reg, temp); | 
| Jesse Barnes | c98e9dc | 2010-09-10 10:57:18 -0700 | [diff] [blame] | 3598 | } | 
|  | 3599 |  | 
| Paulo Zanoni | b8a4f40 | 2012-10-31 18:12:42 -0200 | [diff] [blame] | 3600 | ironlake_enable_pch_transcoder(dev_priv, pipe); | 
| Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 3601 | } | 
|  | 3602 |  | 
| Paulo Zanoni | 1507e5b | 2012-10-31 18:12:22 -0200 | [diff] [blame] | 3603 | static void lpt_pch_enable(struct drm_crtc *crtc) | 
|  | 3604 | { | 
|  | 3605 | struct drm_device *dev = crtc->dev; | 
|  | 3606 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3607 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Daniel Vetter | 3b117c8 | 2013-04-17 20:15:07 +0200 | [diff] [blame] | 3608 | enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder; | 
| Paulo Zanoni | 1507e5b | 2012-10-31 18:12:22 -0200 | [diff] [blame] | 3609 |  | 
| Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 3610 | assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A); | 
| Paulo Zanoni | 1507e5b | 2012-10-31 18:12:22 -0200 | [diff] [blame] | 3611 |  | 
| Paulo Zanoni | 8c52b5e | 2012-10-31 18:12:24 -0200 | [diff] [blame] | 3612 | lpt_program_iclkip(crtc); | 
| Paulo Zanoni | 1507e5b | 2012-10-31 18:12:22 -0200 | [diff] [blame] | 3613 |  | 
| Paulo Zanoni | 0540e48 | 2012-10-31 18:12:40 -0200 | [diff] [blame] | 3614 | /* Set transcoder timing. */ | 
| Daniel Vetter | 275f01b2 | 2013-05-03 11:49:47 +0200 | [diff] [blame] | 3615 | ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A); | 
| Paulo Zanoni | 1507e5b | 2012-10-31 18:12:22 -0200 | [diff] [blame] | 3616 |  | 
| Paulo Zanoni | 937bb61 | 2012-10-31 18:12:47 -0200 | [diff] [blame] | 3617 | lpt_enable_pch_transcoder(dev_priv, cpu_transcoder); | 
| Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 3618 | } | 
|  | 3619 |  | 
| Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 3620 | static void intel_put_shared_dpll(struct intel_crtc *crtc) | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 3621 | { | 
| Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 3622 | struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc); | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 3623 |  | 
|  | 3624 | if (pll == NULL) | 
|  | 3625 | return; | 
|  | 3626 |  | 
|  | 3627 | if (pll->refcount == 0) { | 
| Daniel Vetter | 46edb02 | 2013-06-05 13:34:12 +0200 | [diff] [blame] | 3628 | WARN(1, "bad %s refcount\n", pll->name); | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 3629 | return; | 
|  | 3630 | } | 
|  | 3631 |  | 
| Daniel Vetter | f4a091c | 2013-06-10 17:28:22 +0200 | [diff] [blame] | 3632 | if (--pll->refcount == 0) { | 
|  | 3633 | WARN_ON(pll->on); | 
|  | 3634 | WARN_ON(pll->active); | 
|  | 3635 | } | 
|  | 3636 |  | 
| Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 3637 | crtc->config.shared_dpll = DPLL_ID_PRIVATE; | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 3638 | } | 
|  | 3639 |  | 
| Daniel Vetter | b89a1d3 | 2013-06-05 13:34:24 +0200 | [diff] [blame] | 3640 | static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc) | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 3641 | { | 
| Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 3642 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; | 
|  | 3643 | struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc); | 
|  | 3644 | enum intel_dpll_id i; | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 3645 |  | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 3646 | if (pll) { | 
| Daniel Vetter | 46edb02 | 2013-06-05 13:34:12 +0200 | [diff] [blame] | 3647 | DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n", | 
|  | 3648 | crtc->base.base.id, pll->name); | 
| Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 3649 | intel_put_shared_dpll(crtc); | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 3650 | } | 
|  | 3651 |  | 
| Daniel Vetter | 98b6bd9 | 2012-05-20 20:00:25 +0200 | [diff] [blame] | 3652 | if (HAS_PCH_IBX(dev_priv->dev)) { | 
|  | 3653 | /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */ | 
| Daniel Vetter | d94ab06 | 2013-07-04 12:01:16 +0200 | [diff] [blame] | 3654 | i = (enum intel_dpll_id) crtc->pipe; | 
| Daniel Vetter | e72f9fb | 2013-06-05 13:34:06 +0200 | [diff] [blame] | 3655 | pll = &dev_priv->shared_dplls[i]; | 
| Daniel Vetter | 98b6bd9 | 2012-05-20 20:00:25 +0200 | [diff] [blame] | 3656 |  | 
| Daniel Vetter | 46edb02 | 2013-06-05 13:34:12 +0200 | [diff] [blame] | 3657 | DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n", | 
|  | 3658 | crtc->base.base.id, pll->name); | 
| Daniel Vetter | 98b6bd9 | 2012-05-20 20:00:25 +0200 | [diff] [blame] | 3659 |  | 
| Daniel Vetter | f2a69f4 | 2014-05-20 15:19:19 +0200 | [diff] [blame] | 3660 | WARN_ON(pll->refcount); | 
|  | 3661 |  | 
| Daniel Vetter | 98b6bd9 | 2012-05-20 20:00:25 +0200 | [diff] [blame] | 3662 | goto found; | 
|  | 3663 | } | 
|  | 3664 |  | 
| Daniel Vetter | e72f9fb | 2013-06-05 13:34:06 +0200 | [diff] [blame] | 3665 | for (i = 0; i < dev_priv->num_shared_dpll; i++) { | 
|  | 3666 | pll = &dev_priv->shared_dplls[i]; | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 3667 |  | 
|  | 3668 | /* Only want to check enabled timings first */ | 
|  | 3669 | if (pll->refcount == 0) | 
|  | 3670 | continue; | 
|  | 3671 |  | 
| Daniel Vetter | b89a1d3 | 2013-06-05 13:34:24 +0200 | [diff] [blame] | 3672 | if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state, | 
|  | 3673 | sizeof(pll->hw_state)) == 0) { | 
| Daniel Vetter | 46edb02 | 2013-06-05 13:34:12 +0200 | [diff] [blame] | 3674 | DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n", | 
| Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 3675 | crtc->base.base.id, | 
| Daniel Vetter | 46edb02 | 2013-06-05 13:34:12 +0200 | [diff] [blame] | 3676 | pll->name, pll->refcount, pll->active); | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 3677 |  | 
|  | 3678 | goto found; | 
|  | 3679 | } | 
|  | 3680 | } | 
|  | 3681 |  | 
|  | 3682 | /* Ok no matching timings, maybe there's a free one? */ | 
| Daniel Vetter | e72f9fb | 2013-06-05 13:34:06 +0200 | [diff] [blame] | 3683 | for (i = 0; i < dev_priv->num_shared_dpll; i++) { | 
|  | 3684 | pll = &dev_priv->shared_dplls[i]; | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 3685 | if (pll->refcount == 0) { | 
| Daniel Vetter | 46edb02 | 2013-06-05 13:34:12 +0200 | [diff] [blame] | 3686 | DRM_DEBUG_KMS("CRTC:%d allocated %s\n", | 
|  | 3687 | crtc->base.base.id, pll->name); | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 3688 | goto found; | 
|  | 3689 | } | 
|  | 3690 | } | 
|  | 3691 |  | 
|  | 3692 | return NULL; | 
|  | 3693 |  | 
|  | 3694 | found: | 
| Daniel Vetter | f2a69f4 | 2014-05-20 15:19:19 +0200 | [diff] [blame] | 3695 | if (pll->refcount == 0) | 
|  | 3696 | pll->hw_state = crtc->config.dpll_hw_state; | 
|  | 3697 |  | 
| Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 3698 | crtc->config.shared_dpll = i; | 
| Daniel Vetter | 46edb02 | 2013-06-05 13:34:12 +0200 | [diff] [blame] | 3699 | DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name, | 
|  | 3700 | pipe_name(crtc->pipe)); | 
| Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 3701 |  | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 3702 | pll->refcount++; | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 3703 |  | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 3704 | return pll; | 
|  | 3705 | } | 
|  | 3706 |  | 
| Daniel Vetter | a152031 | 2013-05-03 11:49:50 +0200 | [diff] [blame] | 3707 | static void cpt_verify_modeset(struct drm_device *dev, int pipe) | 
| Jesse Barnes | d4270e5 | 2011-10-11 10:43:02 -0700 | [diff] [blame] | 3708 | { | 
|  | 3709 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Daniel Vetter | 23670b32 | 2012-11-01 09:15:30 +0100 | [diff] [blame] | 3710 | int dslreg = PIPEDSL(pipe); | 
| Jesse Barnes | d4270e5 | 2011-10-11 10:43:02 -0700 | [diff] [blame] | 3711 | u32 temp; | 
|  | 3712 |  | 
|  | 3713 | temp = I915_READ(dslreg); | 
|  | 3714 | udelay(500); | 
|  | 3715 | if (wait_for(I915_READ(dslreg) != temp, 5)) { | 
| Jesse Barnes | d4270e5 | 2011-10-11 10:43:02 -0700 | [diff] [blame] | 3716 | if (wait_for(I915_READ(dslreg) != temp, 5)) | 
| Ville Syrjälä | 84f44ce | 2013-04-17 17:48:49 +0300 | [diff] [blame] | 3717 | DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe)); | 
| Jesse Barnes | d4270e5 | 2011-10-11 10:43:02 -0700 | [diff] [blame] | 3718 | } | 
|  | 3719 | } | 
|  | 3720 |  | 
| Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 3721 | static void ironlake_pfit_enable(struct intel_crtc *crtc) | 
|  | 3722 | { | 
|  | 3723 | struct drm_device *dev = crtc->base.dev; | 
|  | 3724 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3725 | int pipe = crtc->pipe; | 
|  | 3726 |  | 
| Chris Wilson | fd4daa9 | 2013-08-27 17:04:17 +0100 | [diff] [blame] | 3727 | if (crtc->config.pch_pfit.enabled) { | 
| Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 3728 | /* Force use of hard-coded filter coefficients | 
|  | 3729 | * as some pre-programmed values are broken, | 
|  | 3730 | * e.g. x201. | 
|  | 3731 | */ | 
|  | 3732 | if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) | 
|  | 3733 | I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 | | 
|  | 3734 | PF_PIPE_SEL_IVB(pipe)); | 
|  | 3735 | else | 
|  | 3736 | I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3); | 
|  | 3737 | I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos); | 
|  | 3738 | I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size); | 
| Jesse Barnes | 040484a | 2011-01-03 12:14:26 -0800 | [diff] [blame] | 3739 | } | 
| Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 3740 | } | 
|  | 3741 |  | 
| Ville Syrjälä | bb53d4a | 2013-06-04 13:49:04 +0300 | [diff] [blame] | 3742 | static void intel_enable_planes(struct drm_crtc *crtc) | 
|  | 3743 | { | 
|  | 3744 | struct drm_device *dev = crtc->dev; | 
|  | 3745 | enum pipe pipe = to_intel_crtc(crtc)->pipe; | 
| Matt Roper | af2b653 | 2014-04-01 15:22:32 -0700 | [diff] [blame] | 3746 | struct drm_plane *plane; | 
| Ville Syrjälä | bb53d4a | 2013-06-04 13:49:04 +0300 | [diff] [blame] | 3747 | struct intel_plane *intel_plane; | 
|  | 3748 |  | 
| Matt Roper | af2b653 | 2014-04-01 15:22:32 -0700 | [diff] [blame] | 3749 | drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) { | 
|  | 3750 | intel_plane = to_intel_plane(plane); | 
| Ville Syrjälä | bb53d4a | 2013-06-04 13:49:04 +0300 | [diff] [blame] | 3751 | if (intel_plane->pipe == pipe) | 
|  | 3752 | intel_plane_restore(&intel_plane->base); | 
| Matt Roper | af2b653 | 2014-04-01 15:22:32 -0700 | [diff] [blame] | 3753 | } | 
| Ville Syrjälä | bb53d4a | 2013-06-04 13:49:04 +0300 | [diff] [blame] | 3754 | } | 
|  | 3755 |  | 
|  | 3756 | static void intel_disable_planes(struct drm_crtc *crtc) | 
|  | 3757 | { | 
|  | 3758 | struct drm_device *dev = crtc->dev; | 
|  | 3759 | enum pipe pipe = to_intel_crtc(crtc)->pipe; | 
| Matt Roper | af2b653 | 2014-04-01 15:22:32 -0700 | [diff] [blame] | 3760 | struct drm_plane *plane; | 
| Ville Syrjälä | bb53d4a | 2013-06-04 13:49:04 +0300 | [diff] [blame] | 3761 | struct intel_plane *intel_plane; | 
|  | 3762 |  | 
| Matt Roper | af2b653 | 2014-04-01 15:22:32 -0700 | [diff] [blame] | 3763 | drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) { | 
|  | 3764 | intel_plane = to_intel_plane(plane); | 
| Ville Syrjälä | bb53d4a | 2013-06-04 13:49:04 +0300 | [diff] [blame] | 3765 | if (intel_plane->pipe == pipe) | 
|  | 3766 | intel_plane_disable(&intel_plane->base); | 
| Matt Roper | af2b653 | 2014-04-01 15:22:32 -0700 | [diff] [blame] | 3767 | } | 
| Ville Syrjälä | bb53d4a | 2013-06-04 13:49:04 +0300 | [diff] [blame] | 3768 | } | 
|  | 3769 |  | 
| Ville Syrjälä | 20bc8673 | 2013-10-01 18:02:17 +0300 | [diff] [blame] | 3770 | void hsw_enable_ips(struct intel_crtc *crtc) | 
| Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 3771 | { | 
| Ville Syrjälä | cea165c | 2014-04-15 21:41:35 +0300 | [diff] [blame] | 3772 | struct drm_device *dev = crtc->base.dev; | 
|  | 3773 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 3774 |  | 
|  | 3775 | if (!crtc->config.ips_enabled) | 
|  | 3776 | return; | 
|  | 3777 |  | 
| Ville Syrjälä | cea165c | 2014-04-15 21:41:35 +0300 | [diff] [blame] | 3778 | /* We can only enable IPS after we enable a plane and wait for a vblank */ | 
|  | 3779 | intel_wait_for_vblank(dev, crtc->pipe); | 
|  | 3780 |  | 
| Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 3781 | assert_plane_enabled(dev_priv, crtc->plane); | 
| Ville Syrjälä | cea165c | 2014-04-15 21:41:35 +0300 | [diff] [blame] | 3782 | if (IS_BROADWELL(dev)) { | 
| Ben Widawsky | 2a114cc | 2013-11-02 21:07:47 -0700 | [diff] [blame] | 3783 | mutex_lock(&dev_priv->rps.hw_lock); | 
|  | 3784 | WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000)); | 
|  | 3785 | mutex_unlock(&dev_priv->rps.hw_lock); | 
|  | 3786 | /* Quoting Art Runyan: "its not safe to expect any particular | 
|  | 3787 | * value in IPS_CTL bit 31 after enabling IPS through the | 
| Jesse Barnes | e59150d | 2014-01-07 13:30:45 -0800 | [diff] [blame] | 3788 | * mailbox." Moreover, the mailbox may return a bogus state, | 
|  | 3789 | * so we need to just enable it and continue on. | 
| Ben Widawsky | 2a114cc | 2013-11-02 21:07:47 -0700 | [diff] [blame] | 3790 | */ | 
|  | 3791 | } else { | 
|  | 3792 | I915_WRITE(IPS_CTL, IPS_ENABLE); | 
|  | 3793 | /* The bit only becomes 1 in the next vblank, so this wait here | 
|  | 3794 | * is essentially intel_wait_for_vblank. If we don't have this | 
|  | 3795 | * and don't wait for vblanks until the end of crtc_enable, then | 
|  | 3796 | * the HW state readout code will complain that the expected | 
|  | 3797 | * IPS_CTL value is not the one we read. */ | 
|  | 3798 | if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50)) | 
|  | 3799 | DRM_ERROR("Timed out waiting for IPS enable\n"); | 
|  | 3800 | } | 
| Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 3801 | } | 
|  | 3802 |  | 
| Ville Syrjälä | 20bc8673 | 2013-10-01 18:02:17 +0300 | [diff] [blame] | 3803 | void hsw_disable_ips(struct intel_crtc *crtc) | 
| Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 3804 | { | 
|  | 3805 | struct drm_device *dev = crtc->base.dev; | 
|  | 3806 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3807 |  | 
|  | 3808 | if (!crtc->config.ips_enabled) | 
|  | 3809 | return; | 
|  | 3810 |  | 
|  | 3811 | assert_plane_enabled(dev_priv, crtc->plane); | 
| Ben Widawsky | 23d0b13 | 2014-04-10 14:32:41 -0700 | [diff] [blame] | 3812 | if (IS_BROADWELL(dev)) { | 
| Ben Widawsky | 2a114cc | 2013-11-02 21:07:47 -0700 | [diff] [blame] | 3813 | mutex_lock(&dev_priv->rps.hw_lock); | 
|  | 3814 | WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0)); | 
|  | 3815 | mutex_unlock(&dev_priv->rps.hw_lock); | 
| Ben Widawsky | 23d0b13 | 2014-04-10 14:32:41 -0700 | [diff] [blame] | 3816 | /* wait for pcode to finish disabling IPS, which may take up to 42ms */ | 
|  | 3817 | if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42)) | 
|  | 3818 | DRM_ERROR("Timed out waiting for IPS disable\n"); | 
| Jesse Barnes | e59150d | 2014-01-07 13:30:45 -0800 | [diff] [blame] | 3819 | } else { | 
| Ben Widawsky | 2a114cc | 2013-11-02 21:07:47 -0700 | [diff] [blame] | 3820 | I915_WRITE(IPS_CTL, 0); | 
| Jesse Barnes | e59150d | 2014-01-07 13:30:45 -0800 | [diff] [blame] | 3821 | POSTING_READ(IPS_CTL); | 
|  | 3822 | } | 
| Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 3823 |  | 
|  | 3824 | /* We need to wait for a vblank before we can disable the plane. */ | 
|  | 3825 | intel_wait_for_vblank(dev, crtc->pipe); | 
|  | 3826 | } | 
|  | 3827 |  | 
|  | 3828 | /** Loads the palette/gamma unit for the CRTC with the prepared values */ | 
|  | 3829 | static void intel_crtc_load_lut(struct drm_crtc *crtc) | 
|  | 3830 | { | 
|  | 3831 | struct drm_device *dev = crtc->dev; | 
|  | 3832 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3833 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 3834 | enum pipe pipe = intel_crtc->pipe; | 
|  | 3835 | int palreg = PALETTE(pipe); | 
|  | 3836 | int i; | 
|  | 3837 | bool reenable_ips = false; | 
|  | 3838 |  | 
|  | 3839 | /* The clocks have to be on to load the palette. */ | 
|  | 3840 | if (!crtc->enabled || !intel_crtc->active) | 
|  | 3841 | return; | 
|  | 3842 |  | 
|  | 3843 | if (!HAS_PCH_SPLIT(dev_priv->dev)) { | 
|  | 3844 | if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) | 
|  | 3845 | assert_dsi_pll_enabled(dev_priv); | 
|  | 3846 | else | 
|  | 3847 | assert_pll_enabled(dev_priv, pipe); | 
|  | 3848 | } | 
|  | 3849 |  | 
|  | 3850 | /* use legacy palette for Ironlake */ | 
|  | 3851 | if (HAS_PCH_SPLIT(dev)) | 
|  | 3852 | palreg = LGC_PALETTE(pipe); | 
|  | 3853 |  | 
|  | 3854 | /* Workaround : Do not read or write the pipe palette/gamma data while | 
|  | 3855 | * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled. | 
|  | 3856 | */ | 
| Paulo Zanoni | 41e6fc4 | 2014-01-08 17:26:31 -0200 | [diff] [blame] | 3857 | if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled && | 
| Paulo Zanoni | d77e453 | 2013-09-24 13:52:55 -0300 | [diff] [blame] | 3858 | ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) == | 
|  | 3859 | GAMMA_MODE_MODE_SPLIT)) { | 
|  | 3860 | hsw_disable_ips(intel_crtc); | 
|  | 3861 | reenable_ips = true; | 
|  | 3862 | } | 
|  | 3863 |  | 
|  | 3864 | for (i = 0; i < 256; i++) { | 
|  | 3865 | I915_WRITE(palreg + 4 * i, | 
|  | 3866 | (intel_crtc->lut_r[i] << 16) | | 
|  | 3867 | (intel_crtc->lut_g[i] << 8) | | 
|  | 3868 | intel_crtc->lut_b[i]); | 
|  | 3869 | } | 
|  | 3870 |  | 
|  | 3871 | if (reenable_ips) | 
|  | 3872 | hsw_enable_ips(intel_crtc); | 
|  | 3873 | } | 
|  | 3874 |  | 
| Ville Syrjälä | d3eedb1 | 2014-05-08 19:23:13 +0300 | [diff] [blame] | 3875 | static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable) | 
|  | 3876 | { | 
|  | 3877 | if (!enable && intel_crtc->overlay) { | 
|  | 3878 | struct drm_device *dev = intel_crtc->base.dev; | 
|  | 3879 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3880 |  | 
|  | 3881 | mutex_lock(&dev->struct_mutex); | 
|  | 3882 | dev_priv->mm.interruptible = false; | 
|  | 3883 | (void) intel_overlay_switch_off(intel_crtc->overlay); | 
|  | 3884 | dev_priv->mm.interruptible = true; | 
|  | 3885 | mutex_unlock(&dev->struct_mutex); | 
|  | 3886 | } | 
|  | 3887 |  | 
|  | 3888 | /* Let userspace switch the overlay on again. In most cases userspace | 
|  | 3889 | * has to recompute where to put it anyway. | 
|  | 3890 | */ | 
|  | 3891 | } | 
|  | 3892 |  | 
| Ville Syrjälä | d3eedb1 | 2014-05-08 19:23:13 +0300 | [diff] [blame] | 3893 | static void intel_crtc_enable_planes(struct drm_crtc *crtc) | 
| Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 3894 | { | 
|  | 3895 | struct drm_device *dev = crtc->dev; | 
|  | 3896 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3897 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 3898 | int pipe = intel_crtc->pipe; | 
|  | 3899 | int plane = intel_crtc->plane; | 
|  | 3900 |  | 
| Ville Syrjälä | f98551a | 2014-05-22 17:48:06 +0300 | [diff] [blame] | 3901 | drm_vblank_on(dev, pipe); | 
|  | 3902 |  | 
| Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 3903 | intel_enable_primary_hw_plane(dev_priv, plane, pipe); | 
|  | 3904 | intel_enable_planes(crtc); | 
|  | 3905 | intel_crtc_update_cursor(crtc, true); | 
| Ville Syrjälä | d3eedb1 | 2014-05-08 19:23:13 +0300 | [diff] [blame] | 3906 | intel_crtc_dpms_overlay(intel_crtc, true); | 
| Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 3907 |  | 
|  | 3908 | hsw_enable_ips(intel_crtc); | 
|  | 3909 |  | 
|  | 3910 | mutex_lock(&dev->struct_mutex); | 
|  | 3911 | intel_update_fbc(dev); | 
|  | 3912 | mutex_unlock(&dev->struct_mutex); | 
| Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 3913 |  | 
|  | 3914 | /* | 
|  | 3915 | * FIXME: Once we grow proper nuclear flip support out of this we need | 
|  | 3916 | * to compute the mask of flip planes precisely. For the time being | 
|  | 3917 | * consider this a flip from a NULL plane. | 
|  | 3918 | */ | 
|  | 3919 | intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe)); | 
| Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 3920 | } | 
|  | 3921 |  | 
| Ville Syrjälä | d3eedb1 | 2014-05-08 19:23:13 +0300 | [diff] [blame] | 3922 | static void intel_crtc_disable_planes(struct drm_crtc *crtc) | 
| Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 3923 | { | 
|  | 3924 | struct drm_device *dev = crtc->dev; | 
|  | 3925 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3926 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 3927 | int pipe = intel_crtc->pipe; | 
|  | 3928 | int plane = intel_crtc->plane; | 
|  | 3929 |  | 
|  | 3930 | intel_crtc_wait_for_pending_flips(crtc); | 
| Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 3931 |  | 
|  | 3932 | if (dev_priv->fbc.plane == plane) | 
|  | 3933 | intel_disable_fbc(dev); | 
|  | 3934 |  | 
|  | 3935 | hsw_disable_ips(intel_crtc); | 
|  | 3936 |  | 
| Ville Syrjälä | d3eedb1 | 2014-05-08 19:23:13 +0300 | [diff] [blame] | 3937 | intel_crtc_dpms_overlay(intel_crtc, false); | 
| Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 3938 | intel_crtc_update_cursor(crtc, false); | 
|  | 3939 | intel_disable_planes(crtc); | 
|  | 3940 | intel_disable_primary_hw_plane(dev_priv, plane, pipe); | 
| Ville Syrjälä | f98551a | 2014-05-22 17:48:06 +0300 | [diff] [blame] | 3941 |  | 
| Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 3942 | /* | 
|  | 3943 | * FIXME: Once we grow proper nuclear flip support out of this we need | 
|  | 3944 | * to compute the mask of flip planes precisely. For the time being | 
|  | 3945 | * consider this a flip to a NULL plane. | 
|  | 3946 | */ | 
|  | 3947 | intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe)); | 
|  | 3948 |  | 
| Ville Syrjälä | f98551a | 2014-05-22 17:48:06 +0300 | [diff] [blame] | 3949 | drm_vblank_off(dev, pipe); | 
| Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 3950 | } | 
|  | 3951 |  | 
| Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 3952 | static void ironlake_crtc_enable(struct drm_crtc *crtc) | 
|  | 3953 | { | 
|  | 3954 | struct drm_device *dev = crtc->dev; | 
|  | 3955 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 3956 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Daniel Vetter | ef9c3ae | 2012-06-29 22:40:09 +0200 | [diff] [blame] | 3957 | struct intel_encoder *encoder; | 
| Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 3958 | int pipe = intel_crtc->pipe; | 
| Daniel Vetter | 29407aa | 2014-04-24 23:55:08 +0200 | [diff] [blame] | 3959 | enum plane plane = intel_crtc->plane; | 
| Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 3960 |  | 
| Daniel Vetter | 08a4846 | 2012-07-02 11:43:47 +0200 | [diff] [blame] | 3961 | WARN_ON(!crtc->enabled); | 
|  | 3962 |  | 
| Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 3963 | if (intel_crtc->active) | 
|  | 3964 | return; | 
|  | 3965 |  | 
| Daniel Vetter | b14b105 | 2014-04-24 23:55:13 +0200 | [diff] [blame] | 3966 | if (intel_crtc->config.has_pch_encoder) | 
|  | 3967 | intel_prepare_shared_dpll(intel_crtc); | 
|  | 3968 |  | 
| Daniel Vetter | 29407aa | 2014-04-24 23:55:08 +0200 | [diff] [blame] | 3969 | if (intel_crtc->config.has_dp_encoder) | 
|  | 3970 | intel_dp_set_m_n(intel_crtc); | 
|  | 3971 |  | 
|  | 3972 | intel_set_pipe_timings(intel_crtc); | 
|  | 3973 |  | 
|  | 3974 | if (intel_crtc->config.has_pch_encoder) { | 
|  | 3975 | intel_cpu_transcoder_set_m_n(intel_crtc, | 
|  | 3976 | &intel_crtc->config.fdi_m_n); | 
|  | 3977 | } | 
|  | 3978 |  | 
|  | 3979 | ironlake_set_pipeconf(crtc); | 
|  | 3980 |  | 
|  | 3981 | /* Set up the display plane register */ | 
|  | 3982 | I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE); | 
|  | 3983 | POSTING_READ(DSPCNTR(plane)); | 
|  | 3984 |  | 
|  | 3985 | dev_priv->display.update_primary_plane(crtc, crtc->primary->fb, | 
|  | 3986 | crtc->x, crtc->y); | 
|  | 3987 |  | 
| Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 3988 | intel_crtc->active = true; | 
| Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 3989 |  | 
|  | 3990 | intel_set_cpu_fifo_underrun_reporting(dev, pipe, true); | 
|  | 3991 | intel_set_pch_fifo_underrun_reporting(dev, pipe, true); | 
|  | 3992 |  | 
| Daniel Vetter | f6736a1 | 2013-06-05 13:34:30 +0200 | [diff] [blame] | 3993 | for_each_encoder_on_crtc(dev, crtc, encoder) | 
| Daniel Vetter | 952735e | 2013-06-05 13:34:27 +0200 | [diff] [blame] | 3994 | if (encoder->pre_enable) | 
|  | 3995 | encoder->pre_enable(encoder); | 
| Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 3996 |  | 
| Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 3997 | if (intel_crtc->config.has_pch_encoder) { | 
| Daniel Vetter | fff367c | 2012-10-27 15:50:28 +0200 | [diff] [blame] | 3998 | /* Note: FDI PLL enabling _must_ be done before we enable the | 
|  | 3999 | * cpu pipes, hence this is separate from all the other fdi/pch | 
|  | 4000 | * enabling. */ | 
| Daniel Vetter | 88cefb6 | 2012-08-12 19:27:14 +0200 | [diff] [blame] | 4001 | ironlake_fdi_pll_enable(intel_crtc); | 
| Daniel Vetter | 46b6f81 | 2012-09-06 22:08:33 +0200 | [diff] [blame] | 4002 | } else { | 
|  | 4003 | assert_fdi_tx_disabled(dev_priv, pipe); | 
|  | 4004 | assert_fdi_rx_disabled(dev_priv, pipe); | 
|  | 4005 | } | 
| Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 4006 |  | 
| Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 4007 | ironlake_pfit_enable(intel_crtc); | 
| Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 4008 |  | 
| Jesse Barnes | 9c54c0d | 2011-06-15 23:32:33 +0200 | [diff] [blame] | 4009 | /* | 
|  | 4010 | * On ILK+ LUT must be loaded before the pipe is running but with | 
|  | 4011 | * clocks enabled | 
|  | 4012 | */ | 
|  | 4013 | intel_crtc_load_lut(crtc); | 
|  | 4014 |  | 
| Ville Syrjälä | f37fcc2 | 2013-09-10 11:39:55 +0300 | [diff] [blame] | 4015 | intel_update_watermarks(crtc); | 
| Paulo Zanoni | e1fdc47 | 2014-01-17 13:51:12 -0200 | [diff] [blame] | 4016 | intel_enable_pipe(intel_crtc); | 
| Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 4017 |  | 
| Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 4018 | if (intel_crtc->config.has_pch_encoder) | 
| Jesse Barnes | f67a559 | 2011-01-05 10:31:48 -0800 | [diff] [blame] | 4019 | ironlake_pch_enable(crtc); | 
| Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 4020 |  | 
| Daniel Vetter | fa5c73b | 2012-07-01 23:24:36 +0200 | [diff] [blame] | 4021 | for_each_encoder_on_crtc(dev, crtc, encoder) | 
|  | 4022 | encoder->enable(encoder); | 
| Daniel Vetter | 61b77dd | 2012-07-02 00:16:19 +0200 | [diff] [blame] | 4023 |  | 
|  | 4024 | if (HAS_PCH_CPT(dev)) | 
| Daniel Vetter | a152031 | 2013-05-03 11:49:50 +0200 | [diff] [blame] | 4025 | cpt_verify_modeset(dev, intel_crtc->pipe); | 
| Daniel Vetter | 6ce9410 | 2012-10-04 19:20:03 +0200 | [diff] [blame] | 4026 |  | 
| Ville Syrjälä | d3eedb1 | 2014-05-08 19:23:13 +0300 | [diff] [blame] | 4027 | intel_crtc_enable_planes(crtc); | 
| Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 4028 | } | 
|  | 4029 |  | 
| Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 4030 | /* IPS only exists on ULT machines and is tied to pipe A. */ | 
|  | 4031 | static bool hsw_crtc_supports_ips(struct intel_crtc *crtc) | 
|  | 4032 | { | 
| Damien Lespiau | f5adf94 | 2013-06-24 18:29:34 +0100 | [diff] [blame] | 4033 | return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A; | 
| Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 4034 | } | 
|  | 4035 |  | 
| Paulo Zanoni | e491694 | 2013-09-20 16:21:19 -0300 | [diff] [blame] | 4036 | /* | 
|  | 4037 | * This implements the workaround described in the "notes" section of the mode | 
|  | 4038 | * set sequence documentation. When going from no pipes or single pipe to | 
|  | 4039 | * multiple pipes, and planes are enabled after the pipe, we need to wait at | 
|  | 4040 | * least 2 vblanks on the first pipe before enabling planes on the second pipe. | 
|  | 4041 | */ | 
|  | 4042 | static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc) | 
|  | 4043 | { | 
|  | 4044 | struct drm_device *dev = crtc->base.dev; | 
|  | 4045 | struct intel_crtc *crtc_it, *other_active_crtc = NULL; | 
|  | 4046 |  | 
|  | 4047 | /* We want to get the other_active_crtc only if there's only 1 other | 
|  | 4048 | * active crtc. */ | 
| Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 4049 | for_each_intel_crtc(dev, crtc_it) { | 
| Paulo Zanoni | e491694 | 2013-09-20 16:21:19 -0300 | [diff] [blame] | 4050 | if (!crtc_it->active || crtc_it == crtc) | 
|  | 4051 | continue; | 
|  | 4052 |  | 
|  | 4053 | if (other_active_crtc) | 
|  | 4054 | return; | 
|  | 4055 |  | 
|  | 4056 | other_active_crtc = crtc_it; | 
|  | 4057 | } | 
|  | 4058 | if (!other_active_crtc) | 
|  | 4059 | return; | 
|  | 4060 |  | 
|  | 4061 | intel_wait_for_vblank(dev, other_active_crtc->pipe); | 
|  | 4062 | intel_wait_for_vblank(dev, other_active_crtc->pipe); | 
|  | 4063 | } | 
|  | 4064 |  | 
| Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 4065 | static void haswell_crtc_enable(struct drm_crtc *crtc) | 
|  | 4066 | { | 
|  | 4067 | struct drm_device *dev = crtc->dev; | 
|  | 4068 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 4069 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 4070 | struct intel_encoder *encoder; | 
|  | 4071 | int pipe = intel_crtc->pipe; | 
| Daniel Vetter | 229fca9 | 2014-04-24 23:55:09 +0200 | [diff] [blame] | 4072 | enum plane plane = intel_crtc->plane; | 
| Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 4073 |  | 
|  | 4074 | WARN_ON(!crtc->enabled); | 
|  | 4075 |  | 
|  | 4076 | if (intel_crtc->active) | 
|  | 4077 | return; | 
|  | 4078 |  | 
| Daniel Vetter | 229fca9 | 2014-04-24 23:55:09 +0200 | [diff] [blame] | 4079 | if (intel_crtc->config.has_dp_encoder) | 
|  | 4080 | intel_dp_set_m_n(intel_crtc); | 
|  | 4081 |  | 
|  | 4082 | intel_set_pipe_timings(intel_crtc); | 
|  | 4083 |  | 
|  | 4084 | if (intel_crtc->config.has_pch_encoder) { | 
|  | 4085 | intel_cpu_transcoder_set_m_n(intel_crtc, | 
|  | 4086 | &intel_crtc->config.fdi_m_n); | 
|  | 4087 | } | 
|  | 4088 |  | 
|  | 4089 | haswell_set_pipeconf(crtc); | 
|  | 4090 |  | 
|  | 4091 | intel_set_pipe_csc(crtc); | 
|  | 4092 |  | 
|  | 4093 | /* Set up the display plane register */ | 
|  | 4094 | I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE); | 
|  | 4095 | POSTING_READ(DSPCNTR(plane)); | 
|  | 4096 |  | 
|  | 4097 | dev_priv->display.update_primary_plane(crtc, crtc->primary->fb, | 
|  | 4098 | crtc->x, crtc->y); | 
|  | 4099 |  | 
| Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 4100 | intel_crtc->active = true; | 
| Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 4101 |  | 
|  | 4102 | intel_set_cpu_fifo_underrun_reporting(dev, pipe, true); | 
|  | 4103 | if (intel_crtc->config.has_pch_encoder) | 
|  | 4104 | intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true); | 
|  | 4105 |  | 
| Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 4106 | if (intel_crtc->config.has_pch_encoder) | 
| Paulo Zanoni | 0494564 | 2012-11-01 21:00:59 -0200 | [diff] [blame] | 4107 | dev_priv->display.fdi_link_train(crtc); | 
| Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 4108 |  | 
|  | 4109 | for_each_encoder_on_crtc(dev, crtc, encoder) | 
|  | 4110 | if (encoder->pre_enable) | 
|  | 4111 | encoder->pre_enable(encoder); | 
|  | 4112 |  | 
| Paulo Zanoni | 1f54438 | 2012-10-24 11:32:00 -0200 | [diff] [blame] | 4113 | intel_ddi_enable_pipe_clock(intel_crtc); | 
| Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 4114 |  | 
| Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 4115 | ironlake_pfit_enable(intel_crtc); | 
| Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 4116 |  | 
|  | 4117 | /* | 
|  | 4118 | * On ILK+ LUT must be loaded before the pipe is running but with | 
|  | 4119 | * clocks enabled | 
|  | 4120 | */ | 
|  | 4121 | intel_crtc_load_lut(crtc); | 
|  | 4122 |  | 
| Paulo Zanoni | 1f54438 | 2012-10-24 11:32:00 -0200 | [diff] [blame] | 4123 | intel_ddi_set_pipe_settings(crtc); | 
| Damien Lespiau | 8228c25 | 2013-03-07 15:30:27 +0000 | [diff] [blame] | 4124 | intel_ddi_enable_transcoder_func(crtc); | 
| Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 4125 |  | 
| Ville Syrjälä | f37fcc2 | 2013-09-10 11:39:55 +0300 | [diff] [blame] | 4126 | intel_update_watermarks(crtc); | 
| Paulo Zanoni | e1fdc47 | 2014-01-17 13:51:12 -0200 | [diff] [blame] | 4127 | intel_enable_pipe(intel_crtc); | 
| Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 4128 |  | 
| Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 4129 | if (intel_crtc->config.has_pch_encoder) | 
| Paulo Zanoni | 1507e5b | 2012-10-31 18:12:22 -0200 | [diff] [blame] | 4130 | lpt_pch_enable(crtc); | 
| Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 4131 |  | 
| Jani Nikula | 8807e55 | 2013-08-30 19:40:32 +0300 | [diff] [blame] | 4132 | for_each_encoder_on_crtc(dev, crtc, encoder) { | 
| Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 4133 | encoder->enable(encoder); | 
| Jani Nikula | 8807e55 | 2013-08-30 19:40:32 +0300 | [diff] [blame] | 4134 | intel_opregion_notify_encoder(encoder, true); | 
|  | 4135 | } | 
| Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 4136 |  | 
| Paulo Zanoni | e491694 | 2013-09-20 16:21:19 -0300 | [diff] [blame] | 4137 | /* If we change the relative order between pipe/planes enabling, we need | 
|  | 4138 | * to change the workaround. */ | 
|  | 4139 | haswell_mode_set_planes_workaround(intel_crtc); | 
| Ville Syrjälä | d3eedb1 | 2014-05-08 19:23:13 +0300 | [diff] [blame] | 4140 | intel_crtc_enable_planes(crtc); | 
| Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 4141 | } | 
|  | 4142 |  | 
| Daniel Vetter | 3f8dce3 | 2013-05-08 10:36:30 +0200 | [diff] [blame] | 4143 | static void ironlake_pfit_disable(struct intel_crtc *crtc) | 
|  | 4144 | { | 
|  | 4145 | struct drm_device *dev = crtc->base.dev; | 
|  | 4146 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 4147 | int pipe = crtc->pipe; | 
|  | 4148 |  | 
|  | 4149 | /* To avoid upsetting the power well on haswell only disable the pfit if | 
|  | 4150 | * it's in use. The hw state code will make sure we get this right. */ | 
| Chris Wilson | fd4daa9 | 2013-08-27 17:04:17 +0100 | [diff] [blame] | 4151 | if (crtc->config.pch_pfit.enabled) { | 
| Daniel Vetter | 3f8dce3 | 2013-05-08 10:36:30 +0200 | [diff] [blame] | 4152 | I915_WRITE(PF_CTL(pipe), 0); | 
|  | 4153 | I915_WRITE(PF_WIN_POS(pipe), 0); | 
|  | 4154 | I915_WRITE(PF_WIN_SZ(pipe), 0); | 
|  | 4155 | } | 
|  | 4156 | } | 
|  | 4157 |  | 
| Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 4158 | static void ironlake_crtc_disable(struct drm_crtc *crtc) | 
|  | 4159 | { | 
|  | 4160 | struct drm_device *dev = crtc->dev; | 
|  | 4161 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 4162 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Daniel Vetter | ef9c3ae | 2012-06-29 22:40:09 +0200 | [diff] [blame] | 4163 | struct intel_encoder *encoder; | 
| Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 4164 | int pipe = intel_crtc->pipe; | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 4165 | u32 reg, temp; | 
| Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 4166 |  | 
| Chris Wilson | f7abfe8 | 2010-09-13 14:19:16 +0100 | [diff] [blame] | 4167 | if (!intel_crtc->active) | 
|  | 4168 | return; | 
|  | 4169 |  | 
| Ville Syrjälä | d3eedb1 | 2014-05-08 19:23:13 +0300 | [diff] [blame] | 4170 | intel_crtc_disable_planes(crtc); | 
| Ville Syrjälä | a5c4d7b | 2014-03-07 18:32:13 +0200 | [diff] [blame] | 4171 |  | 
| Daniel Vetter | ea9d758 | 2012-07-10 10:42:52 +0200 | [diff] [blame] | 4172 | for_each_encoder_on_crtc(dev, crtc, encoder) | 
|  | 4173 | encoder->disable(encoder); | 
|  | 4174 |  | 
| Daniel Vetter | d925c59 | 2013-06-05 13:34:04 +0200 | [diff] [blame] | 4175 | if (intel_crtc->config.has_pch_encoder) | 
|  | 4176 | intel_set_pch_fifo_underrun_reporting(dev, pipe, false); | 
|  | 4177 |  | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 4178 | intel_disable_pipe(dev_priv, pipe); | 
| Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 4179 |  | 
| Daniel Vetter | 3f8dce3 | 2013-05-08 10:36:30 +0200 | [diff] [blame] | 4180 | ironlake_pfit_disable(intel_crtc); | 
| Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 4181 |  | 
| Daniel Vetter | bf49ec8 | 2012-09-06 22:15:40 +0200 | [diff] [blame] | 4182 | for_each_encoder_on_crtc(dev, crtc, encoder) | 
|  | 4183 | if (encoder->post_disable) | 
|  | 4184 | encoder->post_disable(encoder); | 
| Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 4185 |  | 
| Daniel Vetter | d925c59 | 2013-06-05 13:34:04 +0200 | [diff] [blame] | 4186 | if (intel_crtc->config.has_pch_encoder) { | 
|  | 4187 | ironlake_fdi_disable(crtc); | 
| Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 4188 |  | 
| Daniel Vetter | d925c59 | 2013-06-05 13:34:04 +0200 | [diff] [blame] | 4189 | ironlake_disable_pch_transcoder(dev_priv, pipe); | 
|  | 4190 | intel_set_pch_fifo_underrun_reporting(dev, pipe, true); | 
| Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 4191 |  | 
| Daniel Vetter | d925c59 | 2013-06-05 13:34:04 +0200 | [diff] [blame] | 4192 | if (HAS_PCH_CPT(dev)) { | 
|  | 4193 | /* disable TRANS_DP_CTL */ | 
|  | 4194 | reg = TRANS_DP_CTL(pipe); | 
|  | 4195 | temp = I915_READ(reg); | 
|  | 4196 | temp &= ~(TRANS_DP_OUTPUT_ENABLE | | 
|  | 4197 | TRANS_DP_PORT_SEL_MASK); | 
|  | 4198 | temp |= TRANS_DP_PORT_SEL_NONE; | 
|  | 4199 | I915_WRITE(reg, temp); | 
| Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 4200 |  | 
| Daniel Vetter | d925c59 | 2013-06-05 13:34:04 +0200 | [diff] [blame] | 4201 | /* disable DPLL_SEL */ | 
|  | 4202 | temp = I915_READ(PCH_DPLL_SEL); | 
| Daniel Vetter | 1188739 | 2013-06-05 13:34:09 +0200 | [diff] [blame] | 4203 | temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe)); | 
| Daniel Vetter | d925c59 | 2013-06-05 13:34:04 +0200 | [diff] [blame] | 4204 | I915_WRITE(PCH_DPLL_SEL, temp); | 
| Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 4205 | } | 
| Daniel Vetter | d925c59 | 2013-06-05 13:34:04 +0200 | [diff] [blame] | 4206 |  | 
|  | 4207 | /* disable PCH DPLL */ | 
| Daniel Vetter | e72f9fb | 2013-06-05 13:34:06 +0200 | [diff] [blame] | 4208 | intel_disable_shared_dpll(intel_crtc); | 
| Daniel Vetter | d925c59 | 2013-06-05 13:34:04 +0200 | [diff] [blame] | 4209 |  | 
|  | 4210 | ironlake_fdi_pll_disable(intel_crtc); | 
| Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 4211 | } | 
|  | 4212 |  | 
| Chris Wilson | f7abfe8 | 2010-09-13 14:19:16 +0100 | [diff] [blame] | 4213 | intel_crtc->active = false; | 
| Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 4214 | intel_update_watermarks(crtc); | 
| Ben Widawsky | d1ebd816 | 2011-04-25 20:11:50 +0100 | [diff] [blame] | 4215 |  | 
|  | 4216 | mutex_lock(&dev->struct_mutex); | 
| Chris Wilson | 6b383a7 | 2010-09-13 13:54:26 +0100 | [diff] [blame] | 4217 | intel_update_fbc(dev); | 
| Ben Widawsky | d1ebd816 | 2011-04-25 20:11:50 +0100 | [diff] [blame] | 4218 | mutex_unlock(&dev->struct_mutex); | 
| Jesse Barnes | 6be4a60 | 2010-09-10 10:26:01 -0700 | [diff] [blame] | 4219 | } | 
|  | 4220 |  | 
| Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 4221 | static void haswell_crtc_disable(struct drm_crtc *crtc) | 
|  | 4222 | { | 
|  | 4223 | struct drm_device *dev = crtc->dev; | 
|  | 4224 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 4225 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 4226 | struct intel_encoder *encoder; | 
|  | 4227 | int pipe = intel_crtc->pipe; | 
| Daniel Vetter | 3b117c8 | 2013-04-17 20:15:07 +0200 | [diff] [blame] | 4228 | enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder; | 
| Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 4229 |  | 
|  | 4230 | if (!intel_crtc->active) | 
|  | 4231 | return; | 
|  | 4232 |  | 
| Ville Syrjälä | d3eedb1 | 2014-05-08 19:23:13 +0300 | [diff] [blame] | 4233 | intel_crtc_disable_planes(crtc); | 
| Ville Syrjälä | dda9a66 | 2013-09-19 17:00:37 -0300 | [diff] [blame] | 4234 |  | 
| Jani Nikula | 8807e55 | 2013-08-30 19:40:32 +0300 | [diff] [blame] | 4235 | for_each_encoder_on_crtc(dev, crtc, encoder) { | 
|  | 4236 | intel_opregion_notify_encoder(encoder, false); | 
| Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 4237 | encoder->disable(encoder); | 
| Jani Nikula | 8807e55 | 2013-08-30 19:40:32 +0300 | [diff] [blame] | 4238 | } | 
| Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 4239 |  | 
| Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 4240 | if (intel_crtc->config.has_pch_encoder) | 
|  | 4241 | intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false); | 
| Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 4242 | intel_disable_pipe(dev_priv, pipe); | 
|  | 4243 |  | 
| Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 4244 | intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder); | 
| Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 4245 |  | 
| Daniel Vetter | 3f8dce3 | 2013-05-08 10:36:30 +0200 | [diff] [blame] | 4246 | ironlake_pfit_disable(intel_crtc); | 
| Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 4247 |  | 
| Paulo Zanoni | 1f54438 | 2012-10-24 11:32:00 -0200 | [diff] [blame] | 4248 | intel_ddi_disable_pipe_clock(intel_crtc); | 
| Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 4249 |  | 
|  | 4250 | for_each_encoder_on_crtc(dev, crtc, encoder) | 
|  | 4251 | if (encoder->post_disable) | 
|  | 4252 | encoder->post_disable(encoder); | 
|  | 4253 |  | 
| Daniel Vetter | 88adfff | 2013-03-28 10:42:01 +0100 | [diff] [blame] | 4254 | if (intel_crtc->config.has_pch_encoder) { | 
| Paulo Zanoni | ab4d966 | 2012-10-31 18:12:55 -0200 | [diff] [blame] | 4255 | lpt_disable_pch_transcoder(dev_priv); | 
| Paulo Zanoni | 8664281 | 2013-04-12 17:57:57 -0300 | [diff] [blame] | 4256 | intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true); | 
| Paulo Zanoni | 1ad960f | 2012-11-01 21:05:05 -0200 | [diff] [blame] | 4257 | intel_ddi_fdi_disable(crtc); | 
| Paulo Zanoni | 8361663 | 2012-10-23 18:29:54 -0200 | [diff] [blame] | 4258 | } | 
| Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 4259 |  | 
|  | 4260 | intel_crtc->active = false; | 
| Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 4261 | intel_update_watermarks(crtc); | 
| Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 4262 |  | 
|  | 4263 | mutex_lock(&dev->struct_mutex); | 
|  | 4264 | intel_update_fbc(dev); | 
|  | 4265 | mutex_unlock(&dev->struct_mutex); | 
|  | 4266 | } | 
|  | 4267 |  | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 4268 | static void ironlake_crtc_off(struct drm_crtc *crtc) | 
|  | 4269 | { | 
|  | 4270 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Daniel Vetter | e72f9fb | 2013-06-05 13:34:06 +0200 | [diff] [blame] | 4271 | intel_put_shared_dpll(intel_crtc); | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 4272 | } | 
|  | 4273 |  | 
| Paulo Zanoni | 6441ab5 | 2012-10-05 12:05:58 -0300 | [diff] [blame] | 4274 | static void haswell_crtc_off(struct drm_crtc *crtc) | 
|  | 4275 | { | 
|  | 4276 | intel_ddi_put_crtc_pll(crtc); | 
|  | 4277 | } | 
|  | 4278 |  | 
| Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 4279 | static void i9xx_pfit_enable(struct intel_crtc *crtc) | 
|  | 4280 | { | 
|  | 4281 | struct drm_device *dev = crtc->base.dev; | 
|  | 4282 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 4283 | struct intel_crtc_config *pipe_config = &crtc->config; | 
|  | 4284 |  | 
| Daniel Vetter | 328d8e8 | 2013-05-08 10:36:31 +0200 | [diff] [blame] | 4285 | if (!crtc->config.gmch_pfit.control) | 
| Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 4286 | return; | 
|  | 4287 |  | 
| Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 4288 | /* | 
|  | 4289 | * The panel fitter should only be adjusted whilst the pipe is disabled, | 
|  | 4290 | * according to register description and PRM. | 
|  | 4291 | */ | 
| Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 4292 | WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE); | 
|  | 4293 | assert_pipe_disabled(dev_priv, crtc->pipe); | 
|  | 4294 |  | 
| Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 4295 | I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios); | 
|  | 4296 | I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control); | 
| Daniel Vetter | 5a80c45 | 2013-04-25 22:52:18 +0200 | [diff] [blame] | 4297 |  | 
|  | 4298 | /* Border color in case we don't scale up to the full screen. Black by | 
|  | 4299 | * default, change to something else for debugging. */ | 
|  | 4300 | I915_WRITE(BCLRPAT(crtc->pipe), 0); | 
| Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 4301 | } | 
|  | 4302 |  | 
| Imre Deak | 77d22dc | 2014-03-05 16:20:52 +0200 | [diff] [blame] | 4303 | #define for_each_power_domain(domain, mask)				\ | 
|  | 4304 | for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++)	\ | 
|  | 4305 | if ((1 << (domain)) & (mask)) | 
|  | 4306 |  | 
| Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 4307 | enum intel_display_power_domain | 
|  | 4308 | intel_display_port_power_domain(struct intel_encoder *intel_encoder) | 
| Imre Deak | 77d22dc | 2014-03-05 16:20:52 +0200 | [diff] [blame] | 4309 | { | 
| Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 4310 | struct drm_device *dev = intel_encoder->base.dev; | 
|  | 4311 | struct intel_digital_port *intel_dig_port; | 
|  | 4312 |  | 
|  | 4313 | switch (intel_encoder->type) { | 
|  | 4314 | case INTEL_OUTPUT_UNKNOWN: | 
|  | 4315 | /* Only DDI platforms should ever use this output type */ | 
|  | 4316 | WARN_ON_ONCE(!HAS_DDI(dev)); | 
|  | 4317 | case INTEL_OUTPUT_DISPLAYPORT: | 
|  | 4318 | case INTEL_OUTPUT_HDMI: | 
|  | 4319 | case INTEL_OUTPUT_EDP: | 
|  | 4320 | intel_dig_port = enc_to_dig_port(&intel_encoder->base); | 
|  | 4321 | switch (intel_dig_port->port) { | 
|  | 4322 | case PORT_A: | 
|  | 4323 | return POWER_DOMAIN_PORT_DDI_A_4_LANES; | 
|  | 4324 | case PORT_B: | 
|  | 4325 | return POWER_DOMAIN_PORT_DDI_B_4_LANES; | 
|  | 4326 | case PORT_C: | 
|  | 4327 | return POWER_DOMAIN_PORT_DDI_C_4_LANES; | 
|  | 4328 | case PORT_D: | 
|  | 4329 | return POWER_DOMAIN_PORT_DDI_D_4_LANES; | 
|  | 4330 | default: | 
|  | 4331 | WARN_ON_ONCE(1); | 
|  | 4332 | return POWER_DOMAIN_PORT_OTHER; | 
|  | 4333 | } | 
|  | 4334 | case INTEL_OUTPUT_ANALOG: | 
|  | 4335 | return POWER_DOMAIN_PORT_CRT; | 
|  | 4336 | case INTEL_OUTPUT_DSI: | 
|  | 4337 | return POWER_DOMAIN_PORT_DSI; | 
|  | 4338 | default: | 
|  | 4339 | return POWER_DOMAIN_PORT_OTHER; | 
|  | 4340 | } | 
|  | 4341 | } | 
|  | 4342 |  | 
|  | 4343 | static unsigned long get_crtc_power_domains(struct drm_crtc *crtc) | 
|  | 4344 | { | 
|  | 4345 | struct drm_device *dev = crtc->dev; | 
|  | 4346 | struct intel_encoder *intel_encoder; | 
|  | 4347 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 4348 | enum pipe pipe = intel_crtc->pipe; | 
| Imre Deak | 77d22dc | 2014-03-05 16:20:52 +0200 | [diff] [blame] | 4349 | unsigned long mask; | 
|  | 4350 | enum transcoder transcoder; | 
|  | 4351 |  | 
|  | 4352 | transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe); | 
|  | 4353 |  | 
|  | 4354 | mask = BIT(POWER_DOMAIN_PIPE(pipe)); | 
|  | 4355 | mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder)); | 
| Daniel Vetter | fabf6e5 | 2014-05-29 14:10:22 +0200 | [diff] [blame] | 4356 | if (intel_crtc->config.pch_pfit.enabled || | 
|  | 4357 | intel_crtc->config.pch_pfit.force_thru) | 
| Imre Deak | 77d22dc | 2014-03-05 16:20:52 +0200 | [diff] [blame] | 4358 | mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe)); | 
|  | 4359 |  | 
| Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 4360 | for_each_encoder_on_crtc(dev, crtc, intel_encoder) | 
|  | 4361 | mask |= BIT(intel_display_port_power_domain(intel_encoder)); | 
|  | 4362 |  | 
| Imre Deak | 77d22dc | 2014-03-05 16:20:52 +0200 | [diff] [blame] | 4363 | return mask; | 
|  | 4364 | } | 
|  | 4365 |  | 
|  | 4366 | void intel_display_set_init_power(struct drm_i915_private *dev_priv, | 
|  | 4367 | bool enable) | 
|  | 4368 | { | 
|  | 4369 | if (dev_priv->power_domains.init_power_on == enable) | 
|  | 4370 | return; | 
|  | 4371 |  | 
|  | 4372 | if (enable) | 
|  | 4373 | intel_display_power_get(dev_priv, POWER_DOMAIN_INIT); | 
|  | 4374 | else | 
|  | 4375 | intel_display_power_put(dev_priv, POWER_DOMAIN_INIT); | 
|  | 4376 |  | 
|  | 4377 | dev_priv->power_domains.init_power_on = enable; | 
|  | 4378 | } | 
|  | 4379 |  | 
|  | 4380 | static void modeset_update_crtc_power_domains(struct drm_device *dev) | 
|  | 4381 | { | 
|  | 4382 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 4383 | unsigned long pipe_domains[I915_MAX_PIPES] = { 0, }; | 
|  | 4384 | struct intel_crtc *crtc; | 
|  | 4385 |  | 
|  | 4386 | /* | 
|  | 4387 | * First get all needed power domains, then put all unneeded, to avoid | 
|  | 4388 | * any unnecessary toggling of the power wells. | 
|  | 4389 | */ | 
| Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 4390 | for_each_intel_crtc(dev, crtc) { | 
| Imre Deak | 77d22dc | 2014-03-05 16:20:52 +0200 | [diff] [blame] | 4391 | enum intel_display_power_domain domain; | 
|  | 4392 |  | 
|  | 4393 | if (!crtc->base.enabled) | 
|  | 4394 | continue; | 
|  | 4395 |  | 
| Imre Deak | 319be8a | 2014-03-04 19:22:57 +0200 | [diff] [blame] | 4396 | pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base); | 
| Imre Deak | 77d22dc | 2014-03-05 16:20:52 +0200 | [diff] [blame] | 4397 |  | 
|  | 4398 | for_each_power_domain(domain, pipe_domains[crtc->pipe]) | 
|  | 4399 | intel_display_power_get(dev_priv, domain); | 
|  | 4400 | } | 
|  | 4401 |  | 
| Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 4402 | for_each_intel_crtc(dev, crtc) { | 
| Imre Deak | 77d22dc | 2014-03-05 16:20:52 +0200 | [diff] [blame] | 4403 | enum intel_display_power_domain domain; | 
|  | 4404 |  | 
|  | 4405 | for_each_power_domain(domain, crtc->enabled_power_domains) | 
|  | 4406 | intel_display_power_put(dev_priv, domain); | 
|  | 4407 |  | 
|  | 4408 | crtc->enabled_power_domains = pipe_domains[crtc->pipe]; | 
|  | 4409 | } | 
|  | 4410 |  | 
|  | 4411 | intel_display_set_init_power(dev_priv, false); | 
|  | 4412 | } | 
|  | 4413 |  | 
| Ville Syrjälä | dfcab17 | 2014-06-13 13:37:47 +0300 | [diff] [blame] | 4414 | /* returns HPLL frequency in kHz */ | 
| Ville Syrjälä | f8bf63f | 2014-06-13 13:37:54 +0300 | [diff] [blame] | 4415 | static int valleyview_get_vco(struct drm_i915_private *dev_priv) | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4416 | { | 
| Jesse Barnes | 586f49d | 2013-11-04 16:06:59 -0800 | [diff] [blame] | 4417 | int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 }; | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4418 |  | 
| Jesse Barnes | 586f49d | 2013-11-04 16:06:59 -0800 | [diff] [blame] | 4419 | /* Obtain SKU information */ | 
|  | 4420 | mutex_lock(&dev_priv->dpio_lock); | 
|  | 4421 | hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) & | 
|  | 4422 | CCK_FUSE_HPLL_FREQ_MASK; | 
|  | 4423 | mutex_unlock(&dev_priv->dpio_lock); | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4424 |  | 
| Ville Syrjälä | dfcab17 | 2014-06-13 13:37:47 +0300 | [diff] [blame] | 4425 | return vco_freq[hpll_freq] * 1000; | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4426 | } | 
|  | 4427 |  | 
| Ville Syrjälä | f8bf63f | 2014-06-13 13:37:54 +0300 | [diff] [blame] | 4428 | static void vlv_update_cdclk(struct drm_device *dev) | 
|  | 4429 | { | 
|  | 4430 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 4431 |  | 
|  | 4432 | dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev); | 
|  | 4433 | DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz", | 
|  | 4434 | dev_priv->vlv_cdclk_freq); | 
|  | 4435 |  | 
|  | 4436 | /* | 
|  | 4437 | * Program the gmbus_freq based on the cdclk frequency. | 
|  | 4438 | * BSpec erroneously claims we should aim for 4MHz, but | 
|  | 4439 | * in fact 1MHz is the correct frequency. | 
|  | 4440 | */ | 
|  | 4441 | I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq); | 
|  | 4442 | } | 
|  | 4443 |  | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4444 | /* Adjust CDclk dividers to allow high res or save power if possible */ | 
|  | 4445 | static void valleyview_set_cdclk(struct drm_device *dev, int cdclk) | 
|  | 4446 | { | 
|  | 4447 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 4448 | u32 val, cmd; | 
|  | 4449 |  | 
| Ville Syrjälä | d197b7d | 2014-06-13 13:37:49 +0300 | [diff] [blame] | 4450 | WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq); | 
| Imre Deak | d60c447 | 2014-03-27 17:45:10 +0200 | [diff] [blame] | 4451 |  | 
| Ville Syrjälä | dfcab17 | 2014-06-13 13:37:47 +0300 | [diff] [blame] | 4452 | if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */ | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4453 | cmd = 2; | 
| Ville Syrjälä | dfcab17 | 2014-06-13 13:37:47 +0300 | [diff] [blame] | 4454 | else if (cdclk == 266667) | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4455 | cmd = 1; | 
|  | 4456 | else | 
|  | 4457 | cmd = 0; | 
|  | 4458 |  | 
|  | 4459 | mutex_lock(&dev_priv->rps.hw_lock); | 
|  | 4460 | val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ); | 
|  | 4461 | val &= ~DSPFREQGUAR_MASK; | 
|  | 4462 | val |= (cmd << DSPFREQGUAR_SHIFT); | 
|  | 4463 | vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val); | 
|  | 4464 | if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & | 
|  | 4465 | DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT), | 
|  | 4466 | 50)) { | 
|  | 4467 | DRM_ERROR("timed out waiting for CDclk change\n"); | 
|  | 4468 | } | 
|  | 4469 | mutex_unlock(&dev_priv->rps.hw_lock); | 
|  | 4470 |  | 
| Ville Syrjälä | dfcab17 | 2014-06-13 13:37:47 +0300 | [diff] [blame] | 4471 | if (cdclk == 400000) { | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4472 | u32 divider, vco; | 
|  | 4473 |  | 
|  | 4474 | vco = valleyview_get_vco(dev_priv); | 
| Ville Syrjälä | dfcab17 | 2014-06-13 13:37:47 +0300 | [diff] [blame] | 4475 | divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1; | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4476 |  | 
|  | 4477 | mutex_lock(&dev_priv->dpio_lock); | 
|  | 4478 | /* adjust cdclk divider */ | 
|  | 4479 | val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL); | 
| Ville Syrjälä | 9cf33db | 2014-06-13 13:37:48 +0300 | [diff] [blame] | 4480 | val &= ~DISPLAY_FREQUENCY_VALUES; | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4481 | val |= divider; | 
|  | 4482 | vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val); | 
| Ville Syrjälä | a877e80 | 2014-06-13 13:37:52 +0300 | [diff] [blame] | 4483 |  | 
|  | 4484 | if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) & | 
|  | 4485 | DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT), | 
|  | 4486 | 50)) | 
|  | 4487 | DRM_ERROR("timed out waiting for CDclk change\n"); | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4488 | mutex_unlock(&dev_priv->dpio_lock); | 
|  | 4489 | } | 
|  | 4490 |  | 
|  | 4491 | mutex_lock(&dev_priv->dpio_lock); | 
|  | 4492 | /* adjust self-refresh exit latency value */ | 
|  | 4493 | val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC); | 
|  | 4494 | val &= ~0x7f; | 
|  | 4495 |  | 
|  | 4496 | /* | 
|  | 4497 | * For high bandwidth configs, we set a higher latency in the bunit | 
|  | 4498 | * so that the core display fetch happens in time to avoid underruns. | 
|  | 4499 | */ | 
| Ville Syrjälä | dfcab17 | 2014-06-13 13:37:47 +0300 | [diff] [blame] | 4500 | if (cdclk == 400000) | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4501 | val |= 4500 / 250; /* 4.5 usec */ | 
|  | 4502 | else | 
|  | 4503 | val |= 3000 / 250; /* 3.0 usec */ | 
|  | 4504 | vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val); | 
|  | 4505 | mutex_unlock(&dev_priv->dpio_lock); | 
|  | 4506 |  | 
| Ville Syrjälä | f8bf63f | 2014-06-13 13:37:54 +0300 | [diff] [blame] | 4507 | vlv_update_cdclk(dev); | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4508 | } | 
|  | 4509 |  | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4510 | static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv, | 
|  | 4511 | int max_pixclk) | 
|  | 4512 | { | 
| Ville Syrjälä | 29dc7ef | 2014-06-13 13:37:50 +0300 | [diff] [blame] | 4513 | int vco = valleyview_get_vco(dev_priv); | 
|  | 4514 | int freq_320 = (vco <<  1) % 320000 != 0 ? 333333 : 320000; | 
|  | 4515 |  | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4516 | /* | 
|  | 4517 | * Really only a few cases to deal with, as only 4 CDclks are supported: | 
|  | 4518 | *   200MHz | 
|  | 4519 | *   267MHz | 
| Ville Syrjälä | 29dc7ef | 2014-06-13 13:37:50 +0300 | [diff] [blame] | 4520 | *   320/333MHz (depends on HPLL freq) | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4521 | *   400MHz | 
|  | 4522 | * So we check to see whether we're above 90% of the lower bin and | 
|  | 4523 | * adjust if needed. | 
| Ville Syrjälä | e37c67a | 2014-06-13 13:37:51 +0300 | [diff] [blame] | 4524 | * | 
|  | 4525 | * We seem to get an unstable or solid color picture at 200MHz. | 
|  | 4526 | * Not sure what's wrong. For now use 200MHz only when all pipes | 
|  | 4527 | * are off. | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4528 | */ | 
| Ville Syrjälä | 29dc7ef | 2014-06-13 13:37:50 +0300 | [diff] [blame] | 4529 | if (max_pixclk > freq_320*9/10) | 
| Ville Syrjälä | dfcab17 | 2014-06-13 13:37:47 +0300 | [diff] [blame] | 4530 | return 400000; | 
|  | 4531 | else if (max_pixclk > 266667*9/10) | 
| Ville Syrjälä | 29dc7ef | 2014-06-13 13:37:50 +0300 | [diff] [blame] | 4532 | return freq_320; | 
| Ville Syrjälä | e37c67a | 2014-06-13 13:37:51 +0300 | [diff] [blame] | 4533 | else if (max_pixclk > 0) | 
| Ville Syrjälä | dfcab17 | 2014-06-13 13:37:47 +0300 | [diff] [blame] | 4534 | return 266667; | 
| Ville Syrjälä | e37c67a | 2014-06-13 13:37:51 +0300 | [diff] [blame] | 4535 | else | 
|  | 4536 | return 200000; | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4537 | } | 
|  | 4538 |  | 
| Ville Syrjälä | 2f2d7aa | 2014-01-10 11:28:08 +0200 | [diff] [blame] | 4539 | /* compute the max pixel clock for new configuration */ | 
|  | 4540 | static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv) | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4541 | { | 
|  | 4542 | struct drm_device *dev = dev_priv->dev; | 
|  | 4543 | struct intel_crtc *intel_crtc; | 
|  | 4544 | int max_pixclk = 0; | 
|  | 4545 |  | 
| Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 4546 | for_each_intel_crtc(dev, intel_crtc) { | 
| Ville Syrjälä | 2f2d7aa | 2014-01-10 11:28:08 +0200 | [diff] [blame] | 4547 | if (intel_crtc->new_enabled) | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4548 | max_pixclk = max(max_pixclk, | 
| Ville Syrjälä | 2f2d7aa | 2014-01-10 11:28:08 +0200 | [diff] [blame] | 4549 | intel_crtc->new_config->adjusted_mode.crtc_clock); | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4550 | } | 
|  | 4551 |  | 
|  | 4552 | return max_pixclk; | 
|  | 4553 | } | 
|  | 4554 |  | 
|  | 4555 | static void valleyview_modeset_global_pipes(struct drm_device *dev, | 
| Ville Syrjälä | 2f2d7aa | 2014-01-10 11:28:08 +0200 | [diff] [blame] | 4556 | unsigned *prepare_pipes) | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4557 | { | 
|  | 4558 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 4559 | struct intel_crtc *intel_crtc; | 
| Ville Syrjälä | 2f2d7aa | 2014-01-10 11:28:08 +0200 | [diff] [blame] | 4560 | int max_pixclk = intel_mode_max_pixclk(dev_priv); | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4561 |  | 
| Imre Deak | d60c447 | 2014-03-27 17:45:10 +0200 | [diff] [blame] | 4562 | if (valleyview_calc_cdclk(dev_priv, max_pixclk) == | 
|  | 4563 | dev_priv->vlv_cdclk_freq) | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4564 | return; | 
|  | 4565 |  | 
| Ville Syrjälä | 2f2d7aa | 2014-01-10 11:28:08 +0200 | [diff] [blame] | 4566 | /* disable/enable all currently active pipes while we change cdclk */ | 
| Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 4567 | for_each_intel_crtc(dev, intel_crtc) | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4568 | if (intel_crtc->base.enabled) | 
|  | 4569 | *prepare_pipes |= (1 << intel_crtc->pipe); | 
|  | 4570 | } | 
|  | 4571 |  | 
|  | 4572 | static void valleyview_modeset_global_resources(struct drm_device *dev) | 
|  | 4573 | { | 
|  | 4574 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Ville Syrjälä | 2f2d7aa | 2014-01-10 11:28:08 +0200 | [diff] [blame] | 4575 | int max_pixclk = intel_mode_max_pixclk(dev_priv); | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4576 | int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk); | 
|  | 4577 |  | 
| Imre Deak | d60c447 | 2014-03-27 17:45:10 +0200 | [diff] [blame] | 4578 | if (req_cdclk != dev_priv->vlv_cdclk_freq) | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4579 | valleyview_set_cdclk(dev, req_cdclk); | 
| Imre Deak | 77961eb | 2014-03-05 16:20:56 +0200 | [diff] [blame] | 4580 | modeset_update_crtc_power_domains(dev); | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 4581 | } | 
|  | 4582 |  | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 4583 | static void valleyview_crtc_enable(struct drm_crtc *crtc) | 
|  | 4584 | { | 
|  | 4585 | struct drm_device *dev = crtc->dev; | 
| Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 4586 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 4587 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 4588 | struct intel_encoder *encoder; | 
|  | 4589 | int pipe = intel_crtc->pipe; | 
| Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 4590 | int plane = intel_crtc->plane; | 
| Jani Nikula | 23538ef | 2013-08-27 15:12:22 +0300 | [diff] [blame] | 4591 | bool is_dsi; | 
| Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 4592 | u32 dspcntr; | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 4593 |  | 
|  | 4594 | WARN_ON(!crtc->enabled); | 
|  | 4595 |  | 
|  | 4596 | if (intel_crtc->active) | 
|  | 4597 | return; | 
|  | 4598 |  | 
| Shobhit Kumar | 8525a23 | 2014-06-25 12:20:39 +0530 | [diff] [blame] | 4599 | is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI); | 
|  | 4600 |  | 
|  | 4601 | if (!is_dsi && !IS_CHERRYVIEW(dev)) | 
|  | 4602 | vlv_prepare_pll(intel_crtc); | 
| Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 4603 |  | 
| Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 4604 | /* Set up the display plane register */ | 
|  | 4605 | dspcntr = DISPPLANE_GAMMA_ENABLE; | 
|  | 4606 |  | 
|  | 4607 | if (intel_crtc->config.has_dp_encoder) | 
|  | 4608 | intel_dp_set_m_n(intel_crtc); | 
|  | 4609 |  | 
|  | 4610 | intel_set_pipe_timings(intel_crtc); | 
|  | 4611 |  | 
|  | 4612 | /* pipesrc and dspsize control the size that is scaled from, | 
|  | 4613 | * which should always be the user's requested size. | 
|  | 4614 | */ | 
|  | 4615 | I915_WRITE(DSPSIZE(plane), | 
|  | 4616 | ((intel_crtc->config.pipe_src_h - 1) << 16) | | 
|  | 4617 | (intel_crtc->config.pipe_src_w - 1)); | 
|  | 4618 | I915_WRITE(DSPPOS(plane), 0); | 
|  | 4619 |  | 
|  | 4620 | i9xx_set_pipeconf(intel_crtc); | 
|  | 4621 |  | 
|  | 4622 | I915_WRITE(DSPCNTR(plane), dspcntr); | 
|  | 4623 | POSTING_READ(DSPCNTR(plane)); | 
|  | 4624 |  | 
|  | 4625 | dev_priv->display.update_primary_plane(crtc, crtc->primary->fb, | 
|  | 4626 | crtc->x, crtc->y); | 
|  | 4627 |  | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 4628 | intel_crtc->active = true; | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 4629 |  | 
| Ville Syrjälä | 4a3436e | 2014-05-16 19:40:25 +0300 | [diff] [blame] | 4630 | intel_set_cpu_fifo_underrun_reporting(dev, pipe, true); | 
|  | 4631 |  | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 4632 | for_each_encoder_on_crtc(dev, crtc, encoder) | 
|  | 4633 | if (encoder->pre_pll_enable) | 
|  | 4634 | encoder->pre_pll_enable(encoder); | 
|  | 4635 |  | 
| Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 4636 | if (!is_dsi) { | 
|  | 4637 | if (IS_CHERRYVIEW(dev)) | 
|  | 4638 | chv_enable_pll(intel_crtc); | 
|  | 4639 | else | 
|  | 4640 | vlv_enable_pll(intel_crtc); | 
|  | 4641 | } | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 4642 |  | 
|  | 4643 | for_each_encoder_on_crtc(dev, crtc, encoder) | 
|  | 4644 | if (encoder->pre_enable) | 
|  | 4645 | encoder->pre_enable(encoder); | 
|  | 4646 |  | 
| Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 4647 | i9xx_pfit_enable(intel_crtc); | 
|  | 4648 |  | 
| Ville Syrjälä | 63cbb07 | 2013-06-04 13:48:59 +0300 | [diff] [blame] | 4649 | intel_crtc_load_lut(crtc); | 
|  | 4650 |  | 
| Ville Syrjälä | f37fcc2 | 2013-09-10 11:39:55 +0300 | [diff] [blame] | 4651 | intel_update_watermarks(crtc); | 
| Paulo Zanoni | e1fdc47 | 2014-01-17 13:51:12 -0200 | [diff] [blame] | 4652 | intel_enable_pipe(intel_crtc); | 
| Daniel Vetter | be6a6f8 | 2014-04-15 18:41:22 +0200 | [diff] [blame] | 4653 |  | 
| Jani Nikula | 5004945 | 2013-07-30 12:20:32 +0300 | [diff] [blame] | 4654 | for_each_encoder_on_crtc(dev, crtc, encoder) | 
|  | 4655 | encoder->enable(encoder); | 
| Ville Syrjälä | 9ab0460 | 2014-05-08 19:23:14 +0300 | [diff] [blame] | 4656 |  | 
|  | 4657 | intel_crtc_enable_planes(crtc); | 
| Daniel Vetter | d40d918 | 2014-05-21 11:45:40 +0200 | [diff] [blame] | 4658 |  | 
| Ville Syrjälä | 56b80e1 | 2014-05-16 19:40:22 +0300 | [diff] [blame] | 4659 | /* Underruns don't raise interrupts, so check manually. */ | 
|  | 4660 | i9xx_check_fifo_underruns(dev); | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 4661 | } | 
|  | 4662 |  | 
| Daniel Vetter | f13c2ef | 2014-04-24 23:55:10 +0200 | [diff] [blame] | 4663 | static void i9xx_set_pll_dividers(struct intel_crtc *crtc) | 
|  | 4664 | { | 
|  | 4665 | struct drm_device *dev = crtc->base.dev; | 
|  | 4666 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 4667 |  | 
|  | 4668 | I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0); | 
|  | 4669 | I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1); | 
|  | 4670 | } | 
|  | 4671 |  | 
| Jesse Barnes | 0b8765c6 | 2010-09-10 10:31:34 -0700 | [diff] [blame] | 4672 | static void i9xx_crtc_enable(struct drm_crtc *crtc) | 
| Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 4673 | { | 
|  | 4674 | struct drm_device *dev = crtc->dev; | 
| Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 4675 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4676 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Daniel Vetter | ef9c3ae | 2012-06-29 22:40:09 +0200 | [diff] [blame] | 4677 | struct intel_encoder *encoder; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4678 | int pipe = intel_crtc->pipe; | 
| Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 4679 | int plane = intel_crtc->plane; | 
|  | 4680 | u32 dspcntr; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4681 |  | 
| Daniel Vetter | 08a4846 | 2012-07-02 11:43:47 +0200 | [diff] [blame] | 4682 | WARN_ON(!crtc->enabled); | 
|  | 4683 |  | 
| Chris Wilson | f7abfe8 | 2010-09-13 14:19:16 +0100 | [diff] [blame] | 4684 | if (intel_crtc->active) | 
|  | 4685 | return; | 
|  | 4686 |  | 
| Daniel Vetter | f13c2ef | 2014-04-24 23:55:10 +0200 | [diff] [blame] | 4687 | i9xx_set_pll_dividers(intel_crtc); | 
|  | 4688 |  | 
| Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 4689 | /* Set up the display plane register */ | 
|  | 4690 | dspcntr = DISPPLANE_GAMMA_ENABLE; | 
|  | 4691 |  | 
|  | 4692 | if (pipe == 0) | 
|  | 4693 | dspcntr &= ~DISPPLANE_SEL_PIPE_MASK; | 
|  | 4694 | else | 
|  | 4695 | dspcntr |= DISPPLANE_SEL_PIPE_B; | 
|  | 4696 |  | 
|  | 4697 | if (intel_crtc->config.has_dp_encoder) | 
|  | 4698 | intel_dp_set_m_n(intel_crtc); | 
|  | 4699 |  | 
|  | 4700 | intel_set_pipe_timings(intel_crtc); | 
|  | 4701 |  | 
|  | 4702 | /* pipesrc and dspsize control the size that is scaled from, | 
|  | 4703 | * which should always be the user's requested size. | 
|  | 4704 | */ | 
|  | 4705 | I915_WRITE(DSPSIZE(plane), | 
|  | 4706 | ((intel_crtc->config.pipe_src_h - 1) << 16) | | 
|  | 4707 | (intel_crtc->config.pipe_src_w - 1)); | 
|  | 4708 | I915_WRITE(DSPPOS(plane), 0); | 
|  | 4709 |  | 
|  | 4710 | i9xx_set_pipeconf(intel_crtc); | 
|  | 4711 |  | 
|  | 4712 | I915_WRITE(DSPCNTR(plane), dspcntr); | 
|  | 4713 | POSTING_READ(DSPCNTR(plane)); | 
|  | 4714 |  | 
|  | 4715 | dev_priv->display.update_primary_plane(crtc, crtc->primary->fb, | 
|  | 4716 | crtc->x, crtc->y); | 
|  | 4717 |  | 
| Chris Wilson | f7abfe8 | 2010-09-13 14:19:16 +0100 | [diff] [blame] | 4718 | intel_crtc->active = true; | 
| Chris Wilson | 6b383a7 | 2010-09-13 13:54:26 +0100 | [diff] [blame] | 4719 |  | 
| Ville Syrjälä | 4a3436e | 2014-05-16 19:40:25 +0300 | [diff] [blame] | 4720 | if (!IS_GEN2(dev)) | 
|  | 4721 | intel_set_cpu_fifo_underrun_reporting(dev, pipe, true); | 
|  | 4722 |  | 
| Daniel Vetter | 66e3d5c | 2013-06-16 21:24:16 +0200 | [diff] [blame] | 4723 | for_each_encoder_on_crtc(dev, crtc, encoder) | 
| Mika Kuoppala | 9d6d9f1 | 2013-02-08 16:35:38 +0200 | [diff] [blame] | 4724 | if (encoder->pre_enable) | 
|  | 4725 | encoder->pre_enable(encoder); | 
|  | 4726 |  | 
| Daniel Vetter | f6736a1 | 2013-06-05 13:34:30 +0200 | [diff] [blame] | 4727 | i9xx_enable_pll(intel_crtc); | 
|  | 4728 |  | 
| Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 4729 | i9xx_pfit_enable(intel_crtc); | 
|  | 4730 |  | 
| Ville Syrjälä | 63cbb07 | 2013-06-04 13:48:59 +0300 | [diff] [blame] | 4731 | intel_crtc_load_lut(crtc); | 
|  | 4732 |  | 
| Ville Syrjälä | f37fcc2 | 2013-09-10 11:39:55 +0300 | [diff] [blame] | 4733 | intel_update_watermarks(crtc); | 
| Paulo Zanoni | e1fdc47 | 2014-01-17 13:51:12 -0200 | [diff] [blame] | 4734 | intel_enable_pipe(intel_crtc); | 
| Daniel Vetter | be6a6f8 | 2014-04-15 18:41:22 +0200 | [diff] [blame] | 4735 |  | 
| Daniel Vetter | fa5c73b | 2012-07-01 23:24:36 +0200 | [diff] [blame] | 4736 | for_each_encoder_on_crtc(dev, crtc, encoder) | 
|  | 4737 | encoder->enable(encoder); | 
| Ville Syrjälä | 9ab0460 | 2014-05-08 19:23:14 +0300 | [diff] [blame] | 4738 |  | 
|  | 4739 | intel_crtc_enable_planes(crtc); | 
| Daniel Vetter | d40d918 | 2014-05-21 11:45:40 +0200 | [diff] [blame] | 4740 |  | 
| Ville Syrjälä | 4a3436e | 2014-05-16 19:40:25 +0300 | [diff] [blame] | 4741 | /* | 
|  | 4742 | * Gen2 reports pipe underruns whenever all planes are disabled. | 
|  | 4743 | * So don't enable underrun reporting before at least some planes | 
|  | 4744 | * are enabled. | 
|  | 4745 | * FIXME: Need to fix the logic to work when we turn off all planes | 
|  | 4746 | * but leave the pipe running. | 
|  | 4747 | */ | 
|  | 4748 | if (IS_GEN2(dev)) | 
|  | 4749 | intel_set_cpu_fifo_underrun_reporting(dev, pipe, true); | 
|  | 4750 |  | 
| Ville Syrjälä | 56b80e1 | 2014-05-16 19:40:22 +0300 | [diff] [blame] | 4751 | /* Underruns don't raise interrupts, so check manually. */ | 
|  | 4752 | i9xx_check_fifo_underruns(dev); | 
| Jesse Barnes | 0b8765c6 | 2010-09-10 10:31:34 -0700 | [diff] [blame] | 4753 | } | 
|  | 4754 |  | 
| Daniel Vetter | 87476d6 | 2013-04-11 16:29:06 +0200 | [diff] [blame] | 4755 | static void i9xx_pfit_disable(struct intel_crtc *crtc) | 
|  | 4756 | { | 
|  | 4757 | struct drm_device *dev = crtc->base.dev; | 
|  | 4758 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Daniel Vetter | 328d8e8 | 2013-05-08 10:36:31 +0200 | [diff] [blame] | 4759 |  | 
|  | 4760 | if (!crtc->config.gmch_pfit.control) | 
|  | 4761 | return; | 
| Daniel Vetter | 87476d6 | 2013-04-11 16:29:06 +0200 | [diff] [blame] | 4762 |  | 
|  | 4763 | assert_pipe_disabled(dev_priv, crtc->pipe); | 
|  | 4764 |  | 
| Daniel Vetter | 328d8e8 | 2013-05-08 10:36:31 +0200 | [diff] [blame] | 4765 | DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n", | 
|  | 4766 | I915_READ(PFIT_CONTROL)); | 
|  | 4767 | I915_WRITE(PFIT_CONTROL, 0); | 
| Daniel Vetter | 87476d6 | 2013-04-11 16:29:06 +0200 | [diff] [blame] | 4768 | } | 
|  | 4769 |  | 
| Jesse Barnes | 0b8765c6 | 2010-09-10 10:31:34 -0700 | [diff] [blame] | 4770 | static void i9xx_crtc_disable(struct drm_crtc *crtc) | 
|  | 4771 | { | 
|  | 4772 | struct drm_device *dev = crtc->dev; | 
|  | 4773 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 4774 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Daniel Vetter | ef9c3ae | 2012-06-29 22:40:09 +0200 | [diff] [blame] | 4775 | struct intel_encoder *encoder; | 
| Jesse Barnes | 0b8765c6 | 2010-09-10 10:31:34 -0700 | [diff] [blame] | 4776 | int pipe = intel_crtc->pipe; | 
| Daniel Vetter | ef9c3ae | 2012-06-29 22:40:09 +0200 | [diff] [blame] | 4777 |  | 
| Chris Wilson | f7abfe8 | 2010-09-13 14:19:16 +0100 | [diff] [blame] | 4778 | if (!intel_crtc->active) | 
|  | 4779 | return; | 
|  | 4780 |  | 
| Ville Syrjälä | 4a3436e | 2014-05-16 19:40:25 +0300 | [diff] [blame] | 4781 | /* | 
|  | 4782 | * Gen2 reports pipe underruns whenever all planes are disabled. | 
|  | 4783 | * So diasble underrun reporting before all the planes get disabled. | 
|  | 4784 | * FIXME: Need to fix the logic to work when we turn off all planes | 
|  | 4785 | * but leave the pipe running. | 
|  | 4786 | */ | 
|  | 4787 | if (IS_GEN2(dev)) | 
|  | 4788 | intel_set_cpu_fifo_underrun_reporting(dev, pipe, false); | 
|  | 4789 |  | 
| Imre Deak | 564ed19 | 2014-06-13 14:54:21 +0300 | [diff] [blame] | 4790 | /* | 
|  | 4791 | * Vblank time updates from the shadow to live plane control register | 
|  | 4792 | * are blocked if the memory self-refresh mode is active at that | 
|  | 4793 | * moment. So to make sure the plane gets truly disabled, disable | 
|  | 4794 | * first the self-refresh mode. The self-refresh enable bit in turn | 
|  | 4795 | * will be checked/applied by the HW only at the next frame start | 
|  | 4796 | * event which is after the vblank start event, so we need to have a | 
|  | 4797 | * wait-for-vblank between disabling the plane and the pipe. | 
|  | 4798 | */ | 
|  | 4799 | intel_set_memory_cxsr(dev_priv, false); | 
| Ville Syrjälä | 9ab0460 | 2014-05-08 19:23:14 +0300 | [diff] [blame] | 4800 | intel_crtc_disable_planes(crtc); | 
|  | 4801 |  | 
| Daniel Vetter | ea9d758 | 2012-07-10 10:42:52 +0200 | [diff] [blame] | 4802 | for_each_encoder_on_crtc(dev, crtc, encoder) | 
|  | 4803 | encoder->disable(encoder); | 
|  | 4804 |  | 
| Ville Syrjälä | 6304cd9 | 2014-04-25 13:30:12 +0300 | [diff] [blame] | 4805 | /* | 
|  | 4806 | * On gen2 planes are double buffered but the pipe isn't, so we must | 
|  | 4807 | * wait for planes to fully turn off before disabling the pipe. | 
| Imre Deak | 564ed19 | 2014-06-13 14:54:21 +0300 | [diff] [blame] | 4808 | * We also need to wait on all gmch platforms because of the | 
|  | 4809 | * self-refresh mode constraint explained above. | 
| Ville Syrjälä | 6304cd9 | 2014-04-25 13:30:12 +0300 | [diff] [blame] | 4810 | */ | 
| Imre Deak | 564ed19 | 2014-06-13 14:54:21 +0300 | [diff] [blame] | 4811 | intel_wait_for_vblank(dev, pipe); | 
| Ville Syrjälä | 6304cd9 | 2014-04-25 13:30:12 +0300 | [diff] [blame] | 4812 |  | 
| Jesse Barnes | b24e717 | 2011-01-04 15:09:30 -0800 | [diff] [blame] | 4813 | intel_disable_pipe(dev_priv, pipe); | 
| Mika Kuoppala | 24a1f16 | 2013-02-08 16:35:37 +0200 | [diff] [blame] | 4814 |  | 
| Daniel Vetter | 87476d6 | 2013-04-11 16:29:06 +0200 | [diff] [blame] | 4815 | i9xx_pfit_disable(intel_crtc); | 
| Mika Kuoppala | 24a1f16 | 2013-02-08 16:35:37 +0200 | [diff] [blame] | 4816 |  | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 4817 | for_each_encoder_on_crtc(dev, crtc, encoder) | 
|  | 4818 | if (encoder->post_disable) | 
|  | 4819 | encoder->post_disable(encoder); | 
|  | 4820 |  | 
| Chon Ming Lee | 076ed3b | 2014-04-09 13:28:17 +0300 | [diff] [blame] | 4821 | if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) { | 
|  | 4822 | if (IS_CHERRYVIEW(dev)) | 
|  | 4823 | chv_disable_pll(dev_priv, pipe); | 
|  | 4824 | else if (IS_VALLEYVIEW(dev)) | 
|  | 4825 | vlv_disable_pll(dev_priv, pipe); | 
|  | 4826 | else | 
|  | 4827 | i9xx_disable_pll(dev_priv, pipe); | 
|  | 4828 | } | 
| Jesse Barnes | 0b8765c6 | 2010-09-10 10:31:34 -0700 | [diff] [blame] | 4829 |  | 
| Ville Syrjälä | 4a3436e | 2014-05-16 19:40:25 +0300 | [diff] [blame] | 4830 | if (!IS_GEN2(dev)) | 
|  | 4831 | intel_set_cpu_fifo_underrun_reporting(dev, pipe, false); | 
|  | 4832 |  | 
| Chris Wilson | f7abfe8 | 2010-09-13 14:19:16 +0100 | [diff] [blame] | 4833 | intel_crtc->active = false; | 
| Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 4834 | intel_update_watermarks(crtc); | 
| Ville Syrjälä | f37fcc2 | 2013-09-10 11:39:55 +0300 | [diff] [blame] | 4835 |  | 
| Daniel Vetter | efa9624 | 2014-04-24 23:55:02 +0200 | [diff] [blame] | 4836 | mutex_lock(&dev->struct_mutex); | 
| Chris Wilson | 6b383a7 | 2010-09-13 13:54:26 +0100 | [diff] [blame] | 4837 | intel_update_fbc(dev); | 
| Daniel Vetter | efa9624 | 2014-04-24 23:55:02 +0200 | [diff] [blame] | 4838 | mutex_unlock(&dev->struct_mutex); | 
| Jesse Barnes | 0b8765c6 | 2010-09-10 10:31:34 -0700 | [diff] [blame] | 4839 | } | 
|  | 4840 |  | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 4841 | static void i9xx_crtc_off(struct drm_crtc *crtc) | 
|  | 4842 | { | 
|  | 4843 | } | 
|  | 4844 |  | 
| Daniel Vetter | 976f8a2 | 2012-07-08 22:34:21 +0200 | [diff] [blame] | 4845 | static void intel_crtc_update_sarea(struct drm_crtc *crtc, | 
|  | 4846 | bool enabled) | 
| Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 4847 | { | 
|  | 4848 | struct drm_device *dev = crtc->dev; | 
|  | 4849 | struct drm_i915_master_private *master_priv; | 
|  | 4850 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 4851 | int pipe = intel_crtc->pipe; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4852 |  | 
|  | 4853 | if (!dev->primary->master) | 
|  | 4854 | return; | 
|  | 4855 |  | 
|  | 4856 | master_priv = dev->primary->master->driver_priv; | 
|  | 4857 | if (!master_priv->sarea_priv) | 
|  | 4858 | return; | 
|  | 4859 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4860 | switch (pipe) { | 
|  | 4861 | case 0: | 
|  | 4862 | master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0; | 
|  | 4863 | master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0; | 
|  | 4864 | break; | 
|  | 4865 | case 1: | 
|  | 4866 | master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0; | 
|  | 4867 | master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0; | 
|  | 4868 | break; | 
|  | 4869 | default: | 
| Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 4870 | DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe)); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4871 | break; | 
|  | 4872 | } | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4873 | } | 
|  | 4874 |  | 
| Daniel Vetter | 976f8a2 | 2012-07-08 22:34:21 +0200 | [diff] [blame] | 4875 | /** | 
|  | 4876 | * Sets the power management mode of the pipe and plane. | 
|  | 4877 | */ | 
|  | 4878 | void intel_crtc_update_dpms(struct drm_crtc *crtc) | 
| Chris Wilson | cdd5998 | 2010-09-08 16:30:16 +0100 | [diff] [blame] | 4879 | { | 
| Chris Wilson | cdd5998 | 2010-09-08 16:30:16 +0100 | [diff] [blame] | 4880 | struct drm_device *dev = crtc->dev; | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 4881 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Daniel Vetter | 0e572fe | 2014-04-24 23:55:42 +0200 | [diff] [blame] | 4882 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Daniel Vetter | 976f8a2 | 2012-07-08 22:34:21 +0200 | [diff] [blame] | 4883 | struct intel_encoder *intel_encoder; | 
| Daniel Vetter | 0e572fe | 2014-04-24 23:55:42 +0200 | [diff] [blame] | 4884 | enum intel_display_power_domain domain; | 
|  | 4885 | unsigned long domains; | 
| Daniel Vetter | 976f8a2 | 2012-07-08 22:34:21 +0200 | [diff] [blame] | 4886 | bool enable = false; | 
| Chris Wilson | cdd5998 | 2010-09-08 16:30:16 +0100 | [diff] [blame] | 4887 |  | 
| Daniel Vetter | 976f8a2 | 2012-07-08 22:34:21 +0200 | [diff] [blame] | 4888 | for_each_encoder_on_crtc(dev, crtc, intel_encoder) | 
|  | 4889 | enable |= intel_encoder->connectors_active; | 
|  | 4890 |  | 
| Daniel Vetter | 0e572fe | 2014-04-24 23:55:42 +0200 | [diff] [blame] | 4891 | if (enable) { | 
|  | 4892 | if (!intel_crtc->active) { | 
|  | 4893 | /* | 
|  | 4894 | * FIXME: DDI plls and relevant code isn't converted | 
|  | 4895 | * yet, so do runtime PM for DPMS only for all other | 
|  | 4896 | * platforms for now. | 
|  | 4897 | */ | 
|  | 4898 | if (!HAS_DDI(dev)) { | 
|  | 4899 | domains = get_crtc_power_domains(crtc); | 
|  | 4900 | for_each_power_domain(domain, domains) | 
|  | 4901 | intel_display_power_get(dev_priv, domain); | 
|  | 4902 | intel_crtc->enabled_power_domains = domains; | 
|  | 4903 | } | 
|  | 4904 |  | 
|  | 4905 | dev_priv->display.crtc_enable(crtc); | 
|  | 4906 | } | 
|  | 4907 | } else { | 
|  | 4908 | if (intel_crtc->active) { | 
|  | 4909 | dev_priv->display.crtc_disable(crtc); | 
|  | 4910 |  | 
|  | 4911 | if (!HAS_DDI(dev)) { | 
|  | 4912 | domains = intel_crtc->enabled_power_domains; | 
|  | 4913 | for_each_power_domain(domain, domains) | 
|  | 4914 | intel_display_power_put(dev_priv, domain); | 
|  | 4915 | intel_crtc->enabled_power_domains = 0; | 
|  | 4916 | } | 
|  | 4917 | } | 
|  | 4918 | } | 
| Daniel Vetter | 976f8a2 | 2012-07-08 22:34:21 +0200 | [diff] [blame] | 4919 |  | 
|  | 4920 | intel_crtc_update_sarea(crtc, enable); | 
|  | 4921 | } | 
|  | 4922 |  | 
| Daniel Vetter | 976f8a2 | 2012-07-08 22:34:21 +0200 | [diff] [blame] | 4923 | static void intel_crtc_disable(struct drm_crtc *crtc) | 
|  | 4924 | { | 
|  | 4925 | struct drm_device *dev = crtc->dev; | 
|  | 4926 | struct drm_connector *connector; | 
|  | 4927 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 4928 | struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb); | 
| Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 4929 | enum pipe pipe = to_intel_crtc(crtc)->pipe; | 
| Daniel Vetter | 976f8a2 | 2012-07-08 22:34:21 +0200 | [diff] [blame] | 4930 |  | 
|  | 4931 | /* crtc should still be enabled when we disable it. */ | 
|  | 4932 | WARN_ON(!crtc->enabled); | 
|  | 4933 |  | 
|  | 4934 | dev_priv->display.crtc_disable(crtc); | 
|  | 4935 | intel_crtc_update_sarea(crtc, false); | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 4936 | dev_priv->display.off(crtc); | 
|  | 4937 |  | 
| Chris Wilson | 931872f | 2012-01-16 23:01:13 +0000 | [diff] [blame] | 4938 | assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane); | 
| Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 4939 | assert_cursor_disabled(dev_priv, pipe); | 
|  | 4940 | assert_pipe_disabled(dev->dev_private, pipe); | 
| Chris Wilson | cdd5998 | 2010-09-08 16:30:16 +0100 | [diff] [blame] | 4941 |  | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 4942 | if (crtc->primary->fb) { | 
| Chris Wilson | cdd5998 | 2010-09-08 16:30:16 +0100 | [diff] [blame] | 4943 | mutex_lock(&dev->struct_mutex); | 
| Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 4944 | intel_unpin_fb_obj(old_obj); | 
|  | 4945 | i915_gem_track_fb(old_obj, NULL, | 
|  | 4946 | INTEL_FRONTBUFFER_PRIMARY(pipe)); | 
| Chris Wilson | cdd5998 | 2010-09-08 16:30:16 +0100 | [diff] [blame] | 4947 | mutex_unlock(&dev->struct_mutex); | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 4948 | crtc->primary->fb = NULL; | 
| Daniel Vetter | 976f8a2 | 2012-07-08 22:34:21 +0200 | [diff] [blame] | 4949 | } | 
|  | 4950 |  | 
|  | 4951 | /* Update computed state. */ | 
|  | 4952 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { | 
|  | 4953 | if (!connector->encoder || !connector->encoder->crtc) | 
|  | 4954 | continue; | 
|  | 4955 |  | 
|  | 4956 | if (connector->encoder->crtc != crtc) | 
|  | 4957 | continue; | 
|  | 4958 |  | 
|  | 4959 | connector->dpms = DRM_MODE_DPMS_OFF; | 
|  | 4960 | to_intel_encoder(connector->encoder)->connectors_active = false; | 
| Chris Wilson | cdd5998 | 2010-09-08 16:30:16 +0100 | [diff] [blame] | 4961 | } | 
|  | 4962 | } | 
|  | 4963 |  | 
| Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 4964 | void intel_encoder_destroy(struct drm_encoder *encoder) | 
|  | 4965 | { | 
| Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 4966 | struct intel_encoder *intel_encoder = to_intel_encoder(encoder); | 
| Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 4967 |  | 
| Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 4968 | drm_encoder_cleanup(encoder); | 
|  | 4969 | kfree(intel_encoder); | 
|  | 4970 | } | 
|  | 4971 |  | 
| Damien Lespiau | 9237329 | 2013-08-08 22:28:57 +0100 | [diff] [blame] | 4972 | /* Simple dpms helper for encoders with just one connector, no cloning and only | 
| Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 4973 | * one kind of off state. It clamps all !ON modes to fully OFF and changes the | 
|  | 4974 | * state of the entire output pipe. */ | 
| Damien Lespiau | 9237329 | 2013-08-08 22:28:57 +0100 | [diff] [blame] | 4975 | static void intel_encoder_dpms(struct intel_encoder *encoder, int mode) | 
| Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 4976 | { | 
|  | 4977 | if (mode == DRM_MODE_DPMS_ON) { | 
|  | 4978 | encoder->connectors_active = true; | 
|  | 4979 |  | 
| Daniel Vetter | b2cabb0 | 2012-07-01 22:42:24 +0200 | [diff] [blame] | 4980 | intel_crtc_update_dpms(encoder->base.crtc); | 
| Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 4981 | } else { | 
|  | 4982 | encoder->connectors_active = false; | 
|  | 4983 |  | 
| Daniel Vetter | b2cabb0 | 2012-07-01 22:42:24 +0200 | [diff] [blame] | 4984 | intel_crtc_update_dpms(encoder->base.crtc); | 
| Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 4985 | } | 
|  | 4986 | } | 
|  | 4987 |  | 
| Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 4988 | /* Cross check the actual hw state with our own modeset state tracking (and it's | 
|  | 4989 | * internal consistency). */ | 
| Daniel Vetter | b980514 | 2012-08-31 17:37:33 +0200 | [diff] [blame] | 4990 | static void intel_connector_check_state(struct intel_connector *connector) | 
| Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 4991 | { | 
|  | 4992 | if (connector->get_hw_state(connector)) { | 
|  | 4993 | struct intel_encoder *encoder = connector->encoder; | 
|  | 4994 | struct drm_crtc *crtc; | 
|  | 4995 | bool encoder_enabled; | 
|  | 4996 | enum pipe pipe; | 
|  | 4997 |  | 
|  | 4998 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", | 
|  | 4999 | connector->base.base.id, | 
| Jani Nikula | c23cc41 | 2014-06-03 14:56:17 +0300 | [diff] [blame] | 5000 | connector->base.name); | 
| Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 5001 |  | 
|  | 5002 | WARN(connector->base.dpms == DRM_MODE_DPMS_OFF, | 
|  | 5003 | "wrong connector dpms state\n"); | 
|  | 5004 | WARN(connector->base.encoder != &encoder->base, | 
|  | 5005 | "active connector not linked to encoder\n"); | 
|  | 5006 | WARN(!encoder->connectors_active, | 
|  | 5007 | "encoder->connectors_active not set\n"); | 
|  | 5008 |  | 
|  | 5009 | encoder_enabled = encoder->get_hw_state(encoder, &pipe); | 
|  | 5010 | WARN(!encoder_enabled, "encoder not enabled\n"); | 
|  | 5011 | if (WARN_ON(!encoder->base.crtc)) | 
|  | 5012 | return; | 
|  | 5013 |  | 
|  | 5014 | crtc = encoder->base.crtc; | 
|  | 5015 |  | 
|  | 5016 | WARN(!crtc->enabled, "crtc not enabled\n"); | 
|  | 5017 | WARN(!to_intel_crtc(crtc)->active, "crtc not active\n"); | 
|  | 5018 | WARN(pipe != to_intel_crtc(crtc)->pipe, | 
|  | 5019 | "encoder active on the wrong pipe\n"); | 
|  | 5020 | } | 
|  | 5021 | } | 
|  | 5022 |  | 
| Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 5023 | /* Even simpler default implementation, if there's really no special case to | 
|  | 5024 | * consider. */ | 
|  | 5025 | void intel_connector_dpms(struct drm_connector *connector, int mode) | 
|  | 5026 | { | 
| Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 5027 | /* All the simple cases only support two dpms states. */ | 
|  | 5028 | if (mode != DRM_MODE_DPMS_ON) | 
|  | 5029 | mode = DRM_MODE_DPMS_OFF; | 
|  | 5030 |  | 
|  | 5031 | if (mode == connector->dpms) | 
|  | 5032 | return; | 
|  | 5033 |  | 
|  | 5034 | connector->dpms = mode; | 
|  | 5035 |  | 
|  | 5036 | /* Only need to change hw state when actually enabled */ | 
| Chris Wilson | c9976dcf | 2013-09-29 19:15:07 +0100 | [diff] [blame] | 5037 | if (connector->encoder) | 
|  | 5038 | intel_encoder_dpms(to_intel_encoder(connector->encoder), mode); | 
| Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 5039 |  | 
| Daniel Vetter | b980514 | 2012-08-31 17:37:33 +0200 | [diff] [blame] | 5040 | intel_modeset_check_state(connector->dev); | 
| Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 5041 | } | 
|  | 5042 |  | 
| Daniel Vetter | f0947c3 | 2012-07-02 13:10:34 +0200 | [diff] [blame] | 5043 | /* Simple connector->get_hw_state implementation for encoders that support only | 
|  | 5044 | * one connector and no cloning and hence the encoder state determines the state | 
|  | 5045 | * of the connector. */ | 
|  | 5046 | bool intel_connector_get_hw_state(struct intel_connector *connector) | 
|  | 5047 | { | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 5048 | enum pipe pipe = 0; | 
| Daniel Vetter | f0947c3 | 2012-07-02 13:10:34 +0200 | [diff] [blame] | 5049 | struct intel_encoder *encoder = connector->encoder; | 
|  | 5050 |  | 
|  | 5051 | return encoder->get_hw_state(encoder, &pipe); | 
|  | 5052 | } | 
|  | 5053 |  | 
| Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 5054 | static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe, | 
|  | 5055 | struct intel_crtc_config *pipe_config) | 
|  | 5056 | { | 
|  | 5057 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5058 | struct intel_crtc *pipe_B_crtc = | 
|  | 5059 | to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]); | 
|  | 5060 |  | 
|  | 5061 | DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n", | 
|  | 5062 | pipe_name(pipe), pipe_config->fdi_lanes); | 
|  | 5063 | if (pipe_config->fdi_lanes > 4) { | 
|  | 5064 | DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n", | 
|  | 5065 | pipe_name(pipe), pipe_config->fdi_lanes); | 
|  | 5066 | return false; | 
|  | 5067 | } | 
|  | 5068 |  | 
| Paulo Zanoni | bafb655 | 2013-11-02 21:07:44 -0700 | [diff] [blame] | 5069 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) { | 
| Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 5070 | if (pipe_config->fdi_lanes > 2) { | 
|  | 5071 | DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n", | 
|  | 5072 | pipe_config->fdi_lanes); | 
|  | 5073 | return false; | 
|  | 5074 | } else { | 
|  | 5075 | return true; | 
|  | 5076 | } | 
|  | 5077 | } | 
|  | 5078 |  | 
|  | 5079 | if (INTEL_INFO(dev)->num_pipes == 2) | 
|  | 5080 | return true; | 
|  | 5081 |  | 
|  | 5082 | /* Ivybridge 3 pipe is really complicated */ | 
|  | 5083 | switch (pipe) { | 
|  | 5084 | case PIPE_A: | 
|  | 5085 | return true; | 
|  | 5086 | case PIPE_B: | 
|  | 5087 | if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled && | 
|  | 5088 | pipe_config->fdi_lanes > 2) { | 
|  | 5089 | DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n", | 
|  | 5090 | pipe_name(pipe), pipe_config->fdi_lanes); | 
|  | 5091 | return false; | 
|  | 5092 | } | 
|  | 5093 | return true; | 
|  | 5094 | case PIPE_C: | 
| Daniel Vetter | 1e833f4 | 2013-02-19 22:31:57 +0100 | [diff] [blame] | 5095 | if (!pipe_has_enabled_pch(pipe_B_crtc) || | 
| Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 5096 | pipe_B_crtc->config.fdi_lanes <= 2) { | 
|  | 5097 | if (pipe_config->fdi_lanes > 2) { | 
|  | 5098 | DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n", | 
|  | 5099 | pipe_name(pipe), pipe_config->fdi_lanes); | 
|  | 5100 | return false; | 
|  | 5101 | } | 
|  | 5102 | } else { | 
|  | 5103 | DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n"); | 
|  | 5104 | return false; | 
|  | 5105 | } | 
|  | 5106 | return true; | 
|  | 5107 | default: | 
|  | 5108 | BUG(); | 
|  | 5109 | } | 
|  | 5110 | } | 
|  | 5111 |  | 
| Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 5112 | #define RETRY 1 | 
|  | 5113 | static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc, | 
|  | 5114 | struct intel_crtc_config *pipe_config) | 
| Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 5115 | { | 
| Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 5116 | struct drm_device *dev = intel_crtc->base.dev; | 
| Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 5117 | struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode; | 
| Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 5118 | int lane, link_bw, fdi_dotclock; | 
| Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 5119 | bool setup_ok, needs_recompute = false; | 
| Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 5120 |  | 
| Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 5121 | retry: | 
| Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 5122 | /* FDI is a binary signal running at ~2.7GHz, encoding | 
|  | 5123 | * each output octet as 10 bits. The actual frequency | 
|  | 5124 | * is stored as a divider into a 100MHz clock, and the | 
|  | 5125 | * mode pixel clock is stored in units of 1KHz. | 
|  | 5126 | * Hence the bw of each lane in terms of the mode signal | 
|  | 5127 | * is: | 
|  | 5128 | */ | 
|  | 5129 | link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10; | 
|  | 5130 |  | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 5131 | fdi_dotclock = adjusted_mode->crtc_clock; | 
| Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 5132 |  | 
| Daniel Vetter | 2bd89a0 | 2013-06-01 17:16:19 +0200 | [diff] [blame] | 5133 | lane = ironlake_get_lanes_required(fdi_dotclock, link_bw, | 
| Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 5134 | pipe_config->pipe_bpp); | 
|  | 5135 |  | 
|  | 5136 | pipe_config->fdi_lanes = lane; | 
|  | 5137 |  | 
| Daniel Vetter | 2bd89a0 | 2013-06-01 17:16:19 +0200 | [diff] [blame] | 5138 | intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock, | 
| Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 5139 | link_bw, &pipe_config->fdi_m_n); | 
| Daniel Vetter | 1857e1d | 2013-04-29 19:34:16 +0200 | [diff] [blame] | 5140 |  | 
| Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 5141 | setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev, | 
|  | 5142 | intel_crtc->pipe, pipe_config); | 
|  | 5143 | if (!setup_ok && pipe_config->pipe_bpp > 6*3) { | 
|  | 5144 | pipe_config->pipe_bpp -= 2*3; | 
|  | 5145 | DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n", | 
|  | 5146 | pipe_config->pipe_bpp); | 
|  | 5147 | needs_recompute = true; | 
|  | 5148 | pipe_config->bw_constrained = true; | 
|  | 5149 |  | 
|  | 5150 | goto retry; | 
|  | 5151 | } | 
|  | 5152 |  | 
|  | 5153 | if (needs_recompute) | 
|  | 5154 | return RETRY; | 
|  | 5155 |  | 
|  | 5156 | return setup_ok ? 0 : -EINVAL; | 
| Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 5157 | } | 
|  | 5158 |  | 
| Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 5159 | static void hsw_compute_ips_config(struct intel_crtc *crtc, | 
|  | 5160 | struct intel_crtc_config *pipe_config) | 
|  | 5161 | { | 
| Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 5162 | pipe_config->ips_enabled = i915.enable_ips && | 
| Paulo Zanoni | 3c4ca58 | 2013-05-31 16:33:23 -0300 | [diff] [blame] | 5163 | hsw_crtc_supports_ips(crtc) && | 
| Jesse Barnes | b6dfdc9 | 2013-07-25 10:06:50 -0700 | [diff] [blame] | 5164 | pipe_config->pipe_bpp <= 24; | 
| Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 5165 | } | 
|  | 5166 |  | 
| Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 5167 | static int intel_crtc_compute_config(struct intel_crtc *crtc, | 
| Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 5168 | struct intel_crtc_config *pipe_config) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 5169 | { | 
| Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 5170 | struct drm_device *dev = crtc->base.dev; | 
| Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 5171 | struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode; | 
| Chris Wilson | 8974935 | 2010-09-12 18:25:19 +0100 | [diff] [blame] | 5172 |  | 
| Ville Syrjälä | ad3a447 | 2013-09-04 18:30:04 +0300 | [diff] [blame] | 5173 | /* FIXME should check pixel clock limits on all platforms */ | 
| Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 5174 | if (INTEL_INFO(dev)->gen < 4) { | 
|  | 5175 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5176 | int clock_limit = | 
|  | 5177 | dev_priv->display.get_display_clock_speed(dev); | 
|  | 5178 |  | 
|  | 5179 | /* | 
|  | 5180 | * Enable pixel doubling when the dot clock | 
|  | 5181 | * is > 90% of the (display) core speed. | 
|  | 5182 | * | 
| Ville Syrjälä | b397c96 | 2013-09-04 18:30:06 +0300 | [diff] [blame] | 5183 | * GDG double wide on either pipe, | 
|  | 5184 | * otherwise pipe A only. | 
| Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 5185 | */ | 
| Ville Syrjälä | b397c96 | 2013-09-04 18:30:06 +0300 | [diff] [blame] | 5186 | if ((crtc->pipe == PIPE_A || IS_I915G(dev)) && | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 5187 | adjusted_mode->crtc_clock > clock_limit * 9 / 10) { | 
| Ville Syrjälä | ad3a447 | 2013-09-04 18:30:04 +0300 | [diff] [blame] | 5188 | clock_limit *= 2; | 
| Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 5189 | pipe_config->double_wide = true; | 
| Ville Syrjälä | ad3a447 | 2013-09-04 18:30:04 +0300 | [diff] [blame] | 5190 | } | 
|  | 5191 |  | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 5192 | if (adjusted_mode->crtc_clock > clock_limit * 9 / 10) | 
| Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 5193 | return -EINVAL; | 
| Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 5194 | } | 
| Chris Wilson | 8974935 | 2010-09-12 18:25:19 +0100 | [diff] [blame] | 5195 |  | 
| Ville Syrjälä | 1d1d0e2 | 2013-09-04 18:30:05 +0300 | [diff] [blame] | 5196 | /* | 
|  | 5197 | * Pipe horizontal size must be even in: | 
|  | 5198 | * - DVO ganged mode | 
|  | 5199 | * - LVDS dual channel mode | 
|  | 5200 | * - Double wide pipe | 
|  | 5201 | */ | 
|  | 5202 | if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) && | 
|  | 5203 | intel_is_dual_link_lvds(dev)) || pipe_config->double_wide) | 
|  | 5204 | pipe_config->pipe_src_w &= ~1; | 
|  | 5205 |  | 
| Damien Lespiau | 8693a82 | 2013-05-03 18:48:11 +0100 | [diff] [blame] | 5206 | /* Cantiga+ cannot handle modes with a hsync front porch of 0. | 
|  | 5207 | * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw. | 
| Chris Wilson | 44f46b42 | 2012-06-21 13:19:59 +0300 | [diff] [blame] | 5208 | */ | 
|  | 5209 | if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) && | 
|  | 5210 | adjusted_mode->hsync_start == adjusted_mode->hdisplay) | 
| Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 5211 | return -EINVAL; | 
| Chris Wilson | 44f46b42 | 2012-06-21 13:19:59 +0300 | [diff] [blame] | 5212 |  | 
| Daniel Vetter | bd080ee | 2013-04-17 20:01:39 +0200 | [diff] [blame] | 5213 | if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) { | 
| Daniel Vetter | 5d2d38d | 2013-03-27 00:45:01 +0100 | [diff] [blame] | 5214 | pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */ | 
| Daniel Vetter | bd080ee | 2013-04-17 20:01:39 +0200 | [diff] [blame] | 5215 | } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) { | 
| Daniel Vetter | 5d2d38d | 2013-03-27 00:45:01 +0100 | [diff] [blame] | 5216 | /* only a 8bpc pipe, with 6bpc dither through the panel fitter | 
|  | 5217 | * for lvds. */ | 
|  | 5218 | pipe_config->pipe_bpp = 8*3; | 
|  | 5219 | } | 
|  | 5220 |  | 
| Damien Lespiau | f5adf94 | 2013-06-24 18:29:34 +0100 | [diff] [blame] | 5221 | if (HAS_IPS(dev)) | 
| Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 5222 | hsw_compute_ips_config(crtc, pipe_config); | 
|  | 5223 |  | 
|  | 5224 | /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old | 
|  | 5225 | * clock survives for now. */ | 
|  | 5226 | if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) | 
|  | 5227 | pipe_config->shared_dpll = crtc->config.shared_dpll; | 
| Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 5228 |  | 
| Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 5229 | if (pipe_config->has_pch_encoder) | 
| Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 5230 | return ironlake_fdi_compute_config(crtc, pipe_config); | 
| Daniel Vetter | 877d48d | 2013-04-19 11:24:43 +0200 | [diff] [blame] | 5231 |  | 
| Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 5232 | return 0; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 5233 | } | 
|  | 5234 |  | 
| Jesse Barnes | 25eb05fc | 2012-03-28 13:39:23 -0700 | [diff] [blame] | 5235 | static int valleyview_get_display_clock_speed(struct drm_device *dev) | 
|  | 5236 | { | 
| Ville Syrjälä | d197b7d | 2014-06-13 13:37:49 +0300 | [diff] [blame] | 5237 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5238 | int vco = valleyview_get_vco(dev_priv); | 
|  | 5239 | u32 val; | 
|  | 5240 | int divider; | 
|  | 5241 |  | 
|  | 5242 | mutex_lock(&dev_priv->dpio_lock); | 
|  | 5243 | val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL); | 
|  | 5244 | mutex_unlock(&dev_priv->dpio_lock); | 
|  | 5245 |  | 
|  | 5246 | divider = val & DISPLAY_FREQUENCY_VALUES; | 
|  | 5247 |  | 
| Ville Syrjälä | 7d007f4 | 2014-06-13 13:37:53 +0300 | [diff] [blame] | 5248 | WARN((val & DISPLAY_FREQUENCY_STATUS) != | 
|  | 5249 | (divider << DISPLAY_FREQUENCY_STATUS_SHIFT), | 
|  | 5250 | "cdclk change in progress\n"); | 
|  | 5251 |  | 
| Ville Syrjälä | d197b7d | 2014-06-13 13:37:49 +0300 | [diff] [blame] | 5252 | return DIV_ROUND_CLOSEST(vco << 1, divider + 1); | 
| Jesse Barnes | 25eb05fc | 2012-03-28 13:39:23 -0700 | [diff] [blame] | 5253 | } | 
|  | 5254 |  | 
| Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 5255 | static int i945_get_display_clock_speed(struct drm_device *dev) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 5256 | { | 
| Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 5257 | return 400000; | 
|  | 5258 | } | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 5259 |  | 
| Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 5260 | static int i915_get_display_clock_speed(struct drm_device *dev) | 
|  | 5261 | { | 
|  | 5262 | return 333000; | 
|  | 5263 | } | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 5264 |  | 
| Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 5265 | static int i9xx_misc_get_display_clock_speed(struct drm_device *dev) | 
|  | 5266 | { | 
|  | 5267 | return 200000; | 
|  | 5268 | } | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 5269 |  | 
| Daniel Vetter | 257a7ff | 2013-07-26 08:35:42 +0200 | [diff] [blame] | 5270 | static int pnv_get_display_clock_speed(struct drm_device *dev) | 
|  | 5271 | { | 
|  | 5272 | u16 gcfgc = 0; | 
|  | 5273 |  | 
|  | 5274 | pci_read_config_word(dev->pdev, GCFGC, &gcfgc); | 
|  | 5275 |  | 
|  | 5276 | switch (gcfgc & GC_DISPLAY_CLOCK_MASK) { | 
|  | 5277 | case GC_DISPLAY_CLOCK_267_MHZ_PNV: | 
|  | 5278 | return 267000; | 
|  | 5279 | case GC_DISPLAY_CLOCK_333_MHZ_PNV: | 
|  | 5280 | return 333000; | 
|  | 5281 | case GC_DISPLAY_CLOCK_444_MHZ_PNV: | 
|  | 5282 | return 444000; | 
|  | 5283 | case GC_DISPLAY_CLOCK_200_MHZ_PNV: | 
|  | 5284 | return 200000; | 
|  | 5285 | default: | 
|  | 5286 | DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc); | 
|  | 5287 | case GC_DISPLAY_CLOCK_133_MHZ_PNV: | 
|  | 5288 | return 133000; | 
|  | 5289 | case GC_DISPLAY_CLOCK_167_MHZ_PNV: | 
|  | 5290 | return 167000; | 
|  | 5291 | } | 
|  | 5292 | } | 
|  | 5293 |  | 
| Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 5294 | static int i915gm_get_display_clock_speed(struct drm_device *dev) | 
|  | 5295 | { | 
|  | 5296 | u16 gcfgc = 0; | 
|  | 5297 |  | 
|  | 5298 | pci_read_config_word(dev->pdev, GCFGC, &gcfgc); | 
|  | 5299 |  | 
|  | 5300 | if (gcfgc & GC_LOW_FREQUENCY_ENABLE) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 5301 | return 133000; | 
| Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 5302 | else { | 
|  | 5303 | switch (gcfgc & GC_DISPLAY_CLOCK_MASK) { | 
|  | 5304 | case GC_DISPLAY_CLOCK_333_MHZ: | 
|  | 5305 | return 333000; | 
|  | 5306 | default: | 
|  | 5307 | case GC_DISPLAY_CLOCK_190_200_MHZ: | 
|  | 5308 | return 190000; | 
|  | 5309 | } | 
|  | 5310 | } | 
|  | 5311 | } | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 5312 |  | 
| Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 5313 | static int i865_get_display_clock_speed(struct drm_device *dev) | 
|  | 5314 | { | 
|  | 5315 | return 266000; | 
|  | 5316 | } | 
|  | 5317 |  | 
|  | 5318 | static int i855_get_display_clock_speed(struct drm_device *dev) | 
|  | 5319 | { | 
|  | 5320 | u16 hpllcc = 0; | 
|  | 5321 | /* Assume that the hardware is in the high speed state.  This | 
|  | 5322 | * should be the default. | 
|  | 5323 | */ | 
|  | 5324 | switch (hpllcc & GC_CLOCK_CONTROL_MASK) { | 
|  | 5325 | case GC_CLOCK_133_200: | 
|  | 5326 | case GC_CLOCK_100_200: | 
|  | 5327 | return 200000; | 
|  | 5328 | case GC_CLOCK_166_250: | 
|  | 5329 | return 250000; | 
|  | 5330 | case GC_CLOCK_100_133: | 
|  | 5331 | return 133000; | 
|  | 5332 | } | 
|  | 5333 |  | 
|  | 5334 | /* Shouldn't happen */ | 
|  | 5335 | return 0; | 
|  | 5336 | } | 
|  | 5337 |  | 
|  | 5338 | static int i830_get_display_clock_speed(struct drm_device *dev) | 
|  | 5339 | { | 
|  | 5340 | return 133000; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 5341 | } | 
|  | 5342 |  | 
| Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 5343 | static void | 
| Ville Syrjälä | a65851a | 2013-04-23 15:03:34 +0300 | [diff] [blame] | 5344 | intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den) | 
| Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 5345 | { | 
| Ville Syrjälä | a65851a | 2013-04-23 15:03:34 +0300 | [diff] [blame] | 5346 | while (*num > DATA_LINK_M_N_MASK || | 
|  | 5347 | *den > DATA_LINK_M_N_MASK) { | 
| Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 5348 | *num >>= 1; | 
|  | 5349 | *den >>= 1; | 
|  | 5350 | } | 
|  | 5351 | } | 
|  | 5352 |  | 
| Ville Syrjälä | a65851a | 2013-04-23 15:03:34 +0300 | [diff] [blame] | 5353 | static void compute_m_n(unsigned int m, unsigned int n, | 
|  | 5354 | uint32_t *ret_m, uint32_t *ret_n) | 
|  | 5355 | { | 
|  | 5356 | *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX); | 
|  | 5357 | *ret_m = div_u64((uint64_t) m * *ret_n, n); | 
|  | 5358 | intel_reduce_m_n_ratio(ret_m, ret_n); | 
|  | 5359 | } | 
|  | 5360 |  | 
| Daniel Vetter | e69d0bc | 2012-11-29 15:59:36 +0100 | [diff] [blame] | 5361 | void | 
|  | 5362 | intel_link_compute_m_n(int bits_per_pixel, int nlanes, | 
|  | 5363 | int pixel_clock, int link_clock, | 
|  | 5364 | struct intel_link_m_n *m_n) | 
| Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 5365 | { | 
| Daniel Vetter | e69d0bc | 2012-11-29 15:59:36 +0100 | [diff] [blame] | 5366 | m_n->tu = 64; | 
| Ville Syrjälä | a65851a | 2013-04-23 15:03:34 +0300 | [diff] [blame] | 5367 |  | 
|  | 5368 | compute_m_n(bits_per_pixel * pixel_clock, | 
|  | 5369 | link_clock * nlanes * 8, | 
|  | 5370 | &m_n->gmch_m, &m_n->gmch_n); | 
|  | 5371 |  | 
|  | 5372 | compute_m_n(pixel_clock, link_clock, | 
|  | 5373 | &m_n->link_m, &m_n->link_n); | 
| Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 5374 | } | 
|  | 5375 |  | 
| Chris Wilson | a761503 | 2011-01-12 17:04:08 +0000 | [diff] [blame] | 5376 | static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv) | 
|  | 5377 | { | 
| Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 5378 | if (i915.panel_use_ssc >= 0) | 
|  | 5379 | return i915.panel_use_ssc != 0; | 
| Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 5380 | return dev_priv->vbt.lvds_use_ssc | 
| Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 5381 | && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE); | 
| Chris Wilson | a761503 | 2011-01-12 17:04:08 +0000 | [diff] [blame] | 5382 | } | 
|  | 5383 |  | 
| Jesse Barnes | c65d77d | 2011-12-15 12:30:36 -0800 | [diff] [blame] | 5384 | static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors) | 
|  | 5385 | { | 
|  | 5386 | struct drm_device *dev = crtc->dev; | 
|  | 5387 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5388 | int refclk; | 
|  | 5389 |  | 
| Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 5390 | if (IS_VALLEYVIEW(dev)) { | 
| Daniel Vetter | 9a0ea49 | 2013-09-16 11:29:34 +0200 | [diff] [blame] | 5391 | refclk = 100000; | 
| Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 5392 | } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) && | 
| Jesse Barnes | c65d77d | 2011-12-15 12:30:36 -0800 | [diff] [blame] | 5393 | intel_panel_use_ssc(dev_priv) && num_connectors < 2) { | 
| Ville Syrjälä | e91e941 | 2013-12-09 18:54:16 +0200 | [diff] [blame] | 5394 | refclk = dev_priv->vbt.lvds_ssc_freq; | 
|  | 5395 | DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk); | 
| Jesse Barnes | c65d77d | 2011-12-15 12:30:36 -0800 | [diff] [blame] | 5396 | } else if (!IS_GEN2(dev)) { | 
|  | 5397 | refclk = 96000; | 
|  | 5398 | } else { | 
|  | 5399 | refclk = 48000; | 
|  | 5400 | } | 
|  | 5401 |  | 
|  | 5402 | return refclk; | 
|  | 5403 | } | 
|  | 5404 |  | 
| Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 5405 | static uint32_t pnv_dpll_compute_fp(struct dpll *dpll) | 
| Jesse Barnes | c65d77d | 2011-12-15 12:30:36 -0800 | [diff] [blame] | 5406 | { | 
| Daniel Vetter | 7df00d7 | 2013-05-21 21:54:55 +0200 | [diff] [blame] | 5407 | return (1 << dpll->n) << 16 | dpll->m2; | 
| Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 5408 | } | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 5409 |  | 
| Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 5410 | static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll) | 
|  | 5411 | { | 
|  | 5412 | return dpll->n << 16 | dpll->m1 << 8 | dpll->m2; | 
| Jesse Barnes | c65d77d | 2011-12-15 12:30:36 -0800 | [diff] [blame] | 5413 | } | 
|  | 5414 |  | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 5415 | static void i9xx_update_pll_dividers(struct intel_crtc *crtc, | 
| Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 5416 | intel_clock_t *reduced_clock) | 
|  | 5417 | { | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 5418 | struct drm_device *dev = crtc->base.dev; | 
| Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 5419 | u32 fp, fp2 = 0; | 
|  | 5420 |  | 
|  | 5421 | if (IS_PINEVIEW(dev)) { | 
| Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 5422 | fp = pnv_dpll_compute_fp(&crtc->config.dpll); | 
| Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 5423 | if (reduced_clock) | 
| Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 5424 | fp2 = pnv_dpll_compute_fp(reduced_clock); | 
| Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 5425 | } else { | 
| Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 5426 | fp = i9xx_dpll_compute_fp(&crtc->config.dpll); | 
| Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 5427 | if (reduced_clock) | 
| Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 5428 | fp2 = i9xx_dpll_compute_fp(reduced_clock); | 
| Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 5429 | } | 
|  | 5430 |  | 
| Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 5431 | crtc->config.dpll_hw_state.fp0 = fp; | 
| Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 5432 |  | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 5433 | crtc->lowfreq_avail = false; | 
|  | 5434 | if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) && | 
| Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 5435 | reduced_clock && i915.powersave) { | 
| Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 5436 | crtc->config.dpll_hw_state.fp1 = fp2; | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 5437 | crtc->lowfreq_avail = true; | 
| Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 5438 | } else { | 
| Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 5439 | crtc->config.dpll_hw_state.fp1 = fp; | 
| Jesse Barnes | a7516a0 | 2011-12-15 12:30:37 -0800 | [diff] [blame] | 5440 | } | 
|  | 5441 | } | 
|  | 5442 |  | 
| Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 5443 | static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe | 
|  | 5444 | pipe) | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5445 | { | 
|  | 5446 | u32 reg_val; | 
|  | 5447 |  | 
|  | 5448 | /* | 
|  | 5449 | * PLLB opamp always calibrates to max value of 0x3f, force enable it | 
|  | 5450 | * and set it to a reasonable value instead. | 
|  | 5451 | */ | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 5452 | reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1)); | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5453 | reg_val &= 0xffffff00; | 
|  | 5454 | reg_val |= 0x00000030; | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 5455 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val); | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5456 |  | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 5457 | reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13); | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5458 | reg_val &= 0x8cffffff; | 
|  | 5459 | reg_val = 0x8c000000; | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 5460 | vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val); | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5461 |  | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 5462 | reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1)); | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5463 | reg_val &= 0xffffff00; | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 5464 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val); | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5465 |  | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 5466 | reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13); | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5467 | reg_val &= 0x00ffffff; | 
|  | 5468 | reg_val |= 0xb0000000; | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 5469 | vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val); | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5470 | } | 
|  | 5471 |  | 
| Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 5472 | static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc, | 
|  | 5473 | struct intel_link_m_n *m_n) | 
|  | 5474 | { | 
|  | 5475 | struct drm_device *dev = crtc->base.dev; | 
|  | 5476 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5477 | int pipe = crtc->pipe; | 
|  | 5478 |  | 
| Daniel Vetter | e3b95f1 | 2013-05-03 11:49:49 +0200 | [diff] [blame] | 5479 | I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m); | 
|  | 5480 | I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n); | 
|  | 5481 | I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m); | 
|  | 5482 | I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n); | 
| Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 5483 | } | 
|  | 5484 |  | 
|  | 5485 | static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc, | 
|  | 5486 | struct intel_link_m_n *m_n) | 
|  | 5487 | { | 
|  | 5488 | struct drm_device *dev = crtc->base.dev; | 
|  | 5489 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5490 | int pipe = crtc->pipe; | 
|  | 5491 | enum transcoder transcoder = crtc->config.cpu_transcoder; | 
|  | 5492 |  | 
|  | 5493 | if (INTEL_INFO(dev)->gen >= 5) { | 
|  | 5494 | I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m); | 
|  | 5495 | I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n); | 
|  | 5496 | I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m); | 
|  | 5497 | I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n); | 
|  | 5498 | } else { | 
| Daniel Vetter | e3b95f1 | 2013-05-03 11:49:49 +0200 | [diff] [blame] | 5499 | I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m); | 
|  | 5500 | I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n); | 
|  | 5501 | I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m); | 
|  | 5502 | I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n); | 
| Daniel Vetter | b551842 | 2013-05-03 11:49:48 +0200 | [diff] [blame] | 5503 | } | 
|  | 5504 | } | 
|  | 5505 |  | 
| Daniel Vetter | 03afc4a | 2013-04-02 23:42:31 +0200 | [diff] [blame] | 5506 | static void intel_dp_set_m_n(struct intel_crtc *crtc) | 
|  | 5507 | { | 
|  | 5508 | if (crtc->config.has_pch_encoder) | 
|  | 5509 | intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n); | 
|  | 5510 | else | 
|  | 5511 | intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n); | 
|  | 5512 | } | 
|  | 5513 |  | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 5514 | static void vlv_update_pll(struct intel_crtc *crtc) | 
| Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 5515 | { | 
| Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 5516 | u32 dpll, dpll_md; | 
|  | 5517 |  | 
|  | 5518 | /* | 
|  | 5519 | * Enable DPIO clock input. We should never disable the reference | 
|  | 5520 | * clock for pipe B, since VGA hotplug / manual detection depends | 
|  | 5521 | * on it. | 
|  | 5522 | */ | 
|  | 5523 | dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV | | 
|  | 5524 | DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV; | 
|  | 5525 | /* We should never disable this, set it here for state tracking */ | 
|  | 5526 | if (crtc->pipe == PIPE_B) | 
|  | 5527 | dpll |= DPLL_INTEGRATED_CRI_CLK_VLV; | 
|  | 5528 | dpll |= DPLL_VCO_ENABLE; | 
|  | 5529 | crtc->config.dpll_hw_state.dpll = dpll; | 
|  | 5530 |  | 
|  | 5531 | dpll_md = (crtc->config.pixel_multiplier - 1) | 
|  | 5532 | << DPLL_MD_UDI_MULTIPLIER_SHIFT; | 
|  | 5533 | crtc->config.dpll_hw_state.dpll_md = dpll_md; | 
|  | 5534 | } | 
|  | 5535 |  | 
|  | 5536 | static void vlv_prepare_pll(struct intel_crtc *crtc) | 
|  | 5537 | { | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 5538 | struct drm_device *dev = crtc->base.dev; | 
| Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 5539 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 5540 | int pipe = crtc->pipe; | 
| Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 5541 | u32 mdiv; | 
| Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 5542 | u32 bestn, bestm1, bestm2, bestp1, bestp2; | 
| Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 5543 | u32 coreclk, reg_val; | 
| Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 5544 |  | 
| Daniel Vetter | 0915300 | 2012-12-12 14:06:44 +0100 | [diff] [blame] | 5545 | mutex_lock(&dev_priv->dpio_lock); | 
|  | 5546 |  | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 5547 | bestn = crtc->config.dpll.n; | 
|  | 5548 | bestm1 = crtc->config.dpll.m1; | 
|  | 5549 | bestm2 = crtc->config.dpll.m2; | 
|  | 5550 | bestp1 = crtc->config.dpll.p1; | 
|  | 5551 | bestp2 = crtc->config.dpll.p2; | 
| Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 5552 |  | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5553 | /* See eDP HDMI DPIO driver vbios notes doc */ | 
|  | 5554 |  | 
|  | 5555 | /* PLL B needs special handling */ | 
| Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 5556 | if (pipe == PIPE_B) | 
| Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 5557 | vlv_pllb_recal_opamp(dev_priv, pipe); | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5558 |  | 
|  | 5559 | /* Set up Tx target for periodic Rcomp update */ | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 5560 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f); | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5561 |  | 
|  | 5562 | /* Disable target IRef on PLL */ | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 5563 | reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe)); | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5564 | reg_val &= 0x00ffffff; | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 5565 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val); | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5566 |  | 
|  | 5567 | /* Disable fast lock */ | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 5568 | vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610); | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5569 |  | 
|  | 5570 | /* Set idtafcrecal before PLL is enabled */ | 
| Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 5571 | mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK)); | 
|  | 5572 | mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT)); | 
|  | 5573 | mdiv |= ((bestn << DPIO_N_SHIFT)); | 
| Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 5574 | mdiv |= (1 << DPIO_K_SHIFT); | 
| Jesse Barnes | 7df5080 | 2013-05-02 10:48:09 -0700 | [diff] [blame] | 5575 |  | 
|  | 5576 | /* | 
|  | 5577 | * Post divider depends on pixel clock rate, DAC vs digital (and LVDS, | 
|  | 5578 | * but we don't support that). | 
|  | 5579 | * Note: don't use the DAC post divider as it seems unstable. | 
|  | 5580 | */ | 
|  | 5581 | mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT); | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 5582 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv); | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5583 |  | 
| Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 5584 | mdiv |= DPIO_ENABLE_CALIBRATION; | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 5585 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv); | 
| Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 5586 |  | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5587 | /* Set HBR and RBR LPF coefficients */ | 
| Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 5588 | if (crtc->config.port_clock == 162000 || | 
| Ville Syrjälä | 99750bd | 2013-06-14 14:02:52 +0300 | [diff] [blame] | 5589 | intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) || | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5590 | intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 5591 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe), | 
| Ville Syrjälä | 885b012 | 2013-07-05 19:21:38 +0300 | [diff] [blame] | 5592 | 0x009f0003); | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5593 | else | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 5594 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe), | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5595 | 0x00d0000f); | 
| Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 5596 |  | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5597 | if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) || | 
|  | 5598 | intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) { | 
|  | 5599 | /* Use SSC source */ | 
| Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 5600 | if (pipe == PIPE_A) | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 5601 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe), | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5602 | 0x0df40000); | 
|  | 5603 | else | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 5604 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe), | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5605 | 0x0df70000); | 
|  | 5606 | } else { /* HDMI or VGA */ | 
|  | 5607 | /* Use bend source */ | 
| Daniel Vetter | bdd4b6a | 2014-04-24 23:55:11 +0200 | [diff] [blame] | 5608 | if (pipe == PIPE_A) | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 5609 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe), | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5610 | 0x0df70000); | 
|  | 5611 | else | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 5612 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe), | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5613 | 0x0df40000); | 
|  | 5614 | } | 
| Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 5615 |  | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 5616 | coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe)); | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5617 | coreclk = (coreclk & 0x0000ff00) | 0x01c00000; | 
|  | 5618 | if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) || | 
|  | 5619 | intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP)) | 
|  | 5620 | coreclk |= 0x01000000; | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 5621 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk); | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 5622 |  | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 5623 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000); | 
| Daniel Vetter | 0915300 | 2012-12-12 14:06:44 +0100 | [diff] [blame] | 5624 | mutex_unlock(&dev_priv->dpio_lock); | 
| Jesse Barnes | a0c4da24 | 2012-06-15 11:55:13 -0700 | [diff] [blame] | 5625 | } | 
|  | 5626 |  | 
| Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 5627 | static void chv_update_pll(struct intel_crtc *crtc) | 
|  | 5628 | { | 
|  | 5629 | struct drm_device *dev = crtc->base.dev; | 
|  | 5630 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5631 | int pipe = crtc->pipe; | 
|  | 5632 | int dpll_reg = DPLL(crtc->pipe); | 
|  | 5633 | enum dpio_channel port = vlv_pipe_to_channel(pipe); | 
| Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 5634 | u32 loopfilter, intcoeff; | 
| Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 5635 | u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac; | 
|  | 5636 | int refclk; | 
|  | 5637 |  | 
| Ville Syrjälä | a11b070 | 2014-04-09 13:28:57 +0300 | [diff] [blame] | 5638 | crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV | | 
|  | 5639 | DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS | | 
|  | 5640 | DPLL_VCO_ENABLE; | 
|  | 5641 | if (pipe != PIPE_A) | 
|  | 5642 | crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV; | 
|  | 5643 |  | 
|  | 5644 | crtc->config.dpll_hw_state.dpll_md = | 
|  | 5645 | (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT; | 
| Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 5646 |  | 
|  | 5647 | bestn = crtc->config.dpll.n; | 
|  | 5648 | bestm2_frac = crtc->config.dpll.m2 & 0x3fffff; | 
|  | 5649 | bestm1 = crtc->config.dpll.m1; | 
|  | 5650 | bestm2 = crtc->config.dpll.m2 >> 22; | 
|  | 5651 | bestp1 = crtc->config.dpll.p1; | 
|  | 5652 | bestp2 = crtc->config.dpll.p2; | 
|  | 5653 |  | 
|  | 5654 | /* | 
|  | 5655 | * Enable Refclk and SSC | 
|  | 5656 | */ | 
| Ville Syrjälä | a11b070 | 2014-04-09 13:28:57 +0300 | [diff] [blame] | 5657 | I915_WRITE(dpll_reg, | 
|  | 5658 | crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE); | 
|  | 5659 |  | 
|  | 5660 | mutex_lock(&dev_priv->dpio_lock); | 
| Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 5661 |  | 
| Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 5662 | /* p1 and p2 divider */ | 
|  | 5663 | vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port), | 
|  | 5664 | 5 << DPIO_CHV_S1_DIV_SHIFT | | 
|  | 5665 | bestp1 << DPIO_CHV_P1_DIV_SHIFT | | 
|  | 5666 | bestp2 << DPIO_CHV_P2_DIV_SHIFT | | 
|  | 5667 | 1 << DPIO_CHV_K_DIV_SHIFT); | 
|  | 5668 |  | 
|  | 5669 | /* Feedback post-divider - m2 */ | 
|  | 5670 | vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2); | 
|  | 5671 |  | 
|  | 5672 | /* Feedback refclk divider - n and m1 */ | 
|  | 5673 | vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port), | 
|  | 5674 | DPIO_CHV_M1_DIV_BY_2 | | 
|  | 5675 | 1 << DPIO_CHV_N_DIV_SHIFT); | 
|  | 5676 |  | 
|  | 5677 | /* M2 fraction division */ | 
|  | 5678 | vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac); | 
|  | 5679 |  | 
|  | 5680 | /* M2 fraction division enable */ | 
|  | 5681 | vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), | 
|  | 5682 | DPIO_CHV_FRAC_DIV_EN | | 
|  | 5683 | (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT)); | 
|  | 5684 |  | 
|  | 5685 | /* Loop filter */ | 
|  | 5686 | refclk = i9xx_get_refclk(&crtc->base, 0); | 
|  | 5687 | loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT | | 
|  | 5688 | 2 << DPIO_CHV_GAIN_CTRL_SHIFT; | 
|  | 5689 | if (refclk == 100000) | 
|  | 5690 | intcoeff = 11; | 
|  | 5691 | else if (refclk == 38400) | 
|  | 5692 | intcoeff = 10; | 
|  | 5693 | else | 
|  | 5694 | intcoeff = 9; | 
|  | 5695 | loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT; | 
|  | 5696 | vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter); | 
|  | 5697 |  | 
|  | 5698 | /* AFC Recal */ | 
|  | 5699 | vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), | 
|  | 5700 | vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) | | 
|  | 5701 | DPIO_AFC_RECAL); | 
|  | 5702 |  | 
|  | 5703 | mutex_unlock(&dev_priv->dpio_lock); | 
|  | 5704 | } | 
|  | 5705 |  | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 5706 | static void i9xx_update_pll(struct intel_crtc *crtc, | 
|  | 5707 | intel_clock_t *reduced_clock, | 
| Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 5708 | int num_connectors) | 
|  | 5709 | { | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 5710 | struct drm_device *dev = crtc->base.dev; | 
| Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 5711 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 5712 | u32 dpll; | 
|  | 5713 | bool is_sdvo; | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 5714 | struct dpll *clock = &crtc->config.dpll; | 
| Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 5715 |  | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 5716 | i9xx_update_pll_dividers(crtc, reduced_clock); | 
| Vijay Purushothaman | 2a8f64c | 2012-09-27 19:13:06 +0530 | [diff] [blame] | 5717 |  | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 5718 | is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) || | 
|  | 5719 | intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI); | 
| Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 5720 |  | 
|  | 5721 | dpll = DPLL_VGA_MODE_DIS; | 
|  | 5722 |  | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 5723 | if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) | 
| Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 5724 | dpll |= DPLLB_MODE_LVDS; | 
|  | 5725 | else | 
|  | 5726 | dpll |= DPLLB_MODE_DAC_SERIAL; | 
| Daniel Vetter | 6cc5f34 | 2013-03-27 00:44:53 +0100 | [diff] [blame] | 5727 |  | 
| Daniel Vetter | ef1b460 | 2013-06-01 17:17:04 +0200 | [diff] [blame] | 5728 | if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) { | 
| Daniel Vetter | 198a037f | 2013-04-19 11:14:37 +0200 | [diff] [blame] | 5729 | dpll |= (crtc->config.pixel_multiplier - 1) | 
|  | 5730 | << SDVO_MULTIPLIER_SHIFT_HIRES; | 
| Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 5731 | } | 
| Daniel Vetter | 198a037f | 2013-04-19 11:14:37 +0200 | [diff] [blame] | 5732 |  | 
|  | 5733 | if (is_sdvo) | 
| Daniel Vetter | 4a33e48 | 2013-07-06 12:52:05 +0200 | [diff] [blame] | 5734 | dpll |= DPLL_SDVO_HIGH_SPEED; | 
| Daniel Vetter | 198a037f | 2013-04-19 11:14:37 +0200 | [diff] [blame] | 5735 |  | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 5736 | if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) | 
| Daniel Vetter | 4a33e48 | 2013-07-06 12:52:05 +0200 | [diff] [blame] | 5737 | dpll |= DPLL_SDVO_HIGH_SPEED; | 
| Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 5738 |  | 
|  | 5739 | /* compute bitmask from p1 value */ | 
|  | 5740 | if (IS_PINEVIEW(dev)) | 
|  | 5741 | dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW; | 
|  | 5742 | else { | 
|  | 5743 | dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT; | 
|  | 5744 | if (IS_G4X(dev) && reduced_clock) | 
|  | 5745 | dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT; | 
|  | 5746 | } | 
|  | 5747 | switch (clock->p2) { | 
|  | 5748 | case 5: | 
|  | 5749 | dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5; | 
|  | 5750 | break; | 
|  | 5751 | case 7: | 
|  | 5752 | dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7; | 
|  | 5753 | break; | 
|  | 5754 | case 10: | 
|  | 5755 | dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10; | 
|  | 5756 | break; | 
|  | 5757 | case 14: | 
|  | 5758 | dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14; | 
|  | 5759 | break; | 
|  | 5760 | } | 
|  | 5761 | if (INTEL_INFO(dev)->gen >= 4) | 
|  | 5762 | dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT); | 
|  | 5763 |  | 
| Daniel Vetter | 09ede54 | 2013-04-30 14:01:45 +0200 | [diff] [blame] | 5764 | if (crtc->config.sdvo_tv_clock) | 
| Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 5765 | dpll |= PLL_REF_INPUT_TVCLKINBC; | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 5766 | else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) && | 
| Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 5767 | intel_panel_use_ssc(dev_priv) && num_connectors < 2) | 
|  | 5768 | dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN; | 
|  | 5769 | else | 
|  | 5770 | dpll |= PLL_REF_INPUT_DREFCLK; | 
|  | 5771 |  | 
|  | 5772 | dpll |= DPLL_VCO_ENABLE; | 
| Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 5773 | crtc->config.dpll_hw_state.dpll = dpll; | 
|  | 5774 |  | 
| Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 5775 | if (INTEL_INFO(dev)->gen >= 4) { | 
| Daniel Vetter | ef1b460 | 2013-06-01 17:17:04 +0200 | [diff] [blame] | 5776 | u32 dpll_md = (crtc->config.pixel_multiplier - 1) | 
|  | 5777 | << DPLL_MD_UDI_MULTIPLIER_SHIFT; | 
| Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 5778 | crtc->config.dpll_hw_state.dpll_md = dpll_md; | 
| Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 5779 | } | 
|  | 5780 | } | 
|  | 5781 |  | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 5782 | static void i8xx_update_pll(struct intel_crtc *crtc, | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 5783 | intel_clock_t *reduced_clock, | 
| Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 5784 | int num_connectors) | 
|  | 5785 | { | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 5786 | struct drm_device *dev = crtc->base.dev; | 
| Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 5787 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 5788 | u32 dpll; | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 5789 | struct dpll *clock = &crtc->config.dpll; | 
| Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 5790 |  | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 5791 | i9xx_update_pll_dividers(crtc, reduced_clock); | 
| Vijay Purushothaman | 2a8f64c | 2012-09-27 19:13:06 +0530 | [diff] [blame] | 5792 |  | 
| Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 5793 | dpll = DPLL_VGA_MODE_DIS; | 
|  | 5794 |  | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 5795 | if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) { | 
| Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 5796 | dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT; | 
|  | 5797 | } else { | 
|  | 5798 | if (clock->p1 == 2) | 
|  | 5799 | dpll |= PLL_P1_DIVIDE_BY_TWO; | 
|  | 5800 | else | 
|  | 5801 | dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT; | 
|  | 5802 | if (clock->p2 == 4) | 
|  | 5803 | dpll |= PLL_P2_DIVIDE_BY_4; | 
|  | 5804 | } | 
|  | 5805 |  | 
| Daniel Vetter | 4a33e48 | 2013-07-06 12:52:05 +0200 | [diff] [blame] | 5806 | if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO)) | 
|  | 5807 | dpll |= DPLL_DVO_2X_MODE; | 
|  | 5808 |  | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 5809 | if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) && | 
| Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 5810 | intel_panel_use_ssc(dev_priv) && num_connectors < 2) | 
|  | 5811 | dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN; | 
|  | 5812 | else | 
|  | 5813 | dpll |= PLL_REF_INPUT_DREFCLK; | 
|  | 5814 |  | 
|  | 5815 | dpll |= DPLL_VCO_ENABLE; | 
| Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 5816 | crtc->config.dpll_hw_state.dpll = dpll; | 
| Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 5817 | } | 
|  | 5818 |  | 
| Daniel Vetter | 8a654f3 | 2013-06-01 17:16:22 +0200 | [diff] [blame] | 5819 | static void intel_set_pipe_timings(struct intel_crtc *intel_crtc) | 
| Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 5820 | { | 
|  | 5821 | struct drm_device *dev = intel_crtc->base.dev; | 
|  | 5822 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5823 | enum pipe pipe = intel_crtc->pipe; | 
| Daniel Vetter | 3b117c8 | 2013-04-17 20:15:07 +0200 | [diff] [blame] | 5824 | enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder; | 
| Daniel Vetter | 8a654f3 | 2013-06-01 17:16:22 +0200 | [diff] [blame] | 5825 | struct drm_display_mode *adjusted_mode = | 
|  | 5826 | &intel_crtc->config.adjusted_mode; | 
| Ville Syrjälä | 1caea6e | 2014-03-28 23:29:32 +0200 | [diff] [blame] | 5827 | uint32_t crtc_vtotal, crtc_vblank_end; | 
|  | 5828 | int vsyncshift = 0; | 
| Daniel Vetter | 4d8a62e | 2013-05-03 11:49:51 +0200 | [diff] [blame] | 5829 |  | 
|  | 5830 | /* We need to be careful not to changed the adjusted mode, for otherwise | 
|  | 5831 | * the hw state checker will get angry at the mismatch. */ | 
|  | 5832 | crtc_vtotal = adjusted_mode->crtc_vtotal; | 
|  | 5833 | crtc_vblank_end = adjusted_mode->crtc_vblank_end; | 
| Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 5834 |  | 
| Ville Syrjälä | 609aeac | 2014-03-28 23:29:30 +0200 | [diff] [blame] | 5835 | if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) { | 
| Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 5836 | /* the chip adds 2 halflines automatically */ | 
| Daniel Vetter | 4d8a62e | 2013-05-03 11:49:51 +0200 | [diff] [blame] | 5837 | crtc_vtotal -= 1; | 
|  | 5838 | crtc_vblank_end -= 1; | 
| Ville Syrjälä | 609aeac | 2014-03-28 23:29:30 +0200 | [diff] [blame] | 5839 |  | 
|  | 5840 | if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO)) | 
|  | 5841 | vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2; | 
|  | 5842 | else | 
|  | 5843 | vsyncshift = adjusted_mode->crtc_hsync_start - | 
|  | 5844 | adjusted_mode->crtc_htotal / 2; | 
| Ville Syrjälä | 1caea6e | 2014-03-28 23:29:32 +0200 | [diff] [blame] | 5845 | if (vsyncshift < 0) | 
|  | 5846 | vsyncshift += adjusted_mode->crtc_htotal; | 
| Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 5847 | } | 
|  | 5848 |  | 
|  | 5849 | if (INTEL_INFO(dev)->gen > 3) | 
| Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 5850 | I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift); | 
| Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 5851 |  | 
| Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 5852 | I915_WRITE(HTOTAL(cpu_transcoder), | 
| Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 5853 | (adjusted_mode->crtc_hdisplay - 1) | | 
|  | 5854 | ((adjusted_mode->crtc_htotal - 1) << 16)); | 
| Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 5855 | I915_WRITE(HBLANK(cpu_transcoder), | 
| Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 5856 | (adjusted_mode->crtc_hblank_start - 1) | | 
|  | 5857 | ((adjusted_mode->crtc_hblank_end - 1) << 16)); | 
| Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 5858 | I915_WRITE(HSYNC(cpu_transcoder), | 
| Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 5859 | (adjusted_mode->crtc_hsync_start - 1) | | 
|  | 5860 | ((adjusted_mode->crtc_hsync_end - 1) << 16)); | 
|  | 5861 |  | 
| Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 5862 | I915_WRITE(VTOTAL(cpu_transcoder), | 
| Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 5863 | (adjusted_mode->crtc_vdisplay - 1) | | 
| Daniel Vetter | 4d8a62e | 2013-05-03 11:49:51 +0200 | [diff] [blame] | 5864 | ((crtc_vtotal - 1) << 16)); | 
| Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 5865 | I915_WRITE(VBLANK(cpu_transcoder), | 
| Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 5866 | (adjusted_mode->crtc_vblank_start - 1) | | 
| Daniel Vetter | 4d8a62e | 2013-05-03 11:49:51 +0200 | [diff] [blame] | 5867 | ((crtc_vblank_end - 1) << 16)); | 
| Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 5868 | I915_WRITE(VSYNC(cpu_transcoder), | 
| Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 5869 | (adjusted_mode->crtc_vsync_start - 1) | | 
|  | 5870 | ((adjusted_mode->crtc_vsync_end - 1) << 16)); | 
|  | 5871 |  | 
| Paulo Zanoni | b5e508d | 2012-10-24 11:34:43 -0200 | [diff] [blame] | 5872 | /* Workaround: when the EDP input selection is B, the VTOTAL_B must be | 
|  | 5873 | * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is | 
|  | 5874 | * documented on the DDI_FUNC_CTL register description, EDP Input Select | 
|  | 5875 | * bits. */ | 
|  | 5876 | if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP && | 
|  | 5877 | (pipe == PIPE_B || pipe == PIPE_C)) | 
|  | 5878 | I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder))); | 
|  | 5879 |  | 
| Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 5880 | /* pipesrc controls the size that is scaled from, which should | 
|  | 5881 | * always be the user's requested size. | 
|  | 5882 | */ | 
|  | 5883 | I915_WRITE(PIPESRC(pipe), | 
| Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 5884 | ((intel_crtc->config.pipe_src_w - 1) << 16) | | 
|  | 5885 | (intel_crtc->config.pipe_src_h - 1)); | 
| Paulo Zanoni | b0e77b9 | 2012-10-01 18:10:53 -0300 | [diff] [blame] | 5886 | } | 
|  | 5887 |  | 
| Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 5888 | static void intel_get_pipe_timings(struct intel_crtc *crtc, | 
|  | 5889 | struct intel_crtc_config *pipe_config) | 
|  | 5890 | { | 
|  | 5891 | struct drm_device *dev = crtc->base.dev; | 
|  | 5892 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5893 | enum transcoder cpu_transcoder = pipe_config->cpu_transcoder; | 
|  | 5894 | uint32_t tmp; | 
|  | 5895 |  | 
|  | 5896 | tmp = I915_READ(HTOTAL(cpu_transcoder)); | 
|  | 5897 | pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1; | 
|  | 5898 | pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1; | 
|  | 5899 | tmp = I915_READ(HBLANK(cpu_transcoder)); | 
|  | 5900 | pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1; | 
|  | 5901 | pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1; | 
|  | 5902 | tmp = I915_READ(HSYNC(cpu_transcoder)); | 
|  | 5903 | pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1; | 
|  | 5904 | pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1; | 
|  | 5905 |  | 
|  | 5906 | tmp = I915_READ(VTOTAL(cpu_transcoder)); | 
|  | 5907 | pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1; | 
|  | 5908 | pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1; | 
|  | 5909 | tmp = I915_READ(VBLANK(cpu_transcoder)); | 
|  | 5910 | pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1; | 
|  | 5911 | pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1; | 
|  | 5912 | tmp = I915_READ(VSYNC(cpu_transcoder)); | 
|  | 5913 | pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1; | 
|  | 5914 | pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1; | 
|  | 5915 |  | 
|  | 5916 | if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) { | 
|  | 5917 | pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE; | 
|  | 5918 | pipe_config->adjusted_mode.crtc_vtotal += 1; | 
|  | 5919 | pipe_config->adjusted_mode.crtc_vblank_end += 1; | 
|  | 5920 | } | 
|  | 5921 |  | 
|  | 5922 | tmp = I915_READ(PIPESRC(crtc->pipe)); | 
| Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 5923 | pipe_config->pipe_src_h = (tmp & 0xffff) + 1; | 
|  | 5924 | pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1; | 
|  | 5925 |  | 
|  | 5926 | pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h; | 
|  | 5927 | pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w; | 
| Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 5928 | } | 
|  | 5929 |  | 
| Daniel Vetter | f6a8328 | 2014-02-11 15:28:57 -0800 | [diff] [blame] | 5930 | void intel_mode_from_pipe_config(struct drm_display_mode *mode, | 
|  | 5931 | struct intel_crtc_config *pipe_config) | 
| Jesse Barnes | babea61 | 2013-06-26 18:57:38 +0300 | [diff] [blame] | 5932 | { | 
| Daniel Vetter | f6a8328 | 2014-02-11 15:28:57 -0800 | [diff] [blame] | 5933 | mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay; | 
|  | 5934 | mode->htotal = pipe_config->adjusted_mode.crtc_htotal; | 
|  | 5935 | mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start; | 
|  | 5936 | mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end; | 
| Jesse Barnes | babea61 | 2013-06-26 18:57:38 +0300 | [diff] [blame] | 5937 |  | 
| Daniel Vetter | f6a8328 | 2014-02-11 15:28:57 -0800 | [diff] [blame] | 5938 | mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay; | 
|  | 5939 | mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal; | 
|  | 5940 | mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start; | 
|  | 5941 | mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end; | 
| Jesse Barnes | babea61 | 2013-06-26 18:57:38 +0300 | [diff] [blame] | 5942 |  | 
| Daniel Vetter | f6a8328 | 2014-02-11 15:28:57 -0800 | [diff] [blame] | 5943 | mode->flags = pipe_config->adjusted_mode.flags; | 
| Jesse Barnes | babea61 | 2013-06-26 18:57:38 +0300 | [diff] [blame] | 5944 |  | 
| Daniel Vetter | f6a8328 | 2014-02-11 15:28:57 -0800 | [diff] [blame] | 5945 | mode->clock = pipe_config->adjusted_mode.crtc_clock; | 
|  | 5946 | mode->flags |= pipe_config->adjusted_mode.flags; | 
| Jesse Barnes | babea61 | 2013-06-26 18:57:38 +0300 | [diff] [blame] | 5947 | } | 
|  | 5948 |  | 
| Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 5949 | static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc) | 
|  | 5950 | { | 
|  | 5951 | struct drm_device *dev = intel_crtc->base.dev; | 
|  | 5952 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 5953 | uint32_t pipeconf; | 
|  | 5954 |  | 
| Daniel Vetter | 9f11a9e | 2013-06-13 00:54:58 +0200 | [diff] [blame] | 5955 | pipeconf = 0; | 
| Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 5956 |  | 
| Daniel Vetter | 67c72a1 | 2013-09-24 11:46:14 +0200 | [diff] [blame] | 5957 | if (dev_priv->quirks & QUIRK_PIPEA_FORCE && | 
|  | 5958 | I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE) | 
|  | 5959 | pipeconf |= PIPECONF_ENABLE; | 
|  | 5960 |  | 
| Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 5961 | if (intel_crtc->config.double_wide) | 
|  | 5962 | pipeconf |= PIPECONF_DOUBLE_WIDE; | 
| Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 5963 |  | 
| Daniel Vetter | ff9ce46 | 2013-04-24 14:57:17 +0200 | [diff] [blame] | 5964 | /* only g4x and later have fancy bpc/dither controls */ | 
|  | 5965 | if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) { | 
| Daniel Vetter | ff9ce46 | 2013-04-24 14:57:17 +0200 | [diff] [blame] | 5966 | /* Bspec claims that we can't use dithering for 30bpp pipes. */ | 
|  | 5967 | if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30) | 
|  | 5968 | pipeconf |= PIPECONF_DITHER_EN | | 
|  | 5969 | PIPECONF_DITHER_TYPE_SP; | 
|  | 5970 |  | 
|  | 5971 | switch (intel_crtc->config.pipe_bpp) { | 
|  | 5972 | case 18: | 
|  | 5973 | pipeconf |= PIPECONF_6BPC; | 
|  | 5974 | break; | 
|  | 5975 | case 24: | 
|  | 5976 | pipeconf |= PIPECONF_8BPC; | 
|  | 5977 | break; | 
|  | 5978 | case 30: | 
|  | 5979 | pipeconf |= PIPECONF_10BPC; | 
|  | 5980 | break; | 
|  | 5981 | default: | 
|  | 5982 | /* Case prevented by intel_choose_pipe_bpp_dither. */ | 
|  | 5983 | BUG(); | 
| Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 5984 | } | 
|  | 5985 | } | 
|  | 5986 |  | 
|  | 5987 | if (HAS_PIPE_CXSR(dev)) { | 
|  | 5988 | if (intel_crtc->lowfreq_avail) { | 
|  | 5989 | DRM_DEBUG_KMS("enabling CxSR downclocking\n"); | 
|  | 5990 | pipeconf |= PIPECONF_CXSR_DOWNCLOCK; | 
|  | 5991 | } else { | 
|  | 5992 | DRM_DEBUG_KMS("disabling CxSR downclocking\n"); | 
| Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 5993 | } | 
|  | 5994 | } | 
|  | 5995 |  | 
| Ville Syrjälä | efc2cff | 2014-03-28 23:29:31 +0200 | [diff] [blame] | 5996 | if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) { | 
|  | 5997 | if (INTEL_INFO(dev)->gen < 4 || | 
|  | 5998 | intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO)) | 
|  | 5999 | pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION; | 
|  | 6000 | else | 
|  | 6001 | pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT; | 
|  | 6002 | } else | 
| Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 6003 | pipeconf |= PIPECONF_PROGRESSIVE; | 
|  | 6004 |  | 
| Daniel Vetter | 9f11a9e | 2013-06-13 00:54:58 +0200 | [diff] [blame] | 6005 | if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range) | 
|  | 6006 | pipeconf |= PIPECONF_COLOR_RANGE_SELECT; | 
| Ville Syrjälä | 9c8e09b | 2013-04-02 16:10:09 +0300 | [diff] [blame] | 6007 |  | 
| Daniel Vetter | 84b046f | 2013-02-19 18:48:54 +0100 | [diff] [blame] | 6008 | I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf); | 
|  | 6009 | POSTING_READ(PIPECONF(intel_crtc->pipe)); | 
|  | 6010 | } | 
|  | 6011 |  | 
| Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 6012 | static int i9xx_crtc_mode_set(struct drm_crtc *crtc, | 
| Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 6013 | int x, int y, | 
| Daniel Vetter | 94352cf | 2012-07-05 22:51:56 +0200 | [diff] [blame] | 6014 | struct drm_framebuffer *fb) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 6015 | { | 
|  | 6016 | struct drm_device *dev = crtc->dev; | 
|  | 6017 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 6018 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Eric Anholt | c751ce4 | 2010-03-25 11:48:48 -0700 | [diff] [blame] | 6019 | int refclk, num_connectors = 0; | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 6020 | intel_clock_t clock, reduced_clock; | 
| Daniel Vetter | a16af72 | 2013-04-30 14:01:44 +0200 | [diff] [blame] | 6021 | bool ok, has_reduced_clock = false; | 
| Jani Nikula | e9fd1c0 | 2013-08-27 15:12:23 +0300 | [diff] [blame] | 6022 | bool is_lvds = false, is_dsi = false; | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 6023 | struct intel_encoder *encoder; | 
| Ma Ling | d490609 | 2009-03-18 20:13:27 +0800 | [diff] [blame] | 6024 | const intel_limit_t *limit; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 6025 |  | 
| Daniel Vetter | 6c2b7c1 | 2012-07-05 09:50:24 +0200 | [diff] [blame] | 6026 | for_each_encoder_on_crtc(dev, crtc, encoder) { | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 6027 | switch (encoder->type) { | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 6028 | case INTEL_OUTPUT_LVDS: | 
|  | 6029 | is_lvds = true; | 
|  | 6030 | break; | 
| Jani Nikula | e9fd1c0 | 2013-08-27 15:12:23 +0300 | [diff] [blame] | 6031 | case INTEL_OUTPUT_DSI: | 
|  | 6032 | is_dsi = true; | 
|  | 6033 | break; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 6034 | } | 
| Kristian Høgsberg | 43565a0 | 2009-02-13 20:56:52 -0500 | [diff] [blame] | 6035 |  | 
| Eric Anholt | c751ce4 | 2010-03-25 11:48:48 -0700 | [diff] [blame] | 6036 | num_connectors++; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 6037 | } | 
|  | 6038 |  | 
| Jani Nikula | f233533 | 2013-09-13 11:03:09 +0300 | [diff] [blame] | 6039 | if (is_dsi) | 
| Daniel Vetter | 5b18e57 | 2014-04-24 23:55:06 +0200 | [diff] [blame] | 6040 | return 0; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 6041 |  | 
| Jani Nikula | f233533 | 2013-09-13 11:03:09 +0300 | [diff] [blame] | 6042 | if (!intel_crtc->config.clock_set) { | 
|  | 6043 | refclk = i9xx_get_refclk(crtc, num_connectors); | 
|  | 6044 |  | 
| Jani Nikula | e9fd1c0 | 2013-08-27 15:12:23 +0300 | [diff] [blame] | 6045 | /* | 
|  | 6046 | * Returns a set of divisors for the desired target clock with | 
|  | 6047 | * the given refclk, or FALSE.  The returned values represent | 
|  | 6048 | * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + | 
|  | 6049 | * 2) / p1 / p2. | 
|  | 6050 | */ | 
|  | 6051 | limit = intel_limit(crtc, refclk); | 
|  | 6052 | ok = dev_priv->display.find_dpll(limit, crtc, | 
|  | 6053 | intel_crtc->config.port_clock, | 
|  | 6054 | refclk, NULL, &clock); | 
| Jani Nikula | f233533 | 2013-09-13 11:03:09 +0300 | [diff] [blame] | 6055 | if (!ok) { | 
| Jani Nikula | e9fd1c0 | 2013-08-27 15:12:23 +0300 | [diff] [blame] | 6056 | DRM_ERROR("Couldn't find PLL settings for mode!\n"); | 
|  | 6057 | return -EINVAL; | 
|  | 6058 | } | 
| Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 6059 |  | 
| Jani Nikula | f233533 | 2013-09-13 11:03:09 +0300 | [diff] [blame] | 6060 | if (is_lvds && dev_priv->lvds_downclock_avail) { | 
|  | 6061 | /* | 
|  | 6062 | * Ensure we match the reduced clock's P to the target | 
|  | 6063 | * clock.  If the clocks don't match, we can't switch | 
|  | 6064 | * the display clock by using the FP0/FP1. In such case | 
|  | 6065 | * we will disable the LVDS downclock feature. | 
|  | 6066 | */ | 
|  | 6067 | has_reduced_clock = | 
|  | 6068 | dev_priv->display.find_dpll(limit, crtc, | 
|  | 6069 | dev_priv->lvds_downclock, | 
|  | 6070 | refclk, &clock, | 
|  | 6071 | &reduced_clock); | 
|  | 6072 | } | 
|  | 6073 | /* Compat-code for transition, will disappear. */ | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 6074 | intel_crtc->config.dpll.n = clock.n; | 
|  | 6075 | intel_crtc->config.dpll.m1 = clock.m1; | 
|  | 6076 | intel_crtc->config.dpll.m2 = clock.m2; | 
|  | 6077 | intel_crtc->config.dpll.p1 = clock.p1; | 
|  | 6078 | intel_crtc->config.dpll.p2 = clock.p2; | 
|  | 6079 | } | 
| Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 6080 |  | 
| Jani Nikula | e9fd1c0 | 2013-08-27 15:12:23 +0300 | [diff] [blame] | 6081 | if (IS_GEN2(dev)) { | 
| Daniel Vetter | 8a654f3 | 2013-06-01 17:16:22 +0200 | [diff] [blame] | 6082 | i8xx_update_pll(intel_crtc, | 
| Vijay Purushothaman | 2a8f64c | 2012-09-27 19:13:06 +0530 | [diff] [blame] | 6083 | has_reduced_clock ? &reduced_clock : NULL, | 
|  | 6084 | num_connectors); | 
| Chon Ming Lee | 9d556c9 | 2014-05-02 14:27:47 +0300 | [diff] [blame] | 6085 | } else if (IS_CHERRYVIEW(dev)) { | 
|  | 6086 | chv_update_pll(intel_crtc); | 
| Jani Nikula | e9fd1c0 | 2013-08-27 15:12:23 +0300 | [diff] [blame] | 6087 | } else if (IS_VALLEYVIEW(dev)) { | 
| Jani Nikula | f233533 | 2013-09-13 11:03:09 +0300 | [diff] [blame] | 6088 | vlv_update_pll(intel_crtc); | 
| Jani Nikula | e9fd1c0 | 2013-08-27 15:12:23 +0300 | [diff] [blame] | 6089 | } else { | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 6090 | i9xx_update_pll(intel_crtc, | 
| Daniel Vetter | eb1cbe4 | 2012-03-28 23:12:16 +0200 | [diff] [blame] | 6091 | has_reduced_clock ? &reduced_clock : NULL, | 
| Robin Schroer | eba905b | 2014-05-18 02:24:50 +0200 | [diff] [blame] | 6092 | num_connectors); | 
| Jani Nikula | e9fd1c0 | 2013-08-27 15:12:23 +0300 | [diff] [blame] | 6093 | } | 
| Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 6094 |  | 
| Daniel Vetter | c8f7a0d | 2014-04-24 23:55:04 +0200 | [diff] [blame] | 6095 | return 0; | 
| Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 6096 | } | 
|  | 6097 |  | 
| Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 6098 | static void i9xx_get_pfit_config(struct intel_crtc *crtc, | 
|  | 6099 | struct intel_crtc_config *pipe_config) | 
|  | 6100 | { | 
|  | 6101 | struct drm_device *dev = crtc->base.dev; | 
|  | 6102 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 6103 | uint32_t tmp; | 
|  | 6104 |  | 
| Ville Syrjälä | dc9e7dec | 2014-01-10 14:06:45 +0200 | [diff] [blame] | 6105 | if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev))) | 
|  | 6106 | return; | 
|  | 6107 |  | 
| Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 6108 | tmp = I915_READ(PFIT_CONTROL); | 
| Daniel Vetter | 0692282 | 2013-07-11 13:35:40 +0200 | [diff] [blame] | 6109 | if (!(tmp & PFIT_ENABLE)) | 
|  | 6110 | return; | 
| Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 6111 |  | 
| Daniel Vetter | 0692282 | 2013-07-11 13:35:40 +0200 | [diff] [blame] | 6112 | /* Check whether the pfit is attached to our pipe. */ | 
| Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 6113 | if (INTEL_INFO(dev)->gen < 4) { | 
|  | 6114 | if (crtc->pipe != PIPE_B) | 
|  | 6115 | return; | 
| Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 6116 | } else { | 
|  | 6117 | if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT)) | 
|  | 6118 | return; | 
|  | 6119 | } | 
|  | 6120 |  | 
| Daniel Vetter | 0692282 | 2013-07-11 13:35:40 +0200 | [diff] [blame] | 6121 | pipe_config->gmch_pfit.control = tmp; | 
| Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 6122 | pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS); | 
|  | 6123 | if (INTEL_INFO(dev)->gen < 5) | 
|  | 6124 | pipe_config->gmch_pfit.lvds_border_bits = | 
|  | 6125 | I915_READ(LVDS) & LVDS_BORDER_ENABLE; | 
|  | 6126 | } | 
|  | 6127 |  | 
| Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 6128 | static void vlv_crtc_clock_get(struct intel_crtc *crtc, | 
|  | 6129 | struct intel_crtc_config *pipe_config) | 
|  | 6130 | { | 
|  | 6131 | struct drm_device *dev = crtc->base.dev; | 
|  | 6132 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 6133 | int pipe = pipe_config->cpu_transcoder; | 
|  | 6134 | intel_clock_t clock; | 
|  | 6135 | u32 mdiv; | 
| Chris Wilson | 662c6ec | 2013-09-25 14:24:01 -0700 | [diff] [blame] | 6136 | int refclk = 100000; | 
| Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 6137 |  | 
|  | 6138 | mutex_lock(&dev_priv->dpio_lock); | 
| Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 6139 | mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe)); | 
| Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 6140 | mutex_unlock(&dev_priv->dpio_lock); | 
|  | 6141 |  | 
|  | 6142 | clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7; | 
|  | 6143 | clock.m2 = mdiv & DPIO_M2DIV_MASK; | 
|  | 6144 | clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf; | 
|  | 6145 | clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7; | 
|  | 6146 | clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f; | 
|  | 6147 |  | 
| Ville Syrjälä | f646628 | 2013-10-14 14:50:31 +0300 | [diff] [blame] | 6148 | vlv_clock(refclk, &clock); | 
| Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 6149 |  | 
| Ville Syrjälä | f646628 | 2013-10-14 14:50:31 +0300 | [diff] [blame] | 6150 | /* clock.dot is the fast clock */ | 
|  | 6151 | pipe_config->port_clock = clock.dot / 5; | 
| Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 6152 | } | 
|  | 6153 |  | 
| Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 6154 | static void i9xx_get_plane_config(struct intel_crtc *crtc, | 
|  | 6155 | struct intel_plane_config *plane_config) | 
|  | 6156 | { | 
|  | 6157 | struct drm_device *dev = crtc->base.dev; | 
|  | 6158 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 6159 | u32 val, base, offset; | 
|  | 6160 | int pipe = crtc->pipe, plane = crtc->plane; | 
|  | 6161 | int fourcc, pixel_format; | 
|  | 6162 | int aligned_height; | 
|  | 6163 |  | 
| Dave Airlie | 66e514c | 2014-04-03 07:51:54 +1000 | [diff] [blame] | 6164 | crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL); | 
|  | 6165 | if (!crtc->base.primary->fb) { | 
| Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 6166 | DRM_DEBUG_KMS("failed to alloc fb\n"); | 
|  | 6167 | return; | 
|  | 6168 | } | 
|  | 6169 |  | 
|  | 6170 | val = I915_READ(DSPCNTR(plane)); | 
|  | 6171 |  | 
|  | 6172 | if (INTEL_INFO(dev)->gen >= 4) | 
|  | 6173 | if (val & DISPPLANE_TILED) | 
|  | 6174 | plane_config->tiled = true; | 
|  | 6175 |  | 
|  | 6176 | pixel_format = val & DISPPLANE_PIXFORMAT_MASK; | 
|  | 6177 | fourcc = intel_format_to_fourcc(pixel_format); | 
| Dave Airlie | 66e514c | 2014-04-03 07:51:54 +1000 | [diff] [blame] | 6178 | crtc->base.primary->fb->pixel_format = fourcc; | 
|  | 6179 | crtc->base.primary->fb->bits_per_pixel = | 
| Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 6180 | drm_format_plane_cpp(fourcc, 0) * 8; | 
|  | 6181 |  | 
|  | 6182 | if (INTEL_INFO(dev)->gen >= 4) { | 
|  | 6183 | if (plane_config->tiled) | 
|  | 6184 | offset = I915_READ(DSPTILEOFF(plane)); | 
|  | 6185 | else | 
|  | 6186 | offset = I915_READ(DSPLINOFF(plane)); | 
|  | 6187 | base = I915_READ(DSPSURF(plane)) & 0xfffff000; | 
|  | 6188 | } else { | 
|  | 6189 | base = I915_READ(DSPADDR(plane)); | 
|  | 6190 | } | 
|  | 6191 | plane_config->base = base; | 
|  | 6192 |  | 
|  | 6193 | val = I915_READ(PIPESRC(pipe)); | 
| Dave Airlie | 66e514c | 2014-04-03 07:51:54 +1000 | [diff] [blame] | 6194 | crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1; | 
|  | 6195 | crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1; | 
| Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 6196 |  | 
|  | 6197 | val = I915_READ(DSPSTRIDE(pipe)); | 
| Dave Airlie | 66e514c | 2014-04-03 07:51:54 +1000 | [diff] [blame] | 6198 | crtc->base.primary->fb->pitches[0] = val & 0xffffff80; | 
| Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 6199 |  | 
| Dave Airlie | 66e514c | 2014-04-03 07:51:54 +1000 | [diff] [blame] | 6200 | aligned_height = intel_align_height(dev, crtc->base.primary->fb->height, | 
| Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 6201 | plane_config->tiled); | 
|  | 6202 |  | 
| Fabian Frederick | 1267a26 | 2014-07-01 20:39:41 +0200 | [diff] [blame] | 6203 | plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] * | 
|  | 6204 | aligned_height); | 
| Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 6205 |  | 
|  | 6206 | DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n", | 
| Dave Airlie | 66e514c | 2014-04-03 07:51:54 +1000 | [diff] [blame] | 6207 | pipe, plane, crtc->base.primary->fb->width, | 
|  | 6208 | crtc->base.primary->fb->height, | 
|  | 6209 | crtc->base.primary->fb->bits_per_pixel, base, | 
|  | 6210 | crtc->base.primary->fb->pitches[0], | 
| Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 6211 | plane_config->size); | 
|  | 6212 |  | 
|  | 6213 | } | 
|  | 6214 |  | 
| Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 6215 | static void chv_crtc_clock_get(struct intel_crtc *crtc, | 
|  | 6216 | struct intel_crtc_config *pipe_config) | 
|  | 6217 | { | 
|  | 6218 | struct drm_device *dev = crtc->base.dev; | 
|  | 6219 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 6220 | int pipe = pipe_config->cpu_transcoder; | 
|  | 6221 | enum dpio_channel port = vlv_pipe_to_channel(pipe); | 
|  | 6222 | intel_clock_t clock; | 
|  | 6223 | u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2; | 
|  | 6224 | int refclk = 100000; | 
|  | 6225 |  | 
|  | 6226 | mutex_lock(&dev_priv->dpio_lock); | 
|  | 6227 | cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port)); | 
|  | 6228 | pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port)); | 
|  | 6229 | pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port)); | 
|  | 6230 | pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port)); | 
|  | 6231 | mutex_unlock(&dev_priv->dpio_lock); | 
|  | 6232 |  | 
|  | 6233 | clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0; | 
|  | 6234 | clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff); | 
|  | 6235 | clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf; | 
|  | 6236 | clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7; | 
|  | 6237 | clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f; | 
|  | 6238 |  | 
|  | 6239 | chv_clock(refclk, &clock); | 
|  | 6240 |  | 
|  | 6241 | /* clock.dot is the fast clock */ | 
|  | 6242 | pipe_config->port_clock = clock.dot / 5; | 
|  | 6243 | } | 
|  | 6244 |  | 
| Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 6245 | static bool i9xx_get_pipe_config(struct intel_crtc *crtc, | 
|  | 6246 | struct intel_crtc_config *pipe_config) | 
|  | 6247 | { | 
|  | 6248 | struct drm_device *dev = crtc->base.dev; | 
|  | 6249 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 6250 | uint32_t tmp; | 
|  | 6251 |  | 
| Imre Deak | b5482bd | 2014-03-05 16:20:55 +0200 | [diff] [blame] | 6252 | if (!intel_display_power_enabled(dev_priv, | 
|  | 6253 | POWER_DOMAIN_PIPE(crtc->pipe))) | 
|  | 6254 | return false; | 
|  | 6255 |  | 
| Daniel Vetter | e143a21 | 2013-07-04 12:01:15 +0200 | [diff] [blame] | 6256 | pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe; | 
| Daniel Vetter | c0d43d6 | 2013-06-07 23:11:08 +0200 | [diff] [blame] | 6257 | pipe_config->shared_dpll = DPLL_ID_PRIVATE; | 
| Daniel Vetter | eccb140 | 2013-05-22 00:50:22 +0200 | [diff] [blame] | 6258 |  | 
| Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 6259 | tmp = I915_READ(PIPECONF(crtc->pipe)); | 
|  | 6260 | if (!(tmp & PIPECONF_ENABLE)) | 
|  | 6261 | return false; | 
|  | 6262 |  | 
| Ville Syrjälä | 42571ae | 2013-09-06 23:29:00 +0300 | [diff] [blame] | 6263 | if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) { | 
|  | 6264 | switch (tmp & PIPECONF_BPC_MASK) { | 
|  | 6265 | case PIPECONF_6BPC: | 
|  | 6266 | pipe_config->pipe_bpp = 18; | 
|  | 6267 | break; | 
|  | 6268 | case PIPECONF_8BPC: | 
|  | 6269 | pipe_config->pipe_bpp = 24; | 
|  | 6270 | break; | 
|  | 6271 | case PIPECONF_10BPC: | 
|  | 6272 | pipe_config->pipe_bpp = 30; | 
|  | 6273 | break; | 
|  | 6274 | default: | 
|  | 6275 | break; | 
|  | 6276 | } | 
|  | 6277 | } | 
|  | 6278 |  | 
| Daniel Vetter | b5a9fa0 | 2014-04-24 23:54:49 +0200 | [diff] [blame] | 6279 | if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT)) | 
|  | 6280 | pipe_config->limited_color_range = true; | 
|  | 6281 |  | 
| Ville Syrjälä | 282740f | 2013-09-04 18:30:03 +0300 | [diff] [blame] | 6282 | if (INTEL_INFO(dev)->gen < 4) | 
|  | 6283 | pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE; | 
|  | 6284 |  | 
| Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 6285 | intel_get_pipe_timings(crtc, pipe_config); | 
|  | 6286 |  | 
| Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 6287 | i9xx_get_pfit_config(crtc, pipe_config); | 
|  | 6288 |  | 
| Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 6289 | if (INTEL_INFO(dev)->gen >= 4) { | 
|  | 6290 | tmp = I915_READ(DPLL_MD(crtc->pipe)); | 
|  | 6291 | pipe_config->pixel_multiplier = | 
|  | 6292 | ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK) | 
|  | 6293 | >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1; | 
| Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 6294 | pipe_config->dpll_hw_state.dpll_md = tmp; | 
| Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 6295 | } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) { | 
|  | 6296 | tmp = I915_READ(DPLL(crtc->pipe)); | 
|  | 6297 | pipe_config->pixel_multiplier = | 
|  | 6298 | ((tmp & SDVO_MULTIPLIER_MASK) | 
|  | 6299 | >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1; | 
|  | 6300 | } else { | 
|  | 6301 | /* Note that on i915G/GM the pixel multiplier is in the sdvo | 
|  | 6302 | * port and will be fixed up in the encoder->get_config | 
|  | 6303 | * function. */ | 
|  | 6304 | pipe_config->pixel_multiplier = 1; | 
|  | 6305 | } | 
| Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 6306 | pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe)); | 
|  | 6307 | if (!IS_VALLEYVIEW(dev)) { | 
|  | 6308 | pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe)); | 
|  | 6309 | pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe)); | 
| Ville Syrjälä | 165e901 | 2013-06-26 17:44:15 +0300 | [diff] [blame] | 6310 | } else { | 
|  | 6311 | /* Mask out read-only status bits. */ | 
|  | 6312 | pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV | | 
|  | 6313 | DPLL_PORTC_READY_MASK | | 
|  | 6314 | DPLL_PORTB_READY_MASK); | 
| Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 6315 | } | 
| Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 6316 |  | 
| Ville Syrjälä | 70b23a9 | 2014-04-09 13:28:22 +0300 | [diff] [blame] | 6317 | if (IS_CHERRYVIEW(dev)) | 
|  | 6318 | chv_crtc_clock_get(crtc, pipe_config); | 
|  | 6319 | else if (IS_VALLEYVIEW(dev)) | 
| Jesse Barnes | acbec81 | 2013-09-20 11:29:32 -0700 | [diff] [blame] | 6320 | vlv_crtc_clock_get(crtc, pipe_config); | 
|  | 6321 | else | 
|  | 6322 | i9xx_crtc_clock_get(crtc, pipe_config); | 
| Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 6323 |  | 
| Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 6324 | return true; | 
|  | 6325 | } | 
|  | 6326 |  | 
| Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 6327 | static void ironlake_init_pch_refclk(struct drm_device *dev) | 
| Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 6328 | { | 
|  | 6329 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 6330 | struct drm_mode_config *mode_config = &dev->mode_config; | 
| Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 6331 | struct intel_encoder *encoder; | 
| Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 6332 | u32 val, final; | 
| Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 6333 | bool has_lvds = false; | 
| Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 6334 | bool has_cpu_edp = false; | 
| Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 6335 | bool has_panel = false; | 
| Keith Packard | 99eb6a0 | 2011-09-26 14:29:12 -0700 | [diff] [blame] | 6336 | bool has_ck505 = false; | 
|  | 6337 | bool can_ssc = false; | 
| Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 6338 |  | 
|  | 6339 | /* We need to take the global config into account */ | 
| Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 6340 | list_for_each_entry(encoder, &mode_config->encoder_list, | 
|  | 6341 | base.head) { | 
|  | 6342 | switch (encoder->type) { | 
|  | 6343 | case INTEL_OUTPUT_LVDS: | 
|  | 6344 | has_panel = true; | 
|  | 6345 | has_lvds = true; | 
|  | 6346 | break; | 
|  | 6347 | case INTEL_OUTPUT_EDP: | 
|  | 6348 | has_panel = true; | 
| Imre Deak | 2de6905 | 2013-05-08 13:14:04 +0300 | [diff] [blame] | 6349 | if (enc_to_dig_port(&encoder->base)->port == PORT_A) | 
| Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 6350 | has_cpu_edp = true; | 
|  | 6351 | break; | 
| Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 6352 | } | 
|  | 6353 | } | 
|  | 6354 |  | 
| Keith Packard | 99eb6a0 | 2011-09-26 14:29:12 -0700 | [diff] [blame] | 6355 | if (HAS_PCH_IBX(dev)) { | 
| Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 6356 | has_ck505 = dev_priv->vbt.display_clock_mode; | 
| Keith Packard | 99eb6a0 | 2011-09-26 14:29:12 -0700 | [diff] [blame] | 6357 | can_ssc = has_ck505; | 
|  | 6358 | } else { | 
|  | 6359 | has_ck505 = false; | 
|  | 6360 | can_ssc = true; | 
|  | 6361 | } | 
|  | 6362 |  | 
| Imre Deak | 2de6905 | 2013-05-08 13:14:04 +0300 | [diff] [blame] | 6363 | DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n", | 
|  | 6364 | has_panel, has_lvds, has_ck505); | 
| Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 6365 |  | 
|  | 6366 | /* Ironlake: try to setup display ref clock before DPLL | 
|  | 6367 | * enabling. This is only under driver's control after | 
|  | 6368 | * PCH B stepping, previous chipset stepping should be | 
|  | 6369 | * ignoring this setting. | 
|  | 6370 | */ | 
| Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 6371 | val = I915_READ(PCH_DREF_CONTROL); | 
| Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 6372 |  | 
| Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 6373 | /* As we must carefully and slowly disable/enable each source in turn, | 
|  | 6374 | * compute the final state we want first and check if we need to | 
|  | 6375 | * make any changes at all. | 
|  | 6376 | */ | 
|  | 6377 | final = val; | 
|  | 6378 | final &= ~DREF_NONSPREAD_SOURCE_MASK; | 
| Keith Packard | 99eb6a0 | 2011-09-26 14:29:12 -0700 | [diff] [blame] | 6379 | if (has_ck505) | 
| Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 6380 | final |= DREF_NONSPREAD_CK505_ENABLE; | 
| Keith Packard | 99eb6a0 | 2011-09-26 14:29:12 -0700 | [diff] [blame] | 6381 | else | 
| Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 6382 | final |= DREF_NONSPREAD_SOURCE_ENABLE; | 
|  | 6383 |  | 
|  | 6384 | final &= ~DREF_SSC_SOURCE_MASK; | 
|  | 6385 | final &= ~DREF_CPU_SOURCE_OUTPUT_MASK; | 
|  | 6386 | final &= ~DREF_SSC1_ENABLE; | 
| Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 6387 |  | 
| Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 6388 | if (has_panel) { | 
| Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 6389 | final |= DREF_SSC_SOURCE_ENABLE; | 
|  | 6390 |  | 
|  | 6391 | if (intel_panel_use_ssc(dev_priv) && can_ssc) | 
|  | 6392 | final |= DREF_SSC1_ENABLE; | 
|  | 6393 |  | 
|  | 6394 | if (has_cpu_edp) { | 
|  | 6395 | if (intel_panel_use_ssc(dev_priv) && can_ssc) | 
|  | 6396 | final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD; | 
|  | 6397 | else | 
|  | 6398 | final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD; | 
|  | 6399 | } else | 
|  | 6400 | final |= DREF_CPU_SOURCE_OUTPUT_DISABLE; | 
|  | 6401 | } else { | 
|  | 6402 | final |= DREF_SSC_SOURCE_DISABLE; | 
|  | 6403 | final |= DREF_CPU_SOURCE_OUTPUT_DISABLE; | 
|  | 6404 | } | 
|  | 6405 |  | 
|  | 6406 | if (final == val) | 
|  | 6407 | return; | 
|  | 6408 |  | 
|  | 6409 | /* Always enable nonspread source */ | 
|  | 6410 | val &= ~DREF_NONSPREAD_SOURCE_MASK; | 
|  | 6411 |  | 
|  | 6412 | if (has_ck505) | 
|  | 6413 | val |= DREF_NONSPREAD_CK505_ENABLE; | 
|  | 6414 | else | 
|  | 6415 | val |= DREF_NONSPREAD_SOURCE_ENABLE; | 
|  | 6416 |  | 
|  | 6417 | if (has_panel) { | 
|  | 6418 | val &= ~DREF_SSC_SOURCE_MASK; | 
|  | 6419 | val |= DREF_SSC_SOURCE_ENABLE; | 
| Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 6420 |  | 
| Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 6421 | /* SSC must be turned on before enabling the CPU output  */ | 
| Keith Packard | 99eb6a0 | 2011-09-26 14:29:12 -0700 | [diff] [blame] | 6422 | if (intel_panel_use_ssc(dev_priv) && can_ssc) { | 
| Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 6423 | DRM_DEBUG_KMS("Using SSC on panel\n"); | 
| Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 6424 | val |= DREF_SSC1_ENABLE; | 
| Daniel Vetter | e77166b | 2012-03-30 22:14:05 +0200 | [diff] [blame] | 6425 | } else | 
| Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 6426 | val &= ~DREF_SSC1_ENABLE; | 
| Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 6427 |  | 
|  | 6428 | /* Get SSC going before enabling the outputs */ | 
| Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 6429 | I915_WRITE(PCH_DREF_CONTROL, val); | 
| Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 6430 | POSTING_READ(PCH_DREF_CONTROL); | 
|  | 6431 | udelay(200); | 
|  | 6432 |  | 
| Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 6433 | val &= ~DREF_CPU_SOURCE_OUTPUT_MASK; | 
| Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 6434 |  | 
|  | 6435 | /* Enable CPU source on CPU attached eDP */ | 
| Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 6436 | if (has_cpu_edp) { | 
| Keith Packard | 99eb6a0 | 2011-09-26 14:29:12 -0700 | [diff] [blame] | 6437 | if (intel_panel_use_ssc(dev_priv) && can_ssc) { | 
| Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 6438 | DRM_DEBUG_KMS("Using SSC on eDP\n"); | 
| Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 6439 | val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD; | 
| Robin Schroer | eba905b | 2014-05-18 02:24:50 +0200 | [diff] [blame] | 6440 | } else | 
| Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 6441 | val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD; | 
| Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 6442 | } else | 
| Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 6443 | val |= DREF_CPU_SOURCE_OUTPUT_DISABLE; | 
| Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 6444 |  | 
| Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 6445 | I915_WRITE(PCH_DREF_CONTROL, val); | 
| Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 6446 | POSTING_READ(PCH_DREF_CONTROL); | 
|  | 6447 | udelay(200); | 
|  | 6448 | } else { | 
|  | 6449 | DRM_DEBUG_KMS("Disabling SSC entirely\n"); | 
|  | 6450 |  | 
| Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 6451 | val &= ~DREF_CPU_SOURCE_OUTPUT_MASK; | 
| Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 6452 |  | 
|  | 6453 | /* Turn off CPU output */ | 
| Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 6454 | val |= DREF_CPU_SOURCE_OUTPUT_DISABLE; | 
| Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 6455 |  | 
| Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 6456 | I915_WRITE(PCH_DREF_CONTROL, val); | 
| Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 6457 | POSTING_READ(PCH_DREF_CONTROL); | 
|  | 6458 | udelay(200); | 
|  | 6459 |  | 
|  | 6460 | /* Turn off the SSC source */ | 
| Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 6461 | val &= ~DREF_SSC_SOURCE_MASK; | 
|  | 6462 | val |= DREF_SSC_SOURCE_DISABLE; | 
| Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 6463 |  | 
|  | 6464 | /* Turn off SSC1 */ | 
| Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 6465 | val &= ~DREF_SSC1_ENABLE; | 
| Keith Packard | 199e5d7 | 2011-09-22 12:01:57 -0700 | [diff] [blame] | 6466 |  | 
| Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 6467 | I915_WRITE(PCH_DREF_CONTROL, val); | 
| Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 6468 | POSTING_READ(PCH_DREF_CONTROL); | 
|  | 6469 | udelay(200); | 
|  | 6470 | } | 
| Chris Wilson | 74cfd7a | 2013-03-26 16:33:04 -0700 | [diff] [blame] | 6471 |  | 
|  | 6472 | BUG_ON(val != final); | 
| Jesse Barnes | 13d83a6 | 2011-08-03 12:59:20 -0700 | [diff] [blame] | 6473 | } | 
|  | 6474 |  | 
| Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 6475 | static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv) | 
| Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 6476 | { | 
| Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 6477 | uint32_t tmp; | 
| Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 6478 |  | 
| Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 6479 | tmp = I915_READ(SOUTH_CHICKEN2); | 
|  | 6480 | tmp |= FDI_MPHY_IOSFSB_RESET_CTL; | 
|  | 6481 | I915_WRITE(SOUTH_CHICKEN2, tmp); | 
| Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 6482 |  | 
| Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 6483 | if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) & | 
|  | 6484 | FDI_MPHY_IOSFSB_RESET_STATUS, 100)) | 
|  | 6485 | DRM_ERROR("FDI mPHY reset assert timeout\n"); | 
| Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 6486 |  | 
| Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 6487 | tmp = I915_READ(SOUTH_CHICKEN2); | 
|  | 6488 | tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL; | 
|  | 6489 | I915_WRITE(SOUTH_CHICKEN2, tmp); | 
| Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 6490 |  | 
| Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 6491 | if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) & | 
|  | 6492 | FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100)) | 
|  | 6493 | DRM_ERROR("FDI mPHY reset de-assert timeout\n"); | 
| Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 6494 | } | 
|  | 6495 |  | 
|  | 6496 | /* WaMPhyProgramming:hsw */ | 
|  | 6497 | static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv) | 
|  | 6498 | { | 
|  | 6499 | uint32_t tmp; | 
| Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 6500 |  | 
|  | 6501 | tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY); | 
|  | 6502 | tmp &= ~(0xFF << 24); | 
|  | 6503 | tmp |= (0x12 << 24); | 
|  | 6504 | intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY); | 
|  | 6505 |  | 
| Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 6506 | tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY); | 
|  | 6507 | tmp |= (1 << 11); | 
|  | 6508 | intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY); | 
|  | 6509 |  | 
|  | 6510 | tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY); | 
|  | 6511 | tmp |= (1 << 11); | 
|  | 6512 | intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY); | 
|  | 6513 |  | 
| Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 6514 | tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY); | 
|  | 6515 | tmp |= (1 << 24) | (1 << 21) | (1 << 18); | 
|  | 6516 | intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY); | 
|  | 6517 |  | 
|  | 6518 | tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY); | 
|  | 6519 | tmp |= (1 << 24) | (1 << 21) | (1 << 18); | 
|  | 6520 | intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY); | 
|  | 6521 |  | 
| Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 6522 | tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY); | 
|  | 6523 | tmp &= ~(7 << 13); | 
|  | 6524 | tmp |= (5 << 13); | 
|  | 6525 | intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY); | 
| Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 6526 |  | 
| Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 6527 | tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY); | 
|  | 6528 | tmp &= ~(7 << 13); | 
|  | 6529 | tmp |= (5 << 13); | 
|  | 6530 | intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY); | 
| Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 6531 |  | 
|  | 6532 | tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY); | 
|  | 6533 | tmp &= ~0xFF; | 
|  | 6534 | tmp |= 0x1C; | 
|  | 6535 | intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY); | 
|  | 6536 |  | 
|  | 6537 | tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY); | 
|  | 6538 | tmp &= ~0xFF; | 
|  | 6539 | tmp |= 0x1C; | 
|  | 6540 | intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY); | 
|  | 6541 |  | 
|  | 6542 | tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY); | 
|  | 6543 | tmp &= ~(0xFF << 16); | 
|  | 6544 | tmp |= (0x1C << 16); | 
|  | 6545 | intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY); | 
|  | 6546 |  | 
|  | 6547 | tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY); | 
|  | 6548 | tmp &= ~(0xFF << 16); | 
|  | 6549 | tmp |= (0x1C << 16); | 
|  | 6550 | intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY); | 
|  | 6551 |  | 
| Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 6552 | tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY); | 
|  | 6553 | tmp |= (1 << 27); | 
|  | 6554 | intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY); | 
| Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 6555 |  | 
| Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 6556 | tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY); | 
|  | 6557 | tmp |= (1 << 27); | 
|  | 6558 | intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY); | 
| Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 6559 |  | 
| Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 6560 | tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY); | 
|  | 6561 | tmp &= ~(0xF << 28); | 
|  | 6562 | tmp |= (4 << 28); | 
|  | 6563 | intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY); | 
| Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 6564 |  | 
| Paulo Zanoni | 0ff066a | 2013-07-12 14:19:36 -0300 | [diff] [blame] | 6565 | tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY); | 
|  | 6566 | tmp &= ~(0xF << 28); | 
|  | 6567 | tmp |= (4 << 28); | 
|  | 6568 | intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY); | 
| Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 6569 | } | 
|  | 6570 |  | 
| Paulo Zanoni | 2fa86a1 | 2013-07-23 11:19:24 -0300 | [diff] [blame] | 6571 | /* Implements 3 different sequences from BSpec chapter "Display iCLK | 
|  | 6572 | * Programming" based on the parameters passed: | 
|  | 6573 | * - Sequence to enable CLKOUT_DP | 
|  | 6574 | * - Sequence to enable CLKOUT_DP without spread | 
|  | 6575 | * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O | 
|  | 6576 | */ | 
|  | 6577 | static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread, | 
|  | 6578 | bool with_fdi) | 
| Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 6579 | { | 
|  | 6580 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Paulo Zanoni | 2fa86a1 | 2013-07-23 11:19:24 -0300 | [diff] [blame] | 6581 | uint32_t reg, tmp; | 
|  | 6582 |  | 
|  | 6583 | if (WARN(with_fdi && !with_spread, "FDI requires downspread\n")) | 
|  | 6584 | with_spread = true; | 
|  | 6585 | if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE && | 
|  | 6586 | with_fdi, "LP PCH doesn't have FDI\n")) | 
|  | 6587 | with_fdi = false; | 
| Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 6588 |  | 
|  | 6589 | mutex_lock(&dev_priv->dpio_lock); | 
|  | 6590 |  | 
|  | 6591 | tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK); | 
|  | 6592 | tmp &= ~SBI_SSCCTL_DISABLE; | 
|  | 6593 | tmp |= SBI_SSCCTL_PATHALT; | 
|  | 6594 | intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK); | 
|  | 6595 |  | 
|  | 6596 | udelay(24); | 
|  | 6597 |  | 
| Paulo Zanoni | 2fa86a1 | 2013-07-23 11:19:24 -0300 | [diff] [blame] | 6598 | if (with_spread) { | 
|  | 6599 | tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK); | 
|  | 6600 | tmp &= ~SBI_SSCCTL_PATHALT; | 
|  | 6601 | intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK); | 
| Paulo Zanoni | f31f2d5 | 2013-07-18 18:51:11 -0300 | [diff] [blame] | 6602 |  | 
| Paulo Zanoni | 2fa86a1 | 2013-07-23 11:19:24 -0300 | [diff] [blame] | 6603 | if (with_fdi) { | 
|  | 6604 | lpt_reset_fdi_mphy(dev_priv); | 
|  | 6605 | lpt_program_fdi_mphy(dev_priv); | 
|  | 6606 | } | 
|  | 6607 | } | 
| Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 6608 |  | 
| Paulo Zanoni | 2fa86a1 | 2013-07-23 11:19:24 -0300 | [diff] [blame] | 6609 | reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ? | 
|  | 6610 | SBI_GEN0 : SBI_DBUFF0; | 
|  | 6611 | tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK); | 
|  | 6612 | tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE; | 
|  | 6613 | intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK); | 
| Daniel Vetter | c00db24 | 2013-01-22 15:33:27 +0100 | [diff] [blame] | 6614 |  | 
|  | 6615 | mutex_unlock(&dev_priv->dpio_lock); | 
| Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 6616 | } | 
|  | 6617 |  | 
| Paulo Zanoni | 47701c3 | 2013-07-23 11:19:25 -0300 | [diff] [blame] | 6618 | /* Sequence to disable CLKOUT_DP */ | 
|  | 6619 | static void lpt_disable_clkout_dp(struct drm_device *dev) | 
|  | 6620 | { | 
|  | 6621 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 6622 | uint32_t reg, tmp; | 
|  | 6623 |  | 
|  | 6624 | mutex_lock(&dev_priv->dpio_lock); | 
|  | 6625 |  | 
|  | 6626 | reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ? | 
|  | 6627 | SBI_GEN0 : SBI_DBUFF0; | 
|  | 6628 | tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK); | 
|  | 6629 | tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE; | 
|  | 6630 | intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK); | 
|  | 6631 |  | 
|  | 6632 | tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK); | 
|  | 6633 | if (!(tmp & SBI_SSCCTL_DISABLE)) { | 
|  | 6634 | if (!(tmp & SBI_SSCCTL_PATHALT)) { | 
|  | 6635 | tmp |= SBI_SSCCTL_PATHALT; | 
|  | 6636 | intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK); | 
|  | 6637 | udelay(32); | 
|  | 6638 | } | 
|  | 6639 | tmp |= SBI_SSCCTL_DISABLE; | 
|  | 6640 | intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK); | 
|  | 6641 | } | 
|  | 6642 |  | 
|  | 6643 | mutex_unlock(&dev_priv->dpio_lock); | 
|  | 6644 | } | 
|  | 6645 |  | 
| Paulo Zanoni | bf8fa3d | 2013-07-12 14:19:38 -0300 | [diff] [blame] | 6646 | static void lpt_init_pch_refclk(struct drm_device *dev) | 
|  | 6647 | { | 
|  | 6648 | struct drm_mode_config *mode_config = &dev->mode_config; | 
|  | 6649 | struct intel_encoder *encoder; | 
|  | 6650 | bool has_vga = false; | 
|  | 6651 |  | 
|  | 6652 | list_for_each_entry(encoder, &mode_config->encoder_list, base.head) { | 
|  | 6653 | switch (encoder->type) { | 
|  | 6654 | case INTEL_OUTPUT_ANALOG: | 
|  | 6655 | has_vga = true; | 
|  | 6656 | break; | 
|  | 6657 | } | 
|  | 6658 | } | 
|  | 6659 |  | 
| Paulo Zanoni | 47701c3 | 2013-07-23 11:19:25 -0300 | [diff] [blame] | 6660 | if (has_vga) | 
|  | 6661 | lpt_enable_clkout_dp(dev, true, true); | 
|  | 6662 | else | 
|  | 6663 | lpt_disable_clkout_dp(dev); | 
| Paulo Zanoni | bf8fa3d | 2013-07-12 14:19:38 -0300 | [diff] [blame] | 6664 | } | 
|  | 6665 |  | 
| Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 6666 | /* | 
|  | 6667 | * Initialize reference clocks when the driver loads | 
|  | 6668 | */ | 
|  | 6669 | void intel_init_pch_refclk(struct drm_device *dev) | 
|  | 6670 | { | 
|  | 6671 | if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) | 
|  | 6672 | ironlake_init_pch_refclk(dev); | 
|  | 6673 | else if (HAS_PCH_LPT(dev)) | 
|  | 6674 | lpt_init_pch_refclk(dev); | 
|  | 6675 | } | 
|  | 6676 |  | 
| Jesse Barnes | d9d444c | 2011-09-02 13:03:05 -0700 | [diff] [blame] | 6677 | static int ironlake_get_refclk(struct drm_crtc *crtc) | 
|  | 6678 | { | 
|  | 6679 | struct drm_device *dev = crtc->dev; | 
|  | 6680 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 6681 | struct intel_encoder *encoder; | 
| Jesse Barnes | d9d444c | 2011-09-02 13:03:05 -0700 | [diff] [blame] | 6682 | int num_connectors = 0; | 
|  | 6683 | bool is_lvds = false; | 
|  | 6684 |  | 
| Daniel Vetter | 6c2b7c1 | 2012-07-05 09:50:24 +0200 | [diff] [blame] | 6685 | for_each_encoder_on_crtc(dev, crtc, encoder) { | 
| Jesse Barnes | d9d444c | 2011-09-02 13:03:05 -0700 | [diff] [blame] | 6686 | switch (encoder->type) { | 
|  | 6687 | case INTEL_OUTPUT_LVDS: | 
|  | 6688 | is_lvds = true; | 
|  | 6689 | break; | 
| Jesse Barnes | d9d444c | 2011-09-02 13:03:05 -0700 | [diff] [blame] | 6690 | } | 
|  | 6691 | num_connectors++; | 
|  | 6692 | } | 
|  | 6693 |  | 
|  | 6694 | if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) { | 
| Ville Syrjälä | e91e941 | 2013-12-09 18:54:16 +0200 | [diff] [blame] | 6695 | DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", | 
| Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 6696 | dev_priv->vbt.lvds_ssc_freq); | 
| Ville Syrjälä | e91e941 | 2013-12-09 18:54:16 +0200 | [diff] [blame] | 6697 | return dev_priv->vbt.lvds_ssc_freq; | 
| Jesse Barnes | d9d444c | 2011-09-02 13:03:05 -0700 | [diff] [blame] | 6698 | } | 
|  | 6699 |  | 
|  | 6700 | return 120000; | 
|  | 6701 | } | 
|  | 6702 |  | 
| Daniel Vetter | 6ff9360 | 2013-04-19 11:24:36 +0200 | [diff] [blame] | 6703 | static void ironlake_set_pipeconf(struct drm_crtc *crtc) | 
| Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 6704 | { | 
|  | 6705 | struct drm_i915_private *dev_priv = crtc->dev->dev_private; | 
|  | 6706 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 6707 | int pipe = intel_crtc->pipe; | 
|  | 6708 | uint32_t val; | 
|  | 6709 |  | 
| Daniel Vetter | 7811407 | 2013-06-13 00:54:57 +0200 | [diff] [blame] | 6710 | val = 0; | 
| Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 6711 |  | 
| Daniel Vetter | 965e0c4 | 2013-03-27 00:44:57 +0100 | [diff] [blame] | 6712 | switch (intel_crtc->config.pipe_bpp) { | 
| Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 6713 | case 18: | 
| Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 6714 | val |= PIPECONF_6BPC; | 
| Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 6715 | break; | 
|  | 6716 | case 24: | 
| Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 6717 | val |= PIPECONF_8BPC; | 
| Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 6718 | break; | 
|  | 6719 | case 30: | 
| Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 6720 | val |= PIPECONF_10BPC; | 
| Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 6721 | break; | 
|  | 6722 | case 36: | 
| Daniel Vetter | dfd07d7 | 2012-12-17 11:21:38 +0100 | [diff] [blame] | 6723 | val |= PIPECONF_12BPC; | 
| Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 6724 | break; | 
|  | 6725 | default: | 
| Paulo Zanoni | cc769b6 | 2012-09-20 18:36:03 -0300 | [diff] [blame] | 6726 | /* Case prevented by intel_choose_pipe_bpp_dither. */ | 
|  | 6727 | BUG(); | 
| Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 6728 | } | 
|  | 6729 |  | 
| Daniel Vetter | d8b3224 | 2013-04-25 17:54:44 +0200 | [diff] [blame] | 6730 | if (intel_crtc->config.dither) | 
| Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 6731 | val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP); | 
|  | 6732 |  | 
| Daniel Vetter | 6ff9360 | 2013-04-19 11:24:36 +0200 | [diff] [blame] | 6733 | if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) | 
| Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 6734 | val |= PIPECONF_INTERLACED_ILK; | 
|  | 6735 | else | 
|  | 6736 | val |= PIPECONF_PROGRESSIVE; | 
|  | 6737 |  | 
| Daniel Vetter | 50f3b01 | 2013-03-27 00:44:56 +0100 | [diff] [blame] | 6738 | if (intel_crtc->config.limited_color_range) | 
| Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 6739 | val |= PIPECONF_COLOR_RANGE_SELECT; | 
| Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 6740 |  | 
| Paulo Zanoni | c820356 | 2012-09-12 10:06:29 -0300 | [diff] [blame] | 6741 | I915_WRITE(PIPECONF(pipe), val); | 
|  | 6742 | POSTING_READ(PIPECONF(pipe)); | 
|  | 6743 | } | 
|  | 6744 |  | 
| Ville Syrjälä | 86d3efc | 2013-01-18 19:11:38 +0200 | [diff] [blame] | 6745 | /* | 
|  | 6746 | * Set up the pipe CSC unit. | 
|  | 6747 | * | 
|  | 6748 | * Currently only full range RGB to limited range RGB conversion | 
|  | 6749 | * is supported, but eventually this should handle various | 
|  | 6750 | * RGB<->YCbCr scenarios as well. | 
|  | 6751 | */ | 
| Daniel Vetter | 50f3b01 | 2013-03-27 00:44:56 +0100 | [diff] [blame] | 6752 | static void intel_set_pipe_csc(struct drm_crtc *crtc) | 
| Ville Syrjälä | 86d3efc | 2013-01-18 19:11:38 +0200 | [diff] [blame] | 6753 | { | 
|  | 6754 | struct drm_device *dev = crtc->dev; | 
|  | 6755 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 6756 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 6757 | int pipe = intel_crtc->pipe; | 
|  | 6758 | uint16_t coeff = 0x7800; /* 1.0 */ | 
|  | 6759 |  | 
|  | 6760 | /* | 
|  | 6761 | * TODO: Check what kind of values actually come out of the pipe | 
|  | 6762 | * with these coeff/postoff values and adjust to get the best | 
|  | 6763 | * accuracy. Perhaps we even need to take the bpc value into | 
|  | 6764 | * consideration. | 
|  | 6765 | */ | 
|  | 6766 |  | 
| Daniel Vetter | 50f3b01 | 2013-03-27 00:44:56 +0100 | [diff] [blame] | 6767 | if (intel_crtc->config.limited_color_range) | 
| Ville Syrjälä | 86d3efc | 2013-01-18 19:11:38 +0200 | [diff] [blame] | 6768 | coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */ | 
|  | 6769 |  | 
|  | 6770 | /* | 
|  | 6771 | * GY/GU and RY/RU should be the other way around according | 
|  | 6772 | * to BSpec, but reality doesn't agree. Just set them up in | 
|  | 6773 | * a way that results in the correct picture. | 
|  | 6774 | */ | 
|  | 6775 | I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16); | 
|  | 6776 | I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0); | 
|  | 6777 |  | 
|  | 6778 | I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff); | 
|  | 6779 | I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0); | 
|  | 6780 |  | 
|  | 6781 | I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0); | 
|  | 6782 | I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16); | 
|  | 6783 |  | 
|  | 6784 | I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0); | 
|  | 6785 | I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0); | 
|  | 6786 | I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0); | 
|  | 6787 |  | 
|  | 6788 | if (INTEL_INFO(dev)->gen > 6) { | 
|  | 6789 | uint16_t postoff = 0; | 
|  | 6790 |  | 
| Daniel Vetter | 50f3b01 | 2013-03-27 00:44:56 +0100 | [diff] [blame] | 6791 | if (intel_crtc->config.limited_color_range) | 
| Ville Syrjälä | 32cf0cb | 2013-11-28 22:10:38 +0200 | [diff] [blame] | 6792 | postoff = (16 * (1 << 12) / 255) & 0x1fff; | 
| Ville Syrjälä | 86d3efc | 2013-01-18 19:11:38 +0200 | [diff] [blame] | 6793 |  | 
|  | 6794 | I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff); | 
|  | 6795 | I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff); | 
|  | 6796 | I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff); | 
|  | 6797 |  | 
|  | 6798 | I915_WRITE(PIPE_CSC_MODE(pipe), 0); | 
|  | 6799 | } else { | 
|  | 6800 | uint32_t mode = CSC_MODE_YUV_TO_RGB; | 
|  | 6801 |  | 
| Daniel Vetter | 50f3b01 | 2013-03-27 00:44:56 +0100 | [diff] [blame] | 6802 | if (intel_crtc->config.limited_color_range) | 
| Ville Syrjälä | 86d3efc | 2013-01-18 19:11:38 +0200 | [diff] [blame] | 6803 | mode |= CSC_BLACK_SCREEN_OFFSET; | 
|  | 6804 |  | 
|  | 6805 | I915_WRITE(PIPE_CSC_MODE(pipe), mode); | 
|  | 6806 | } | 
|  | 6807 | } | 
|  | 6808 |  | 
| Daniel Vetter | 6ff9360 | 2013-04-19 11:24:36 +0200 | [diff] [blame] | 6809 | static void haswell_set_pipeconf(struct drm_crtc *crtc) | 
| Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 6810 | { | 
| Paulo Zanoni | 756f85c | 2013-11-02 21:07:38 -0700 | [diff] [blame] | 6811 | struct drm_device *dev = crtc->dev; | 
|  | 6812 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 6813 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Paulo Zanoni | 756f85c | 2013-11-02 21:07:38 -0700 | [diff] [blame] | 6814 | enum pipe pipe = intel_crtc->pipe; | 
| Daniel Vetter | 3b117c8 | 2013-04-17 20:15:07 +0200 | [diff] [blame] | 6815 | enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder; | 
| Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 6816 | uint32_t val; | 
|  | 6817 |  | 
| Daniel Vetter | 3eff4fa | 2013-06-13 00:54:59 +0200 | [diff] [blame] | 6818 | val = 0; | 
| Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 6819 |  | 
| Paulo Zanoni | 756f85c | 2013-11-02 21:07:38 -0700 | [diff] [blame] | 6820 | if (IS_HASWELL(dev) && intel_crtc->config.dither) | 
| Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 6821 | val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP); | 
|  | 6822 |  | 
| Daniel Vetter | 6ff9360 | 2013-04-19 11:24:36 +0200 | [diff] [blame] | 6823 | if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) | 
| Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 6824 | val |= PIPECONF_INTERLACED_ILK; | 
|  | 6825 | else | 
|  | 6826 | val |= PIPECONF_PROGRESSIVE; | 
|  | 6827 |  | 
| Paulo Zanoni | 702e7a5 | 2012-10-23 18:29:59 -0200 | [diff] [blame] | 6828 | I915_WRITE(PIPECONF(cpu_transcoder), val); | 
|  | 6829 | POSTING_READ(PIPECONF(cpu_transcoder)); | 
| Daniel Vetter | 3eff4fa | 2013-06-13 00:54:59 +0200 | [diff] [blame] | 6830 |  | 
|  | 6831 | I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT); | 
|  | 6832 | POSTING_READ(GAMMA_MODE(intel_crtc->pipe)); | 
| Paulo Zanoni | 756f85c | 2013-11-02 21:07:38 -0700 | [diff] [blame] | 6833 |  | 
|  | 6834 | if (IS_BROADWELL(dev)) { | 
|  | 6835 | val = 0; | 
|  | 6836 |  | 
|  | 6837 | switch (intel_crtc->config.pipe_bpp) { | 
|  | 6838 | case 18: | 
|  | 6839 | val |= PIPEMISC_DITHER_6_BPC; | 
|  | 6840 | break; | 
|  | 6841 | case 24: | 
|  | 6842 | val |= PIPEMISC_DITHER_8_BPC; | 
|  | 6843 | break; | 
|  | 6844 | case 30: | 
|  | 6845 | val |= PIPEMISC_DITHER_10_BPC; | 
|  | 6846 | break; | 
|  | 6847 | case 36: | 
|  | 6848 | val |= PIPEMISC_DITHER_12_BPC; | 
|  | 6849 | break; | 
|  | 6850 | default: | 
|  | 6851 | /* Case prevented by pipe_config_set_bpp. */ | 
|  | 6852 | BUG(); | 
|  | 6853 | } | 
|  | 6854 |  | 
|  | 6855 | if (intel_crtc->config.dither) | 
|  | 6856 | val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP; | 
|  | 6857 |  | 
|  | 6858 | I915_WRITE(PIPEMISC(pipe), val); | 
|  | 6859 | } | 
| Paulo Zanoni | ee2b0b3 | 2012-10-05 12:05:57 -0300 | [diff] [blame] | 6860 | } | 
|  | 6861 |  | 
| Paulo Zanoni | 6591c6e | 2012-09-12 10:06:34 -0300 | [diff] [blame] | 6862 | static bool ironlake_compute_clocks(struct drm_crtc *crtc, | 
| Paulo Zanoni | 6591c6e | 2012-09-12 10:06:34 -0300 | [diff] [blame] | 6863 | intel_clock_t *clock, | 
|  | 6864 | bool *has_reduced_clock, | 
|  | 6865 | intel_clock_t *reduced_clock) | 
|  | 6866 | { | 
|  | 6867 | struct drm_device *dev = crtc->dev; | 
|  | 6868 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 6869 | struct intel_encoder *intel_encoder; | 
|  | 6870 | int refclk; | 
|  | 6871 | const intel_limit_t *limit; | 
| Daniel Vetter | a16af72 | 2013-04-30 14:01:44 +0200 | [diff] [blame] | 6872 | bool ret, is_lvds = false; | 
| Paulo Zanoni | 6591c6e | 2012-09-12 10:06:34 -0300 | [diff] [blame] | 6873 |  | 
|  | 6874 | for_each_encoder_on_crtc(dev, crtc, intel_encoder) { | 
|  | 6875 | switch (intel_encoder->type) { | 
|  | 6876 | case INTEL_OUTPUT_LVDS: | 
|  | 6877 | is_lvds = true; | 
|  | 6878 | break; | 
| Paulo Zanoni | 6591c6e | 2012-09-12 10:06:34 -0300 | [diff] [blame] | 6879 | } | 
|  | 6880 | } | 
|  | 6881 |  | 
|  | 6882 | refclk = ironlake_get_refclk(crtc); | 
|  | 6883 |  | 
|  | 6884 | /* | 
|  | 6885 | * Returns a set of divisors for the desired target clock with the given | 
|  | 6886 | * refclk, or FALSE.  The returned values represent the clock equation: | 
|  | 6887 | * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2. | 
|  | 6888 | */ | 
|  | 6889 | limit = intel_limit(crtc, refclk); | 
| Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 6890 | ret = dev_priv->display.find_dpll(limit, crtc, | 
|  | 6891 | to_intel_crtc(crtc)->config.port_clock, | 
| Daniel Vetter | ee9300b | 2013-06-03 22:40:22 +0200 | [diff] [blame] | 6892 | refclk, NULL, clock); | 
| Paulo Zanoni | 6591c6e | 2012-09-12 10:06:34 -0300 | [diff] [blame] | 6893 | if (!ret) | 
|  | 6894 | return false; | 
|  | 6895 |  | 
|  | 6896 | if (is_lvds && dev_priv->lvds_downclock_avail) { | 
|  | 6897 | /* | 
|  | 6898 | * Ensure we match the reduced clock's P to the target clock. | 
|  | 6899 | * If the clocks don't match, we can't switch the display clock | 
|  | 6900 | * by using the FP0/FP1. In such case we will disable the LVDS | 
|  | 6901 | * downclock feature. | 
|  | 6902 | */ | 
| Daniel Vetter | ee9300b | 2013-06-03 22:40:22 +0200 | [diff] [blame] | 6903 | *has_reduced_clock = | 
|  | 6904 | dev_priv->display.find_dpll(limit, crtc, | 
|  | 6905 | dev_priv->lvds_downclock, | 
|  | 6906 | refclk, clock, | 
|  | 6907 | reduced_clock); | 
| Paulo Zanoni | 6591c6e | 2012-09-12 10:06:34 -0300 | [diff] [blame] | 6908 | } | 
|  | 6909 |  | 
| Paulo Zanoni | 6591c6e | 2012-09-12 10:06:34 -0300 | [diff] [blame] | 6910 | return true; | 
|  | 6911 | } | 
|  | 6912 |  | 
| Paulo Zanoni | d4b1931 | 2012-11-29 11:29:32 -0200 | [diff] [blame] | 6913 | int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp) | 
|  | 6914 | { | 
|  | 6915 | /* | 
|  | 6916 | * Account for spread spectrum to avoid | 
|  | 6917 | * oversubscribing the link. Max center spread | 
|  | 6918 | * is 2.5%; use 5% for safety's sake. | 
|  | 6919 | */ | 
|  | 6920 | u32 bps = target_clock * bpp * 21 / 20; | 
| Ville Syrjälä | 619d4d0 | 2014-02-27 14:23:14 +0200 | [diff] [blame] | 6921 | return DIV_ROUND_UP(bps, link_bw * 8); | 
| Paulo Zanoni | d4b1931 | 2012-11-29 11:29:32 -0200 | [diff] [blame] | 6922 | } | 
|  | 6923 |  | 
| Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 6924 | static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor) | 
| Daniel Vetter | 6cf86a5 | 2013-04-02 23:38:10 +0200 | [diff] [blame] | 6925 | { | 
| Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 6926 | return i9xx_dpll_compute_m(dpll) < factor * dpll->n; | 
| Paulo Zanoni | f48d8f2 | 2012-09-20 18:36:04 -0300 | [diff] [blame] | 6927 | } | 
|  | 6928 |  | 
| Paulo Zanoni | de13a2e | 2012-09-20 18:36:05 -0300 | [diff] [blame] | 6929 | static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc, | 
| Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 6930 | u32 *fp, | 
| Daniel Vetter | 9a7c789 | 2013-04-04 22:20:34 +0200 | [diff] [blame] | 6931 | intel_clock_t *reduced_clock, u32 *fp2) | 
| Paulo Zanoni | de13a2e | 2012-09-20 18:36:05 -0300 | [diff] [blame] | 6932 | { | 
|  | 6933 | struct drm_crtc *crtc = &intel_crtc->base; | 
|  | 6934 | struct drm_device *dev = crtc->dev; | 
|  | 6935 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 6936 | struct intel_encoder *intel_encoder; | 
|  | 6937 | uint32_t dpll; | 
| Daniel Vetter | 6cc5f34 | 2013-03-27 00:44:53 +0100 | [diff] [blame] | 6938 | int factor, num_connectors = 0; | 
| Daniel Vetter | 09ede54 | 2013-04-30 14:01:45 +0200 | [diff] [blame] | 6939 | bool is_lvds = false, is_sdvo = false; | 
| Paulo Zanoni | de13a2e | 2012-09-20 18:36:05 -0300 | [diff] [blame] | 6940 |  | 
|  | 6941 | for_each_encoder_on_crtc(dev, crtc, intel_encoder) { | 
|  | 6942 | switch (intel_encoder->type) { | 
|  | 6943 | case INTEL_OUTPUT_LVDS: | 
|  | 6944 | is_lvds = true; | 
|  | 6945 | break; | 
|  | 6946 | case INTEL_OUTPUT_SDVO: | 
|  | 6947 | case INTEL_OUTPUT_HDMI: | 
|  | 6948 | is_sdvo = true; | 
| Paulo Zanoni | de13a2e | 2012-09-20 18:36:05 -0300 | [diff] [blame] | 6949 | break; | 
| Paulo Zanoni | de13a2e | 2012-09-20 18:36:05 -0300 | [diff] [blame] | 6950 | } | 
|  | 6951 |  | 
|  | 6952 | num_connectors++; | 
|  | 6953 | } | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 6954 |  | 
| Chris Wilson | c185812 | 2010-12-03 21:35:48 +0000 | [diff] [blame] | 6955 | /* Enable autotuning of the PLL clock (if permissible) */ | 
| Eric Anholt | 8febb29 | 2011-03-30 13:01:07 -0700 | [diff] [blame] | 6956 | factor = 21; | 
|  | 6957 | if (is_lvds) { | 
|  | 6958 | if ((intel_panel_use_ssc(dev_priv) && | 
| Ville Syrjälä | e91e941 | 2013-12-09 18:54:16 +0200 | [diff] [blame] | 6959 | dev_priv->vbt.lvds_ssc_freq == 100000) || | 
| Daniel Vetter | f0b4405 | 2013-04-04 22:20:33 +0200 | [diff] [blame] | 6960 | (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev))) | 
| Eric Anholt | 8febb29 | 2011-03-30 13:01:07 -0700 | [diff] [blame] | 6961 | factor = 25; | 
| Daniel Vetter | 09ede54 | 2013-04-30 14:01:45 +0200 | [diff] [blame] | 6962 | } else if (intel_crtc->config.sdvo_tv_clock) | 
| Eric Anholt | 8febb29 | 2011-03-30 13:01:07 -0700 | [diff] [blame] | 6963 | factor = 20; | 
| Chris Wilson | c185812 | 2010-12-03 21:35:48 +0000 | [diff] [blame] | 6964 |  | 
| Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 6965 | if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor)) | 
| Daniel Vetter | 7d0ac5b | 2013-04-04 22:20:32 +0200 | [diff] [blame] | 6966 | *fp |= FP_CB_TUNE; | 
| Chris Wilson | c185812 | 2010-12-03 21:35:48 +0000 | [diff] [blame] | 6967 |  | 
| Daniel Vetter | 9a7c789 | 2013-04-04 22:20:34 +0200 | [diff] [blame] | 6968 | if (fp2 && (reduced_clock->m < factor * reduced_clock->n)) | 
|  | 6969 | *fp2 |= FP_CB_TUNE; | 
|  | 6970 |  | 
| Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 6971 | dpll = 0; | 
| Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 6972 |  | 
| Eric Anholt | a07d678 | 2011-03-30 13:01:08 -0700 | [diff] [blame] | 6973 | if (is_lvds) | 
|  | 6974 | dpll |= DPLLB_MODE_LVDS; | 
|  | 6975 | else | 
|  | 6976 | dpll |= DPLLB_MODE_DAC_SERIAL; | 
| Daniel Vetter | 198a037f | 2013-04-19 11:14:37 +0200 | [diff] [blame] | 6977 |  | 
| Daniel Vetter | ef1b460 | 2013-06-01 17:17:04 +0200 | [diff] [blame] | 6978 | dpll |= (intel_crtc->config.pixel_multiplier - 1) | 
|  | 6979 | << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT; | 
| Daniel Vetter | 198a037f | 2013-04-19 11:14:37 +0200 | [diff] [blame] | 6980 |  | 
|  | 6981 | if (is_sdvo) | 
| Daniel Vetter | 4a33e48 | 2013-07-06 12:52:05 +0200 | [diff] [blame] | 6982 | dpll |= DPLL_SDVO_HIGH_SPEED; | 
| Daniel Vetter | 9566e9a | 2013-04-19 11:14:36 +0200 | [diff] [blame] | 6983 | if (intel_crtc->config.has_dp_encoder) | 
| Daniel Vetter | 4a33e48 | 2013-07-06 12:52:05 +0200 | [diff] [blame] | 6984 | dpll |= DPLL_SDVO_HIGH_SPEED; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 6985 |  | 
| Eric Anholt | a07d678 | 2011-03-30 13:01:08 -0700 | [diff] [blame] | 6986 | /* compute bitmask from p1 value */ | 
| Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 6987 | dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT; | 
| Eric Anholt | a07d678 | 2011-03-30 13:01:08 -0700 | [diff] [blame] | 6988 | /* also FPA1 */ | 
| Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 6989 | dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT; | 
| Eric Anholt | a07d678 | 2011-03-30 13:01:08 -0700 | [diff] [blame] | 6990 |  | 
| Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 6991 | switch (intel_crtc->config.dpll.p2) { | 
| Eric Anholt | a07d678 | 2011-03-30 13:01:08 -0700 | [diff] [blame] | 6992 | case 5: | 
|  | 6993 | dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5; | 
|  | 6994 | break; | 
|  | 6995 | case 7: | 
|  | 6996 | dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7; | 
|  | 6997 | break; | 
|  | 6998 | case 10: | 
|  | 6999 | dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10; | 
|  | 7000 | break; | 
|  | 7001 | case 14: | 
|  | 7002 | dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14; | 
|  | 7003 | break; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7004 | } | 
|  | 7005 |  | 
| Daniel Vetter | b4c09f3 | 2013-04-30 14:01:42 +0200 | [diff] [blame] | 7006 | if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) | 
| Kristian Høgsberg | 43565a0 | 2009-02-13 20:56:52 -0500 | [diff] [blame] | 7007 | dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7008 | else | 
|  | 7009 | dpll |= PLL_REF_INPUT_DREFCLK; | 
|  | 7010 |  | 
| Daniel Vetter | 959e16d | 2013-06-05 13:34:21 +0200 | [diff] [blame] | 7011 | return dpll | DPLL_VCO_ENABLE; | 
| Paulo Zanoni | de13a2e | 2012-09-20 18:36:05 -0300 | [diff] [blame] | 7012 | } | 
|  | 7013 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7014 | static int ironlake_crtc_mode_set(struct drm_crtc *crtc, | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7015 | int x, int y, | 
| Daniel Vetter | 94352cf | 2012-07-05 22:51:56 +0200 | [diff] [blame] | 7016 | struct drm_framebuffer *fb) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7017 | { | 
|  | 7018 | struct drm_device *dev = crtc->dev; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7019 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Paulo Zanoni | 6591c6e | 2012-09-12 10:06:34 -0300 | [diff] [blame] | 7020 | int num_connectors = 0; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7021 | intel_clock_t clock, reduced_clock; | 
| Daniel Vetter | cbbab5b | 2013-04-19 11:14:31 +0200 | [diff] [blame] | 7022 | u32 dpll = 0, fp = 0, fp2 = 0; | 
| Paulo Zanoni | e2f12b0 | 2012-09-20 18:36:06 -0300 | [diff] [blame] | 7023 | bool ok, has_reduced_clock = false; | 
| Daniel Vetter | 8b47047 | 2013-03-28 10:41:59 +0100 | [diff] [blame] | 7024 | bool is_lvds = false; | 
| Paulo Zanoni | f48d8f2 | 2012-09-20 18:36:04 -0300 | [diff] [blame] | 7025 | struct intel_encoder *encoder; | 
| Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 7026 | struct intel_shared_dpll *pll; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7027 |  | 
|  | 7028 | for_each_encoder_on_crtc(dev, crtc, encoder) { | 
|  | 7029 | switch (encoder->type) { | 
|  | 7030 | case INTEL_OUTPUT_LVDS: | 
|  | 7031 | is_lvds = true; | 
|  | 7032 | break; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7033 | } | 
|  | 7034 |  | 
|  | 7035 | num_connectors++; | 
|  | 7036 | } | 
|  | 7037 |  | 
| Paulo Zanoni | 5dc5298 | 2012-10-05 12:05:56 -0300 | [diff] [blame] | 7038 | WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)), | 
|  | 7039 | "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev)); | 
|  | 7040 |  | 
| Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 7041 | ok = ironlake_compute_clocks(crtc, &clock, | 
| Paulo Zanoni | 6591c6e | 2012-09-12 10:06:34 -0300 | [diff] [blame] | 7042 | &has_reduced_clock, &reduced_clock); | 
| Daniel Vetter | ee9300b | 2013-06-03 22:40:22 +0200 | [diff] [blame] | 7043 | if (!ok && !intel_crtc->config.clock_set) { | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7044 | DRM_ERROR("Couldn't find PLL settings for mode!\n"); | 
|  | 7045 | return -EINVAL; | 
|  | 7046 | } | 
| Daniel Vetter | f47709a | 2013-03-28 10:42:02 +0100 | [diff] [blame] | 7047 | /* Compat-code for transition, will disappear. */ | 
|  | 7048 | if (!intel_crtc->config.clock_set) { | 
|  | 7049 | intel_crtc->config.dpll.n = clock.n; | 
|  | 7050 | intel_crtc->config.dpll.m1 = clock.m1; | 
|  | 7051 | intel_crtc->config.dpll.m2 = clock.m2; | 
|  | 7052 | intel_crtc->config.dpll.p1 = clock.p1; | 
|  | 7053 | intel_crtc->config.dpll.p2 = clock.p2; | 
|  | 7054 | } | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7055 |  | 
| Paulo Zanoni | 5dc5298 | 2012-10-05 12:05:56 -0300 | [diff] [blame] | 7056 | /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */ | 
| Daniel Vetter | 8b47047 | 2013-03-28 10:41:59 +0100 | [diff] [blame] | 7057 | if (intel_crtc->config.has_pch_encoder) { | 
| Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 7058 | fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll); | 
| Daniel Vetter | cbbab5b | 2013-04-19 11:14:31 +0200 | [diff] [blame] | 7059 | if (has_reduced_clock) | 
| Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 7060 | fp2 = i9xx_dpll_compute_fp(&reduced_clock); | 
| Daniel Vetter | cbbab5b | 2013-04-19 11:14:31 +0200 | [diff] [blame] | 7061 |  | 
| Daniel Vetter | 7429e9d | 2013-04-20 17:19:46 +0200 | [diff] [blame] | 7062 | dpll = ironlake_compute_dpll(intel_crtc, | 
| Daniel Vetter | cbbab5b | 2013-04-19 11:14:31 +0200 | [diff] [blame] | 7063 | &fp, &reduced_clock, | 
|  | 7064 | has_reduced_clock ? &fp2 : NULL); | 
|  | 7065 |  | 
| Daniel Vetter | 959e16d | 2013-06-05 13:34:21 +0200 | [diff] [blame] | 7066 | intel_crtc->config.dpll_hw_state.dpll = dpll; | 
| Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 7067 | intel_crtc->config.dpll_hw_state.fp0 = fp; | 
|  | 7068 | if (has_reduced_clock) | 
|  | 7069 | intel_crtc->config.dpll_hw_state.fp1 = fp2; | 
|  | 7070 | else | 
|  | 7071 | intel_crtc->config.dpll_hw_state.fp1 = fp; | 
|  | 7072 |  | 
| Daniel Vetter | b89a1d3 | 2013-06-05 13:34:24 +0200 | [diff] [blame] | 7073 | pll = intel_get_shared_dpll(intel_crtc); | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 7074 | if (pll == NULL) { | 
| Ville Syrjälä | 84f44ce | 2013-04-17 17:48:49 +0300 | [diff] [blame] | 7075 | DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n", | 
| Daniel Vetter | 29407aa | 2014-04-24 23:55:08 +0200 | [diff] [blame] | 7076 | pipe_name(intel_crtc->pipe)); | 
| Jesse Barnes | 4b645f1 | 2011-10-12 09:51:31 -0700 | [diff] [blame] | 7077 | return -EINVAL; | 
|  | 7078 | } | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 7079 | } else | 
| Daniel Vetter | e72f9fb | 2013-06-05 13:34:06 +0200 | [diff] [blame] | 7080 | intel_put_shared_dpll(intel_crtc); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7081 |  | 
| Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 7082 | if (is_lvds && has_reduced_clock && i915.powersave) | 
| Daniel Vetter | bcd644e | 2013-06-05 13:34:22 +0200 | [diff] [blame] | 7083 | intel_crtc->lowfreq_avail = true; | 
|  | 7084 | else | 
|  | 7085 | intel_crtc->lowfreq_avail = false; | 
| Daniel Vetter | e2b7826 | 2013-06-07 23:10:03 +0200 | [diff] [blame] | 7086 |  | 
| Daniel Vetter | c8f7a0d | 2014-04-24 23:55:04 +0200 | [diff] [blame] | 7087 | return 0; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7088 | } | 
|  | 7089 |  | 
| Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 7090 | static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc, | 
|  | 7091 | struct intel_link_m_n *m_n) | 
| Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 7092 | { | 
|  | 7093 | struct drm_device *dev = crtc->base.dev; | 
|  | 7094 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 7095 | enum pipe pipe = crtc->pipe; | 
| Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 7096 |  | 
| Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 7097 | m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe)); | 
|  | 7098 | m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe)); | 
|  | 7099 | m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe)) | 
|  | 7100 | & ~TU_SIZE_MASK; | 
|  | 7101 | m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe)); | 
|  | 7102 | m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe)) | 
|  | 7103 | & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1; | 
|  | 7104 | } | 
|  | 7105 |  | 
|  | 7106 | static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc, | 
|  | 7107 | enum transcoder transcoder, | 
|  | 7108 | struct intel_link_m_n *m_n) | 
|  | 7109 | { | 
|  | 7110 | struct drm_device *dev = crtc->base.dev; | 
|  | 7111 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 7112 | enum pipe pipe = crtc->pipe; | 
|  | 7113 |  | 
|  | 7114 | if (INTEL_INFO(dev)->gen >= 5) { | 
|  | 7115 | m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder)); | 
|  | 7116 | m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder)); | 
|  | 7117 | m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder)) | 
|  | 7118 | & ~TU_SIZE_MASK; | 
|  | 7119 | m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder)); | 
|  | 7120 | m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder)) | 
|  | 7121 | & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1; | 
|  | 7122 | } else { | 
|  | 7123 | m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe)); | 
|  | 7124 | m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe)); | 
|  | 7125 | m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe)) | 
|  | 7126 | & ~TU_SIZE_MASK; | 
|  | 7127 | m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe)); | 
|  | 7128 | m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe)) | 
|  | 7129 | & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1; | 
|  | 7130 | } | 
|  | 7131 | } | 
|  | 7132 |  | 
|  | 7133 | void intel_dp_get_m_n(struct intel_crtc *crtc, | 
|  | 7134 | struct intel_crtc_config *pipe_config) | 
|  | 7135 | { | 
|  | 7136 | if (crtc->config.has_pch_encoder) | 
|  | 7137 | intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n); | 
|  | 7138 | else | 
|  | 7139 | intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder, | 
|  | 7140 | &pipe_config->dp_m_n); | 
|  | 7141 | } | 
|  | 7142 |  | 
| Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 7143 | static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc, | 
|  | 7144 | struct intel_crtc_config *pipe_config) | 
|  | 7145 | { | 
| Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 7146 | intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder, | 
|  | 7147 | &pipe_config->fdi_m_n); | 
| Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 7148 | } | 
|  | 7149 |  | 
| Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7150 | static void ironlake_get_pfit_config(struct intel_crtc *crtc, | 
|  | 7151 | struct intel_crtc_config *pipe_config) | 
|  | 7152 | { | 
|  | 7153 | struct drm_device *dev = crtc->base.dev; | 
|  | 7154 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 7155 | uint32_t tmp; | 
|  | 7156 |  | 
|  | 7157 | tmp = I915_READ(PF_CTL(crtc->pipe)); | 
|  | 7158 |  | 
|  | 7159 | if (tmp & PF_ENABLE) { | 
| Chris Wilson | fd4daa9 | 2013-08-27 17:04:17 +0100 | [diff] [blame] | 7160 | pipe_config->pch_pfit.enabled = true; | 
| Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7161 | pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe)); | 
|  | 7162 | pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe)); | 
| Daniel Vetter | cb8b2a3 | 2013-06-01 17:16:23 +0200 | [diff] [blame] | 7163 |  | 
|  | 7164 | /* We currently do not free assignements of panel fitters on | 
|  | 7165 | * ivb/hsw (since we don't use the higher upscaling modes which | 
|  | 7166 | * differentiates them) so just WARN about this case for now. */ | 
|  | 7167 | if (IS_GEN7(dev)) { | 
|  | 7168 | WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) != | 
|  | 7169 | PF_PIPE_SEL_IVB(crtc->pipe)); | 
|  | 7170 | } | 
| Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7171 | } | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7172 | } | 
|  | 7173 |  | 
| Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 7174 | static void ironlake_get_plane_config(struct intel_crtc *crtc, | 
|  | 7175 | struct intel_plane_config *plane_config) | 
|  | 7176 | { | 
|  | 7177 | struct drm_device *dev = crtc->base.dev; | 
|  | 7178 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 7179 | u32 val, base, offset; | 
|  | 7180 | int pipe = crtc->pipe, plane = crtc->plane; | 
|  | 7181 | int fourcc, pixel_format; | 
|  | 7182 | int aligned_height; | 
|  | 7183 |  | 
| Dave Airlie | 66e514c | 2014-04-03 07:51:54 +1000 | [diff] [blame] | 7184 | crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL); | 
|  | 7185 | if (!crtc->base.primary->fb) { | 
| Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 7186 | DRM_DEBUG_KMS("failed to alloc fb\n"); | 
|  | 7187 | return; | 
|  | 7188 | } | 
|  | 7189 |  | 
|  | 7190 | val = I915_READ(DSPCNTR(plane)); | 
|  | 7191 |  | 
|  | 7192 | if (INTEL_INFO(dev)->gen >= 4) | 
|  | 7193 | if (val & DISPPLANE_TILED) | 
|  | 7194 | plane_config->tiled = true; | 
|  | 7195 |  | 
|  | 7196 | pixel_format = val & DISPPLANE_PIXFORMAT_MASK; | 
|  | 7197 | fourcc = intel_format_to_fourcc(pixel_format); | 
| Dave Airlie | 66e514c | 2014-04-03 07:51:54 +1000 | [diff] [blame] | 7198 | crtc->base.primary->fb->pixel_format = fourcc; | 
|  | 7199 | crtc->base.primary->fb->bits_per_pixel = | 
| Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 7200 | drm_format_plane_cpp(fourcc, 0) * 8; | 
|  | 7201 |  | 
|  | 7202 | base = I915_READ(DSPSURF(plane)) & 0xfffff000; | 
|  | 7203 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) { | 
|  | 7204 | offset = I915_READ(DSPOFFSET(plane)); | 
|  | 7205 | } else { | 
|  | 7206 | if (plane_config->tiled) | 
|  | 7207 | offset = I915_READ(DSPTILEOFF(plane)); | 
|  | 7208 | else | 
|  | 7209 | offset = I915_READ(DSPLINOFF(plane)); | 
|  | 7210 | } | 
|  | 7211 | plane_config->base = base; | 
|  | 7212 |  | 
|  | 7213 | val = I915_READ(PIPESRC(pipe)); | 
| Dave Airlie | 66e514c | 2014-04-03 07:51:54 +1000 | [diff] [blame] | 7214 | crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1; | 
|  | 7215 | crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1; | 
| Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 7216 |  | 
|  | 7217 | val = I915_READ(DSPSTRIDE(pipe)); | 
| Dave Airlie | 66e514c | 2014-04-03 07:51:54 +1000 | [diff] [blame] | 7218 | crtc->base.primary->fb->pitches[0] = val & 0xffffff80; | 
| Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 7219 |  | 
| Dave Airlie | 66e514c | 2014-04-03 07:51:54 +1000 | [diff] [blame] | 7220 | aligned_height = intel_align_height(dev, crtc->base.primary->fb->height, | 
| Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 7221 | plane_config->tiled); | 
|  | 7222 |  | 
| Fabian Frederick | 1267a26 | 2014-07-01 20:39:41 +0200 | [diff] [blame] | 7223 | plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] * | 
|  | 7224 | aligned_height); | 
| Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 7225 |  | 
|  | 7226 | DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n", | 
| Dave Airlie | 66e514c | 2014-04-03 07:51:54 +1000 | [diff] [blame] | 7227 | pipe, plane, crtc->base.primary->fb->width, | 
|  | 7228 | crtc->base.primary->fb->height, | 
|  | 7229 | crtc->base.primary->fb->bits_per_pixel, base, | 
|  | 7230 | crtc->base.primary->fb->pitches[0], | 
| Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 7231 | plane_config->size); | 
|  | 7232 | } | 
|  | 7233 |  | 
| Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 7234 | static bool ironlake_get_pipe_config(struct intel_crtc *crtc, | 
|  | 7235 | struct intel_crtc_config *pipe_config) | 
|  | 7236 | { | 
|  | 7237 | struct drm_device *dev = crtc->base.dev; | 
|  | 7238 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 7239 | uint32_t tmp; | 
|  | 7240 |  | 
| Daniel Vetter | e143a21 | 2013-07-04 12:01:15 +0200 | [diff] [blame] | 7241 | pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe; | 
| Daniel Vetter | c0d43d6 | 2013-06-07 23:11:08 +0200 | [diff] [blame] | 7242 | pipe_config->shared_dpll = DPLL_ID_PRIVATE; | 
| Daniel Vetter | eccb140 | 2013-05-22 00:50:22 +0200 | [diff] [blame] | 7243 |  | 
| Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 7244 | tmp = I915_READ(PIPECONF(crtc->pipe)); | 
|  | 7245 | if (!(tmp & PIPECONF_ENABLE)) | 
|  | 7246 | return false; | 
|  | 7247 |  | 
| Ville Syrjälä | 42571ae | 2013-09-06 23:29:00 +0300 | [diff] [blame] | 7248 | switch (tmp & PIPECONF_BPC_MASK) { | 
|  | 7249 | case PIPECONF_6BPC: | 
|  | 7250 | pipe_config->pipe_bpp = 18; | 
|  | 7251 | break; | 
|  | 7252 | case PIPECONF_8BPC: | 
|  | 7253 | pipe_config->pipe_bpp = 24; | 
|  | 7254 | break; | 
|  | 7255 | case PIPECONF_10BPC: | 
|  | 7256 | pipe_config->pipe_bpp = 30; | 
|  | 7257 | break; | 
|  | 7258 | case PIPECONF_12BPC: | 
|  | 7259 | pipe_config->pipe_bpp = 36; | 
|  | 7260 | break; | 
|  | 7261 | default: | 
|  | 7262 | break; | 
|  | 7263 | } | 
|  | 7264 |  | 
| Daniel Vetter | b5a9fa0 | 2014-04-24 23:54:49 +0200 | [diff] [blame] | 7265 | if (tmp & PIPECONF_COLOR_RANGE_SELECT) | 
|  | 7266 | pipe_config->limited_color_range = true; | 
|  | 7267 |  | 
| Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 7268 | if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) { | 
| Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 7269 | struct intel_shared_dpll *pll; | 
|  | 7270 |  | 
| Daniel Vetter | 88adfff | 2013-03-28 10:42:01 +0100 | [diff] [blame] | 7271 | pipe_config->has_pch_encoder = true; | 
|  | 7272 |  | 
| Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 7273 | tmp = I915_READ(FDI_RX_CTL(crtc->pipe)); | 
|  | 7274 | pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >> | 
|  | 7275 | FDI_DP_PORT_WIDTH_SHIFT) + 1; | 
| Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 7276 |  | 
|  | 7277 | ironlake_get_fdi_m_n_config(crtc, pipe_config); | 
| Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 7278 |  | 
| Daniel Vetter | c0d43d6 | 2013-06-07 23:11:08 +0200 | [diff] [blame] | 7279 | if (HAS_PCH_IBX(dev_priv->dev)) { | 
| Daniel Vetter | d94ab06 | 2013-07-04 12:01:16 +0200 | [diff] [blame] | 7280 | pipe_config->shared_dpll = | 
|  | 7281 | (enum intel_dpll_id) crtc->pipe; | 
| Daniel Vetter | c0d43d6 | 2013-06-07 23:11:08 +0200 | [diff] [blame] | 7282 | } else { | 
|  | 7283 | tmp = I915_READ(PCH_DPLL_SEL); | 
|  | 7284 | if (tmp & TRANS_DPLLB_SEL(crtc->pipe)) | 
|  | 7285 | pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B; | 
|  | 7286 | else | 
|  | 7287 | pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A; | 
|  | 7288 | } | 
| Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 7289 |  | 
|  | 7290 | pll = &dev_priv->shared_dplls[pipe_config->shared_dpll]; | 
|  | 7291 |  | 
|  | 7292 | WARN_ON(!pll->get_hw_state(dev_priv, pll, | 
|  | 7293 | &pipe_config->dpll_hw_state)); | 
| Daniel Vetter | c93f54c | 2013-06-27 19:47:19 +0200 | [diff] [blame] | 7294 |  | 
|  | 7295 | tmp = pipe_config->dpll_hw_state.dpll; | 
|  | 7296 | pipe_config->pixel_multiplier = | 
|  | 7297 | ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK) | 
|  | 7298 | >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1; | 
| Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 7299 |  | 
|  | 7300 | ironlake_pch_clock_get(crtc, pipe_config); | 
| Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 7301 | } else { | 
|  | 7302 | pipe_config->pixel_multiplier = 1; | 
| Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 7303 | } | 
|  | 7304 |  | 
| Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 7305 | intel_get_pipe_timings(crtc, pipe_config); | 
|  | 7306 |  | 
| Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7307 | ironlake_get_pfit_config(crtc, pipe_config); | 
|  | 7308 |  | 
| Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 7309 | return true; | 
|  | 7310 | } | 
|  | 7311 |  | 
| Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 7312 | static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv) | 
|  | 7313 | { | 
|  | 7314 | struct drm_device *dev = dev_priv->dev; | 
|  | 7315 | struct intel_ddi_plls *plls = &dev_priv->ddi_plls; | 
|  | 7316 | struct intel_crtc *crtc; | 
| Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 7317 |  | 
| Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 7318 | for_each_intel_crtc(dev, crtc) | 
| Paulo Zanoni | 798183c | 2013-12-06 20:29:01 -0200 | [diff] [blame] | 7319 | WARN(crtc->active, "CRTC for pipe %c enabled\n", | 
| Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 7320 | pipe_name(crtc->pipe)); | 
|  | 7321 |  | 
|  | 7322 | WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n"); | 
|  | 7323 | WARN(plls->spll_refcount, "SPLL enabled\n"); | 
|  | 7324 | WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n"); | 
|  | 7325 | WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n"); | 
|  | 7326 | WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n"); | 
|  | 7327 | WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE, | 
|  | 7328 | "CPU PWM1 enabled\n"); | 
|  | 7329 | WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE, | 
|  | 7330 | "CPU PWM2 enabled\n"); | 
|  | 7331 | WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE, | 
|  | 7332 | "PCH PWM1 enabled\n"); | 
|  | 7333 | WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE, | 
|  | 7334 | "Utility pin enabled\n"); | 
|  | 7335 | WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n"); | 
|  | 7336 |  | 
| Paulo Zanoni | 9926ada | 2014-04-01 19:39:47 -0300 | [diff] [blame] | 7337 | /* | 
|  | 7338 | * In theory we can still leave IRQs enabled, as long as only the HPD | 
|  | 7339 | * interrupts remain enabled. We used to check for that, but since it's | 
|  | 7340 | * gen-specific and since we only disable LCPLL after we fully disable | 
|  | 7341 | * the interrupts, the check below should be enough. | 
|  | 7342 | */ | 
|  | 7343 | WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n"); | 
| Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 7344 | } | 
|  | 7345 |  | 
| Paulo Zanoni | 9ccd5ae | 2014-07-04 11:59:58 -0300 | [diff] [blame] | 7346 | static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv) | 
|  | 7347 | { | 
|  | 7348 | struct drm_device *dev = dev_priv->dev; | 
|  | 7349 |  | 
|  | 7350 | if (IS_HASWELL(dev)) | 
|  | 7351 | return I915_READ(D_COMP_HSW); | 
|  | 7352 | else | 
|  | 7353 | return I915_READ(D_COMP_BDW); | 
|  | 7354 | } | 
|  | 7355 |  | 
| Paulo Zanoni | 3c4c9b8 | 2014-03-07 20:12:36 -0300 | [diff] [blame] | 7356 | static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val) | 
|  | 7357 | { | 
|  | 7358 | struct drm_device *dev = dev_priv->dev; | 
|  | 7359 |  | 
|  | 7360 | if (IS_HASWELL(dev)) { | 
|  | 7361 | mutex_lock(&dev_priv->rps.hw_lock); | 
|  | 7362 | if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, | 
|  | 7363 | val)) | 
| Paulo Zanoni | f475dad | 2014-07-04 11:59:57 -0300 | [diff] [blame] | 7364 | DRM_ERROR("Failed to write to D_COMP\n"); | 
| Paulo Zanoni | 3c4c9b8 | 2014-03-07 20:12:36 -0300 | [diff] [blame] | 7365 | mutex_unlock(&dev_priv->rps.hw_lock); | 
|  | 7366 | } else { | 
| Paulo Zanoni | 9ccd5ae | 2014-07-04 11:59:58 -0300 | [diff] [blame] | 7367 | I915_WRITE(D_COMP_BDW, val); | 
|  | 7368 | POSTING_READ(D_COMP_BDW); | 
| Paulo Zanoni | 3c4c9b8 | 2014-03-07 20:12:36 -0300 | [diff] [blame] | 7369 | } | 
| Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 7370 | } | 
|  | 7371 |  | 
|  | 7372 | /* | 
|  | 7373 | * This function implements pieces of two sequences from BSpec: | 
|  | 7374 | * - Sequence for display software to disable LCPLL | 
|  | 7375 | * - Sequence for display software to allow package C8+ | 
|  | 7376 | * The steps implemented here are just the steps that actually touch the LCPLL | 
|  | 7377 | * register. Callers should take care of disabling all the display engine | 
|  | 7378 | * functions, doing the mode unset, fixing interrupts, etc. | 
|  | 7379 | */ | 
| Paulo Zanoni | 6ff58d5 | 2013-09-24 13:52:57 -0300 | [diff] [blame] | 7380 | static void hsw_disable_lcpll(struct drm_i915_private *dev_priv, | 
|  | 7381 | bool switch_to_fclk, bool allow_power_down) | 
| Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 7382 | { | 
|  | 7383 | uint32_t val; | 
|  | 7384 |  | 
|  | 7385 | assert_can_disable_lcpll(dev_priv); | 
|  | 7386 |  | 
|  | 7387 | val = I915_READ(LCPLL_CTL); | 
|  | 7388 |  | 
|  | 7389 | if (switch_to_fclk) { | 
|  | 7390 | val |= LCPLL_CD_SOURCE_FCLK; | 
|  | 7391 | I915_WRITE(LCPLL_CTL, val); | 
|  | 7392 |  | 
|  | 7393 | if (wait_for_atomic_us(I915_READ(LCPLL_CTL) & | 
|  | 7394 | LCPLL_CD_SOURCE_FCLK_DONE, 1)) | 
|  | 7395 | DRM_ERROR("Switching to FCLK failed\n"); | 
|  | 7396 |  | 
|  | 7397 | val = I915_READ(LCPLL_CTL); | 
|  | 7398 | } | 
|  | 7399 |  | 
|  | 7400 | val |= LCPLL_PLL_DISABLE; | 
|  | 7401 | I915_WRITE(LCPLL_CTL, val); | 
|  | 7402 | POSTING_READ(LCPLL_CTL); | 
|  | 7403 |  | 
|  | 7404 | if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1)) | 
|  | 7405 | DRM_ERROR("LCPLL still locked\n"); | 
|  | 7406 |  | 
| Paulo Zanoni | 9ccd5ae | 2014-07-04 11:59:58 -0300 | [diff] [blame] | 7407 | val = hsw_read_dcomp(dev_priv); | 
| Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 7408 | val |= D_COMP_COMP_DISABLE; | 
| Paulo Zanoni | 3c4c9b8 | 2014-03-07 20:12:36 -0300 | [diff] [blame] | 7409 | hsw_write_dcomp(dev_priv, val); | 
| Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 7410 | ndelay(100); | 
|  | 7411 |  | 
| Paulo Zanoni | 9ccd5ae | 2014-07-04 11:59:58 -0300 | [diff] [blame] | 7412 | if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0, | 
|  | 7413 | 1)) | 
| Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 7414 | DRM_ERROR("D_COMP RCOMP still in progress\n"); | 
|  | 7415 |  | 
|  | 7416 | if (allow_power_down) { | 
|  | 7417 | val = I915_READ(LCPLL_CTL); | 
|  | 7418 | val |= LCPLL_POWER_DOWN_ALLOW; | 
|  | 7419 | I915_WRITE(LCPLL_CTL, val); | 
|  | 7420 | POSTING_READ(LCPLL_CTL); | 
|  | 7421 | } | 
|  | 7422 | } | 
|  | 7423 |  | 
|  | 7424 | /* | 
|  | 7425 | * Fully restores LCPLL, disallowing power down and switching back to LCPLL | 
|  | 7426 | * source. | 
|  | 7427 | */ | 
| Paulo Zanoni | 6ff58d5 | 2013-09-24 13:52:57 -0300 | [diff] [blame] | 7428 | static void hsw_restore_lcpll(struct drm_i915_private *dev_priv) | 
| Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 7429 | { | 
|  | 7430 | uint32_t val; | 
| Paulo Zanoni | a8a8bd5 | 2014-03-07 20:08:05 -0300 | [diff] [blame] | 7431 | unsigned long irqflags; | 
| Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 7432 |  | 
|  | 7433 | val = I915_READ(LCPLL_CTL); | 
|  | 7434 |  | 
|  | 7435 | if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK | | 
|  | 7436 | LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK) | 
|  | 7437 | return; | 
|  | 7438 |  | 
| Paulo Zanoni | a8a8bd5 | 2014-03-07 20:08:05 -0300 | [diff] [blame] | 7439 | /* | 
|  | 7440 | * Make sure we're not on PC8 state before disabling PC8, otherwise | 
|  | 7441 | * we'll hang the machine. To prevent PC8 state, just enable force_wake. | 
|  | 7442 | * | 
|  | 7443 | * The other problem is that hsw_restore_lcpll() is called as part of | 
|  | 7444 | * the runtime PM resume sequence, so we can't just call | 
|  | 7445 | * gen6_gt_force_wake_get() because that function calls | 
|  | 7446 | * intel_runtime_pm_get(), and we can't change the runtime PM refcount | 
|  | 7447 | * while we are on the resume sequence. So to solve this problem we have | 
|  | 7448 | * to call special forcewake code that doesn't touch runtime PM and | 
|  | 7449 | * doesn't enable the forcewake delayed work. | 
|  | 7450 | */ | 
|  | 7451 | spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); | 
|  | 7452 | if (dev_priv->uncore.forcewake_count++ == 0) | 
|  | 7453 | dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL); | 
|  | 7454 | spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); | 
| Paulo Zanoni | 215733f | 2013-08-19 13:18:07 -0300 | [diff] [blame] | 7455 |  | 
| Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 7456 | if (val & LCPLL_POWER_DOWN_ALLOW) { | 
|  | 7457 | val &= ~LCPLL_POWER_DOWN_ALLOW; | 
|  | 7458 | I915_WRITE(LCPLL_CTL, val); | 
| Daniel Vetter | 35d8f2e | 2013-08-21 23:38:08 +0200 | [diff] [blame] | 7459 | POSTING_READ(LCPLL_CTL); | 
| Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 7460 | } | 
|  | 7461 |  | 
| Paulo Zanoni | 9ccd5ae | 2014-07-04 11:59:58 -0300 | [diff] [blame] | 7462 | val = hsw_read_dcomp(dev_priv); | 
| Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 7463 | val |= D_COMP_COMP_FORCE; | 
|  | 7464 | val &= ~D_COMP_COMP_DISABLE; | 
| Paulo Zanoni | 3c4c9b8 | 2014-03-07 20:12:36 -0300 | [diff] [blame] | 7465 | hsw_write_dcomp(dev_priv, val); | 
| Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 7466 |  | 
|  | 7467 | val = I915_READ(LCPLL_CTL); | 
|  | 7468 | val &= ~LCPLL_PLL_DISABLE; | 
|  | 7469 | I915_WRITE(LCPLL_CTL, val); | 
|  | 7470 |  | 
|  | 7471 | if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5)) | 
|  | 7472 | DRM_ERROR("LCPLL not locked yet\n"); | 
|  | 7473 |  | 
|  | 7474 | if (val & LCPLL_CD_SOURCE_FCLK) { | 
|  | 7475 | val = I915_READ(LCPLL_CTL); | 
|  | 7476 | val &= ~LCPLL_CD_SOURCE_FCLK; | 
|  | 7477 | I915_WRITE(LCPLL_CTL, val); | 
|  | 7478 |  | 
|  | 7479 | if (wait_for_atomic_us((I915_READ(LCPLL_CTL) & | 
|  | 7480 | LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1)) | 
|  | 7481 | DRM_ERROR("Switching back to LCPLL failed\n"); | 
|  | 7482 | } | 
| Paulo Zanoni | 215733f | 2013-08-19 13:18:07 -0300 | [diff] [blame] | 7483 |  | 
| Paulo Zanoni | a8a8bd5 | 2014-03-07 20:08:05 -0300 | [diff] [blame] | 7484 | /* See the big comment above. */ | 
|  | 7485 | spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); | 
|  | 7486 | if (--dev_priv->uncore.forcewake_count == 0) | 
|  | 7487 | dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL); | 
|  | 7488 | spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); | 
| Paulo Zanoni | be256dc | 2013-07-23 11:19:26 -0300 | [diff] [blame] | 7489 | } | 
|  | 7490 |  | 
| Paulo Zanoni | 765dab67 | 2014-03-07 20:08:18 -0300 | [diff] [blame] | 7491 | /* | 
|  | 7492 | * Package states C8 and deeper are really deep PC states that can only be | 
|  | 7493 | * reached when all the devices on the system allow it, so even if the graphics | 
|  | 7494 | * device allows PC8+, it doesn't mean the system will actually get to these | 
|  | 7495 | * states. Our driver only allows PC8+ when going into runtime PM. | 
|  | 7496 | * | 
|  | 7497 | * The requirements for PC8+ are that all the outputs are disabled, the power | 
|  | 7498 | * well is disabled and most interrupts are disabled, and these are also | 
|  | 7499 | * requirements for runtime PM. When these conditions are met, we manually do | 
|  | 7500 | * the other conditions: disable the interrupts, clocks and switch LCPLL refclk | 
|  | 7501 | * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard | 
|  | 7502 | * hang the machine. | 
|  | 7503 | * | 
|  | 7504 | * When we really reach PC8 or deeper states (not just when we allow it) we lose | 
|  | 7505 | * the state of some registers, so when we come back from PC8+ we need to | 
|  | 7506 | * restore this state. We don't get into PC8+ if we're not in RC6, so we don't | 
|  | 7507 | * need to take care of the registers kept by RC6. Notice that this happens even | 
|  | 7508 | * if we don't put the device in PCI D3 state (which is what currently happens | 
|  | 7509 | * because of the runtime PM support). | 
|  | 7510 | * | 
|  | 7511 | * For more, read "Display Sequences for Package C8" on the hardware | 
|  | 7512 | * documentation. | 
|  | 7513 | */ | 
| Paulo Zanoni | a14cb6f | 2014-03-07 20:08:17 -0300 | [diff] [blame] | 7514 | void hsw_enable_pc8(struct drm_i915_private *dev_priv) | 
| Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 7515 | { | 
| Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 7516 | struct drm_device *dev = dev_priv->dev; | 
|  | 7517 | uint32_t val; | 
|  | 7518 |  | 
| Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 7519 | DRM_DEBUG_KMS("Enabling package C8+\n"); | 
|  | 7520 |  | 
| Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 7521 | if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) { | 
|  | 7522 | val = I915_READ(SOUTH_DSPCLK_GATE_D); | 
|  | 7523 | val &= ~PCH_LP_PARTITION_LEVEL_DISABLE; | 
|  | 7524 | I915_WRITE(SOUTH_DSPCLK_GATE_D, val); | 
|  | 7525 | } | 
|  | 7526 |  | 
|  | 7527 | lpt_disable_clkout_dp(dev); | 
| Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 7528 | hsw_disable_lcpll(dev_priv, true, true); | 
|  | 7529 | } | 
|  | 7530 |  | 
| Paulo Zanoni | a14cb6f | 2014-03-07 20:08:17 -0300 | [diff] [blame] | 7531 | void hsw_disable_pc8(struct drm_i915_private *dev_priv) | 
| Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 7532 | { | 
|  | 7533 | struct drm_device *dev = dev_priv->dev; | 
|  | 7534 | uint32_t val; | 
|  | 7535 |  | 
| Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 7536 | DRM_DEBUG_KMS("Disabling package C8+\n"); | 
|  | 7537 |  | 
|  | 7538 | hsw_restore_lcpll(dev_priv); | 
| Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 7539 | lpt_init_pch_refclk(dev); | 
|  | 7540 |  | 
|  | 7541 | if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) { | 
|  | 7542 | val = I915_READ(SOUTH_DSPCLK_GATE_D); | 
|  | 7543 | val |= PCH_LP_PARTITION_LEVEL_DISABLE; | 
|  | 7544 | I915_WRITE(SOUTH_DSPCLK_GATE_D, val); | 
|  | 7545 | } | 
|  | 7546 |  | 
|  | 7547 | intel_prepare_ddi(dev); | 
| Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 7548 | } | 
|  | 7549 |  | 
| Paulo Zanoni | 9a952a0 | 2014-03-07 20:12:34 -0300 | [diff] [blame] | 7550 | static void snb_modeset_global_resources(struct drm_device *dev) | 
|  | 7551 | { | 
|  | 7552 | modeset_update_crtc_power_domains(dev); | 
|  | 7553 | } | 
|  | 7554 |  | 
| Imre Deak | 4f07412 | 2013-10-16 17:25:51 +0300 | [diff] [blame] | 7555 | static void haswell_modeset_global_resources(struct drm_device *dev) | 
|  | 7556 | { | 
| Paulo Zanoni | da72356 | 2013-12-19 11:54:51 -0200 | [diff] [blame] | 7557 | modeset_update_crtc_power_domains(dev); | 
| Daniel Vetter | d6dd9eb | 2013-01-29 16:35:20 -0200 | [diff] [blame] | 7558 | } | 
|  | 7559 |  | 
| Paulo Zanoni | 09b4ddf | 2012-10-05 12:05:55 -0300 | [diff] [blame] | 7560 | static int haswell_crtc_mode_set(struct drm_crtc *crtc, | 
| Paulo Zanoni | 09b4ddf | 2012-10-05 12:05:55 -0300 | [diff] [blame] | 7561 | int x, int y, | 
|  | 7562 | struct drm_framebuffer *fb) | 
|  | 7563 | { | 
| Paulo Zanoni | 09b4ddf | 2012-10-05 12:05:55 -0300 | [diff] [blame] | 7564 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Paulo Zanoni | 09b4ddf | 2012-10-05 12:05:55 -0300 | [diff] [blame] | 7565 |  | 
| Paulo Zanoni | 566b734 | 2013-11-25 15:27:08 -0200 | [diff] [blame] | 7566 | if (!intel_ddi_pll_select(intel_crtc)) | 
| Paulo Zanoni | 6441ab5 | 2012-10-05 12:05:58 -0300 | [diff] [blame] | 7567 | return -EINVAL; | 
| Paulo Zanoni | 566b734 | 2013-11-25 15:27:08 -0200 | [diff] [blame] | 7568 | intel_ddi_pll_enable(intel_crtc); | 
| Paulo Zanoni | 6441ab5 | 2012-10-05 12:05:58 -0300 | [diff] [blame] | 7569 |  | 
| Daniel Vetter | 644cef3 | 2014-04-24 23:55:07 +0200 | [diff] [blame] | 7570 | intel_crtc->lowfreq_avail = false; | 
|  | 7571 |  | 
| Daniel Vetter | c8f7a0d | 2014-04-24 23:55:04 +0200 | [diff] [blame] | 7572 | return 0; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 7573 | } | 
|  | 7574 |  | 
| Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 7575 | static bool haswell_get_pipe_config(struct intel_crtc *crtc, | 
|  | 7576 | struct intel_crtc_config *pipe_config) | 
|  | 7577 | { | 
|  | 7578 | struct drm_device *dev = crtc->base.dev; | 
|  | 7579 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7580 | enum intel_display_power_domain pfit_domain; | 
| Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 7581 | uint32_t tmp; | 
|  | 7582 |  | 
| Imre Deak | b5482bd | 2014-03-05 16:20:55 +0200 | [diff] [blame] | 7583 | if (!intel_display_power_enabled(dev_priv, | 
|  | 7584 | POWER_DOMAIN_PIPE(crtc->pipe))) | 
|  | 7585 | return false; | 
|  | 7586 |  | 
| Daniel Vetter | e143a21 | 2013-07-04 12:01:15 +0200 | [diff] [blame] | 7587 | pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe; | 
| Daniel Vetter | c0d43d6 | 2013-06-07 23:11:08 +0200 | [diff] [blame] | 7588 | pipe_config->shared_dpll = DPLL_ID_PRIVATE; | 
|  | 7589 |  | 
| Daniel Vetter | eccb140 | 2013-05-22 00:50:22 +0200 | [diff] [blame] | 7590 | tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP)); | 
|  | 7591 | if (tmp & TRANS_DDI_FUNC_ENABLE) { | 
|  | 7592 | enum pipe trans_edp_pipe; | 
|  | 7593 | switch (tmp & TRANS_DDI_EDP_INPUT_MASK) { | 
|  | 7594 | default: | 
|  | 7595 | WARN(1, "unknown pipe linked to edp transcoder\n"); | 
|  | 7596 | case TRANS_DDI_EDP_INPUT_A_ONOFF: | 
|  | 7597 | case TRANS_DDI_EDP_INPUT_A_ON: | 
|  | 7598 | trans_edp_pipe = PIPE_A; | 
|  | 7599 | break; | 
|  | 7600 | case TRANS_DDI_EDP_INPUT_B_ONOFF: | 
|  | 7601 | trans_edp_pipe = PIPE_B; | 
|  | 7602 | break; | 
|  | 7603 | case TRANS_DDI_EDP_INPUT_C_ONOFF: | 
|  | 7604 | trans_edp_pipe = PIPE_C; | 
|  | 7605 | break; | 
|  | 7606 | } | 
|  | 7607 |  | 
|  | 7608 | if (trans_edp_pipe == crtc->pipe) | 
|  | 7609 | pipe_config->cpu_transcoder = TRANSCODER_EDP; | 
|  | 7610 | } | 
|  | 7611 |  | 
| Imre Deak | da7e29b | 2014-02-18 00:02:02 +0200 | [diff] [blame] | 7612 | if (!intel_display_power_enabled(dev_priv, | 
| Daniel Vetter | eccb140 | 2013-05-22 00:50:22 +0200 | [diff] [blame] | 7613 | POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder))) | 
| Paulo Zanoni | 2bfce95 | 2013-04-18 16:35:40 -0300 | [diff] [blame] | 7614 | return false; | 
|  | 7615 |  | 
| Daniel Vetter | eccb140 | 2013-05-22 00:50:22 +0200 | [diff] [blame] | 7616 | tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder)); | 
| Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 7617 | if (!(tmp & PIPECONF_ENABLE)) | 
|  | 7618 | return false; | 
|  | 7619 |  | 
| Daniel Vetter | 88adfff | 2013-03-28 10:42:01 +0100 | [diff] [blame] | 7620 | /* | 
| Paulo Zanoni | f196e6b | 2013-04-18 16:35:41 -0300 | [diff] [blame] | 7621 | * Haswell has only FDI/PCH transcoder A. It is which is connected to | 
| Daniel Vetter | 88adfff | 2013-03-28 10:42:01 +0100 | [diff] [blame] | 7622 | * DDI E. So just check whether this pipe is wired to DDI E and whether | 
|  | 7623 | * the PCH transcoder is on. | 
|  | 7624 | */ | 
| Daniel Vetter | eccb140 | 2013-05-22 00:50:22 +0200 | [diff] [blame] | 7625 | tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder)); | 
| Daniel Vetter | 88adfff | 2013-03-28 10:42:01 +0100 | [diff] [blame] | 7626 | if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) && | 
| Daniel Vetter | ab9412b | 2013-05-03 11:49:46 +0200 | [diff] [blame] | 7627 | I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) { | 
| Daniel Vetter | 88adfff | 2013-03-28 10:42:01 +0100 | [diff] [blame] | 7628 | pipe_config->has_pch_encoder = true; | 
|  | 7629 |  | 
| Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 7630 | tmp = I915_READ(FDI_RX_CTL(PIPE_A)); | 
|  | 7631 | pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >> | 
|  | 7632 | FDI_DP_PORT_WIDTH_SHIFT) + 1; | 
| Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 7633 |  | 
|  | 7634 | ironlake_get_fdi_m_n_config(crtc, pipe_config); | 
| Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 7635 | } | 
|  | 7636 |  | 
| Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 7637 | intel_get_pipe_timings(crtc, pipe_config); | 
|  | 7638 |  | 
| Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7639 | pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe); | 
| Imre Deak | da7e29b | 2014-02-18 00:02:02 +0200 | [diff] [blame] | 7640 | if (intel_display_power_enabled(dev_priv, pfit_domain)) | 
| Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 7641 | ironlake_get_pfit_config(crtc, pipe_config); | 
| Daniel Vetter | 88adfff | 2013-03-28 10:42:01 +0100 | [diff] [blame] | 7642 |  | 
| Jesse Barnes | e59150d | 2014-01-07 13:30:45 -0800 | [diff] [blame] | 7643 | if (IS_HASWELL(dev)) | 
|  | 7644 | pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) && | 
|  | 7645 | (I915_READ(IPS_CTL) & IPS_ENABLE); | 
| Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 7646 |  | 
| Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 7647 | pipe_config->pixel_multiplier = 1; | 
|  | 7648 |  | 
| Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 7649 | return true; | 
|  | 7650 | } | 
|  | 7651 |  | 
| Jani Nikula | 1a91510 | 2013-10-16 12:34:48 +0300 | [diff] [blame] | 7652 | static struct { | 
|  | 7653 | int clock; | 
|  | 7654 | u32 config; | 
|  | 7655 | } hdmi_audio_clock[] = { | 
|  | 7656 | { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 }, | 
|  | 7657 | { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */ | 
|  | 7658 | { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 }, | 
|  | 7659 | { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 }, | 
|  | 7660 | { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 }, | 
|  | 7661 | { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 }, | 
|  | 7662 | { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 }, | 
|  | 7663 | { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 }, | 
|  | 7664 | { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 }, | 
|  | 7665 | { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 }, | 
|  | 7666 | }; | 
|  | 7667 |  | 
|  | 7668 | /* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */ | 
|  | 7669 | static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode) | 
|  | 7670 | { | 
|  | 7671 | int i; | 
|  | 7672 |  | 
|  | 7673 | for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) { | 
|  | 7674 | if (mode->clock == hdmi_audio_clock[i].clock) | 
|  | 7675 | break; | 
|  | 7676 | } | 
|  | 7677 |  | 
|  | 7678 | if (i == ARRAY_SIZE(hdmi_audio_clock)) { | 
|  | 7679 | DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock); | 
|  | 7680 | i = 1; | 
|  | 7681 | } | 
|  | 7682 |  | 
|  | 7683 | DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n", | 
|  | 7684 | hdmi_audio_clock[i].clock, | 
|  | 7685 | hdmi_audio_clock[i].config); | 
|  | 7686 |  | 
|  | 7687 | return hdmi_audio_clock[i].config; | 
|  | 7688 | } | 
|  | 7689 |  | 
| Wu Fengguang | 3a9627f | 2011-12-09 20:42:19 +0800 | [diff] [blame] | 7690 | static bool intel_eld_uptodate(struct drm_connector *connector, | 
|  | 7691 | int reg_eldv, uint32_t bits_eldv, | 
|  | 7692 | int reg_elda, uint32_t bits_elda, | 
|  | 7693 | int reg_edid) | 
|  | 7694 | { | 
|  | 7695 | struct drm_i915_private *dev_priv = connector->dev->dev_private; | 
|  | 7696 | uint8_t *eld = connector->eld; | 
|  | 7697 | uint32_t i; | 
|  | 7698 |  | 
|  | 7699 | i = I915_READ(reg_eldv); | 
|  | 7700 | i &= bits_eldv; | 
|  | 7701 |  | 
|  | 7702 | if (!eld[0]) | 
|  | 7703 | return !i; | 
|  | 7704 |  | 
|  | 7705 | if (!i) | 
|  | 7706 | return false; | 
|  | 7707 |  | 
|  | 7708 | i = I915_READ(reg_elda); | 
|  | 7709 | i &= ~bits_elda; | 
|  | 7710 | I915_WRITE(reg_elda, i); | 
|  | 7711 |  | 
|  | 7712 | for (i = 0; i < eld[2]; i++) | 
|  | 7713 | if (I915_READ(reg_edid) != *((uint32_t *)eld + i)) | 
|  | 7714 | return false; | 
|  | 7715 |  | 
|  | 7716 | return true; | 
|  | 7717 | } | 
|  | 7718 |  | 
| Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 7719 | static void g4x_write_eld(struct drm_connector *connector, | 
| Jani Nikula | 3442705 | 2013-10-16 12:34:47 +0300 | [diff] [blame] | 7720 | struct drm_crtc *crtc, | 
|  | 7721 | struct drm_display_mode *mode) | 
| Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 7722 | { | 
|  | 7723 | struct drm_i915_private *dev_priv = connector->dev->dev_private; | 
|  | 7724 | uint8_t *eld = connector->eld; | 
|  | 7725 | uint32_t eldv; | 
|  | 7726 | uint32_t len; | 
|  | 7727 | uint32_t i; | 
|  | 7728 |  | 
|  | 7729 | i = I915_READ(G4X_AUD_VID_DID); | 
|  | 7730 |  | 
|  | 7731 | if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL) | 
|  | 7732 | eldv = G4X_ELDV_DEVCL_DEVBLC; | 
|  | 7733 | else | 
|  | 7734 | eldv = G4X_ELDV_DEVCTG; | 
|  | 7735 |  | 
| Wu Fengguang | 3a9627f | 2011-12-09 20:42:19 +0800 | [diff] [blame] | 7736 | if (intel_eld_uptodate(connector, | 
|  | 7737 | G4X_AUD_CNTL_ST, eldv, | 
|  | 7738 | G4X_AUD_CNTL_ST, G4X_ELD_ADDR, | 
|  | 7739 | G4X_HDMIW_HDMIEDID)) | 
|  | 7740 | return; | 
|  | 7741 |  | 
| Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 7742 | i = I915_READ(G4X_AUD_CNTL_ST); | 
|  | 7743 | i &= ~(eldv | G4X_ELD_ADDR); | 
|  | 7744 | len = (i >> 9) & 0x1f;		/* ELD buffer size */ | 
|  | 7745 | I915_WRITE(G4X_AUD_CNTL_ST, i); | 
|  | 7746 |  | 
|  | 7747 | if (!eld[0]) | 
|  | 7748 | return; | 
|  | 7749 |  | 
|  | 7750 | len = min_t(uint8_t, eld[2], len); | 
|  | 7751 | DRM_DEBUG_DRIVER("ELD size %d\n", len); | 
|  | 7752 | for (i = 0; i < len; i++) | 
|  | 7753 | I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i)); | 
|  | 7754 |  | 
|  | 7755 | i = I915_READ(G4X_AUD_CNTL_ST); | 
|  | 7756 | i |= eldv; | 
|  | 7757 | I915_WRITE(G4X_AUD_CNTL_ST, i); | 
|  | 7758 | } | 
|  | 7759 |  | 
| Wang Xingchao | 83358c85 | 2012-08-16 22:43:37 +0800 | [diff] [blame] | 7760 | static void haswell_write_eld(struct drm_connector *connector, | 
| Jani Nikula | 3442705 | 2013-10-16 12:34:47 +0300 | [diff] [blame] | 7761 | struct drm_crtc *crtc, | 
|  | 7762 | struct drm_display_mode *mode) | 
| Wang Xingchao | 83358c85 | 2012-08-16 22:43:37 +0800 | [diff] [blame] | 7763 | { | 
|  | 7764 | struct drm_i915_private *dev_priv = connector->dev->dev_private; | 
|  | 7765 | uint8_t *eld = connector->eld; | 
| Wang Xingchao | 83358c85 | 2012-08-16 22:43:37 +0800 | [diff] [blame] | 7766 | uint32_t eldv; | 
|  | 7767 | uint32_t i; | 
|  | 7768 | int len; | 
|  | 7769 | int pipe = to_intel_crtc(crtc)->pipe; | 
|  | 7770 | int tmp; | 
|  | 7771 |  | 
|  | 7772 | int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe); | 
|  | 7773 | int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe); | 
|  | 7774 | int aud_config = HSW_AUD_CFG(pipe); | 
|  | 7775 | int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD; | 
|  | 7776 |  | 
| Wang Xingchao | 83358c85 | 2012-08-16 22:43:37 +0800 | [diff] [blame] | 7777 | /* Audio output enable */ | 
|  | 7778 | DRM_DEBUG_DRIVER("HDMI audio: enable codec\n"); | 
|  | 7779 | tmp = I915_READ(aud_cntrl_st2); | 
|  | 7780 | tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4)); | 
|  | 7781 | I915_WRITE(aud_cntrl_st2, tmp); | 
| Daniel Vetter | c790579 | 2014-04-16 16:56:09 +0200 | [diff] [blame] | 7782 | POSTING_READ(aud_cntrl_st2); | 
| Wang Xingchao | 83358c85 | 2012-08-16 22:43:37 +0800 | [diff] [blame] | 7783 |  | 
| Daniel Vetter | c790579 | 2014-04-16 16:56:09 +0200 | [diff] [blame] | 7784 | assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe); | 
| Wang Xingchao | 83358c85 | 2012-08-16 22:43:37 +0800 | [diff] [blame] | 7785 |  | 
|  | 7786 | /* Set ELD valid state */ | 
|  | 7787 | tmp = I915_READ(aud_cntrl_st2); | 
| Takashi Iwai | 7e7cb34 | 2013-09-10 07:30:36 +0200 | [diff] [blame] | 7788 | DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp); | 
| Wang Xingchao | 83358c85 | 2012-08-16 22:43:37 +0800 | [diff] [blame] | 7789 | tmp |= (AUDIO_ELD_VALID_A << (pipe * 4)); | 
|  | 7790 | I915_WRITE(aud_cntrl_st2, tmp); | 
|  | 7791 | tmp = I915_READ(aud_cntrl_st2); | 
| Takashi Iwai | 7e7cb34 | 2013-09-10 07:30:36 +0200 | [diff] [blame] | 7792 | DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp); | 
| Wang Xingchao | 83358c85 | 2012-08-16 22:43:37 +0800 | [diff] [blame] | 7793 |  | 
|  | 7794 | /* Enable HDMI mode */ | 
|  | 7795 | tmp = I915_READ(aud_config); | 
| Takashi Iwai | 7e7cb34 | 2013-09-10 07:30:36 +0200 | [diff] [blame] | 7796 | DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp); | 
| Wang Xingchao | 83358c85 | 2012-08-16 22:43:37 +0800 | [diff] [blame] | 7797 | /* clear N_programing_enable and N_value_index */ | 
|  | 7798 | tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE); | 
|  | 7799 | I915_WRITE(aud_config, tmp); | 
|  | 7800 |  | 
|  | 7801 | DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe)); | 
|  | 7802 |  | 
|  | 7803 | eldv = AUDIO_ELD_VALID_A << (pipe * 4); | 
|  | 7804 |  | 
|  | 7805 | if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) { | 
|  | 7806 | DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n"); | 
|  | 7807 | eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */ | 
|  | 7808 | I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */ | 
| Jani Nikula | 1a91510 | 2013-10-16 12:34:48 +0300 | [diff] [blame] | 7809 | } else { | 
|  | 7810 | I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode)); | 
|  | 7811 | } | 
| Wang Xingchao | 83358c85 | 2012-08-16 22:43:37 +0800 | [diff] [blame] | 7812 |  | 
|  | 7813 | if (intel_eld_uptodate(connector, | 
|  | 7814 | aud_cntrl_st2, eldv, | 
|  | 7815 | aud_cntl_st, IBX_ELD_ADDRESS, | 
|  | 7816 | hdmiw_hdmiedid)) | 
|  | 7817 | return; | 
|  | 7818 |  | 
|  | 7819 | i = I915_READ(aud_cntrl_st2); | 
|  | 7820 | i &= ~eldv; | 
|  | 7821 | I915_WRITE(aud_cntrl_st2, i); | 
|  | 7822 |  | 
|  | 7823 | if (!eld[0]) | 
|  | 7824 | return; | 
|  | 7825 |  | 
|  | 7826 | i = I915_READ(aud_cntl_st); | 
|  | 7827 | i &= ~IBX_ELD_ADDRESS; | 
|  | 7828 | I915_WRITE(aud_cntl_st, i); | 
|  | 7829 | i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */ | 
|  | 7830 | DRM_DEBUG_DRIVER("port num:%d\n", i); | 
|  | 7831 |  | 
|  | 7832 | len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */ | 
|  | 7833 | DRM_DEBUG_DRIVER("ELD size %d\n", len); | 
|  | 7834 | for (i = 0; i < len; i++) | 
|  | 7835 | I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i)); | 
|  | 7836 |  | 
|  | 7837 | i = I915_READ(aud_cntrl_st2); | 
|  | 7838 | i |= eldv; | 
|  | 7839 | I915_WRITE(aud_cntrl_st2, i); | 
|  | 7840 |  | 
|  | 7841 | } | 
|  | 7842 |  | 
| Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 7843 | static void ironlake_write_eld(struct drm_connector *connector, | 
| Jani Nikula | 3442705 | 2013-10-16 12:34:47 +0300 | [diff] [blame] | 7844 | struct drm_crtc *crtc, | 
|  | 7845 | struct drm_display_mode *mode) | 
| Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 7846 | { | 
|  | 7847 | struct drm_i915_private *dev_priv = connector->dev->dev_private; | 
|  | 7848 | uint8_t *eld = connector->eld; | 
|  | 7849 | uint32_t eldv; | 
|  | 7850 | uint32_t i; | 
|  | 7851 | int len; | 
|  | 7852 | int hdmiw_hdmiedid; | 
| Wu Fengguang | b6daa02 | 2012-01-06 14:41:31 -0600 | [diff] [blame] | 7853 | int aud_config; | 
| Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 7854 | int aud_cntl_st; | 
|  | 7855 | int aud_cntrl_st2; | 
| Wang Xingchao | 9b138a8 | 2012-08-09 16:52:18 +0800 | [diff] [blame] | 7856 | int pipe = to_intel_crtc(crtc)->pipe; | 
| Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 7857 |  | 
| Wu Fengguang | b3f33cb | 2011-12-09 20:42:17 +0800 | [diff] [blame] | 7858 | if (HAS_PCH_IBX(connector->dev)) { | 
| Wang Xingchao | 9b138a8 | 2012-08-09 16:52:18 +0800 | [diff] [blame] | 7859 | hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe); | 
|  | 7860 | aud_config = IBX_AUD_CFG(pipe); | 
|  | 7861 | aud_cntl_st = IBX_AUD_CNTL_ST(pipe); | 
| Wu Fengguang | 1202b4c6 | 2011-12-09 20:42:18 +0800 | [diff] [blame] | 7862 | aud_cntrl_st2 = IBX_AUD_CNTL_ST2; | 
| Mengdong Lin | 9ca2fe7 | 2013-11-01 00:17:03 -0400 | [diff] [blame] | 7863 | } else if (IS_VALLEYVIEW(connector->dev)) { | 
|  | 7864 | hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe); | 
|  | 7865 | aud_config = VLV_AUD_CFG(pipe); | 
|  | 7866 | aud_cntl_st = VLV_AUD_CNTL_ST(pipe); | 
|  | 7867 | aud_cntrl_st2 = VLV_AUD_CNTL_ST2; | 
| Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 7868 | } else { | 
| Wang Xingchao | 9b138a8 | 2012-08-09 16:52:18 +0800 | [diff] [blame] | 7869 | hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe); | 
|  | 7870 | aud_config = CPT_AUD_CFG(pipe); | 
|  | 7871 | aud_cntl_st = CPT_AUD_CNTL_ST(pipe); | 
| Wu Fengguang | 1202b4c6 | 2011-12-09 20:42:18 +0800 | [diff] [blame] | 7872 | aud_cntrl_st2 = CPT_AUD_CNTRL_ST2; | 
| Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 7873 | } | 
|  | 7874 |  | 
| Wang Xingchao | 9b138a8 | 2012-08-09 16:52:18 +0800 | [diff] [blame] | 7875 | DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe)); | 
| Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 7876 |  | 
| Mengdong Lin | 9ca2fe7 | 2013-11-01 00:17:03 -0400 | [diff] [blame] | 7877 | if (IS_VALLEYVIEW(connector->dev))  { | 
|  | 7878 | struct intel_encoder *intel_encoder; | 
|  | 7879 | struct intel_digital_port *intel_dig_port; | 
|  | 7880 |  | 
|  | 7881 | intel_encoder = intel_attached_encoder(connector); | 
|  | 7882 | intel_dig_port = enc_to_dig_port(&intel_encoder->base); | 
|  | 7883 | i = intel_dig_port->port; | 
|  | 7884 | } else { | 
|  | 7885 | i = I915_READ(aud_cntl_st); | 
|  | 7886 | i = (i >> 29) & DIP_PORT_SEL_MASK; | 
|  | 7887 | /* DIP_Port_Select, 0x1 = PortB */ | 
|  | 7888 | } | 
|  | 7889 |  | 
| Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 7890 | if (!i) { | 
|  | 7891 | DRM_DEBUG_DRIVER("Audio directed to unknown port\n"); | 
|  | 7892 | /* operate blindly on all ports */ | 
| Wu Fengguang | 1202b4c6 | 2011-12-09 20:42:18 +0800 | [diff] [blame] | 7893 | eldv = IBX_ELD_VALIDB; | 
|  | 7894 | eldv |= IBX_ELD_VALIDB << 4; | 
|  | 7895 | eldv |= IBX_ELD_VALIDB << 8; | 
| Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 7896 | } else { | 
| Ville Syrjälä | 2582a85 | 2013-04-17 17:48:47 +0300 | [diff] [blame] | 7897 | DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i)); | 
| Wu Fengguang | 1202b4c6 | 2011-12-09 20:42:18 +0800 | [diff] [blame] | 7898 | eldv = IBX_ELD_VALIDB << ((i - 1) * 4); | 
| Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 7899 | } | 
|  | 7900 |  | 
| Wu Fengguang | 3a9627f | 2011-12-09 20:42:19 +0800 | [diff] [blame] | 7901 | if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) { | 
|  | 7902 | DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n"); | 
|  | 7903 | eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */ | 
| Wu Fengguang | b6daa02 | 2012-01-06 14:41:31 -0600 | [diff] [blame] | 7904 | I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */ | 
| Jani Nikula | 1a91510 | 2013-10-16 12:34:48 +0300 | [diff] [blame] | 7905 | } else { | 
|  | 7906 | I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode)); | 
|  | 7907 | } | 
| Wu Fengguang | 3a9627f | 2011-12-09 20:42:19 +0800 | [diff] [blame] | 7908 |  | 
|  | 7909 | if (intel_eld_uptodate(connector, | 
|  | 7910 | aud_cntrl_st2, eldv, | 
|  | 7911 | aud_cntl_st, IBX_ELD_ADDRESS, | 
|  | 7912 | hdmiw_hdmiedid)) | 
|  | 7913 | return; | 
|  | 7914 |  | 
| Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 7915 | i = I915_READ(aud_cntrl_st2); | 
|  | 7916 | i &= ~eldv; | 
|  | 7917 | I915_WRITE(aud_cntrl_st2, i); | 
|  | 7918 |  | 
|  | 7919 | if (!eld[0]) | 
|  | 7920 | return; | 
|  | 7921 |  | 
| Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 7922 | i = I915_READ(aud_cntl_st); | 
| Wu Fengguang | 1202b4c6 | 2011-12-09 20:42:18 +0800 | [diff] [blame] | 7923 | i &= ~IBX_ELD_ADDRESS; | 
| Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 7924 | I915_WRITE(aud_cntl_st, i); | 
|  | 7925 |  | 
|  | 7926 | len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */ | 
|  | 7927 | DRM_DEBUG_DRIVER("ELD size %d\n", len); | 
|  | 7928 | for (i = 0; i < len; i++) | 
|  | 7929 | I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i)); | 
|  | 7930 |  | 
|  | 7931 | i = I915_READ(aud_cntrl_st2); | 
|  | 7932 | i |= eldv; | 
|  | 7933 | I915_WRITE(aud_cntrl_st2, i); | 
|  | 7934 | } | 
|  | 7935 |  | 
|  | 7936 | void intel_write_eld(struct drm_encoder *encoder, | 
|  | 7937 | struct drm_display_mode *mode) | 
|  | 7938 | { | 
|  | 7939 | struct drm_crtc *crtc = encoder->crtc; | 
|  | 7940 | struct drm_connector *connector; | 
|  | 7941 | struct drm_device *dev = encoder->dev; | 
|  | 7942 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 7943 |  | 
|  | 7944 | connector = drm_select_eld(encoder, mode); | 
|  | 7945 | if (!connector) | 
|  | 7946 | return; | 
|  | 7947 |  | 
|  | 7948 | DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n", | 
|  | 7949 | connector->base.id, | 
| Jani Nikula | c23cc41 | 2014-06-03 14:56:17 +0300 | [diff] [blame] | 7950 | connector->name, | 
| Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 7951 | connector->encoder->base.id, | 
| Jani Nikula | 8e329a03 | 2014-06-03 14:56:21 +0300 | [diff] [blame] | 7952 | connector->encoder->name); | 
| Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 7953 |  | 
|  | 7954 | connector->eld[6] = drm_av_sync_delay(connector, mode) / 2; | 
|  | 7955 |  | 
|  | 7956 | if (dev_priv->display.write_eld) | 
| Jani Nikula | 3442705 | 2013-10-16 12:34:47 +0300 | [diff] [blame] | 7957 | dev_priv->display.write_eld(connector, crtc, mode); | 
| Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 7958 | } | 
|  | 7959 |  | 
| Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 7960 | static void i845_update_cursor(struct drm_crtc *crtc, u32 base) | 
|  | 7961 | { | 
|  | 7962 | struct drm_device *dev = crtc->dev; | 
|  | 7963 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 7964 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 7965 | uint32_t cntl; | 
| Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 7966 |  | 
| Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 7967 | if (base != intel_crtc->cursor_base) { | 
| Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 7968 | /* On these chipsets we can only modify the base whilst | 
|  | 7969 | * the cursor is disabled. | 
|  | 7970 | */ | 
| Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 7971 | if (intel_crtc->cursor_cntl) { | 
|  | 7972 | I915_WRITE(_CURACNTR, 0); | 
|  | 7973 | POSTING_READ(_CURACNTR); | 
|  | 7974 | intel_crtc->cursor_cntl = 0; | 
|  | 7975 | } | 
|  | 7976 |  | 
| Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 7977 | I915_WRITE(_CURABASE, base); | 
| Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 7978 | POSTING_READ(_CURABASE); | 
|  | 7979 | } | 
| Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 7980 |  | 
| Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 7981 | /* XXX width must be 64, stride 256 => 0x00 << 28 */ | 
|  | 7982 | cntl = 0; | 
|  | 7983 | if (base) | 
|  | 7984 | cntl = (CURSOR_ENABLE | | 
| Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 7985 | CURSOR_GAMMA_ENABLE | | 
| Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 7986 | CURSOR_FORMAT_ARGB); | 
|  | 7987 | if (intel_crtc->cursor_cntl != cntl) { | 
|  | 7988 | I915_WRITE(_CURACNTR, cntl); | 
|  | 7989 | POSTING_READ(_CURACNTR); | 
|  | 7990 | intel_crtc->cursor_cntl = cntl; | 
|  | 7991 | } | 
| Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 7992 | } | 
|  | 7993 |  | 
|  | 7994 | static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base) | 
|  | 7995 | { | 
|  | 7996 | struct drm_device *dev = crtc->dev; | 
|  | 7997 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 7998 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 7999 | int pipe = intel_crtc->pipe; | 
| Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 8000 | uint32_t cntl; | 
| Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 8001 |  | 
| Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 8002 | cntl = 0; | 
|  | 8003 | if (base) { | 
|  | 8004 | cntl = MCURSOR_GAMMA_ENABLE; | 
|  | 8005 | switch (intel_crtc->cursor_width) { | 
| Sagar Kamble | 4726e0b | 2014-03-10 17:06:23 +0530 | [diff] [blame] | 8006 | case 64: | 
|  | 8007 | cntl |= CURSOR_MODE_64_ARGB_AX; | 
|  | 8008 | break; | 
|  | 8009 | case 128: | 
|  | 8010 | cntl |= CURSOR_MODE_128_ARGB_AX; | 
|  | 8011 | break; | 
|  | 8012 | case 256: | 
|  | 8013 | cntl |= CURSOR_MODE_256_ARGB_AX; | 
|  | 8014 | break; | 
|  | 8015 | default: | 
|  | 8016 | WARN_ON(1); | 
|  | 8017 | return; | 
| Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 8018 | } | 
| Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 8019 | cntl |= pipe << 28; /* Connect to correct pipe */ | 
| Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 8020 | } | 
| Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 8021 | if (intel_crtc->cursor_cntl != cntl) { | 
|  | 8022 | I915_WRITE(CURCNTR(pipe), cntl); | 
|  | 8023 | POSTING_READ(CURCNTR(pipe)); | 
|  | 8024 | intel_crtc->cursor_cntl = cntl; | 
|  | 8025 | } | 
|  | 8026 |  | 
| Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 8027 | /* and commit changes on next vblank */ | 
| Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 8028 | I915_WRITE(CURBASE(pipe), base); | 
| Daniel Vetter | b2ea8ef | 2013-11-04 08:13:45 +0100 | [diff] [blame] | 8029 | POSTING_READ(CURBASE(pipe)); | 
| Chris Wilson | 560b85b | 2010-08-07 11:01:38 +0100 | [diff] [blame] | 8030 | } | 
|  | 8031 |  | 
| Jesse Barnes | 65a21cd | 2011-10-12 11:10:21 -0700 | [diff] [blame] | 8032 | static void ivb_update_cursor(struct drm_crtc *crtc, u32 base) | 
|  | 8033 | { | 
|  | 8034 | struct drm_device *dev = crtc->dev; | 
|  | 8035 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 8036 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 8037 | int pipe = intel_crtc->pipe; | 
| Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 8038 | uint32_t cntl; | 
| Jesse Barnes | 65a21cd | 2011-10-12 11:10:21 -0700 | [diff] [blame] | 8039 |  | 
| Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 8040 | cntl = 0; | 
|  | 8041 | if (base) { | 
|  | 8042 | cntl = MCURSOR_GAMMA_ENABLE; | 
|  | 8043 | switch (intel_crtc->cursor_width) { | 
| Sagar Kamble | 4726e0b | 2014-03-10 17:06:23 +0530 | [diff] [blame] | 8044 | case 64: | 
|  | 8045 | cntl |= CURSOR_MODE_64_ARGB_AX; | 
|  | 8046 | break; | 
|  | 8047 | case 128: | 
|  | 8048 | cntl |= CURSOR_MODE_128_ARGB_AX; | 
|  | 8049 | break; | 
|  | 8050 | case 256: | 
|  | 8051 | cntl |= CURSOR_MODE_256_ARGB_AX; | 
|  | 8052 | break; | 
|  | 8053 | default: | 
|  | 8054 | WARN_ON(1); | 
|  | 8055 | return; | 
| Jesse Barnes | 65a21cd | 2011-10-12 11:10:21 -0700 | [diff] [blame] | 8056 | } | 
| Jesse Barnes | 65a21cd | 2011-10-12 11:10:21 -0700 | [diff] [blame] | 8057 | } | 
| Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 8058 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) | 
|  | 8059 | cntl |= CURSOR_PIPE_CSC_ENABLE; | 
|  | 8060 |  | 
|  | 8061 | if (intel_crtc->cursor_cntl != cntl) { | 
|  | 8062 | I915_WRITE(CURCNTR(pipe), cntl); | 
|  | 8063 | POSTING_READ(CURCNTR(pipe)); | 
|  | 8064 | intel_crtc->cursor_cntl = cntl; | 
|  | 8065 | } | 
|  | 8066 |  | 
| Jesse Barnes | 65a21cd | 2011-10-12 11:10:21 -0700 | [diff] [blame] | 8067 | /* and commit changes on next vblank */ | 
| Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 8068 | I915_WRITE(CURBASE(pipe), base); | 
|  | 8069 | POSTING_READ(CURBASE(pipe)); | 
| Jesse Barnes | 65a21cd | 2011-10-12 11:10:21 -0700 | [diff] [blame] | 8070 | } | 
|  | 8071 |  | 
| Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 8072 | /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */ | 
| Chris Wilson | 6b383a7 | 2010-09-13 13:54:26 +0100 | [diff] [blame] | 8073 | static void intel_crtc_update_cursor(struct drm_crtc *crtc, | 
|  | 8074 | bool on) | 
| Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 8075 | { | 
|  | 8076 | struct drm_device *dev = crtc->dev; | 
|  | 8077 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 8078 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 8079 | int pipe = intel_crtc->pipe; | 
| Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 8080 | int x = crtc->cursor_x; | 
|  | 8081 | int y = crtc->cursor_y; | 
| Ville Syrjälä | d6e4db1 | 2013-09-04 18:25:31 +0300 | [diff] [blame] | 8082 | u32 base = 0, pos = 0; | 
| Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 8083 |  | 
| Ville Syrjälä | d6e4db1 | 2013-09-04 18:25:31 +0300 | [diff] [blame] | 8084 | if (on) | 
| Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 8085 | base = intel_crtc->cursor_addr; | 
| Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 8086 |  | 
| Ville Syrjälä | d6e4db1 | 2013-09-04 18:25:31 +0300 | [diff] [blame] | 8087 | if (x >= intel_crtc->config.pipe_src_w) | 
|  | 8088 | base = 0; | 
|  | 8089 |  | 
|  | 8090 | if (y >= intel_crtc->config.pipe_src_h) | 
| Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 8091 | base = 0; | 
|  | 8092 |  | 
|  | 8093 | if (x < 0) { | 
| Ville Syrjälä | efc9064 | 2013-09-04 18:25:30 +0300 | [diff] [blame] | 8094 | if (x + intel_crtc->cursor_width <= 0) | 
| Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 8095 | base = 0; | 
|  | 8096 |  | 
|  | 8097 | pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT; | 
|  | 8098 | x = -x; | 
|  | 8099 | } | 
|  | 8100 | pos |= x << CURSOR_X_SHIFT; | 
|  | 8101 |  | 
|  | 8102 | if (y < 0) { | 
| Ville Syrjälä | efc9064 | 2013-09-04 18:25:30 +0300 | [diff] [blame] | 8103 | if (y + intel_crtc->cursor_height <= 0) | 
| Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 8104 | base = 0; | 
|  | 8105 |  | 
|  | 8106 | pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT; | 
|  | 8107 | y = -y; | 
|  | 8108 | } | 
|  | 8109 | pos |= y << CURSOR_Y_SHIFT; | 
|  | 8110 |  | 
| Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 8111 | if (base == 0 && intel_crtc->cursor_base == 0) | 
| Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 8112 | return; | 
|  | 8113 |  | 
| Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 8114 | I915_WRITE(CURPOS(pipe), pos); | 
|  | 8115 |  | 
|  | 8116 | if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) | 
| Jesse Barnes | 65a21cd | 2011-10-12 11:10:21 -0700 | [diff] [blame] | 8117 | ivb_update_cursor(crtc, base); | 
| Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 8118 | else if (IS_845G(dev) || IS_I865G(dev)) | 
|  | 8119 | i845_update_cursor(crtc, base); | 
|  | 8120 | else | 
|  | 8121 | i9xx_update_cursor(crtc, base); | 
| Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 8122 | intel_crtc->cursor_base = base; | 
| Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 8123 | } | 
|  | 8124 |  | 
| Matt Roper | e328795 | 2014-06-10 08:28:12 -0700 | [diff] [blame] | 8125 | /* | 
|  | 8126 | * intel_crtc_cursor_set_obj - Set cursor to specified GEM object | 
|  | 8127 | * | 
|  | 8128 | * Note that the object's reference will be consumed if the update fails.  If | 
|  | 8129 | * the update succeeds, the reference of the old object (if any) will be | 
|  | 8130 | * consumed. | 
|  | 8131 | */ | 
|  | 8132 | static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc, | 
|  | 8133 | struct drm_i915_gem_object *obj, | 
|  | 8134 | uint32_t width, uint32_t height) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8135 | { | 
|  | 8136 | struct drm_device *dev = crtc->dev; | 
|  | 8137 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 8138 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 8139 | enum pipe pipe = intel_crtc->pipe; | 
| Chris Wilson | 64f962e | 2014-03-26 12:38:15 +0000 | [diff] [blame] | 8140 | unsigned old_width; | 
| Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 8141 | uint32_t addr; | 
| Kristian Høgsberg | 3f8bc37 | 2008-12-17 22:14:59 -0500 | [diff] [blame] | 8142 | int ret; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8143 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8144 | /* if we want to turn off the cursor ignore width and height */ | 
| Matt Roper | e328795 | 2014-06-10 08:28:12 -0700 | [diff] [blame] | 8145 | if (!obj) { | 
| Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 8146 | DRM_DEBUG_KMS("cursor off\n"); | 
| Kristian Høgsberg | 3f8bc37 | 2008-12-17 22:14:59 -0500 | [diff] [blame] | 8147 | addr = 0; | 
| Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 8148 | obj = NULL; | 
| Pierre Willenbrock | 5004417 | 2009-02-23 10:12:15 +1000 | [diff] [blame] | 8149 | mutex_lock(&dev->struct_mutex); | 
| Kristian Høgsberg | 3f8bc37 | 2008-12-17 22:14:59 -0500 | [diff] [blame] | 8150 | goto finish; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8151 | } | 
|  | 8152 |  | 
| Sagar Kamble | 4726e0b | 2014-03-10 17:06:23 +0530 | [diff] [blame] | 8153 | /* Check for which cursor types we support */ | 
|  | 8154 | if (!((width == 64 && height == 64) || | 
|  | 8155 | (width == 128 && height == 128 && !IS_GEN2(dev)) || | 
|  | 8156 | (width == 256 && height == 256 && !IS_GEN2(dev)))) { | 
|  | 8157 | DRM_DEBUG("Cursor dimension not supported\n"); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8158 | return -EINVAL; | 
|  | 8159 | } | 
|  | 8160 |  | 
| Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 8161 | if (obj->base.size < width * height * 4) { | 
| Matt Roper | e328795 | 2014-06-10 08:28:12 -0700 | [diff] [blame] | 8162 | DRM_DEBUG_KMS("buffer is too small\n"); | 
| Dave Airlie | 34b8686e | 2009-01-15 14:03:07 +1000 | [diff] [blame] | 8163 | ret = -ENOMEM; | 
|  | 8164 | goto fail; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8165 | } | 
|  | 8166 |  | 
| Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 8167 | /* we only need to pin inside GTT if cursor is non-phy */ | 
| Kristian Høgsberg | 7f9872e | 2009-02-13 20:56:49 -0500 | [diff] [blame] | 8168 | mutex_lock(&dev->struct_mutex); | 
| Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 8169 | if (!INTEL_INFO(dev)->cursor_needs_physical) { | 
| Chris Wilson | 693db18 | 2013-03-05 14:52:39 +0000 | [diff] [blame] | 8170 | unsigned alignment; | 
|  | 8171 |  | 
| Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 8172 | if (obj->tiling_mode) { | 
| Daniel Vetter | 3b25b31 | 2014-02-14 14:06:06 +0100 | [diff] [blame] | 8173 | DRM_DEBUG_KMS("cursor cannot be tiled\n"); | 
| Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 8174 | ret = -EINVAL; | 
|  | 8175 | goto fail_locked; | 
|  | 8176 | } | 
|  | 8177 |  | 
| Chris Wilson | 693db18 | 2013-03-05 14:52:39 +0000 | [diff] [blame] | 8178 | /* Note that the w/a also requires 2 PTE of padding following | 
|  | 8179 | * the bo. We currently fill all unused PTE with the shadow | 
|  | 8180 | * page and so we should always have valid PTE following the | 
|  | 8181 | * cursor preventing the VT-d warning. | 
|  | 8182 | */ | 
|  | 8183 | alignment = 0; | 
|  | 8184 | if (need_vtd_wa(dev)) | 
|  | 8185 | alignment = 64*1024; | 
|  | 8186 |  | 
|  | 8187 | ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL); | 
| Chris Wilson | e7b526b | 2010-06-02 08:30:48 +0100 | [diff] [blame] | 8188 | if (ret) { | 
| Daniel Vetter | 3b25b31 | 2014-02-14 14:06:06 +0100 | [diff] [blame] | 8189 | DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n"); | 
| Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 8190 | goto fail_locked; | 
| Chris Wilson | e7b526b | 2010-06-02 08:30:48 +0100 | [diff] [blame] | 8191 | } | 
|  | 8192 |  | 
| Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 8193 | ret = i915_gem_object_put_fence(obj); | 
|  | 8194 | if (ret) { | 
| Daniel Vetter | 3b25b31 | 2014-02-14 14:06:06 +0100 | [diff] [blame] | 8195 | DRM_DEBUG_KMS("failed to release fence for cursor"); | 
| Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 8196 | goto fail_unpin; | 
|  | 8197 | } | 
|  | 8198 |  | 
| Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 8199 | addr = i915_gem_obj_ggtt_offset(obj); | 
| Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 8200 | } else { | 
| Chris Wilson | 6eeefaf | 2010-08-07 11:01:39 +0100 | [diff] [blame] | 8201 | int align = IS_I830(dev) ? 16 * 1024 : 256; | 
| Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 8202 | ret = i915_gem_object_attach_phys(obj, align); | 
| Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 8203 | if (ret) { | 
| Daniel Vetter | 3b25b31 | 2014-02-14 14:06:06 +0100 | [diff] [blame] | 8204 | DRM_DEBUG_KMS("failed to attach phys object\n"); | 
| Kristian Høgsberg | 7f9872e | 2009-02-13 20:56:49 -0500 | [diff] [blame] | 8205 | goto fail_locked; | 
| Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 8206 | } | 
| Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 8207 | addr = obj->phys_handle->busaddr; | 
| Kristian Høgsberg | 3f8bc37 | 2008-12-17 22:14:59 -0500 | [diff] [blame] | 8208 | } | 
|  | 8209 |  | 
| Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 8210 | if (IS_GEN2(dev)) | 
| Jesse Barnes | 14b60391 | 2009-05-20 16:47:08 -0400 | [diff] [blame] | 8211 | I915_WRITE(CURSIZE, (height << 12) | width); | 
|  | 8212 |  | 
| Kristian Høgsberg | 3f8bc37 | 2008-12-17 22:14:59 -0500 | [diff] [blame] | 8213 | finish: | 
| Kristian Høgsberg | 3f8bc37 | 2008-12-17 22:14:59 -0500 | [diff] [blame] | 8214 | if (intel_crtc->cursor_bo) { | 
| Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 8215 | if (!INTEL_INFO(dev)->cursor_needs_physical) | 
| Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 8216 | i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo); | 
| Kristian Høgsberg | 3f8bc37 | 2008-12-17 22:14:59 -0500 | [diff] [blame] | 8217 | } | 
| Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 8218 |  | 
| Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 8219 | i915_gem_track_fb(intel_crtc->cursor_bo, obj, | 
|  | 8220 | INTEL_FRONTBUFFER_CURSOR(pipe)); | 
| Kristian Høgsberg | 7f9872e | 2009-02-13 20:56:49 -0500 | [diff] [blame] | 8221 | mutex_unlock(&dev->struct_mutex); | 
| Kristian Høgsberg | 3f8bc37 | 2008-12-17 22:14:59 -0500 | [diff] [blame] | 8222 |  | 
| Chris Wilson | 64f962e | 2014-03-26 12:38:15 +0000 | [diff] [blame] | 8223 | old_width = intel_crtc->cursor_width; | 
|  | 8224 |  | 
| Kristian Høgsberg | 3f8bc37 | 2008-12-17 22:14:59 -0500 | [diff] [blame] | 8225 | intel_crtc->cursor_addr = addr; | 
| Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 8226 | intel_crtc->cursor_bo = obj; | 
| Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 8227 | intel_crtc->cursor_width = width; | 
|  | 8228 | intel_crtc->cursor_height = height; | 
|  | 8229 |  | 
| Chris Wilson | 64f962e | 2014-03-26 12:38:15 +0000 | [diff] [blame] | 8230 | if (intel_crtc->active) { | 
|  | 8231 | if (old_width != width) | 
|  | 8232 | intel_update_watermarks(crtc); | 
| Ville Syrjälä | f2f5f771 | 2013-09-17 18:33:44 +0300 | [diff] [blame] | 8233 | intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL); | 
| Chris Wilson | 64f962e | 2014-03-26 12:38:15 +0000 | [diff] [blame] | 8234 | } | 
| Kristian Høgsberg | 3f8bc37 | 2008-12-17 22:14:59 -0500 | [diff] [blame] | 8235 |  | 
| Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 8236 | intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe)); | 
|  | 8237 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8238 | return 0; | 
| Chris Wilson | e7b526b | 2010-06-02 08:30:48 +0100 | [diff] [blame] | 8239 | fail_unpin: | 
| Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 8240 | i915_gem_object_unpin_from_display_plane(obj); | 
| Kristian Høgsberg | 7f9872e | 2009-02-13 20:56:49 -0500 | [diff] [blame] | 8241 | fail_locked: | 
| Dave Airlie | 34b8686e | 2009-01-15 14:03:07 +1000 | [diff] [blame] | 8242 | mutex_unlock(&dev->struct_mutex); | 
| Luca Barbieri | bc9025b | 2010-02-09 05:49:12 +0000 | [diff] [blame] | 8243 | fail: | 
| Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 8244 | drm_gem_object_unreference_unlocked(&obj->base); | 
| Dave Airlie | 34b8686e | 2009-01-15 14:03:07 +1000 | [diff] [blame] | 8245 | return ret; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8246 | } | 
|  | 8247 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8248 | static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green, | 
| James Simmons | 7203425 | 2010-08-03 01:33:19 +0100 | [diff] [blame] | 8249 | u16 *blue, uint32_t start, uint32_t size) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8250 | { | 
| James Simmons | 7203425 | 2010-08-03 01:33:19 +0100 | [diff] [blame] | 8251 | int end = (start + size > 256) ? 256 : start + size, i; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8252 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8253 |  | 
| James Simmons | 7203425 | 2010-08-03 01:33:19 +0100 | [diff] [blame] | 8254 | for (i = start; i < end; i++) { | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8255 | intel_crtc->lut_r[i] = red[i] >> 8; | 
|  | 8256 | intel_crtc->lut_g[i] = green[i] >> 8; | 
|  | 8257 | intel_crtc->lut_b[i] = blue[i] >> 8; | 
|  | 8258 | } | 
|  | 8259 |  | 
|  | 8260 | intel_crtc_load_lut(crtc); | 
|  | 8261 | } | 
|  | 8262 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8263 | /* VESA 640x480x72Hz mode to set on the pipe */ | 
|  | 8264 | static struct drm_display_mode load_detect_mode = { | 
|  | 8265 | DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664, | 
|  | 8266 | 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), | 
|  | 8267 | }; | 
|  | 8268 |  | 
| Daniel Vetter | a8bb681 | 2014-02-10 18:00:39 +0100 | [diff] [blame] | 8269 | struct drm_framebuffer * | 
|  | 8270 | __intel_framebuffer_create(struct drm_device *dev, | 
|  | 8271 | struct drm_mode_fb_cmd2 *mode_cmd, | 
|  | 8272 | struct drm_i915_gem_object *obj) | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 8273 | { | 
|  | 8274 | struct intel_framebuffer *intel_fb; | 
|  | 8275 | int ret; | 
|  | 8276 |  | 
|  | 8277 | intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL); | 
|  | 8278 | if (!intel_fb) { | 
|  | 8279 | drm_gem_object_unreference_unlocked(&obj->base); | 
|  | 8280 | return ERR_PTR(-ENOMEM); | 
|  | 8281 | } | 
|  | 8282 |  | 
|  | 8283 | ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj); | 
| Daniel Vetter | dd4916c | 2013-10-09 21:23:51 +0200 | [diff] [blame] | 8284 | if (ret) | 
|  | 8285 | goto err; | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 8286 |  | 
|  | 8287 | return &intel_fb->base; | 
| Daniel Vetter | dd4916c | 2013-10-09 21:23:51 +0200 | [diff] [blame] | 8288 | err: | 
|  | 8289 | drm_gem_object_unreference_unlocked(&obj->base); | 
|  | 8290 | kfree(intel_fb); | 
|  | 8291 |  | 
|  | 8292 | return ERR_PTR(ret); | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 8293 | } | 
|  | 8294 |  | 
| Daniel Vetter | b5ea642 | 2014-03-02 21:18:00 +0100 | [diff] [blame] | 8295 | static struct drm_framebuffer * | 
| Daniel Vetter | a8bb681 | 2014-02-10 18:00:39 +0100 | [diff] [blame] | 8296 | intel_framebuffer_create(struct drm_device *dev, | 
|  | 8297 | struct drm_mode_fb_cmd2 *mode_cmd, | 
|  | 8298 | struct drm_i915_gem_object *obj) | 
|  | 8299 | { | 
|  | 8300 | struct drm_framebuffer *fb; | 
|  | 8301 | int ret; | 
|  | 8302 |  | 
|  | 8303 | ret = i915_mutex_lock_interruptible(dev); | 
|  | 8304 | if (ret) | 
|  | 8305 | return ERR_PTR(ret); | 
|  | 8306 | fb = __intel_framebuffer_create(dev, mode_cmd, obj); | 
|  | 8307 | mutex_unlock(&dev->struct_mutex); | 
|  | 8308 |  | 
|  | 8309 | return fb; | 
|  | 8310 | } | 
|  | 8311 |  | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 8312 | static u32 | 
|  | 8313 | intel_framebuffer_pitch_for_width(int width, int bpp) | 
|  | 8314 | { | 
|  | 8315 | u32 pitch = DIV_ROUND_UP(width * bpp, 8); | 
|  | 8316 | return ALIGN(pitch, 64); | 
|  | 8317 | } | 
|  | 8318 |  | 
|  | 8319 | static u32 | 
|  | 8320 | intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp) | 
|  | 8321 | { | 
|  | 8322 | u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp); | 
| Fabian Frederick | 1267a26 | 2014-07-01 20:39:41 +0200 | [diff] [blame] | 8323 | return PAGE_ALIGN(pitch * mode->vdisplay); | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 8324 | } | 
|  | 8325 |  | 
|  | 8326 | static struct drm_framebuffer * | 
|  | 8327 | intel_framebuffer_create_for_mode(struct drm_device *dev, | 
|  | 8328 | struct drm_display_mode *mode, | 
|  | 8329 | int depth, int bpp) | 
|  | 8330 | { | 
|  | 8331 | struct drm_i915_gem_object *obj; | 
| Chris Wilson | 0fed39b | 2012-11-05 22:25:07 +0000 | [diff] [blame] | 8332 | struct drm_mode_fb_cmd2 mode_cmd = { 0 }; | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 8333 |  | 
|  | 8334 | obj = i915_gem_alloc_object(dev, | 
|  | 8335 | intel_framebuffer_size_for_mode(mode, bpp)); | 
|  | 8336 | if (obj == NULL) | 
|  | 8337 | return ERR_PTR(-ENOMEM); | 
|  | 8338 |  | 
|  | 8339 | mode_cmd.width = mode->hdisplay; | 
|  | 8340 | mode_cmd.height = mode->vdisplay; | 
| Jesse Barnes | 308e5bc | 2011-11-14 14:51:28 -0800 | [diff] [blame] | 8341 | mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width, | 
|  | 8342 | bpp); | 
| Dave Airlie | 5ca0c34 | 2012-02-23 15:33:40 +0000 | [diff] [blame] | 8343 | mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth); | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 8344 |  | 
|  | 8345 | return intel_framebuffer_create(dev, &mode_cmd, obj); | 
|  | 8346 | } | 
|  | 8347 |  | 
|  | 8348 | static struct drm_framebuffer * | 
|  | 8349 | mode_fits_in_fbdev(struct drm_device *dev, | 
|  | 8350 | struct drm_display_mode *mode) | 
|  | 8351 | { | 
| Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 8352 | #ifdef CONFIG_DRM_I915_FBDEV | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 8353 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 8354 | struct drm_i915_gem_object *obj; | 
|  | 8355 | struct drm_framebuffer *fb; | 
|  | 8356 |  | 
| Daniel Vetter | 4c0e552 | 2014-02-14 16:35:54 +0100 | [diff] [blame] | 8357 | if (!dev_priv->fbdev) | 
|  | 8358 | return NULL; | 
|  | 8359 |  | 
|  | 8360 | if (!dev_priv->fbdev->fb) | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 8361 | return NULL; | 
|  | 8362 |  | 
| Jesse Barnes | 8bcd455 | 2014-02-07 12:10:38 -0800 | [diff] [blame] | 8363 | obj = dev_priv->fbdev->fb->obj; | 
| Daniel Vetter | 4c0e552 | 2014-02-14 16:35:54 +0100 | [diff] [blame] | 8364 | BUG_ON(!obj); | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 8365 |  | 
| Jesse Barnes | 8bcd455 | 2014-02-07 12:10:38 -0800 | [diff] [blame] | 8366 | fb = &dev_priv->fbdev->fb->base; | 
| Ville Syrjälä | 01f2c77 | 2011-12-20 00:06:49 +0200 | [diff] [blame] | 8367 | if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay, | 
|  | 8368 | fb->bits_per_pixel)) | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 8369 | return NULL; | 
|  | 8370 |  | 
| Ville Syrjälä | 01f2c77 | 2011-12-20 00:06:49 +0200 | [diff] [blame] | 8371 | if (obj->base.size < mode->vdisplay * fb->pitches[0]) | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 8372 | return NULL; | 
|  | 8373 |  | 
|  | 8374 | return fb; | 
| Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 8375 | #else | 
|  | 8376 | return NULL; | 
|  | 8377 | #endif | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 8378 | } | 
|  | 8379 |  | 
| Daniel Vetter | d2434ab | 2012-08-12 21:20:10 +0200 | [diff] [blame] | 8380 | bool intel_get_load_detect_pipe(struct drm_connector *connector, | 
| Chris Wilson | 7173188 | 2011-04-19 23:10:58 +0100 | [diff] [blame] | 8381 | struct drm_display_mode *mode, | 
| Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 8382 | struct intel_load_detect_pipe *old, | 
|  | 8383 | struct drm_modeset_acquire_ctx *ctx) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8384 | { | 
|  | 8385 | struct intel_crtc *intel_crtc; | 
| Daniel Vetter | d2434ab | 2012-08-12 21:20:10 +0200 | [diff] [blame] | 8386 | struct intel_encoder *intel_encoder = | 
|  | 8387 | intel_attached_encoder(connector); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8388 | struct drm_crtc *possible_crtc; | 
| Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 8389 | struct drm_encoder *encoder = &intel_encoder->base; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8390 | struct drm_crtc *crtc = NULL; | 
|  | 8391 | struct drm_device *dev = encoder->dev; | 
| Daniel Vetter | 94352cf | 2012-07-05 22:51:56 +0200 | [diff] [blame] | 8392 | struct drm_framebuffer *fb; | 
| Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 8393 | struct drm_mode_config *config = &dev->mode_config; | 
|  | 8394 | int ret, i = -1; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8395 |  | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 8396 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n", | 
| Jani Nikula | c23cc41 | 2014-06-03 14:56:17 +0300 | [diff] [blame] | 8397 | connector->base.id, connector->name, | 
| Jani Nikula | 8e329a03 | 2014-06-03 14:56:21 +0300 | [diff] [blame] | 8398 | encoder->base.id, encoder->name); | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 8399 |  | 
| Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 8400 | drm_modeset_acquire_init(ctx, 0); | 
|  | 8401 |  | 
|  | 8402 | retry: | 
|  | 8403 | ret = drm_modeset_lock(&config->connection_mutex, ctx); | 
|  | 8404 | if (ret) | 
|  | 8405 | goto fail_unlock; | 
| Daniel Vetter | 6e9f798 | 2014-05-29 23:54:47 +0200 | [diff] [blame] | 8406 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8407 | /* | 
|  | 8408 | * Algorithm gets a little messy: | 
| Chris Wilson | 7a5e480 | 2011-04-19 23:21:12 +0100 | [diff] [blame] | 8409 | * | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8410 | *   - if the connector already has an assigned crtc, use it (but make | 
|  | 8411 | *     sure it's on first) | 
| Chris Wilson | 7a5e480 | 2011-04-19 23:21:12 +0100 | [diff] [blame] | 8412 | * | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8413 | *   - try to find the first unused crtc that can drive this connector, | 
|  | 8414 | *     and use that if we find one | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8415 | */ | 
|  | 8416 |  | 
|  | 8417 | /* See if we already have a CRTC for this connector */ | 
|  | 8418 | if (encoder->crtc) { | 
|  | 8419 | crtc = encoder->crtc; | 
| Chris Wilson | 8261b19 | 2011-04-19 23:18:09 +0100 | [diff] [blame] | 8420 |  | 
| Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 8421 | ret = drm_modeset_lock(&crtc->mutex, ctx); | 
|  | 8422 | if (ret) | 
|  | 8423 | goto fail_unlock; | 
| Daniel Vetter | 7b24056 | 2012-12-12 00:35:33 +0100 | [diff] [blame] | 8424 |  | 
| Daniel Vetter | 24218aa | 2012-08-12 19:27:11 +0200 | [diff] [blame] | 8425 | old->dpms_mode = connector->dpms; | 
| Chris Wilson | 8261b19 | 2011-04-19 23:18:09 +0100 | [diff] [blame] | 8426 | old->load_detect_temp = false; | 
|  | 8427 |  | 
|  | 8428 | /* Make sure the crtc and connector are running */ | 
| Daniel Vetter | 24218aa | 2012-08-12 19:27:11 +0200 | [diff] [blame] | 8429 | if (connector->dpms != DRM_MODE_DPMS_ON) | 
|  | 8430 | connector->funcs->dpms(connector, DRM_MODE_DPMS_ON); | 
| Chris Wilson | 8261b19 | 2011-04-19 23:18:09 +0100 | [diff] [blame] | 8431 |  | 
| Chris Wilson | 7173188 | 2011-04-19 23:10:58 +0100 | [diff] [blame] | 8432 | return true; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8433 | } | 
|  | 8434 |  | 
|  | 8435 | /* Find an unused one (if possible) */ | 
| Damien Lespiau | 70e1e0e | 2014-05-13 23:32:24 +0100 | [diff] [blame] | 8436 | for_each_crtc(dev, possible_crtc) { | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8437 | i++; | 
|  | 8438 | if (!(encoder->possible_crtcs & (1 << i))) | 
|  | 8439 | continue; | 
|  | 8440 | if (!possible_crtc->enabled) { | 
|  | 8441 | crtc = possible_crtc; | 
|  | 8442 | break; | 
|  | 8443 | } | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8444 | } | 
|  | 8445 |  | 
|  | 8446 | /* | 
|  | 8447 | * If we didn't find an unused CRTC, don't use any. | 
|  | 8448 | */ | 
|  | 8449 | if (!crtc) { | 
| Chris Wilson | 7173188 | 2011-04-19 23:10:58 +0100 | [diff] [blame] | 8450 | DRM_DEBUG_KMS("no pipe available for load-detect\n"); | 
| Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 8451 | goto fail_unlock; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8452 | } | 
|  | 8453 |  | 
| Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 8454 | ret = drm_modeset_lock(&crtc->mutex, ctx); | 
|  | 8455 | if (ret) | 
|  | 8456 | goto fail_unlock; | 
| Daniel Vetter | fc30310 | 2012-07-09 10:40:58 +0200 | [diff] [blame] | 8457 | intel_encoder->new_crtc = to_intel_crtc(crtc); | 
|  | 8458 | to_intel_connector(connector)->new_encoder = intel_encoder; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8459 |  | 
|  | 8460 | intel_crtc = to_intel_crtc(crtc); | 
| Ville Syrjälä | 412b61d | 2014-01-17 15:59:39 +0200 | [diff] [blame] | 8461 | intel_crtc->new_enabled = true; | 
|  | 8462 | intel_crtc->new_config = &intel_crtc->config; | 
| Daniel Vetter | 24218aa | 2012-08-12 19:27:11 +0200 | [diff] [blame] | 8463 | old->dpms_mode = connector->dpms; | 
| Chris Wilson | 8261b19 | 2011-04-19 23:18:09 +0100 | [diff] [blame] | 8464 | old->load_detect_temp = true; | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 8465 | old->release_fb = NULL; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8466 |  | 
| Chris Wilson | 6492711 | 2011-04-20 07:25:26 +0100 | [diff] [blame] | 8467 | if (!mode) | 
|  | 8468 | mode = &load_detect_mode; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8469 |  | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 8470 | /* We need a framebuffer large enough to accommodate all accesses | 
|  | 8471 | * that the plane may generate whilst we perform load detection. | 
|  | 8472 | * We can not rely on the fbcon either being present (we get called | 
|  | 8473 | * during its initialisation to detect all boot displays, or it may | 
|  | 8474 | * not even exist) or that it is large enough to satisfy the | 
|  | 8475 | * requested mode. | 
|  | 8476 | */ | 
| Daniel Vetter | 94352cf | 2012-07-05 22:51:56 +0200 | [diff] [blame] | 8477 | fb = mode_fits_in_fbdev(dev, mode); | 
|  | 8478 | if (fb == NULL) { | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 8479 | DRM_DEBUG_KMS("creating tmp fb for load-detection\n"); | 
| Daniel Vetter | 94352cf | 2012-07-05 22:51:56 +0200 | [diff] [blame] | 8480 | fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32); | 
|  | 8481 | old->release_fb = fb; | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 8482 | } else | 
|  | 8483 | DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n"); | 
| Daniel Vetter | 94352cf | 2012-07-05 22:51:56 +0200 | [diff] [blame] | 8484 | if (IS_ERR(fb)) { | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 8485 | DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n"); | 
| Ville Syrjälä | 412b61d | 2014-01-17 15:59:39 +0200 | [diff] [blame] | 8486 | goto fail; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8487 | } | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 8488 |  | 
| Chris Wilson | c0c36b94 | 2012-12-19 16:08:43 +0000 | [diff] [blame] | 8489 | if (intel_set_mode(crtc, mode, 0, 0, fb)) { | 
| Chris Wilson | 6492711 | 2011-04-20 07:25:26 +0100 | [diff] [blame] | 8490 | DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n"); | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 8491 | if (old->release_fb) | 
|  | 8492 | old->release_fb->funcs->destroy(old->release_fb); | 
| Ville Syrjälä | 412b61d | 2014-01-17 15:59:39 +0200 | [diff] [blame] | 8493 | goto fail; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8494 | } | 
| Chris Wilson | 7173188 | 2011-04-19 23:10:58 +0100 | [diff] [blame] | 8495 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8496 | /* let the connector get through one full cycle before testing */ | 
| Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 8497 | intel_wait_for_vblank(dev, intel_crtc->pipe); | 
| Chris Wilson | 7173188 | 2011-04-19 23:10:58 +0100 | [diff] [blame] | 8498 | return true; | 
| Ville Syrjälä | 412b61d | 2014-01-17 15:59:39 +0200 | [diff] [blame] | 8499 |  | 
|  | 8500 | fail: | 
|  | 8501 | intel_crtc->new_enabled = crtc->enabled; | 
|  | 8502 | if (intel_crtc->new_enabled) | 
|  | 8503 | intel_crtc->new_config = &intel_crtc->config; | 
|  | 8504 | else | 
|  | 8505 | intel_crtc->new_config = NULL; | 
| Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 8506 | fail_unlock: | 
|  | 8507 | if (ret == -EDEADLK) { | 
|  | 8508 | drm_modeset_backoff(ctx); | 
|  | 8509 | goto retry; | 
|  | 8510 | } | 
|  | 8511 |  | 
|  | 8512 | drm_modeset_drop_locks(ctx); | 
|  | 8513 | drm_modeset_acquire_fini(ctx); | 
| Daniel Vetter | 6e9f798 | 2014-05-29 23:54:47 +0200 | [diff] [blame] | 8514 |  | 
| Ville Syrjälä | 412b61d | 2014-01-17 15:59:39 +0200 | [diff] [blame] | 8515 | return false; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8516 | } | 
|  | 8517 |  | 
| Daniel Vetter | d2434ab | 2012-08-12 21:20:10 +0200 | [diff] [blame] | 8518 | void intel_release_load_detect_pipe(struct drm_connector *connector, | 
| Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 8519 | struct intel_load_detect_pipe *old, | 
|  | 8520 | struct drm_modeset_acquire_ctx *ctx) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8521 | { | 
| Daniel Vetter | d2434ab | 2012-08-12 21:20:10 +0200 | [diff] [blame] | 8522 | struct intel_encoder *intel_encoder = | 
|  | 8523 | intel_attached_encoder(connector); | 
| Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 8524 | struct drm_encoder *encoder = &intel_encoder->base; | 
| Daniel Vetter | 7b24056 | 2012-12-12 00:35:33 +0100 | [diff] [blame] | 8525 | struct drm_crtc *crtc = encoder->crtc; | 
| Ville Syrjälä | 412b61d | 2014-01-17 15:59:39 +0200 | [diff] [blame] | 8526 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8527 |  | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 8528 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n", | 
| Jani Nikula | c23cc41 | 2014-06-03 14:56:17 +0300 | [diff] [blame] | 8529 | connector->base.id, connector->name, | 
| Jani Nikula | 8e329a03 | 2014-06-03 14:56:21 +0300 | [diff] [blame] | 8530 | encoder->base.id, encoder->name); | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 8531 |  | 
| Chris Wilson | 8261b19 | 2011-04-19 23:18:09 +0100 | [diff] [blame] | 8532 | if (old->load_detect_temp) { | 
| Daniel Vetter | fc30310 | 2012-07-09 10:40:58 +0200 | [diff] [blame] | 8533 | to_intel_connector(connector)->new_encoder = NULL; | 
|  | 8534 | intel_encoder->new_crtc = NULL; | 
| Ville Syrjälä | 412b61d | 2014-01-17 15:59:39 +0200 | [diff] [blame] | 8535 | intel_crtc->new_enabled = false; | 
|  | 8536 | intel_crtc->new_config = NULL; | 
| Daniel Vetter | fc30310 | 2012-07-09 10:40:58 +0200 | [diff] [blame] | 8537 | intel_set_mode(crtc, NULL, 0, 0, NULL); | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 8538 |  | 
| Daniel Vetter | 3620636 | 2012-12-10 20:42:17 +0100 | [diff] [blame] | 8539 | if (old->release_fb) { | 
|  | 8540 | drm_framebuffer_unregister_private(old->release_fb); | 
|  | 8541 | drm_framebuffer_unreference(old->release_fb); | 
|  | 8542 | } | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 8543 |  | 
| Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 8544 | goto unlock; | 
| Chris Wilson | 0622a53 | 2011-04-21 09:32:11 +0100 | [diff] [blame] | 8545 | return; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8546 | } | 
|  | 8547 |  | 
| Eric Anholt | c751ce4 | 2010-03-25 11:48:48 -0700 | [diff] [blame] | 8548 | /* Switch crtc and encoder back off if necessary */ | 
| Daniel Vetter | 24218aa | 2012-08-12 19:27:11 +0200 | [diff] [blame] | 8549 | if (old->dpms_mode != DRM_MODE_DPMS_ON) | 
|  | 8550 | connector->funcs->dpms(connector, old->dpms_mode); | 
| Daniel Vetter | 7b24056 | 2012-12-12 00:35:33 +0100 | [diff] [blame] | 8551 |  | 
| Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 8552 | unlock: | 
|  | 8553 | drm_modeset_drop_locks(ctx); | 
|  | 8554 | drm_modeset_acquire_fini(ctx); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8555 | } | 
|  | 8556 |  | 
| Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 8557 | static int i9xx_pll_refclk(struct drm_device *dev, | 
|  | 8558 | const struct intel_crtc_config *pipe_config) | 
|  | 8559 | { | 
|  | 8560 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 8561 | u32 dpll = pipe_config->dpll_hw_state.dpll; | 
|  | 8562 |  | 
|  | 8563 | if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN) | 
| Ville Syrjälä | e91e941 | 2013-12-09 18:54:16 +0200 | [diff] [blame] | 8564 | return dev_priv->vbt.lvds_ssc_freq; | 
| Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 8565 | else if (HAS_PCH_SPLIT(dev)) | 
|  | 8566 | return 120000; | 
|  | 8567 | else if (!IS_GEN2(dev)) | 
|  | 8568 | return 96000; | 
|  | 8569 | else | 
|  | 8570 | return 48000; | 
|  | 8571 | } | 
|  | 8572 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8573 | /* Returns the clock of the currently programmed mode of the given pipe. */ | 
| Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 8574 | static void i9xx_crtc_clock_get(struct intel_crtc *crtc, | 
|  | 8575 | struct intel_crtc_config *pipe_config) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8576 | { | 
| Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 8577 | struct drm_device *dev = crtc->base.dev; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8578 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 8579 | int pipe = pipe_config->cpu_transcoder; | 
| Ville Syrjälä | 293623f | 2013-09-13 16:18:46 +0300 | [diff] [blame] | 8580 | u32 dpll = pipe_config->dpll_hw_state.dpll; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8581 | u32 fp; | 
|  | 8582 | intel_clock_t clock; | 
| Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 8583 | int refclk = i9xx_pll_refclk(dev, pipe_config); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8584 |  | 
|  | 8585 | if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0) | 
| Ville Syrjälä | 293623f | 2013-09-13 16:18:46 +0300 | [diff] [blame] | 8586 | fp = pipe_config->dpll_hw_state.fp0; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8587 | else | 
| Ville Syrjälä | 293623f | 2013-09-13 16:18:46 +0300 | [diff] [blame] | 8588 | fp = pipe_config->dpll_hw_state.fp1; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8589 |  | 
|  | 8590 | clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT; | 
| Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 8591 | if (IS_PINEVIEW(dev)) { | 
|  | 8592 | clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1; | 
|  | 8593 | clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT; | 
| Shaohua Li | 2177832 | 2009-02-23 15:19:16 +0800 | [diff] [blame] | 8594 | } else { | 
|  | 8595 | clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT; | 
|  | 8596 | clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT; | 
|  | 8597 | } | 
|  | 8598 |  | 
| Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 8599 | if (!IS_GEN2(dev)) { | 
| Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 8600 | if (IS_PINEVIEW(dev)) | 
|  | 8601 | clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >> | 
|  | 8602 | DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW); | 
| Shaohua Li | 2177832 | 2009-02-23 15:19:16 +0800 | [diff] [blame] | 8603 | else | 
|  | 8604 | clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >> | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8605 | DPLL_FPA01_P1_POST_DIV_SHIFT); | 
|  | 8606 |  | 
|  | 8607 | switch (dpll & DPLL_MODE_MASK) { | 
|  | 8608 | case DPLLB_MODE_DAC_SERIAL: | 
|  | 8609 | clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ? | 
|  | 8610 | 5 : 10; | 
|  | 8611 | break; | 
|  | 8612 | case DPLLB_MODE_LVDS: | 
|  | 8613 | clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ? | 
|  | 8614 | 7 : 14; | 
|  | 8615 | break; | 
|  | 8616 | default: | 
| Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 8617 | DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed " | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8618 | "mode\n", (int)(dpll & DPLL_MODE_MASK)); | 
| Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 8619 | return; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8620 | } | 
|  | 8621 |  | 
| Daniel Vetter | ac58c3f | 2013-06-01 17:16:17 +0200 | [diff] [blame] | 8622 | if (IS_PINEVIEW(dev)) | 
| Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 8623 | pineview_clock(refclk, &clock); | 
| Daniel Vetter | ac58c3f | 2013-06-01 17:16:17 +0200 | [diff] [blame] | 8624 | else | 
| Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 8625 | i9xx_clock(refclk, &clock); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8626 | } else { | 
| Ville Syrjälä | 0fb5822 | 2014-01-10 14:06:46 +0200 | [diff] [blame] | 8627 | u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS); | 
| Ville Syrjälä | b1c560d | 2013-12-09 18:54:13 +0200 | [diff] [blame] | 8628 | bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8629 |  | 
|  | 8630 | if (is_lvds) { | 
|  | 8631 | clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >> | 
|  | 8632 | DPLL_FPA01_P1_POST_DIV_SHIFT); | 
| Ville Syrjälä | b1c560d | 2013-12-09 18:54:13 +0200 | [diff] [blame] | 8633 |  | 
|  | 8634 | if (lvds & LVDS_CLKB_POWER_UP) | 
|  | 8635 | clock.p2 = 7; | 
|  | 8636 | else | 
|  | 8637 | clock.p2 = 14; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8638 | } else { | 
|  | 8639 | if (dpll & PLL_P1_DIVIDE_BY_TWO) | 
|  | 8640 | clock.p1 = 2; | 
|  | 8641 | else { | 
|  | 8642 | clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >> | 
|  | 8643 | DPLL_FPA01_P1_POST_DIV_SHIFT) + 2; | 
|  | 8644 | } | 
|  | 8645 | if (dpll & PLL_P2_DIVIDE_BY_4) | 
|  | 8646 | clock.p2 = 4; | 
|  | 8647 | else | 
|  | 8648 | clock.p2 = 2; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8649 | } | 
| Ville Syrjälä | da4a1ef | 2013-09-09 14:06:37 +0300 | [diff] [blame] | 8650 |  | 
|  | 8651 | i9xx_clock(refclk, &clock); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8652 | } | 
|  | 8653 |  | 
| Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 8654 | /* | 
|  | 8655 | * This value includes pixel_multiplier. We will use | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 8656 | * port_clock to compute adjusted_mode.crtc_clock in the | 
| Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 8657 | * encoder's get_config() function. | 
|  | 8658 | */ | 
|  | 8659 | pipe_config->port_clock = clock.dot; | 
| Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 8660 | } | 
|  | 8661 |  | 
| Ville Syrjälä | 6878da0 | 2013-09-13 15:59:11 +0300 | [diff] [blame] | 8662 | int intel_dotclock_calculate(int link_freq, | 
|  | 8663 | const struct intel_link_m_n *m_n) | 
| Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 8664 | { | 
| Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 8665 | /* | 
|  | 8666 | * The calculation for the data clock is: | 
| Ville Syrjälä | 1041a02 | 2013-09-06 23:28:58 +0300 | [diff] [blame] | 8667 | * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp | 
| Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 8668 | * But we want to avoid losing precison if possible, so: | 
| Ville Syrjälä | 1041a02 | 2013-09-06 23:28:58 +0300 | [diff] [blame] | 8669 | * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp)) | 
| Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 8670 | * | 
|  | 8671 | * and the link clock is simpler: | 
| Ville Syrjälä | 1041a02 | 2013-09-06 23:28:58 +0300 | [diff] [blame] | 8672 | * link_clock = (m * link_clock) / n | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8673 | */ | 
|  | 8674 |  | 
| Ville Syrjälä | 6878da0 | 2013-09-13 15:59:11 +0300 | [diff] [blame] | 8675 | if (!m_n->link_n) | 
|  | 8676 | return 0; | 
|  | 8677 |  | 
|  | 8678 | return div_u64((u64)m_n->link_m * link_freq, m_n->link_n); | 
|  | 8679 | } | 
|  | 8680 |  | 
| Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 8681 | static void ironlake_pch_clock_get(struct intel_crtc *crtc, | 
|  | 8682 | struct intel_crtc_config *pipe_config) | 
| Ville Syrjälä | 6878da0 | 2013-09-13 15:59:11 +0300 | [diff] [blame] | 8683 | { | 
|  | 8684 | struct drm_device *dev = crtc->base.dev; | 
| Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 8685 |  | 
|  | 8686 | /* read out port_clock from the DPLL */ | 
|  | 8687 | i9xx_crtc_clock_get(crtc, pipe_config); | 
| Ville Syrjälä | 6878da0 | 2013-09-13 15:59:11 +0300 | [diff] [blame] | 8688 |  | 
| Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 8689 | /* | 
| Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 8690 | * This value does not include pixel_multiplier. | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 8691 | * We will check that port_clock and adjusted_mode.crtc_clock | 
| Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 8692 | * agree once we know their relationship in the encoder's | 
|  | 8693 | * get_config() function. | 
| Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 8694 | */ | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 8695 | pipe_config->adjusted_mode.crtc_clock = | 
| Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 8696 | intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000, | 
|  | 8697 | &pipe_config->fdi_m_n); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8698 | } | 
|  | 8699 |  | 
|  | 8700 | /** Returns the currently programmed mode of the given pipe. */ | 
|  | 8701 | struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev, | 
|  | 8702 | struct drm_crtc *crtc) | 
|  | 8703 | { | 
| Jesse Barnes | 548f245 | 2011-02-17 10:40:53 -0800 | [diff] [blame] | 8704 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8705 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Daniel Vetter | 3b117c8 | 2013-04-17 20:15:07 +0200 | [diff] [blame] | 8706 | enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8707 | struct drm_display_mode *mode; | 
| Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 8708 | struct intel_crtc_config pipe_config; | 
| Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 8709 | int htot = I915_READ(HTOTAL(cpu_transcoder)); | 
|  | 8710 | int hsync = I915_READ(HSYNC(cpu_transcoder)); | 
|  | 8711 | int vtot = I915_READ(VTOTAL(cpu_transcoder)); | 
|  | 8712 | int vsync = I915_READ(VSYNC(cpu_transcoder)); | 
| Ville Syrjälä | 293623f | 2013-09-13 16:18:46 +0300 | [diff] [blame] | 8713 | enum pipe pipe = intel_crtc->pipe; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8714 |  | 
|  | 8715 | mode = kzalloc(sizeof(*mode), GFP_KERNEL); | 
|  | 8716 | if (!mode) | 
|  | 8717 | return NULL; | 
|  | 8718 |  | 
| Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 8719 | /* | 
|  | 8720 | * Construct a pipe_config sufficient for getting the clock info | 
|  | 8721 | * back out of crtc_clock_get. | 
|  | 8722 | * | 
|  | 8723 | * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need | 
|  | 8724 | * to use a real value here instead. | 
|  | 8725 | */ | 
| Ville Syrjälä | 293623f | 2013-09-13 16:18:46 +0300 | [diff] [blame] | 8726 | pipe_config.cpu_transcoder = (enum transcoder) pipe; | 
| Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 8727 | pipe_config.pixel_multiplier = 1; | 
| Ville Syrjälä | 293623f | 2013-09-13 16:18:46 +0300 | [diff] [blame] | 8728 | pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe)); | 
|  | 8729 | pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe)); | 
|  | 8730 | pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe)); | 
| Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 8731 | i9xx_crtc_clock_get(intel_crtc, &pipe_config); | 
|  | 8732 |  | 
| Ville Syrjälä | 773ae03 | 2013-09-23 17:48:20 +0300 | [diff] [blame] | 8733 | mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8734 | mode->hdisplay = (htot & 0xffff) + 1; | 
|  | 8735 | mode->htotal = ((htot & 0xffff0000) >> 16) + 1; | 
|  | 8736 | mode->hsync_start = (hsync & 0xffff) + 1; | 
|  | 8737 | mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1; | 
|  | 8738 | mode->vdisplay = (vtot & 0xffff) + 1; | 
|  | 8739 | mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1; | 
|  | 8740 | mode->vsync_start = (vsync & 0xffff) + 1; | 
|  | 8741 | mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1; | 
|  | 8742 |  | 
|  | 8743 | drm_mode_set_name(mode); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 8744 |  | 
|  | 8745 | return mode; | 
|  | 8746 | } | 
|  | 8747 |  | 
| Daniel Vetter | cc36513 | 2014-06-18 13:59:13 +0200 | [diff] [blame] | 8748 | static void intel_increase_pllclock(struct drm_device *dev, | 
|  | 8749 | enum pipe pipe) | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 8750 | { | 
| Jani Nikula | fbee40d | 2014-03-31 14:27:18 +0300 | [diff] [blame] | 8751 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Jesse Barnes | dbdc647 | 2010-12-30 09:36:39 -0800 | [diff] [blame] | 8752 | int dpll_reg = DPLL(pipe); | 
|  | 8753 | int dpll; | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 8754 |  | 
| Eric Anholt | bad720f | 2009-10-22 16:11:14 -0700 | [diff] [blame] | 8755 | if (HAS_PCH_SPLIT(dev)) | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 8756 | return; | 
|  | 8757 |  | 
|  | 8758 | if (!dev_priv->lvds_downclock_avail) | 
|  | 8759 | return; | 
|  | 8760 |  | 
| Jesse Barnes | dbdc647 | 2010-12-30 09:36:39 -0800 | [diff] [blame] | 8761 | dpll = I915_READ(dpll_reg); | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 8762 | if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) { | 
| Zhao Yakui | 44d98a6 | 2009-10-09 11:39:40 +0800 | [diff] [blame] | 8763 | DRM_DEBUG_DRIVER("upclocking LVDS\n"); | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 8764 |  | 
| Sean Paul | 8ac5a6d | 2012-02-13 13:14:51 -0500 | [diff] [blame] | 8765 | assert_panel_unlocked(dev_priv, pipe); | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 8766 |  | 
|  | 8767 | dpll &= ~DISPLAY_RATE_SELECT_FPA1; | 
|  | 8768 | I915_WRITE(dpll_reg, dpll); | 
| Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 8769 | intel_wait_for_vblank(dev, pipe); | 
| Jesse Barnes | dbdc647 | 2010-12-30 09:36:39 -0800 | [diff] [blame] | 8770 |  | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 8771 | dpll = I915_READ(dpll_reg); | 
|  | 8772 | if (dpll & DISPLAY_RATE_SELECT_FPA1) | 
| Zhao Yakui | 44d98a6 | 2009-10-09 11:39:40 +0800 | [diff] [blame] | 8773 | DRM_DEBUG_DRIVER("failed to upclock LVDS!\n"); | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 8774 | } | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 8775 | } | 
|  | 8776 |  | 
|  | 8777 | static void intel_decrease_pllclock(struct drm_crtc *crtc) | 
|  | 8778 | { | 
|  | 8779 | struct drm_device *dev = crtc->dev; | 
| Jani Nikula | fbee40d | 2014-03-31 14:27:18 +0300 | [diff] [blame] | 8780 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 8781 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 8782 |  | 
| Eric Anholt | bad720f | 2009-10-22 16:11:14 -0700 | [diff] [blame] | 8783 | if (HAS_PCH_SPLIT(dev)) | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 8784 | return; | 
|  | 8785 |  | 
|  | 8786 | if (!dev_priv->lvds_downclock_avail) | 
|  | 8787 | return; | 
|  | 8788 |  | 
|  | 8789 | /* | 
|  | 8790 | * Since this is called by a timer, we should never get here in | 
|  | 8791 | * the manual case. | 
|  | 8792 | */ | 
|  | 8793 | if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) { | 
| Chris Wilson | 074b5e1 | 2012-05-02 12:07:06 +0100 | [diff] [blame] | 8794 | int pipe = intel_crtc->pipe; | 
|  | 8795 | int dpll_reg = DPLL(pipe); | 
| Daniel Vetter | dc257cf | 2012-05-07 11:30:46 +0200 | [diff] [blame] | 8796 | int dpll; | 
| Chris Wilson | 074b5e1 | 2012-05-02 12:07:06 +0100 | [diff] [blame] | 8797 |  | 
| Zhao Yakui | 44d98a6 | 2009-10-09 11:39:40 +0800 | [diff] [blame] | 8798 | DRM_DEBUG_DRIVER("downclocking LVDS\n"); | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 8799 |  | 
| Sean Paul | 8ac5a6d | 2012-02-13 13:14:51 -0500 | [diff] [blame] | 8800 | assert_panel_unlocked(dev_priv, pipe); | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 8801 |  | 
| Chris Wilson | 074b5e1 | 2012-05-02 12:07:06 +0100 | [diff] [blame] | 8802 | dpll = I915_READ(dpll_reg); | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 8803 | dpll |= DISPLAY_RATE_SELECT_FPA1; | 
|  | 8804 | I915_WRITE(dpll_reg, dpll); | 
| Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 8805 | intel_wait_for_vblank(dev, pipe); | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 8806 | dpll = I915_READ(dpll_reg); | 
|  | 8807 | if (!(dpll & DISPLAY_RATE_SELECT_FPA1)) | 
| Zhao Yakui | 44d98a6 | 2009-10-09 11:39:40 +0800 | [diff] [blame] | 8808 | DRM_DEBUG_DRIVER("failed to downclock LVDS!\n"); | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 8809 | } | 
|  | 8810 |  | 
|  | 8811 | } | 
|  | 8812 |  | 
| Chris Wilson | f047e39 | 2012-07-21 12:31:41 +0100 | [diff] [blame] | 8813 | void intel_mark_busy(struct drm_device *dev) | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 8814 | { | 
| Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 8815 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 8816 |  | 
| Chris Wilson | f62a007 | 2014-02-21 17:55:39 +0000 | [diff] [blame] | 8817 | if (dev_priv->mm.busy) | 
|  | 8818 | return; | 
|  | 8819 |  | 
| Paulo Zanoni | 43694d6 | 2014-03-07 20:08:08 -0300 | [diff] [blame] | 8820 | intel_runtime_pm_get(dev_priv); | 
| Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 8821 | i915_update_gfx_val(dev_priv); | 
| Chris Wilson | f62a007 | 2014-02-21 17:55:39 +0000 | [diff] [blame] | 8822 | dev_priv->mm.busy = true; | 
| Chris Wilson | f047e39 | 2012-07-21 12:31:41 +0100 | [diff] [blame] | 8823 | } | 
|  | 8824 |  | 
|  | 8825 | void intel_mark_idle(struct drm_device *dev) | 
|  | 8826 | { | 
| Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 8827 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Chris Wilson | 725a5b5 | 2013-01-08 11:02:57 +0000 | [diff] [blame] | 8828 | struct drm_crtc *crtc; | 
|  | 8829 |  | 
| Chris Wilson | f62a007 | 2014-02-21 17:55:39 +0000 | [diff] [blame] | 8830 | if (!dev_priv->mm.busy) | 
|  | 8831 | return; | 
|  | 8832 |  | 
|  | 8833 | dev_priv->mm.busy = false; | 
|  | 8834 |  | 
| Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 8835 | if (!i915.powersave) | 
| Paulo Zanoni | bb4cdd5 | 2014-02-21 13:52:19 -0300 | [diff] [blame] | 8836 | goto out; | 
| Chris Wilson | 725a5b5 | 2013-01-08 11:02:57 +0000 | [diff] [blame] | 8837 |  | 
| Damien Lespiau | 70e1e0e | 2014-05-13 23:32:24 +0100 | [diff] [blame] | 8838 | for_each_crtc(dev, crtc) { | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 8839 | if (!crtc->primary->fb) | 
| Chris Wilson | 725a5b5 | 2013-01-08 11:02:57 +0000 | [diff] [blame] | 8840 | continue; | 
|  | 8841 |  | 
|  | 8842 | intel_decrease_pllclock(crtc); | 
|  | 8843 | } | 
| Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 8844 |  | 
| Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 8845 | if (INTEL_INFO(dev)->gen >= 6) | 
| Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 8846 | gen6_rps_idle(dev->dev_private); | 
| Paulo Zanoni | bb4cdd5 | 2014-02-21 13:52:19 -0300 | [diff] [blame] | 8847 |  | 
|  | 8848 | out: | 
| Paulo Zanoni | 43694d6 | 2014-03-07 20:08:08 -0300 | [diff] [blame] | 8849 | intel_runtime_pm_put(dev_priv); | 
| Chris Wilson | f047e39 | 2012-07-21 12:31:41 +0100 | [diff] [blame] | 8850 | } | 
|  | 8851 |  | 
| Rodrigo Vivi | 7c8f8a7 | 2014-06-13 05:10:03 -0700 | [diff] [blame] | 8852 |  | 
| Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 8853 | /** | 
|  | 8854 | * intel_mark_fb_busy - mark given planes as busy | 
|  | 8855 | * @dev: DRM device | 
|  | 8856 | * @frontbuffer_bits: bits for the affected planes | 
|  | 8857 | * @ring: optional ring for asynchronous commands | 
|  | 8858 | * | 
|  | 8859 | * This function gets called every time the screen contents change. It can be | 
|  | 8860 | * used to keep e.g. the update rate at the nominal refresh rate with DRRS. | 
|  | 8861 | */ | 
|  | 8862 | static void intel_mark_fb_busy(struct drm_device *dev, | 
|  | 8863 | unsigned frontbuffer_bits, | 
|  | 8864 | struct intel_engine_cs *ring) | 
| Chris Wilson | f047e39 | 2012-07-21 12:31:41 +0100 | [diff] [blame] | 8865 | { | 
| Daniel Vetter | cc36513 | 2014-06-18 13:59:13 +0200 | [diff] [blame] | 8866 | enum pipe pipe; | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 8867 |  | 
| Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 8868 | if (!i915.powersave) | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 8869 | return; | 
|  | 8870 |  | 
| Daniel Vetter | cc36513 | 2014-06-18 13:59:13 +0200 | [diff] [blame] | 8871 | for_each_pipe(pipe) { | 
| Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 8872 | if (!(frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe))) | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 8873 | continue; | 
|  | 8874 |  | 
| Daniel Vetter | cc36513 | 2014-06-18 13:59:13 +0200 | [diff] [blame] | 8875 | intel_increase_pllclock(dev, pipe); | 
| Chris Wilson | c65355b | 2013-06-06 16:53:41 -0300 | [diff] [blame] | 8876 | if (ring && intel_fbc_enabled(dev)) | 
|  | 8877 | ring->fbc_dirty = true; | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 8878 | } | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 8879 | } | 
|  | 8880 |  | 
| Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 8881 | /** | 
|  | 8882 | * intel_fb_obj_invalidate - invalidate frontbuffer object | 
|  | 8883 | * @obj: GEM object to invalidate | 
|  | 8884 | * @ring: set for asynchronous rendering | 
|  | 8885 | * | 
|  | 8886 | * This function gets called every time rendering on the given object starts and | 
|  | 8887 | * frontbuffer caching (fbc, low refresh rate for DRRS, panel self refresh) must | 
|  | 8888 | * be invalidated. If @ring is non-NULL any subsequent invalidation will be delayed | 
|  | 8889 | * until the rendering completes or a flip on this frontbuffer plane is | 
|  | 8890 | * scheduled. | 
|  | 8891 | */ | 
|  | 8892 | void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj, | 
|  | 8893 | struct intel_engine_cs *ring) | 
|  | 8894 | { | 
|  | 8895 | struct drm_device *dev = obj->base.dev; | 
|  | 8896 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 8897 |  | 
|  | 8898 | WARN_ON(!mutex_is_locked(&dev->struct_mutex)); | 
|  | 8899 |  | 
|  | 8900 | if (!obj->frontbuffer_bits) | 
|  | 8901 | return; | 
|  | 8902 |  | 
|  | 8903 | if (ring) { | 
|  | 8904 | mutex_lock(&dev_priv->fb_tracking.lock); | 
|  | 8905 | dev_priv->fb_tracking.busy_bits | 
|  | 8906 | |= obj->frontbuffer_bits; | 
|  | 8907 | dev_priv->fb_tracking.flip_bits | 
|  | 8908 | &= ~obj->frontbuffer_bits; | 
|  | 8909 | mutex_unlock(&dev_priv->fb_tracking.lock); | 
|  | 8910 | } | 
|  | 8911 |  | 
|  | 8912 | intel_mark_fb_busy(dev, obj->frontbuffer_bits, ring); | 
|  | 8913 |  | 
|  | 8914 | intel_edp_psr_exit(dev); | 
|  | 8915 | } | 
|  | 8916 |  | 
|  | 8917 | /** | 
|  | 8918 | * intel_frontbuffer_flush - flush frontbuffer | 
|  | 8919 | * @dev: DRM device | 
|  | 8920 | * @frontbuffer_bits: frontbuffer plane tracking bits | 
|  | 8921 | * | 
|  | 8922 | * This function gets called every time rendering on the given planes has | 
|  | 8923 | * completed and frontbuffer caching can be started again. Flushes will get | 
|  | 8924 | * delayed if they're blocked by some oustanding asynchronous rendering. | 
|  | 8925 | * | 
|  | 8926 | * Can be called without any locks held. | 
|  | 8927 | */ | 
|  | 8928 | void intel_frontbuffer_flush(struct drm_device *dev, | 
|  | 8929 | unsigned frontbuffer_bits) | 
|  | 8930 | { | 
|  | 8931 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 8932 |  | 
|  | 8933 | /* Delay flushing when rings are still busy.*/ | 
|  | 8934 | mutex_lock(&dev_priv->fb_tracking.lock); | 
|  | 8935 | frontbuffer_bits &= ~dev_priv->fb_tracking.busy_bits; | 
|  | 8936 | mutex_unlock(&dev_priv->fb_tracking.lock); | 
|  | 8937 |  | 
|  | 8938 | intel_mark_fb_busy(dev, frontbuffer_bits, NULL); | 
|  | 8939 |  | 
|  | 8940 | intel_edp_psr_exit(dev); | 
|  | 8941 | } | 
|  | 8942 |  | 
|  | 8943 | /** | 
|  | 8944 | * intel_fb_obj_flush - flush frontbuffer object | 
|  | 8945 | * @obj: GEM object to flush | 
|  | 8946 | * @retire: set when retiring asynchronous rendering | 
|  | 8947 | * | 
|  | 8948 | * This function gets called every time rendering on the given object has | 
|  | 8949 | * completed and frontbuffer caching can be started again. If @retire is true | 
|  | 8950 | * then any delayed flushes will be unblocked. | 
|  | 8951 | */ | 
|  | 8952 | void intel_fb_obj_flush(struct drm_i915_gem_object *obj, | 
|  | 8953 | bool retire) | 
|  | 8954 | { | 
|  | 8955 | struct drm_device *dev = obj->base.dev; | 
|  | 8956 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 8957 | unsigned frontbuffer_bits; | 
|  | 8958 |  | 
|  | 8959 | WARN_ON(!mutex_is_locked(&dev->struct_mutex)); | 
|  | 8960 |  | 
|  | 8961 | if (!obj->frontbuffer_bits) | 
|  | 8962 | return; | 
|  | 8963 |  | 
|  | 8964 | frontbuffer_bits = obj->frontbuffer_bits; | 
|  | 8965 |  | 
|  | 8966 | if (retire) { | 
|  | 8967 | mutex_lock(&dev_priv->fb_tracking.lock); | 
|  | 8968 | /* Filter out new bits since rendering started. */ | 
|  | 8969 | frontbuffer_bits &= dev_priv->fb_tracking.busy_bits; | 
|  | 8970 |  | 
|  | 8971 | dev_priv->fb_tracking.busy_bits &= ~frontbuffer_bits; | 
|  | 8972 | mutex_unlock(&dev_priv->fb_tracking.lock); | 
|  | 8973 | } | 
|  | 8974 |  | 
|  | 8975 | intel_frontbuffer_flush(dev, frontbuffer_bits); | 
|  | 8976 | } | 
|  | 8977 |  | 
|  | 8978 | /** | 
|  | 8979 | * intel_frontbuffer_flip_prepare - prepare asnychronous frontbuffer flip | 
|  | 8980 | * @dev: DRM device | 
|  | 8981 | * @frontbuffer_bits: frontbuffer plane tracking bits | 
|  | 8982 | * | 
|  | 8983 | * This function gets called after scheduling a flip on @obj. The actual | 
|  | 8984 | * frontbuffer flushing will be delayed until completion is signalled with | 
|  | 8985 | * intel_frontbuffer_flip_complete. If an invalidate happens in between this | 
|  | 8986 | * flush will be cancelled. | 
|  | 8987 | * | 
|  | 8988 | * Can be called without any locks held. | 
|  | 8989 | */ | 
|  | 8990 | void intel_frontbuffer_flip_prepare(struct drm_device *dev, | 
|  | 8991 | unsigned frontbuffer_bits) | 
|  | 8992 | { | 
|  | 8993 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 8994 |  | 
|  | 8995 | mutex_lock(&dev_priv->fb_tracking.lock); | 
|  | 8996 | dev_priv->fb_tracking.flip_bits | 
|  | 8997 | |= frontbuffer_bits; | 
|  | 8998 | mutex_unlock(&dev_priv->fb_tracking.lock); | 
|  | 8999 | } | 
|  | 9000 |  | 
|  | 9001 | /** | 
|  | 9002 | * intel_frontbuffer_flip_complete - complete asynchronous frontbuffer flush | 
|  | 9003 | * @dev: DRM device | 
|  | 9004 | * @frontbuffer_bits: frontbuffer plane tracking bits | 
|  | 9005 | * | 
|  | 9006 | * This function gets called after the flip has been latched and will complete | 
|  | 9007 | * on the next vblank. It will execute the fush if it hasn't been cancalled yet. | 
|  | 9008 | * | 
|  | 9009 | * Can be called without any locks held. | 
|  | 9010 | */ | 
|  | 9011 | void intel_frontbuffer_flip_complete(struct drm_device *dev, | 
|  | 9012 | unsigned frontbuffer_bits) | 
|  | 9013 | { | 
|  | 9014 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 9015 |  | 
|  | 9016 | mutex_lock(&dev_priv->fb_tracking.lock); | 
|  | 9017 | /* Mask any cancelled flips. */ | 
|  | 9018 | frontbuffer_bits &= dev_priv->fb_tracking.flip_bits; | 
|  | 9019 | dev_priv->fb_tracking.flip_bits &= ~frontbuffer_bits; | 
|  | 9020 | mutex_unlock(&dev_priv->fb_tracking.lock); | 
|  | 9021 |  | 
|  | 9022 | intel_frontbuffer_flush(dev, frontbuffer_bits); | 
|  | 9023 | } | 
|  | 9024 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9025 | static void intel_crtc_destroy(struct drm_crtc *crtc) | 
|  | 9026 | { | 
|  | 9027 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Daniel Vetter | 67e77c5 | 2010-08-20 22:26:30 +0200 | [diff] [blame] | 9028 | struct drm_device *dev = crtc->dev; | 
|  | 9029 | struct intel_unpin_work *work; | 
|  | 9030 | unsigned long flags; | 
|  | 9031 |  | 
|  | 9032 | spin_lock_irqsave(&dev->event_lock, flags); | 
|  | 9033 | work = intel_crtc->unpin_work; | 
|  | 9034 | intel_crtc->unpin_work = NULL; | 
|  | 9035 | spin_unlock_irqrestore(&dev->event_lock, flags); | 
|  | 9036 |  | 
|  | 9037 | if (work) { | 
|  | 9038 | cancel_work_sync(&work->work); | 
|  | 9039 | kfree(work); | 
|  | 9040 | } | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9041 |  | 
|  | 9042 | drm_crtc_cleanup(crtc); | 
| Daniel Vetter | 67e77c5 | 2010-08-20 22:26:30 +0200 | [diff] [blame] | 9043 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 9044 | kfree(intel_crtc); | 
|  | 9045 | } | 
|  | 9046 |  | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9047 | static void intel_unpin_work_fn(struct work_struct *__work) | 
|  | 9048 | { | 
|  | 9049 | struct intel_unpin_work *work = | 
|  | 9050 | container_of(__work, struct intel_unpin_work, work); | 
| Chris Wilson | b4a98e5 | 2012-11-01 09:26:26 +0000 | [diff] [blame] | 9051 | struct drm_device *dev = work->crtc->dev; | 
| Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 9052 | enum pipe pipe = to_intel_crtc(work->crtc)->pipe; | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9053 |  | 
| Chris Wilson | b4a98e5 | 2012-11-01 09:26:26 +0000 | [diff] [blame] | 9054 | mutex_lock(&dev->struct_mutex); | 
| Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 9055 | intel_unpin_fb_obj(work->old_fb_obj); | 
| Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 9056 | drm_gem_object_unreference(&work->pending_flip_obj->base); | 
|  | 9057 | drm_gem_object_unreference(&work->old_fb_obj->base); | 
| Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 9058 |  | 
| Chris Wilson | b4a98e5 | 2012-11-01 09:26:26 +0000 | [diff] [blame] | 9059 | intel_update_fbc(dev); | 
|  | 9060 | mutex_unlock(&dev->struct_mutex); | 
|  | 9061 |  | 
| Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 9062 | intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe)); | 
|  | 9063 |  | 
| Chris Wilson | b4a98e5 | 2012-11-01 09:26:26 +0000 | [diff] [blame] | 9064 | BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0); | 
|  | 9065 | atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count); | 
|  | 9066 |  | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9067 | kfree(work); | 
|  | 9068 | } | 
|  | 9069 |  | 
| Jesse Barnes | 1afe3e9 | 2010-03-26 10:35:20 -0700 | [diff] [blame] | 9070 | static void do_intel_finish_page_flip(struct drm_device *dev, | 
| Mario Kleiner | 49b14a5 | 2010-12-09 07:00:07 +0100 | [diff] [blame] | 9071 | struct drm_crtc *crtc) | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9072 | { | 
| Jani Nikula | fbee40d | 2014-03-31 14:27:18 +0300 | [diff] [blame] | 9073 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9074 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 9075 | struct intel_unpin_work *work; | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9076 | unsigned long flags; | 
|  | 9077 |  | 
|  | 9078 | /* Ignore early vblank irqs */ | 
|  | 9079 | if (intel_crtc == NULL) | 
|  | 9080 | return; | 
|  | 9081 |  | 
|  | 9082 | spin_lock_irqsave(&dev->event_lock, flags); | 
|  | 9083 | work = intel_crtc->unpin_work; | 
| Chris Wilson | e7d841c | 2012-12-03 11:36:30 +0000 | [diff] [blame] | 9084 |  | 
|  | 9085 | /* Ensure we don't miss a work->pending update ... */ | 
|  | 9086 | smp_rmb(); | 
|  | 9087 |  | 
|  | 9088 | if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) { | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9089 | spin_unlock_irqrestore(&dev->event_lock, flags); | 
|  | 9090 | return; | 
|  | 9091 | } | 
|  | 9092 |  | 
| Chris Wilson | e7d841c | 2012-12-03 11:36:30 +0000 | [diff] [blame] | 9093 | /* and that the unpin work is consistent wrt ->pending. */ | 
|  | 9094 | smp_rmb(); | 
|  | 9095 |  | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9096 | intel_crtc->unpin_work = NULL; | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9097 |  | 
| Rob Clark | 45a066e | 2012-10-08 14:50:40 -0500 | [diff] [blame] | 9098 | if (work->event) | 
|  | 9099 | drm_send_vblank_event(dev, intel_crtc->pipe, work->event); | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9100 |  | 
| Daniel Vetter | 87b6b10 | 2014-05-15 15:33:46 +0200 | [diff] [blame] | 9101 | drm_crtc_vblank_put(crtc); | 
| Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 9102 |  | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9103 | spin_unlock_irqrestore(&dev->event_lock, flags); | 
|  | 9104 |  | 
| Daniel Vetter | 2c10d57 | 2012-12-20 21:24:07 +0100 | [diff] [blame] | 9105 | wake_up_all(&dev_priv->pending_flip_queue); | 
| Chris Wilson | b4a98e5 | 2012-11-01 09:26:26 +0000 | [diff] [blame] | 9106 |  | 
|  | 9107 | queue_work(dev_priv->wq, &work->work); | 
| Jesse Barnes | e5510fa | 2010-07-01 16:48:37 -0700 | [diff] [blame] | 9108 |  | 
|  | 9109 | trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj); | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9110 | } | 
|  | 9111 |  | 
| Jesse Barnes | 1afe3e9 | 2010-03-26 10:35:20 -0700 | [diff] [blame] | 9112 | void intel_finish_page_flip(struct drm_device *dev, int pipe) | 
|  | 9113 | { | 
| Jani Nikula | fbee40d | 2014-03-31 14:27:18 +0300 | [diff] [blame] | 9114 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Jesse Barnes | 1afe3e9 | 2010-03-26 10:35:20 -0700 | [diff] [blame] | 9115 | struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; | 
|  | 9116 |  | 
| Mario Kleiner | 49b14a5 | 2010-12-09 07:00:07 +0100 | [diff] [blame] | 9117 | do_intel_finish_page_flip(dev, crtc); | 
| Jesse Barnes | 1afe3e9 | 2010-03-26 10:35:20 -0700 | [diff] [blame] | 9118 | } | 
|  | 9119 |  | 
|  | 9120 | void intel_finish_page_flip_plane(struct drm_device *dev, int plane) | 
|  | 9121 | { | 
| Jani Nikula | fbee40d | 2014-03-31 14:27:18 +0300 | [diff] [blame] | 9122 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Jesse Barnes | 1afe3e9 | 2010-03-26 10:35:20 -0700 | [diff] [blame] | 9123 | struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane]; | 
|  | 9124 |  | 
| Mario Kleiner | 49b14a5 | 2010-12-09 07:00:07 +0100 | [diff] [blame] | 9125 | do_intel_finish_page_flip(dev, crtc); | 
| Jesse Barnes | 1afe3e9 | 2010-03-26 10:35:20 -0700 | [diff] [blame] | 9126 | } | 
|  | 9127 |  | 
| Ville Syrjälä | 75f7f3e | 2014-04-15 21:41:34 +0300 | [diff] [blame] | 9128 | /* Is 'a' after or equal to 'b'? */ | 
|  | 9129 | static bool g4x_flip_count_after_eq(u32 a, u32 b) | 
|  | 9130 | { | 
|  | 9131 | return !((a - b) & 0x80000000); | 
|  | 9132 | } | 
|  | 9133 |  | 
|  | 9134 | static bool page_flip_finished(struct intel_crtc *crtc) | 
|  | 9135 | { | 
|  | 9136 | struct drm_device *dev = crtc->base.dev; | 
|  | 9137 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 9138 |  | 
|  | 9139 | /* | 
|  | 9140 | * The relevant registers doen't exist on pre-ctg. | 
|  | 9141 | * As the flip done interrupt doesn't trigger for mmio | 
|  | 9142 | * flips on gmch platforms, a flip count check isn't | 
|  | 9143 | * really needed there. But since ctg has the registers, | 
|  | 9144 | * include it in the check anyway. | 
|  | 9145 | */ | 
|  | 9146 | if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev)) | 
|  | 9147 | return true; | 
|  | 9148 |  | 
|  | 9149 | /* | 
|  | 9150 | * A DSPSURFLIVE check isn't enough in case the mmio and CS flips | 
|  | 9151 | * used the same base address. In that case the mmio flip might | 
|  | 9152 | * have completed, but the CS hasn't even executed the flip yet. | 
|  | 9153 | * | 
|  | 9154 | * A flip count check isn't enough as the CS might have updated | 
|  | 9155 | * the base address just after start of vblank, but before we | 
|  | 9156 | * managed to process the interrupt. This means we'd complete the | 
|  | 9157 | * CS flip too soon. | 
|  | 9158 | * | 
|  | 9159 | * Combining both checks should get us a good enough result. It may | 
|  | 9160 | * still happen that the CS flip has been executed, but has not | 
|  | 9161 | * yet actually completed. But in case the base address is the same | 
|  | 9162 | * anyway, we don't really care. | 
|  | 9163 | */ | 
|  | 9164 | return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) == | 
|  | 9165 | crtc->unpin_work->gtt_offset && | 
|  | 9166 | g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)), | 
|  | 9167 | crtc->unpin_work->flip_count); | 
|  | 9168 | } | 
|  | 9169 |  | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9170 | void intel_prepare_page_flip(struct drm_device *dev, int plane) | 
|  | 9171 | { | 
| Jani Nikula | fbee40d | 2014-03-31 14:27:18 +0300 | [diff] [blame] | 9172 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9173 | struct intel_crtc *intel_crtc = | 
|  | 9174 | to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]); | 
|  | 9175 | unsigned long flags; | 
|  | 9176 |  | 
| Chris Wilson | e7d841c | 2012-12-03 11:36:30 +0000 | [diff] [blame] | 9177 | /* NB: An MMIO update of the plane base pointer will also | 
|  | 9178 | * generate a page-flip completion irq, i.e. every modeset | 
|  | 9179 | * is also accompanied by a spurious intel_prepare_page_flip(). | 
|  | 9180 | */ | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9181 | spin_lock_irqsave(&dev->event_lock, flags); | 
| Ville Syrjälä | 75f7f3e | 2014-04-15 21:41:34 +0300 | [diff] [blame] | 9182 | if (intel_crtc->unpin_work && page_flip_finished(intel_crtc)) | 
| Chris Wilson | e7d841c | 2012-12-03 11:36:30 +0000 | [diff] [blame] | 9183 | atomic_inc_not_zero(&intel_crtc->unpin_work->pending); | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9184 | spin_unlock_irqrestore(&dev->event_lock, flags); | 
|  | 9185 | } | 
|  | 9186 |  | 
| Robin Schroer | eba905b | 2014-05-18 02:24:50 +0200 | [diff] [blame] | 9187 | static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc) | 
| Chris Wilson | e7d841c | 2012-12-03 11:36:30 +0000 | [diff] [blame] | 9188 | { | 
|  | 9189 | /* Ensure that the work item is consistent when activating it ... */ | 
|  | 9190 | smp_wmb(); | 
|  | 9191 | atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING); | 
|  | 9192 | /* and that it is marked active as soon as the irq could fire. */ | 
|  | 9193 | smp_wmb(); | 
|  | 9194 | } | 
|  | 9195 |  | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9196 | static int intel_gen2_queue_flip(struct drm_device *dev, | 
|  | 9197 | struct drm_crtc *crtc, | 
|  | 9198 | struct drm_framebuffer *fb, | 
| Keith Packard | ed8d197 | 2013-07-22 18:49:58 -0700 | [diff] [blame] | 9199 | struct drm_i915_gem_object *obj, | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 9200 | struct intel_engine_cs *ring, | 
| Keith Packard | ed8d197 | 2013-07-22 18:49:58 -0700 | [diff] [blame] | 9201 | uint32_t flags) | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9202 | { | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9203 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9204 | u32 flip_mask; | 
|  | 9205 | int ret; | 
|  | 9206 |  | 
| Daniel Vetter | 6d90c95 | 2012-04-26 23:28:05 +0200 | [diff] [blame] | 9207 | ret = intel_ring_begin(ring, 6); | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9208 | if (ret) | 
| Ville Syrjälä | 4fa62c8 | 2014-04-15 21:41:38 +0300 | [diff] [blame] | 9209 | return ret; | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9210 |  | 
|  | 9211 | /* Can't queue multiple flips, so wait for the previous | 
|  | 9212 | * one to finish before executing the next. | 
|  | 9213 | */ | 
|  | 9214 | if (intel_crtc->plane) | 
|  | 9215 | flip_mask = MI_WAIT_FOR_PLANE_B_FLIP; | 
|  | 9216 | else | 
|  | 9217 | flip_mask = MI_WAIT_FOR_PLANE_A_FLIP; | 
| Daniel Vetter | 6d90c95 | 2012-04-26 23:28:05 +0200 | [diff] [blame] | 9218 | intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask); | 
|  | 9219 | intel_ring_emit(ring, MI_NOOP); | 
|  | 9220 | intel_ring_emit(ring, MI_DISPLAY_FLIP | | 
|  | 9221 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane)); | 
|  | 9222 | intel_ring_emit(ring, fb->pitches[0]); | 
| Ville Syrjälä | 75f7f3e | 2014-04-15 21:41:34 +0300 | [diff] [blame] | 9223 | intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset); | 
| Daniel Vetter | 6d90c95 | 2012-04-26 23:28:05 +0200 | [diff] [blame] | 9224 | intel_ring_emit(ring, 0); /* aux display base address, unused */ | 
| Chris Wilson | e7d841c | 2012-12-03 11:36:30 +0000 | [diff] [blame] | 9225 |  | 
|  | 9226 | intel_mark_page_flip_active(intel_crtc); | 
| Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 9227 | __intel_ring_advance(ring); | 
| Chris Wilson | 83d4092 | 2012-04-17 19:35:53 +0100 | [diff] [blame] | 9228 | return 0; | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9229 | } | 
|  | 9230 |  | 
|  | 9231 | static int intel_gen3_queue_flip(struct drm_device *dev, | 
|  | 9232 | struct drm_crtc *crtc, | 
|  | 9233 | struct drm_framebuffer *fb, | 
| Keith Packard | ed8d197 | 2013-07-22 18:49:58 -0700 | [diff] [blame] | 9234 | struct drm_i915_gem_object *obj, | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 9235 | struct intel_engine_cs *ring, | 
| Keith Packard | ed8d197 | 2013-07-22 18:49:58 -0700 | [diff] [blame] | 9236 | uint32_t flags) | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9237 | { | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9238 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9239 | u32 flip_mask; | 
|  | 9240 | int ret; | 
|  | 9241 |  | 
| Daniel Vetter | 6d90c95 | 2012-04-26 23:28:05 +0200 | [diff] [blame] | 9242 | ret = intel_ring_begin(ring, 6); | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9243 | if (ret) | 
| Ville Syrjälä | 4fa62c8 | 2014-04-15 21:41:38 +0300 | [diff] [blame] | 9244 | return ret; | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9245 |  | 
|  | 9246 | if (intel_crtc->plane) | 
|  | 9247 | flip_mask = MI_WAIT_FOR_PLANE_B_FLIP; | 
|  | 9248 | else | 
|  | 9249 | flip_mask = MI_WAIT_FOR_PLANE_A_FLIP; | 
| Daniel Vetter | 6d90c95 | 2012-04-26 23:28:05 +0200 | [diff] [blame] | 9250 | intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask); | 
|  | 9251 | intel_ring_emit(ring, MI_NOOP); | 
|  | 9252 | intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | | 
|  | 9253 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane)); | 
|  | 9254 | intel_ring_emit(ring, fb->pitches[0]); | 
| Ville Syrjälä | 75f7f3e | 2014-04-15 21:41:34 +0300 | [diff] [blame] | 9255 | intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset); | 
| Daniel Vetter | 6d90c95 | 2012-04-26 23:28:05 +0200 | [diff] [blame] | 9256 | intel_ring_emit(ring, MI_NOOP); | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9257 |  | 
| Chris Wilson | e7d841c | 2012-12-03 11:36:30 +0000 | [diff] [blame] | 9258 | intel_mark_page_flip_active(intel_crtc); | 
| Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 9259 | __intel_ring_advance(ring); | 
| Chris Wilson | 83d4092 | 2012-04-17 19:35:53 +0100 | [diff] [blame] | 9260 | return 0; | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9261 | } | 
|  | 9262 |  | 
|  | 9263 | static int intel_gen4_queue_flip(struct drm_device *dev, | 
|  | 9264 | struct drm_crtc *crtc, | 
|  | 9265 | struct drm_framebuffer *fb, | 
| Keith Packard | ed8d197 | 2013-07-22 18:49:58 -0700 | [diff] [blame] | 9266 | struct drm_i915_gem_object *obj, | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 9267 | struct intel_engine_cs *ring, | 
| Keith Packard | ed8d197 | 2013-07-22 18:49:58 -0700 | [diff] [blame] | 9268 | uint32_t flags) | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9269 | { | 
|  | 9270 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 9271 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 9272 | uint32_t pf, pipesrc; | 
|  | 9273 | int ret; | 
|  | 9274 |  | 
| Daniel Vetter | 6d90c95 | 2012-04-26 23:28:05 +0200 | [diff] [blame] | 9275 | ret = intel_ring_begin(ring, 4); | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9276 | if (ret) | 
| Ville Syrjälä | 4fa62c8 | 2014-04-15 21:41:38 +0300 | [diff] [blame] | 9277 | return ret; | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9278 |  | 
|  | 9279 | /* i965+ uses the linear or tiled offsets from the | 
|  | 9280 | * Display Registers (which do not change across a page-flip) | 
|  | 9281 | * so we need only reprogram the base address. | 
|  | 9282 | */ | 
| Daniel Vetter | 6d90c95 | 2012-04-26 23:28:05 +0200 | [diff] [blame] | 9283 | intel_ring_emit(ring, MI_DISPLAY_FLIP | | 
|  | 9284 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane)); | 
|  | 9285 | intel_ring_emit(ring, fb->pitches[0]); | 
| Ville Syrjälä | 75f7f3e | 2014-04-15 21:41:34 +0300 | [diff] [blame] | 9286 | intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset | | 
| Daniel Vetter | c2c7513 | 2012-07-05 12:17:30 +0200 | [diff] [blame] | 9287 | obj->tiling_mode); | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9288 |  | 
|  | 9289 | /* XXX Enabling the panel-fitter across page-flip is so far | 
|  | 9290 | * untested on non-native modes, so ignore it for now. | 
|  | 9291 | * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE; | 
|  | 9292 | */ | 
|  | 9293 | pf = 0; | 
|  | 9294 | pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff; | 
| Daniel Vetter | 6d90c95 | 2012-04-26 23:28:05 +0200 | [diff] [blame] | 9295 | intel_ring_emit(ring, pf | pipesrc); | 
| Chris Wilson | e7d841c | 2012-12-03 11:36:30 +0000 | [diff] [blame] | 9296 |  | 
|  | 9297 | intel_mark_page_flip_active(intel_crtc); | 
| Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 9298 | __intel_ring_advance(ring); | 
| Chris Wilson | 83d4092 | 2012-04-17 19:35:53 +0100 | [diff] [blame] | 9299 | return 0; | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9300 | } | 
|  | 9301 |  | 
|  | 9302 | static int intel_gen6_queue_flip(struct drm_device *dev, | 
|  | 9303 | struct drm_crtc *crtc, | 
|  | 9304 | struct drm_framebuffer *fb, | 
| Keith Packard | ed8d197 | 2013-07-22 18:49:58 -0700 | [diff] [blame] | 9305 | struct drm_i915_gem_object *obj, | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 9306 | struct intel_engine_cs *ring, | 
| Keith Packard | ed8d197 | 2013-07-22 18:49:58 -0700 | [diff] [blame] | 9307 | uint32_t flags) | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9308 | { | 
|  | 9309 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 9310 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 9311 | uint32_t pf, pipesrc; | 
|  | 9312 | int ret; | 
|  | 9313 |  | 
| Daniel Vetter | 6d90c95 | 2012-04-26 23:28:05 +0200 | [diff] [blame] | 9314 | ret = intel_ring_begin(ring, 4); | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9315 | if (ret) | 
| Ville Syrjälä | 4fa62c8 | 2014-04-15 21:41:38 +0300 | [diff] [blame] | 9316 | return ret; | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9317 |  | 
| Daniel Vetter | 6d90c95 | 2012-04-26 23:28:05 +0200 | [diff] [blame] | 9318 | intel_ring_emit(ring, MI_DISPLAY_FLIP | | 
|  | 9319 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane)); | 
|  | 9320 | intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode); | 
| Ville Syrjälä | 75f7f3e | 2014-04-15 21:41:34 +0300 | [diff] [blame] | 9321 | intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset); | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9322 |  | 
| Chris Wilson | 99d9acd | 2012-04-17 20:37:00 +0100 | [diff] [blame] | 9323 | /* Contrary to the suggestions in the documentation, | 
|  | 9324 | * "Enable Panel Fitter" does not seem to be required when page | 
|  | 9325 | * flipping with a non-native mode, and worse causes a normal | 
|  | 9326 | * modeset to fail. | 
|  | 9327 | * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE; | 
|  | 9328 | */ | 
|  | 9329 | pf = 0; | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9330 | pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff; | 
| Daniel Vetter | 6d90c95 | 2012-04-26 23:28:05 +0200 | [diff] [blame] | 9331 | intel_ring_emit(ring, pf | pipesrc); | 
| Chris Wilson | e7d841c | 2012-12-03 11:36:30 +0000 | [diff] [blame] | 9332 |  | 
|  | 9333 | intel_mark_page_flip_active(intel_crtc); | 
| Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 9334 | __intel_ring_advance(ring); | 
| Chris Wilson | 83d4092 | 2012-04-17 19:35:53 +0100 | [diff] [blame] | 9335 | return 0; | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9336 | } | 
|  | 9337 |  | 
| Jesse Barnes | 7c9017e | 2011-06-16 12:18:54 -0700 | [diff] [blame] | 9338 | static int intel_gen7_queue_flip(struct drm_device *dev, | 
|  | 9339 | struct drm_crtc *crtc, | 
|  | 9340 | struct drm_framebuffer *fb, | 
| Keith Packard | ed8d197 | 2013-07-22 18:49:58 -0700 | [diff] [blame] | 9341 | struct drm_i915_gem_object *obj, | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 9342 | struct intel_engine_cs *ring, | 
| Keith Packard | ed8d197 | 2013-07-22 18:49:58 -0700 | [diff] [blame] | 9343 | uint32_t flags) | 
| Jesse Barnes | 7c9017e | 2011-06-16 12:18:54 -0700 | [diff] [blame] | 9344 | { | 
| Jesse Barnes | 7c9017e | 2011-06-16 12:18:54 -0700 | [diff] [blame] | 9345 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Daniel Vetter | cb05d8d | 2012-05-23 14:02:00 +0200 | [diff] [blame] | 9346 | uint32_t plane_bit = 0; | 
| Chris Wilson | ffe74d7 | 2013-08-26 20:58:12 +0100 | [diff] [blame] | 9347 | int len, ret; | 
|  | 9348 |  | 
| Robin Schroer | eba905b | 2014-05-18 02:24:50 +0200 | [diff] [blame] | 9349 | switch (intel_crtc->plane) { | 
| Daniel Vetter | cb05d8d | 2012-05-23 14:02:00 +0200 | [diff] [blame] | 9350 | case PLANE_A: | 
|  | 9351 | plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A; | 
|  | 9352 | break; | 
|  | 9353 | case PLANE_B: | 
|  | 9354 | plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B; | 
|  | 9355 | break; | 
|  | 9356 | case PLANE_C: | 
|  | 9357 | plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C; | 
|  | 9358 | break; | 
|  | 9359 | default: | 
|  | 9360 | WARN_ONCE(1, "unknown plane in flip command\n"); | 
| Ville Syrjälä | 4fa62c8 | 2014-04-15 21:41:38 +0300 | [diff] [blame] | 9361 | return -ENODEV; | 
| Daniel Vetter | cb05d8d | 2012-05-23 14:02:00 +0200 | [diff] [blame] | 9362 | } | 
|  | 9363 |  | 
| Chris Wilson | ffe74d7 | 2013-08-26 20:58:12 +0100 | [diff] [blame] | 9364 | len = 4; | 
| Damien Lespiau | f476828 | 2014-04-07 20:24:34 +0100 | [diff] [blame] | 9365 | if (ring->id == RCS) { | 
| Chris Wilson | ffe74d7 | 2013-08-26 20:58:12 +0100 | [diff] [blame] | 9366 | len += 6; | 
| Damien Lespiau | f476828 | 2014-04-07 20:24:34 +0100 | [diff] [blame] | 9367 | /* | 
|  | 9368 | * On Gen 8, SRM is now taking an extra dword to accommodate | 
|  | 9369 | * 48bits addresses, and we need a NOOP for the batch size to | 
|  | 9370 | * stay even. | 
|  | 9371 | */ | 
|  | 9372 | if (IS_GEN8(dev)) | 
|  | 9373 | len += 2; | 
|  | 9374 | } | 
| Chris Wilson | ffe74d7 | 2013-08-26 20:58:12 +0100 | [diff] [blame] | 9375 |  | 
| Ville Syrjälä | f66fab8 | 2014-02-11 19:52:06 +0200 | [diff] [blame] | 9376 | /* | 
|  | 9377 | * BSpec MI_DISPLAY_FLIP for IVB: | 
|  | 9378 | * "The full packet must be contained within the same cache line." | 
|  | 9379 | * | 
|  | 9380 | * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same | 
|  | 9381 | * cacheline, if we ever start emitting more commands before | 
|  | 9382 | * the MI_DISPLAY_FLIP we may need to first emit everything else, | 
|  | 9383 | * then do the cacheline alignment, and finally emit the | 
|  | 9384 | * MI_DISPLAY_FLIP. | 
|  | 9385 | */ | 
|  | 9386 | ret = intel_ring_cacheline_align(ring); | 
|  | 9387 | if (ret) | 
| Ville Syrjälä | 4fa62c8 | 2014-04-15 21:41:38 +0300 | [diff] [blame] | 9388 | return ret; | 
| Ville Syrjälä | f66fab8 | 2014-02-11 19:52:06 +0200 | [diff] [blame] | 9389 |  | 
| Chris Wilson | ffe74d7 | 2013-08-26 20:58:12 +0100 | [diff] [blame] | 9390 | ret = intel_ring_begin(ring, len); | 
| Jesse Barnes | 7c9017e | 2011-06-16 12:18:54 -0700 | [diff] [blame] | 9391 | if (ret) | 
| Ville Syrjälä | 4fa62c8 | 2014-04-15 21:41:38 +0300 | [diff] [blame] | 9392 | return ret; | 
| Jesse Barnes | 7c9017e | 2011-06-16 12:18:54 -0700 | [diff] [blame] | 9393 |  | 
| Chris Wilson | ffe74d7 | 2013-08-26 20:58:12 +0100 | [diff] [blame] | 9394 | /* Unmask the flip-done completion message. Note that the bspec says that | 
|  | 9395 | * we should do this for both the BCS and RCS, and that we must not unmask | 
|  | 9396 | * more than one flip event at any time (or ensure that one flip message | 
|  | 9397 | * can be sent by waiting for flip-done prior to queueing new flips). | 
|  | 9398 | * Experimentation says that BCS works despite DERRMR masking all | 
|  | 9399 | * flip-done completion events and that unmasking all planes at once | 
|  | 9400 | * for the RCS also doesn't appear to drop events. Setting the DERRMR | 
|  | 9401 | * to zero does lead to lockups within MI_DISPLAY_FLIP. | 
|  | 9402 | */ | 
|  | 9403 | if (ring->id == RCS) { | 
|  | 9404 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1)); | 
|  | 9405 | intel_ring_emit(ring, DERRMR); | 
|  | 9406 | intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE | | 
|  | 9407 | DERRMR_PIPEB_PRI_FLIP_DONE | | 
|  | 9408 | DERRMR_PIPEC_PRI_FLIP_DONE)); | 
| Damien Lespiau | f476828 | 2014-04-07 20:24:34 +0100 | [diff] [blame] | 9409 | if (IS_GEN8(dev)) | 
|  | 9410 | intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) | | 
|  | 9411 | MI_SRM_LRM_GLOBAL_GTT); | 
|  | 9412 | else | 
|  | 9413 | intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | | 
|  | 9414 | MI_SRM_LRM_GLOBAL_GTT); | 
| Chris Wilson | ffe74d7 | 2013-08-26 20:58:12 +0100 | [diff] [blame] | 9415 | intel_ring_emit(ring, DERRMR); | 
|  | 9416 | intel_ring_emit(ring, ring->scratch.gtt_offset + 256); | 
| Damien Lespiau | f476828 | 2014-04-07 20:24:34 +0100 | [diff] [blame] | 9417 | if (IS_GEN8(dev)) { | 
|  | 9418 | intel_ring_emit(ring, 0); | 
|  | 9419 | intel_ring_emit(ring, MI_NOOP); | 
|  | 9420 | } | 
| Chris Wilson | ffe74d7 | 2013-08-26 20:58:12 +0100 | [diff] [blame] | 9421 | } | 
|  | 9422 |  | 
| Daniel Vetter | cb05d8d | 2012-05-23 14:02:00 +0200 | [diff] [blame] | 9423 | intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit); | 
| Ville Syrjälä | 01f2c77 | 2011-12-20 00:06:49 +0200 | [diff] [blame] | 9424 | intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode)); | 
| Ville Syrjälä | 75f7f3e | 2014-04-15 21:41:34 +0300 | [diff] [blame] | 9425 | intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset); | 
| Jesse Barnes | 7c9017e | 2011-06-16 12:18:54 -0700 | [diff] [blame] | 9426 | intel_ring_emit(ring, (MI_NOOP)); | 
| Chris Wilson | e7d841c | 2012-12-03 11:36:30 +0000 | [diff] [blame] | 9427 |  | 
|  | 9428 | intel_mark_page_flip_active(intel_crtc); | 
| Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 9429 | __intel_ring_advance(ring); | 
| Chris Wilson | 83d4092 | 2012-04-17 19:35:53 +0100 | [diff] [blame] | 9430 | return 0; | 
| Jesse Barnes | 7c9017e | 2011-06-16 12:18:54 -0700 | [diff] [blame] | 9431 | } | 
|  | 9432 |  | 
| Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 9433 | static bool use_mmio_flip(struct intel_engine_cs *ring, | 
|  | 9434 | struct drm_i915_gem_object *obj) | 
|  | 9435 | { | 
|  | 9436 | /* | 
|  | 9437 | * This is not being used for older platforms, because | 
|  | 9438 | * non-availability of flip done interrupt forces us to use | 
|  | 9439 | * CS flips. Older platforms derive flip done using some clever | 
|  | 9440 | * tricks involving the flip_pending status bits and vblank irqs. | 
|  | 9441 | * So using MMIO flips there would disrupt this mechanism. | 
|  | 9442 | */ | 
|  | 9443 |  | 
| Chris Wilson | 8e09bf8 | 2014-07-08 10:40:30 +0100 | [diff] [blame] | 9444 | if (ring == NULL) | 
|  | 9445 | return true; | 
|  | 9446 |  | 
| Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 9447 | if (INTEL_INFO(ring->dev)->gen < 5) | 
|  | 9448 | return false; | 
|  | 9449 |  | 
|  | 9450 | if (i915.use_mmio_flip < 0) | 
|  | 9451 | return false; | 
|  | 9452 | else if (i915.use_mmio_flip > 0) | 
|  | 9453 | return true; | 
|  | 9454 | else | 
|  | 9455 | return ring != obj->ring; | 
|  | 9456 | } | 
|  | 9457 |  | 
|  | 9458 | static void intel_do_mmio_flip(struct intel_crtc *intel_crtc) | 
|  | 9459 | { | 
|  | 9460 | struct drm_device *dev = intel_crtc->base.dev; | 
|  | 9461 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 9462 | struct intel_framebuffer *intel_fb = | 
|  | 9463 | to_intel_framebuffer(intel_crtc->base.primary->fb); | 
|  | 9464 | struct drm_i915_gem_object *obj = intel_fb->obj; | 
|  | 9465 | u32 dspcntr; | 
|  | 9466 | u32 reg; | 
|  | 9467 |  | 
|  | 9468 | intel_mark_page_flip_active(intel_crtc); | 
|  | 9469 |  | 
|  | 9470 | reg = DSPCNTR(intel_crtc->plane); | 
|  | 9471 | dspcntr = I915_READ(reg); | 
|  | 9472 |  | 
|  | 9473 | if (INTEL_INFO(dev)->gen >= 4) { | 
|  | 9474 | if (obj->tiling_mode != I915_TILING_NONE) | 
|  | 9475 | dspcntr |= DISPPLANE_TILED; | 
|  | 9476 | else | 
|  | 9477 | dspcntr &= ~DISPPLANE_TILED; | 
|  | 9478 | } | 
|  | 9479 | I915_WRITE(reg, dspcntr); | 
|  | 9480 |  | 
|  | 9481 | I915_WRITE(DSPSURF(intel_crtc->plane), | 
|  | 9482 | intel_crtc->unpin_work->gtt_offset); | 
|  | 9483 | POSTING_READ(DSPSURF(intel_crtc->plane)); | 
|  | 9484 | } | 
|  | 9485 |  | 
|  | 9486 | static int intel_postpone_flip(struct drm_i915_gem_object *obj) | 
|  | 9487 | { | 
|  | 9488 | struct intel_engine_cs *ring; | 
|  | 9489 | int ret; | 
|  | 9490 |  | 
|  | 9491 | lockdep_assert_held(&obj->base.dev->struct_mutex); | 
|  | 9492 |  | 
|  | 9493 | if (!obj->last_write_seqno) | 
|  | 9494 | return 0; | 
|  | 9495 |  | 
|  | 9496 | ring = obj->ring; | 
|  | 9497 |  | 
|  | 9498 | if (i915_seqno_passed(ring->get_seqno(ring, true), | 
|  | 9499 | obj->last_write_seqno)) | 
|  | 9500 | return 0; | 
|  | 9501 |  | 
|  | 9502 | ret = i915_gem_check_olr(ring, obj->last_write_seqno); | 
|  | 9503 | if (ret) | 
|  | 9504 | return ret; | 
|  | 9505 |  | 
|  | 9506 | if (WARN_ON(!ring->irq_get(ring))) | 
|  | 9507 | return 0; | 
|  | 9508 |  | 
|  | 9509 | return 1; | 
|  | 9510 | } | 
|  | 9511 |  | 
|  | 9512 | void intel_notify_mmio_flip(struct intel_engine_cs *ring) | 
|  | 9513 | { | 
|  | 9514 | struct drm_i915_private *dev_priv = to_i915(ring->dev); | 
|  | 9515 | struct intel_crtc *intel_crtc; | 
|  | 9516 | unsigned long irq_flags; | 
|  | 9517 | u32 seqno; | 
|  | 9518 |  | 
|  | 9519 | seqno = ring->get_seqno(ring, false); | 
|  | 9520 |  | 
|  | 9521 | spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags); | 
|  | 9522 | for_each_intel_crtc(ring->dev, intel_crtc) { | 
|  | 9523 | struct intel_mmio_flip *mmio_flip; | 
|  | 9524 |  | 
|  | 9525 | mmio_flip = &intel_crtc->mmio_flip; | 
|  | 9526 | if (mmio_flip->seqno == 0) | 
|  | 9527 | continue; | 
|  | 9528 |  | 
|  | 9529 | if (ring->id != mmio_flip->ring_id) | 
|  | 9530 | continue; | 
|  | 9531 |  | 
|  | 9532 | if (i915_seqno_passed(seqno, mmio_flip->seqno)) { | 
|  | 9533 | intel_do_mmio_flip(intel_crtc); | 
|  | 9534 | mmio_flip->seqno = 0; | 
|  | 9535 | ring->irq_put(ring); | 
|  | 9536 | } | 
|  | 9537 | } | 
|  | 9538 | spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags); | 
|  | 9539 | } | 
|  | 9540 |  | 
|  | 9541 | static int intel_queue_mmio_flip(struct drm_device *dev, | 
|  | 9542 | struct drm_crtc *crtc, | 
|  | 9543 | struct drm_framebuffer *fb, | 
|  | 9544 | struct drm_i915_gem_object *obj, | 
|  | 9545 | struct intel_engine_cs *ring, | 
|  | 9546 | uint32_t flags) | 
|  | 9547 | { | 
|  | 9548 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 9549 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 9550 | unsigned long irq_flags; | 
|  | 9551 | int ret; | 
|  | 9552 |  | 
|  | 9553 | if (WARN_ON(intel_crtc->mmio_flip.seqno)) | 
|  | 9554 | return -EBUSY; | 
|  | 9555 |  | 
|  | 9556 | ret = intel_postpone_flip(obj); | 
|  | 9557 | if (ret < 0) | 
|  | 9558 | return ret; | 
|  | 9559 | if (ret == 0) { | 
|  | 9560 | intel_do_mmio_flip(intel_crtc); | 
|  | 9561 | return 0; | 
|  | 9562 | } | 
|  | 9563 |  | 
|  | 9564 | spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags); | 
|  | 9565 | intel_crtc->mmio_flip.seqno = obj->last_write_seqno; | 
|  | 9566 | intel_crtc->mmio_flip.ring_id = obj->ring->id; | 
|  | 9567 | spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags); | 
|  | 9568 |  | 
|  | 9569 | /* | 
|  | 9570 | * Double check to catch cases where irq fired before | 
|  | 9571 | * mmio flip data was ready | 
|  | 9572 | */ | 
|  | 9573 | intel_notify_mmio_flip(obj->ring); | 
|  | 9574 | return 0; | 
|  | 9575 | } | 
|  | 9576 |  | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9577 | static int intel_default_queue_flip(struct drm_device *dev, | 
|  | 9578 | struct drm_crtc *crtc, | 
|  | 9579 | struct drm_framebuffer *fb, | 
| Keith Packard | ed8d197 | 2013-07-22 18:49:58 -0700 | [diff] [blame] | 9580 | struct drm_i915_gem_object *obj, | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 9581 | struct intel_engine_cs *ring, | 
| Keith Packard | ed8d197 | 2013-07-22 18:49:58 -0700 | [diff] [blame] | 9582 | uint32_t flags) | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9583 | { | 
|  | 9584 | return -ENODEV; | 
|  | 9585 | } | 
|  | 9586 |  | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9587 | static int intel_crtc_page_flip(struct drm_crtc *crtc, | 
|  | 9588 | struct drm_framebuffer *fb, | 
| Keith Packard | ed8d197 | 2013-07-22 18:49:58 -0700 | [diff] [blame] | 9589 | struct drm_pending_vblank_event *event, | 
|  | 9590 | uint32_t page_flip_flags) | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9591 | { | 
|  | 9592 | struct drm_device *dev = crtc->dev; | 
|  | 9593 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 9594 | struct drm_framebuffer *old_fb = crtc->primary->fb; | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 9595 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9596 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
| Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 9597 | enum pipe pipe = intel_crtc->pipe; | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9598 | struct intel_unpin_work *work; | 
| Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 9599 | struct intel_engine_cs *ring; | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9600 | unsigned long flags; | 
| Chris Wilson | 52e6863 | 2010-08-08 10:15:59 +0100 | [diff] [blame] | 9601 | int ret; | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9602 |  | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 9603 | /* | 
|  | 9604 | * drm_mode_page_flip_ioctl() should already catch this, but double | 
|  | 9605 | * check to be safe.  In the future we may enable pageflipping from | 
|  | 9606 | * a disabled primary plane. | 
|  | 9607 | */ | 
|  | 9608 | if (WARN_ON(intel_fb_obj(old_fb) == NULL)) | 
|  | 9609 | return -EBUSY; | 
|  | 9610 |  | 
| Ville Syrjälä | e6a595d | 2012-05-24 21:08:59 +0300 | [diff] [blame] | 9611 | /* Can't change pixel format via MI display flips. */ | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 9612 | if (fb->pixel_format != crtc->primary->fb->pixel_format) | 
| Ville Syrjälä | e6a595d | 2012-05-24 21:08:59 +0300 | [diff] [blame] | 9613 | return -EINVAL; | 
|  | 9614 |  | 
|  | 9615 | /* | 
|  | 9616 | * TILEOFF/LINOFF registers can't be changed via MI display flips. | 
|  | 9617 | * Note that pitch changes could also affect these register. | 
|  | 9618 | */ | 
|  | 9619 | if (INTEL_INFO(dev)->gen > 3 && | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 9620 | (fb->offsets[0] != crtc->primary->fb->offsets[0] || | 
|  | 9621 | fb->pitches[0] != crtc->primary->fb->pitches[0])) | 
| Ville Syrjälä | e6a595d | 2012-05-24 21:08:59 +0300 | [diff] [blame] | 9622 | return -EINVAL; | 
|  | 9623 |  | 
| Chris Wilson | f900db4 | 2014-02-20 09:26:13 +0000 | [diff] [blame] | 9624 | if (i915_terminally_wedged(&dev_priv->gpu_error)) | 
|  | 9625 | goto out_hang; | 
|  | 9626 |  | 
| Daniel Vetter | b14c567 | 2013-09-19 12:18:32 +0200 | [diff] [blame] | 9627 | work = kzalloc(sizeof(*work), GFP_KERNEL); | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9628 | if (work == NULL) | 
|  | 9629 | return -ENOMEM; | 
|  | 9630 |  | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9631 | work->event = event; | 
| Chris Wilson | b4a98e5 | 2012-11-01 09:26:26 +0000 | [diff] [blame] | 9632 | work->crtc = crtc; | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 9633 | work->old_fb_obj = intel_fb_obj(old_fb); | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9634 | INIT_WORK(&work->work, intel_unpin_work_fn); | 
|  | 9635 |  | 
| Daniel Vetter | 87b6b10 | 2014-05-15 15:33:46 +0200 | [diff] [blame] | 9636 | ret = drm_crtc_vblank_get(crtc); | 
| Jesse Barnes | 7317c75e6 | 2011-08-29 09:45:28 -0700 | [diff] [blame] | 9637 | if (ret) | 
|  | 9638 | goto free_work; | 
|  | 9639 |  | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9640 | /* We borrow the event spin lock for protecting unpin_work */ | 
|  | 9641 | spin_lock_irqsave(&dev->event_lock, flags); | 
|  | 9642 | if (intel_crtc->unpin_work) { | 
|  | 9643 | spin_unlock_irqrestore(&dev->event_lock, flags); | 
|  | 9644 | kfree(work); | 
| Daniel Vetter | 87b6b10 | 2014-05-15 15:33:46 +0200 | [diff] [blame] | 9645 | drm_crtc_vblank_put(crtc); | 
| Chris Wilson | 468f0b4 | 2010-05-27 13:18:13 +0100 | [diff] [blame] | 9646 |  | 
|  | 9647 | DRM_DEBUG_DRIVER("flip queue: crtc already busy\n"); | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9648 | return -EBUSY; | 
|  | 9649 | } | 
|  | 9650 | intel_crtc->unpin_work = work; | 
|  | 9651 | spin_unlock_irqrestore(&dev->event_lock, flags); | 
|  | 9652 |  | 
| Chris Wilson | b4a98e5 | 2012-11-01 09:26:26 +0000 | [diff] [blame] | 9653 | if (atomic_read(&intel_crtc->unpin_work_count) >= 2) | 
|  | 9654 | flush_workqueue(dev_priv->wq); | 
|  | 9655 |  | 
| Chris Wilson | 7915810 | 2012-05-23 11:13:58 +0100 | [diff] [blame] | 9656 | ret = i915_mutex_lock_interruptible(dev); | 
|  | 9657 | if (ret) | 
|  | 9658 | goto cleanup; | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9659 |  | 
| Jesse Barnes | 75dfca8 | 2010-02-10 15:09:44 -0800 | [diff] [blame] | 9660 | /* Reference the objects for the scheduled work. */ | 
| Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 9661 | drm_gem_object_reference(&work->old_fb_obj->base); | 
|  | 9662 | drm_gem_object_reference(&obj->base); | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9663 |  | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 9664 | crtc->primary->fb = fb; | 
| Chris Wilson | 96b099f | 2010-06-07 14:03:04 +0100 | [diff] [blame] | 9665 |  | 
| Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 9666 | work->pending_flip_obj = obj; | 
| Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 9667 |  | 
| Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 9668 | work->enable_stall_check = true; | 
|  | 9669 |  | 
| Chris Wilson | b4a98e5 | 2012-11-01 09:26:26 +0000 | [diff] [blame] | 9670 | atomic_inc(&intel_crtc->unpin_work_count); | 
| Ville Syrjälä | 10d8373 | 2013-01-29 18:13:34 +0200 | [diff] [blame] | 9671 | intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter); | 
| Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 9672 |  | 
| Ville Syrjälä | 75f7f3e | 2014-04-15 21:41:34 +0300 | [diff] [blame] | 9673 | if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) | 
| Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 9674 | work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1; | 
| Ville Syrjälä | 75f7f3e | 2014-04-15 21:41:34 +0300 | [diff] [blame] | 9675 |  | 
| Ville Syrjälä | 4fa62c8 | 2014-04-15 21:41:38 +0300 | [diff] [blame] | 9676 | if (IS_VALLEYVIEW(dev)) { | 
|  | 9677 | ring = &dev_priv->ring[BCS]; | 
| Chris Wilson | 8e09bf8 | 2014-07-08 10:40:30 +0100 | [diff] [blame] | 9678 | if (obj->tiling_mode != work->old_fb_obj->tiling_mode) | 
|  | 9679 | /* vlv: DISPLAY_FLIP fails to change tiling */ | 
|  | 9680 | ring = NULL; | 
| Chris Wilson | 2a92d5b | 2014-07-08 10:40:29 +0100 | [diff] [blame] | 9681 | } else if (IS_IVYBRIDGE(dev)) { | 
|  | 9682 | ring = &dev_priv->ring[BCS]; | 
| Ville Syrjälä | 4fa62c8 | 2014-04-15 21:41:38 +0300 | [diff] [blame] | 9683 | } else if (INTEL_INFO(dev)->gen >= 7) { | 
|  | 9684 | ring = obj->ring; | 
|  | 9685 | if (ring == NULL || ring->id != RCS) | 
|  | 9686 | ring = &dev_priv->ring[BCS]; | 
|  | 9687 | } else { | 
|  | 9688 | ring = &dev_priv->ring[RCS]; | 
|  | 9689 | } | 
|  | 9690 |  | 
|  | 9691 | ret = intel_pin_and_fence_fb_obj(dev, obj, ring); | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9692 | if (ret) | 
|  | 9693 | goto cleanup_pending; | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9694 |  | 
| Ville Syrjälä | 4fa62c8 | 2014-04-15 21:41:38 +0300 | [diff] [blame] | 9695 | work->gtt_offset = | 
|  | 9696 | i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset; | 
|  | 9697 |  | 
| Sourab Gupta | 84c33a6 | 2014-06-02 16:47:17 +0530 | [diff] [blame] | 9698 | if (use_mmio_flip(ring, obj)) | 
|  | 9699 | ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring, | 
|  | 9700 | page_flip_flags); | 
|  | 9701 | else | 
|  | 9702 | ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring, | 
|  | 9703 | page_flip_flags); | 
| Ville Syrjälä | 4fa62c8 | 2014-04-15 21:41:38 +0300 | [diff] [blame] | 9704 | if (ret) | 
|  | 9705 | goto cleanup_unpin; | 
|  | 9706 |  | 
| Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 9707 | i915_gem_track_fb(work->old_fb_obj, obj, | 
|  | 9708 | INTEL_FRONTBUFFER_PRIMARY(pipe)); | 
|  | 9709 |  | 
| Chris Wilson | 7782de3 | 2011-07-08 12:22:41 +0100 | [diff] [blame] | 9710 | intel_disable_fbc(dev); | 
| Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 9711 | intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe)); | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9712 | mutex_unlock(&dev->struct_mutex); | 
|  | 9713 |  | 
| Jesse Barnes | e5510fa | 2010-07-01 16:48:37 -0700 | [diff] [blame] | 9714 | trace_i915_flip_request(intel_crtc->plane, obj); | 
|  | 9715 |  | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9716 | return 0; | 
| Chris Wilson | 96b099f | 2010-06-07 14:03:04 +0100 | [diff] [blame] | 9717 |  | 
| Ville Syrjälä | 4fa62c8 | 2014-04-15 21:41:38 +0300 | [diff] [blame] | 9718 | cleanup_unpin: | 
|  | 9719 | intel_unpin_fb_obj(obj); | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 9720 | cleanup_pending: | 
| Chris Wilson | b4a98e5 | 2012-11-01 09:26:26 +0000 | [diff] [blame] | 9721 | atomic_dec(&intel_crtc->unpin_work_count); | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 9722 | crtc->primary->fb = old_fb; | 
| Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 9723 | drm_gem_object_unreference(&work->old_fb_obj->base); | 
|  | 9724 | drm_gem_object_unreference(&obj->base); | 
| Chris Wilson | 96b099f | 2010-06-07 14:03:04 +0100 | [diff] [blame] | 9725 | mutex_unlock(&dev->struct_mutex); | 
|  | 9726 |  | 
| Chris Wilson | 7915810 | 2012-05-23 11:13:58 +0100 | [diff] [blame] | 9727 | cleanup: | 
| Chris Wilson | 96b099f | 2010-06-07 14:03:04 +0100 | [diff] [blame] | 9728 | spin_lock_irqsave(&dev->event_lock, flags); | 
|  | 9729 | intel_crtc->unpin_work = NULL; | 
|  | 9730 | spin_unlock_irqrestore(&dev->event_lock, flags); | 
|  | 9731 |  | 
| Daniel Vetter | 87b6b10 | 2014-05-15 15:33:46 +0200 | [diff] [blame] | 9732 | drm_crtc_vblank_put(crtc); | 
| Jesse Barnes | 7317c75e6 | 2011-08-29 09:45:28 -0700 | [diff] [blame] | 9733 | free_work: | 
| Chris Wilson | 96b099f | 2010-06-07 14:03:04 +0100 | [diff] [blame] | 9734 | kfree(work); | 
|  | 9735 |  | 
| Chris Wilson | f900db4 | 2014-02-20 09:26:13 +0000 | [diff] [blame] | 9736 | if (ret == -EIO) { | 
|  | 9737 | out_hang: | 
|  | 9738 | intel_crtc_wait_for_pending_flips(crtc); | 
|  | 9739 | ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb); | 
|  | 9740 | if (ret == 0 && event) | 
| Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 9741 | drm_send_vblank_event(dev, pipe, event); | 
| Chris Wilson | f900db4 | 2014-02-20 09:26:13 +0000 | [diff] [blame] | 9742 | } | 
| Chris Wilson | 96b099f | 2010-06-07 14:03:04 +0100 | [diff] [blame] | 9743 | return ret; | 
| Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 9744 | } | 
|  | 9745 |  | 
| Chris Wilson | f6e5b16 | 2011-04-12 18:06:51 +0100 | [diff] [blame] | 9746 | static struct drm_crtc_helper_funcs intel_helper_funcs = { | 
| Chris Wilson | f6e5b16 | 2011-04-12 18:06:51 +0100 | [diff] [blame] | 9747 | .mode_set_base_atomic = intel_pipe_set_base_atomic, | 
|  | 9748 | .load_lut = intel_crtc_load_lut, | 
| Chris Wilson | f6e5b16 | 2011-04-12 18:06:51 +0100 | [diff] [blame] | 9749 | }; | 
|  | 9750 |  | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 9751 | /** | 
|  | 9752 | * intel_modeset_update_staged_output_state | 
|  | 9753 | * | 
|  | 9754 | * Updates the staged output configuration state, e.g. after we've read out the | 
|  | 9755 | * current hw state. | 
|  | 9756 | */ | 
|  | 9757 | static void intel_modeset_update_staged_output_state(struct drm_device *dev) | 
|  | 9758 | { | 
| Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 9759 | struct intel_crtc *crtc; | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 9760 | struct intel_encoder *encoder; | 
|  | 9761 | struct intel_connector *connector; | 
|  | 9762 |  | 
|  | 9763 | list_for_each_entry(connector, &dev->mode_config.connector_list, | 
|  | 9764 | base.head) { | 
|  | 9765 | connector->new_encoder = | 
|  | 9766 | to_intel_encoder(connector->base.encoder); | 
|  | 9767 | } | 
|  | 9768 |  | 
|  | 9769 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, | 
|  | 9770 | base.head) { | 
|  | 9771 | encoder->new_crtc = | 
|  | 9772 | to_intel_crtc(encoder->base.crtc); | 
|  | 9773 | } | 
| Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 9774 |  | 
| Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 9775 | for_each_intel_crtc(dev, crtc) { | 
| Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 9776 | crtc->new_enabled = crtc->base.enabled; | 
| Ville Syrjälä | 7bd0a8e | 2014-01-14 14:31:38 +0200 | [diff] [blame] | 9777 |  | 
|  | 9778 | if (crtc->new_enabled) | 
|  | 9779 | crtc->new_config = &crtc->config; | 
|  | 9780 | else | 
|  | 9781 | crtc->new_config = NULL; | 
| Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 9782 | } | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 9783 | } | 
|  | 9784 |  | 
|  | 9785 | /** | 
|  | 9786 | * intel_modeset_commit_output_state | 
|  | 9787 | * | 
|  | 9788 | * This function copies the stage display pipe configuration to the real one. | 
|  | 9789 | */ | 
|  | 9790 | static void intel_modeset_commit_output_state(struct drm_device *dev) | 
|  | 9791 | { | 
| Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 9792 | struct intel_crtc *crtc; | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 9793 | struct intel_encoder *encoder; | 
|  | 9794 | struct intel_connector *connector; | 
|  | 9795 |  | 
|  | 9796 | list_for_each_entry(connector, &dev->mode_config.connector_list, | 
|  | 9797 | base.head) { | 
|  | 9798 | connector->base.encoder = &connector->new_encoder->base; | 
|  | 9799 | } | 
|  | 9800 |  | 
|  | 9801 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, | 
|  | 9802 | base.head) { | 
|  | 9803 | encoder->base.crtc = &encoder->new_crtc->base; | 
|  | 9804 | } | 
| Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 9805 |  | 
| Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 9806 | for_each_intel_crtc(dev, crtc) { | 
| Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 9807 | crtc->base.enabled = crtc->new_enabled; | 
|  | 9808 | } | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 9809 | } | 
|  | 9810 |  | 
| Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 9811 | static void | 
| Robin Schroer | eba905b | 2014-05-18 02:24:50 +0200 | [diff] [blame] | 9812 | connected_sink_compute_bpp(struct intel_connector *connector, | 
| Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 9813 | struct intel_crtc_config *pipe_config) | 
| Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 9814 | { | 
| Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 9815 | int bpp = pipe_config->pipe_bpp; | 
|  | 9816 |  | 
|  | 9817 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n", | 
|  | 9818 | connector->base.base.id, | 
| Jani Nikula | c23cc41 | 2014-06-03 14:56:17 +0300 | [diff] [blame] | 9819 | connector->base.name); | 
| Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 9820 |  | 
|  | 9821 | /* Don't use an invalid EDID bpc value */ | 
|  | 9822 | if (connector->base.display_info.bpc && | 
|  | 9823 | connector->base.display_info.bpc * 3 < bpp) { | 
|  | 9824 | DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n", | 
|  | 9825 | bpp, connector->base.display_info.bpc*3); | 
|  | 9826 | pipe_config->pipe_bpp = connector->base.display_info.bpc*3; | 
|  | 9827 | } | 
|  | 9828 |  | 
|  | 9829 | /* Clamp bpp to 8 on screens without EDID 1.4 */ | 
|  | 9830 | if (connector->base.display_info.bpc == 0 && bpp > 24) { | 
|  | 9831 | DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n", | 
|  | 9832 | bpp); | 
|  | 9833 | pipe_config->pipe_bpp = 24; | 
|  | 9834 | } | 
|  | 9835 | } | 
|  | 9836 |  | 
|  | 9837 | static int | 
|  | 9838 | compute_baseline_pipe_bpp(struct intel_crtc *crtc, | 
|  | 9839 | struct drm_framebuffer *fb, | 
|  | 9840 | struct intel_crtc_config *pipe_config) | 
|  | 9841 | { | 
|  | 9842 | struct drm_device *dev = crtc->base.dev; | 
|  | 9843 | struct intel_connector *connector; | 
| Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 9844 | int bpp; | 
|  | 9845 |  | 
| Daniel Vetter | d42264b | 2013-03-28 16:38:08 +0100 | [diff] [blame] | 9846 | switch (fb->pixel_format) { | 
|  | 9847 | case DRM_FORMAT_C8: | 
| Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 9848 | bpp = 8*3; /* since we go through a colormap */ | 
|  | 9849 | break; | 
| Daniel Vetter | d42264b | 2013-03-28 16:38:08 +0100 | [diff] [blame] | 9850 | case DRM_FORMAT_XRGB1555: | 
|  | 9851 | case DRM_FORMAT_ARGB1555: | 
|  | 9852 | /* checked in intel_framebuffer_init already */ | 
|  | 9853 | if (WARN_ON(INTEL_INFO(dev)->gen > 3)) | 
|  | 9854 | return -EINVAL; | 
|  | 9855 | case DRM_FORMAT_RGB565: | 
| Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 9856 | bpp = 6*3; /* min is 18bpp */ | 
|  | 9857 | break; | 
| Daniel Vetter | d42264b | 2013-03-28 16:38:08 +0100 | [diff] [blame] | 9858 | case DRM_FORMAT_XBGR8888: | 
|  | 9859 | case DRM_FORMAT_ABGR8888: | 
|  | 9860 | /* checked in intel_framebuffer_init already */ | 
|  | 9861 | if (WARN_ON(INTEL_INFO(dev)->gen < 4)) | 
|  | 9862 | return -EINVAL; | 
|  | 9863 | case DRM_FORMAT_XRGB8888: | 
|  | 9864 | case DRM_FORMAT_ARGB8888: | 
| Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 9865 | bpp = 8*3; | 
|  | 9866 | break; | 
| Daniel Vetter | d42264b | 2013-03-28 16:38:08 +0100 | [diff] [blame] | 9867 | case DRM_FORMAT_XRGB2101010: | 
|  | 9868 | case DRM_FORMAT_ARGB2101010: | 
|  | 9869 | case DRM_FORMAT_XBGR2101010: | 
|  | 9870 | case DRM_FORMAT_ABGR2101010: | 
|  | 9871 | /* checked in intel_framebuffer_init already */ | 
|  | 9872 | if (WARN_ON(INTEL_INFO(dev)->gen < 4)) | 
| Daniel Vetter | baba133 | 2013-03-27 00:45:00 +0100 | [diff] [blame] | 9873 | return -EINVAL; | 
| Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 9874 | bpp = 10*3; | 
|  | 9875 | break; | 
| Daniel Vetter | baba133 | 2013-03-27 00:45:00 +0100 | [diff] [blame] | 9876 | /* TODO: gen4+ supports 16 bpc floating point, too. */ | 
| Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 9877 | default: | 
|  | 9878 | DRM_DEBUG_KMS("unsupported depth\n"); | 
|  | 9879 | return -EINVAL; | 
|  | 9880 | } | 
|  | 9881 |  | 
| Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 9882 | pipe_config->pipe_bpp = bpp; | 
|  | 9883 |  | 
|  | 9884 | /* Clamp display bpp to EDID value */ | 
|  | 9885 | list_for_each_entry(connector, &dev->mode_config.connector_list, | 
| Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 9886 | base.head) { | 
| Daniel Vetter | 1b829e0 | 2013-06-02 13:26:24 +0200 | [diff] [blame] | 9887 | if (!connector->new_encoder || | 
|  | 9888 | connector->new_encoder->new_crtc != crtc) | 
| Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 9889 | continue; | 
|  | 9890 |  | 
| Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 9891 | connected_sink_compute_bpp(connector, pipe_config); | 
| Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 9892 | } | 
|  | 9893 |  | 
|  | 9894 | return bpp; | 
|  | 9895 | } | 
|  | 9896 |  | 
| Daniel Vetter | 644db71 | 2013-09-19 14:53:58 +0200 | [diff] [blame] | 9897 | static void intel_dump_crtc_timings(const struct drm_display_mode *mode) | 
|  | 9898 | { | 
|  | 9899 | DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, " | 
|  | 9900 | "type: 0x%x flags: 0x%x\n", | 
| Damien Lespiau | 1342830 | 2013-09-25 16:45:36 +0100 | [diff] [blame] | 9901 | mode->crtc_clock, | 
| Daniel Vetter | 644db71 | 2013-09-19 14:53:58 +0200 | [diff] [blame] | 9902 | mode->crtc_hdisplay, mode->crtc_hsync_start, | 
|  | 9903 | mode->crtc_hsync_end, mode->crtc_htotal, | 
|  | 9904 | mode->crtc_vdisplay, mode->crtc_vsync_start, | 
|  | 9905 | mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags); | 
|  | 9906 | } | 
|  | 9907 |  | 
| Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 9908 | static void intel_dump_pipe_config(struct intel_crtc *crtc, | 
|  | 9909 | struct intel_crtc_config *pipe_config, | 
|  | 9910 | const char *context) | 
|  | 9911 | { | 
|  | 9912 | DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id, | 
|  | 9913 | context, pipe_name(crtc->pipe)); | 
|  | 9914 |  | 
|  | 9915 | DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder)); | 
|  | 9916 | DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n", | 
|  | 9917 | pipe_config->pipe_bpp, pipe_config->dither); | 
|  | 9918 | DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n", | 
|  | 9919 | pipe_config->has_pch_encoder, | 
|  | 9920 | pipe_config->fdi_lanes, | 
|  | 9921 | pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n, | 
|  | 9922 | pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n, | 
|  | 9923 | pipe_config->fdi_m_n.tu); | 
| Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 9924 | DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n", | 
|  | 9925 | pipe_config->has_dp_encoder, | 
|  | 9926 | pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n, | 
|  | 9927 | pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n, | 
|  | 9928 | pipe_config->dp_m_n.tu); | 
| Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 9929 | DRM_DEBUG_KMS("requested mode:\n"); | 
|  | 9930 | drm_mode_debug_printmodeline(&pipe_config->requested_mode); | 
|  | 9931 | DRM_DEBUG_KMS("adjusted mode:\n"); | 
|  | 9932 | drm_mode_debug_printmodeline(&pipe_config->adjusted_mode); | 
| Daniel Vetter | 644db71 | 2013-09-19 14:53:58 +0200 | [diff] [blame] | 9933 | intel_dump_crtc_timings(&pipe_config->adjusted_mode); | 
| Ville Syrjälä | d71b8d4 | 2013-09-06 23:29:08 +0300 | [diff] [blame] | 9934 | DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock); | 
| Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 9935 | DRM_DEBUG_KMS("pipe src size: %dx%d\n", | 
|  | 9936 | pipe_config->pipe_src_w, pipe_config->pipe_src_h); | 
| Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 9937 | DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n", | 
|  | 9938 | pipe_config->gmch_pfit.control, | 
|  | 9939 | pipe_config->gmch_pfit.pgm_ratios, | 
|  | 9940 | pipe_config->gmch_pfit.lvds_border_bits); | 
| Chris Wilson | fd4daa9 | 2013-08-27 17:04:17 +0100 | [diff] [blame] | 9941 | DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n", | 
| Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 9942 | pipe_config->pch_pfit.pos, | 
| Chris Wilson | fd4daa9 | 2013-08-27 17:04:17 +0100 | [diff] [blame] | 9943 | pipe_config->pch_pfit.size, | 
|  | 9944 | pipe_config->pch_pfit.enabled ? "enabled" : "disabled"); | 
| Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 9945 | DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled); | 
| Ville Syrjälä | cf532bb | 2013-09-04 18:30:02 +0300 | [diff] [blame] | 9946 | DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide); | 
| Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 9947 | } | 
|  | 9948 |  | 
| Ville Syrjälä | bc079e8 | 2014-03-03 16:15:28 +0200 | [diff] [blame] | 9949 | static bool encoders_cloneable(const struct intel_encoder *a, | 
|  | 9950 | const struct intel_encoder *b) | 
| Daniel Vetter | accfc0c | 2013-05-30 15:04:25 +0200 | [diff] [blame] | 9951 | { | 
| Ville Syrjälä | bc079e8 | 2014-03-03 16:15:28 +0200 | [diff] [blame] | 9952 | /* masks could be asymmetric, so check both ways */ | 
|  | 9953 | return a == b || (a->cloneable & (1 << b->type) && | 
|  | 9954 | b->cloneable & (1 << a->type)); | 
|  | 9955 | } | 
| Daniel Vetter | accfc0c | 2013-05-30 15:04:25 +0200 | [diff] [blame] | 9956 |  | 
| Ville Syrjälä | bc079e8 | 2014-03-03 16:15:28 +0200 | [diff] [blame] | 9957 | static bool check_single_encoder_cloning(struct intel_crtc *crtc, | 
|  | 9958 | struct intel_encoder *encoder) | 
|  | 9959 | { | 
|  | 9960 | struct drm_device *dev = crtc->base.dev; | 
|  | 9961 | struct intel_encoder *source_encoder; | 
|  | 9962 |  | 
|  | 9963 | list_for_each_entry(source_encoder, | 
|  | 9964 | &dev->mode_config.encoder_list, base.head) { | 
|  | 9965 | if (source_encoder->new_crtc != crtc) | 
| Daniel Vetter | accfc0c | 2013-05-30 15:04:25 +0200 | [diff] [blame] | 9966 | continue; | 
|  | 9967 |  | 
| Ville Syrjälä | bc079e8 | 2014-03-03 16:15:28 +0200 | [diff] [blame] | 9968 | if (!encoders_cloneable(encoder, source_encoder)) | 
|  | 9969 | return false; | 
| Daniel Vetter | accfc0c | 2013-05-30 15:04:25 +0200 | [diff] [blame] | 9970 | } | 
|  | 9971 |  | 
| Ville Syrjälä | bc079e8 | 2014-03-03 16:15:28 +0200 | [diff] [blame] | 9972 | return true; | 
|  | 9973 | } | 
|  | 9974 |  | 
|  | 9975 | static bool check_encoder_cloning(struct intel_crtc *crtc) | 
|  | 9976 | { | 
|  | 9977 | struct drm_device *dev = crtc->base.dev; | 
|  | 9978 | struct intel_encoder *encoder; | 
|  | 9979 |  | 
|  | 9980 | list_for_each_entry(encoder, | 
|  | 9981 | &dev->mode_config.encoder_list, base.head) { | 
|  | 9982 | if (encoder->new_crtc != crtc) | 
|  | 9983 | continue; | 
|  | 9984 |  | 
|  | 9985 | if (!check_single_encoder_cloning(crtc, encoder)) | 
|  | 9986 | return false; | 
|  | 9987 | } | 
|  | 9988 |  | 
|  | 9989 | return true; | 
| Daniel Vetter | accfc0c | 2013-05-30 15:04:25 +0200 | [diff] [blame] | 9990 | } | 
|  | 9991 |  | 
| Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 9992 | static struct intel_crtc_config * | 
|  | 9993 | intel_modeset_pipe_config(struct drm_crtc *crtc, | 
| Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 9994 | struct drm_framebuffer *fb, | 
| Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 9995 | struct drm_display_mode *mode) | 
| Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 9996 | { | 
|  | 9997 | struct drm_device *dev = crtc->dev; | 
| Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 9998 | struct intel_encoder *encoder; | 
| Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 9999 | struct intel_crtc_config *pipe_config; | 
| Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 10000 | int plane_bpp, ret = -EINVAL; | 
|  | 10001 | bool retry = true; | 
| Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 10002 |  | 
| Ville Syrjälä | bc079e8 | 2014-03-03 16:15:28 +0200 | [diff] [blame] | 10003 | if (!check_encoder_cloning(to_intel_crtc(crtc))) { | 
| Daniel Vetter | accfc0c | 2013-05-30 15:04:25 +0200 | [diff] [blame] | 10004 | DRM_DEBUG_KMS("rejecting invalid cloning configuration\n"); | 
|  | 10005 | return ERR_PTR(-EINVAL); | 
|  | 10006 | } | 
|  | 10007 |  | 
| Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 10008 | pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL); | 
|  | 10009 | if (!pipe_config) | 
| Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 10010 | return ERR_PTR(-ENOMEM); | 
|  | 10011 |  | 
| Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 10012 | drm_mode_copy(&pipe_config->adjusted_mode, mode); | 
|  | 10013 | drm_mode_copy(&pipe_config->requested_mode, mode); | 
| Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 10014 |  | 
| Daniel Vetter | e143a21 | 2013-07-04 12:01:15 +0200 | [diff] [blame] | 10015 | pipe_config->cpu_transcoder = | 
|  | 10016 | (enum transcoder) to_intel_crtc(crtc)->pipe; | 
| Daniel Vetter | c0d43d6 | 2013-06-07 23:11:08 +0200 | [diff] [blame] | 10017 | pipe_config->shared_dpll = DPLL_ID_PRIVATE; | 
| Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 10018 |  | 
| Imre Deak | 2960bc9 | 2013-07-30 13:36:32 +0300 | [diff] [blame] | 10019 | /* | 
|  | 10020 | * Sanitize sync polarity flags based on requested ones. If neither | 
|  | 10021 | * positive or negative polarity is requested, treat this as meaning | 
|  | 10022 | * negative polarity. | 
|  | 10023 | */ | 
|  | 10024 | if (!(pipe_config->adjusted_mode.flags & | 
|  | 10025 | (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC))) | 
|  | 10026 | pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC; | 
|  | 10027 |  | 
|  | 10028 | if (!(pipe_config->adjusted_mode.flags & | 
|  | 10029 | (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC))) | 
|  | 10030 | pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC; | 
|  | 10031 |  | 
| Daniel Vetter | 050f7ae | 2013-06-02 13:26:23 +0200 | [diff] [blame] | 10032 | /* Compute a starting value for pipe_config->pipe_bpp taking the source | 
|  | 10033 | * plane pixel format and any sink constraints into account. Returns the | 
|  | 10034 | * source plane bpp so that dithering can be selected on mismatches | 
|  | 10035 | * after encoders and crtc also have had their say. */ | 
|  | 10036 | plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc), | 
|  | 10037 | fb, pipe_config); | 
| Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 10038 | if (plane_bpp < 0) | 
|  | 10039 | goto fail; | 
|  | 10040 |  | 
| Ville Syrjälä | e41a56b | 2013-10-01 22:52:14 +0300 | [diff] [blame] | 10041 | /* | 
|  | 10042 | * Determine the real pipe dimensions. Note that stereo modes can | 
|  | 10043 | * increase the actual pipe size due to the frame doubling and | 
|  | 10044 | * insertion of additional space for blanks between the frame. This | 
|  | 10045 | * is stored in the crtc timings. We use the requested mode to do this | 
|  | 10046 | * computation to clearly distinguish it from the adjusted mode, which | 
|  | 10047 | * can be changed by the connectors in the below retry loop. | 
|  | 10048 | */ | 
|  | 10049 | drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE); | 
|  | 10050 | pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay; | 
|  | 10051 | pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay; | 
|  | 10052 |  | 
| Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 10053 | encoder_retry: | 
| Daniel Vetter | ef1b460 | 2013-06-01 17:17:04 +0200 | [diff] [blame] | 10054 | /* Ensure the port clock defaults are reset when retrying. */ | 
| Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 10055 | pipe_config->port_clock = 0; | 
| Daniel Vetter | ef1b460 | 2013-06-01 17:17:04 +0200 | [diff] [blame] | 10056 | pipe_config->pixel_multiplier = 1; | 
| Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 10057 |  | 
| Daniel Vetter | 135c81b | 2013-07-21 21:37:09 +0200 | [diff] [blame] | 10058 | /* Fill in default crtc timings, allow encoders to overwrite them. */ | 
| Damien Lespiau | 6ce70f5 | 2013-09-25 16:45:38 +0100 | [diff] [blame] | 10059 | drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE); | 
| Daniel Vetter | 135c81b | 2013-07-21 21:37:09 +0200 | [diff] [blame] | 10060 |  | 
| Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 10061 | /* Pass our mode to the connectors and the CRTC to give them a chance to | 
|  | 10062 | * adjust it according to limitations or connector properties, and also | 
|  | 10063 | * a chance to reject the mode entirely. | 
|  | 10064 | */ | 
|  | 10065 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, | 
|  | 10066 | base.head) { | 
|  | 10067 |  | 
|  | 10068 | if (&encoder->new_crtc->base != crtc) | 
|  | 10069 | continue; | 
| Daniel Vetter | 7ae8923 | 2013-03-27 00:44:52 +0100 | [diff] [blame] | 10070 |  | 
| Daniel Vetter | efea6e8 | 2013-07-21 21:36:59 +0200 | [diff] [blame] | 10071 | if (!(encoder->compute_config(encoder, pipe_config))) { | 
|  | 10072 | DRM_DEBUG_KMS("Encoder config failure\n"); | 
| Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 10073 | goto fail; | 
|  | 10074 | } | 
|  | 10075 | } | 
|  | 10076 |  | 
| Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 10077 | /* Set default port clock if not overwritten by the encoder. Needs to be | 
|  | 10078 | * done afterwards in case the encoder adjusts the mode. */ | 
|  | 10079 | if (!pipe_config->port_clock) | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 10080 | pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock | 
|  | 10081 | * pipe_config->pixel_multiplier; | 
| Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 10082 |  | 
| Daniel Vetter | a43f6e0 | 2013-06-07 23:10:32 +0200 | [diff] [blame] | 10083 | ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config); | 
| Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 10084 | if (ret < 0) { | 
| Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 10085 | DRM_DEBUG_KMS("CRTC fixup failed\n"); | 
|  | 10086 | goto fail; | 
|  | 10087 | } | 
| Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 10088 |  | 
|  | 10089 | if (ret == RETRY) { | 
|  | 10090 | if (WARN(!retry, "loop in pipe configuration computation\n")) { | 
|  | 10091 | ret = -EINVAL; | 
|  | 10092 | goto fail; | 
|  | 10093 | } | 
|  | 10094 |  | 
|  | 10095 | DRM_DEBUG_KMS("CRTC bw constrained, retrying\n"); | 
|  | 10096 | retry = false; | 
|  | 10097 | goto encoder_retry; | 
|  | 10098 | } | 
|  | 10099 |  | 
| Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 10100 | pipe_config->dither = pipe_config->pipe_bpp != plane_bpp; | 
|  | 10101 | DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n", | 
|  | 10102 | plane_bpp, pipe_config->pipe_bpp, pipe_config->dither); | 
|  | 10103 |  | 
| Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 10104 | return pipe_config; | 
| Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 10105 | fail: | 
| Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 10106 | kfree(pipe_config); | 
| Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 10107 | return ERR_PTR(ret); | 
| Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 10108 | } | 
|  | 10109 |  | 
| Daniel Vetter | e2e1ed4 | 2012-07-08 21:14:38 +0200 | [diff] [blame] | 10110 | /* Computes which crtcs are affected and sets the relevant bits in the mask. For | 
|  | 10111 | * simplicity we use the crtc's pipe number (because it's easier to obtain). */ | 
|  | 10112 | static void | 
|  | 10113 | intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes, | 
|  | 10114 | unsigned *prepare_pipes, unsigned *disable_pipes) | 
|  | 10115 | { | 
|  | 10116 | struct intel_crtc *intel_crtc; | 
|  | 10117 | struct drm_device *dev = crtc->dev; | 
|  | 10118 | struct intel_encoder *encoder; | 
|  | 10119 | struct intel_connector *connector; | 
|  | 10120 | struct drm_crtc *tmp_crtc; | 
|  | 10121 |  | 
|  | 10122 | *disable_pipes = *modeset_pipes = *prepare_pipes = 0; | 
|  | 10123 |  | 
|  | 10124 | /* Check which crtcs have changed outputs connected to them, these need | 
|  | 10125 | * to be part of the prepare_pipes mask. We don't (yet) support global | 
|  | 10126 | * modeset across multiple crtcs, so modeset_pipes will only have one | 
|  | 10127 | * bit set at most. */ | 
|  | 10128 | list_for_each_entry(connector, &dev->mode_config.connector_list, | 
|  | 10129 | base.head) { | 
|  | 10130 | if (connector->base.encoder == &connector->new_encoder->base) | 
|  | 10131 | continue; | 
|  | 10132 |  | 
|  | 10133 | if (connector->base.encoder) { | 
|  | 10134 | tmp_crtc = connector->base.encoder->crtc; | 
|  | 10135 |  | 
|  | 10136 | *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe; | 
|  | 10137 | } | 
|  | 10138 |  | 
|  | 10139 | if (connector->new_encoder) | 
|  | 10140 | *prepare_pipes |= | 
|  | 10141 | 1 << connector->new_encoder->new_crtc->pipe; | 
|  | 10142 | } | 
|  | 10143 |  | 
|  | 10144 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, | 
|  | 10145 | base.head) { | 
|  | 10146 | if (encoder->base.crtc == &encoder->new_crtc->base) | 
|  | 10147 | continue; | 
|  | 10148 |  | 
|  | 10149 | if (encoder->base.crtc) { | 
|  | 10150 | tmp_crtc = encoder->base.crtc; | 
|  | 10151 |  | 
|  | 10152 | *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe; | 
|  | 10153 | } | 
|  | 10154 |  | 
|  | 10155 | if (encoder->new_crtc) | 
|  | 10156 | *prepare_pipes |= 1 << encoder->new_crtc->pipe; | 
|  | 10157 | } | 
|  | 10158 |  | 
| Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 10159 | /* Check for pipes that will be enabled/disabled ... */ | 
| Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 10160 | for_each_intel_crtc(dev, intel_crtc) { | 
| Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 10161 | if (intel_crtc->base.enabled == intel_crtc->new_enabled) | 
| Daniel Vetter | e2e1ed4 | 2012-07-08 21:14:38 +0200 | [diff] [blame] | 10162 | continue; | 
|  | 10163 |  | 
| Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 10164 | if (!intel_crtc->new_enabled) | 
| Daniel Vetter | e2e1ed4 | 2012-07-08 21:14:38 +0200 | [diff] [blame] | 10165 | *disable_pipes |= 1 << intel_crtc->pipe; | 
| Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 10166 | else | 
|  | 10167 | *prepare_pipes |= 1 << intel_crtc->pipe; | 
| Daniel Vetter | e2e1ed4 | 2012-07-08 21:14:38 +0200 | [diff] [blame] | 10168 | } | 
|  | 10169 |  | 
|  | 10170 |  | 
|  | 10171 | /* set_mode is also used to update properties on life display pipes. */ | 
|  | 10172 | intel_crtc = to_intel_crtc(crtc); | 
| Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 10173 | if (intel_crtc->new_enabled) | 
| Daniel Vetter | e2e1ed4 | 2012-07-08 21:14:38 +0200 | [diff] [blame] | 10174 | *prepare_pipes |= 1 << intel_crtc->pipe; | 
|  | 10175 |  | 
| Daniel Vetter | b6c5164 | 2013-04-12 18:48:43 +0200 | [diff] [blame] | 10176 | /* | 
|  | 10177 | * For simplicity do a full modeset on any pipe where the output routing | 
|  | 10178 | * changed. We could be more clever, but that would require us to be | 
|  | 10179 | * more careful with calling the relevant encoder->mode_set functions. | 
|  | 10180 | */ | 
| Daniel Vetter | e2e1ed4 | 2012-07-08 21:14:38 +0200 | [diff] [blame] | 10181 | if (*prepare_pipes) | 
|  | 10182 | *modeset_pipes = *prepare_pipes; | 
|  | 10183 |  | 
|  | 10184 | /* ... and mask these out. */ | 
|  | 10185 | *modeset_pipes &= ~(*disable_pipes); | 
|  | 10186 | *prepare_pipes &= ~(*disable_pipes); | 
| Daniel Vetter | b6c5164 | 2013-04-12 18:48:43 +0200 | [diff] [blame] | 10187 |  | 
|  | 10188 | /* | 
|  | 10189 | * HACK: We don't (yet) fully support global modesets. intel_set_config | 
|  | 10190 | * obies this rule, but the modeset restore mode of | 
|  | 10191 | * intel_modeset_setup_hw_state does not. | 
|  | 10192 | */ | 
|  | 10193 | *modeset_pipes &= 1 << intel_crtc->pipe; | 
|  | 10194 | *prepare_pipes &= 1 << intel_crtc->pipe; | 
| Daniel Vetter | e3641d3 | 2013-04-11 19:49:07 +0200 | [diff] [blame] | 10195 |  | 
|  | 10196 | DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n", | 
|  | 10197 | *modeset_pipes, *prepare_pipes, *disable_pipes); | 
| Daniel Vetter | e2e1ed4 | 2012-07-08 21:14:38 +0200 | [diff] [blame] | 10198 | } | 
|  | 10199 |  | 
| Daniel Vetter | ea9d758 | 2012-07-10 10:42:52 +0200 | [diff] [blame] | 10200 | static bool intel_crtc_in_use(struct drm_crtc *crtc) | 
|  | 10201 | { | 
|  | 10202 | struct drm_encoder *encoder; | 
|  | 10203 | struct drm_device *dev = crtc->dev; | 
|  | 10204 |  | 
|  | 10205 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) | 
|  | 10206 | if (encoder->crtc == crtc) | 
|  | 10207 | return true; | 
|  | 10208 |  | 
|  | 10209 | return false; | 
|  | 10210 | } | 
|  | 10211 |  | 
|  | 10212 | static void | 
|  | 10213 | intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes) | 
|  | 10214 | { | 
|  | 10215 | struct intel_encoder *intel_encoder; | 
|  | 10216 | struct intel_crtc *intel_crtc; | 
|  | 10217 | struct drm_connector *connector; | 
|  | 10218 |  | 
|  | 10219 | list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list, | 
|  | 10220 | base.head) { | 
|  | 10221 | if (!intel_encoder->base.crtc) | 
|  | 10222 | continue; | 
|  | 10223 |  | 
|  | 10224 | intel_crtc = to_intel_crtc(intel_encoder->base.crtc); | 
|  | 10225 |  | 
|  | 10226 | if (prepare_pipes & (1 << intel_crtc->pipe)) | 
|  | 10227 | intel_encoder->connectors_active = false; | 
|  | 10228 | } | 
|  | 10229 |  | 
|  | 10230 | intel_modeset_commit_output_state(dev); | 
|  | 10231 |  | 
| Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 10232 | /* Double check state. */ | 
| Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 10233 | for_each_intel_crtc(dev, intel_crtc) { | 
| Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 10234 | WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base)); | 
| Ville Syrjälä | 7bd0a8e | 2014-01-14 14:31:38 +0200 | [diff] [blame] | 10235 | WARN_ON(intel_crtc->new_config && | 
|  | 10236 | intel_crtc->new_config != &intel_crtc->config); | 
|  | 10237 | WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config); | 
| Daniel Vetter | ea9d758 | 2012-07-10 10:42:52 +0200 | [diff] [blame] | 10238 | } | 
|  | 10239 |  | 
|  | 10240 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { | 
|  | 10241 | if (!connector->encoder || !connector->encoder->crtc) | 
|  | 10242 | continue; | 
|  | 10243 |  | 
|  | 10244 | intel_crtc = to_intel_crtc(connector->encoder->crtc); | 
|  | 10245 |  | 
|  | 10246 | if (prepare_pipes & (1 << intel_crtc->pipe)) { | 
| Daniel Vetter | 68d3472 | 2012-09-06 22:08:35 +0200 | [diff] [blame] | 10247 | struct drm_property *dpms_property = | 
|  | 10248 | dev->mode_config.dpms_property; | 
|  | 10249 |  | 
| Daniel Vetter | ea9d758 | 2012-07-10 10:42:52 +0200 | [diff] [blame] | 10250 | connector->dpms = DRM_MODE_DPMS_ON; | 
| Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 10251 | drm_object_property_set_value(&connector->base, | 
| Daniel Vetter | 68d3472 | 2012-09-06 22:08:35 +0200 | [diff] [blame] | 10252 | dpms_property, | 
|  | 10253 | DRM_MODE_DPMS_ON); | 
| Daniel Vetter | ea9d758 | 2012-07-10 10:42:52 +0200 | [diff] [blame] | 10254 |  | 
|  | 10255 | intel_encoder = to_intel_encoder(connector->encoder); | 
|  | 10256 | intel_encoder->connectors_active = true; | 
|  | 10257 | } | 
|  | 10258 | } | 
|  | 10259 |  | 
|  | 10260 | } | 
|  | 10261 |  | 
| Ville Syrjälä | 3bd2626 | 2013-09-06 23:29:02 +0300 | [diff] [blame] | 10262 | static bool intel_fuzzy_clock_check(int clock1, int clock2) | 
| Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 10263 | { | 
| Ville Syrjälä | 3bd2626 | 2013-09-06 23:29:02 +0300 | [diff] [blame] | 10264 | int diff; | 
| Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 10265 |  | 
|  | 10266 | if (clock1 == clock2) | 
|  | 10267 | return true; | 
|  | 10268 |  | 
|  | 10269 | if (!clock1 || !clock2) | 
|  | 10270 | return false; | 
|  | 10271 |  | 
|  | 10272 | diff = abs(clock1 - clock2); | 
|  | 10273 |  | 
|  | 10274 | if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105) | 
|  | 10275 | return true; | 
|  | 10276 |  | 
|  | 10277 | return false; | 
|  | 10278 | } | 
|  | 10279 |  | 
| Daniel Vetter | 25c5b26 | 2012-07-08 22:08:04 +0200 | [diff] [blame] | 10280 | #define for_each_intel_crtc_masked(dev, mask, intel_crtc) \ | 
|  | 10281 | list_for_each_entry((intel_crtc), \ | 
|  | 10282 | &(dev)->mode_config.crtc_list, \ | 
|  | 10283 | base.head) \ | 
| Daniel Vetter | 0973f18 | 2013-04-19 11:25:33 +0200 | [diff] [blame] | 10284 | if (mask & (1 <<(intel_crtc)->pipe)) | 
| Daniel Vetter | 25c5b26 | 2012-07-08 22:08:04 +0200 | [diff] [blame] | 10285 |  | 
| Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 10286 | static bool | 
| Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 10287 | intel_pipe_config_compare(struct drm_device *dev, | 
|  | 10288 | struct intel_crtc_config *current_config, | 
| Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 10289 | struct intel_crtc_config *pipe_config) | 
|  | 10290 | { | 
| Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 10291 | #define PIPE_CONF_CHECK_X(name)	\ | 
|  | 10292 | if (current_config->name != pipe_config->name) { \ | 
|  | 10293 | DRM_ERROR("mismatch in " #name " " \ | 
|  | 10294 | "(expected 0x%08x, found 0x%08x)\n", \ | 
|  | 10295 | current_config->name, \ | 
|  | 10296 | pipe_config->name); \ | 
|  | 10297 | return false; \ | 
|  | 10298 | } | 
|  | 10299 |  | 
| Daniel Vetter | 08a2403 | 2013-04-19 11:25:34 +0200 | [diff] [blame] | 10300 | #define PIPE_CONF_CHECK_I(name)	\ | 
|  | 10301 | if (current_config->name != pipe_config->name) { \ | 
|  | 10302 | DRM_ERROR("mismatch in " #name " " \ | 
|  | 10303 | "(expected %i, found %i)\n", \ | 
|  | 10304 | current_config->name, \ | 
|  | 10305 | pipe_config->name); \ | 
|  | 10306 | return false; \ | 
| Daniel Vetter | 88adfff | 2013-03-28 10:42:01 +0100 | [diff] [blame] | 10307 | } | 
|  | 10308 |  | 
| Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 10309 | #define PIPE_CONF_CHECK_FLAGS(name, mask)	\ | 
|  | 10310 | if ((current_config->name ^ pipe_config->name) & (mask)) { \ | 
| Jesse Barnes | 6f02488 | 2013-07-01 10:19:09 -0700 | [diff] [blame] | 10311 | DRM_ERROR("mismatch in " #name "(" #mask ") "	   \ | 
| Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 10312 | "(expected %i, found %i)\n", \ | 
|  | 10313 | current_config->name & (mask), \ | 
|  | 10314 | pipe_config->name & (mask)); \ | 
|  | 10315 | return false; \ | 
|  | 10316 | } | 
|  | 10317 |  | 
| Ville Syrjälä | 5e55065 | 2013-09-06 23:29:07 +0300 | [diff] [blame] | 10318 | #define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \ | 
|  | 10319 | if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \ | 
|  | 10320 | DRM_ERROR("mismatch in " #name " " \ | 
|  | 10321 | "(expected %i, found %i)\n", \ | 
|  | 10322 | current_config->name, \ | 
|  | 10323 | pipe_config->name); \ | 
|  | 10324 | return false; \ | 
|  | 10325 | } | 
|  | 10326 |  | 
| Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 10327 | #define PIPE_CONF_QUIRK(quirk)	\ | 
|  | 10328 | ((current_config->quirks | pipe_config->quirks) & (quirk)) | 
|  | 10329 |  | 
| Daniel Vetter | eccb140 | 2013-05-22 00:50:22 +0200 | [diff] [blame] | 10330 | PIPE_CONF_CHECK_I(cpu_transcoder); | 
|  | 10331 |  | 
| Daniel Vetter | 08a2403 | 2013-04-19 11:25:34 +0200 | [diff] [blame] | 10332 | PIPE_CONF_CHECK_I(has_pch_encoder); | 
|  | 10333 | PIPE_CONF_CHECK_I(fdi_lanes); | 
| Daniel Vetter | 7241920 | 2013-04-04 13:28:53 +0200 | [diff] [blame] | 10334 | PIPE_CONF_CHECK_I(fdi_m_n.gmch_m); | 
|  | 10335 | PIPE_CONF_CHECK_I(fdi_m_n.gmch_n); | 
|  | 10336 | PIPE_CONF_CHECK_I(fdi_m_n.link_m); | 
|  | 10337 | PIPE_CONF_CHECK_I(fdi_m_n.link_n); | 
|  | 10338 | PIPE_CONF_CHECK_I(fdi_m_n.tu); | 
| Daniel Vetter | 08a2403 | 2013-04-19 11:25:34 +0200 | [diff] [blame] | 10339 |  | 
| Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 10340 | PIPE_CONF_CHECK_I(has_dp_encoder); | 
|  | 10341 | PIPE_CONF_CHECK_I(dp_m_n.gmch_m); | 
|  | 10342 | PIPE_CONF_CHECK_I(dp_m_n.gmch_n); | 
|  | 10343 | PIPE_CONF_CHECK_I(dp_m_n.link_m); | 
|  | 10344 | PIPE_CONF_CHECK_I(dp_m_n.link_n); | 
|  | 10345 | PIPE_CONF_CHECK_I(dp_m_n.tu); | 
|  | 10346 |  | 
| Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 10347 | PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay); | 
|  | 10348 | PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal); | 
|  | 10349 | PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start); | 
|  | 10350 | PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end); | 
|  | 10351 | PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start); | 
|  | 10352 | PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end); | 
|  | 10353 |  | 
|  | 10354 | PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay); | 
|  | 10355 | PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal); | 
|  | 10356 | PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start); | 
|  | 10357 | PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end); | 
|  | 10358 | PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start); | 
|  | 10359 | PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end); | 
|  | 10360 |  | 
| Daniel Vetter | c93f54c | 2013-06-27 19:47:19 +0200 | [diff] [blame] | 10361 | PIPE_CONF_CHECK_I(pixel_multiplier); | 
| Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 10362 | PIPE_CONF_CHECK_I(has_hdmi_sink); | 
| Daniel Vetter | b5a9fa0 | 2014-04-24 23:54:49 +0200 | [diff] [blame] | 10363 | if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) || | 
|  | 10364 | IS_VALLEYVIEW(dev)) | 
|  | 10365 | PIPE_CONF_CHECK_I(limited_color_range); | 
| Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 10366 |  | 
| Daniel Vetter | 9ed109a | 2014-04-24 23:54:52 +0200 | [diff] [blame] | 10367 | PIPE_CONF_CHECK_I(has_audio); | 
|  | 10368 |  | 
| Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 10369 | PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags, | 
|  | 10370 | DRM_MODE_FLAG_INTERLACE); | 
|  | 10371 |  | 
| Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 10372 | if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) { | 
|  | 10373 | PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags, | 
|  | 10374 | DRM_MODE_FLAG_PHSYNC); | 
|  | 10375 | PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags, | 
|  | 10376 | DRM_MODE_FLAG_NHSYNC); | 
|  | 10377 | PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags, | 
|  | 10378 | DRM_MODE_FLAG_PVSYNC); | 
|  | 10379 | PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags, | 
|  | 10380 | DRM_MODE_FLAG_NVSYNC); | 
|  | 10381 | } | 
| Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 10382 |  | 
| Ville Syrjälä | 37327ab | 2013-09-04 18:25:28 +0300 | [diff] [blame] | 10383 | PIPE_CONF_CHECK_I(pipe_src_w); | 
|  | 10384 | PIPE_CONF_CHECK_I(pipe_src_h); | 
| Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 10385 |  | 
| Daniel Vetter | 9953599 | 2014-04-13 12:00:33 +0200 | [diff] [blame] | 10386 | /* | 
|  | 10387 | * FIXME: BIOS likes to set up a cloned config with lvds+external | 
|  | 10388 | * screen. Since we don't yet re-compute the pipe config when moving | 
|  | 10389 | * just the lvds port away to another pipe the sw tracking won't match. | 
|  | 10390 | * | 
|  | 10391 | * Proper atomic modesets with recomputed global state will fix this. | 
|  | 10392 | * Until then just don't check gmch state for inherited modes. | 
|  | 10393 | */ | 
|  | 10394 | if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) { | 
|  | 10395 | PIPE_CONF_CHECK_I(gmch_pfit.control); | 
|  | 10396 | /* pfit ratios are autocomputed by the hw on gen4+ */ | 
|  | 10397 | if (INTEL_INFO(dev)->gen < 4) | 
|  | 10398 | PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios); | 
|  | 10399 | PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits); | 
|  | 10400 | } | 
|  | 10401 |  | 
| Chris Wilson | fd4daa9 | 2013-08-27 17:04:17 +0100 | [diff] [blame] | 10402 | PIPE_CONF_CHECK_I(pch_pfit.enabled); | 
|  | 10403 | if (current_config->pch_pfit.enabled) { | 
|  | 10404 | PIPE_CONF_CHECK_I(pch_pfit.pos); | 
|  | 10405 | PIPE_CONF_CHECK_I(pch_pfit.size); | 
|  | 10406 | } | 
| Daniel Vetter | 2fa2fe9 | 2013-05-07 23:34:16 +0200 | [diff] [blame] | 10407 |  | 
| Jesse Barnes | e59150d | 2014-01-07 13:30:45 -0800 | [diff] [blame] | 10408 | /* BDW+ don't expose a synchronous way to read the state */ | 
|  | 10409 | if (IS_HASWELL(dev)) | 
|  | 10410 | PIPE_CONF_CHECK_I(ips_enabled); | 
| Paulo Zanoni | 42db64e | 2013-05-31 16:33:22 -0300 | [diff] [blame] | 10411 |  | 
| Ville Syrjälä | 282740f | 2013-09-04 18:30:03 +0300 | [diff] [blame] | 10412 | PIPE_CONF_CHECK_I(double_wide); | 
|  | 10413 |  | 
| Daniel Vetter | c0d43d6 | 2013-06-07 23:11:08 +0200 | [diff] [blame] | 10414 | PIPE_CONF_CHECK_I(shared_dpll); | 
| Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 10415 | PIPE_CONF_CHECK_X(dpll_hw_state.dpll); | 
| Daniel Vetter | 8bcc279 | 2013-06-05 13:34:28 +0200 | [diff] [blame] | 10416 | PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md); | 
| Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 10417 | PIPE_CONF_CHECK_X(dpll_hw_state.fp0); | 
|  | 10418 | PIPE_CONF_CHECK_X(dpll_hw_state.fp1); | 
| Daniel Vetter | c0d43d6 | 2013-06-07 23:11:08 +0200 | [diff] [blame] | 10419 |  | 
| Ville Syrjälä | 42571ae | 2013-09-06 23:29:00 +0300 | [diff] [blame] | 10420 | if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) | 
|  | 10421 | PIPE_CONF_CHECK_I(pipe_bpp); | 
|  | 10422 |  | 
| Jesse Barnes | a9a7e98 | 2014-01-20 14:18:04 -0800 | [diff] [blame] | 10423 | PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock); | 
|  | 10424 | PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock); | 
| Ville Syrjälä | 5e55065 | 2013-09-06 23:29:07 +0300 | [diff] [blame] | 10425 |  | 
| Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 10426 | #undef PIPE_CONF_CHECK_X | 
| Daniel Vetter | 08a2403 | 2013-04-19 11:25:34 +0200 | [diff] [blame] | 10427 | #undef PIPE_CONF_CHECK_I | 
| Daniel Vetter | 1bd1bd8 | 2013-04-29 21:56:12 +0200 | [diff] [blame] | 10428 | #undef PIPE_CONF_CHECK_FLAGS | 
| Ville Syrjälä | 5e55065 | 2013-09-06 23:29:07 +0300 | [diff] [blame] | 10429 | #undef PIPE_CONF_CHECK_CLOCK_FUZZY | 
| Daniel Vetter | bb76006 | 2013-06-06 14:55:52 +0200 | [diff] [blame] | 10430 | #undef PIPE_CONF_QUIRK | 
| Daniel Vetter | 627eb5a | 2013-04-29 19:33:42 +0200 | [diff] [blame] | 10431 |  | 
| Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 10432 | return true; | 
|  | 10433 | } | 
|  | 10434 |  | 
| Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 10435 | static void | 
|  | 10436 | check_connector_state(struct drm_device *dev) | 
| Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 10437 | { | 
| Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 10438 | struct intel_connector *connector; | 
|  | 10439 |  | 
|  | 10440 | list_for_each_entry(connector, &dev->mode_config.connector_list, | 
|  | 10441 | base.head) { | 
|  | 10442 | /* This also checks the encoder/connector hw state with the | 
|  | 10443 | * ->get_hw_state callbacks. */ | 
|  | 10444 | intel_connector_check_state(connector); | 
|  | 10445 |  | 
|  | 10446 | WARN(&connector->new_encoder->base != connector->base.encoder, | 
|  | 10447 | "connector's staged encoder doesn't match current encoder\n"); | 
|  | 10448 | } | 
| Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 10449 | } | 
|  | 10450 |  | 
|  | 10451 | static void | 
|  | 10452 | check_encoder_state(struct drm_device *dev) | 
|  | 10453 | { | 
|  | 10454 | struct intel_encoder *encoder; | 
|  | 10455 | struct intel_connector *connector; | 
| Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 10456 |  | 
|  | 10457 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, | 
|  | 10458 | base.head) { | 
|  | 10459 | bool enabled = false; | 
|  | 10460 | bool active = false; | 
|  | 10461 | enum pipe pipe, tracked_pipe; | 
|  | 10462 |  | 
|  | 10463 | DRM_DEBUG_KMS("[ENCODER:%d:%s]\n", | 
|  | 10464 | encoder->base.base.id, | 
| Jani Nikula | 8e329a03 | 2014-06-03 14:56:21 +0300 | [diff] [blame] | 10465 | encoder->base.name); | 
| Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 10466 |  | 
|  | 10467 | WARN(&encoder->new_crtc->base != encoder->base.crtc, | 
|  | 10468 | "encoder's stage crtc doesn't match current crtc\n"); | 
|  | 10469 | WARN(encoder->connectors_active && !encoder->base.crtc, | 
|  | 10470 | "encoder's active_connectors set, but no crtc\n"); | 
|  | 10471 |  | 
|  | 10472 | list_for_each_entry(connector, &dev->mode_config.connector_list, | 
|  | 10473 | base.head) { | 
|  | 10474 | if (connector->base.encoder != &encoder->base) | 
|  | 10475 | continue; | 
|  | 10476 | enabled = true; | 
|  | 10477 | if (connector->base.dpms != DRM_MODE_DPMS_OFF) | 
|  | 10478 | active = true; | 
|  | 10479 | } | 
|  | 10480 | WARN(!!encoder->base.crtc != enabled, | 
|  | 10481 | "encoder's enabled state mismatch " | 
|  | 10482 | "(expected %i, found %i)\n", | 
|  | 10483 | !!encoder->base.crtc, enabled); | 
|  | 10484 | WARN(active && !encoder->base.crtc, | 
|  | 10485 | "active encoder with no crtc\n"); | 
|  | 10486 |  | 
|  | 10487 | WARN(encoder->connectors_active != active, | 
|  | 10488 | "encoder's computed active state doesn't match tracked active state " | 
|  | 10489 | "(expected %i, found %i)\n", active, encoder->connectors_active); | 
|  | 10490 |  | 
|  | 10491 | active = encoder->get_hw_state(encoder, &pipe); | 
|  | 10492 | WARN(active != encoder->connectors_active, | 
|  | 10493 | "encoder's hw state doesn't match sw tracking " | 
|  | 10494 | "(expected %i, found %i)\n", | 
|  | 10495 | encoder->connectors_active, active); | 
|  | 10496 |  | 
|  | 10497 | if (!encoder->base.crtc) | 
|  | 10498 | continue; | 
|  | 10499 |  | 
|  | 10500 | tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe; | 
|  | 10501 | WARN(active && pipe != tracked_pipe, | 
|  | 10502 | "active encoder's pipe doesn't match" | 
|  | 10503 | "(expected %i, found %i)\n", | 
|  | 10504 | tracked_pipe, pipe); | 
|  | 10505 |  | 
|  | 10506 | } | 
| Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 10507 | } | 
|  | 10508 |  | 
|  | 10509 | static void | 
|  | 10510 | check_crtc_state(struct drm_device *dev) | 
|  | 10511 | { | 
| Jani Nikula | fbee40d | 2014-03-31 14:27:18 +0300 | [diff] [blame] | 10512 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 10513 | struct intel_crtc *crtc; | 
|  | 10514 | struct intel_encoder *encoder; | 
|  | 10515 | struct intel_crtc_config pipe_config; | 
| Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 10516 |  | 
| Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 10517 | for_each_intel_crtc(dev, crtc) { | 
| Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 10518 | bool enabled = false; | 
|  | 10519 | bool active = false; | 
|  | 10520 |  | 
| Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 10521 | memset(&pipe_config, 0, sizeof(pipe_config)); | 
|  | 10522 |  | 
| Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 10523 | DRM_DEBUG_KMS("[CRTC:%d]\n", | 
|  | 10524 | crtc->base.base.id); | 
|  | 10525 |  | 
|  | 10526 | WARN(crtc->active && !crtc->base.enabled, | 
|  | 10527 | "active crtc, but not enabled in sw tracking\n"); | 
|  | 10528 |  | 
|  | 10529 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, | 
|  | 10530 | base.head) { | 
|  | 10531 | if (encoder->base.crtc != &crtc->base) | 
|  | 10532 | continue; | 
|  | 10533 | enabled = true; | 
|  | 10534 | if (encoder->connectors_active) | 
|  | 10535 | active = true; | 
|  | 10536 | } | 
| Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 10537 |  | 
| Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 10538 | WARN(active != crtc->active, | 
|  | 10539 | "crtc's computed active state doesn't match tracked active state " | 
|  | 10540 | "(expected %i, found %i)\n", active, crtc->active); | 
|  | 10541 | WARN(enabled != crtc->base.enabled, | 
|  | 10542 | "crtc's computed enabled state doesn't match tracked enabled state " | 
|  | 10543 | "(expected %i, found %i)\n", enabled, crtc->base.enabled); | 
|  | 10544 |  | 
| Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 10545 | active = dev_priv->display.get_pipe_config(crtc, | 
|  | 10546 | &pipe_config); | 
| Daniel Vetter | d62cf62 | 2013-05-29 10:41:29 +0200 | [diff] [blame] | 10547 |  | 
|  | 10548 | /* hw state is inconsistent with the pipe A quirk */ | 
|  | 10549 | if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) | 
|  | 10550 | active = crtc->active; | 
|  | 10551 |  | 
| Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 10552 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, | 
|  | 10553 | base.head) { | 
| Ville Syrjälä | 3eaba51 | 2013-08-05 17:57:48 +0300 | [diff] [blame] | 10554 | enum pipe pipe; | 
| Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 10555 | if (encoder->base.crtc != &crtc->base) | 
|  | 10556 | continue; | 
| Daniel Vetter | 1d37b68 | 2013-11-18 09:00:59 +0100 | [diff] [blame] | 10557 | if (encoder->get_hw_state(encoder, &pipe)) | 
| Daniel Vetter | 6c49f24 | 2013-06-06 12:45:25 +0200 | [diff] [blame] | 10558 | encoder->get_config(encoder, &pipe_config); | 
|  | 10559 | } | 
|  | 10560 |  | 
| Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 10561 | WARN(crtc->active != active, | 
|  | 10562 | "crtc active state doesn't match with hw state " | 
|  | 10563 | "(expected %i, found %i)\n", crtc->active, active); | 
|  | 10564 |  | 
| Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 10565 | if (active && | 
|  | 10566 | !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) { | 
|  | 10567 | WARN(1, "pipe state doesn't match!\n"); | 
|  | 10568 | intel_dump_pipe_config(crtc, &pipe_config, | 
|  | 10569 | "[hw state]"); | 
|  | 10570 | intel_dump_pipe_config(crtc, &crtc->config, | 
|  | 10571 | "[sw state]"); | 
|  | 10572 | } | 
| Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 10573 | } | 
|  | 10574 | } | 
|  | 10575 |  | 
| Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 10576 | static void | 
|  | 10577 | check_shared_dpll_state(struct drm_device *dev) | 
|  | 10578 | { | 
| Jani Nikula | fbee40d | 2014-03-31 14:27:18 +0300 | [diff] [blame] | 10579 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 10580 | struct intel_crtc *crtc; | 
|  | 10581 | struct intel_dpll_hw_state dpll_hw_state; | 
|  | 10582 | int i; | 
| Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 10583 |  | 
|  | 10584 | for (i = 0; i < dev_priv->num_shared_dpll; i++) { | 
|  | 10585 | struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i]; | 
|  | 10586 | int enabled_crtcs = 0, active_crtcs = 0; | 
|  | 10587 | bool active; | 
|  | 10588 |  | 
|  | 10589 | memset(&dpll_hw_state, 0, sizeof(dpll_hw_state)); | 
|  | 10590 |  | 
|  | 10591 | DRM_DEBUG_KMS("%s\n", pll->name); | 
|  | 10592 |  | 
|  | 10593 | active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state); | 
|  | 10594 |  | 
|  | 10595 | WARN(pll->active > pll->refcount, | 
|  | 10596 | "more active pll users than references: %i vs %i\n", | 
|  | 10597 | pll->active, pll->refcount); | 
|  | 10598 | WARN(pll->active && !pll->on, | 
|  | 10599 | "pll in active use but not on in sw tracking\n"); | 
| Daniel Vetter | 35c9537 | 2013-07-17 06:55:04 +0200 | [diff] [blame] | 10600 | WARN(pll->on && !pll->active, | 
|  | 10601 | "pll in on but not on in use in sw tracking\n"); | 
| Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 10602 | WARN(pll->on != active, | 
|  | 10603 | "pll on state mismatch (expected %i, found %i)\n", | 
|  | 10604 | pll->on, active); | 
|  | 10605 |  | 
| Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 10606 | for_each_intel_crtc(dev, crtc) { | 
| Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 10607 | if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll) | 
|  | 10608 | enabled_crtcs++; | 
|  | 10609 | if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) | 
|  | 10610 | active_crtcs++; | 
|  | 10611 | } | 
|  | 10612 | WARN(pll->active != active_crtcs, | 
|  | 10613 | "pll active crtcs mismatch (expected %i, found %i)\n", | 
|  | 10614 | pll->active, active_crtcs); | 
|  | 10615 | WARN(pll->refcount != enabled_crtcs, | 
|  | 10616 | "pll enabled crtcs mismatch (expected %i, found %i)\n", | 
|  | 10617 | pll->refcount, enabled_crtcs); | 
| Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 10618 |  | 
|  | 10619 | WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state, | 
|  | 10620 | sizeof(dpll_hw_state)), | 
|  | 10621 | "pll hw state mismatch\n"); | 
| Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 10622 | } | 
| Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 10623 | } | 
|  | 10624 |  | 
| Daniel Vetter | 91d1b4b | 2013-06-05 13:34:18 +0200 | [diff] [blame] | 10625 | void | 
|  | 10626 | intel_modeset_check_state(struct drm_device *dev) | 
|  | 10627 | { | 
|  | 10628 | check_connector_state(dev); | 
|  | 10629 | check_encoder_state(dev); | 
|  | 10630 | check_crtc_state(dev); | 
|  | 10631 | check_shared_dpll_state(dev); | 
|  | 10632 | } | 
|  | 10633 |  | 
| Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 10634 | void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config, | 
|  | 10635 | int dotclock) | 
|  | 10636 | { | 
|  | 10637 | /* | 
|  | 10638 | * FDI already provided one idea for the dotclock. | 
|  | 10639 | * Yell if the encoder disagrees. | 
|  | 10640 | */ | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 10641 | WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock), | 
| Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 10642 | "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n", | 
| Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 10643 | pipe_config->adjusted_mode.crtc_clock, dotclock); | 
| Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 10644 | } | 
|  | 10645 |  | 
| Ville Syrjälä | 80715b2 | 2014-05-15 20:23:23 +0300 | [diff] [blame] | 10646 | static void update_scanline_offset(struct intel_crtc *crtc) | 
|  | 10647 | { | 
|  | 10648 | struct drm_device *dev = crtc->base.dev; | 
|  | 10649 |  | 
|  | 10650 | /* | 
|  | 10651 | * The scanline counter increments at the leading edge of hsync. | 
|  | 10652 | * | 
|  | 10653 | * On most platforms it starts counting from vtotal-1 on the | 
|  | 10654 | * first active line. That means the scanline counter value is | 
|  | 10655 | * always one less than what we would expect. Ie. just after | 
|  | 10656 | * start of vblank, which also occurs at start of hsync (on the | 
|  | 10657 | * last active line), the scanline counter will read vblank_start-1. | 
|  | 10658 | * | 
|  | 10659 | * On gen2 the scanline counter starts counting from 1 instead | 
|  | 10660 | * of vtotal-1, so we have to subtract one (or rather add vtotal-1 | 
|  | 10661 | * to keep the value positive), instead of adding one. | 
|  | 10662 | * | 
|  | 10663 | * On HSW+ the behaviour of the scanline counter depends on the output | 
|  | 10664 | * type. For DP ports it behaves like most other platforms, but on HDMI | 
|  | 10665 | * there's an extra 1 line difference. So we need to add two instead of | 
|  | 10666 | * one to the value. | 
|  | 10667 | */ | 
|  | 10668 | if (IS_GEN2(dev)) { | 
|  | 10669 | const struct drm_display_mode *mode = &crtc->config.adjusted_mode; | 
|  | 10670 | int vtotal; | 
|  | 10671 |  | 
|  | 10672 | vtotal = mode->crtc_vtotal; | 
|  | 10673 | if (mode->flags & DRM_MODE_FLAG_INTERLACE) | 
|  | 10674 | vtotal /= 2; | 
|  | 10675 |  | 
|  | 10676 | crtc->scanline_offset = vtotal - 1; | 
|  | 10677 | } else if (HAS_DDI(dev) && | 
|  | 10678 | intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) { | 
|  | 10679 | crtc->scanline_offset = 2; | 
|  | 10680 | } else | 
|  | 10681 | crtc->scanline_offset = 1; | 
|  | 10682 | } | 
|  | 10683 |  | 
| Daniel Vetter | f30da18 | 2013-04-11 20:22:50 +0200 | [diff] [blame] | 10684 | static int __intel_set_mode(struct drm_crtc *crtc, | 
|  | 10685 | struct drm_display_mode *mode, | 
|  | 10686 | int x, int y, struct drm_framebuffer *fb) | 
| Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 10687 | { | 
|  | 10688 | struct drm_device *dev = crtc->dev; | 
| Jani Nikula | fbee40d | 2014-03-31 14:27:18 +0300 | [diff] [blame] | 10689 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Ville Syrjälä | 4b4b923 | 2013-10-26 17:59:30 +0300 | [diff] [blame] | 10690 | struct drm_display_mode *saved_mode; | 
| Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 10691 | struct intel_crtc_config *pipe_config = NULL; | 
| Daniel Vetter | 25c5b26 | 2012-07-08 22:08:04 +0200 | [diff] [blame] | 10692 | struct intel_crtc *intel_crtc; | 
|  | 10693 | unsigned disable_pipes, prepare_pipes, modeset_pipes; | 
| Chris Wilson | c0c36b94 | 2012-12-19 16:08:43 +0000 | [diff] [blame] | 10694 | int ret = 0; | 
| Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 10695 |  | 
| Ville Syrjälä | 4b4b923 | 2013-10-26 17:59:30 +0300 | [diff] [blame] | 10696 | saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL); | 
| Chris Wilson | c0c36b94 | 2012-12-19 16:08:43 +0000 | [diff] [blame] | 10697 | if (!saved_mode) | 
|  | 10698 | return -ENOMEM; | 
| Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 10699 |  | 
| Daniel Vetter | e2e1ed4 | 2012-07-08 21:14:38 +0200 | [diff] [blame] | 10700 | intel_modeset_affected_pipes(crtc, &modeset_pipes, | 
| Daniel Vetter | 25c5b26 | 2012-07-08 22:08:04 +0200 | [diff] [blame] | 10701 | &prepare_pipes, &disable_pipes); | 
|  | 10702 |  | 
| Tim Gardner | 3ac1823 | 2012-12-07 07:54:26 -0700 | [diff] [blame] | 10703 | *saved_mode = crtc->mode; | 
| Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 10704 |  | 
| Daniel Vetter | 25c5b26 | 2012-07-08 22:08:04 +0200 | [diff] [blame] | 10705 | /* Hack: Because we don't (yet) support global modeset on multiple | 
|  | 10706 | * crtcs, we don't keep track of the new mode for more than one crtc. | 
|  | 10707 | * Hence simply check whether any bit is set in modeset_pipes in all the | 
|  | 10708 | * pieces of code that are not yet converted to deal with mutliple crtcs | 
|  | 10709 | * changing their mode at the same time. */ | 
| Daniel Vetter | 25c5b26 | 2012-07-08 22:08:04 +0200 | [diff] [blame] | 10710 | if (modeset_pipes) { | 
| Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 10711 | pipe_config = intel_modeset_pipe_config(crtc, fb, mode); | 
| Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 10712 | if (IS_ERR(pipe_config)) { | 
|  | 10713 | ret = PTR_ERR(pipe_config); | 
|  | 10714 | pipe_config = NULL; | 
|  | 10715 |  | 
| Tim Gardner | 3ac1823 | 2012-12-07 07:54:26 -0700 | [diff] [blame] | 10716 | goto out; | 
| Daniel Vetter | 25c5b26 | 2012-07-08 22:08:04 +0200 | [diff] [blame] | 10717 | } | 
| Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 10718 | intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config, | 
|  | 10719 | "[modeset]"); | 
| Ville Syrjälä | 50741ab | 2014-01-10 11:28:07 +0200 | [diff] [blame] | 10720 | to_intel_crtc(crtc)->new_config = pipe_config; | 
| Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 10721 | } | 
|  | 10722 |  | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 10723 | /* | 
|  | 10724 | * See if the config requires any additional preparation, e.g. | 
|  | 10725 | * to adjust global state with pipes off.  We need to do this | 
|  | 10726 | * here so we can get the modeset_pipe updated config for the new | 
|  | 10727 | * mode set on this crtc.  For other crtcs we need to use the | 
|  | 10728 | * adjusted_mode bits in the crtc directly. | 
|  | 10729 | */ | 
| Ville Syrjälä | c164f83 | 2013-11-05 22:34:12 +0200 | [diff] [blame] | 10730 | if (IS_VALLEYVIEW(dev)) { | 
| Ville Syrjälä | 2f2d7aa | 2014-01-10 11:28:08 +0200 | [diff] [blame] | 10731 | valleyview_modeset_global_pipes(dev, &prepare_pipes); | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 10732 |  | 
| Ville Syrjälä | c164f83 | 2013-11-05 22:34:12 +0200 | [diff] [blame] | 10733 | /* may have added more to prepare_pipes than we should */ | 
|  | 10734 | prepare_pipes &= ~disable_pipes; | 
|  | 10735 | } | 
|  | 10736 |  | 
| Daniel Vetter | 460da916 | 2013-03-27 00:44:51 +0100 | [diff] [blame] | 10737 | for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc) | 
|  | 10738 | intel_crtc_disable(&intel_crtc->base); | 
|  | 10739 |  | 
| Daniel Vetter | ea9d758 | 2012-07-10 10:42:52 +0200 | [diff] [blame] | 10740 | for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) { | 
|  | 10741 | if (intel_crtc->base.enabled) | 
|  | 10742 | dev_priv->display.crtc_disable(&intel_crtc->base); | 
|  | 10743 | } | 
| Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 10744 |  | 
| Daniel Vetter | 6c4c86f | 2012-09-10 21:58:30 +0200 | [diff] [blame] | 10745 | /* crtc->mode is already used by the ->mode_set callbacks, hence we need | 
|  | 10746 | * to set it here already despite that we pass it down the callchain. | 
|  | 10747 | */ | 
| Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 10748 | if (modeset_pipes) { | 
| Daniel Vetter | 25c5b26 | 2012-07-08 22:08:04 +0200 | [diff] [blame] | 10749 | crtc->mode = *mode; | 
| Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 10750 | /* mode_set/enable/disable functions rely on a correct pipe | 
|  | 10751 | * config. */ | 
|  | 10752 | to_intel_crtc(crtc)->config = *pipe_config; | 
| Ville Syrjälä | 50741ab | 2014-01-10 11:28:07 +0200 | [diff] [blame] | 10753 | to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config; | 
| Ville Syrjälä | c326c0a | 2013-10-28 12:53:41 +0200 | [diff] [blame] | 10754 |  | 
|  | 10755 | /* | 
|  | 10756 | * Calculate and store various constants which | 
|  | 10757 | * are later needed by vblank and swap-completion | 
|  | 10758 | * timestamping. They are derived from true hwmode. | 
|  | 10759 | */ | 
|  | 10760 | drm_calc_timestamping_constants(crtc, | 
|  | 10761 | &pipe_config->adjusted_mode); | 
| Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 10762 | } | 
| Daniel Vetter | 7758a11 | 2012-07-08 19:40:39 +0200 | [diff] [blame] | 10763 |  | 
| Daniel Vetter | ea9d758 | 2012-07-10 10:42:52 +0200 | [diff] [blame] | 10764 | /* Only after disabling all output pipelines that will be changed can we | 
|  | 10765 | * update the the output configuration. */ | 
|  | 10766 | intel_modeset_update_state(dev, prepare_pipes); | 
|  | 10767 |  | 
| Daniel Vetter | 47fab73 | 2012-10-26 10:58:18 +0200 | [diff] [blame] | 10768 | if (dev_priv->display.modeset_global_resources) | 
|  | 10769 | dev_priv->display.modeset_global_resources(dev); | 
|  | 10770 |  | 
| Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 10771 | /* Set up the DPLL and any encoders state that needs to adjust or depend | 
|  | 10772 | * on the DPLL. | 
|  | 10773 | */ | 
| Daniel Vetter | 25c5b26 | 2012-07-08 22:08:04 +0200 | [diff] [blame] | 10774 | for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) { | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 10775 | struct drm_framebuffer *old_fb = crtc->primary->fb; | 
|  | 10776 | struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb); | 
|  | 10777 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); | 
| Daniel Vetter | 4c10794 | 2014-04-24 23:55:05 +0200 | [diff] [blame] | 10778 |  | 
|  | 10779 | mutex_lock(&dev->struct_mutex); | 
|  | 10780 | ret = intel_pin_and_fence_fb_obj(dev, | 
| Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 10781 | obj, | 
| Daniel Vetter | 4c10794 | 2014-04-24 23:55:05 +0200 | [diff] [blame] | 10782 | NULL); | 
|  | 10783 | if (ret != 0) { | 
|  | 10784 | DRM_ERROR("pin & fence failed\n"); | 
|  | 10785 | mutex_unlock(&dev->struct_mutex); | 
|  | 10786 | goto done; | 
|  | 10787 | } | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 10788 | if (old_fb) | 
| Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 10789 | intel_unpin_fb_obj(old_obj); | 
| Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 10790 | i915_gem_track_fb(old_obj, obj, | 
|  | 10791 | INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe)); | 
| Daniel Vetter | 4c10794 | 2014-04-24 23:55:05 +0200 | [diff] [blame] | 10792 | mutex_unlock(&dev->struct_mutex); | 
|  | 10793 |  | 
|  | 10794 | crtc->primary->fb = fb; | 
|  | 10795 | crtc->x = x; | 
|  | 10796 | crtc->y = y; | 
|  | 10797 |  | 
| Daniel Vetter | 4271b75 | 2014-04-24 23:55:00 +0200 | [diff] [blame] | 10798 | ret = dev_priv->display.crtc_mode_set(&intel_crtc->base, | 
|  | 10799 | x, y, fb); | 
| Chris Wilson | c0c36b94 | 2012-12-19 16:08:43 +0000 | [diff] [blame] | 10800 | if (ret) | 
|  | 10801 | goto done; | 
| Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 10802 | } | 
|  | 10803 |  | 
|  | 10804 | /* Now enable the clocks, plane, pipe, and connectors that we set up. */ | 
| Ville Syrjälä | 80715b2 | 2014-05-15 20:23:23 +0300 | [diff] [blame] | 10805 | for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) { | 
|  | 10806 | update_scanline_offset(intel_crtc); | 
|  | 10807 |  | 
| Daniel Vetter | 25c5b26 | 2012-07-08 22:08:04 +0200 | [diff] [blame] | 10808 | dev_priv->display.crtc_enable(&intel_crtc->base); | 
| Ville Syrjälä | 80715b2 | 2014-05-15 20:23:23 +0300 | [diff] [blame] | 10809 | } | 
| Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 10810 |  | 
| Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 10811 | /* FIXME: add subpixel order */ | 
|  | 10812 | done: | 
| Ville Syrjälä | 4b4b923 | 2013-10-26 17:59:30 +0300 | [diff] [blame] | 10813 | if (ret && crtc->enabled) | 
| Tim Gardner | 3ac1823 | 2012-12-07 07:54:26 -0700 | [diff] [blame] | 10814 | crtc->mode = *saved_mode; | 
| Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 10815 |  | 
| Tim Gardner | 3ac1823 | 2012-12-07 07:54:26 -0700 | [diff] [blame] | 10816 | out: | 
| Daniel Vetter | b8cecdf | 2013-03-27 00:44:50 +0100 | [diff] [blame] | 10817 | kfree(pipe_config); | 
| Tim Gardner | 3ac1823 | 2012-12-07 07:54:26 -0700 | [diff] [blame] | 10818 | kfree(saved_mode); | 
| Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 10819 | return ret; | 
|  | 10820 | } | 
|  | 10821 |  | 
| Damien Lespiau | e7457a9 | 2013-08-08 22:28:59 +0100 | [diff] [blame] | 10822 | static int intel_set_mode(struct drm_crtc *crtc, | 
|  | 10823 | struct drm_display_mode *mode, | 
|  | 10824 | int x, int y, struct drm_framebuffer *fb) | 
| Daniel Vetter | f30da18 | 2013-04-11 20:22:50 +0200 | [diff] [blame] | 10825 | { | 
|  | 10826 | int ret; | 
|  | 10827 |  | 
|  | 10828 | ret = __intel_set_mode(crtc, mode, x, y, fb); | 
|  | 10829 |  | 
|  | 10830 | if (ret == 0) | 
|  | 10831 | intel_modeset_check_state(crtc->dev); | 
|  | 10832 |  | 
|  | 10833 | return ret; | 
|  | 10834 | } | 
|  | 10835 |  | 
| Chris Wilson | c0c36b94 | 2012-12-19 16:08:43 +0000 | [diff] [blame] | 10836 | void intel_crtc_restore_mode(struct drm_crtc *crtc) | 
|  | 10837 | { | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 10838 | intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb); | 
| Chris Wilson | c0c36b94 | 2012-12-19 16:08:43 +0000 | [diff] [blame] | 10839 | } | 
|  | 10840 |  | 
| Daniel Vetter | 25c5b26 | 2012-07-08 22:08:04 +0200 | [diff] [blame] | 10841 | #undef for_each_intel_crtc_masked | 
|  | 10842 |  | 
| Daniel Vetter | d9e5560 | 2012-07-04 22:16:09 +0200 | [diff] [blame] | 10843 | static void intel_set_config_free(struct intel_set_config *config) | 
|  | 10844 | { | 
|  | 10845 | if (!config) | 
|  | 10846 | return; | 
|  | 10847 |  | 
| Daniel Vetter | 1aa4b62 | 2012-07-05 16:20:48 +0200 | [diff] [blame] | 10848 | kfree(config->save_connector_encoders); | 
|  | 10849 | kfree(config->save_encoder_crtcs); | 
| Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 10850 | kfree(config->save_crtc_enabled); | 
| Daniel Vetter | d9e5560 | 2012-07-04 22:16:09 +0200 | [diff] [blame] | 10851 | kfree(config); | 
|  | 10852 | } | 
|  | 10853 |  | 
| Daniel Vetter | 85f9eb7 | 2012-07-04 22:24:08 +0200 | [diff] [blame] | 10854 | static int intel_set_config_save_state(struct drm_device *dev, | 
|  | 10855 | struct intel_set_config *config) | 
|  | 10856 | { | 
| Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 10857 | struct drm_crtc *crtc; | 
| Daniel Vetter | 85f9eb7 | 2012-07-04 22:24:08 +0200 | [diff] [blame] | 10858 | struct drm_encoder *encoder; | 
|  | 10859 | struct drm_connector *connector; | 
|  | 10860 | int count; | 
|  | 10861 |  | 
| Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 10862 | config->save_crtc_enabled = | 
|  | 10863 | kcalloc(dev->mode_config.num_crtc, | 
|  | 10864 | sizeof(bool), GFP_KERNEL); | 
|  | 10865 | if (!config->save_crtc_enabled) | 
|  | 10866 | return -ENOMEM; | 
|  | 10867 |  | 
| Daniel Vetter | 1aa4b62 | 2012-07-05 16:20:48 +0200 | [diff] [blame] | 10868 | config->save_encoder_crtcs = | 
|  | 10869 | kcalloc(dev->mode_config.num_encoder, | 
|  | 10870 | sizeof(struct drm_crtc *), GFP_KERNEL); | 
|  | 10871 | if (!config->save_encoder_crtcs) | 
| Daniel Vetter | 85f9eb7 | 2012-07-04 22:24:08 +0200 | [diff] [blame] | 10872 | return -ENOMEM; | 
|  | 10873 |  | 
| Daniel Vetter | 1aa4b62 | 2012-07-05 16:20:48 +0200 | [diff] [blame] | 10874 | config->save_connector_encoders = | 
|  | 10875 | kcalloc(dev->mode_config.num_connector, | 
|  | 10876 | sizeof(struct drm_encoder *), GFP_KERNEL); | 
|  | 10877 | if (!config->save_connector_encoders) | 
| Daniel Vetter | 85f9eb7 | 2012-07-04 22:24:08 +0200 | [diff] [blame] | 10878 | return -ENOMEM; | 
|  | 10879 |  | 
|  | 10880 | /* Copy data. Note that driver private data is not affected. | 
|  | 10881 | * Should anything bad happen only the expected state is | 
|  | 10882 | * restored, not the drivers personal bookkeeping. | 
|  | 10883 | */ | 
|  | 10884 | count = 0; | 
| Damien Lespiau | 70e1e0e | 2014-05-13 23:32:24 +0100 | [diff] [blame] | 10885 | for_each_crtc(dev, crtc) { | 
| Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 10886 | config->save_crtc_enabled[count++] = crtc->enabled; | 
|  | 10887 | } | 
|  | 10888 |  | 
|  | 10889 | count = 0; | 
| Daniel Vetter | 85f9eb7 | 2012-07-04 22:24:08 +0200 | [diff] [blame] | 10890 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) { | 
| Daniel Vetter | 1aa4b62 | 2012-07-05 16:20:48 +0200 | [diff] [blame] | 10891 | config->save_encoder_crtcs[count++] = encoder->crtc; | 
| Daniel Vetter | 85f9eb7 | 2012-07-04 22:24:08 +0200 | [diff] [blame] | 10892 | } | 
|  | 10893 |  | 
|  | 10894 | count = 0; | 
|  | 10895 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { | 
| Daniel Vetter | 1aa4b62 | 2012-07-05 16:20:48 +0200 | [diff] [blame] | 10896 | config->save_connector_encoders[count++] = connector->encoder; | 
| Daniel Vetter | 85f9eb7 | 2012-07-04 22:24:08 +0200 | [diff] [blame] | 10897 | } | 
|  | 10898 |  | 
|  | 10899 | return 0; | 
|  | 10900 | } | 
|  | 10901 |  | 
|  | 10902 | static void intel_set_config_restore_state(struct drm_device *dev, | 
|  | 10903 | struct intel_set_config *config) | 
|  | 10904 | { | 
| Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 10905 | struct intel_crtc *crtc; | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 10906 | struct intel_encoder *encoder; | 
|  | 10907 | struct intel_connector *connector; | 
| Daniel Vetter | 85f9eb7 | 2012-07-04 22:24:08 +0200 | [diff] [blame] | 10908 | int count; | 
|  | 10909 |  | 
|  | 10910 | count = 0; | 
| Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 10911 | for_each_intel_crtc(dev, crtc) { | 
| Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 10912 | crtc->new_enabled = config->save_crtc_enabled[count++]; | 
| Ville Syrjälä | 7bd0a8e | 2014-01-14 14:31:38 +0200 | [diff] [blame] | 10913 |  | 
|  | 10914 | if (crtc->new_enabled) | 
|  | 10915 | crtc->new_config = &crtc->config; | 
|  | 10916 | else | 
|  | 10917 | crtc->new_config = NULL; | 
| Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 10918 | } | 
|  | 10919 |  | 
|  | 10920 | count = 0; | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 10921 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) { | 
|  | 10922 | encoder->new_crtc = | 
|  | 10923 | to_intel_crtc(config->save_encoder_crtcs[count++]); | 
| Daniel Vetter | 85f9eb7 | 2012-07-04 22:24:08 +0200 | [diff] [blame] | 10924 | } | 
|  | 10925 |  | 
|  | 10926 | count = 0; | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 10927 | list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) { | 
|  | 10928 | connector->new_encoder = | 
|  | 10929 | to_intel_encoder(config->save_connector_encoders[count++]); | 
| Daniel Vetter | 85f9eb7 | 2012-07-04 22:24:08 +0200 | [diff] [blame] | 10930 | } | 
|  | 10931 | } | 
|  | 10932 |  | 
| Imre Deak | e3de42b | 2013-05-03 19:44:07 +0200 | [diff] [blame] | 10933 | static bool | 
| Chris Wilson | 2e57f47 | 2013-07-17 12:14:40 +0100 | [diff] [blame] | 10934 | is_crtc_connector_off(struct drm_mode_set *set) | 
| Imre Deak | e3de42b | 2013-05-03 19:44:07 +0200 | [diff] [blame] | 10935 | { | 
|  | 10936 | int i; | 
|  | 10937 |  | 
| Chris Wilson | 2e57f47 | 2013-07-17 12:14:40 +0100 | [diff] [blame] | 10938 | if (set->num_connectors == 0) | 
|  | 10939 | return false; | 
|  | 10940 |  | 
|  | 10941 | if (WARN_ON(set->connectors == NULL)) | 
|  | 10942 | return false; | 
|  | 10943 |  | 
|  | 10944 | for (i = 0; i < set->num_connectors; i++) | 
|  | 10945 | if (set->connectors[i]->encoder && | 
|  | 10946 | set->connectors[i]->encoder->crtc == set->crtc && | 
|  | 10947 | set->connectors[i]->dpms != DRM_MODE_DPMS_ON) | 
| Imre Deak | e3de42b | 2013-05-03 19:44:07 +0200 | [diff] [blame] | 10948 | return true; | 
|  | 10949 |  | 
|  | 10950 | return false; | 
|  | 10951 | } | 
|  | 10952 |  | 
| Daniel Vetter | 5e2b584 | 2012-07-04 22:41:29 +0200 | [diff] [blame] | 10953 | static void | 
|  | 10954 | intel_set_config_compute_mode_changes(struct drm_mode_set *set, | 
|  | 10955 | struct intel_set_config *config) | 
|  | 10956 | { | 
|  | 10957 |  | 
|  | 10958 | /* We should be able to check here if the fb has the same properties | 
|  | 10959 | * and then just flip_or_move it */ | 
| Chris Wilson | 2e57f47 | 2013-07-17 12:14:40 +0100 | [diff] [blame] | 10960 | if (is_crtc_connector_off(set)) { | 
|  | 10961 | config->mode_changed = true; | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 10962 | } else if (set->crtc->primary->fb != set->fb) { | 
| Matt Roper | 3b150f0 | 2014-05-29 08:06:53 -0700 | [diff] [blame] | 10963 | /* | 
|  | 10964 | * If we have no fb, we can only flip as long as the crtc is | 
|  | 10965 | * active, otherwise we need a full mode set.  The crtc may | 
|  | 10966 | * be active if we've only disabled the primary plane, or | 
|  | 10967 | * in fastboot situations. | 
|  | 10968 | */ | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 10969 | if (set->crtc->primary->fb == NULL) { | 
| Jesse Barnes | 319d982 | 2013-06-26 01:38:19 +0300 | [diff] [blame] | 10970 | struct intel_crtc *intel_crtc = | 
|  | 10971 | to_intel_crtc(set->crtc); | 
|  | 10972 |  | 
| Matt Roper | 3b150f0 | 2014-05-29 08:06:53 -0700 | [diff] [blame] | 10973 | if (intel_crtc->active) { | 
| Jesse Barnes | 319d982 | 2013-06-26 01:38:19 +0300 | [diff] [blame] | 10974 | DRM_DEBUG_KMS("crtc has no fb, will flip\n"); | 
|  | 10975 | config->fb_changed = true; | 
|  | 10976 | } else { | 
|  | 10977 | DRM_DEBUG_KMS("inactive crtc, full mode set\n"); | 
|  | 10978 | config->mode_changed = true; | 
|  | 10979 | } | 
| Daniel Vetter | 5e2b584 | 2012-07-04 22:41:29 +0200 | [diff] [blame] | 10980 | } else if (set->fb == NULL) { | 
|  | 10981 | config->mode_changed = true; | 
| Daniel Vetter | 72f4901 | 2013-03-28 16:01:35 +0100 | [diff] [blame] | 10982 | } else if (set->fb->pixel_format != | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 10983 | set->crtc->primary->fb->pixel_format) { | 
| Daniel Vetter | 5e2b584 | 2012-07-04 22:41:29 +0200 | [diff] [blame] | 10984 | config->mode_changed = true; | 
| Imre Deak | e3de42b | 2013-05-03 19:44:07 +0200 | [diff] [blame] | 10985 | } else { | 
| Daniel Vetter | 5e2b584 | 2012-07-04 22:41:29 +0200 | [diff] [blame] | 10986 | config->fb_changed = true; | 
| Imre Deak | e3de42b | 2013-05-03 19:44:07 +0200 | [diff] [blame] | 10987 | } | 
| Daniel Vetter | 5e2b584 | 2012-07-04 22:41:29 +0200 | [diff] [blame] | 10988 | } | 
|  | 10989 |  | 
| Daniel Vetter | 835c587 | 2012-07-10 18:11:08 +0200 | [diff] [blame] | 10990 | if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y)) | 
| Daniel Vetter | 5e2b584 | 2012-07-04 22:41:29 +0200 | [diff] [blame] | 10991 | config->fb_changed = true; | 
|  | 10992 |  | 
|  | 10993 | if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) { | 
|  | 10994 | DRM_DEBUG_KMS("modes are different, full mode set\n"); | 
|  | 10995 | drm_mode_debug_printmodeline(&set->crtc->mode); | 
|  | 10996 | drm_mode_debug_printmodeline(set->mode); | 
|  | 10997 | config->mode_changed = true; | 
|  | 10998 | } | 
| Chris Wilson | a1d9570 | 2013-08-13 18:48:47 +0100 | [diff] [blame] | 10999 |  | 
|  | 11000 | DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n", | 
|  | 11001 | set->crtc->base.id, config->mode_changed, config->fb_changed); | 
| Daniel Vetter | 5e2b584 | 2012-07-04 22:41:29 +0200 | [diff] [blame] | 11002 | } | 
|  | 11003 |  | 
| Daniel Vetter | 2e43105 | 2012-07-04 22:42:15 +0200 | [diff] [blame] | 11004 | static int | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 11005 | intel_modeset_stage_output_state(struct drm_device *dev, | 
|  | 11006 | struct drm_mode_set *set, | 
|  | 11007 | struct intel_set_config *config) | 
| Daniel Vetter | 50f5611 | 2012-07-02 09:35:43 +0200 | [diff] [blame] | 11008 | { | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 11009 | struct intel_connector *connector; | 
|  | 11010 | struct intel_encoder *encoder; | 
| Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 11011 | struct intel_crtc *crtc; | 
| Paulo Zanoni | f3f0857 | 2013-08-12 14:56:53 -0300 | [diff] [blame] | 11012 | int ro; | 
| Daniel Vetter | 50f5611 | 2012-07-02 09:35:43 +0200 | [diff] [blame] | 11013 |  | 
| Damien Lespiau | 9abdda7 | 2013-02-13 13:29:23 +0000 | [diff] [blame] | 11014 | /* The upper layers ensure that we either disable a crtc or have a list | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 11015 | * of connectors. For paranoia, double-check this. */ | 
|  | 11016 | WARN_ON(!set->fb && (set->num_connectors != 0)); | 
|  | 11017 | WARN_ON(set->fb && (set->num_connectors == 0)); | 
|  | 11018 |  | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 11019 | list_for_each_entry(connector, &dev->mode_config.connector_list, | 
|  | 11020 | base.head) { | 
|  | 11021 | /* Otherwise traverse passed in connector list and get encoders | 
|  | 11022 | * for them. */ | 
| Daniel Vetter | 50f5611 | 2012-07-02 09:35:43 +0200 | [diff] [blame] | 11023 | for (ro = 0; ro < set->num_connectors; ro++) { | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 11024 | if (set->connectors[ro] == &connector->base) { | 
|  | 11025 | connector->new_encoder = connector->encoder; | 
| Daniel Vetter | 50f5611 | 2012-07-02 09:35:43 +0200 | [diff] [blame] | 11026 | break; | 
|  | 11027 | } | 
|  | 11028 | } | 
|  | 11029 |  | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 11030 | /* If we disable the crtc, disable all its connectors. Also, if | 
|  | 11031 | * the connector is on the changing crtc but not on the new | 
|  | 11032 | * connector list, disable it. */ | 
|  | 11033 | if ((!set->fb || ro == set->num_connectors) && | 
|  | 11034 | connector->base.encoder && | 
|  | 11035 | connector->base.encoder->crtc == set->crtc) { | 
|  | 11036 | connector->new_encoder = NULL; | 
|  | 11037 |  | 
|  | 11038 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n", | 
|  | 11039 | connector->base.base.id, | 
| Jani Nikula | c23cc41 | 2014-06-03 14:56:17 +0300 | [diff] [blame] | 11040 | connector->base.name); | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 11041 | } | 
|  | 11042 |  | 
|  | 11043 |  | 
|  | 11044 | if (&connector->new_encoder->base != connector->base.encoder) { | 
| Daniel Vetter | 50f5611 | 2012-07-02 09:35:43 +0200 | [diff] [blame] | 11045 | DRM_DEBUG_KMS("encoder changed, full mode switch\n"); | 
| Daniel Vetter | 5e2b584 | 2012-07-04 22:41:29 +0200 | [diff] [blame] | 11046 | config->mode_changed = true; | 
| Daniel Vetter | 50f5611 | 2012-07-02 09:35:43 +0200 | [diff] [blame] | 11047 | } | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 11048 | } | 
|  | 11049 | /* connector->new_encoder is now updated for all connectors. */ | 
|  | 11050 |  | 
|  | 11051 | /* Update crtc of enabled connectors. */ | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 11052 | list_for_each_entry(connector, &dev->mode_config.connector_list, | 
|  | 11053 | base.head) { | 
| Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 11054 | struct drm_crtc *new_crtc; | 
|  | 11055 |  | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 11056 | if (!connector->new_encoder) | 
| Daniel Vetter | 50f5611 | 2012-07-02 09:35:43 +0200 | [diff] [blame] | 11057 | continue; | 
|  | 11058 |  | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 11059 | new_crtc = connector->new_encoder->base.crtc; | 
| Daniel Vetter | 50f5611 | 2012-07-02 09:35:43 +0200 | [diff] [blame] | 11060 |  | 
|  | 11061 | for (ro = 0; ro < set->num_connectors; ro++) { | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 11062 | if (set->connectors[ro] == &connector->base) | 
| Daniel Vetter | 50f5611 | 2012-07-02 09:35:43 +0200 | [diff] [blame] | 11063 | new_crtc = set->crtc; | 
|  | 11064 | } | 
|  | 11065 |  | 
|  | 11066 | /* Make sure the new CRTC will work with the encoder */ | 
| Thierry Reding | 1450991 | 2014-01-13 12:00:22 +0100 | [diff] [blame] | 11067 | if (!drm_encoder_crtc_ok(&connector->new_encoder->base, | 
|  | 11068 | new_crtc)) { | 
| Daniel Vetter | 5e2b584 | 2012-07-04 22:41:29 +0200 | [diff] [blame] | 11069 | return -EINVAL; | 
| Daniel Vetter | 50f5611 | 2012-07-02 09:35:43 +0200 | [diff] [blame] | 11070 | } | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 11071 | connector->encoder->new_crtc = to_intel_crtc(new_crtc); | 
|  | 11072 |  | 
|  | 11073 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n", | 
|  | 11074 | connector->base.base.id, | 
| Jani Nikula | c23cc41 | 2014-06-03 14:56:17 +0300 | [diff] [blame] | 11075 | connector->base.name, | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 11076 | new_crtc->base.id); | 
|  | 11077 | } | 
|  | 11078 |  | 
|  | 11079 | /* Check for any encoders that needs to be disabled. */ | 
|  | 11080 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, | 
|  | 11081 | base.head) { | 
| Paulo Zanoni | 5a65f35 | 2014-01-07 14:55:53 -0200 | [diff] [blame] | 11082 | int num_connectors = 0; | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 11083 | list_for_each_entry(connector, | 
|  | 11084 | &dev->mode_config.connector_list, | 
|  | 11085 | base.head) { | 
|  | 11086 | if (connector->new_encoder == encoder) { | 
|  | 11087 | WARN_ON(!connector->new_encoder->new_crtc); | 
| Paulo Zanoni | 5a65f35 | 2014-01-07 14:55:53 -0200 | [diff] [blame] | 11088 | num_connectors++; | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 11089 | } | 
|  | 11090 | } | 
| Paulo Zanoni | 5a65f35 | 2014-01-07 14:55:53 -0200 | [diff] [blame] | 11091 |  | 
|  | 11092 | if (num_connectors == 0) | 
|  | 11093 | encoder->new_crtc = NULL; | 
|  | 11094 | else if (num_connectors > 1) | 
|  | 11095 | return -EINVAL; | 
|  | 11096 |  | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 11097 | /* Only now check for crtc changes so we don't miss encoders | 
|  | 11098 | * that will be disabled. */ | 
|  | 11099 | if (&encoder->new_crtc->base != encoder->base.crtc) { | 
| Daniel Vetter | 50f5611 | 2012-07-02 09:35:43 +0200 | [diff] [blame] | 11100 | DRM_DEBUG_KMS("crtc changed, full mode switch\n"); | 
| Daniel Vetter | 5e2b584 | 2012-07-04 22:41:29 +0200 | [diff] [blame] | 11101 | config->mode_changed = true; | 
| Daniel Vetter | 50f5611 | 2012-07-02 09:35:43 +0200 | [diff] [blame] | 11102 | } | 
|  | 11103 | } | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 11104 | /* Now we've also updated encoder->new_crtc for all encoders. */ | 
| Daniel Vetter | 50f5611 | 2012-07-02 09:35:43 +0200 | [diff] [blame] | 11105 |  | 
| Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 11106 | for_each_intel_crtc(dev, crtc) { | 
| Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 11107 | crtc->new_enabled = false; | 
|  | 11108 |  | 
|  | 11109 | list_for_each_entry(encoder, | 
|  | 11110 | &dev->mode_config.encoder_list, | 
|  | 11111 | base.head) { | 
|  | 11112 | if (encoder->new_crtc == crtc) { | 
|  | 11113 | crtc->new_enabled = true; | 
|  | 11114 | break; | 
|  | 11115 | } | 
|  | 11116 | } | 
|  | 11117 |  | 
|  | 11118 | if (crtc->new_enabled != crtc->base.enabled) { | 
|  | 11119 | DRM_DEBUG_KMS("crtc %sabled, full mode switch\n", | 
|  | 11120 | crtc->new_enabled ? "en" : "dis"); | 
|  | 11121 | config->mode_changed = true; | 
|  | 11122 | } | 
| Ville Syrjälä | 7bd0a8e | 2014-01-14 14:31:38 +0200 | [diff] [blame] | 11123 |  | 
|  | 11124 | if (crtc->new_enabled) | 
|  | 11125 | crtc->new_config = &crtc->config; | 
|  | 11126 | else | 
|  | 11127 | crtc->new_config = NULL; | 
| Ville Syrjälä | 7668851 | 2014-01-10 11:28:06 +0200 | [diff] [blame] | 11128 | } | 
|  | 11129 |  | 
| Daniel Vetter | 2e43105 | 2012-07-04 22:42:15 +0200 | [diff] [blame] | 11130 | return 0; | 
|  | 11131 | } | 
|  | 11132 |  | 
| Ville Syrjälä | 7d00a1f | 2014-01-10 11:28:09 +0200 | [diff] [blame] | 11133 | static void disable_crtc_nofb(struct intel_crtc *crtc) | 
|  | 11134 | { | 
|  | 11135 | struct drm_device *dev = crtc->base.dev; | 
|  | 11136 | struct intel_encoder *encoder; | 
|  | 11137 | struct intel_connector *connector; | 
|  | 11138 |  | 
|  | 11139 | DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n", | 
|  | 11140 | pipe_name(crtc->pipe)); | 
|  | 11141 |  | 
|  | 11142 | list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) { | 
|  | 11143 | if (connector->new_encoder && | 
|  | 11144 | connector->new_encoder->new_crtc == crtc) | 
|  | 11145 | connector->new_encoder = NULL; | 
|  | 11146 | } | 
|  | 11147 |  | 
|  | 11148 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) { | 
|  | 11149 | if (encoder->new_crtc == crtc) | 
|  | 11150 | encoder->new_crtc = NULL; | 
|  | 11151 | } | 
|  | 11152 |  | 
|  | 11153 | crtc->new_enabled = false; | 
| Ville Syrjälä | 7bd0a8e | 2014-01-14 14:31:38 +0200 | [diff] [blame] | 11154 | crtc->new_config = NULL; | 
| Ville Syrjälä | 7d00a1f | 2014-01-10 11:28:09 +0200 | [diff] [blame] | 11155 | } | 
|  | 11156 |  | 
| Daniel Vetter | 2e43105 | 2012-07-04 22:42:15 +0200 | [diff] [blame] | 11157 | static int intel_crtc_set_config(struct drm_mode_set *set) | 
|  | 11158 | { | 
|  | 11159 | struct drm_device *dev; | 
| Daniel Vetter | 2e43105 | 2012-07-04 22:42:15 +0200 | [diff] [blame] | 11160 | struct drm_mode_set save_set; | 
|  | 11161 | struct intel_set_config *config; | 
|  | 11162 | int ret; | 
| Daniel Vetter | 2e43105 | 2012-07-04 22:42:15 +0200 | [diff] [blame] | 11163 |  | 
| Daniel Vetter | 8d3e375 | 2012-07-05 16:09:09 +0200 | [diff] [blame] | 11164 | BUG_ON(!set); | 
|  | 11165 | BUG_ON(!set->crtc); | 
|  | 11166 | BUG_ON(!set->crtc->helper_private); | 
| Daniel Vetter | 2e43105 | 2012-07-04 22:42:15 +0200 | [diff] [blame] | 11167 |  | 
| Daniel Vetter | 7e53f3a | 2013-01-21 10:52:17 +0100 | [diff] [blame] | 11168 | /* Enforce sane interface api - has been abused by the fb helper. */ | 
|  | 11169 | BUG_ON(!set->mode && set->fb); | 
|  | 11170 | BUG_ON(set->fb && set->num_connectors == 0); | 
| Daniel Vetter | 431e50f | 2012-07-10 17:53:42 +0200 | [diff] [blame] | 11171 |  | 
| Daniel Vetter | 2e43105 | 2012-07-04 22:42:15 +0200 | [diff] [blame] | 11172 | if (set->fb) { | 
|  | 11173 | DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n", | 
|  | 11174 | set->crtc->base.id, set->fb->base.id, | 
|  | 11175 | (int)set->num_connectors, set->x, set->y); | 
|  | 11176 | } else { | 
|  | 11177 | DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id); | 
| Daniel Vetter | 2e43105 | 2012-07-04 22:42:15 +0200 | [diff] [blame] | 11178 | } | 
|  | 11179 |  | 
|  | 11180 | dev = set->crtc->dev; | 
|  | 11181 |  | 
|  | 11182 | ret = -ENOMEM; | 
|  | 11183 | config = kzalloc(sizeof(*config), GFP_KERNEL); | 
|  | 11184 | if (!config) | 
|  | 11185 | goto out_config; | 
|  | 11186 |  | 
|  | 11187 | ret = intel_set_config_save_state(dev, config); | 
|  | 11188 | if (ret) | 
|  | 11189 | goto out_config; | 
|  | 11190 |  | 
|  | 11191 | save_set.crtc = set->crtc; | 
|  | 11192 | save_set.mode = &set->crtc->mode; | 
|  | 11193 | save_set.x = set->crtc->x; | 
|  | 11194 | save_set.y = set->crtc->y; | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 11195 | save_set.fb = set->crtc->primary->fb; | 
| Daniel Vetter | 2e43105 | 2012-07-04 22:42:15 +0200 | [diff] [blame] | 11196 |  | 
|  | 11197 | /* Compute whether we need a full modeset, only an fb base update or no | 
|  | 11198 | * change at all. In the future we might also check whether only the | 
|  | 11199 | * mode changed, e.g. for LVDS where we only change the panel fitter in | 
|  | 11200 | * such cases. */ | 
|  | 11201 | intel_set_config_compute_mode_changes(set, config); | 
|  | 11202 |  | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 11203 | ret = intel_modeset_stage_output_state(dev, set, config); | 
| Daniel Vetter | 2e43105 | 2012-07-04 22:42:15 +0200 | [diff] [blame] | 11204 | if (ret) | 
|  | 11205 | goto fail; | 
|  | 11206 |  | 
| Daniel Vetter | 5e2b584 | 2012-07-04 22:41:29 +0200 | [diff] [blame] | 11207 | if (config->mode_changed) { | 
| Chris Wilson | c0c36b94 | 2012-12-19 16:08:43 +0000 | [diff] [blame] | 11208 | ret = intel_set_mode(set->crtc, set->mode, | 
|  | 11209 | set->x, set->y, set->fb); | 
| Daniel Vetter | 5e2b584 | 2012-07-04 22:41:29 +0200 | [diff] [blame] | 11210 | } else if (config->fb_changed) { | 
| Matt Roper | 3b150f0 | 2014-05-29 08:06:53 -0700 | [diff] [blame] | 11211 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 11212 | struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc); | 
|  | 11213 |  | 
| Ville Syrjälä | 4878cae | 2013-02-18 19:08:48 +0200 | [diff] [blame] | 11214 | intel_crtc_wait_for_pending_flips(set->crtc); | 
|  | 11215 |  | 
| Daniel Vetter | 4f660f4 | 2012-07-02 09:47:37 +0200 | [diff] [blame] | 11216 | ret = intel_pipe_set_base(set->crtc, | 
| Daniel Vetter | 94352cf | 2012-07-05 22:51:56 +0200 | [diff] [blame] | 11217 | set->x, set->y, set->fb); | 
| Matt Roper | 3b150f0 | 2014-05-29 08:06:53 -0700 | [diff] [blame] | 11218 |  | 
|  | 11219 | /* | 
|  | 11220 | * We need to make sure the primary plane is re-enabled if it | 
|  | 11221 | * has previously been turned off. | 
|  | 11222 | */ | 
|  | 11223 | if (!intel_crtc->primary_enabled && ret == 0) { | 
|  | 11224 | WARN_ON(!intel_crtc->active); | 
|  | 11225 | intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane, | 
|  | 11226 | intel_crtc->pipe); | 
|  | 11227 | } | 
|  | 11228 |  | 
| Jesse Barnes | 7ca51a3 | 2014-01-07 13:50:49 -0800 | [diff] [blame] | 11229 | /* | 
|  | 11230 | * In the fastboot case this may be our only check of the | 
|  | 11231 | * state after boot.  It would be better to only do it on | 
|  | 11232 | * the first update, but we don't have a nice way of doing that | 
|  | 11233 | * (and really, set_config isn't used much for high freq page | 
|  | 11234 | * flipping, so increasing its cost here shouldn't be a big | 
|  | 11235 | * deal). | 
|  | 11236 | */ | 
| Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 11237 | if (i915.fastboot && ret == 0) | 
| Jesse Barnes | 7ca51a3 | 2014-01-07 13:50:49 -0800 | [diff] [blame] | 11238 | intel_modeset_check_state(set->crtc->dev); | 
| Daniel Vetter | 50f5611 | 2012-07-02 09:35:43 +0200 | [diff] [blame] | 11239 | } | 
|  | 11240 |  | 
| Chris Wilson | 2d05eae | 2013-05-03 17:36:25 +0100 | [diff] [blame] | 11241 | if (ret) { | 
| Daniel Vetter | bf67dfe | 2013-06-25 11:06:52 +0200 | [diff] [blame] | 11242 | DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n", | 
|  | 11243 | set->crtc->base.id, ret); | 
| Daniel Vetter | 50f5611 | 2012-07-02 09:35:43 +0200 | [diff] [blame] | 11244 | fail: | 
| Chris Wilson | 2d05eae | 2013-05-03 17:36:25 +0100 | [diff] [blame] | 11245 | intel_set_config_restore_state(dev, config); | 
| Daniel Vetter | 50f5611 | 2012-07-02 09:35:43 +0200 | [diff] [blame] | 11246 |  | 
| Ville Syrjälä | 7d00a1f | 2014-01-10 11:28:09 +0200 | [diff] [blame] | 11247 | /* | 
|  | 11248 | * HACK: if the pipe was on, but we didn't have a framebuffer, | 
|  | 11249 | * force the pipe off to avoid oopsing in the modeset code | 
|  | 11250 | * due to fb==NULL. This should only happen during boot since | 
|  | 11251 | * we don't yet reconstruct the FB from the hardware state. | 
|  | 11252 | */ | 
|  | 11253 | if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb) | 
|  | 11254 | disable_crtc_nofb(to_intel_crtc(save_set.crtc)); | 
|  | 11255 |  | 
| Chris Wilson | 2d05eae | 2013-05-03 17:36:25 +0100 | [diff] [blame] | 11256 | /* Try to restore the config */ | 
|  | 11257 | if (config->mode_changed && | 
|  | 11258 | intel_set_mode(save_set.crtc, save_set.mode, | 
|  | 11259 | save_set.x, save_set.y, save_set.fb)) | 
|  | 11260 | DRM_ERROR("failed to restore config after modeset failure\n"); | 
|  | 11261 | } | 
| Daniel Vetter | 50f5611 | 2012-07-02 09:35:43 +0200 | [diff] [blame] | 11262 |  | 
| Daniel Vetter | d9e5560 | 2012-07-04 22:16:09 +0200 | [diff] [blame] | 11263 | out_config: | 
|  | 11264 | intel_set_config_free(config); | 
| Daniel Vetter | 50f5611 | 2012-07-02 09:35:43 +0200 | [diff] [blame] | 11265 | return ret; | 
|  | 11266 | } | 
|  | 11267 |  | 
| Chris Wilson | f6e5b16 | 2011-04-12 18:06:51 +0100 | [diff] [blame] | 11268 | static const struct drm_crtc_funcs intel_crtc_funcs = { | 
| Chris Wilson | f6e5b16 | 2011-04-12 18:06:51 +0100 | [diff] [blame] | 11269 | .gamma_set = intel_crtc_gamma_set, | 
| Daniel Vetter | 50f5611 | 2012-07-02 09:35:43 +0200 | [diff] [blame] | 11270 | .set_config = intel_crtc_set_config, | 
| Chris Wilson | f6e5b16 | 2011-04-12 18:06:51 +0100 | [diff] [blame] | 11271 | .destroy = intel_crtc_destroy, | 
|  | 11272 | .page_flip = intel_crtc_page_flip, | 
|  | 11273 | }; | 
|  | 11274 |  | 
| Paulo Zanoni | 79f689a | 2012-10-05 12:05:52 -0300 | [diff] [blame] | 11275 | static void intel_cpu_pll_init(struct drm_device *dev) | 
|  | 11276 | { | 
| Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 11277 | if (HAS_DDI(dev)) | 
| Paulo Zanoni | 79f689a | 2012-10-05 12:05:52 -0300 | [diff] [blame] | 11278 | intel_ddi_pll_init(dev); | 
|  | 11279 | } | 
|  | 11280 |  | 
| Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 11281 | static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv, | 
|  | 11282 | struct intel_shared_dpll *pll, | 
|  | 11283 | struct intel_dpll_hw_state *hw_state) | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 11284 | { | 
| Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 11285 | uint32_t val; | 
|  | 11286 |  | 
|  | 11287 | val = I915_READ(PCH_DPLL(pll->id)); | 
| Daniel Vetter | 66e985c | 2013-06-05 13:34:20 +0200 | [diff] [blame] | 11288 | hw_state->dpll = val; | 
|  | 11289 | hw_state->fp0 = I915_READ(PCH_FP0(pll->id)); | 
|  | 11290 | hw_state->fp1 = I915_READ(PCH_FP1(pll->id)); | 
| Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 11291 |  | 
|  | 11292 | return val & DPLL_VCO_ENABLE; | 
|  | 11293 | } | 
|  | 11294 |  | 
| Daniel Vetter | 15bdd4c | 2013-06-05 13:34:23 +0200 | [diff] [blame] | 11295 | static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv, | 
|  | 11296 | struct intel_shared_dpll *pll) | 
|  | 11297 | { | 
|  | 11298 | I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0); | 
|  | 11299 | I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1); | 
|  | 11300 | } | 
|  | 11301 |  | 
| Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 11302 | static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv, | 
|  | 11303 | struct intel_shared_dpll *pll) | 
|  | 11304 | { | 
| Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 11305 | /* PCH refclock must be enabled first */ | 
| Paulo Zanoni | 89eff4b | 2014-01-08 11:12:28 -0200 | [diff] [blame] | 11306 | ibx_assert_pch_refclk_enabled(dev_priv); | 
| Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 11307 |  | 
| Daniel Vetter | 15bdd4c | 2013-06-05 13:34:23 +0200 | [diff] [blame] | 11308 | I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll); | 
|  | 11309 |  | 
|  | 11310 | /* Wait for the clocks to stabilize. */ | 
|  | 11311 | POSTING_READ(PCH_DPLL(pll->id)); | 
|  | 11312 | udelay(150); | 
|  | 11313 |  | 
|  | 11314 | /* The pixel multiplier can only be updated once the | 
|  | 11315 | * DPLL is enabled and the clocks are stable. | 
|  | 11316 | * | 
|  | 11317 | * So write it again. | 
|  | 11318 | */ | 
|  | 11319 | I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll); | 
|  | 11320 | POSTING_READ(PCH_DPLL(pll->id)); | 
| Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 11321 | udelay(200); | 
|  | 11322 | } | 
|  | 11323 |  | 
|  | 11324 | static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv, | 
|  | 11325 | struct intel_shared_dpll *pll) | 
|  | 11326 | { | 
|  | 11327 | struct drm_device *dev = dev_priv->dev; | 
|  | 11328 | struct intel_crtc *crtc; | 
| Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 11329 |  | 
|  | 11330 | /* Make sure no transcoder isn't still depending on us. */ | 
| Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 11331 | for_each_intel_crtc(dev, crtc) { | 
| Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 11332 | if (intel_crtc_to_shared_dpll(crtc) == pll) | 
|  | 11333 | assert_pch_transcoder_disabled(dev_priv, crtc->pipe); | 
|  | 11334 | } | 
|  | 11335 |  | 
| Daniel Vetter | 15bdd4c | 2013-06-05 13:34:23 +0200 | [diff] [blame] | 11336 | I915_WRITE(PCH_DPLL(pll->id), 0); | 
|  | 11337 | POSTING_READ(PCH_DPLL(pll->id)); | 
| Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 11338 | udelay(200); | 
|  | 11339 | } | 
|  | 11340 |  | 
| Daniel Vetter | 46edb02 | 2013-06-05 13:34:12 +0200 | [diff] [blame] | 11341 | static char *ibx_pch_dpll_names[] = { | 
|  | 11342 | "PCH DPLL A", | 
|  | 11343 | "PCH DPLL B", | 
|  | 11344 | }; | 
|  | 11345 |  | 
| Daniel Vetter | 7c74ade | 2013-06-05 13:34:11 +0200 | [diff] [blame] | 11346 | static void ibx_pch_dpll_init(struct drm_device *dev) | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 11347 | { | 
| Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 11348 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 11349 | int i; | 
|  | 11350 |  | 
| Daniel Vetter | 7c74ade | 2013-06-05 13:34:11 +0200 | [diff] [blame] | 11351 | dev_priv->num_shared_dpll = 2; | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 11352 |  | 
| Daniel Vetter | e72f9fb | 2013-06-05 13:34:06 +0200 | [diff] [blame] | 11353 | for (i = 0; i < dev_priv->num_shared_dpll; i++) { | 
| Daniel Vetter | 46edb02 | 2013-06-05 13:34:12 +0200 | [diff] [blame] | 11354 | dev_priv->shared_dplls[i].id = i; | 
|  | 11355 | dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i]; | 
| Daniel Vetter | 15bdd4c | 2013-06-05 13:34:23 +0200 | [diff] [blame] | 11356 | dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set; | 
| Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 11357 | dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable; | 
|  | 11358 | dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable; | 
| Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 11359 | dev_priv->shared_dplls[i].get_hw_state = | 
|  | 11360 | ibx_pch_dpll_get_hw_state; | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 11361 | } | 
|  | 11362 | } | 
|  | 11363 |  | 
| Daniel Vetter | 7c74ade | 2013-06-05 13:34:11 +0200 | [diff] [blame] | 11364 | static void intel_shared_dpll_init(struct drm_device *dev) | 
|  | 11365 | { | 
| Daniel Vetter | e7b903d | 2013-06-05 13:34:14 +0200 | [diff] [blame] | 11366 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Daniel Vetter | 7c74ade | 2013-06-05 13:34:11 +0200 | [diff] [blame] | 11367 |  | 
|  | 11368 | if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) | 
|  | 11369 | ibx_pch_dpll_init(dev); | 
|  | 11370 | else | 
|  | 11371 | dev_priv->num_shared_dpll = 0; | 
|  | 11372 |  | 
|  | 11373 | BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS); | 
| Daniel Vetter | 7c74ade | 2013-06-05 13:34:11 +0200 | [diff] [blame] | 11374 | } | 
|  | 11375 |  | 
| Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 11376 | static int | 
|  | 11377 | intel_primary_plane_disable(struct drm_plane *plane) | 
|  | 11378 | { | 
|  | 11379 | struct drm_device *dev = plane->dev; | 
|  | 11380 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 11381 | struct intel_plane *intel_plane = to_intel_plane(plane); | 
|  | 11382 | struct intel_crtc *intel_crtc; | 
|  | 11383 |  | 
|  | 11384 | if (!plane->fb) | 
|  | 11385 | return 0; | 
|  | 11386 |  | 
|  | 11387 | BUG_ON(!plane->crtc); | 
|  | 11388 |  | 
|  | 11389 | intel_crtc = to_intel_crtc(plane->crtc); | 
|  | 11390 |  | 
|  | 11391 | /* | 
|  | 11392 | * Even though we checked plane->fb above, it's still possible that | 
|  | 11393 | * the primary plane has been implicitly disabled because the crtc | 
|  | 11394 | * coordinates given weren't visible, or because we detected | 
|  | 11395 | * that it was 100% covered by a sprite plane.  Or, the CRTC may be | 
|  | 11396 | * off and we've set a fb, but haven't actually turned on the CRTC yet. | 
|  | 11397 | * In either case, we need to unpin the FB and let the fb pointer get | 
|  | 11398 | * updated, but otherwise we don't need to touch the hardware. | 
|  | 11399 | */ | 
|  | 11400 | if (!intel_crtc->primary_enabled) | 
|  | 11401 | goto disable_unpin; | 
|  | 11402 |  | 
|  | 11403 | intel_crtc_wait_for_pending_flips(plane->crtc); | 
|  | 11404 | intel_disable_primary_hw_plane(dev_priv, intel_plane->plane, | 
|  | 11405 | intel_plane->pipe); | 
| Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 11406 | disable_unpin: | 
| Matt Roper | 4c34574 | 2014-07-09 16:22:10 -0700 | [diff] [blame] | 11407 | mutex_lock(&dev->struct_mutex); | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 11408 | i915_gem_track_fb(intel_fb_obj(plane->fb), NULL, | 
| Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 11409 | INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe)); | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 11410 | intel_unpin_fb_obj(intel_fb_obj(plane->fb)); | 
| Matt Roper | 4c34574 | 2014-07-09 16:22:10 -0700 | [diff] [blame] | 11411 | mutex_unlock(&dev->struct_mutex); | 
| Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 11412 | plane->fb = NULL; | 
|  | 11413 |  | 
|  | 11414 | return 0; | 
|  | 11415 | } | 
|  | 11416 |  | 
|  | 11417 | static int | 
|  | 11418 | intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc, | 
|  | 11419 | struct drm_framebuffer *fb, int crtc_x, int crtc_y, | 
|  | 11420 | unsigned int crtc_w, unsigned int crtc_h, | 
|  | 11421 | uint32_t src_x, uint32_t src_y, | 
|  | 11422 | uint32_t src_w, uint32_t src_h) | 
|  | 11423 | { | 
|  | 11424 | struct drm_device *dev = crtc->dev; | 
|  | 11425 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 11426 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 11427 | struct intel_plane *intel_plane = to_intel_plane(plane); | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 11428 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); | 
|  | 11429 | struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb); | 
| Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 11430 | struct drm_rect dest = { | 
|  | 11431 | /* integer pixels */ | 
|  | 11432 | .x1 = crtc_x, | 
|  | 11433 | .y1 = crtc_y, | 
|  | 11434 | .x2 = crtc_x + crtc_w, | 
|  | 11435 | .y2 = crtc_y + crtc_h, | 
|  | 11436 | }; | 
|  | 11437 | struct drm_rect src = { | 
|  | 11438 | /* 16.16 fixed point */ | 
|  | 11439 | .x1 = src_x, | 
|  | 11440 | .y1 = src_y, | 
|  | 11441 | .x2 = src_x + src_w, | 
|  | 11442 | .y2 = src_y + src_h, | 
|  | 11443 | }; | 
|  | 11444 | const struct drm_rect clip = { | 
|  | 11445 | /* integer pixels */ | 
|  | 11446 | .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0, | 
|  | 11447 | .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0, | 
|  | 11448 | }; | 
|  | 11449 | bool visible; | 
|  | 11450 | int ret; | 
|  | 11451 |  | 
|  | 11452 | ret = drm_plane_helper_check_update(plane, crtc, fb, | 
|  | 11453 | &src, &dest, &clip, | 
|  | 11454 | DRM_PLANE_HELPER_NO_SCALING, | 
|  | 11455 | DRM_PLANE_HELPER_NO_SCALING, | 
|  | 11456 | false, true, &visible); | 
|  | 11457 |  | 
|  | 11458 | if (ret) | 
|  | 11459 | return ret; | 
|  | 11460 |  | 
|  | 11461 | /* | 
|  | 11462 | * If the CRTC isn't enabled, we're just pinning the framebuffer, | 
|  | 11463 | * updating the fb pointer, and returning without touching the | 
|  | 11464 | * hardware.  This allows us to later do a drmModeSetCrtc with fb=-1 to | 
|  | 11465 | * turn on the display with all planes setup as desired. | 
|  | 11466 | */ | 
|  | 11467 | if (!crtc->enabled) { | 
| Matt Roper | 4c34574 | 2014-07-09 16:22:10 -0700 | [diff] [blame] | 11468 | mutex_lock(&dev->struct_mutex); | 
|  | 11469 |  | 
| Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 11470 | /* | 
|  | 11471 | * If we already called setplane while the crtc was disabled, | 
|  | 11472 | * we may have an fb pinned; unpin it. | 
|  | 11473 | */ | 
|  | 11474 | if (plane->fb) | 
| Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 11475 | intel_unpin_fb_obj(old_obj); | 
|  | 11476 |  | 
|  | 11477 | i915_gem_track_fb(old_obj, obj, | 
|  | 11478 | INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe)); | 
| Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 11479 |  | 
|  | 11480 | /* Pin and return without programming hardware */ | 
| Matt Roper | 4c34574 | 2014-07-09 16:22:10 -0700 | [diff] [blame] | 11481 | ret = intel_pin_and_fence_fb_obj(dev, obj, NULL); | 
|  | 11482 | mutex_unlock(&dev->struct_mutex); | 
|  | 11483 |  | 
|  | 11484 | return ret; | 
| Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 11485 | } | 
|  | 11486 |  | 
|  | 11487 | intel_crtc_wait_for_pending_flips(crtc); | 
|  | 11488 |  | 
|  | 11489 | /* | 
|  | 11490 | * If clipping results in a non-visible primary plane, we'll disable | 
|  | 11491 | * the primary plane.  Note that this is a bit different than what | 
|  | 11492 | * happens if userspace explicitly disables the plane by passing fb=0 | 
|  | 11493 | * because plane->fb still gets set and pinned. | 
|  | 11494 | */ | 
|  | 11495 | if (!visible) { | 
| Matt Roper | 4c34574 | 2014-07-09 16:22:10 -0700 | [diff] [blame] | 11496 | mutex_lock(&dev->struct_mutex); | 
|  | 11497 |  | 
| Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 11498 | /* | 
|  | 11499 | * Try to pin the new fb first so that we can bail out if we | 
|  | 11500 | * fail. | 
|  | 11501 | */ | 
|  | 11502 | if (plane->fb != fb) { | 
| Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 11503 | ret = intel_pin_and_fence_fb_obj(dev, obj, NULL); | 
| Matt Roper | 4c34574 | 2014-07-09 16:22:10 -0700 | [diff] [blame] | 11504 | if (ret) { | 
|  | 11505 | mutex_unlock(&dev->struct_mutex); | 
| Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 11506 | return ret; | 
| Matt Roper | 4c34574 | 2014-07-09 16:22:10 -0700 | [diff] [blame] | 11507 | } | 
| Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 11508 | } | 
|  | 11509 |  | 
| Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 11510 | i915_gem_track_fb(old_obj, obj, | 
|  | 11511 | INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe)); | 
|  | 11512 |  | 
| Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 11513 | if (intel_crtc->primary_enabled) | 
|  | 11514 | intel_disable_primary_hw_plane(dev_priv, | 
|  | 11515 | intel_plane->plane, | 
|  | 11516 | intel_plane->pipe); | 
|  | 11517 |  | 
|  | 11518 |  | 
|  | 11519 | if (plane->fb != fb) | 
|  | 11520 | if (plane->fb) | 
| Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 11521 | intel_unpin_fb_obj(old_obj); | 
| Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 11522 |  | 
| Matt Roper | 4c34574 | 2014-07-09 16:22:10 -0700 | [diff] [blame] | 11523 | mutex_unlock(&dev->struct_mutex); | 
|  | 11524 |  | 
| Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 11525 | return 0; | 
|  | 11526 | } | 
|  | 11527 |  | 
|  | 11528 | ret = intel_pipe_set_base(crtc, src.x1, src.y1, fb); | 
|  | 11529 | if (ret) | 
|  | 11530 | return ret; | 
|  | 11531 |  | 
|  | 11532 | if (!intel_crtc->primary_enabled) | 
|  | 11533 | intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane, | 
|  | 11534 | intel_crtc->pipe); | 
|  | 11535 |  | 
|  | 11536 | return 0; | 
|  | 11537 | } | 
|  | 11538 |  | 
| Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 11539 | /* Common destruction function for both primary and cursor planes */ | 
|  | 11540 | static void intel_plane_destroy(struct drm_plane *plane) | 
| Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 11541 | { | 
|  | 11542 | struct intel_plane *intel_plane = to_intel_plane(plane); | 
|  | 11543 | drm_plane_cleanup(plane); | 
|  | 11544 | kfree(intel_plane); | 
|  | 11545 | } | 
|  | 11546 |  | 
|  | 11547 | static const struct drm_plane_funcs intel_primary_plane_funcs = { | 
|  | 11548 | .update_plane = intel_primary_plane_setplane, | 
|  | 11549 | .disable_plane = intel_primary_plane_disable, | 
| Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 11550 | .destroy = intel_plane_destroy, | 
| Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 11551 | }; | 
|  | 11552 |  | 
|  | 11553 | static struct drm_plane *intel_primary_plane_create(struct drm_device *dev, | 
|  | 11554 | int pipe) | 
|  | 11555 | { | 
|  | 11556 | struct intel_plane *primary; | 
|  | 11557 | const uint32_t *intel_primary_formats; | 
|  | 11558 | int num_formats; | 
|  | 11559 |  | 
|  | 11560 | primary = kzalloc(sizeof(*primary), GFP_KERNEL); | 
|  | 11561 | if (primary == NULL) | 
|  | 11562 | return NULL; | 
|  | 11563 |  | 
|  | 11564 | primary->can_scale = false; | 
|  | 11565 | primary->max_downscale = 1; | 
|  | 11566 | primary->pipe = pipe; | 
|  | 11567 | primary->plane = pipe; | 
|  | 11568 | if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) | 
|  | 11569 | primary->plane = !pipe; | 
|  | 11570 |  | 
|  | 11571 | if (INTEL_INFO(dev)->gen <= 3) { | 
|  | 11572 | intel_primary_formats = intel_primary_formats_gen2; | 
|  | 11573 | num_formats = ARRAY_SIZE(intel_primary_formats_gen2); | 
|  | 11574 | } else { | 
|  | 11575 | intel_primary_formats = intel_primary_formats_gen4; | 
|  | 11576 | num_formats = ARRAY_SIZE(intel_primary_formats_gen4); | 
|  | 11577 | } | 
|  | 11578 |  | 
|  | 11579 | drm_universal_plane_init(dev, &primary->base, 0, | 
|  | 11580 | &intel_primary_plane_funcs, | 
|  | 11581 | intel_primary_formats, num_formats, | 
|  | 11582 | DRM_PLANE_TYPE_PRIMARY); | 
|  | 11583 | return &primary->base; | 
|  | 11584 | } | 
|  | 11585 |  | 
| Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 11586 | static int | 
|  | 11587 | intel_cursor_plane_disable(struct drm_plane *plane) | 
|  | 11588 | { | 
|  | 11589 | if (!plane->fb) | 
|  | 11590 | return 0; | 
|  | 11591 |  | 
|  | 11592 | BUG_ON(!plane->crtc); | 
|  | 11593 |  | 
|  | 11594 | return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0); | 
|  | 11595 | } | 
|  | 11596 |  | 
|  | 11597 | static int | 
|  | 11598 | intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc, | 
|  | 11599 | struct drm_framebuffer *fb, int crtc_x, int crtc_y, | 
|  | 11600 | unsigned int crtc_w, unsigned int crtc_h, | 
|  | 11601 | uint32_t src_x, uint32_t src_y, | 
|  | 11602 | uint32_t src_w, uint32_t src_h) | 
|  | 11603 | { | 
|  | 11604 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | 
|  | 11605 | struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb); | 
|  | 11606 | struct drm_i915_gem_object *obj = intel_fb->obj; | 
|  | 11607 | struct drm_rect dest = { | 
|  | 11608 | /* integer pixels */ | 
|  | 11609 | .x1 = crtc_x, | 
|  | 11610 | .y1 = crtc_y, | 
|  | 11611 | .x2 = crtc_x + crtc_w, | 
|  | 11612 | .y2 = crtc_y + crtc_h, | 
|  | 11613 | }; | 
|  | 11614 | struct drm_rect src = { | 
|  | 11615 | /* 16.16 fixed point */ | 
|  | 11616 | .x1 = src_x, | 
|  | 11617 | .y1 = src_y, | 
|  | 11618 | .x2 = src_x + src_w, | 
|  | 11619 | .y2 = src_y + src_h, | 
|  | 11620 | }; | 
|  | 11621 | const struct drm_rect clip = { | 
|  | 11622 | /* integer pixels */ | 
|  | 11623 | .x2 = intel_crtc->config.pipe_src_w, | 
|  | 11624 | .y2 = intel_crtc->config.pipe_src_h, | 
|  | 11625 | }; | 
|  | 11626 | bool visible; | 
|  | 11627 | int ret; | 
|  | 11628 |  | 
|  | 11629 | ret = drm_plane_helper_check_update(plane, crtc, fb, | 
|  | 11630 | &src, &dest, &clip, | 
|  | 11631 | DRM_PLANE_HELPER_NO_SCALING, | 
|  | 11632 | DRM_PLANE_HELPER_NO_SCALING, | 
|  | 11633 | true, true, &visible); | 
|  | 11634 | if (ret) | 
|  | 11635 | return ret; | 
|  | 11636 |  | 
|  | 11637 | crtc->cursor_x = crtc_x; | 
|  | 11638 | crtc->cursor_y = crtc_y; | 
|  | 11639 | if (fb != crtc->cursor->fb) { | 
|  | 11640 | return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h); | 
|  | 11641 | } else { | 
|  | 11642 | intel_crtc_update_cursor(crtc, visible); | 
|  | 11643 | return 0; | 
|  | 11644 | } | 
|  | 11645 | } | 
|  | 11646 | static const struct drm_plane_funcs intel_cursor_plane_funcs = { | 
|  | 11647 | .update_plane = intel_cursor_plane_update, | 
|  | 11648 | .disable_plane = intel_cursor_plane_disable, | 
|  | 11649 | .destroy = intel_plane_destroy, | 
|  | 11650 | }; | 
|  | 11651 |  | 
|  | 11652 | static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev, | 
|  | 11653 | int pipe) | 
|  | 11654 | { | 
|  | 11655 | struct intel_plane *cursor; | 
|  | 11656 |  | 
|  | 11657 | cursor = kzalloc(sizeof(*cursor), GFP_KERNEL); | 
|  | 11658 | if (cursor == NULL) | 
|  | 11659 | return NULL; | 
|  | 11660 |  | 
|  | 11661 | cursor->can_scale = false; | 
|  | 11662 | cursor->max_downscale = 1; | 
|  | 11663 | cursor->pipe = pipe; | 
|  | 11664 | cursor->plane = pipe; | 
|  | 11665 |  | 
|  | 11666 | drm_universal_plane_init(dev, &cursor->base, 0, | 
|  | 11667 | &intel_cursor_plane_funcs, | 
|  | 11668 | intel_cursor_formats, | 
|  | 11669 | ARRAY_SIZE(intel_cursor_formats), | 
|  | 11670 | DRM_PLANE_TYPE_CURSOR); | 
|  | 11671 | return &cursor->base; | 
|  | 11672 | } | 
|  | 11673 |  | 
| Hannes Eder | b358d0a | 2008-12-18 21:18:47 +0100 | [diff] [blame] | 11674 | static void intel_crtc_init(struct drm_device *dev, int pipe) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11675 | { | 
| Jani Nikula | fbee40d | 2014-03-31 14:27:18 +0300 | [diff] [blame] | 11676 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11677 | struct intel_crtc *intel_crtc; | 
| Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 11678 | struct drm_plane *primary = NULL; | 
|  | 11679 | struct drm_plane *cursor = NULL; | 
| Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 11680 | int i, ret; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11681 |  | 
| Daniel Vetter | 955382f | 2013-09-19 14:05:45 +0200 | [diff] [blame] | 11682 | intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11683 | if (intel_crtc == NULL) | 
|  | 11684 | return; | 
|  | 11685 |  | 
| Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 11686 | primary = intel_primary_plane_create(dev, pipe); | 
| Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 11687 | if (!primary) | 
|  | 11688 | goto fail; | 
|  | 11689 |  | 
|  | 11690 | cursor = intel_cursor_plane_create(dev, pipe); | 
|  | 11691 | if (!cursor) | 
|  | 11692 | goto fail; | 
|  | 11693 |  | 
| Matt Roper | 465c120 | 2014-05-29 08:06:54 -0700 | [diff] [blame] | 11694 | ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary, | 
| Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 11695 | cursor, &intel_crtc_funcs); | 
|  | 11696 | if (ret) | 
|  | 11697 | goto fail; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11698 |  | 
|  | 11699 | drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11700 | for (i = 0; i < 256; i++) { | 
|  | 11701 | intel_crtc->lut_r[i] = i; | 
|  | 11702 | intel_crtc->lut_g[i] = i; | 
|  | 11703 | intel_crtc->lut_b[i] = i; | 
|  | 11704 | } | 
|  | 11705 |  | 
| Ville Syrjälä | 1f1c2e2 | 2013-11-28 17:30:01 +0200 | [diff] [blame] | 11706 | /* | 
|  | 11707 | * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port | 
| Daniel Vetter | 8c0f92e | 2014-06-16 02:08:26 +0200 | [diff] [blame] | 11708 | * is hooked to pipe B. Hence we want plane A feeding pipe B. | 
| Ville Syrjälä | 1f1c2e2 | 2013-11-28 17:30:01 +0200 | [diff] [blame] | 11709 | */ | 
| Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 11710 | intel_crtc->pipe = pipe; | 
|  | 11711 | intel_crtc->plane = pipe; | 
| Daniel Vetter | 3a77c4c | 2014-01-10 08:50:12 +0100 | [diff] [blame] | 11712 | if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) { | 
| Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 11713 | DRM_DEBUG_KMS("swapping pipes & planes for FBC\n"); | 
| Chris Wilson | e2e767a | 2010-09-13 16:53:12 +0100 | [diff] [blame] | 11714 | intel_crtc->plane = !pipe; | 
| Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 11715 | } | 
|  | 11716 |  | 
| Chris Wilson | 4b0e333 | 2014-05-30 16:35:26 +0300 | [diff] [blame] | 11717 | intel_crtc->cursor_base = ~0; | 
|  | 11718 | intel_crtc->cursor_cntl = ~0; | 
|  | 11719 |  | 
| Ville Syrjälä | 8d7849d | 2014-04-29 13:35:46 +0300 | [diff] [blame] | 11720 | init_waitqueue_head(&intel_crtc->vbl_wait); | 
|  | 11721 |  | 
| Jesse Barnes | 22fd0fa | 2009-12-02 13:42:53 -0800 | [diff] [blame] | 11722 | BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) || | 
|  | 11723 | dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL); | 
|  | 11724 | dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base; | 
|  | 11725 | dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base; | 
|  | 11726 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11727 | drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs); | 
| Daniel Vetter | 87b6b10 | 2014-05-15 15:33:46 +0200 | [diff] [blame] | 11728 |  | 
|  | 11729 | WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe); | 
| Matt Roper | 3d7d651 | 2014-06-10 08:28:13 -0700 | [diff] [blame] | 11730 | return; | 
|  | 11731 |  | 
|  | 11732 | fail: | 
|  | 11733 | if (primary) | 
|  | 11734 | drm_plane_cleanup(primary); | 
|  | 11735 | if (cursor) | 
|  | 11736 | drm_plane_cleanup(cursor); | 
|  | 11737 | kfree(intel_crtc); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11738 | } | 
|  | 11739 |  | 
| Jesse Barnes | 752aa88 | 2013-10-31 18:55:49 +0200 | [diff] [blame] | 11740 | enum pipe intel_get_pipe_from_connector(struct intel_connector *connector) | 
|  | 11741 | { | 
|  | 11742 | struct drm_encoder *encoder = connector->base.encoder; | 
| Daniel Vetter | 6e9f798 | 2014-05-29 23:54:47 +0200 | [diff] [blame] | 11743 | struct drm_device *dev = connector->base.dev; | 
| Jesse Barnes | 752aa88 | 2013-10-31 18:55:49 +0200 | [diff] [blame] | 11744 |  | 
| Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 11745 | WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex)); | 
| Jesse Barnes | 752aa88 | 2013-10-31 18:55:49 +0200 | [diff] [blame] | 11746 |  | 
|  | 11747 | if (!encoder) | 
|  | 11748 | return INVALID_PIPE; | 
|  | 11749 |  | 
|  | 11750 | return to_intel_crtc(encoder->crtc)->pipe; | 
|  | 11751 | } | 
|  | 11752 |  | 
| Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 11753 | int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data, | 
| Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 11754 | struct drm_file *file) | 
| Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 11755 | { | 
| Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 11756 | struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data; | 
| Daniel Vetter | c05422d | 2009-08-11 16:05:30 +0200 | [diff] [blame] | 11757 | struct drm_mode_object *drmmode_obj; | 
|  | 11758 | struct intel_crtc *crtc; | 
| Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 11759 |  | 
| Daniel Vetter | 1cff8f6 | 2012-04-24 09:55:08 +0200 | [diff] [blame] | 11760 | if (!drm_core_check_feature(dev, DRIVER_MODESET)) | 
|  | 11761 | return -ENODEV; | 
| Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 11762 |  | 
| Daniel Vetter | c05422d | 2009-08-11 16:05:30 +0200 | [diff] [blame] | 11763 | drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id, | 
|  | 11764 | DRM_MODE_OBJECT_CRTC); | 
| Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 11765 |  | 
| Daniel Vetter | c05422d | 2009-08-11 16:05:30 +0200 | [diff] [blame] | 11766 | if (!drmmode_obj) { | 
| Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 11767 | DRM_ERROR("no such CRTC id\n"); | 
| Ville Syrjälä | 3f2c205 | 2013-10-17 13:35:03 +0300 | [diff] [blame] | 11768 | return -ENOENT; | 
| Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 11769 | } | 
|  | 11770 |  | 
| Daniel Vetter | c05422d | 2009-08-11 16:05:30 +0200 | [diff] [blame] | 11771 | crtc = to_intel_crtc(obj_to_crtc(drmmode_obj)); | 
|  | 11772 | pipe_from_crtc_id->pipe = crtc->pipe; | 
| Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 11773 |  | 
| Daniel Vetter | c05422d | 2009-08-11 16:05:30 +0200 | [diff] [blame] | 11774 | return 0; | 
| Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 11775 | } | 
|  | 11776 |  | 
| Daniel Vetter | 66a9278 | 2012-07-12 20:08:18 +0200 | [diff] [blame] | 11777 | static int intel_encoder_clones(struct intel_encoder *encoder) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11778 | { | 
| Daniel Vetter | 66a9278 | 2012-07-12 20:08:18 +0200 | [diff] [blame] | 11779 | struct drm_device *dev = encoder->base.dev; | 
|  | 11780 | struct intel_encoder *source_encoder; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11781 | int index_mask = 0; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11782 | int entry = 0; | 
|  | 11783 |  | 
| Daniel Vetter | 66a9278 | 2012-07-12 20:08:18 +0200 | [diff] [blame] | 11784 | list_for_each_entry(source_encoder, | 
|  | 11785 | &dev->mode_config.encoder_list, base.head) { | 
| Ville Syrjälä | bc079e8 | 2014-03-03 16:15:28 +0200 | [diff] [blame] | 11786 | if (encoders_cloneable(encoder, source_encoder)) | 
| Daniel Vetter | 66a9278 | 2012-07-12 20:08:18 +0200 | [diff] [blame] | 11787 | index_mask |= (1 << entry); | 
|  | 11788 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11789 | entry++; | 
|  | 11790 | } | 
| Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 11791 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11792 | return index_mask; | 
|  | 11793 | } | 
|  | 11794 |  | 
| Chris Wilson | 4d30244 | 2010-12-14 19:21:29 +0000 | [diff] [blame] | 11795 | static bool has_edp_a(struct drm_device *dev) | 
|  | 11796 | { | 
|  | 11797 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 11798 |  | 
|  | 11799 | if (!IS_MOBILE(dev)) | 
|  | 11800 | return false; | 
|  | 11801 |  | 
|  | 11802 | if ((I915_READ(DP_A) & DP_DETECTED) == 0) | 
|  | 11803 | return false; | 
|  | 11804 |  | 
| Damien Lespiau | e358990 | 2014-02-07 19:12:50 +0000 | [diff] [blame] | 11805 | if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE)) | 
| Chris Wilson | 4d30244 | 2010-12-14 19:21:29 +0000 | [diff] [blame] | 11806 | return false; | 
|  | 11807 |  | 
|  | 11808 | return true; | 
|  | 11809 | } | 
|  | 11810 |  | 
| Damien Lespiau | ba0fbca | 2014-01-08 14:18:23 +0000 | [diff] [blame] | 11811 | const char *intel_output_name(int output) | 
|  | 11812 | { | 
|  | 11813 | static const char *names[] = { | 
|  | 11814 | [INTEL_OUTPUT_UNUSED] = "Unused", | 
|  | 11815 | [INTEL_OUTPUT_ANALOG] = "Analog", | 
|  | 11816 | [INTEL_OUTPUT_DVO] = "DVO", | 
|  | 11817 | [INTEL_OUTPUT_SDVO] = "SDVO", | 
|  | 11818 | [INTEL_OUTPUT_LVDS] = "LVDS", | 
|  | 11819 | [INTEL_OUTPUT_TVOUT] = "TV", | 
|  | 11820 | [INTEL_OUTPUT_HDMI] = "HDMI", | 
|  | 11821 | [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort", | 
|  | 11822 | [INTEL_OUTPUT_EDP] = "eDP", | 
|  | 11823 | [INTEL_OUTPUT_DSI] = "DSI", | 
|  | 11824 | [INTEL_OUTPUT_UNKNOWN] = "Unknown", | 
|  | 11825 | }; | 
|  | 11826 |  | 
|  | 11827 | if (output < 0 || output >= ARRAY_SIZE(names) || !names[output]) | 
|  | 11828 | return "Invalid"; | 
|  | 11829 |  | 
|  | 11830 | return names[output]; | 
|  | 11831 | } | 
|  | 11832 |  | 
| Jesse Barnes | 84b4e04 | 2014-06-25 08:24:29 -0700 | [diff] [blame] | 11833 | static bool intel_crt_present(struct drm_device *dev) | 
|  | 11834 | { | 
|  | 11835 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 11836 |  | 
|  | 11837 | if (IS_ULT(dev)) | 
|  | 11838 | return false; | 
|  | 11839 |  | 
|  | 11840 | if (IS_CHERRYVIEW(dev)) | 
|  | 11841 | return false; | 
|  | 11842 |  | 
|  | 11843 | if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support) | 
|  | 11844 | return false; | 
|  | 11845 |  | 
|  | 11846 | return true; | 
|  | 11847 | } | 
|  | 11848 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11849 | static void intel_setup_outputs(struct drm_device *dev) | 
|  | 11850 | { | 
| Eric Anholt | 725e30a | 2009-01-22 13:01:02 -0800 | [diff] [blame] | 11851 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 11852 | struct intel_encoder *encoder; | 
| Adam Jackson | cb0953d | 2010-07-16 14:46:29 -0400 | [diff] [blame] | 11853 | bool dpd_is_edp = false; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11854 |  | 
| Daniel Vetter | c909335 | 2013-06-06 22:22:47 +0200 | [diff] [blame] | 11855 | intel_lvds_init(dev); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11856 |  | 
| Jesse Barnes | 84b4e04 | 2014-06-25 08:24:29 -0700 | [diff] [blame] | 11857 | if (intel_crt_present(dev)) | 
| Paulo Zanoni | 79935fc | 2012-11-20 13:27:40 -0200 | [diff] [blame] | 11858 | intel_crt_init(dev); | 
| Adam Jackson | cb0953d | 2010-07-16 14:46:29 -0400 | [diff] [blame] | 11859 |  | 
| Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 11860 | if (HAS_DDI(dev)) { | 
| Eugeni Dodonov | 0e72a5b | 2012-05-09 15:37:27 -0300 | [diff] [blame] | 11861 | int found; | 
|  | 11862 |  | 
|  | 11863 | /* Haswell uses DDI functions to detect digital outputs */ | 
|  | 11864 | found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED; | 
|  | 11865 | /* DDI A only supports eDP */ | 
|  | 11866 | if (found) | 
|  | 11867 | intel_ddi_init(dev, PORT_A); | 
|  | 11868 |  | 
|  | 11869 | /* DDI B, C and D detection is indicated by the SFUSE_STRAP | 
|  | 11870 | * register */ | 
|  | 11871 | found = I915_READ(SFUSE_STRAP); | 
|  | 11872 |  | 
|  | 11873 | if (found & SFUSE_STRAP_DDIB_DETECTED) | 
|  | 11874 | intel_ddi_init(dev, PORT_B); | 
|  | 11875 | if (found & SFUSE_STRAP_DDIC_DETECTED) | 
|  | 11876 | intel_ddi_init(dev, PORT_C); | 
|  | 11877 | if (found & SFUSE_STRAP_DDID_DETECTED) | 
|  | 11878 | intel_ddi_init(dev, PORT_D); | 
|  | 11879 | } else if (HAS_PCH_SPLIT(dev)) { | 
| Adam Jackson | cb0953d | 2010-07-16 14:46:29 -0400 | [diff] [blame] | 11880 | int found; | 
| Ville Syrjälä | 5d8a775 | 2013-11-01 18:22:39 +0200 | [diff] [blame] | 11881 | dpd_is_edp = intel_dp_is_edp(dev, PORT_D); | 
| Daniel Vetter | 270b304 | 2012-10-27 15:52:05 +0200 | [diff] [blame] | 11882 |  | 
|  | 11883 | if (has_edp_a(dev)) | 
|  | 11884 | intel_dp_init(dev, DP_A, PORT_A); | 
| Adam Jackson | cb0953d | 2010-07-16 14:46:29 -0400 | [diff] [blame] | 11885 |  | 
| Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 11886 | if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) { | 
| Zhao Yakui | 461ed3c | 2010-03-30 15:11:33 +0800 | [diff] [blame] | 11887 | /* PCH SDVOB multiplex with HDMIB */ | 
| Daniel Vetter | eef4eac | 2012-03-23 23:43:35 +0100 | [diff] [blame] | 11888 | found = intel_sdvo_init(dev, PCH_SDVOB, true); | 
| Zhenyu Wang | 30ad48b | 2009-06-05 15:38:43 +0800 | [diff] [blame] | 11889 | if (!found) | 
| Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 11890 | intel_hdmi_init(dev, PCH_HDMIB, PORT_B); | 
| Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 11891 | if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED)) | 
| Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 11892 | intel_dp_init(dev, PCH_DP_B, PORT_B); | 
| Zhenyu Wang | 30ad48b | 2009-06-05 15:38:43 +0800 | [diff] [blame] | 11893 | } | 
|  | 11894 |  | 
| Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 11895 | if (I915_READ(PCH_HDMIC) & SDVO_DETECTED) | 
| Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 11896 | intel_hdmi_init(dev, PCH_HDMIC, PORT_C); | 
| Zhenyu Wang | 30ad48b | 2009-06-05 15:38:43 +0800 | [diff] [blame] | 11897 |  | 
| Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 11898 | if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED) | 
| Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 11899 | intel_hdmi_init(dev, PCH_HDMID, PORT_D); | 
| Zhenyu Wang | 30ad48b | 2009-06-05 15:38:43 +0800 | [diff] [blame] | 11900 |  | 
| Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 11901 | if (I915_READ(PCH_DP_C) & DP_DETECTED) | 
| Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 11902 | intel_dp_init(dev, PCH_DP_C, PORT_C); | 
| Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 11903 |  | 
| Daniel Vetter | 270b304 | 2012-10-27 15:52:05 +0200 | [diff] [blame] | 11904 | if (I915_READ(PCH_DP_D) & DP_DETECTED) | 
| Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 11905 | intel_dp_init(dev, PCH_DP_D, PORT_D); | 
| Jesse Barnes | 4a87d65 | 2012-06-15 11:55:16 -0700 | [diff] [blame] | 11906 | } else if (IS_VALLEYVIEW(dev)) { | 
| Artem Bityutskiy | 585a94b | 2013-10-16 18:10:41 +0300 | [diff] [blame] | 11907 | if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) { | 
|  | 11908 | intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB, | 
|  | 11909 | PORT_B); | 
|  | 11910 | if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED) | 
|  | 11911 | intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B); | 
|  | 11912 | } | 
|  | 11913 |  | 
| Jesse Barnes | 6f6005a | 2013-08-09 09:34:35 -0700 | [diff] [blame] | 11914 | if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) { | 
|  | 11915 | intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC, | 
|  | 11916 | PORT_C); | 
|  | 11917 | if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED) | 
| Ville Syrjälä | 5d8a775 | 2013-11-01 18:22:39 +0200 | [diff] [blame] | 11918 | intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C); | 
| Jesse Barnes | 6f6005a | 2013-08-09 09:34:35 -0700 | [diff] [blame] | 11919 | } | 
| Gajanan Bhat | 19c0392 | 2012-09-27 19:13:07 +0530 | [diff] [blame] | 11920 |  | 
| Ville Syrjälä | 9418c1f | 2014-04-09 13:28:56 +0300 | [diff] [blame] | 11921 | if (IS_CHERRYVIEW(dev)) { | 
|  | 11922 | if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) { | 
|  | 11923 | intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID, | 
|  | 11924 | PORT_D); | 
|  | 11925 | if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED) | 
|  | 11926 | intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D); | 
|  | 11927 | } | 
|  | 11928 | } | 
|  | 11929 |  | 
| Jani Nikula | 3cfca97 | 2013-08-27 15:12:26 +0300 | [diff] [blame] | 11930 | intel_dsi_init(dev); | 
| Zhenyu Wang | 103a196 | 2009-11-27 11:44:36 +0800 | [diff] [blame] | 11931 | } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) { | 
| Ma Ling | 27185ae | 2009-08-24 13:50:23 +0800 | [diff] [blame] | 11932 | bool found = false; | 
| Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 11933 |  | 
| Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 11934 | if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) { | 
| Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 11935 | DRM_DEBUG_KMS("probing SDVOB\n"); | 
| Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 11936 | found = intel_sdvo_init(dev, GEN3_SDVOB, true); | 
| Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 11937 | if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) { | 
|  | 11938 | DRM_DEBUG_KMS("probing HDMI on SDVOB\n"); | 
| Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 11939 | intel_hdmi_init(dev, GEN4_HDMIB, PORT_B); | 
| Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 11940 | } | 
| Ma Ling | 27185ae | 2009-08-24 13:50:23 +0800 | [diff] [blame] | 11941 |  | 
| Imre Deak | e7281ea | 2013-05-08 13:14:08 +0300 | [diff] [blame] | 11942 | if (!found && SUPPORTS_INTEGRATED_DP(dev)) | 
| Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 11943 | intel_dp_init(dev, DP_B, PORT_B); | 
| Eric Anholt | 725e30a | 2009-01-22 13:01:02 -0800 | [diff] [blame] | 11944 | } | 
| Kristian Høgsberg | 13520b0 | 2009-03-13 15:42:14 -0400 | [diff] [blame] | 11945 |  | 
|  | 11946 | /* Before G4X SDVOC doesn't have its own detect register */ | 
| Kristian Høgsberg | 13520b0 | 2009-03-13 15:42:14 -0400 | [diff] [blame] | 11947 |  | 
| Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 11948 | if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) { | 
| Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 11949 | DRM_DEBUG_KMS("probing SDVOC\n"); | 
| Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 11950 | found = intel_sdvo_init(dev, GEN3_SDVOC, false); | 
| Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 11951 | } | 
| Ma Ling | 27185ae | 2009-08-24 13:50:23 +0800 | [diff] [blame] | 11952 |  | 
| Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 11953 | if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) { | 
| Ma Ling | 27185ae | 2009-08-24 13:50:23 +0800 | [diff] [blame] | 11954 |  | 
| Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 11955 | if (SUPPORTS_INTEGRATED_HDMI(dev)) { | 
|  | 11956 | DRM_DEBUG_KMS("probing HDMI on SDVOC\n"); | 
| Paulo Zanoni | e2debe9 | 2013-02-18 19:00:27 -0300 | [diff] [blame] | 11957 | intel_hdmi_init(dev, GEN4_HDMIC, PORT_C); | 
| Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 11958 | } | 
| Imre Deak | e7281ea | 2013-05-08 13:14:08 +0300 | [diff] [blame] | 11959 | if (SUPPORTS_INTEGRATED_DP(dev)) | 
| Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 11960 | intel_dp_init(dev, DP_C, PORT_C); | 
| Eric Anholt | 725e30a | 2009-01-22 13:01:02 -0800 | [diff] [blame] | 11961 | } | 
| Ma Ling | 27185ae | 2009-08-24 13:50:23 +0800 | [diff] [blame] | 11962 |  | 
| Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 11963 | if (SUPPORTS_INTEGRATED_DP(dev) && | 
| Imre Deak | e7281ea | 2013-05-08 13:14:08 +0300 | [diff] [blame] | 11964 | (I915_READ(DP_D) & DP_DETECTED)) | 
| Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 11965 | intel_dp_init(dev, DP_D, PORT_D); | 
| Eric Anholt | bad720f | 2009-10-22 16:11:14 -0700 | [diff] [blame] | 11966 | } else if (IS_GEN2(dev)) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11967 | intel_dvo_init(dev); | 
|  | 11968 |  | 
| Zhenyu Wang | 103a196 | 2009-11-27 11:44:36 +0800 | [diff] [blame] | 11969 | if (SUPPORTS_TV(dev)) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11970 | intel_tv_init(dev); | 
|  | 11971 |  | 
| Rodrigo Vivi | 7c8f8a7 | 2014-06-13 05:10:03 -0700 | [diff] [blame] | 11972 | intel_edp_psr_init(dev); | 
|  | 11973 |  | 
| Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 11974 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) { | 
|  | 11975 | encoder->base.possible_crtcs = encoder->crtc_mask; | 
|  | 11976 | encoder->base.possible_clones = | 
| Daniel Vetter | 66a9278 | 2012-07-12 20:08:18 +0200 | [diff] [blame] | 11977 | intel_encoder_clones(encoder); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11978 | } | 
| Chris Wilson | 47356eb | 2011-01-11 17:06:04 +0000 | [diff] [blame] | 11979 |  | 
| Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 11980 | intel_init_pch_refclk(dev); | 
| Daniel Vetter | 270b304 | 2012-10-27 15:52:05 +0200 | [diff] [blame] | 11981 |  | 
|  | 11982 | drm_helper_move_panel_connectors_to_head(dev); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11983 | } | 
|  | 11984 |  | 
|  | 11985 | static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb) | 
|  | 11986 | { | 
| Ville Syrjälä | 60a5ca0 | 2014-06-13 11:10:53 +0300 | [diff] [blame] | 11987 | struct drm_device *dev = fb->dev; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11988 | struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11989 |  | 
| Daniel Vetter | ef2d633 | 2014-02-10 18:00:38 +0100 | [diff] [blame] | 11990 | drm_framebuffer_cleanup(fb); | 
| Ville Syrjälä | 60a5ca0 | 2014-06-13 11:10:53 +0300 | [diff] [blame] | 11991 | mutex_lock(&dev->struct_mutex); | 
| Daniel Vetter | ef2d633 | 2014-02-10 18:00:38 +0100 | [diff] [blame] | 11992 | WARN_ON(!intel_fb->obj->framebuffer_references--); | 
| Ville Syrjälä | 60a5ca0 | 2014-06-13 11:10:53 +0300 | [diff] [blame] | 11993 | drm_gem_object_unreference(&intel_fb->obj->base); | 
|  | 11994 | mutex_unlock(&dev->struct_mutex); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 11995 | kfree(intel_fb); | 
|  | 11996 | } | 
|  | 11997 |  | 
|  | 11998 | static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb, | 
| Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 11999 | struct drm_file *file, | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 12000 | unsigned int *handle) | 
|  | 12001 | { | 
|  | 12002 | struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb); | 
| Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 12003 | struct drm_i915_gem_object *obj = intel_fb->obj; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 12004 |  | 
| Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 12005 | return drm_gem_handle_create(file, &obj->base, handle); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 12006 | } | 
|  | 12007 |  | 
|  | 12008 | static const struct drm_framebuffer_funcs intel_fb_funcs = { | 
|  | 12009 | .destroy = intel_user_framebuffer_destroy, | 
|  | 12010 | .create_handle = intel_user_framebuffer_create_handle, | 
|  | 12011 | }; | 
|  | 12012 |  | 
| Daniel Vetter | b5ea642 | 2014-03-02 21:18:00 +0100 | [diff] [blame] | 12013 | static int intel_framebuffer_init(struct drm_device *dev, | 
|  | 12014 | struct intel_framebuffer *intel_fb, | 
|  | 12015 | struct drm_mode_fb_cmd2 *mode_cmd, | 
|  | 12016 | struct drm_i915_gem_object *obj) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 12017 | { | 
| Jesse Barnes | a57ce0b | 2014-02-07 12:10:35 -0800 | [diff] [blame] | 12018 | int aligned_height; | 
| Chris Wilson | a35cdaa | 2013-06-25 17:26:45 +0100 | [diff] [blame] | 12019 | int pitch_limit; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 12020 | int ret; | 
|  | 12021 |  | 
| Daniel Vetter | dd4916c | 2013-10-09 21:23:51 +0200 | [diff] [blame] | 12022 | WARN_ON(!mutex_is_locked(&dev->struct_mutex)); | 
|  | 12023 |  | 
| Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 12024 | if (obj->tiling_mode == I915_TILING_Y) { | 
|  | 12025 | DRM_DEBUG("hardware does not support tiling Y\n"); | 
| Chris Wilson | 57cd650 | 2010-08-08 12:34:44 +0100 | [diff] [blame] | 12026 | return -EINVAL; | 
| Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 12027 | } | 
| Chris Wilson | 57cd650 | 2010-08-08 12:34:44 +0100 | [diff] [blame] | 12028 |  | 
| Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 12029 | if (mode_cmd->pitches[0] & 63) { | 
|  | 12030 | DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n", | 
|  | 12031 | mode_cmd->pitches[0]); | 
| Chris Wilson | 57cd650 | 2010-08-08 12:34:44 +0100 | [diff] [blame] | 12032 | return -EINVAL; | 
| Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 12033 | } | 
| Chris Wilson | 57cd650 | 2010-08-08 12:34:44 +0100 | [diff] [blame] | 12034 |  | 
| Chris Wilson | a35cdaa | 2013-06-25 17:26:45 +0100 | [diff] [blame] | 12035 | if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) { | 
|  | 12036 | pitch_limit = 32*1024; | 
|  | 12037 | } else if (INTEL_INFO(dev)->gen >= 4) { | 
|  | 12038 | if (obj->tiling_mode) | 
|  | 12039 | pitch_limit = 16*1024; | 
|  | 12040 | else | 
|  | 12041 | pitch_limit = 32*1024; | 
|  | 12042 | } else if (INTEL_INFO(dev)->gen >= 3) { | 
|  | 12043 | if (obj->tiling_mode) | 
|  | 12044 | pitch_limit = 8*1024; | 
|  | 12045 | else | 
|  | 12046 | pitch_limit = 16*1024; | 
|  | 12047 | } else | 
|  | 12048 | /* XXX DSPC is limited to 4k tiled */ | 
|  | 12049 | pitch_limit = 8*1024; | 
|  | 12050 |  | 
|  | 12051 | if (mode_cmd->pitches[0] > pitch_limit) { | 
|  | 12052 | DRM_DEBUG("%s pitch (%d) must be at less than %d\n", | 
|  | 12053 | obj->tiling_mode ? "tiled" : "linear", | 
|  | 12054 | mode_cmd->pitches[0], pitch_limit); | 
| Ville Syrjälä | 5d7bd70 | 2012-10-31 17:50:18 +0200 | [diff] [blame] | 12055 | return -EINVAL; | 
| Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 12056 | } | 
| Ville Syrjälä | 5d7bd70 | 2012-10-31 17:50:18 +0200 | [diff] [blame] | 12057 |  | 
|  | 12058 | if (obj->tiling_mode != I915_TILING_NONE && | 
| Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 12059 | mode_cmd->pitches[0] != obj->stride) { | 
|  | 12060 | DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n", | 
|  | 12061 | mode_cmd->pitches[0], obj->stride); | 
| Ville Syrjälä | 5d7bd70 | 2012-10-31 17:50:18 +0200 | [diff] [blame] | 12062 | return -EINVAL; | 
| Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 12063 | } | 
| Ville Syrjälä | 5d7bd70 | 2012-10-31 17:50:18 +0200 | [diff] [blame] | 12064 |  | 
| Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 12065 | /* Reject formats not supported by any plane early. */ | 
| Jesse Barnes | 308e5bc | 2011-11-14 14:51:28 -0800 | [diff] [blame] | 12066 | switch (mode_cmd->pixel_format) { | 
| Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 12067 | case DRM_FORMAT_C8: | 
| Ville Syrjälä | 04b3924 | 2011-11-17 18:05:13 +0200 | [diff] [blame] | 12068 | case DRM_FORMAT_RGB565: | 
|  | 12069 | case DRM_FORMAT_XRGB8888: | 
|  | 12070 | case DRM_FORMAT_ARGB8888: | 
| Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 12071 | break; | 
|  | 12072 | case DRM_FORMAT_XRGB1555: | 
|  | 12073 | case DRM_FORMAT_ARGB1555: | 
| Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 12074 | if (INTEL_INFO(dev)->gen > 3) { | 
| Ville Syrjälä | 4ee62c7 | 2013-06-07 15:43:05 +0000 | [diff] [blame] | 12075 | DRM_DEBUG("unsupported pixel format: %s\n", | 
|  | 12076 | drm_get_format_name(mode_cmd->pixel_format)); | 
| Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 12077 | return -EINVAL; | 
| Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 12078 | } | 
| Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 12079 | break; | 
|  | 12080 | case DRM_FORMAT_XBGR8888: | 
|  | 12081 | case DRM_FORMAT_ABGR8888: | 
| Ville Syrjälä | 04b3924 | 2011-11-17 18:05:13 +0200 | [diff] [blame] | 12082 | case DRM_FORMAT_XRGB2101010: | 
|  | 12083 | case DRM_FORMAT_ARGB2101010: | 
| Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 12084 | case DRM_FORMAT_XBGR2101010: | 
|  | 12085 | case DRM_FORMAT_ABGR2101010: | 
| Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 12086 | if (INTEL_INFO(dev)->gen < 4) { | 
| Ville Syrjälä | 4ee62c7 | 2013-06-07 15:43:05 +0000 | [diff] [blame] | 12087 | DRM_DEBUG("unsupported pixel format: %s\n", | 
|  | 12088 | drm_get_format_name(mode_cmd->pixel_format)); | 
| Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 12089 | return -EINVAL; | 
| Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 12090 | } | 
| Jesse Barnes | b562674 | 2011-06-24 12:19:27 -0700 | [diff] [blame] | 12091 | break; | 
| Ville Syrjälä | 04b3924 | 2011-11-17 18:05:13 +0200 | [diff] [blame] | 12092 | case DRM_FORMAT_YUYV: | 
|  | 12093 | case DRM_FORMAT_UYVY: | 
|  | 12094 | case DRM_FORMAT_YVYU: | 
|  | 12095 | case DRM_FORMAT_VYUY: | 
| Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 12096 | if (INTEL_INFO(dev)->gen < 5) { | 
| Ville Syrjälä | 4ee62c7 | 2013-06-07 15:43:05 +0000 | [diff] [blame] | 12097 | DRM_DEBUG("unsupported pixel format: %s\n", | 
|  | 12098 | drm_get_format_name(mode_cmd->pixel_format)); | 
| Ville Syrjälä | 57779d0 | 2012-10-31 17:50:14 +0200 | [diff] [blame] | 12099 | return -EINVAL; | 
| Chris Wilson | c16ed4b | 2012-12-18 22:13:14 +0000 | [diff] [blame] | 12100 | } | 
| Chris Wilson | 57cd650 | 2010-08-08 12:34:44 +0100 | [diff] [blame] | 12101 | break; | 
|  | 12102 | default: | 
| Ville Syrjälä | 4ee62c7 | 2013-06-07 15:43:05 +0000 | [diff] [blame] | 12103 | DRM_DEBUG("unsupported pixel format: %s\n", | 
|  | 12104 | drm_get_format_name(mode_cmd->pixel_format)); | 
| Chris Wilson | 57cd650 | 2010-08-08 12:34:44 +0100 | [diff] [blame] | 12105 | return -EINVAL; | 
|  | 12106 | } | 
|  | 12107 |  | 
| Ville Syrjälä | 90f9a33 | 2012-10-31 17:50:19 +0200 | [diff] [blame] | 12108 | /* FIXME need to adjust LINOFF/TILEOFF accordingly. */ | 
|  | 12109 | if (mode_cmd->offsets[0] != 0) | 
|  | 12110 | return -EINVAL; | 
|  | 12111 |  | 
| Jesse Barnes | a57ce0b | 2014-02-07 12:10:35 -0800 | [diff] [blame] | 12112 | aligned_height = intel_align_height(dev, mode_cmd->height, | 
|  | 12113 | obj->tiling_mode); | 
| Daniel Vetter | 53155c0 | 2013-10-09 21:55:33 +0200 | [diff] [blame] | 12114 | /* FIXME drm helper for size checks (especially planar formats)? */ | 
|  | 12115 | if (obj->base.size < aligned_height * mode_cmd->pitches[0]) | 
|  | 12116 | return -EINVAL; | 
|  | 12117 |  | 
| Daniel Vetter | c7d73f6 | 2012-12-13 23:38:38 +0100 | [diff] [blame] | 12118 | drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd); | 
|  | 12119 | intel_fb->obj = obj; | 
| Daniel Vetter | 80075d4 | 2013-10-09 21:23:52 +0200 | [diff] [blame] | 12120 | intel_fb->obj->framebuffer_references++; | 
| Daniel Vetter | c7d73f6 | 2012-12-13 23:38:38 +0100 | [diff] [blame] | 12121 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 12122 | ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs); | 
|  | 12123 | if (ret) { | 
|  | 12124 | DRM_ERROR("framebuffer init failed %d\n", ret); | 
|  | 12125 | return ret; | 
|  | 12126 | } | 
|  | 12127 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 12128 | return 0; | 
|  | 12129 | } | 
|  | 12130 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 12131 | static struct drm_framebuffer * | 
|  | 12132 | intel_user_framebuffer_create(struct drm_device *dev, | 
|  | 12133 | struct drm_file *filp, | 
| Jesse Barnes | 308e5bc | 2011-11-14 14:51:28 -0800 | [diff] [blame] | 12134 | struct drm_mode_fb_cmd2 *mode_cmd) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 12135 | { | 
| Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 12136 | struct drm_i915_gem_object *obj; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 12137 |  | 
| Jesse Barnes | 308e5bc | 2011-11-14 14:51:28 -0800 | [diff] [blame] | 12138 | obj = to_intel_bo(drm_gem_object_lookup(dev, filp, | 
|  | 12139 | mode_cmd->handles[0])); | 
| Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 12140 | if (&obj->base == NULL) | 
| Chris Wilson | cce13ff | 2010-08-08 13:36:38 +0100 | [diff] [blame] | 12141 | return ERR_PTR(-ENOENT); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 12142 |  | 
| Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 12143 | return intel_framebuffer_create(dev, mode_cmd, obj); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 12144 | } | 
|  | 12145 |  | 
| Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 12146 | #ifndef CONFIG_DRM_I915_FBDEV | 
| Daniel Vetter | 0632fef | 2013-10-08 17:44:49 +0200 | [diff] [blame] | 12147 | static inline void intel_fbdev_output_poll_changed(struct drm_device *dev) | 
| Daniel Vetter | 4520f53 | 2013-10-09 09:18:51 +0200 | [diff] [blame] | 12148 | { | 
|  | 12149 | } | 
|  | 12150 | #endif | 
|  | 12151 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 12152 | static const struct drm_mode_config_funcs intel_mode_funcs = { | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 12153 | .fb_create = intel_user_framebuffer_create, | 
| Daniel Vetter | 0632fef | 2013-10-08 17:44:49 +0200 | [diff] [blame] | 12154 | .output_poll_changed = intel_fbdev_output_poll_changed, | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 12155 | }; | 
|  | 12156 |  | 
| Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 12157 | /* Set up chip specific display functions */ | 
|  | 12158 | static void intel_init_display(struct drm_device *dev) | 
|  | 12159 | { | 
|  | 12160 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 12161 |  | 
| Daniel Vetter | ee9300b | 2013-06-03 22:40:22 +0200 | [diff] [blame] | 12162 | if (HAS_PCH_SPLIT(dev) || IS_G4X(dev)) | 
|  | 12163 | dev_priv->display.find_dpll = g4x_find_best_dpll; | 
| Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 12164 | else if (IS_CHERRYVIEW(dev)) | 
|  | 12165 | dev_priv->display.find_dpll = chv_find_best_dpll; | 
| Daniel Vetter | ee9300b | 2013-06-03 22:40:22 +0200 | [diff] [blame] | 12166 | else if (IS_VALLEYVIEW(dev)) | 
|  | 12167 | dev_priv->display.find_dpll = vlv_find_best_dpll; | 
|  | 12168 | else if (IS_PINEVIEW(dev)) | 
|  | 12169 | dev_priv->display.find_dpll = pnv_find_best_dpll; | 
|  | 12170 | else | 
|  | 12171 | dev_priv->display.find_dpll = i9xx_find_best_dpll; | 
|  | 12172 |  | 
| Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 12173 | if (HAS_DDI(dev)) { | 
| Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 12174 | dev_priv->display.get_pipe_config = haswell_get_pipe_config; | 
| Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 12175 | dev_priv->display.get_plane_config = ironlake_get_plane_config; | 
| Paulo Zanoni | 09b4ddf | 2012-10-05 12:05:55 -0300 | [diff] [blame] | 12176 | dev_priv->display.crtc_mode_set = haswell_crtc_mode_set; | 
| Paulo Zanoni | 4f771f1 | 2012-10-23 18:29:51 -0200 | [diff] [blame] | 12177 | dev_priv->display.crtc_enable = haswell_crtc_enable; | 
|  | 12178 | dev_priv->display.crtc_disable = haswell_crtc_disable; | 
| Paulo Zanoni | 6441ab5 | 2012-10-05 12:05:58 -0300 | [diff] [blame] | 12179 | dev_priv->display.off = haswell_crtc_off; | 
| Matt Roper | 262ca2b | 2014-03-18 17:22:55 -0700 | [diff] [blame] | 12180 | dev_priv->display.update_primary_plane = | 
|  | 12181 | ironlake_update_primary_plane; | 
| Paulo Zanoni | 09b4ddf | 2012-10-05 12:05:55 -0300 | [diff] [blame] | 12182 | } else if (HAS_PCH_SPLIT(dev)) { | 
| Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 12183 | dev_priv->display.get_pipe_config = ironlake_get_pipe_config; | 
| Jesse Barnes | 4c6baa5 | 2014-03-07 08:57:50 -0800 | [diff] [blame] | 12184 | dev_priv->display.get_plane_config = ironlake_get_plane_config; | 
| Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 12185 | dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set; | 
| Daniel Vetter | 76e5a89 | 2012-06-29 22:39:33 +0200 | [diff] [blame] | 12186 | dev_priv->display.crtc_enable = ironlake_crtc_enable; | 
|  | 12187 | dev_priv->display.crtc_disable = ironlake_crtc_disable; | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 12188 | dev_priv->display.off = ironlake_crtc_off; | 
| Matt Roper | 262ca2b | 2014-03-18 17:22:55 -0700 | [diff] [blame] | 12189 | dev_priv->display.update_primary_plane = | 
|  | 12190 | ironlake_update_primary_plane; | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 12191 | } else if (IS_VALLEYVIEW(dev)) { | 
|  | 12192 | dev_priv->display.get_pipe_config = i9xx_get_pipe_config; | 
| Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 12193 | dev_priv->display.get_plane_config = i9xx_get_plane_config; | 
| Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 12194 | dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set; | 
|  | 12195 | dev_priv->display.crtc_enable = valleyview_crtc_enable; | 
|  | 12196 | dev_priv->display.crtc_disable = i9xx_crtc_disable; | 
|  | 12197 | dev_priv->display.off = i9xx_crtc_off; | 
| Matt Roper | 262ca2b | 2014-03-18 17:22:55 -0700 | [diff] [blame] | 12198 | dev_priv->display.update_primary_plane = | 
|  | 12199 | i9xx_update_primary_plane; | 
| Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 12200 | } else { | 
| Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 12201 | dev_priv->display.get_pipe_config = i9xx_get_pipe_config; | 
| Jesse Barnes | 1ad292b | 2014-03-07 08:57:49 -0800 | [diff] [blame] | 12202 | dev_priv->display.get_plane_config = i9xx_get_plane_config; | 
| Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 12203 | dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set; | 
| Daniel Vetter | 76e5a89 | 2012-06-29 22:39:33 +0200 | [diff] [blame] | 12204 | dev_priv->display.crtc_enable = i9xx_crtc_enable; | 
|  | 12205 | dev_priv->display.crtc_disable = i9xx_crtc_disable; | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 12206 | dev_priv->display.off = i9xx_crtc_off; | 
| Matt Roper | 262ca2b | 2014-03-18 17:22:55 -0700 | [diff] [blame] | 12207 | dev_priv->display.update_primary_plane = | 
|  | 12208 | i9xx_update_primary_plane; | 
| Eric Anholt | f564048e | 2011-03-30 13:01:02 -0700 | [diff] [blame] | 12209 | } | 
| Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 12210 |  | 
| Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 12211 | /* Returns the core display clock speed */ | 
| Jesse Barnes | 25eb05fc | 2012-03-28 13:39:23 -0700 | [diff] [blame] | 12212 | if (IS_VALLEYVIEW(dev)) | 
|  | 12213 | dev_priv->display.get_display_clock_speed = | 
|  | 12214 | valleyview_get_display_clock_speed; | 
|  | 12215 | else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev))) | 
| Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 12216 | dev_priv->display.get_display_clock_speed = | 
|  | 12217 | i945_get_display_clock_speed; | 
|  | 12218 | else if (IS_I915G(dev)) | 
|  | 12219 | dev_priv->display.get_display_clock_speed = | 
|  | 12220 | i915_get_display_clock_speed; | 
| Daniel Vetter | 257a7ff | 2013-07-26 08:35:42 +0200 | [diff] [blame] | 12221 | else if (IS_I945GM(dev) || IS_845G(dev)) | 
| Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 12222 | dev_priv->display.get_display_clock_speed = | 
|  | 12223 | i9xx_misc_get_display_clock_speed; | 
| Daniel Vetter | 257a7ff | 2013-07-26 08:35:42 +0200 | [diff] [blame] | 12224 | else if (IS_PINEVIEW(dev)) | 
|  | 12225 | dev_priv->display.get_display_clock_speed = | 
|  | 12226 | pnv_get_display_clock_speed; | 
| Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 12227 | else if (IS_I915GM(dev)) | 
|  | 12228 | dev_priv->display.get_display_clock_speed = | 
|  | 12229 | i915gm_get_display_clock_speed; | 
|  | 12230 | else if (IS_I865G(dev)) | 
|  | 12231 | dev_priv->display.get_display_clock_speed = | 
|  | 12232 | i865_get_display_clock_speed; | 
| Daniel Vetter | f0f8a9c | 2009-09-15 22:57:33 +0200 | [diff] [blame] | 12233 | else if (IS_I85X(dev)) | 
| Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 12234 | dev_priv->display.get_display_clock_speed = | 
|  | 12235 | i855_get_display_clock_speed; | 
|  | 12236 | else /* 852, 830 */ | 
|  | 12237 | dev_priv->display.get_display_clock_speed = | 
|  | 12238 | i830_get_display_clock_speed; | 
|  | 12239 |  | 
| Zhenyu Wang | 7f8a856 | 2010-04-01 13:07:53 +0800 | [diff] [blame] | 12240 | if (HAS_PCH_SPLIT(dev)) { | 
| Chris Wilson | f00a3dd | 2010-10-21 14:57:17 +0100 | [diff] [blame] | 12241 | if (IS_GEN5(dev)) { | 
| Jesse Barnes | 674cf96 | 2011-04-28 14:27:04 -0700 | [diff] [blame] | 12242 | dev_priv->display.fdi_link_train = ironlake_fdi_link_train; | 
| Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 12243 | dev_priv->display.write_eld = ironlake_write_eld; | 
| Yuanhan Liu | 1398261 | 2010-12-15 15:42:31 +0800 | [diff] [blame] | 12244 | } else if (IS_GEN6(dev)) { | 
| Jesse Barnes | 674cf96 | 2011-04-28 14:27:04 -0700 | [diff] [blame] | 12245 | dev_priv->display.fdi_link_train = gen6_fdi_link_train; | 
| Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 12246 | dev_priv->display.write_eld = ironlake_write_eld; | 
| Paulo Zanoni | 9a952a0 | 2014-03-07 20:12:34 -0300 | [diff] [blame] | 12247 | dev_priv->display.modeset_global_resources = | 
|  | 12248 | snb_modeset_global_resources; | 
| Jesse Barnes | 357555c | 2011-04-28 15:09:55 -0700 | [diff] [blame] | 12249 | } else if (IS_IVYBRIDGE(dev)) { | 
|  | 12250 | /* FIXME: detect B0+ stepping and use auto training */ | 
|  | 12251 | dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train; | 
| Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 12252 | dev_priv->display.write_eld = ironlake_write_eld; | 
| Daniel Vetter | 01a415f | 2012-10-27 15:58:40 +0200 | [diff] [blame] | 12253 | dev_priv->display.modeset_global_resources = | 
|  | 12254 | ivb_modeset_global_resources; | 
| Ben Widawsky | 4e0bbc3 | 2013-11-02 21:07:07 -0700 | [diff] [blame] | 12255 | } else if (IS_HASWELL(dev) || IS_GEN8(dev)) { | 
| Eugeni Dodonov | c82e4d2 | 2012-05-09 15:37:21 -0300 | [diff] [blame] | 12256 | dev_priv->display.fdi_link_train = hsw_fdi_link_train; | 
| Wang Xingchao | 83358c85 | 2012-08-16 22:43:37 +0800 | [diff] [blame] | 12257 | dev_priv->display.write_eld = haswell_write_eld; | 
| Daniel Vetter | d6dd9eb | 2013-01-29 16:35:20 -0200 | [diff] [blame] | 12258 | dev_priv->display.modeset_global_resources = | 
|  | 12259 | haswell_modeset_global_resources; | 
| Paulo Zanoni | a0e63c2 | 2012-12-06 11:12:39 -0200 | [diff] [blame] | 12260 | } | 
| Jesse Barnes | 6067aae | 2011-04-28 15:04:31 -0700 | [diff] [blame] | 12261 | } else if (IS_G4X(dev)) { | 
| Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 12262 | dev_priv->display.write_eld = g4x_write_eld; | 
| Jesse Barnes | 30a970c | 2013-11-04 13:48:12 -0800 | [diff] [blame] | 12263 | } else if (IS_VALLEYVIEW(dev)) { | 
|  | 12264 | dev_priv->display.modeset_global_resources = | 
|  | 12265 | valleyview_modeset_global_resources; | 
| Mengdong Lin | 9ca2fe7 | 2013-11-01 00:17:03 -0400 | [diff] [blame] | 12266 | dev_priv->display.write_eld = ironlake_write_eld; | 
| Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 12267 | } | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 12268 |  | 
|  | 12269 | /* Default just returns -ENODEV to indicate unsupported */ | 
|  | 12270 | dev_priv->display.queue_flip = intel_default_queue_flip; | 
|  | 12271 |  | 
|  | 12272 | switch (INTEL_INFO(dev)->gen) { | 
|  | 12273 | case 2: | 
|  | 12274 | dev_priv->display.queue_flip = intel_gen2_queue_flip; | 
|  | 12275 | break; | 
|  | 12276 |  | 
|  | 12277 | case 3: | 
|  | 12278 | dev_priv->display.queue_flip = intel_gen3_queue_flip; | 
|  | 12279 | break; | 
|  | 12280 |  | 
|  | 12281 | case 4: | 
|  | 12282 | case 5: | 
|  | 12283 | dev_priv->display.queue_flip = intel_gen4_queue_flip; | 
|  | 12284 | break; | 
|  | 12285 |  | 
|  | 12286 | case 6: | 
|  | 12287 | dev_priv->display.queue_flip = intel_gen6_queue_flip; | 
|  | 12288 | break; | 
| Jesse Barnes | 7c9017e | 2011-06-16 12:18:54 -0700 | [diff] [blame] | 12289 | case 7: | 
| Ben Widawsky | 4e0bbc3 | 2013-11-02 21:07:07 -0700 | [diff] [blame] | 12290 | case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */ | 
| Jesse Barnes | 7c9017e | 2011-06-16 12:18:54 -0700 | [diff] [blame] | 12291 | dev_priv->display.queue_flip = intel_gen7_queue_flip; | 
|  | 12292 | break; | 
| Jesse Barnes | 8c9f3aa | 2011-06-16 09:19:13 -0700 | [diff] [blame] | 12293 | } | 
| Jani Nikula | 7bd688c | 2013-11-08 16:48:56 +0200 | [diff] [blame] | 12294 |  | 
|  | 12295 | intel_panel_init_backlight_funcs(dev); | 
| Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 12296 | } | 
|  | 12297 |  | 
| Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 12298 | /* | 
|  | 12299 | * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend, | 
|  | 12300 | * resume, or other times.  This quirk makes sure that's the case for | 
|  | 12301 | * affected systems. | 
|  | 12302 | */ | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 12303 | static void quirk_pipea_force(struct drm_device *dev) | 
| Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 12304 | { | 
|  | 12305 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 12306 |  | 
|  | 12307 | dev_priv->quirks |= QUIRK_PIPEA_FORCE; | 
| Daniel Vetter | bc0daf4 | 2012-04-01 13:16:49 +0200 | [diff] [blame] | 12308 | DRM_INFO("applying pipe a force quirk\n"); | 
| Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 12309 | } | 
|  | 12310 |  | 
| Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 12311 | /* | 
|  | 12312 | * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason | 
|  | 12313 | */ | 
|  | 12314 | static void quirk_ssc_force_disable(struct drm_device *dev) | 
|  | 12315 | { | 
|  | 12316 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 12317 | dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE; | 
| Daniel Vetter | bc0daf4 | 2012-04-01 13:16:49 +0200 | [diff] [blame] | 12318 | DRM_INFO("applying lvds SSC disable quirk\n"); | 
| Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 12319 | } | 
|  | 12320 |  | 
| Carsten Emde | 4dca20e | 2012-03-15 15:56:26 +0100 | [diff] [blame] | 12321 | /* | 
| Carsten Emde | 5a15ab5 | 2012-03-15 15:56:27 +0100 | [diff] [blame] | 12322 | * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight | 
|  | 12323 | * brightness value | 
| Carsten Emde | 4dca20e | 2012-03-15 15:56:26 +0100 | [diff] [blame] | 12324 | */ | 
|  | 12325 | static void quirk_invert_brightness(struct drm_device *dev) | 
|  | 12326 | { | 
|  | 12327 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 12328 | dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS; | 
| Daniel Vetter | bc0daf4 | 2012-04-01 13:16:49 +0200 | [diff] [blame] | 12329 | DRM_INFO("applying inverted panel brightness quirk\n"); | 
| Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 12330 | } | 
|  | 12331 |  | 
|  | 12332 | struct intel_quirk { | 
|  | 12333 | int device; | 
|  | 12334 | int subsystem_vendor; | 
|  | 12335 | int subsystem_device; | 
|  | 12336 | void (*hook)(struct drm_device *dev); | 
|  | 12337 | }; | 
|  | 12338 |  | 
| Egbert Eich | 5f85f17 | 2012-10-14 15:46:38 +0200 | [diff] [blame] | 12339 | /* For systems that don't have a meaningful PCI subdevice/subvendor ID */ | 
|  | 12340 | struct intel_dmi_quirk { | 
|  | 12341 | void (*hook)(struct drm_device *dev); | 
|  | 12342 | const struct dmi_system_id (*dmi_id_list)[]; | 
|  | 12343 | }; | 
|  | 12344 |  | 
|  | 12345 | static int intel_dmi_reverse_brightness(const struct dmi_system_id *id) | 
|  | 12346 | { | 
|  | 12347 | DRM_INFO("Backlight polarity reversed on %s\n", id->ident); | 
|  | 12348 | return 1; | 
|  | 12349 | } | 
|  | 12350 |  | 
|  | 12351 | static const struct intel_dmi_quirk intel_dmi_quirks[] = { | 
|  | 12352 | { | 
|  | 12353 | .dmi_id_list = &(const struct dmi_system_id[]) { | 
|  | 12354 | { | 
|  | 12355 | .callback = intel_dmi_reverse_brightness, | 
|  | 12356 | .ident = "NCR Corporation", | 
|  | 12357 | .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"), | 
|  | 12358 | DMI_MATCH(DMI_PRODUCT_NAME, ""), | 
|  | 12359 | }, | 
|  | 12360 | }, | 
|  | 12361 | { }  /* terminating entry */ | 
|  | 12362 | }, | 
|  | 12363 | .hook = quirk_invert_brightness, | 
|  | 12364 | }, | 
|  | 12365 | }; | 
|  | 12366 |  | 
| Ben Widawsky | c43b563 | 2012-04-16 14:07:40 -0700 | [diff] [blame] | 12367 | static struct intel_quirk intel_quirks[] = { | 
| Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 12368 | /* HP Mini needs pipe A force quirk (LP: #322104) */ | 
| Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 12369 | { 0x27ae, 0x103c, 0x361a, quirk_pipea_force }, | 
| Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 12370 |  | 
| Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 12371 | /* Toshiba Protege R-205, S-209 needs pipe A force quirk */ | 
|  | 12372 | { 0x2592, 0x1179, 0x0001, quirk_pipea_force }, | 
|  | 12373 |  | 
| Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 12374 | /* ThinkPad T60 needs pipe A force quirk (bug #16494) */ | 
|  | 12375 | { 0x2782, 0x17aa, 0x201a, quirk_pipea_force }, | 
|  | 12376 |  | 
| Keith Packard | 435793d | 2011-07-12 14:56:22 -0700 | [diff] [blame] | 12377 | /* Lenovo U160 cannot use SSC on LVDS */ | 
|  | 12378 | { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable }, | 
| Michel Alexandre Salim | 070d329 | 2011-07-28 18:52:06 +0200 | [diff] [blame] | 12379 |  | 
|  | 12380 | /* Sony Vaio Y cannot use SSC on LVDS */ | 
|  | 12381 | { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable }, | 
| Carsten Emde | 5a15ab5 | 2012-03-15 15:56:27 +0100 | [diff] [blame] | 12382 |  | 
| Alexander van Heukelum | be505f6 | 2013-12-28 21:00:39 +0100 | [diff] [blame] | 12383 | /* Acer Aspire 5734Z must invert backlight brightness */ | 
|  | 12384 | { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness }, | 
|  | 12385 |  | 
|  | 12386 | /* Acer/eMachines G725 */ | 
|  | 12387 | { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness }, | 
|  | 12388 |  | 
|  | 12389 | /* Acer/eMachines e725 */ | 
|  | 12390 | { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness }, | 
|  | 12391 |  | 
|  | 12392 | /* Acer/Packard Bell NCL20 */ | 
|  | 12393 | { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness }, | 
|  | 12394 |  | 
|  | 12395 | /* Acer Aspire 4736Z */ | 
|  | 12396 | { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness }, | 
| Jani Nikula | 0f540c3 | 2014-01-13 17:30:34 +0200 | [diff] [blame] | 12397 |  | 
|  | 12398 | /* Acer Aspire 5336 */ | 
|  | 12399 | { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness }, | 
| Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 12400 | }; | 
|  | 12401 |  | 
|  | 12402 | static void intel_init_quirks(struct drm_device *dev) | 
|  | 12403 | { | 
|  | 12404 | struct pci_dev *d = dev->pdev; | 
|  | 12405 | int i; | 
|  | 12406 |  | 
|  | 12407 | for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) { | 
|  | 12408 | struct intel_quirk *q = &intel_quirks[i]; | 
|  | 12409 |  | 
|  | 12410 | if (d->device == q->device && | 
|  | 12411 | (d->subsystem_vendor == q->subsystem_vendor || | 
|  | 12412 | q->subsystem_vendor == PCI_ANY_ID) && | 
|  | 12413 | (d->subsystem_device == q->subsystem_device || | 
|  | 12414 | q->subsystem_device == PCI_ANY_ID)) | 
|  | 12415 | q->hook(dev); | 
|  | 12416 | } | 
| Egbert Eich | 5f85f17 | 2012-10-14 15:46:38 +0200 | [diff] [blame] | 12417 | for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) { | 
|  | 12418 | if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0) | 
|  | 12419 | intel_dmi_quirks[i].hook(dev); | 
|  | 12420 | } | 
| Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 12421 | } | 
|  | 12422 |  | 
| Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 12423 | /* Disable the VGA plane that we never use */ | 
|  | 12424 | static void i915_disable_vga(struct drm_device *dev) | 
|  | 12425 | { | 
|  | 12426 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 12427 | u8 sr1; | 
| Ville Syrjälä | 766aa1c | 2013-01-25 21:44:46 +0200 | [diff] [blame] | 12428 | u32 vga_reg = i915_vgacntrl_reg(dev); | 
| Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 12429 |  | 
| Ville Syrjälä | 2b37c61 | 2014-01-22 21:32:38 +0200 | [diff] [blame] | 12430 | /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */ | 
| Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 12431 | vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO); | 
| Jesse Barnes | 3fdcf43 | 2012-04-06 11:46:27 -0700 | [diff] [blame] | 12432 | outb(SR01, VGA_SR_INDEX); | 
| Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 12433 | sr1 = inb(VGA_SR_DATA); | 
|  | 12434 | outb(sr1 | 1<<5, VGA_SR_DATA); | 
|  | 12435 | vga_put(dev->pdev, VGA_RSRC_LEGACY_IO); | 
|  | 12436 | udelay(300); | 
|  | 12437 |  | 
|  | 12438 | I915_WRITE(vga_reg, VGA_DISP_DISABLE); | 
|  | 12439 | POSTING_READ(vga_reg); | 
|  | 12440 | } | 
|  | 12441 |  | 
| Daniel Vetter | f817586 | 2012-04-10 15:50:11 +0200 | [diff] [blame] | 12442 | void intel_modeset_init_hw(struct drm_device *dev) | 
|  | 12443 | { | 
| Eugeni Dodonov | a8f78b5 | 2012-06-28 15:55:35 -0300 | [diff] [blame] | 12444 | intel_prepare_ddi(dev); | 
|  | 12445 |  | 
| Ville Syrjälä | f8bf63f | 2014-06-13 13:37:54 +0300 | [diff] [blame] | 12446 | if (IS_VALLEYVIEW(dev)) | 
|  | 12447 | vlv_update_cdclk(dev); | 
|  | 12448 |  | 
| Daniel Vetter | f817586 | 2012-04-10 15:50:11 +0200 | [diff] [blame] | 12449 | intel_init_clock_gating(dev); | 
|  | 12450 |  | 
| Jesse Barnes | 5382f5f35 | 2013-12-16 16:34:24 -0800 | [diff] [blame] | 12451 | intel_reset_dpio(dev); | 
| Jesse Barnes | 40e9cf6 | 2013-10-03 11:35:46 -0700 | [diff] [blame] | 12452 |  | 
| Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 12453 | intel_enable_gt_powersave(dev); | 
| Daniel Vetter | f817586 | 2012-04-10 15:50:11 +0200 | [diff] [blame] | 12454 | } | 
|  | 12455 |  | 
| Imre Deak | 7d708ee | 2013-04-17 14:04:50 +0300 | [diff] [blame] | 12456 | void intel_modeset_suspend_hw(struct drm_device *dev) | 
|  | 12457 | { | 
|  | 12458 | intel_suspend_hw(dev); | 
|  | 12459 | } | 
|  | 12460 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 12461 | void intel_modeset_init(struct drm_device *dev) | 
|  | 12462 | { | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 12463 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Damien Lespiau | 1fe4778 | 2014-03-03 17:31:47 +0000 | [diff] [blame] | 12464 | int sprite, ret; | 
| Damien Lespiau | 8cc87b7 | 2014-03-03 17:31:44 +0000 | [diff] [blame] | 12465 | enum pipe pipe; | 
| Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 12466 | struct intel_crtc *crtc; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 12467 |  | 
|  | 12468 | drm_mode_config_init(dev); | 
|  | 12469 |  | 
|  | 12470 | dev->mode_config.min_width = 0; | 
|  | 12471 | dev->mode_config.min_height = 0; | 
|  | 12472 |  | 
| Dave Airlie | 019d96c | 2011-09-29 16:20:42 +0100 | [diff] [blame] | 12473 | dev->mode_config.preferred_depth = 24; | 
|  | 12474 | dev->mode_config.prefer_shadow = 1; | 
|  | 12475 |  | 
| Laurent Pinchart | e6ecefa | 2012-05-17 13:27:23 +0200 | [diff] [blame] | 12476 | dev->mode_config.funcs = &intel_mode_funcs; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 12477 |  | 
| Jesse Barnes | b690e96 | 2010-07-19 13:53:12 -0700 | [diff] [blame] | 12478 | intel_init_quirks(dev); | 
|  | 12479 |  | 
| Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 12480 | intel_init_pm(dev); | 
|  | 12481 |  | 
| Ben Widawsky | e3c7475 | 2013-04-05 13:12:39 -0700 | [diff] [blame] | 12482 | if (INTEL_INFO(dev)->num_pipes == 0) | 
|  | 12483 | return; | 
|  | 12484 |  | 
| Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 12485 | intel_init_display(dev); | 
|  | 12486 |  | 
| Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 12487 | if (IS_GEN2(dev)) { | 
|  | 12488 | dev->mode_config.max_width = 2048; | 
|  | 12489 | dev->mode_config.max_height = 2048; | 
|  | 12490 | } else if (IS_GEN3(dev)) { | 
| Keith Packard | 5e4d6fa | 2009-07-12 23:53:17 -0700 | [diff] [blame] | 12491 | dev->mode_config.max_width = 4096; | 
|  | 12492 | dev->mode_config.max_height = 4096; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 12493 | } else { | 
| Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 12494 | dev->mode_config.max_width = 8192; | 
|  | 12495 | dev->mode_config.max_height = 8192; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 12496 | } | 
| Damien Lespiau | 068be56 | 2014-03-28 14:17:49 +0000 | [diff] [blame] | 12497 |  | 
|  | 12498 | if (IS_GEN2(dev)) { | 
|  | 12499 | dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH; | 
|  | 12500 | dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT; | 
|  | 12501 | } else { | 
|  | 12502 | dev->mode_config.cursor_width = MAX_CURSOR_WIDTH; | 
|  | 12503 | dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT; | 
|  | 12504 | } | 
|  | 12505 |  | 
| Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 12506 | dev->mode_config.fb_base = dev_priv->gtt.mappable_base; | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 12507 |  | 
| Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 12508 | DRM_DEBUG_KMS("%d display pipe%s available.\n", | 
| Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 12509 | INTEL_INFO(dev)->num_pipes, | 
|  | 12510 | INTEL_INFO(dev)->num_pipes > 1 ? "s" : ""); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 12511 |  | 
| Damien Lespiau | 8cc87b7 | 2014-03-03 17:31:44 +0000 | [diff] [blame] | 12512 | for_each_pipe(pipe) { | 
|  | 12513 | intel_crtc_init(dev, pipe); | 
| Damien Lespiau | 1fe4778 | 2014-03-03 17:31:47 +0000 | [diff] [blame] | 12514 | for_each_sprite(pipe, sprite) { | 
|  | 12515 | ret = intel_plane_init(dev, pipe, sprite); | 
| Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 12516 | if (ret) | 
| Ville Syrjälä | 06da8da | 2013-04-17 17:48:51 +0300 | [diff] [blame] | 12517 | DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n", | 
| Damien Lespiau | 1fe4778 | 2014-03-03 17:31:47 +0000 | [diff] [blame] | 12518 | pipe_name(pipe), sprite_name(pipe, sprite), ret); | 
| Jesse Barnes | 7f1f385 | 2013-04-02 11:22:20 -0700 | [diff] [blame] | 12519 | } | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 12520 | } | 
|  | 12521 |  | 
| Jesse Barnes | f42bb70 | 2013-12-16 16:34:23 -0800 | [diff] [blame] | 12522 | intel_init_dpio(dev); | 
| Jesse Barnes | 5382f5f35 | 2013-12-16 16:34:24 -0800 | [diff] [blame] | 12523 | intel_reset_dpio(dev); | 
| Jesse Barnes | f42bb70 | 2013-12-16 16:34:23 -0800 | [diff] [blame] | 12524 |  | 
| Paulo Zanoni | 79f689a | 2012-10-05 12:05:52 -0300 | [diff] [blame] | 12525 | intel_cpu_pll_init(dev); | 
| Daniel Vetter | e72f9fb | 2013-06-05 13:34:06 +0200 | [diff] [blame] | 12526 | intel_shared_dpll_init(dev); | 
| Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 12527 |  | 
| Jesse Barnes | 9cce37f | 2010-08-13 15:11:26 -0700 | [diff] [blame] | 12528 | /* Just disable it once at startup */ | 
|  | 12529 | i915_disable_vga(dev); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 12530 | intel_setup_outputs(dev); | 
| Chris Wilson | 11be49e | 2012-11-15 11:32:20 +0000 | [diff] [blame] | 12531 |  | 
|  | 12532 | /* Just in case the BIOS is doing something questionable. */ | 
|  | 12533 | intel_disable_fbc(dev); | 
| Jesse Barnes | fa9fa08 | 2014-02-11 15:28:56 -0800 | [diff] [blame] | 12534 |  | 
| Daniel Vetter | 6e9f798 | 2014-05-29 23:54:47 +0200 | [diff] [blame] | 12535 | drm_modeset_lock_all(dev); | 
| Jesse Barnes | fa9fa08 | 2014-02-11 15:28:56 -0800 | [diff] [blame] | 12536 | intel_modeset_setup_hw_state(dev, false); | 
| Daniel Vetter | 6e9f798 | 2014-05-29 23:54:47 +0200 | [diff] [blame] | 12537 | drm_modeset_unlock_all(dev); | 
| Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 12538 |  | 
| Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 12539 | for_each_intel_crtc(dev, crtc) { | 
| Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 12540 | if (!crtc->active) | 
|  | 12541 | continue; | 
|  | 12542 |  | 
| Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 12543 | /* | 
| Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 12544 | * Note that reserving the BIOS fb up front prevents us | 
|  | 12545 | * from stuffing other stolen allocations like the ring | 
|  | 12546 | * on top.  This prevents some ugliness at boot time, and | 
|  | 12547 | * can even allow for smooth boot transitions if the BIOS | 
|  | 12548 | * fb is large enough for the active pipe configuration. | 
|  | 12549 | */ | 
|  | 12550 | if (dev_priv->display.get_plane_config) { | 
|  | 12551 | dev_priv->display.get_plane_config(crtc, | 
|  | 12552 | &crtc->plane_config); | 
|  | 12553 | /* | 
|  | 12554 | * If the fb is shared between multiple heads, we'll | 
|  | 12555 | * just get the first one. | 
|  | 12556 | */ | 
| Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 12557 | intel_find_plane_obj(crtc, &crtc->plane_config); | 
| Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 12558 | } | 
| Jesse Barnes | 46f297f | 2014-03-07 08:57:48 -0800 | [diff] [blame] | 12559 | } | 
| Chris Wilson | 2c7111d | 2011-03-29 10:40:27 +0100 | [diff] [blame] | 12560 | } | 
| Jesse Barnes | d5bb081 | 2011-01-05 12:01:26 -0800 | [diff] [blame] | 12561 |  | 
| Daniel Vetter | 7fad798 | 2012-07-04 17:51:47 +0200 | [diff] [blame] | 12562 | static void intel_enable_pipe_a(struct drm_device *dev) | 
|  | 12563 | { | 
|  | 12564 | struct intel_connector *connector; | 
|  | 12565 | struct drm_connector *crt = NULL; | 
|  | 12566 | struct intel_load_detect_pipe load_detect_temp; | 
| Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 12567 | struct drm_modeset_acquire_ctx ctx; | 
| Daniel Vetter | 7fad798 | 2012-07-04 17:51:47 +0200 | [diff] [blame] | 12568 |  | 
|  | 12569 | /* We can't just switch on the pipe A, we need to set things up with a | 
|  | 12570 | * proper mode and output configuration. As a gross hack, enable pipe A | 
|  | 12571 | * by enabling the load detect pipe once. */ | 
|  | 12572 | list_for_each_entry(connector, | 
|  | 12573 | &dev->mode_config.connector_list, | 
|  | 12574 | base.head) { | 
|  | 12575 | if (connector->encoder->type == INTEL_OUTPUT_ANALOG) { | 
|  | 12576 | crt = &connector->base; | 
|  | 12577 | break; | 
|  | 12578 | } | 
|  | 12579 | } | 
|  | 12580 |  | 
|  | 12581 | if (!crt) | 
|  | 12582 | return; | 
|  | 12583 |  | 
| Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 12584 | if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, &ctx)) | 
|  | 12585 | intel_release_load_detect_pipe(crt, &load_detect_temp, &ctx); | 
| Daniel Vetter | 7fad798 | 2012-07-04 17:51:47 +0200 | [diff] [blame] | 12586 |  | 
|  | 12587 |  | 
|  | 12588 | } | 
|  | 12589 |  | 
| Daniel Vetter | fa55583 | 2012-10-10 23:14:00 +0200 | [diff] [blame] | 12590 | static bool | 
|  | 12591 | intel_check_plane_mapping(struct intel_crtc *crtc) | 
|  | 12592 | { | 
| Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 12593 | struct drm_device *dev = crtc->base.dev; | 
|  | 12594 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Daniel Vetter | fa55583 | 2012-10-10 23:14:00 +0200 | [diff] [blame] | 12595 | u32 reg, val; | 
|  | 12596 |  | 
| Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 12597 | if (INTEL_INFO(dev)->num_pipes == 1) | 
| Daniel Vetter | fa55583 | 2012-10-10 23:14:00 +0200 | [diff] [blame] | 12598 | return true; | 
|  | 12599 |  | 
|  | 12600 | reg = DSPCNTR(!crtc->plane); | 
|  | 12601 | val = I915_READ(reg); | 
|  | 12602 |  | 
|  | 12603 | if ((val & DISPLAY_PLANE_ENABLE) && | 
|  | 12604 | (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe)) | 
|  | 12605 | return false; | 
|  | 12606 |  | 
|  | 12607 | return true; | 
|  | 12608 | } | 
|  | 12609 |  | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12610 | static void intel_sanitize_crtc(struct intel_crtc *crtc) | 
|  | 12611 | { | 
|  | 12612 | struct drm_device *dev = crtc->base.dev; | 
|  | 12613 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Daniel Vetter | fa55583 | 2012-10-10 23:14:00 +0200 | [diff] [blame] | 12614 | u32 reg; | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12615 |  | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12616 | /* Clear any frame start delays used for debugging left by the BIOS */ | 
| Daniel Vetter | 3b117c8 | 2013-04-17 20:15:07 +0200 | [diff] [blame] | 12617 | reg = PIPECONF(crtc->config.cpu_transcoder); | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12618 | I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK); | 
|  | 12619 |  | 
| Ville Syrjälä | d3eaf88 | 2014-05-20 17:20:05 +0300 | [diff] [blame] | 12620 | /* restore vblank interrupts to correct state */ | 
|  | 12621 | if (crtc->active) | 
|  | 12622 | drm_vblank_on(dev, crtc->pipe); | 
|  | 12623 | else | 
|  | 12624 | drm_vblank_off(dev, crtc->pipe); | 
|  | 12625 |  | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12626 | /* We need to sanitize the plane -> pipe mapping first because this will | 
| Daniel Vetter | fa55583 | 2012-10-10 23:14:00 +0200 | [diff] [blame] | 12627 | * disable the crtc (and hence change the state) if it is wrong. Note | 
|  | 12628 | * that gen4+ has a fixed plane -> pipe mapping.  */ | 
|  | 12629 | if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) { | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12630 | struct intel_connector *connector; | 
|  | 12631 | bool plane; | 
|  | 12632 |  | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12633 | DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n", | 
|  | 12634 | crtc->base.base.id); | 
|  | 12635 |  | 
|  | 12636 | /* Pipe has the wrong plane attached and the plane is active. | 
|  | 12637 | * Temporarily change the plane mapping and disable everything | 
|  | 12638 | * ...  */ | 
|  | 12639 | plane = crtc->plane; | 
|  | 12640 | crtc->plane = !plane; | 
|  | 12641 | dev_priv->display.crtc_disable(&crtc->base); | 
|  | 12642 | crtc->plane = plane; | 
|  | 12643 |  | 
|  | 12644 | /* ... and break all links. */ | 
|  | 12645 | list_for_each_entry(connector, &dev->mode_config.connector_list, | 
|  | 12646 | base.head) { | 
|  | 12647 | if (connector->encoder->base.crtc != &crtc->base) | 
|  | 12648 | continue; | 
|  | 12649 |  | 
| Egbert Eich | 7f1950f | 2014-04-25 10:56:22 +0200 | [diff] [blame] | 12650 | connector->base.dpms = DRM_MODE_DPMS_OFF; | 
|  | 12651 | connector->base.encoder = NULL; | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12652 | } | 
| Egbert Eich | 7f1950f | 2014-04-25 10:56:22 +0200 | [diff] [blame] | 12653 | /* multiple connectors may have the same encoder: | 
|  | 12654 | *  handle them and break crtc link separately */ | 
|  | 12655 | list_for_each_entry(connector, &dev->mode_config.connector_list, | 
|  | 12656 | base.head) | 
|  | 12657 | if (connector->encoder->base.crtc == &crtc->base) { | 
|  | 12658 | connector->encoder->base.crtc = NULL; | 
|  | 12659 | connector->encoder->connectors_active = false; | 
|  | 12660 | } | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12661 |  | 
|  | 12662 | WARN_ON(crtc->active); | 
|  | 12663 | crtc->base.enabled = false; | 
|  | 12664 | } | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12665 |  | 
| Daniel Vetter | 7fad798 | 2012-07-04 17:51:47 +0200 | [diff] [blame] | 12666 | if (dev_priv->quirks & QUIRK_PIPEA_FORCE && | 
|  | 12667 | crtc->pipe == PIPE_A && !crtc->active) { | 
|  | 12668 | /* BIOS forgot to enable pipe A, this mostly happens after | 
|  | 12669 | * resume. Force-enable the pipe to fix this, the update_dpms | 
|  | 12670 | * call below we restore the pipe to the right state, but leave | 
|  | 12671 | * the required bits on. */ | 
|  | 12672 | intel_enable_pipe_a(dev); | 
|  | 12673 | } | 
|  | 12674 |  | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12675 | /* Adjust the state of the output pipe according to whether we | 
|  | 12676 | * have active connectors/encoders. */ | 
|  | 12677 | intel_crtc_update_dpms(&crtc->base); | 
|  | 12678 |  | 
|  | 12679 | if (crtc->active != crtc->base.enabled) { | 
|  | 12680 | struct intel_encoder *encoder; | 
|  | 12681 |  | 
|  | 12682 | /* This can happen either due to bugs in the get_hw_state | 
|  | 12683 | * functions or because the pipe is force-enabled due to the | 
|  | 12684 | * pipe A quirk. */ | 
|  | 12685 | DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n", | 
|  | 12686 | crtc->base.base.id, | 
|  | 12687 | crtc->base.enabled ? "enabled" : "disabled", | 
|  | 12688 | crtc->active ? "enabled" : "disabled"); | 
|  | 12689 |  | 
|  | 12690 | crtc->base.enabled = crtc->active; | 
|  | 12691 |  | 
|  | 12692 | /* Because we only establish the connector -> encoder -> | 
|  | 12693 | * crtc links if something is active, this means the | 
|  | 12694 | * crtc is now deactivated. Break the links. connector | 
|  | 12695 | * -> encoder links are only establish when things are | 
|  | 12696 | *  actually up, hence no need to break them. */ | 
|  | 12697 | WARN_ON(crtc->active); | 
|  | 12698 |  | 
|  | 12699 | for_each_encoder_on_crtc(dev, &crtc->base, encoder) { | 
|  | 12700 | WARN_ON(encoder->connectors_active); | 
|  | 12701 | encoder->base.crtc = NULL; | 
|  | 12702 | } | 
|  | 12703 | } | 
| Daniel Vetter | c5ab3bc | 2014-05-14 15:40:34 +0200 | [diff] [blame] | 12704 |  | 
|  | 12705 | if (crtc->active || IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen < 5) { | 
| Daniel Vetter | 4cc3148 | 2014-03-24 00:01:41 +0100 | [diff] [blame] | 12706 | /* | 
|  | 12707 | * We start out with underrun reporting disabled to avoid races. | 
|  | 12708 | * For correct bookkeeping mark this on active crtcs. | 
|  | 12709 | * | 
| Daniel Vetter | c5ab3bc | 2014-05-14 15:40:34 +0200 | [diff] [blame] | 12710 | * Also on gmch platforms we dont have any hardware bits to | 
|  | 12711 | * disable the underrun reporting. Which means we need to start | 
|  | 12712 | * out with underrun reporting disabled also on inactive pipes, | 
|  | 12713 | * since otherwise we'll complain about the garbage we read when | 
|  | 12714 | * e.g. coming up after runtime pm. | 
|  | 12715 | * | 
| Daniel Vetter | 4cc3148 | 2014-03-24 00:01:41 +0100 | [diff] [blame] | 12716 | * No protection against concurrent access is required - at | 
|  | 12717 | * worst a fifo underrun happens which also sets this to false. | 
|  | 12718 | */ | 
|  | 12719 | crtc->cpu_fifo_underrun_disabled = true; | 
|  | 12720 | crtc->pch_fifo_underrun_disabled = true; | 
| Ville Syrjälä | 80715b2 | 2014-05-15 20:23:23 +0300 | [diff] [blame] | 12721 |  | 
|  | 12722 | update_scanline_offset(crtc); | 
| Daniel Vetter | 4cc3148 | 2014-03-24 00:01:41 +0100 | [diff] [blame] | 12723 | } | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12724 | } | 
|  | 12725 |  | 
|  | 12726 | static void intel_sanitize_encoder(struct intel_encoder *encoder) | 
|  | 12727 | { | 
|  | 12728 | struct intel_connector *connector; | 
|  | 12729 | struct drm_device *dev = encoder->base.dev; | 
|  | 12730 |  | 
|  | 12731 | /* We need to check both for a crtc link (meaning that the | 
|  | 12732 | * encoder is active and trying to read from a pipe) and the | 
|  | 12733 | * pipe itself being active. */ | 
|  | 12734 | bool has_active_crtc = encoder->base.crtc && | 
|  | 12735 | to_intel_crtc(encoder->base.crtc)->active; | 
|  | 12736 |  | 
|  | 12737 | if (encoder->connectors_active && !has_active_crtc) { | 
|  | 12738 | DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n", | 
|  | 12739 | encoder->base.base.id, | 
| Jani Nikula | 8e329a03 | 2014-06-03 14:56:21 +0300 | [diff] [blame] | 12740 | encoder->base.name); | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12741 |  | 
|  | 12742 | /* Connector is active, but has no active pipe. This is | 
|  | 12743 | * fallout from our resume register restoring. Disable | 
|  | 12744 | * the encoder manually again. */ | 
|  | 12745 | if (encoder->base.crtc) { | 
|  | 12746 | DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n", | 
|  | 12747 | encoder->base.base.id, | 
| Jani Nikula | 8e329a03 | 2014-06-03 14:56:21 +0300 | [diff] [blame] | 12748 | encoder->base.name); | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12749 | encoder->disable(encoder); | 
|  | 12750 | } | 
| Egbert Eich | 7f1950f | 2014-04-25 10:56:22 +0200 | [diff] [blame] | 12751 | encoder->base.crtc = NULL; | 
|  | 12752 | encoder->connectors_active = false; | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12753 |  | 
|  | 12754 | /* Inconsistent output/port/pipe state happens presumably due to | 
|  | 12755 | * a bug in one of the get_hw_state functions. Or someplace else | 
|  | 12756 | * in our code, like the register restore mess on resume. Clamp | 
|  | 12757 | * things to off as a safer default. */ | 
|  | 12758 | list_for_each_entry(connector, | 
|  | 12759 | &dev->mode_config.connector_list, | 
|  | 12760 | base.head) { | 
|  | 12761 | if (connector->encoder != encoder) | 
|  | 12762 | continue; | 
| Egbert Eich | 7f1950f | 2014-04-25 10:56:22 +0200 | [diff] [blame] | 12763 | connector->base.dpms = DRM_MODE_DPMS_OFF; | 
|  | 12764 | connector->base.encoder = NULL; | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12765 | } | 
|  | 12766 | } | 
|  | 12767 | /* Enabled encoders without active connectors will be fixed in | 
|  | 12768 | * the crtc fixup. */ | 
|  | 12769 | } | 
|  | 12770 |  | 
| Imre Deak | 0409875 | 2014-02-18 00:02:16 +0200 | [diff] [blame] | 12771 | void i915_redisable_vga_power_on(struct drm_device *dev) | 
| Krzysztof Mazur | 0fde901 | 2012-12-19 11:03:41 +0100 | [diff] [blame] | 12772 | { | 
|  | 12773 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Ville Syrjälä | 766aa1c | 2013-01-25 21:44:46 +0200 | [diff] [blame] | 12774 | u32 vga_reg = i915_vgacntrl_reg(dev); | 
| Krzysztof Mazur | 0fde901 | 2012-12-19 11:03:41 +0100 | [diff] [blame] | 12775 |  | 
| Imre Deak | 0409875 | 2014-02-18 00:02:16 +0200 | [diff] [blame] | 12776 | if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) { | 
|  | 12777 | DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n"); | 
|  | 12778 | i915_disable_vga(dev); | 
|  | 12779 | } | 
|  | 12780 | } | 
|  | 12781 |  | 
|  | 12782 | void i915_redisable_vga(struct drm_device *dev) | 
|  | 12783 | { | 
|  | 12784 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 12785 |  | 
| Paulo Zanoni | 8dc8a27 | 2013-08-02 16:22:24 -0300 | [diff] [blame] | 12786 | /* This function can be called both from intel_modeset_setup_hw_state or | 
|  | 12787 | * at a very early point in our resume sequence, where the power well | 
|  | 12788 | * structures are not yet restored. Since this function is at a very | 
|  | 12789 | * paranoid "someone might have enabled VGA while we were not looking" | 
|  | 12790 | * level, just check if the power well is enabled instead of trying to | 
|  | 12791 | * follow the "don't touch the power well if we don't need it" policy | 
|  | 12792 | * the rest of the driver uses. */ | 
| Imre Deak | 0409875 | 2014-02-18 00:02:16 +0200 | [diff] [blame] | 12793 | if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA)) | 
| Paulo Zanoni | 8dc8a27 | 2013-08-02 16:22:24 -0300 | [diff] [blame] | 12794 | return; | 
|  | 12795 |  | 
| Imre Deak | 0409875 | 2014-02-18 00:02:16 +0200 | [diff] [blame] | 12796 | i915_redisable_vga_power_on(dev); | 
| Krzysztof Mazur | 0fde901 | 2012-12-19 11:03:41 +0100 | [diff] [blame] | 12797 | } | 
|  | 12798 |  | 
| Ville Syrjälä | 98ec773 | 2014-04-30 17:43:01 +0300 | [diff] [blame] | 12799 | static bool primary_get_hw_state(struct intel_crtc *crtc) | 
|  | 12800 | { | 
|  | 12801 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; | 
|  | 12802 |  | 
|  | 12803 | if (!crtc->active) | 
|  | 12804 | return false; | 
|  | 12805 |  | 
|  | 12806 | return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE; | 
|  | 12807 | } | 
|  | 12808 |  | 
| Daniel Vetter | 30e984d | 2013-06-05 13:34:17 +0200 | [diff] [blame] | 12809 | static void intel_modeset_readout_hw_state(struct drm_device *dev) | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12810 | { | 
|  | 12811 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 12812 | enum pipe pipe; | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12813 | struct intel_crtc *crtc; | 
|  | 12814 | struct intel_encoder *encoder; | 
|  | 12815 | struct intel_connector *connector; | 
| Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 12816 | int i; | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12817 |  | 
| Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 12818 | for_each_intel_crtc(dev, crtc) { | 
| Daniel Vetter | 88adfff | 2013-03-28 10:42:01 +0100 | [diff] [blame] | 12819 | memset(&crtc->config, 0, sizeof(crtc->config)); | 
| Daniel Vetter | 3b117c8 | 2013-04-17 20:15:07 +0200 | [diff] [blame] | 12820 |  | 
| Daniel Vetter | 9953599 | 2014-04-13 12:00:33 +0200 | [diff] [blame] | 12821 | crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE; | 
|  | 12822 |  | 
| Daniel Vetter | 0e8ffe1 | 2013-03-28 10:42:00 +0100 | [diff] [blame] | 12823 | crtc->active = dev_priv->display.get_pipe_config(crtc, | 
|  | 12824 | &crtc->config); | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12825 |  | 
|  | 12826 | crtc->base.enabled = crtc->active; | 
| Ville Syrjälä | 98ec773 | 2014-04-30 17:43:01 +0300 | [diff] [blame] | 12827 | crtc->primary_enabled = primary_get_hw_state(crtc); | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12828 |  | 
|  | 12829 | DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n", | 
|  | 12830 | crtc->base.base.id, | 
|  | 12831 | crtc->active ? "enabled" : "disabled"); | 
|  | 12832 | } | 
|  | 12833 |  | 
| Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 12834 | /* FIXME: Smash this into the new shared dpll infrastructure. */ | 
| Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 12835 | if (HAS_DDI(dev)) | 
| Paulo Zanoni | 6441ab5 | 2012-10-05 12:05:58 -0300 | [diff] [blame] | 12836 | intel_ddi_setup_hw_pll_state(dev); | 
|  | 12837 |  | 
| Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 12838 | for (i = 0; i < dev_priv->num_shared_dpll; i++) { | 
|  | 12839 | struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i]; | 
|  | 12840 |  | 
|  | 12841 | pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state); | 
|  | 12842 | pll->active = 0; | 
| Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 12843 | for_each_intel_crtc(dev, crtc) { | 
| Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 12844 | if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) | 
|  | 12845 | pll->active++; | 
|  | 12846 | } | 
|  | 12847 | pll->refcount = pll->active; | 
|  | 12848 |  | 
| Daniel Vetter | 35c9537 | 2013-07-17 06:55:04 +0200 | [diff] [blame] | 12849 | DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n", | 
|  | 12850 | pll->name, pll->refcount, pll->on); | 
| Daniel Vetter | 5358901 | 2013-06-05 13:34:16 +0200 | [diff] [blame] | 12851 | } | 
|  | 12852 |  | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12853 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, | 
|  | 12854 | base.head) { | 
|  | 12855 | pipe = 0; | 
|  | 12856 |  | 
|  | 12857 | if (encoder->get_hw_state(encoder, &pipe)) { | 
| Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 12858 | crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); | 
|  | 12859 | encoder->base.crtc = &crtc->base; | 
| Daniel Vetter | 1d37b68 | 2013-11-18 09:00:59 +0100 | [diff] [blame] | 12860 | encoder->get_config(encoder, &crtc->config); | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12861 | } else { | 
|  | 12862 | encoder->base.crtc = NULL; | 
|  | 12863 | } | 
|  | 12864 |  | 
|  | 12865 | encoder->connectors_active = false; | 
| Damien Lespiau | 6f2bcce | 2013-10-16 12:29:54 +0100 | [diff] [blame] | 12866 | DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n", | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12867 | encoder->base.base.id, | 
| Jani Nikula | 8e329a03 | 2014-06-03 14:56:21 +0300 | [diff] [blame] | 12868 | encoder->base.name, | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12869 | encoder->base.crtc ? "enabled" : "disabled", | 
| Damien Lespiau | 6f2bcce | 2013-10-16 12:29:54 +0100 | [diff] [blame] | 12870 | pipe_name(pipe)); | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12871 | } | 
|  | 12872 |  | 
|  | 12873 | list_for_each_entry(connector, &dev->mode_config.connector_list, | 
|  | 12874 | base.head) { | 
|  | 12875 | if (connector->get_hw_state(connector)) { | 
|  | 12876 | connector->base.dpms = DRM_MODE_DPMS_ON; | 
|  | 12877 | connector->encoder->connectors_active = true; | 
|  | 12878 | connector->base.encoder = &connector->encoder->base; | 
|  | 12879 | } else { | 
|  | 12880 | connector->base.dpms = DRM_MODE_DPMS_OFF; | 
|  | 12881 | connector->base.encoder = NULL; | 
|  | 12882 | } | 
|  | 12883 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n", | 
|  | 12884 | connector->base.base.id, | 
| Jani Nikula | c23cc41 | 2014-06-03 14:56:17 +0300 | [diff] [blame] | 12885 | connector->base.name, | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12886 | connector->base.encoder ? "enabled" : "disabled"); | 
|  | 12887 | } | 
| Daniel Vetter | 30e984d | 2013-06-05 13:34:17 +0200 | [diff] [blame] | 12888 | } | 
|  | 12889 |  | 
|  | 12890 | /* Scan out the current hw modeset state, sanitizes it and maps it into the drm | 
|  | 12891 | * and i915 state tracking structures. */ | 
|  | 12892 | void intel_modeset_setup_hw_state(struct drm_device *dev, | 
|  | 12893 | bool force_restore) | 
|  | 12894 | { | 
|  | 12895 | struct drm_i915_private *dev_priv = dev->dev_private; | 
|  | 12896 | enum pipe pipe; | 
| Daniel Vetter | 30e984d | 2013-06-05 13:34:17 +0200 | [diff] [blame] | 12897 | struct intel_crtc *crtc; | 
|  | 12898 | struct intel_encoder *encoder; | 
| Daniel Vetter | 35c9537 | 2013-07-17 06:55:04 +0200 | [diff] [blame] | 12899 | int i; | 
| Daniel Vetter | 30e984d | 2013-06-05 13:34:17 +0200 | [diff] [blame] | 12900 |  | 
|  | 12901 | intel_modeset_readout_hw_state(dev); | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12902 |  | 
| Jesse Barnes | babea61 | 2013-06-26 18:57:38 +0300 | [diff] [blame] | 12903 | /* | 
|  | 12904 | * Now that we have the config, copy it to each CRTC struct | 
|  | 12905 | * Note that this could go away if we move to using crtc_config | 
|  | 12906 | * checking everywhere. | 
|  | 12907 | */ | 
| Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 12908 | for_each_intel_crtc(dev, crtc) { | 
| Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 12909 | if (crtc->active && i915.fastboot) { | 
| Daniel Vetter | f6a8328 | 2014-02-11 15:28:57 -0800 | [diff] [blame] | 12910 | intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config); | 
| Jesse Barnes | babea61 | 2013-06-26 18:57:38 +0300 | [diff] [blame] | 12911 | DRM_DEBUG_KMS("[CRTC:%d] found active mode: ", | 
|  | 12912 | crtc->base.base.id); | 
|  | 12913 | drm_mode_debug_printmodeline(&crtc->base.mode); | 
|  | 12914 | } | 
|  | 12915 | } | 
|  | 12916 |  | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12917 | /* HW state is read out, now we need to sanitize this mess. */ | 
|  | 12918 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, | 
|  | 12919 | base.head) { | 
|  | 12920 | intel_sanitize_encoder(encoder); | 
|  | 12921 | } | 
|  | 12922 |  | 
|  | 12923 | for_each_pipe(pipe) { | 
|  | 12924 | crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); | 
|  | 12925 | intel_sanitize_crtc(crtc); | 
| Daniel Vetter | c0b0341 | 2013-05-28 12:05:54 +0200 | [diff] [blame] | 12926 | intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]"); | 
| Daniel Vetter | 2492935 | 2012-07-02 20:28:59 +0200 | [diff] [blame] | 12927 | } | 
| Daniel Vetter | 9a93585 | 2012-07-05 22:34:27 +0200 | [diff] [blame] | 12928 |  | 
| Daniel Vetter | 35c9537 | 2013-07-17 06:55:04 +0200 | [diff] [blame] | 12929 | for (i = 0; i < dev_priv->num_shared_dpll; i++) { | 
|  | 12930 | struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i]; | 
|  | 12931 |  | 
|  | 12932 | if (!pll->on || pll->active) | 
|  | 12933 | continue; | 
|  | 12934 |  | 
|  | 12935 | DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name); | 
|  | 12936 |  | 
|  | 12937 | pll->disable(dev_priv, pll); | 
|  | 12938 | pll->on = false; | 
|  | 12939 | } | 
|  | 12940 |  | 
| Ville Syrjälä | 96f90c5 | 2013-12-05 15:51:38 +0200 | [diff] [blame] | 12941 | if (HAS_PCH_SPLIT(dev)) | 
| Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 12942 | ilk_wm_get_hw_state(dev); | 
|  | 12943 |  | 
| Daniel Vetter | 45e2b5f | 2012-11-23 18:16:34 +0100 | [diff] [blame] | 12944 | if (force_restore) { | 
| Ville Syrjälä | 7d0bc1e | 2013-09-16 17:38:33 +0300 | [diff] [blame] | 12945 | i915_redisable_vga(dev); | 
|  | 12946 |  | 
| Daniel Vetter | f30da18 | 2013-04-11 20:22:50 +0200 | [diff] [blame] | 12947 | /* | 
|  | 12948 | * We need to use raw interfaces for restoring state to avoid | 
|  | 12949 | * checking (bogus) intermediate states. | 
|  | 12950 | */ | 
| Daniel Vetter | 45e2b5f | 2012-11-23 18:16:34 +0100 | [diff] [blame] | 12951 | for_each_pipe(pipe) { | 
| Jesse Barnes | b5644d0 | 2013-03-26 13:25:27 -0700 | [diff] [blame] | 12952 | struct drm_crtc *crtc = | 
|  | 12953 | dev_priv->pipe_to_crtc_mapping[pipe]; | 
| Daniel Vetter | f30da18 | 2013-04-11 20:22:50 +0200 | [diff] [blame] | 12954 |  | 
|  | 12955 | __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, | 
| Matt Roper | f4510a2 | 2014-04-01 15:22:40 -0700 | [diff] [blame] | 12956 | crtc->primary->fb); | 
| Daniel Vetter | 45e2b5f | 2012-11-23 18:16:34 +0100 | [diff] [blame] | 12957 | } | 
|  | 12958 | } else { | 
|  | 12959 | intel_modeset_update_staged_output_state(dev); | 
|  | 12960 | } | 
| Daniel Vetter | 8af6cf8 | 2012-07-10 09:50:11 +0200 | [diff] [blame] | 12961 |  | 
|  | 12962 | intel_modeset_check_state(dev); | 
| Chris Wilson | 2c7111d | 2011-03-29 10:40:27 +0100 | [diff] [blame] | 12963 | } | 
|  | 12964 |  | 
|  | 12965 | void intel_modeset_gem_init(struct drm_device *dev) | 
|  | 12966 | { | 
| Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 12967 | struct drm_crtc *c; | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 12968 | struct drm_i915_gem_object *obj; | 
| Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 12969 |  | 
| Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 12970 | mutex_lock(&dev->struct_mutex); | 
|  | 12971 | intel_init_gt_powersave(dev); | 
|  | 12972 | mutex_unlock(&dev->struct_mutex); | 
|  | 12973 |  | 
| Chris Wilson | 1833b13 | 2012-05-09 11:56:28 +0100 | [diff] [blame] | 12974 | intel_modeset_init_hw(dev); | 
| Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 12975 |  | 
|  | 12976 | intel_setup_overlay(dev); | 
| Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 12977 |  | 
|  | 12978 | /* | 
|  | 12979 | * Make sure any fbs we allocated at startup are properly | 
|  | 12980 | * pinned & fenced.  When we do the allocation it's too early | 
|  | 12981 | * for this. | 
|  | 12982 | */ | 
|  | 12983 | mutex_lock(&dev->struct_mutex); | 
| Damien Lespiau | 70e1e0e | 2014-05-13 23:32:24 +0100 | [diff] [blame] | 12984 | for_each_crtc(dev, c) { | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 12985 | obj = intel_fb_obj(c->primary->fb); | 
|  | 12986 | if (obj == NULL) | 
| Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 12987 | continue; | 
|  | 12988 |  | 
| Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 12989 | if (intel_pin_and_fence_fb_obj(dev, obj, NULL)) { | 
| Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 12990 | DRM_ERROR("failed to pin boot fb on pipe %d\n", | 
|  | 12991 | to_intel_crtc(c)->pipe); | 
| Dave Airlie | 66e514c | 2014-04-03 07:51:54 +1000 | [diff] [blame] | 12992 | drm_framebuffer_unreference(c->primary->fb); | 
|  | 12993 | c->primary->fb = NULL; | 
| Jesse Barnes | 484b41d | 2014-03-07 08:57:55 -0800 | [diff] [blame] | 12994 | } | 
|  | 12995 | } | 
|  | 12996 | mutex_unlock(&dev->struct_mutex); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 12997 | } | 
|  | 12998 |  | 
| Imre Deak | 4932e2c | 2014-02-11 17:12:48 +0200 | [diff] [blame] | 12999 | void intel_connector_unregister(struct intel_connector *intel_connector) | 
|  | 13000 | { | 
|  | 13001 | struct drm_connector *connector = &intel_connector->base; | 
|  | 13002 |  | 
|  | 13003 | intel_panel_destroy_backlight(connector); | 
|  | 13004 | drm_sysfs_connector_remove(connector); | 
|  | 13005 | } | 
|  | 13006 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13007 | void intel_modeset_cleanup(struct drm_device *dev) | 
|  | 13008 | { | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 13009 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Paulo Zanoni | d9255d5 | 2013-09-26 20:05:59 -0300 | [diff] [blame] | 13010 | struct drm_connector *connector; | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 13011 |  | 
| Daniel Vetter | fd0c064 | 2013-04-24 11:13:35 +0200 | [diff] [blame] | 13012 | /* | 
|  | 13013 | * Interrupts and polling as the first thing to avoid creating havoc. | 
|  | 13014 | * Too much stuff here (turning of rps, connectors, ...) would | 
|  | 13015 | * experience fancy races otherwise. | 
|  | 13016 | */ | 
|  | 13017 | drm_irq_uninstall(dev); | 
|  | 13018 | cancel_work_sync(&dev_priv->hotplug_work); | 
|  | 13019 | /* | 
|  | 13020 | * Due to the hpd irq storm handling the hotplug work can re-arm the | 
|  | 13021 | * poll handlers. Hence disable polling after hpd handling is shut down. | 
|  | 13022 | */ | 
| Keith Packard | f87ea76 | 2010-10-03 19:36:26 -0700 | [diff] [blame] | 13023 | drm_kms_helper_poll_fini(dev); | 
| Daniel Vetter | fd0c064 | 2013-04-24 11:13:35 +0200 | [diff] [blame] | 13024 |  | 
| Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 13025 | mutex_lock(&dev->struct_mutex); | 
|  | 13026 |  | 
| Jesse Barnes | 723bfd7 | 2010-10-07 16:01:13 -0700 | [diff] [blame] | 13027 | intel_unregister_dsm_handler(); | 
|  | 13028 |  | 
| Chris Wilson | 973d04f | 2011-07-08 12:22:37 +0100 | [diff] [blame] | 13029 | intel_disable_fbc(dev); | 
| Jesse Barnes | e70236a | 2009-09-21 10:42:27 -0700 | [diff] [blame] | 13030 |  | 
| Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 13031 | intel_disable_gt_powersave(dev); | 
| Chris Wilson | 0cdab21 | 2010-12-05 17:27:06 +0000 | [diff] [blame] | 13032 |  | 
| Daniel Vetter | 930ebb4 | 2012-06-29 23:32:16 +0200 | [diff] [blame] | 13033 | ironlake_teardown_rc6(dev); | 
|  | 13034 |  | 
| Kristian Høgsberg | 69341a5 | 2009-11-11 12:19:17 -0500 | [diff] [blame] | 13035 | mutex_unlock(&dev->struct_mutex); | 
|  | 13036 |  | 
| Chris Wilson | 1630fe7 | 2011-07-08 12:22:42 +0100 | [diff] [blame] | 13037 | /* flush any delayed tasks or pending work */ | 
|  | 13038 | flush_scheduled_work(); | 
|  | 13039 |  | 
| Jani Nikula | db31af1d | 2013-11-08 16:48:53 +0200 | [diff] [blame] | 13040 | /* destroy the backlight and sysfs files before encoders/connectors */ | 
|  | 13041 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { | 
| Imre Deak | 4932e2c | 2014-02-11 17:12:48 +0200 | [diff] [blame] | 13042 | struct intel_connector *intel_connector; | 
|  | 13043 |  | 
|  | 13044 | intel_connector = to_intel_connector(connector); | 
|  | 13045 | intel_connector->unregister(intel_connector); | 
| Jani Nikula | db31af1d | 2013-11-08 16:48:53 +0200 | [diff] [blame] | 13046 | } | 
| Paulo Zanoni | d9255d5 | 2013-09-26 20:05:59 -0300 | [diff] [blame] | 13047 |  | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13048 | drm_mode_config_cleanup(dev); | 
| Daniel Vetter | 4d7bb01 | 2012-12-18 15:24:37 +0100 | [diff] [blame] | 13049 |  | 
|  | 13050 | intel_cleanup_overlay(dev); | 
| Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 13051 |  | 
|  | 13052 | mutex_lock(&dev->struct_mutex); | 
|  | 13053 | intel_cleanup_gt_powersave(dev); | 
|  | 13054 | mutex_unlock(&dev->struct_mutex); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13055 | } | 
|  | 13056 |  | 
| Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 13057 | /* | 
| Zhenyu Wang | f1c79df | 2010-03-30 14:39:29 +0800 | [diff] [blame] | 13058 | * Return which encoder is currently attached for connector. | 
|  | 13059 | */ | 
| Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 13060 | struct drm_encoder *intel_best_encoder(struct drm_connector *connector) | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13061 | { | 
| Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 13062 | return &intel_attached_encoder(connector)->base; | 
|  | 13063 | } | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13064 |  | 
| Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 13065 | void intel_connector_attach_encoder(struct intel_connector *connector, | 
|  | 13066 | struct intel_encoder *encoder) | 
|  | 13067 | { | 
|  | 13068 | connector->encoder = encoder; | 
|  | 13069 | drm_mode_connector_attach_encoder(&connector->base, | 
|  | 13070 | &encoder->base); | 
| Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 13071 | } | 
| Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 13072 |  | 
|  | 13073 | /* | 
|  | 13074 | * set vga decode state - true == enable VGA decode | 
|  | 13075 | */ | 
|  | 13076 | int intel_modeset_vga_set_state(struct drm_device *dev, bool state) | 
|  | 13077 | { | 
|  | 13078 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Chris Wilson | a885b3c | 2013-12-17 14:34:50 +0000 | [diff] [blame] | 13079 | unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL; | 
| Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 13080 | u16 gmch_ctrl; | 
|  | 13081 |  | 
| Chris Wilson | 75fa041 | 2014-02-07 18:37:02 -0200 | [diff] [blame] | 13082 | if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) { | 
|  | 13083 | DRM_ERROR("failed to read control word\n"); | 
|  | 13084 | return -EIO; | 
|  | 13085 | } | 
|  | 13086 |  | 
| Chris Wilson | c0cc8a5 | 2014-02-07 18:37:03 -0200 | [diff] [blame] | 13087 | if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state) | 
|  | 13088 | return 0; | 
|  | 13089 |  | 
| Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 13090 | if (state) | 
|  | 13091 | gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE; | 
|  | 13092 | else | 
|  | 13093 | gmch_ctrl |= INTEL_GMCH_VGA_DISABLE; | 
| Chris Wilson | 75fa041 | 2014-02-07 18:37:02 -0200 | [diff] [blame] | 13094 |  | 
|  | 13095 | if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) { | 
|  | 13096 | DRM_ERROR("failed to write control word\n"); | 
|  | 13097 | return -EIO; | 
|  | 13098 | } | 
|  | 13099 |  | 
| Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 13100 | return 0; | 
|  | 13101 | } | 
| Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 13102 |  | 
| Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 13103 | struct intel_display_error_state { | 
| Paulo Zanoni | ff57f1b | 2013-05-03 12:15:37 -0300 | [diff] [blame] | 13104 |  | 
|  | 13105 | u32 power_well_driver; | 
|  | 13106 |  | 
| Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 13107 | int num_transcoders; | 
|  | 13108 |  | 
| Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 13109 | struct intel_cursor_error_state { | 
|  | 13110 | u32 control; | 
|  | 13111 | u32 position; | 
|  | 13112 | u32 base; | 
|  | 13113 | u32 size; | 
| Damien Lespiau | 5233130 | 2012-08-15 19:23:25 +0100 | [diff] [blame] | 13114 | } cursor[I915_MAX_PIPES]; | 
| Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 13115 |  | 
|  | 13116 | struct intel_pipe_error_state { | 
| Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 13117 | bool power_domain_on; | 
| Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 13118 | u32 source; | 
| Imre Deak | f301b1e | 2014-04-18 15:55:04 +0300 | [diff] [blame] | 13119 | u32 stat; | 
| Damien Lespiau | 5233130 | 2012-08-15 19:23:25 +0100 | [diff] [blame] | 13120 | } pipe[I915_MAX_PIPES]; | 
| Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 13121 |  | 
|  | 13122 | struct intel_plane_error_state { | 
|  | 13123 | u32 control; | 
|  | 13124 | u32 stride; | 
|  | 13125 | u32 size; | 
|  | 13126 | u32 pos; | 
|  | 13127 | u32 addr; | 
|  | 13128 | u32 surface; | 
|  | 13129 | u32 tile_offset; | 
| Damien Lespiau | 5233130 | 2012-08-15 19:23:25 +0100 | [diff] [blame] | 13130 | } plane[I915_MAX_PIPES]; | 
| Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 13131 |  | 
|  | 13132 | struct intel_transcoder_error_state { | 
| Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 13133 | bool power_domain_on; | 
| Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 13134 | enum transcoder cpu_transcoder; | 
|  | 13135 |  | 
|  | 13136 | u32 conf; | 
|  | 13137 |  | 
|  | 13138 | u32 htotal; | 
|  | 13139 | u32 hblank; | 
|  | 13140 | u32 hsync; | 
|  | 13141 | u32 vtotal; | 
|  | 13142 | u32 vblank; | 
|  | 13143 | u32 vsync; | 
|  | 13144 | } transcoder[4]; | 
| Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 13145 | }; | 
|  | 13146 |  | 
|  | 13147 | struct intel_display_error_state * | 
|  | 13148 | intel_display_capture_error_state(struct drm_device *dev) | 
|  | 13149 | { | 
| Jani Nikula | fbee40d | 2014-03-31 14:27:18 +0300 | [diff] [blame] | 13150 | struct drm_i915_private *dev_priv = dev->dev_private; | 
| Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 13151 | struct intel_display_error_state *error; | 
| Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 13152 | int transcoders[] = { | 
|  | 13153 | TRANSCODER_A, | 
|  | 13154 | TRANSCODER_B, | 
|  | 13155 | TRANSCODER_C, | 
|  | 13156 | TRANSCODER_EDP, | 
|  | 13157 | }; | 
| Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 13158 | int i; | 
|  | 13159 |  | 
| Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 13160 | if (INTEL_INFO(dev)->num_pipes == 0) | 
|  | 13161 | return NULL; | 
|  | 13162 |  | 
| Paulo Zanoni | 9d1cb91 | 2013-11-01 13:32:08 -0200 | [diff] [blame] | 13163 | error = kzalloc(sizeof(*error), GFP_ATOMIC); | 
| Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 13164 | if (error == NULL) | 
|  | 13165 | return NULL; | 
|  | 13166 |  | 
| Imre Deak | 190be11 | 2013-11-25 17:15:31 +0200 | [diff] [blame] | 13167 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) | 
| Paulo Zanoni | ff57f1b | 2013-05-03 12:15:37 -0300 | [diff] [blame] | 13168 | error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER); | 
|  | 13169 |  | 
| Damien Lespiau | 5233130 | 2012-08-15 19:23:25 +0100 | [diff] [blame] | 13170 | for_each_pipe(i) { | 
| Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 13171 | error->pipe[i].power_domain_on = | 
| Imre Deak | bfafe93 | 2014-06-05 20:31:47 +0300 | [diff] [blame] | 13172 | intel_display_power_enabled_unlocked(dev_priv, | 
|  | 13173 | POWER_DOMAIN_PIPE(i)); | 
| Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 13174 | if (!error->pipe[i].power_domain_on) | 
| Paulo Zanoni | 9d1cb91 | 2013-11-01 13:32:08 -0200 | [diff] [blame] | 13175 | continue; | 
|  | 13176 |  | 
| Ville Syrjälä | 5efb3e2 | 2014-04-09 13:28:53 +0300 | [diff] [blame] | 13177 | error->cursor[i].control = I915_READ(CURCNTR(i)); | 
|  | 13178 | error->cursor[i].position = I915_READ(CURPOS(i)); | 
|  | 13179 | error->cursor[i].base = I915_READ(CURBASE(i)); | 
| Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 13180 |  | 
|  | 13181 | error->plane[i].control = I915_READ(DSPCNTR(i)); | 
|  | 13182 | error->plane[i].stride = I915_READ(DSPSTRIDE(i)); | 
| Paulo Zanoni | 80ca378 | 2013-03-22 14:20:57 -0300 | [diff] [blame] | 13183 | if (INTEL_INFO(dev)->gen <= 3) { | 
| Paulo Zanoni | 51889b3 | 2013-03-06 20:03:13 -0300 | [diff] [blame] | 13184 | error->plane[i].size = I915_READ(DSPSIZE(i)); | 
| Paulo Zanoni | 80ca378 | 2013-03-22 14:20:57 -0300 | [diff] [blame] | 13185 | error->plane[i].pos = I915_READ(DSPPOS(i)); | 
|  | 13186 | } | 
| Paulo Zanoni | ca29136 | 2013-03-06 20:03:14 -0300 | [diff] [blame] | 13187 | if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev)) | 
|  | 13188 | error->plane[i].addr = I915_READ(DSPADDR(i)); | 
| Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 13189 | if (INTEL_INFO(dev)->gen >= 4) { | 
|  | 13190 | error->plane[i].surface = I915_READ(DSPSURF(i)); | 
|  | 13191 | error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i)); | 
|  | 13192 | } | 
|  | 13193 |  | 
| Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 13194 | error->pipe[i].source = I915_READ(PIPESRC(i)); | 
| Imre Deak | f301b1e | 2014-04-18 15:55:04 +0300 | [diff] [blame] | 13195 |  | 
|  | 13196 | if (!HAS_PCH_SPLIT(dev)) | 
|  | 13197 | error->pipe[i].stat = I915_READ(PIPESTAT(i)); | 
| Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 13198 | } | 
|  | 13199 |  | 
|  | 13200 | error->num_transcoders = INTEL_INFO(dev)->num_pipes; | 
|  | 13201 | if (HAS_DDI(dev_priv->dev)) | 
|  | 13202 | error->num_transcoders++; /* Account for eDP. */ | 
|  | 13203 |  | 
|  | 13204 | for (i = 0; i < error->num_transcoders; i++) { | 
|  | 13205 | enum transcoder cpu_transcoder = transcoders[i]; | 
|  | 13206 |  | 
| Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 13207 | error->transcoder[i].power_domain_on = | 
| Imre Deak | bfafe93 | 2014-06-05 20:31:47 +0300 | [diff] [blame] | 13208 | intel_display_power_enabled_unlocked(dev_priv, | 
| Paulo Zanoni | 38cc1da | 2013-12-20 15:09:41 -0200 | [diff] [blame] | 13209 | POWER_DOMAIN_TRANSCODER(cpu_transcoder)); | 
| Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 13210 | if (!error->transcoder[i].power_domain_on) | 
| Paulo Zanoni | 9d1cb91 | 2013-11-01 13:32:08 -0200 | [diff] [blame] | 13211 | continue; | 
|  | 13212 |  | 
| Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 13213 | error->transcoder[i].cpu_transcoder = cpu_transcoder; | 
|  | 13214 |  | 
|  | 13215 | error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder)); | 
|  | 13216 | error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder)); | 
|  | 13217 | error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder)); | 
|  | 13218 | error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder)); | 
|  | 13219 | error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder)); | 
|  | 13220 | error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder)); | 
|  | 13221 | error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder)); | 
| Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 13222 | } | 
|  | 13223 |  | 
|  | 13224 | return error; | 
|  | 13225 | } | 
|  | 13226 |  | 
| Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 13227 | #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__) | 
|  | 13228 |  | 
| Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 13229 | void | 
| Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 13230 | intel_display_print_error_state(struct drm_i915_error_state_buf *m, | 
| Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 13231 | struct drm_device *dev, | 
|  | 13232 | struct intel_display_error_state *error) | 
|  | 13233 | { | 
|  | 13234 | int i; | 
|  | 13235 |  | 
| Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 13236 | if (!error) | 
|  | 13237 | return; | 
|  | 13238 |  | 
| Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 13239 | err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes); | 
| Imre Deak | 190be11 | 2013-11-25 17:15:31 +0200 | [diff] [blame] | 13240 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) | 
| Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 13241 | err_printf(m, "PWR_WELL_CTL2: %08x\n", | 
| Paulo Zanoni | ff57f1b | 2013-05-03 12:15:37 -0300 | [diff] [blame] | 13242 | error->power_well_driver); | 
| Damien Lespiau | 5233130 | 2012-08-15 19:23:25 +0100 | [diff] [blame] | 13243 | for_each_pipe(i) { | 
| Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 13244 | err_printf(m, "Pipe [%d]:\n", i); | 
| Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 13245 | err_printf(m, "  Power: %s\n", | 
|  | 13246 | error->pipe[i].power_domain_on ? "on" : "off"); | 
| Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 13247 | err_printf(m, "  SRC: %08x\n", error->pipe[i].source); | 
| Imre Deak | f301b1e | 2014-04-18 15:55:04 +0300 | [diff] [blame] | 13248 | err_printf(m, "  STAT: %08x\n", error->pipe[i].stat); | 
| Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 13249 |  | 
| Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 13250 | err_printf(m, "Plane [%d]:\n", i); | 
|  | 13251 | err_printf(m, "  CNTR: %08x\n", error->plane[i].control); | 
|  | 13252 | err_printf(m, "  STRIDE: %08x\n", error->plane[i].stride); | 
| Paulo Zanoni | 80ca378 | 2013-03-22 14:20:57 -0300 | [diff] [blame] | 13253 | if (INTEL_INFO(dev)->gen <= 3) { | 
| Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 13254 | err_printf(m, "  SIZE: %08x\n", error->plane[i].size); | 
|  | 13255 | err_printf(m, "  POS: %08x\n", error->plane[i].pos); | 
| Paulo Zanoni | 80ca378 | 2013-03-22 14:20:57 -0300 | [diff] [blame] | 13256 | } | 
| Paulo Zanoni | 4b71a57 | 2013-03-22 14:19:21 -0300 | [diff] [blame] | 13257 | if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev)) | 
| Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 13258 | err_printf(m, "  ADDR: %08x\n", error->plane[i].addr); | 
| Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 13259 | if (INTEL_INFO(dev)->gen >= 4) { | 
| Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 13260 | err_printf(m, "  SURF: %08x\n", error->plane[i].surface); | 
|  | 13261 | err_printf(m, "  TILEOFF: %08x\n", error->plane[i].tile_offset); | 
| Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 13262 | } | 
|  | 13263 |  | 
| Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 13264 | err_printf(m, "Cursor [%d]:\n", i); | 
|  | 13265 | err_printf(m, "  CNTR: %08x\n", error->cursor[i].control); | 
|  | 13266 | err_printf(m, "  POS: %08x\n", error->cursor[i].position); | 
|  | 13267 | err_printf(m, "  BASE: %08x\n", error->cursor[i].base); | 
| Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 13268 | } | 
| Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 13269 |  | 
|  | 13270 | for (i = 0; i < error->num_transcoders; i++) { | 
| Chris Wilson | 1cf84bb | 2013-10-21 09:10:33 +0100 | [diff] [blame] | 13271 | err_printf(m, "CPU transcoder: %c\n", | 
| Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 13272 | transcoder_name(error->transcoder[i].cpu_transcoder)); | 
| Imre Deak | ddf9c53 | 2013-11-27 22:02:02 +0200 | [diff] [blame] | 13273 | err_printf(m, "  Power: %s\n", | 
|  | 13274 | error->transcoder[i].power_domain_on ? "on" : "off"); | 
| Chris Wilson | 63b66e5 | 2013-08-08 15:12:06 +0200 | [diff] [blame] | 13275 | err_printf(m, "  CONF: %08x\n", error->transcoder[i].conf); | 
|  | 13276 | err_printf(m, "  HTOTAL: %08x\n", error->transcoder[i].htotal); | 
|  | 13277 | err_printf(m, "  HBLANK: %08x\n", error->transcoder[i].hblank); | 
|  | 13278 | err_printf(m, "  HSYNC: %08x\n", error->transcoder[i].hsync); | 
|  | 13279 | err_printf(m, "  VTOTAL: %08x\n", error->transcoder[i].vtotal); | 
|  | 13280 | err_printf(m, "  VBLANK: %08x\n", error->transcoder[i].vblank); | 
|  | 13281 | err_printf(m, "  VSYNC: %08x\n", error->transcoder[i].vsync); | 
|  | 13282 | } | 
| Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 13283 | } |