blob: 746bcdb1c2977798556a0e39438a50d80495f004 [file] [log] [blame]
James Ketrenos43f66a62005-03-25 12:31:53 -06001/******************************************************************************
Jeff Garzikbf794512005-07-31 13:07:26 -04002
James Ketrenos43f66a62005-03-25 12:31:53 -06003 Copyright(c) 2003 - 2004 Intel Corporation. All rights reserved.
Jeff Garzikbf794512005-07-31 13:07:26 -04004
5 This program is free software; you can redistribute it and/or modify it
6 under the terms of version 2 of the GNU General Public License as
James Ketrenos43f66a62005-03-25 12:31:53 -06007 published by the Free Software Foundation.
Jeff Garzikbf794512005-07-31 13:07:26 -04008
9 This program is distributed in the hope that it will be useful, but WITHOUT
10 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
James Ketrenos43f66a62005-03-25 12:31:53 -060012 more details.
Jeff Garzikbf794512005-07-31 13:07:26 -040013
James Ketrenos43f66a62005-03-25 12:31:53 -060014 You should have received a copy of the GNU General Public License along with
Jeff Garzikbf794512005-07-31 13:07:26 -040015 this program; if not, write to the Free Software Foundation, Inc., 59
James Ketrenos43f66a62005-03-25 12:31:53 -060016 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
Jeff Garzikbf794512005-07-31 13:07:26 -040017
James Ketrenos43f66a62005-03-25 12:31:53 -060018 The full GNU General Public License is included in this distribution in the
19 file called LICENSE.
Jeff Garzikbf794512005-07-31 13:07:26 -040020
James Ketrenos43f66a62005-03-25 12:31:53 -060021 Contact Information:
22 James P. Ketrenos <ipw2100-admin@linux.intel.com>
23 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24
25******************************************************************************/
26
27#ifndef __ipw2200_h__
28#define __ipw2200_h__
29
30#define WEXT_USECHANNELS 1
31
32#include <linux/module.h>
33#include <linux/moduleparam.h>
34#include <linux/config.h>
35#include <linux/init.h>
36
37#include <linux/version.h>
38#include <linux/pci.h>
39#include <linux/netdevice.h>
40#include <linux/ethtool.h>
41#include <linux/skbuff.h>
42#include <linux/etherdevice.h>
43#include <linux/delay.h>
44#include <linux/random.h>
45
46#include <linux/firmware.h>
47#include <linux/wireless.h>
48#include <asm/io.h>
49
50#include <net/ieee80211.h>
51
52#define DRV_NAME "ipw2200"
53
54#include <linux/workqueue.h>
55
James Ketrenos43f66a62005-03-25 12:31:53 -060056/* Authentication and Association States */
57enum connection_manager_assoc_states
58{
59 CMAS_INIT = 0,
60 CMAS_TX_AUTH_SEQ_1,
61 CMAS_RX_AUTH_SEQ_2,
62 CMAS_AUTH_SEQ_1_PASS,
63 CMAS_AUTH_SEQ_1_FAIL,
64 CMAS_TX_AUTH_SEQ_3,
65 CMAS_RX_AUTH_SEQ_4,
66 CMAS_AUTH_SEQ_2_PASS,
67 CMAS_AUTH_SEQ_2_FAIL,
68 CMAS_AUTHENTICATED,
69 CMAS_TX_ASSOC,
70 CMAS_RX_ASSOC_RESP,
71 CMAS_ASSOCIATED,
72 CMAS_LAST
73};
74
75
76#define IPW_NORMAL 0
77#define IPW_NOWAIT 0
78#define IPW_WAIT (1<<0)
79#define IPW_QUIET (1<<1)
80#define IPW_ROAMING (1<<2)
81
82#define IPW_POWER_MODE_CAM 0x00 //(always on)
83#define IPW_POWER_INDEX_1 0x01
84#define IPW_POWER_INDEX_2 0x02
85#define IPW_POWER_INDEX_3 0x03
86#define IPW_POWER_INDEX_4 0x04
87#define IPW_POWER_INDEX_5 0x05
88#define IPW_POWER_AC 0x06
89#define IPW_POWER_BATTERY 0x07
90#define IPW_POWER_LIMIT 0x07
91#define IPW_POWER_MASK 0x0F
92#define IPW_POWER_ENABLED 0x10
93#define IPW_POWER_LEVEL(x) ((x) & IPW_POWER_MASK)
94
95#define IPW_CMD_HOST_COMPLETE 2
96#define IPW_CMD_POWER_DOWN 4
97#define IPW_CMD_SYSTEM_CONFIG 6
98#define IPW_CMD_MULTICAST_ADDRESS 7
99#define IPW_CMD_SSID 8
100#define IPW_CMD_ADAPTER_ADDRESS 11
101#define IPW_CMD_PORT_TYPE 12
102#define IPW_CMD_RTS_THRESHOLD 15
103#define IPW_CMD_FRAG_THRESHOLD 16
104#define IPW_CMD_POWER_MODE 17
105#define IPW_CMD_WEP_KEY 18
106#define IPW_CMD_TGI_TX_KEY 19
107#define IPW_CMD_SCAN_REQUEST 20
108#define IPW_CMD_ASSOCIATE 21
109#define IPW_CMD_SUPPORTED_RATES 22
110#define IPW_CMD_SCAN_ABORT 23
111#define IPW_CMD_TX_FLUSH 24
112#define IPW_CMD_QOS_PARAMETERS 25
113#define IPW_CMD_SCAN_REQUEST_EXT 26
114#define IPW_CMD_DINO_CONFIG 30
115#define IPW_CMD_RSN_CAPABILITIES 31
116#define IPW_CMD_RX_KEY 32
117#define IPW_CMD_CARD_DISABLE 33
118#define IPW_CMD_SEED_NUMBER 34
119#define IPW_CMD_TX_POWER 35
120#define IPW_CMD_COUNTRY_INFO 36
121#define IPW_CMD_AIRONET_INFO 37
122#define IPW_CMD_AP_TX_POWER 38
123#define IPW_CMD_CCKM_INFO 39
124#define IPW_CMD_CCX_VER_INFO 40
125#define IPW_CMD_SET_CALIBRATION 41
126#define IPW_CMD_SENSITIVITY_CALIB 42
127#define IPW_CMD_RETRY_LIMIT 51
128#define IPW_CMD_IPW_PRE_POWER_DOWN 58
129#define IPW_CMD_VAP_BEACON_TEMPLATE 60
130#define IPW_CMD_VAP_DTIM_PERIOD 61
131#define IPW_CMD_EXT_SUPPORTED_RATES 62
132#define IPW_CMD_VAP_LOCAL_TX_PWR_CONSTRAINT 63
133#define IPW_CMD_VAP_QUIET_INTERVALS 64
134#define IPW_CMD_VAP_CHANNEL_SWITCH 65
135#define IPW_CMD_VAP_MANDATORY_CHANNELS 66
136#define IPW_CMD_VAP_CELL_PWR_LIMIT 67
137#define IPW_CMD_VAP_CF_PARAM_SET 68
138#define IPW_CMD_VAP_SET_BEACONING_STATE 69
139#define IPW_CMD_MEASUREMENT 80
140#define IPW_CMD_POWER_CAPABILITY 81
141#define IPW_CMD_SUPPORTED_CHANNELS 82
142#define IPW_CMD_TPC_REPORT 83
143#define IPW_CMD_WME_INFO 84
144#define IPW_CMD_PRODUCTION_COMMAND 85
145#define IPW_CMD_LINKSYS_EOU_INFO 90
146
147#define RFD_SIZE 4
148#define NUM_TFD_CHUNKS 6
149
150#define TX_QUEUE_SIZE 32
151#define RX_QUEUE_SIZE 32
152
153#define DINO_CMD_WEP_KEY 0x08
154#define DINO_CMD_TX 0x0B
155#define DCT_ANTENNA_A 0x01
156#define DCT_ANTENNA_B 0x02
157
158#define IPW_A_MODE 0
159#define IPW_B_MODE 1
160#define IPW_G_MODE 2
161
Jeff Garzikbf794512005-07-31 13:07:26 -0400162/*
163 * TX Queue Flag Definitions
James Ketrenos43f66a62005-03-25 12:31:53 -0600164 */
165
166/* abort attempt if mgmt frame is rx'd */
Jeff Garzikbf794512005-07-31 13:07:26 -0400167#define DCT_FLAG_ABORT_MGMT 0x01
168
James Ketrenos43f66a62005-03-25 12:31:53 -0600169/* require CTS */
170#define DCT_FLAG_CTS_REQUIRED 0x02
171
172/* use short preamble */
Jeff Garzikbf794512005-07-31 13:07:26 -0400173#define DCT_FLAG_SHORT_PREMBL 0x04
James Ketrenos43f66a62005-03-25 12:31:53 -0600174
175/* RTS/CTS first */
176#define DCT_FLAG_RTS_REQD 0x08
177
178/* dont calculate duration field */
179#define DCT_FLAG_DUR_SET 0x10
180
181/* even if MAC WEP set (allows pre-encrypt) */
182#define DCT_FLAG_NO_WEP 0x20
183#define IPW_
184/* overwrite TSF field */
185#define DCT_FLAG_TSF_REQD 0x40
186
187/* ACK rx is expected to follow */
Jeff Garzikbf794512005-07-31 13:07:26 -0400188#define DCT_FLAG_ACK_REQD 0x80
James Ketrenos43f66a62005-03-25 12:31:53 -0600189
190#define DCT_FLAG_EXT_MODE_CCK 0x01
191#define DCT_FLAG_EXT_MODE_OFDM 0x00
192
193
194#define TX_RX_TYPE_MASK 0xFF
195#define TX_FRAME_TYPE 0x00
196#define TX_HOST_COMMAND_TYPE 0x01
197#define RX_FRAME_TYPE 0x09
198#define RX_HOST_NOTIFICATION_TYPE 0x03
199#define RX_HOST_CMD_RESPONSE_TYPE 0x04
200#define RX_TX_FRAME_RESPONSE_TYPE 0x05
201#define TFD_NEED_IRQ_MASK 0x04
202
203#define HOST_CMD_DINO_CONFIG 30
204
205#define HOST_NOTIFICATION_STATUS_ASSOCIATED 10
206#define HOST_NOTIFICATION_STATUS_AUTHENTICATE 11
207#define HOST_NOTIFICATION_STATUS_SCAN_CHANNEL_RESULT 12
208#define HOST_NOTIFICATION_STATUS_SCAN_COMPLETED 13
209#define HOST_NOTIFICATION_STATUS_FRAG_LENGTH 14
210#define HOST_NOTIFICATION_STATUS_LINK_DETERIORATION 15
211#define HOST_NOTIFICATION_DINO_CONFIG_RESPONSE 16
212#define HOST_NOTIFICATION_STATUS_BEACON_STATE 17
213#define HOST_NOTIFICATION_STATUS_TGI_TX_KEY 18
214#define HOST_NOTIFICATION_TX_STATUS 19
215#define HOST_NOTIFICATION_CALIB_KEEP_RESULTS 20
216#define HOST_NOTIFICATION_MEASUREMENT_STARTED 21
217#define HOST_NOTIFICATION_MEASUREMENT_ENDED 22
218#define HOST_NOTIFICATION_CHANNEL_SWITCHED 23
219#define HOST_NOTIFICATION_RX_DURING_QUIET_PERIOD 24
220#define HOST_NOTIFICATION_NOISE_STATS 25
Jeff Garzikbf794512005-07-31 13:07:26 -0400221#define HOST_NOTIFICATION_S36_MEASUREMENT_ACCEPTED 30
James Ketrenos43f66a62005-03-25 12:31:53 -0600222#define HOST_NOTIFICATION_S36_MEASUREMENT_REFUSED 31
223
224#define HOST_NOTIFICATION_STATUS_BEACON_MISSING 1
225#define IPW_MB_DISASSOCIATE_THRESHOLD_DEFAULT 24
226#define IPW_MB_ROAMING_THRESHOLD_DEFAULT 8
Jeff Garzikbf794512005-07-31 13:07:26 -0400227#define IPW_REAL_RATE_RX_PACKET_THRESHOLD 300
James Ketrenos43f66a62005-03-25 12:31:53 -0600228
229#define MACADRR_BYTE_LEN 6
230
231#define DCR_TYPE_AP 0x01
232#define DCR_TYPE_WLAP 0x02
233#define DCR_TYPE_MU_ESS 0x03
234#define DCR_TYPE_MU_IBSS 0x04
235#define DCR_TYPE_MU_PIBSS 0x05
236#define DCR_TYPE_SNIFFER 0x06
237#define DCR_TYPE_MU_BSS DCR_TYPE_MU_ESS
238
239/**
240 * Generic queue structure
Jeff Garzikbf794512005-07-31 13:07:26 -0400241 *
James Ketrenos43f66a62005-03-25 12:31:53 -0600242 * Contains common data for Rx and Tx queues
243 */
244struct clx2_queue {
245 int n_bd; /**< number of BDs in this queue */
246 int first_empty; /**< 1-st empty entry (index) */
247 int last_used; /**< last used entry (index) */
248 u32 reg_w; /**< 'write' reg (queue head), addr in domain 1 */
249 u32 reg_r; /**< 'read' reg (queue tail), addr in domain 1 */
250 dma_addr_t dma_addr; /**< physical addr for BD's */
251 int low_mark; /**< low watermark, resume queue if free space more than this */
252 int high_mark; /**< high watermark, stop queue if free space less than this */
253} __attribute__ ((packed));
254
255struct machdr32
256{
257 u16 frame_ctl;
258 u16 duration; // watch out for endians!
259 u8 addr1[ MACADRR_BYTE_LEN ];
260 u8 addr2[ MACADRR_BYTE_LEN ];
261 u8 addr3[ MACADRR_BYTE_LEN ];
262 u16 seq_ctrl; // more endians!
263 u8 addr4[ MACADRR_BYTE_LEN ];
264 u16 qos_ctrl;
265} __attribute__ ((packed)) ;
266
267struct machdr30
268{
269 u16 frame_ctl;
270 u16 duration; // watch out for endians!
271 u8 addr1[ MACADRR_BYTE_LEN ];
272 u8 addr2[ MACADRR_BYTE_LEN ];
273 u8 addr3[ MACADRR_BYTE_LEN ];
274 u16 seq_ctrl; // more endians!
275 u8 addr4[ MACADRR_BYTE_LEN ];
276} __attribute__ ((packed)) ;
277
278struct machdr26
279{
280 u16 frame_ctl;
281 u16 duration; // watch out for endians!
282 u8 addr1[ MACADRR_BYTE_LEN ];
283 u8 addr2[ MACADRR_BYTE_LEN ];
284 u8 addr3[ MACADRR_BYTE_LEN ];
285 u16 seq_ctrl; // more endians!
286 u16 qos_ctrl;
287} __attribute__ ((packed)) ;
288
289struct machdr24
290{
291 u16 frame_ctl;
292 u16 duration; // watch out for endians!
293 u8 addr1[ MACADRR_BYTE_LEN ];
294 u8 addr2[ MACADRR_BYTE_LEN ];
295 u8 addr3[ MACADRR_BYTE_LEN ];
296 u16 seq_ctrl; // more endians!
297} __attribute__ ((packed)) ;
298
299// TX TFD with 32 byte MAC Header
300struct tx_tfd_32
Jeff Garzikbf794512005-07-31 13:07:26 -0400301{
James Ketrenos43f66a62005-03-25 12:31:53 -0600302 struct machdr32 mchdr; // 32
303 u32 uivplaceholder[2]; // 8
304} __attribute__ ((packed)) ;
305
306// TX TFD with 30 byte MAC Header
307struct tx_tfd_30
308{
309 struct machdr30 mchdr; // 30
310 u8 reserved[2]; // 2
311 u32 uivplaceholder[2]; // 8
312} __attribute__ ((packed)) ;
313
314// tx tfd with 26 byte mac header
315struct tx_tfd_26
316{
317 struct machdr26 mchdr; // 26
318 u8 reserved1[2]; // 2
319 u32 uivplaceholder[2]; // 8
320 u8 reserved2[4]; // 4
321} __attribute__ ((packed)) ;
322
323// tx tfd with 24 byte mac header
324struct tx_tfd_24
325{
326 struct machdr24 mchdr; // 24
327 u32 uivplaceholder[2]; // 8
328 u8 reserved[8]; // 8
329} __attribute__ ((packed)) ;
330
331
332#define DCT_WEP_KEY_FIELD_LENGTH 16
333
334struct tfd_command
335{
336 u8 index;
337 u8 length;
338 u16 reserved;
339 u8 payload[0];
340} __attribute__ ((packed)) ;
341
342struct tfd_data {
343 /* Header */
344 u32 work_area_ptr;
345 u8 station_number; /* 0 for BSS */
346 u8 reserved1;
347 u16 reserved2;
348
349 /* Tx Parameters */
350 u8 cmd_id;
Jeff Garzikbf794512005-07-31 13:07:26 -0400351 u8 seq_num;
352 u16 len;
James Ketrenos43f66a62005-03-25 12:31:53 -0600353 u8 priority;
354 u8 tx_flags;
355 u8 tx_flags_ext;
356 u8 key_index;
357 u8 wepkey[DCT_WEP_KEY_FIELD_LENGTH];
358 u8 rate;
359 u8 antenna;
360 u16 next_packet_duration;
Jeff Garzikbf794512005-07-31 13:07:26 -0400361 u16 next_frag_len;
James Ketrenos43f66a62005-03-25 12:31:53 -0600362 u16 back_off_counter; //////txop;
363 u8 retrylimit;
Jeff Garzikbf794512005-07-31 13:07:26 -0400364 u16 cwcurrent;
James Ketrenos43f66a62005-03-25 12:31:53 -0600365 u8 reserved3;
366
367 /* 802.11 MAC Header */
368 union
369 {
370 struct tx_tfd_24 tfd_24;
371 struct tx_tfd_26 tfd_26;
372 struct tx_tfd_30 tfd_30;
373 struct tx_tfd_32 tfd_32;
374 } tfd;
375
376 /* Payload DMA info */
377 u32 num_chunks;
378 u32 chunk_ptr[NUM_TFD_CHUNKS];
379 u16 chunk_len[NUM_TFD_CHUNKS];
380} __attribute__ ((packed));
381
382struct txrx_control_flags
383{
384 u8 message_type;
385 u8 rx_seq_num;
386 u8 control_bits;
387 u8 reserved;
388} __attribute__ ((packed));
389
390#define TFD_SIZE 128
391#define TFD_CMD_IMMEDIATE_PAYLOAD_LENGTH (TFD_SIZE - sizeof(struct txrx_control_flags))
392
393struct tfd_frame
394{
395 struct txrx_control_flags control_flags;
396 union {
397 struct tfd_data data;
398 struct tfd_command cmd;
399 u8 raw[TFD_CMD_IMMEDIATE_PAYLOAD_LENGTH];
400 } u;
401} __attribute__ ((packed)) ;
402
403typedef void destructor_func(const void*);
404
405/**
406 * Tx Queue for DMA. Queue consists of circular buffer of
407 * BD's and required locking structures.
408 */
409struct clx2_tx_queue {
410 struct clx2_queue q;
411 struct tfd_frame* bd;
412 struct ieee80211_txb **txb;
413};
414
415/*
416 * RX related structures and functions
417 */
418#define RX_FREE_BUFFERS 32
419#define RX_LOW_WATERMARK 8
420
421#define SUP_RATE_11A_MAX_NUM_CHANNELS (8)
422#define SUP_RATE_11B_MAX_NUM_CHANNELS (4)
423#define SUP_RATE_11G_MAX_NUM_CHANNELS (12)
424
425// Used for passing to driver number of successes and failures per rate
426struct rate_histogram
427{
428 union {
429 u32 a[SUP_RATE_11A_MAX_NUM_CHANNELS];
430 u32 b[SUP_RATE_11B_MAX_NUM_CHANNELS];
431 u32 g[SUP_RATE_11G_MAX_NUM_CHANNELS];
432 } success;
433 union {
434 u32 a[SUP_RATE_11A_MAX_NUM_CHANNELS];
435 u32 b[SUP_RATE_11B_MAX_NUM_CHANNELS];
436 u32 g[SUP_RATE_11G_MAX_NUM_CHANNELS];
437 } failed;
438} __attribute__ ((packed));
439
Jeff Garzikbf794512005-07-31 13:07:26 -0400440/* statistics command response */
James Ketrenos43f66a62005-03-25 12:31:53 -0600441struct ipw_cmd_stats {
442 u8 cmd_id;
443 u8 seq_num;
Jeff Garzikbf794512005-07-31 13:07:26 -0400444 u16 good_sfd;
445 u16 bad_plcp;
446 u16 wrong_bssid;
447 u16 valid_mpdu;
448 u16 bad_mac_header;
449 u16 reserved_frame_types;
450 u16 rx_ina;
451 u16 bad_crc32;
452 u16 invalid_cts;
453 u16 invalid_acks;
454 u16 long_distance_ina_fina;
James Ketrenos43f66a62005-03-25 12:31:53 -0600455 u16 dsp_silence_unreachable;
Jeff Garzikbf794512005-07-31 13:07:26 -0400456 u16 accumulated_rssi;
457 u16 rx_ovfl_frame_tossed;
James Ketrenos43f66a62005-03-25 12:31:53 -0600458 u16 rssi_silence_threshold;
459 u16 rx_ovfl_frame_supplied;
Jeff Garzikbf794512005-07-31 13:07:26 -0400460 u16 last_rx_frame_signal;
461 u16 last_rx_frame_noise;
462 u16 rx_autodetec_no_ofdm;
James Ketrenos43f66a62005-03-25 12:31:53 -0600463 u16 rx_autodetec_no_barker;
464 u16 reserved;
465} __attribute__ ((packed));
466
467struct notif_channel_result {
468 u8 channel_num;
469 struct ipw_cmd_stats stats;
470 u8 uReserved;
471} __attribute__ ((packed));
472
473struct notif_scan_complete {
474 u8 scan_type;
475 u8 num_channels;
476 u8 status;
477 u8 reserved;
478} __attribute__ ((packed));
479
480struct notif_frag_length {
481 u16 frag_length;
482 u16 reserved;
483} __attribute__ ((packed));
484
485struct notif_beacon_state {
486 u32 state;
487 u32 number;
488} __attribute__ ((packed));
489
490struct notif_tgi_tx_key {
491 u8 key_state;
492 u8 security_type;
493 u8 station_index;
494 u8 reserved;
495} __attribute__ ((packed));
496
497struct notif_link_deterioration {
498 struct ipw_cmd_stats stats;
499 u8 rate;
500 u8 modulation;
501 struct rate_histogram histogram;
502 u8 reserved1;
503 u16 reserved2;
504} __attribute__ ((packed));
505
506struct notif_association {
507 u8 state;
508} __attribute__ ((packed));
509
510struct notif_authenticate {
511 u8 state;
512 struct machdr24 addr;
513 u16 status;
514} __attribute__ ((packed));
515
516struct temperature
517{
518 s32 measured;
519 s32 active;
520} __attribute__ ((packed));
521
522struct notif_calibration {
523 u8 data[104];
524} __attribute__ ((packed));
525
526struct notif_noise {
527 u32 value;
528} __attribute__ ((packed));
529
530struct ipw_rx_notification {
531 u8 reserved[8];
532 u8 subtype;
533 u8 flags;
534 u16 size;
535 union {
536 struct notif_association assoc;
537 struct notif_authenticate auth;
538 struct notif_channel_result channel_result;
539 struct notif_scan_complete scan_complete;
540 struct notif_frag_length frag_len;
541 struct notif_beacon_state beacon_state;
542 struct notif_tgi_tx_key tgi_tx_key;
543 struct notif_link_deterioration link_deterioration;
544 struct notif_calibration calibration;
545 struct notif_noise noise;
546 u8 raw[0];
547 } u;
548} __attribute__ ((packed));
549
550struct ipw_rx_frame {
Jeff Garzikbf794512005-07-31 13:07:26 -0400551 u32 reserved1;
James Ketrenos43f66a62005-03-25 12:31:53 -0600552 u8 parent_tsf[4]; // fw_use[0] is boolean for OUR_TSF_IS_GREATER
553 u8 received_channel; // The channel that this frame was received on.
Jeff Garzikbf794512005-07-31 13:07:26 -0400554 // Note that for .11b this does not have to be
555 // the same as the channel that it was sent.
James Ketrenos43f66a62005-03-25 12:31:53 -0600556 // Filled by LMAC
557 u8 frameStatus;
558 u8 rate;
559 u8 rssi;
560 u8 agc;
561 u8 rssi_dbm;
562 u16 signal;
563 u16 noise;
564 u8 antennaAndPhy;
565 u8 control; // control bit should be on in bg
Jeff Garzikbf794512005-07-31 13:07:26 -0400566 u8 rtscts_rate; // rate of rts or cts (in rts cts sequence rate
James Ketrenos43f66a62005-03-25 12:31:53 -0600567 // is identical)
568 u8 rtscts_seen; // 0x1 RTS seen ; 0x2 CTS seen
569 u16 length;
570 u8 data[0];
571} __attribute__ ((packed));
Jeff Garzikbf794512005-07-31 13:07:26 -0400572
James Ketrenos43f66a62005-03-25 12:31:53 -0600573struct ipw_rx_header {
574 u8 message_type;
575 u8 rx_seq_num;
576 u8 control_bits;
577 u8 reserved;
578} __attribute__ ((packed));
579
580struct ipw_rx_packet
581{
582 struct ipw_rx_header header;
583 union {
584 struct ipw_rx_frame frame;
585 struct ipw_rx_notification notification;
586 } u;
587} __attribute__ ((packed));
588
589#define IPW_RX_NOTIFICATION_SIZE sizeof(struct ipw_rx_header) + 12
590#define IPW_RX_FRAME_SIZE sizeof(struct ipw_rx_header) + \
591 sizeof(struct ipw_rx_frame)
592
593struct ipw_rx_mem_buffer {
594 dma_addr_t dma_addr;
595 struct ipw_rx_buffer *rxb;
596 struct sk_buff *skb;
597 struct list_head list;
598}; /* Not transferred over network, so not __attribute__ ((packed)) */
599
600struct ipw_rx_queue {
601 struct ipw_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS];
602 struct ipw_rx_mem_buffer *queue[RX_QUEUE_SIZE];
603 u32 processed; /* Internal index to last handled Rx packet */
604 u32 read; /* Shared index to newest available Rx buffer */
605 u32 write; /* Shared index to oldest written Rx packet */
606 u32 free_count;/* Number of pre-allocated buffers in rx_free */
607 /* Each of these lists is used as a FIFO for ipw_rx_mem_buffers */
608 struct list_head rx_free; /* Own an SKBs */
609 struct list_head rx_used; /* No SKB allocated */
610 spinlock_t lock;
611}; /* Not transferred over network, so not __attribute__ ((packed)) */
612
613
614struct alive_command_responce {
615 u8 alive_command;
616 u8 sequence_number;
617 u16 software_revision;
618 u8 device_identifier;
619 u8 reserved1[5];
620 u16 reserved2;
621 u16 reserved3;
622 u16 clock_settle_time;
623 u16 powerup_settle_time;
624 u16 reserved4;
625 u8 time_stamp[5]; /* month, day, year, hours, minutes */
626 u8 ucode_valid;
627} __attribute__ ((packed));
628
629#define IPW_MAX_RATES 12
630
631struct ipw_rates {
632 u8 num_rates;
633 u8 rates[IPW_MAX_RATES];
634} __attribute__ ((packed));
635
636struct command_block
637{
638 unsigned int control;
639 u32 source_addr;
640 u32 dest_addr;
641 unsigned int status;
642} __attribute__ ((packed));
643
644#define CB_NUMBER_OF_ELEMENTS_SMALL 64
645struct fw_image_desc
646{
647 unsigned long last_cb_index;
648 unsigned long current_cb_index;
649 struct command_block cb_list[CB_NUMBER_OF_ELEMENTS_SMALL];
650 void * v_addr;
651 unsigned long p_addr;
652 unsigned long len;
653};
654
655struct ipw_sys_config
656{
657 u8 bt_coexistence;
658 u8 reserved1;
659 u8 answer_broadcast_ssid_probe;
660 u8 accept_all_data_frames;
661 u8 accept_non_directed_frames;
662 u8 exclude_unicast_unencrypted;
663 u8 disable_unicast_decryption;
664 u8 exclude_multicast_unencrypted;
665 u8 disable_multicast_decryption;
666 u8 antenna_diversity;
667 u8 pass_crc_to_host;
668 u8 dot11g_auto_detection;
669 u8 enable_cts_to_self;
670 u8 enable_multicast_filtering;
671 u8 bt_coexist_collision_thr;
672 u8 reserved2;
673 u8 accept_all_mgmt_bcpr;
674 u8 accept_all_mgtm_frames;
675 u8 pass_noise_stats_to_host;
676 u8 reserved3;
677} __attribute__ ((packed));
678
679struct ipw_multicast_addr
680{
681 u8 num_of_multicast_addresses;
682 u8 reserved[3];
683 u8 mac1[6];
684 u8 mac2[6];
685 u8 mac3[6];
686 u8 mac4[6];
687} __attribute__ ((packed));
688
689struct ipw_wep_key
690{
691 u8 cmd_id;
692 u8 seq_num;
693 u8 key_index;
694 u8 key_size;
695 u8 key[16];
696} __attribute__ ((packed));
697
698struct ipw_tgi_tx_key
Jeff Garzikbf794512005-07-31 13:07:26 -0400699{
700 u8 key_id;
James Ketrenos43f66a62005-03-25 12:31:53 -0600701 u8 security_type;
702 u8 station_index;
703 u8 flags;
704 u8 key[16];
705 u32 tx_counter[2];
706} __attribute__ ((packed));
707
708#define IPW_SCAN_CHANNELS 54
709
Jeff Garzikbf794512005-07-31 13:07:26 -0400710struct ipw_scan_request
James Ketrenos43f66a62005-03-25 12:31:53 -0600711{
712 u8 scan_type;
713 u16 dwell_time;
714 u8 channels_list[IPW_SCAN_CHANNELS];
715 u8 channels_reserved[3];
716} __attribute__ ((packed));
717
718enum {
719 IPW_SCAN_PASSIVE_TILL_FIRST_BEACON_SCAN = 0,
720 IPW_SCAN_PASSIVE_FULL_DWELL_SCAN,
721 IPW_SCAN_ACTIVE_DIRECT_SCAN,
722 IPW_SCAN_ACTIVE_BROADCAST_SCAN,
723 IPW_SCAN_ACTIVE_BROADCAST_AND_DIRECT_SCAN,
724 IPW_SCAN_TYPES
725};
726
727struct ipw_scan_request_ext
728{
729 u32 full_scan_index;
730 u8 channels_list[IPW_SCAN_CHANNELS];
731 u8 scan_type[IPW_SCAN_CHANNELS / 2];
732 u8 reserved;
733 u16 dwell_time[IPW_SCAN_TYPES];
734} __attribute__ ((packed));
735
Jeff Garzikbf794512005-07-31 13:07:26 -0400736extern inline u8 ipw_get_scan_type(struct ipw_scan_request_ext *scan, u8 index)
James Ketrenos43f66a62005-03-25 12:31:53 -0600737{
738 if (index % 2)
739 return scan->scan_type[index / 2] & 0x0F;
740 else
741 return (scan->scan_type[index / 2] & 0xF0) >> 4;
742}
743
Jeff Garzikbf794512005-07-31 13:07:26 -0400744extern inline void ipw_set_scan_type(struct ipw_scan_request_ext *scan,
James Ketrenos43f66a62005-03-25 12:31:53 -0600745 u8 index, u8 scan_type)
746{
Jeff Garzikbf794512005-07-31 13:07:26 -0400747 if (index % 2)
748 scan->scan_type[index / 2] =
749 (scan->scan_type[index / 2] & 0xF0) |
James Ketrenos43f66a62005-03-25 12:31:53 -0600750 (scan_type & 0x0F);
751 else
Jeff Garzikbf794512005-07-31 13:07:26 -0400752 scan->scan_type[index / 2] =
753 (scan->scan_type[index / 2] & 0x0F) |
James Ketrenos43f66a62005-03-25 12:31:53 -0600754 ((scan_type & 0x0F) << 4);
755}
756
757struct ipw_associate
758{
759 u8 channel;
760 u8 auth_type:4,
761 auth_key:4;
762 u8 assoc_type;
763 u8 reserved;
764 u16 policy_support;
765 u8 preamble_length;
766 u8 ieee_mode;
767 u8 bssid[ETH_ALEN];
768 u32 assoc_tsf_msw;
769 u32 assoc_tsf_lsw;
770 u16 capability;
771 u16 listen_interval;
772 u16 beacon_interval;
773 u8 dest[ETH_ALEN];
774 u16 atim_window;
775 u8 smr;
776 u8 reserved1;
777 u16 reserved2;
778} __attribute__ ((packed));
779
780struct ipw_supported_rates
781{
782 u8 ieee_mode;
783 u8 num_rates;
784 u8 purpose;
785 u8 reserved;
786 u8 supported_rates[IPW_MAX_RATES];
787} __attribute__ ((packed));
788
789struct ipw_rts_threshold
790{
791 u16 rts_threshold;
792 u16 reserved;
793} __attribute__ ((packed));
794
795struct ipw_frag_threshold
796{
797 u16 frag_threshold;
798 u16 reserved;
799} __attribute__ ((packed));
800
801struct ipw_retry_limit
802{
803 u8 short_retry_limit;
804 u8 long_retry_limit;
805 u16 reserved;
806} __attribute__ ((packed));
807
808struct ipw_dino_config
809{
810 u32 dino_config_addr;
811 u16 dino_config_size;
812 u8 dino_response;
813 u8 reserved;
814} __attribute__ ((packed));
815
816struct ipw_aironet_info
817{
818 u8 id;
819 u8 length;
820 u16 reserved;
821} __attribute__ ((packed));
822
823struct ipw_rx_key
824{
825 u8 station_index;
826 u8 key_type;
827 u8 key_id;
828 u8 key_flag;
829 u8 key[16];
830 u8 station_address[6];
831 u8 key_index;
832 u8 reserved;
833} __attribute__ ((packed));
834
835struct ipw_country_channel_info
836{
837 u8 first_channel;
838 u8 no_channels;
839 s8 max_tx_power;
840} __attribute__ ((packed));
841
842struct ipw_country_info
843{
844 u8 id;
845 u8 length;
846 u8 country_str[3];
847 struct ipw_country_channel_info groups[7];
848} __attribute__ ((packed));
849
850struct ipw_channel_tx_power
851{
852 u8 channel_number;
853 s8 tx_power;
854} __attribute__ ((packed));
855
856#define SCAN_ASSOCIATED_INTERVAL (HZ)
857#define SCAN_INTERVAL (HZ / 10)
858#define MAX_A_CHANNELS 37
859#define MAX_B_CHANNELS 14
860
861struct ipw_tx_power
862{
863 u8 num_channels;
864 u8 ieee_mode;
865 struct ipw_channel_tx_power channels_tx_power[MAX_A_CHANNELS];
866} __attribute__ ((packed));
867
868struct ipw_qos_parameters
869{
870 u16 cw_min[4];
871 u16 cw_max[4];
872 u8 aifs[4];
873 u8 flag[4];
874 u16 tx_op_limit[4];
875} __attribute__ ((packed));
876
877struct ipw_rsn_capabilities
878{
879 u8 id;
880 u8 length;
881 u16 version;
882} __attribute__ ((packed));
883
884struct ipw_sensitivity_calib
885{
886 u16 beacon_rssi_raw;
887 u16 reserved;
888} __attribute__ ((packed));
889
890/**
891 * Host command structure.
Jeff Garzikbf794512005-07-31 13:07:26 -0400892 *
James Ketrenos43f66a62005-03-25 12:31:53 -0600893 * On input, the following fields should be filled:
894 * - cmd
895 * - len
896 * - status_len
897 * - param (if needed)
Jeff Garzikbf794512005-07-31 13:07:26 -0400898 *
899 * On output,
James Ketrenos43f66a62005-03-25 12:31:53 -0600900 * - \a status contains status;
901 * - \a param filled with status parameters.
902 */
903struct ipw_cmd {
904 u32 cmd; /**< Host command */
905 u32 status; /**< Status */
906 u32 status_len; /**< How many 32 bit parameters in the status */
907 u32 len; /**< incoming parameters length, bytes */
908 /**
Jeff Garzikbf794512005-07-31 13:07:26 -0400909 * command parameters.
910 * There should be enough space for incoming and
James Ketrenos43f66a62005-03-25 12:31:53 -0600911 * outcoming parameters.
912 * Incoming parameters listed 1-st, followed by outcoming params.
913 * nParams=(len+3)/4+status_len
914 */
915 u32 param[0];
916} __attribute__ ((packed));
917
918#define STATUS_HCMD_ACTIVE (1<<0) /**< host command in progress */
919
920#define STATUS_INT_ENABLED (1<<1)
921#define STATUS_RF_KILL_HW (1<<2)
922#define STATUS_RF_KILL_SW (1<<3)
923#define STATUS_RF_KILL_MASK (STATUS_RF_KILL_HW | STATUS_RF_KILL_SW)
924
925#define STATUS_INIT (1<<5)
926#define STATUS_AUTH (1<<6)
927#define STATUS_ASSOCIATED (1<<7)
928#define STATUS_STATE_MASK (STATUS_INIT | STATUS_AUTH | STATUS_ASSOCIATED)
929
930#define STATUS_ASSOCIATING (1<<8)
931#define STATUS_DISASSOCIATING (1<<9)
932#define STATUS_ROAMING (1<<10)
933#define STATUS_EXIT_PENDING (1<<11)
934#define STATUS_DISASSOC_PENDING (1<<12)
935#define STATUS_STATE_PENDING (1<<13)
936
937#define STATUS_SCAN_PENDING (1<<20)
Jeff Garzikbf794512005-07-31 13:07:26 -0400938#define STATUS_SCANNING (1<<21)
939#define STATUS_SCAN_ABORTING (1<<22)
James Ketrenos43f66a62005-03-25 12:31:53 -0600940
941#define STATUS_INDIRECT_BYTE (1<<28) /* sysfs entry configured for access */
942#define STATUS_INDIRECT_DWORD (1<<29) /* sysfs entry configured for access */
943#define STATUS_DIRECT_DWORD (1<<30) /* sysfs entry configured for access */
944
945#define STATUS_SECURITY_UPDATED (1<<31) /* Security sync needed */
946
947#define CFG_STATIC_CHANNEL (1<<0) /* Restrict assoc. to single channel */
948#define CFG_STATIC_ESSID (1<<1) /* Restrict assoc. to single SSID */
949#define CFG_STATIC_BSSID (1<<2) /* Restrict assoc. to single BSSID */
950#define CFG_CUSTOM_MAC (1<<3)
951#define CFG_PREAMBLE (1<<4)
952#define CFG_ADHOC_PERSIST (1<<5)
953#define CFG_ASSOCIATE (1<<6)
954#define CFG_FIXED_RATE (1<<7)
955#define CFG_ADHOC_CREATE (1<<8)
956
957#define CAP_SHARED_KEY (1<<0) /* Off = OPEN */
958#define CAP_PRIVACY_ON (1<<1) /* Off = No privacy */
959
960#define MAX_STATIONS 32
961#define IPW_INVALID_STATION (0xff)
962
963struct ipw_station_entry {
964 u8 mac_addr[ETH_ALEN];
965 u8 reserved;
966 u8 support_mode;
967};
968
969#define AVG_ENTRIES 8
970struct average {
971 s16 entries[AVG_ENTRIES];
972 u8 pos;
973 u8 init;
974 s32 sum;
975};
976
977struct ipw_priv {
978 /* ieee device used by generic ieee processing code */
979 struct ieee80211_device *ieee;
980 struct ieee80211_security sec;
981
982 /* spinlock */
983 spinlock_t lock;
984
985 /* basic pci-network driver stuff */
986 struct pci_dev *pci_dev;
987 struct net_device *net_dev;
988
989 /* pci hardware address support */
990 void __iomem *hw_base;
991 unsigned long hw_len;
Jeff Garzikbf794512005-07-31 13:07:26 -0400992
James Ketrenos43f66a62005-03-25 12:31:53 -0600993 struct fw_image_desc sram_desc;
994
995 /* result of ucode download */
996 struct alive_command_responce dino_alive;
997
998 wait_queue_head_t wait_command_queue;
999 wait_queue_head_t wait_state;
1000
1001 /* Rx and Tx DMA processing queues */
1002 struct ipw_rx_queue *rxq;
1003 struct clx2_tx_queue txq_cmd;
1004 struct clx2_tx_queue txq[4];
1005 u32 status;
1006 u32 config;
1007 u32 capability;
1008
1009 u8 last_rx_rssi;
1010 u8 last_noise;
1011 struct average average_missed_beacons;
1012 struct average average_rssi;
1013 struct average average_noise;
1014 u32 port_type;
1015 int rx_bufs_min; /**< minimum number of bufs in Rx queue */
1016 int rx_pend_max; /**< maximum pending buffers for one IRQ */
1017 u32 hcmd_seq; /**< sequence number for hcmd */
1018 u32 missed_beacon_threshold;
Jeff Garzikbf794512005-07-31 13:07:26 -04001019 u32 roaming_threshold;
James Ketrenos43f66a62005-03-25 12:31:53 -06001020
1021 struct ipw_associate assoc_request;
1022 struct ieee80211_network *assoc_network;
1023
1024 unsigned long ts_scan_abort;
1025 struct ipw_supported_rates rates;
1026 struct ipw_rates phy[3]; /**< PHY restrictions, per band */
1027 struct ipw_rates supp; /**< software defined */
1028 struct ipw_rates extended; /**< use for corresp. IE, AP only */
1029
1030 struct notif_link_deterioration last_link_deterioration; /** for statistics */
1031 struct ipw_cmd* hcmd; /**< host command currently executed */
1032
1033 wait_queue_head_t hcmd_wq; /**< host command waits for execution */
1034 u32 tsf_bcn[2]; /**< TSF from latest beacon */
1035
1036 struct notif_calibration calib; /**< last calibration */
1037
1038 /* ordinal interface with firmware */
1039 u32 table0_addr;
1040 u32 table0_len;
1041 u32 table1_addr;
1042 u32 table1_len;
1043 u32 table2_addr;
1044 u32 table2_len;
1045
1046 /* context information */
1047 u8 essid[IW_ESSID_MAX_SIZE];
1048 u8 essid_len;
1049 u8 nick[IW_ESSID_MAX_SIZE];
1050 u16 rates_mask;
1051 u8 channel;
1052 struct ipw_sys_config sys_config;
1053 u32 power_mode;
Jeff Garzikbf794512005-07-31 13:07:26 -04001054 u8 bssid[ETH_ALEN];
James Ketrenos43f66a62005-03-25 12:31:53 -06001055 u16 rts_threshold;
1056 u8 mac_addr[ETH_ALEN];
1057 u8 num_stations;
Jeff Garzikbf794512005-07-31 13:07:26 -04001058 u8 stations[MAX_STATIONS][ETH_ALEN];
James Ketrenos43f66a62005-03-25 12:31:53 -06001059
1060 u32 notif_missed_beacons;
1061
1062 /* Statistics and counters normalized with each association */
1063 u32 last_missed_beacons;
1064 u32 last_tx_packets;
1065 u32 last_rx_packets;
1066 u32 last_tx_failures;
1067 u32 last_rx_err;
1068 u32 last_rate;
1069
1070 u32 missed_adhoc_beacons;
1071 u32 missed_beacons;
1072 u32 rx_packets;
1073 u32 tx_packets;
1074 u32 quality;
1075
1076 /* eeprom */
Jeff Garzikbf794512005-07-31 13:07:26 -04001077 u8 eeprom[0x100]; /* 256 bytes of eeprom */
James Ketrenos43f66a62005-03-25 12:31:53 -06001078 int eeprom_delay;
1079
Jeff Garzikbf794512005-07-31 13:07:26 -04001080 struct iw_statistics wstats;
James Ketrenos43f66a62005-03-25 12:31:53 -06001081
1082 struct workqueue_struct *workqueue;
Jeff Garzikbf794512005-07-31 13:07:26 -04001083
James Ketrenos43f66a62005-03-25 12:31:53 -06001084 struct work_struct adhoc_check;
1085 struct work_struct associate;
1086 struct work_struct disassociate;
1087 struct work_struct rx_replenish;
1088 struct work_struct request_scan;
1089 struct work_struct adapter_restart;
1090 struct work_struct rf_kill;
1091 struct work_struct up;
1092 struct work_struct down;
1093 struct work_struct gather_stats;
1094 struct work_struct abort_scan;
1095 struct work_struct roam;
1096 struct work_struct scan_check;
1097
1098 struct tasklet_struct irq_tasklet;
1099
1100
1101#define IPW_2200BG 1
1102#define IPW_2915ABG 2
1103 u8 adapter;
1104
1105#define IPW_DEFAULT_TX_POWER 0x14
1106 u8 tx_power;
1107
Jeff Garzikbf794512005-07-31 13:07:26 -04001108#ifdef CONFIG_PM
James Ketrenos43f66a62005-03-25 12:31:53 -06001109 u32 pm_state[16];
1110#endif
1111
1112 /* network state */
1113
1114 /* Used to pass the current INTA value from ISR to Tasklet */
1115 u32 isr_inta;
1116
1117 /* debugging info */
1118 u32 indirect_dword;
1119 u32 direct_dword;
1120 u32 indirect_byte;
1121}; /*ipw_priv */
1122
1123
1124/* debug macros */
1125
1126#ifdef CONFIG_IPW_DEBUG
1127#define IPW_DEBUG(level, fmt, args...) \
1128do { if (ipw_debug_level & (level)) \
1129 printk(KERN_DEBUG DRV_NAME": %c %s " fmt, \
1130 in_interrupt() ? 'I' : 'U', __FUNCTION__ , ## args); } while (0)
1131#else
1132#define IPW_DEBUG(level, fmt, args...) do {} while (0)
1133#endif /* CONFIG_IPW_DEBUG */
1134
1135/*
1136 * To use the debug system;
1137 *
1138 * If you are defining a new debug classification, simply add it to the #define
1139 * list here in the form of:
1140 *
1141 * #define IPW_DL_xxxx VALUE
Jeff Garzikbf794512005-07-31 13:07:26 -04001142 *
James Ketrenos43f66a62005-03-25 12:31:53 -06001143 * shifting value to the left one bit from the previous entry. xxxx should be
1144 * the name of the classification (for example, WEP)
1145 *
1146 * You then need to either add a IPW_xxxx_DEBUG() macro definition for your
1147 * classification, or use IPW_DEBUG(IPW_DL_xxxx, ...) whenever you want
1148 * to send output to that classification.
1149 *
1150 * To add your debug level to the list of levels seen when you perform
1151 *
1152 * % cat /proc/net/ipw/debug_level
1153 *
1154 * you simply need to add your entry to the ipw_debug_levels array.
1155 *
Jeff Garzikbf794512005-07-31 13:07:26 -04001156 * If you do not see debug_level in /proc/net/ipw then you do not have
James Ketrenos43f66a62005-03-25 12:31:53 -06001157 * CONFIG_IPW_DEBUG defined in your kernel configuration
1158 *
1159 */
1160
1161#define IPW_DL_ERROR (1<<0)
1162#define IPW_DL_WARNING (1<<1)
1163#define IPW_DL_INFO (1<<2)
1164#define IPW_DL_WX (1<<3)
1165#define IPW_DL_HOST_COMMAND (1<<5)
1166#define IPW_DL_STATE (1<<6)
1167
1168#define IPW_DL_NOTIF (1<<10)
1169#define IPW_DL_SCAN (1<<11)
1170#define IPW_DL_ASSOC (1<<12)
1171#define IPW_DL_DROP (1<<13)
1172#define IPW_DL_IOCTL (1<<14)
1173
1174#define IPW_DL_MANAGE (1<<15)
1175#define IPW_DL_FW (1<<16)
1176#define IPW_DL_RF_KILL (1<<17)
1177#define IPW_DL_FW_ERRORS (1<<18)
1178
1179
1180#define IPW_DL_ORD (1<<20)
1181
1182#define IPW_DL_FRAG (1<<21)
1183#define IPW_DL_WEP (1<<22)
1184#define IPW_DL_TX (1<<23)
1185#define IPW_DL_RX (1<<24)
1186#define IPW_DL_ISR (1<<25)
1187#define IPW_DL_FW_INFO (1<<26)
1188#define IPW_DL_IO (1<<27)
1189#define IPW_DL_TRACE (1<<28)
1190
1191#define IPW_DL_STATS (1<<29)
1192
1193
1194#define IPW_ERROR(f, a...) printk(KERN_ERR DRV_NAME ": " f, ## a)
1195#define IPW_WARNING(f, a...) printk(KERN_WARNING DRV_NAME ": " f, ## a)
1196#define IPW_DEBUG_INFO(f, a...) IPW_DEBUG(IPW_DL_INFO, f, ## a)
1197
1198#define IPW_DEBUG_WX(f, a...) IPW_DEBUG(IPW_DL_WX, f, ## a)
1199#define IPW_DEBUG_SCAN(f, a...) IPW_DEBUG(IPW_DL_SCAN, f, ## a)
1200#define IPW_DEBUG_STATUS(f, a...) IPW_DEBUG(IPW_DL_STATUS, f, ## a)
1201#define IPW_DEBUG_TRACE(f, a...) IPW_DEBUG(IPW_DL_TRACE, f, ## a)
1202#define IPW_DEBUG_RX(f, a...) IPW_DEBUG(IPW_DL_RX, f, ## a)
1203#define IPW_DEBUG_TX(f, a...) IPW_DEBUG(IPW_DL_TX, f, ## a)
1204#define IPW_DEBUG_ISR(f, a...) IPW_DEBUG(IPW_DL_ISR, f, ## a)
1205#define IPW_DEBUG_MANAGEMENT(f, a...) IPW_DEBUG(IPW_DL_MANAGE, f, ## a)
1206#define IPW_DEBUG_WEP(f, a...) IPW_DEBUG(IPW_DL_WEP, f, ## a)
1207#define IPW_DEBUG_HC(f, a...) IPW_DEBUG(IPW_DL_HOST_COMMAND, f, ## a)
1208#define IPW_DEBUG_FRAG(f, a...) IPW_DEBUG(IPW_DL_FRAG, f, ## a)
1209#define IPW_DEBUG_FW(f, a...) IPW_DEBUG(IPW_DL_FW, f, ## a)
1210#define IPW_DEBUG_RF_KILL(f, a...) IPW_DEBUG(IPW_DL_RF_KILL, f, ## a)
1211#define IPW_DEBUG_DROP(f, a...) IPW_DEBUG(IPW_DL_DROP, f, ## a)
1212#define IPW_DEBUG_IO(f, a...) IPW_DEBUG(IPW_DL_IO, f, ## a)
1213#define IPW_DEBUG_ORD(f, a...) IPW_DEBUG(IPW_DL_ORD, f, ## a)
1214#define IPW_DEBUG_FW_INFO(f, a...) IPW_DEBUG(IPW_DL_FW_INFO, f, ## a)
1215#define IPW_DEBUG_NOTIF(f, a...) IPW_DEBUG(IPW_DL_NOTIF, f, ## a)
1216#define IPW_DEBUG_STATE(f, a...) IPW_DEBUG(IPW_DL_STATE | IPW_DL_ASSOC | IPW_DL_INFO, f, ## a)
1217#define IPW_DEBUG_ASSOC(f, a...) IPW_DEBUG(IPW_DL_ASSOC | IPW_DL_INFO, f, ## a)
1218#define IPW_DEBUG_STATS(f, a...) IPW_DEBUG(IPW_DL_STATS, f, ## a)
1219
1220#include <linux/ctype.h>
1221
1222/*
1223* Register bit definitions
1224*/
1225
1226/* Dino control registers bits */
1227
1228#define DINO_ENABLE_SYSTEM 0x80
1229#define DINO_ENABLE_CS 0x40
Jeff Garzikbf794512005-07-31 13:07:26 -04001230#define DINO_RXFIFO_DATA 0x01
James Ketrenos43f66a62005-03-25 12:31:53 -06001231#define DINO_CONTROL_REG 0x00200000
1232
1233#define CX2_INTA_RW 0x00000008
1234#define CX2_INTA_MASK_R 0x0000000C
1235#define CX2_INDIRECT_ADDR 0x00000010
1236#define CX2_INDIRECT_DATA 0x00000014
1237#define CX2_AUTOINC_ADDR 0x00000018
1238#define CX2_AUTOINC_DATA 0x0000001C
1239#define CX2_RESET_REG 0x00000020
1240#define CX2_GP_CNTRL_RW 0x00000024
1241
1242#define CX2_READ_INT_REGISTER 0xFF4
1243
1244#define CX2_GP_CNTRL_BIT_INIT_DONE 0x00000004
1245
1246#define CX2_REGISTER_DOMAIN1_END 0x00001000
1247#define CX2_SRAM_READ_INT_REGISTER 0x00000ff4
1248
1249#define CX2_SHARED_LOWER_BOUND 0x00000200
1250#define CX2_INTERRUPT_AREA_LOWER_BOUND 0x00000f80
1251
1252#define CX2_NIC_SRAM_LOWER_BOUND 0x00000000
1253#define CX2_NIC_SRAM_UPPER_BOUND 0x00030000
1254
1255#define CX2_BIT_INT_HOST_SRAM_READ_INT_REGISTER (1 << 29)
1256#define CX2_GP_CNTRL_BIT_CLOCK_READY 0x00000001
1257#define CX2_GP_CNTRL_BIT_HOST_ALLOWS_STANDBY 0x00000002
1258
1259/*
1260 * RESET Register Bit Indexes
1261 */
1262#define CBD_RESET_REG_PRINCETON_RESET 0x00000001 /* Bit 0 (LSB) */
1263#define CX2_RESET_REG_SW_RESET 0x00000080 /* Bit 7 */
1264#define CX2_RESET_REG_MASTER_DISABLED 0x00000100 /* Bit 8 */
1265#define CX2_RESET_REG_STOP_MASTER 0x00000200 /* Bit 9 */
1266#define CX2_ARC_KESHET_CONFIG 0x08000000 /* Bit 27 */
1267#define CX2_START_STANDBY 0x00000004 /* Bit 2 */
1268
1269#define CX2_CSR_CIS_UPPER_BOUND 0x00000200
1270#define CX2_DOMAIN_0_END 0x1000
1271#define CLX_MEM_BAR_SIZE 0x1000
1272
1273#define CX2_BASEBAND_CONTROL_STATUS 0X00200000
1274#define CX2_BASEBAND_TX_FIFO_WRITE 0X00200004
1275#define CX2_BASEBAND_RX_FIFO_READ 0X00200004
1276#define CX2_BASEBAND_CONTROL_STORE 0X00200010
1277
1278#define CX2_INTERNAL_CMD_EVENT 0X00300004
1279#define CX2_BASEBAND_POWER_DOWN 0x00000001
1280
1281#define CX2_MEM_HALT_AND_RESET 0x003000e0
1282
1283/* defgroup bits_halt_reset MEM_HALT_AND_RESET register bits */
1284#define CX2_BIT_HALT_RESET_ON 0x80000000
1285#define CX2_BIT_HALT_RESET_OFF 0x00000000
1286
1287#define CB_LAST_VALID 0x20000000
1288#define CB_INT_ENABLED 0x40000000
1289#define CB_VALID 0x80000000
1290#define CB_SRC_LE 0x08000000
1291#define CB_DEST_LE 0x04000000
1292#define CB_SRC_AUTOINC 0x00800000
1293#define CB_SRC_IO_GATED 0x00400000
1294#define CB_DEST_AUTOINC 0x00080000
1295#define CB_SRC_SIZE_LONG 0x00200000
1296#define CB_DEST_SIZE_LONG 0x00020000
1297
1298
1299/* DMA DEFINES */
1300
1301#define DMA_CONTROL_SMALL_CB_CONST_VALUE 0x00540000
1302#define DMA_CB_STOP_AND_ABORT 0x00000C00
Jeff Garzikbf794512005-07-31 13:07:26 -04001303#define DMA_CB_START 0x00000100
James Ketrenos43f66a62005-03-25 12:31:53 -06001304
1305
1306#define CX2_SHARED_SRAM_SIZE 0x00030000
1307#define CX2_SHARED_SRAM_DMA_CONTROL 0x00027000
1308#define CB_MAX_LENGTH 0x1FFF
1309
1310#define CX2_HOST_EEPROM_DATA_SRAM_SIZE 0xA18
1311#define CX2_EEPROM_IMAGE_SIZE 0x100
1312
1313
1314/* DMA defs */
1315#define CX2_DMA_I_CURRENT_CB 0x003000D0
1316#define CX2_DMA_O_CURRENT_CB 0x003000D4
1317#define CX2_DMA_I_DMA_CONTROL 0x003000A4
1318#define CX2_DMA_I_CB_BASE 0x003000A0
1319
1320#define CX2_TX_CMD_QUEUE_BD_BASE (0x00000200)
1321#define CX2_TX_CMD_QUEUE_BD_SIZE (0x00000204)
1322#define CX2_TX_QUEUE_0_BD_BASE (0x00000208)
1323#define CX2_TX_QUEUE_0_BD_SIZE (0x0000020C)
1324#define CX2_TX_QUEUE_1_BD_BASE (0x00000210)
1325#define CX2_TX_QUEUE_1_BD_SIZE (0x00000214)
1326#define CX2_TX_QUEUE_2_BD_BASE (0x00000218)
1327#define CX2_TX_QUEUE_2_BD_SIZE (0x0000021C)
1328#define CX2_TX_QUEUE_3_BD_BASE (0x00000220)
1329#define CX2_TX_QUEUE_3_BD_SIZE (0x00000224)
1330#define CX2_RX_BD_BASE (0x00000240)
1331#define CX2_RX_BD_SIZE (0x00000244)
1332#define CX2_RFDS_TABLE_LOWER (0x00000500)
1333
1334#define CX2_TX_CMD_QUEUE_READ_INDEX (0x00000280)
1335#define CX2_TX_QUEUE_0_READ_INDEX (0x00000284)
1336#define CX2_TX_QUEUE_1_READ_INDEX (0x00000288)
1337#define CX2_TX_QUEUE_2_READ_INDEX (0x0000028C)
1338#define CX2_TX_QUEUE_3_READ_INDEX (0x00000290)
1339#define CX2_RX_READ_INDEX (0x000002A0)
1340
1341#define CX2_TX_CMD_QUEUE_WRITE_INDEX (0x00000F80)
1342#define CX2_TX_QUEUE_0_WRITE_INDEX (0x00000F84)
1343#define CX2_TX_QUEUE_1_WRITE_INDEX (0x00000F88)
1344#define CX2_TX_QUEUE_2_WRITE_INDEX (0x00000F8C)
1345#define CX2_TX_QUEUE_3_WRITE_INDEX (0x00000F90)
1346#define CX2_RX_WRITE_INDEX (0x00000FA0)
1347
1348/*
1349 * EEPROM Related Definitions
1350 */
1351
1352#define IPW_EEPROM_DATA_SRAM_ADDRESS (CX2_SHARED_LOWER_BOUND + 0x814)
1353#define IPW_EEPROM_DATA_SRAM_SIZE (CX2_SHARED_LOWER_BOUND + 0x818)
1354#define IPW_EEPROM_LOAD_DISABLE (CX2_SHARED_LOWER_BOUND + 0x81C)
1355#define IPW_EEPROM_DATA (CX2_SHARED_LOWER_BOUND + 0x820)
1356#define IPW_EEPROM_UPPER_ADDRESS (CX2_SHARED_LOWER_BOUND + 0x9E0)
1357
1358#define IPW_STATION_TABLE_LOWER (CX2_SHARED_LOWER_BOUND + 0xA0C)
1359#define IPW_STATION_TABLE_UPPER (CX2_SHARED_LOWER_BOUND + 0xB0C)
1360#define IPW_REQUEST_ATIM (CX2_SHARED_LOWER_BOUND + 0xB0C)
1361#define IPW_ATIM_SENT (CX2_SHARED_LOWER_BOUND + 0xB10)
1362#define IPW_WHO_IS_AWAKE (CX2_SHARED_LOWER_BOUND + 0xB14)
1363#define IPW_DURING_ATIM_WINDOW (CX2_SHARED_LOWER_BOUND + 0xB18)
1364
1365
1366#define MSB 1
1367#define LSB 0
1368#define WORD_TO_BYTE(_word) ((_word) * sizeof(u16))
1369
1370#define GET_EEPROM_ADDR(_wordoffset,_byteoffset) \
1371 ( WORD_TO_BYTE(_wordoffset) + (_byteoffset) )
1372
1373/* EEPROM access by BYTE */
1374#define EEPROM_PME_CAPABILITY (GET_EEPROM_ADDR(0x09,MSB)) /* 1 byte */
1375#define EEPROM_MAC_ADDRESS (GET_EEPROM_ADDR(0x21,LSB)) /* 6 byte */
1376#define EEPROM_VERSION (GET_EEPROM_ADDR(0x24,MSB)) /* 1 byte */
1377#define EEPROM_NIC_TYPE (GET_EEPROM_ADDR(0x25,LSB)) /* 1 byte */
1378#define EEPROM_SKU_CAPABILITY (GET_EEPROM_ADDR(0x25,MSB)) /* 1 byte */
1379#define EEPROM_COUNTRY_CODE (GET_EEPROM_ADDR(0x26,LSB)) /* 3 bytes */
1380#define EEPROM_IBSS_CHANNELS_BG (GET_EEPROM_ADDR(0x28,LSB)) /* 2 bytes */
1381#define EEPROM_IBSS_CHANNELS_A (GET_EEPROM_ADDR(0x29,MSB)) /* 5 bytes */
1382#define EEPROM_BSS_CHANNELS_BG (GET_EEPROM_ADDR(0x2c,LSB)) /* 2 bytes */
1383#define EEPROM_HW_VERSION (GET_EEPROM_ADDR(0x72,LSB)) /* 2 bytes */
1384
1385/* NIC type as found in the one byte EEPROM_NIC_TYPE offset*/
1386#define EEPROM_NIC_TYPE_STANDARD 0
1387#define EEPROM_NIC_TYPE_DELL 1
1388#define EEPROM_NIC_TYPE_FUJITSU 2
1389#define EEPROM_NIC_TYPE_IBM 3
1390#define EEPROM_NIC_TYPE_HP 4
1391
1392#define FW_MEM_REG_LOWER_BOUND 0x00300000
Jeff Garzikbf794512005-07-31 13:07:26 -04001393#define FW_MEM_REG_EEPROM_ACCESS (FW_MEM_REG_LOWER_BOUND + 0x40)
James Ketrenos43f66a62005-03-25 12:31:53 -06001394
1395#define EEPROM_BIT_SK (1<<0)
1396#define EEPROM_BIT_CS (1<<1)
1397#define EEPROM_BIT_DI (1<<2)
1398#define EEPROM_BIT_DO (1<<4)
1399
1400#define EEPROM_CMD_READ 0x2
1401
1402/* Interrupts masks */
1403#define CX2_INTA_NONE 0x00000000
1404
1405#define CX2_INTA_BIT_RX_TRANSFER 0x00000002
1406#define CX2_INTA_BIT_STATUS_CHANGE 0x00000010
1407#define CX2_INTA_BIT_BEACON_PERIOD_EXPIRED 0x00000020
1408
1409//Inta Bits for CF
1410#define CX2_INTA_BIT_TX_CMD_QUEUE 0x00000800
1411#define CX2_INTA_BIT_TX_QUEUE_1 0x00001000
1412#define CX2_INTA_BIT_TX_QUEUE_2 0x00002000
1413#define CX2_INTA_BIT_TX_QUEUE_3 0x00004000
1414#define CX2_INTA_BIT_TX_QUEUE_4 0x00008000
1415
1416#define CX2_INTA_BIT_SLAVE_MODE_HOST_CMD_DONE 0x00010000
1417
1418#define CX2_INTA_BIT_PREPARE_FOR_POWER_DOWN 0x00100000
1419#define CX2_INTA_BIT_POWER_DOWN 0x00200000
1420
1421#define CX2_INTA_BIT_FW_INITIALIZATION_DONE 0x01000000
1422#define CX2_INTA_BIT_FW_CARD_DISABLE_PHY_OFF_DONE 0x02000000
1423#define CX2_INTA_BIT_RF_KILL_DONE 0x04000000
1424#define CX2_INTA_BIT_FATAL_ERROR 0x40000000
1425#define CX2_INTA_BIT_PARITY_ERROR 0x80000000
1426
1427/* Interrupts enabled at init time. */
1428#define CX2_INTA_MASK_ALL \
1429 (CX2_INTA_BIT_TX_QUEUE_1 | \
1430 CX2_INTA_BIT_TX_QUEUE_2 | \
1431 CX2_INTA_BIT_TX_QUEUE_3 | \
1432 CX2_INTA_BIT_TX_QUEUE_4 | \
1433 CX2_INTA_BIT_TX_CMD_QUEUE | \
1434 CX2_INTA_BIT_RX_TRANSFER | \
1435 CX2_INTA_BIT_FATAL_ERROR | \
1436 CX2_INTA_BIT_PARITY_ERROR | \
1437 CX2_INTA_BIT_STATUS_CHANGE | \
1438 CX2_INTA_BIT_FW_INITIALIZATION_DONE | \
1439 CX2_INTA_BIT_BEACON_PERIOD_EXPIRED | \
1440 CX2_INTA_BIT_SLAVE_MODE_HOST_CMD_DONE | \
1441 CX2_INTA_BIT_PREPARE_FOR_POWER_DOWN | \
1442 CX2_INTA_BIT_POWER_DOWN | \
1443 CX2_INTA_BIT_RF_KILL_DONE )
1444
1445#define IPWSTATUS_ERROR_LOG (CX2_SHARED_LOWER_BOUND + 0x410)
1446#define IPW_EVENT_LOG (CX2_SHARED_LOWER_BOUND + 0x414)
1447
1448/* FW event log definitions */
1449#define EVENT_ELEM_SIZE (3 * sizeof(u32))
1450#define EVENT_START_OFFSET (1 * sizeof(u32) + 2 * sizeof(u16))
1451
1452/* FW error log definitions */
1453#define ERROR_ELEM_SIZE (7 * sizeof(u32))
1454#define ERROR_START_OFFSET (1 * sizeof(u32))
1455
1456enum {
1457 IPW_FW_ERROR_OK = 0,
1458 IPW_FW_ERROR_FAIL,
1459 IPW_FW_ERROR_MEMORY_UNDERFLOW,
1460 IPW_FW_ERROR_MEMORY_OVERFLOW,
1461 IPW_FW_ERROR_BAD_PARAM,
1462 IPW_FW_ERROR_BAD_CHECKSUM,
1463 IPW_FW_ERROR_NMI_INTERRUPT,
1464 IPW_FW_ERROR_BAD_DATABASE,
1465 IPW_FW_ERROR_ALLOC_FAIL,
1466 IPW_FW_ERROR_DMA_UNDERRUN,
1467 IPW_FW_ERROR_DMA_STATUS,
1468 IPW_FW_ERROR_DINOSTATUS_ERROR,
1469 IPW_FW_ERROR_EEPROMSTATUS_ERROR,
1470 IPW_FW_ERROR_SYSASSERT,
1471 IPW_FW_ERROR_FATAL_ERROR
1472};
1473
1474#define AUTH_OPEN 0
1475#define AUTH_SHARED_KEY 1
1476#define AUTH_IGNORE 3
1477
1478#define HC_ASSOCIATE 0
1479#define HC_REASSOCIATE 1
1480#define HC_DISASSOCIATE 2
1481#define HC_IBSS_START 3
1482#define HC_IBSS_RECONF 4
1483#define HC_DISASSOC_QUIET 5
1484
1485#define IPW_RATE_CAPABILITIES 1
1486#define IPW_RATE_CONNECT 0
1487
1488
Jeff Garzikbf794512005-07-31 13:07:26 -04001489/*
1490 * Rate values and masks
James Ketrenos43f66a62005-03-25 12:31:53 -06001491 */
1492#define IPW_TX_RATE_1MB 0x0A
1493#define IPW_TX_RATE_2MB 0x14
1494#define IPW_TX_RATE_5MB 0x37
1495#define IPW_TX_RATE_6MB 0x0D
1496#define IPW_TX_RATE_9MB 0x0F
Jeff Garzikbf794512005-07-31 13:07:26 -04001497#define IPW_TX_RATE_11MB 0x6E
James Ketrenos43f66a62005-03-25 12:31:53 -06001498#define IPW_TX_RATE_12MB 0x05
1499#define IPW_TX_RATE_18MB 0x07
1500#define IPW_TX_RATE_24MB 0x09
1501#define IPW_TX_RATE_36MB 0x0B
1502#define IPW_TX_RATE_48MB 0x01
1503#define IPW_TX_RATE_54MB 0x03
1504
1505#define IPW_ORD_TABLE_ID_MASK 0x0000FF00
1506#define IPW_ORD_TABLE_VALUE_MASK 0x000000FF
1507
Jeff Garzikbf794512005-07-31 13:07:26 -04001508#define IPW_ORD_TABLE_0_MASK 0x0000F000
1509#define IPW_ORD_TABLE_1_MASK 0x0000F100
1510#define IPW_ORD_TABLE_2_MASK 0x0000F200
1511#define IPW_ORD_TABLE_3_MASK 0x0000F300
1512#define IPW_ORD_TABLE_4_MASK 0x0000F400
1513#define IPW_ORD_TABLE_5_MASK 0x0000F500
1514#define IPW_ORD_TABLE_6_MASK 0x0000F600
1515#define IPW_ORD_TABLE_7_MASK 0x0000F700
James Ketrenos43f66a62005-03-25 12:31:53 -06001516
1517/*
1518 * Table 0 Entries (all entries are 32 bits)
1519 */
Jeff Garzikbf794512005-07-31 13:07:26 -04001520enum {
James Ketrenos43f66a62005-03-25 12:31:53 -06001521 IPW_ORD_STAT_TX_CURR_RATE = IPW_ORD_TABLE_0_MASK + 1,
1522 IPW_ORD_STAT_FRAG_TRESHOLD,
1523 IPW_ORD_STAT_RTS_THRESHOLD,
Jeff Garzikbf794512005-07-31 13:07:26 -04001524 IPW_ORD_STAT_TX_HOST_REQUESTS,
1525 IPW_ORD_STAT_TX_HOST_COMPLETE,
1526 IPW_ORD_STAT_TX_DIR_DATA,
James Ketrenos43f66a62005-03-25 12:31:53 -06001527 IPW_ORD_STAT_TX_DIR_DATA_B_1,
1528 IPW_ORD_STAT_TX_DIR_DATA_B_2,
1529 IPW_ORD_STAT_TX_DIR_DATA_B_5_5,
1530 IPW_ORD_STAT_TX_DIR_DATA_B_11,
1531 /* Hole */
1532
1533
1534
1535
1536
1537
1538
1539 IPW_ORD_STAT_TX_DIR_DATA_G_1 = IPW_ORD_TABLE_0_MASK + 19,
1540 IPW_ORD_STAT_TX_DIR_DATA_G_2,
1541 IPW_ORD_STAT_TX_DIR_DATA_G_5_5,
1542 IPW_ORD_STAT_TX_DIR_DATA_G_6,
1543 IPW_ORD_STAT_TX_DIR_DATA_G_9,
Jeff Garzikbf794512005-07-31 13:07:26 -04001544 IPW_ORD_STAT_TX_DIR_DATA_G_11,
James Ketrenos43f66a62005-03-25 12:31:53 -06001545 IPW_ORD_STAT_TX_DIR_DATA_G_12,
1546 IPW_ORD_STAT_TX_DIR_DATA_G_18,
1547 IPW_ORD_STAT_TX_DIR_DATA_G_24,
1548 IPW_ORD_STAT_TX_DIR_DATA_G_36,
1549 IPW_ORD_STAT_TX_DIR_DATA_G_48,
1550 IPW_ORD_STAT_TX_DIR_DATA_G_54,
Jeff Garzikbf794512005-07-31 13:07:26 -04001551 IPW_ORD_STAT_TX_NON_DIR_DATA,
James Ketrenos43f66a62005-03-25 12:31:53 -06001552 IPW_ORD_STAT_TX_NON_DIR_DATA_B_1,
1553 IPW_ORD_STAT_TX_NON_DIR_DATA_B_2,
1554 IPW_ORD_STAT_TX_NON_DIR_DATA_B_5_5,
Jeff Garzikbf794512005-07-31 13:07:26 -04001555 IPW_ORD_STAT_TX_NON_DIR_DATA_B_11,
James Ketrenos43f66a62005-03-25 12:31:53 -06001556 /* Hole */
1557
1558
1559
1560
1561
1562
1563
1564 IPW_ORD_STAT_TX_NON_DIR_DATA_G_1 = IPW_ORD_TABLE_0_MASK + 44,
1565 IPW_ORD_STAT_TX_NON_DIR_DATA_G_2,
1566 IPW_ORD_STAT_TX_NON_DIR_DATA_G_5_5,
1567 IPW_ORD_STAT_TX_NON_DIR_DATA_G_6,
1568 IPW_ORD_STAT_TX_NON_DIR_DATA_G_9,
Jeff Garzikbf794512005-07-31 13:07:26 -04001569 IPW_ORD_STAT_TX_NON_DIR_DATA_G_11,
James Ketrenos43f66a62005-03-25 12:31:53 -06001570 IPW_ORD_STAT_TX_NON_DIR_DATA_G_12,
1571 IPW_ORD_STAT_TX_NON_DIR_DATA_G_18,
1572 IPW_ORD_STAT_TX_NON_DIR_DATA_G_24,
1573 IPW_ORD_STAT_TX_NON_DIR_DATA_G_36,
1574 IPW_ORD_STAT_TX_NON_DIR_DATA_G_48,
1575 IPW_ORD_STAT_TX_NON_DIR_DATA_G_54,
1576 IPW_ORD_STAT_TX_RETRY,
1577 IPW_ORD_STAT_TX_FAILURE,
1578 IPW_ORD_STAT_RX_ERR_CRC,
1579 IPW_ORD_STAT_RX_ERR_ICV,
1580 IPW_ORD_STAT_RX_NO_BUFFER,
1581 IPW_ORD_STAT_FULL_SCANS,
1582 IPW_ORD_STAT_PARTIAL_SCANS,
1583 IPW_ORD_STAT_TGH_ABORTED_SCANS,
Jeff Garzikbf794512005-07-31 13:07:26 -04001584 IPW_ORD_STAT_TX_TOTAL_BYTES,
James Ketrenos43f66a62005-03-25 12:31:53 -06001585 IPW_ORD_STAT_CURR_RSSI_RAW,
1586 IPW_ORD_STAT_RX_BEACON,
1587 IPW_ORD_STAT_MISSED_BEACONS,
Jeff Garzikbf794512005-07-31 13:07:26 -04001588 IPW_ORD_TABLE_0_LAST
1589};
James Ketrenos43f66a62005-03-25 12:31:53 -06001590
1591#define IPW_RSSI_TO_DBM 112
1592
1593/* Table 1 Entries
1594 */
1595enum {
1596 IPW_ORD_TABLE_1_LAST = IPW_ORD_TABLE_1_MASK | 1,
1597};
1598
1599/*
1600 * Table 2 Entries
1601 *
1602 * FW_VERSION: 16 byte string
1603 * FW_DATE: 16 byte string (only 14 bytes used)
1604 * UCODE_VERSION: 4 byte version code
1605 * UCODE_DATE: 5 bytes code code
1606 * ADDAPTER_MAC: 6 byte MAC address
1607 * RTC: 4 byte clock
1608 */
Jeff Garzikbf794512005-07-31 13:07:26 -04001609enum {
James Ketrenos43f66a62005-03-25 12:31:53 -06001610 IPW_ORD_STAT_FW_VERSION = IPW_ORD_TABLE_2_MASK | 1,
Jeff Garzikbf794512005-07-31 13:07:26 -04001611 IPW_ORD_STAT_FW_DATE,
James Ketrenos43f66a62005-03-25 12:31:53 -06001612 IPW_ORD_STAT_UCODE_VERSION,
Jeff Garzikbf794512005-07-31 13:07:26 -04001613 IPW_ORD_STAT_UCODE_DATE,
1614 IPW_ORD_STAT_ADAPTER_MAC,
1615 IPW_ORD_STAT_RTC,
1616 IPW_ORD_TABLE_2_LAST
1617};
James Ketrenos43f66a62005-03-25 12:31:53 -06001618
1619/* Table 3 */
1620enum {
1621 IPW_ORD_STAT_TX_PACKET = IPW_ORD_TABLE_3_MASK | 0,
1622 IPW_ORD_STAT_TX_PACKET_FAILURE,
1623 IPW_ORD_STAT_TX_PACKET_SUCCESS,
1624 IPW_ORD_STAT_TX_PACKET_ABORTED,
1625 IPW_ORD_TABLE_3_LAST
1626};
1627
1628/* Table 4 */
1629enum {
1630 IPW_ORD_TABLE_4_LAST = IPW_ORD_TABLE_4_MASK
1631};
1632
1633/* Table 5 */
1634enum {
1635 IPW_ORD_STAT_AVAILABLE_AP_COUNT = IPW_ORD_TABLE_5_MASK,
1636 IPW_ORD_STAT_AP_ASSNS,
1637 IPW_ORD_STAT_ROAM,
1638 IPW_ORD_STAT_ROAM_CAUSE_MISSED_BEACONS,
1639 IPW_ORD_STAT_ROAM_CAUSE_UNASSOC,
1640 IPW_ORD_STAT_ROAM_CAUSE_RSSI,
1641 IPW_ORD_STAT_ROAM_CAUSE_LINK_QUALITY,
1642 IPW_ORD_STAT_ROAM_CAUSE_AP_LOAD_BALANCE,
1643 IPW_ORD_STAT_ROAM_CAUSE_AP_NO_TX,
1644 IPW_ORD_STAT_LINK_UP,
1645 IPW_ORD_STAT_LINK_DOWN,
1646 IPW_ORD_ANTENNA_DIVERSITY,
1647 IPW_ORD_CURR_FREQ,
1648 IPW_ORD_TABLE_5_LAST
1649};
1650
1651/* Table 6 */
1652enum {
1653 IPW_ORD_COUNTRY_CODE = IPW_ORD_TABLE_6_MASK,
1654 IPW_ORD_CURR_BSSID,
1655 IPW_ORD_CURR_SSID,
1656 IPW_ORD_TABLE_6_LAST
1657};
1658
1659/* Table 7 */
1660enum {
1661 IPW_ORD_STAT_PERCENT_MISSED_BEACONS = IPW_ORD_TABLE_7_MASK,
1662 IPW_ORD_STAT_PERCENT_TX_RETRIES,
1663 IPW_ORD_STAT_PERCENT_LINK_QUALITY,
1664 IPW_ORD_STAT_CURR_RSSI_DBM,
1665 IPW_ORD_TABLE_7_LAST
1666};
1667
1668#define IPW_ORDINALS_TABLE_LOWER (CX2_SHARED_LOWER_BOUND + 0x500)
1669#define IPW_ORDINALS_TABLE_0 (CX2_SHARED_LOWER_BOUND + 0x180)
1670#define IPW_ORDINALS_TABLE_1 (CX2_SHARED_LOWER_BOUND + 0x184)
1671#define IPW_ORDINALS_TABLE_2 (CX2_SHARED_LOWER_BOUND + 0x188)
1672#define IPW_MEM_FIXED_OVERRIDE (CX2_SHARED_LOWER_BOUND + 0x41C)
1673
1674struct ipw_fixed_rate {
1675 u16 tx_rates;
1676 u16 reserved;
1677} __attribute__ ((packed));
1678
1679#define CX2_INDIRECT_ADDR_MASK (~0x3ul)
1680
1681struct host_cmd {
1682 u8 cmd;
1683 u8 len;
1684 u16 reserved;
1685 u32 param[TFD_CMD_IMMEDIATE_PAYLOAD_LENGTH];
1686} __attribute__ ((packed));
1687
1688#define CFG_BT_COEXISTENCE_MIN 0x00
1689#define CFG_BT_COEXISTENCE_DEFER 0x02
1690#define CFG_BT_COEXISTENCE_KILL 0x04
1691#define CFG_BT_COEXISTENCE_WME_OVER_BT 0x08
1692#define CFG_BT_COEXISTENCE_OOB 0x10
1693#define CFG_BT_COEXISTENCE_MAX 0xFF
Jeff Garzikbf794512005-07-31 13:07:26 -04001694#define CFG_BT_COEXISTENCE_DEF 0x80 /* read Bt from EEPROM*/
James Ketrenos43f66a62005-03-25 12:31:53 -06001695
1696#define CFG_CTS_TO_ITSELF_ENABLED_MIN 0x0
1697#define CFG_CTS_TO_ITSELF_ENABLED_MAX 0x1
1698#define CFG_CTS_TO_ITSELF_ENABLED_DEF CFG_CTS_TO_ITSELF_ENABLED_MIN
1699
1700#define CFG_SYS_ANTENNA_BOTH 0x000
1701#define CFG_SYS_ANTENNA_A 0x001
1702#define CFG_SYS_ANTENNA_B 0x003
1703
1704/*
Jeff Garzikbf794512005-07-31 13:07:26 -04001705 * The definitions below were lifted off the ipw2100 driver, which only
James Ketrenos43f66a62005-03-25 12:31:53 -06001706 * supports 'b' mode, so I'm sure these are not exactly correct.
Jeff Garzikbf794512005-07-31 13:07:26 -04001707 *
James Ketrenos43f66a62005-03-25 12:31:53 -06001708 * Somebody fix these!!
1709 */
1710#define REG_MIN_CHANNEL 0
1711#define REG_MAX_CHANNEL 14
1712
1713#define REG_CHANNEL_MASK 0x00003FFF
1714#define IPW_IBSS_11B_DEFAULT_MASK 0x87ff
1715
Jeff Garzikbf794512005-07-31 13:07:26 -04001716static const long ipw_frequencies[] = {
1717 2412, 2417, 2422, 2427,
1718 2432, 2437, 2442, 2447,
1719 2452, 2457, 2462, 2467,
1720 2472, 2484
James Ketrenos43f66a62005-03-25 12:31:53 -06001721};
1722
1723#define FREQ_COUNT ARRAY_SIZE(ipw_frequencies)
1724
1725#define IPW_MAX_CONFIG_RETRIES 10
1726
1727static inline u32 frame_hdr_len(struct ieee80211_hdr *hdr)
1728{
1729 u32 retval;
1730 u16 fc;
1731
1732 retval = sizeof(struct ieee80211_hdr);
1733 fc = le16_to_cpu(hdr->frame_ctl);
1734
1735 /*
1736 * Function ToDS FromDS
1737 * IBSS 0 0
1738 * To AP 1 0
1739 * From AP 0 1
1740 * WDS (bridge) 1 1
1741 *
1742 * Only WDS frames use Address4 among them. --YZ
1743 */
1744 if (!(fc & IEEE80211_FCTL_TODS) || !(fc & IEEE80211_FCTL_FROMDS))
1745 retval -= ETH_ALEN;
1746
1747 return retval;
1748}
1749
1750#endif /* __ipw2200_h__ */