blob: 6dedf9b05a862b523938aa3ecc3308aa6609ea2f [file] [log] [blame]
Benjamin Herrenschmidt27f44882011-09-19 18:27:58 +00001/*
2 * PowerNV OPAL definitions.
3 *
4 * Copyright 2011 IBM Corp.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
12#ifndef __OPAL_H
13#define __OPAL_H
14
Benjamin Herrenschmidt27f44882011-09-19 18:27:58 +000015#ifndef __ASSEMBLY__
Vasant Hegde7e1ce5a2013-11-18 16:39:22 +053016/*
17 * SG entry
18 *
19 * WARNING: The current implementation requires each entry
20 * to represent a block that is 4k aligned *and* each block
21 * size except the last one in the list to be as well.
22 */
23struct opal_sg_entry {
Anton Blanchard3441f042014-04-22 15:01:26 +100024 __be64 data;
25 __be64 length;
Vasant Hegde7e1ce5a2013-11-18 16:39:22 +053026};
27
Anton Blanchard3441f042014-04-22 15:01:26 +100028/* SG list */
Vasant Hegde7e1ce5a2013-11-18 16:39:22 +053029struct opal_sg_list {
Anton Blanchard3441f042014-04-22 15:01:26 +100030 __be64 length;
31 __be64 next;
Vasant Hegde7e1ce5a2013-11-18 16:39:22 +053032 struct opal_sg_entry entry[];
33};
34
35/* We calculate number of sg entries based on PAGE_SIZE */
36#define SG_ENTRIES_PER_NODE ((PAGE_SIZE - 16) / sizeof(struct opal_sg_entry))
37
Benjamin Herrenschmidt27f44882011-09-19 18:27:58 +000038#endif /* __ASSEMBLY__ */
39
40/****** OPAL APIs ******/
41
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +000042/* Return codes */
43#define OPAL_SUCCESS 0
44#define OPAL_PARAMETER -1
45#define OPAL_BUSY -2
46#define OPAL_PARTIAL -3
47#define OPAL_CONSTRAINED -4
48#define OPAL_CLOSED -5
49#define OPAL_HARDWARE -6
50#define OPAL_UNSUPPORTED -7
51#define OPAL_PERMISSION -8
52#define OPAL_NO_MEM -9
53#define OPAL_RESOURCE -10
54#define OPAL_INTERNAL_ERROR -11
55#define OPAL_BUSY_EVENT -12
56#define OPAL_HARDWARE_FROZEN -13
Neelesh Gupta8d724822014-03-07 11:00:24 +053057#define OPAL_WRONG_STATE -14
58#define OPAL_ASYNC_COMPLETION -15
Neelesh Gupta47083452014-12-13 23:31:05 +053059#define OPAL_I2C_TIMEOUT -17
60#define OPAL_I2C_INVALID_CMD -18
61#define OPAL_I2C_LBUS_PARITY -19
62#define OPAL_I2C_BKEND_OVERRUN -20
63#define OPAL_I2C_BKEND_ACCESS -21
64#define OPAL_I2C_ARBT_LOST -22
65#define OPAL_I2C_NACK_RCVD -23
66#define OPAL_I2C_STOP_ERR -24
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +000067
68/* API Tokens (in r0) */
Joel Stanleye28b05e2014-04-01 14:28:20 +103069#define OPAL_INVALID_CALL -1
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +000070#define OPAL_CONSOLE_WRITE 1
71#define OPAL_CONSOLE_READ 2
72#define OPAL_RTC_READ 3
73#define OPAL_RTC_WRITE 4
74#define OPAL_CEC_POWER_DOWN 5
75#define OPAL_CEC_REBOOT 6
76#define OPAL_READ_NVRAM 7
77#define OPAL_WRITE_NVRAM 8
78#define OPAL_HANDLE_INTERRUPT 9
79#define OPAL_POLL_EVENTS 10
80#define OPAL_PCI_SET_HUB_TCE_MEMORY 11
81#define OPAL_PCI_SET_PHB_TCE_MEMORY 12
82#define OPAL_PCI_CONFIG_READ_BYTE 13
83#define OPAL_PCI_CONFIG_READ_HALF_WORD 14
84#define OPAL_PCI_CONFIG_READ_WORD 15
85#define OPAL_PCI_CONFIG_WRITE_BYTE 16
86#define OPAL_PCI_CONFIG_WRITE_HALF_WORD 17
87#define OPAL_PCI_CONFIG_WRITE_WORD 18
88#define OPAL_SET_XIVE 19
89#define OPAL_GET_XIVE 20
90#define OPAL_GET_COMPLETION_TOKEN_STATUS 21 /* obsolete */
91#define OPAL_REGISTER_OPAL_EXCEPTION_HANDLER 22
92#define OPAL_PCI_EEH_FREEZE_STATUS 23
93#define OPAL_PCI_SHPC 24
94#define OPAL_CONSOLE_WRITE_BUFFER_SPACE 25
95#define OPAL_PCI_EEH_FREEZE_CLEAR 26
96#define OPAL_PCI_PHB_MMIO_ENABLE 27
97#define OPAL_PCI_SET_PHB_MEM_WINDOW 28
98#define OPAL_PCI_MAP_PE_MMIO_WINDOW 29
99#define OPAL_PCI_SET_PHB_TABLE_MEMORY 30
100#define OPAL_PCI_SET_PE 31
101#define OPAL_PCI_SET_PELTV 32
102#define OPAL_PCI_SET_MVE 33
103#define OPAL_PCI_SET_MVE_ENABLE 34
104#define OPAL_PCI_GET_XIVE_REISSUE 35
105#define OPAL_PCI_SET_XIVE_REISSUE 36
106#define OPAL_PCI_SET_XIVE_PE 37
107#define OPAL_GET_XIVE_SOURCE 38
108#define OPAL_GET_MSI_32 39
109#define OPAL_GET_MSI_64 40
110#define OPAL_START_CPU 41
111#define OPAL_QUERY_CPU_STATUS 42
112#define OPAL_WRITE_OPPANEL 43
113#define OPAL_PCI_MAP_PE_DMA_WINDOW 44
114#define OPAL_PCI_MAP_PE_DMA_WINDOW_REAL 45
115#define OPAL_PCI_RESET 49
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000116#define OPAL_PCI_GET_HUB_DIAG_DATA 50
117#define OPAL_PCI_GET_PHB_DIAG_DATA 51
118#define OPAL_PCI_FENCE_PHB 52
119#define OPAL_PCI_REINIT 53
120#define OPAL_PCI_MASK_PE_ERROR 54
121#define OPAL_SET_SLOT_LED_STATUS 55
122#define OPAL_GET_EPOW_STATUS 56
123#define OPAL_SET_SYSTEM_ATTENTION_LED 57
Gavin Shan23773232013-06-20 13:21:05 +0800124#define OPAL_RESERVED1 58
125#define OPAL_RESERVED2 59
126#define OPAL_PCI_NEXT_ERROR 60
127#define OPAL_PCI_EEH_FREEZE_STATUS2 61
128#define OPAL_PCI_POLL 62
Gavin Shan137436c2013-04-25 19:20:59 +0000129#define OPAL_PCI_MSI_EOI 63
Gavin Shan23773232013-06-20 13:21:05 +0800130#define OPAL_PCI_GET_PHB_DIAG_DATA2 64
Benjamin Herrenschmidtcc0efb52013-07-15 13:03:09 +1000131#define OPAL_XSCOM_READ 65
132#define OPAL_XSCOM_WRITE 66
133#define OPAL_LPC_READ 67
134#define OPAL_LPC_WRITE 68
Benjamin Herrenschmidt13906db2013-08-21 13:03:20 +1000135#define OPAL_RETURN_CPU 69
Benjamin Herrenschmidt49266162014-05-20 11:01:28 +1000136#define OPAL_REINIT_CPUS 70
Stewart Smith774fea12014-02-28 11:58:32 +1100137#define OPAL_ELOG_READ 71
138#define OPAL_ELOG_WRITE 72
139#define OPAL_ELOG_ACK 73
140#define OPAL_ELOG_RESEND 74
141#define OPAL_ELOG_SIZE 75
Vasant Hegde50bd6152013-10-24 16:04:58 +0530142#define OPAL_FLASH_VALIDATE 76
143#define OPAL_FLASH_MANAGE 77
144#define OPAL_FLASH_UPDATE 78
Vaidyanathan Srinivasan97eb001f2014-02-26 05:38:43 +0530145#define OPAL_RESYNC_TIMEBASE 79
Michael Neulingbffe6bd2014-08-19 14:47:59 +1000146#define OPAL_CHECK_TOKEN 80
Stewart Smithc7e64b92014-03-03 10:25:42 +1100147#define OPAL_DUMP_INIT 81
148#define OPAL_DUMP_INFO 82
149#define OPAL_DUMP_READ 83
150#define OPAL_DUMP_ACK 84
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530151#define OPAL_GET_MSG 85
152#define OPAL_CHECK_ASYNC_COMPLETION 86
Vasant Hegdef7d98d12014-01-15 17:02:04 +1100153#define OPAL_SYNC_HOST_REBOOT 87
Neelesh Gupta7224adb2014-03-07 11:03:27 +0530154#define OPAL_SENSOR_READ 88
Neelesh Gupta4029cd62014-03-07 11:02:09 +0530155#define OPAL_GET_PARAM 89
156#define OPAL_SET_PARAM 90
157#define OPAL_DUMP_RESEND 91
Ian Munsie09521732014-10-08 19:54:59 +1100158#define OPAL_PCI_SET_PHB_CXL_MODE 93
Stewart Smithc7e64b92014-03-03 10:25:42 +1100159#define OPAL_DUMP_INFO2 94
Gavin Shan5b642342014-09-30 12:38:55 +1000160#define OPAL_PCI_ERR_INJECT 96
Gavin Shan5ca27ef2014-07-21 14:42:31 +1000161#define OPAL_PCI_EEH_FREEZE_SET 97
Mahesh Salgaonkar0ef95b42014-07-29 18:40:07 +0530162#define OPAL_HANDLE_HMI 98
Vasant Hegdeb09c2ec2014-08-09 11:15:45 +0530163#define OPAL_REGISTER_DUMP_REGION 101
164#define OPAL_UNREGISTER_DUMP_REGION 102
Neelesh Gupta16b1d262014-10-14 14:08:36 +0530165#define OPAL_WRITE_TPO 103
166#define OPAL_READ_TPO 104
Jeremy Kerr608b2862014-11-06 11:38:27 +0800167#define OPAL_IPMI_SEND 107
168#define OPAL_IPMI_RECV 108
Neelesh Gupta47083452014-12-13 23:31:05 +0530169#define OPAL_I2C_REQUEST 109
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000170
Shreyas B. Prabhu8eb8ac82014-12-10 00:26:51 +0530171/* Device tree flags */
172
173/* Flags set in power-mgmt nodes in device tree if
174 * respective idle states are supported in the platform.
175 */
176#define OPAL_PM_NAP_ENABLED 0x00010000
177#define OPAL_PM_SLEEP_ENABLED 0x00020000
178
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000179#ifndef __ASSEMBLY__
180
Michael Neulingbfd25d72014-03-25 11:43:08 +1100181#include <linux/notifier.h>
182
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000183/* Other enums */
184enum OpalVendorApiTokens {
185 OPAL_START_VENDOR_API_RANGE = 1000, OPAL_END_VENDOR_API_RANGE = 1999
186};
Gavin Shan23773232013-06-20 13:21:05 +0800187
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000188enum OpalFreezeState {
189 OPAL_EEH_STOPPED_NOT_FROZEN = 0,
190 OPAL_EEH_STOPPED_MMIO_FREEZE = 1,
191 OPAL_EEH_STOPPED_DMA_FREEZE = 2,
192 OPAL_EEH_STOPPED_MMIO_DMA_FREEZE = 3,
193 OPAL_EEH_STOPPED_RESET = 4,
194 OPAL_EEH_STOPPED_TEMP_UNAVAIL = 5,
195 OPAL_EEH_STOPPED_PERM_UNAVAIL = 6
196};
Gavin Shan23773232013-06-20 13:21:05 +0800197
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000198enum OpalEehFreezeActionToken {
199 OPAL_EEH_ACTION_CLEAR_FREEZE_MMIO = 1,
200 OPAL_EEH_ACTION_CLEAR_FREEZE_DMA = 2,
Gavin Shan5ca27ef2014-07-21 14:42:31 +1000201 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL = 3,
202
203 OPAL_EEH_ACTION_SET_FREEZE_MMIO = 1,
204 OPAL_EEH_ACTION_SET_FREEZE_DMA = 2,
205 OPAL_EEH_ACTION_SET_FREEZE_ALL = 3
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000206};
Gavin Shan23773232013-06-20 13:21:05 +0800207
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000208enum OpalPciStatusToken {
Gavin Shan23773232013-06-20 13:21:05 +0800209 OPAL_EEH_NO_ERROR = 0,
210 OPAL_EEH_IOC_ERROR = 1,
211 OPAL_EEH_PHB_ERROR = 2,
212 OPAL_EEH_PE_ERROR = 3,
213 OPAL_EEH_PE_MMIO_ERROR = 4,
214 OPAL_EEH_PE_DMA_ERROR = 5
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000215};
Gavin Shan23773232013-06-20 13:21:05 +0800216
217enum OpalPciErrorSeverity {
218 OPAL_EEH_SEV_NO_ERROR = 0,
219 OPAL_EEH_SEV_IOC_DEAD = 1,
220 OPAL_EEH_SEV_PHB_DEAD = 2,
221 OPAL_EEH_SEV_PHB_FENCED = 3,
222 OPAL_EEH_SEV_PE_ER = 4,
223 OPAL_EEH_SEV_INF = 5
224};
225
Gavin Shan5b642342014-09-30 12:38:55 +1000226enum OpalErrinjectType {
227 OPAL_ERR_INJECT_TYPE_IOA_BUS_ERR = 0,
228 OPAL_ERR_INJECT_TYPE_IOA_BUS_ERR64 = 1,
229};
230
231enum OpalErrinjectFunc {
232 /* IOA bus specific errors */
233 OPAL_ERR_INJECT_FUNC_IOA_LD_MEM_ADDR = 0,
234 OPAL_ERR_INJECT_FUNC_IOA_LD_MEM_DATA = 1,
235 OPAL_ERR_INJECT_FUNC_IOA_LD_IO_ADDR = 2,
236 OPAL_ERR_INJECT_FUNC_IOA_LD_IO_DATA = 3,
237 OPAL_ERR_INJECT_FUNC_IOA_LD_CFG_ADDR = 4,
238 OPAL_ERR_INJECT_FUNC_IOA_LD_CFG_DATA = 5,
239 OPAL_ERR_INJECT_FUNC_IOA_ST_MEM_ADDR = 6,
240 OPAL_ERR_INJECT_FUNC_IOA_ST_MEM_DATA = 7,
241 OPAL_ERR_INJECT_FUNC_IOA_ST_IO_ADDR = 8,
242 OPAL_ERR_INJECT_FUNC_IOA_ST_IO_DATA = 9,
243 OPAL_ERR_INJECT_FUNC_IOA_ST_CFG_ADDR = 10,
244 OPAL_ERR_INJECT_FUNC_IOA_ST_CFG_DATA = 11,
245 OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_ADDR = 12,
246 OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_DATA = 13,
247 OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_MASTER = 14,
248 OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_TARGET = 15,
249 OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_ADDR = 16,
250 OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_DATA = 17,
251 OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_MASTER = 18,
252 OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_TARGET = 19,
253};
254
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000255enum OpalShpcAction {
256 OPAL_SHPC_GET_LINK_STATE = 0,
257 OPAL_SHPC_GET_SLOT_STATE = 1
258};
Gavin Shan23773232013-06-20 13:21:05 +0800259
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000260enum OpalShpcLinkState {
261 OPAL_SHPC_LINK_DOWN = 0,
262 OPAL_SHPC_LINK_UP = 1
263};
Gavin Shan23773232013-06-20 13:21:05 +0800264
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000265enum OpalMmioWindowType {
266 OPAL_M32_WINDOW_TYPE = 1,
267 OPAL_M64_WINDOW_TYPE = 2,
268 OPAL_IO_WINDOW_TYPE = 3
269};
Gavin Shan23773232013-06-20 13:21:05 +0800270
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000271enum OpalShpcSlotState {
272 OPAL_SHPC_DEV_NOT_PRESENT = 0,
273 OPAL_SHPC_DEV_PRESENT = 1
274};
Gavin Shan23773232013-06-20 13:21:05 +0800275
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000276enum OpalExceptionHandler {
277 OPAL_MACHINE_CHECK_HANDLER = 1,
278 OPAL_HYPERVISOR_MAINTENANCE_HANDLER = 2,
279 OPAL_SOFTPATCH_HANDLER = 3
280};
Gavin Shan23773232013-06-20 13:21:05 +0800281
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000282enum OpalPendingState {
Gavin Shan23773232013-06-20 13:21:05 +0800283 OPAL_EVENT_OPAL_INTERNAL = 0x1,
284 OPAL_EVENT_NVRAM = 0x2,
285 OPAL_EVENT_RTC = 0x4,
286 OPAL_EVENT_CONSOLE_OUTPUT = 0x8,
287 OPAL_EVENT_CONSOLE_INPUT = 0x10,
288 OPAL_EVENT_ERROR_LOG_AVAIL = 0x20,
289 OPAL_EVENT_ERROR_LOG = 0x40,
290 OPAL_EVENT_EPOW = 0x80,
291 OPAL_EVENT_LED_STATUS = 0x100,
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530292 OPAL_EVENT_PCI_ERROR = 0x200,
Stewart Smithc7e64b92014-03-03 10:25:42 +1100293 OPAL_EVENT_DUMP_AVAIL = 0x400,
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530294 OPAL_EVENT_MSG_PENDING = 0x800,
295};
296
297enum OpalMessageType {
Neelesh Gupta8d724822014-03-07 11:00:24 +0530298 OPAL_MSG_ASYNC_COMP = 0, /* params[0] = token, params[1] = rc,
299 * additional params function-specific
300 */
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530301 OPAL_MSG_MEM_ERR,
302 OPAL_MSG_EPOW,
303 OPAL_MSG_SHUTDOWN,
Mahesh Salgaonkar0ef95b42014-07-29 18:40:07 +0530304 OPAL_MSG_HMI_EVT,
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530305 OPAL_MSG_TYPE_MAX,
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000306};
307
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000308enum OpalThreadStatus {
309 OPAL_THREAD_INACTIVE = 0x0,
Benjamin Herrenschmidt75b93da2013-05-14 15:10:02 +1000310 OPAL_THREAD_STARTED = 0x1,
311 OPAL_THREAD_UNAVAILABLE = 0x2 /* opal-v3 */
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000312};
313
314enum OpalPciBusCompare {
315 OpalPciBusAny = 0, /* Any bus number match */
316 OpalPciBus3Bits = 2, /* Match top 3 bits of bus number */
317 OpalPciBus4Bits = 3, /* Match top 4 bits of bus number */
318 OpalPciBus5Bits = 4, /* Match top 5 bits of bus number */
319 OpalPciBus6Bits = 5, /* Match top 6 bits of bus number */
320 OpalPciBus7Bits = 6, /* Match top 7 bits of bus number */
321 OpalPciBusAll = 7, /* Match bus number exactly */
322};
323
324enum OpalDeviceCompare {
325 OPAL_IGNORE_RID_DEVICE_NUMBER = 0,
326 OPAL_COMPARE_RID_DEVICE_NUMBER = 1
327};
328
329enum OpalFuncCompare {
330 OPAL_IGNORE_RID_FUNCTION_NUMBER = 0,
331 OPAL_COMPARE_RID_FUNCTION_NUMBER = 1
332};
333
334enum OpalPeAction {
335 OPAL_UNMAP_PE = 0,
336 OPAL_MAP_PE = 1
337};
338
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000339enum OpalPeltvAction {
340 OPAL_REMOVE_PE_FROM_DOMAIN = 0,
341 OPAL_ADD_PE_TO_DOMAIN = 1
342};
343
344enum OpalMveEnableAction {
345 OPAL_DISABLE_MVE = 0,
346 OPAL_ENABLE_MVE = 1
347};
348
Guo Chao262af552014-07-21 14:42:30 +1000349enum OpalM64EnableAction {
350 OPAL_DISABLE_M64 = 0,
351 OPAL_ENABLE_M64_SPLIT = 1,
352 OPAL_ENABLE_M64_NON_SPLIT = 2
353};
354
Gavin Shan9be3becc2014-01-03 17:47:13 +0800355enum OpalPciResetScope {
Gavin Shand1a85ee2014-09-30 12:39:05 +1000356 OPAL_RESET_PHB_COMPLETE = 1,
357 OPAL_RESET_PCI_LINK = 2,
358 OPAL_RESET_PHB_ERROR = 3,
359 OPAL_RESET_PCI_HOT = 4,
360 OPAL_RESET_PCI_FUNDAMENTAL = 5,
361 OPAL_RESET_PCI_IODA_TABLE = 6
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000362};
363
Gavin Shan9be3becc2014-01-03 17:47:13 +0800364enum OpalPciReinitScope {
365 OPAL_REINIT_PCI_DEV = 1000
366};
367
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000368enum OpalPciResetState {
369 OPAL_DEASSERT_RESET = 0,
370 OPAL_ASSERT_RESET = 1
371};
372
373enum OpalPciMaskAction {
374 OPAL_UNMASK_ERROR_TYPE = 0,
375 OPAL_MASK_ERROR_TYPE = 1
376};
377
378enum OpalSlotLedType {
379 OPAL_SLOT_LED_ID_TYPE = 0,
380 OPAL_SLOT_LED_FAULT_TYPE = 1
381};
382
383enum OpalLedAction {
384 OPAL_TURN_OFF_LED = 0,
385 OPAL_TURN_ON_LED = 1,
386 OPAL_QUERY_LED_STATE_AFTER_BUSY = 2
387};
388
389enum OpalEpowStatus {
390 OPAL_EPOW_NONE = 0,
391 OPAL_EPOW_UPS = 1,
392 OPAL_EPOW_OVER_AMBIENT_TEMP = 2,
393 OPAL_EPOW_OVER_INTERNAL_TEMP = 3
394};
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000395
Benjamin Herrenschmidtcc0efb52013-07-15 13:03:09 +1000396/*
397 * Address cycle types for LPC accesses. These also correspond
398 * to the content of the first cell of the "reg" property for
399 * device nodes on the LPC bus
400 */
401enum OpalLPCAddressType {
402 OPAL_LPC_MEM = 0,
403 OPAL_LPC_IO = 1,
404 OPAL_LPC_FW = 2,
405};
406
Neelesh Gupta4029cd62014-03-07 11:02:09 +0530407/* System parameter permission */
408enum OpalSysparamPerm {
409 OPAL_SYSPARAM_READ = 0x1,
410 OPAL_SYSPARAM_WRITE = 0x2,
411 OPAL_SYSPARAM_RW = (OPAL_SYSPARAM_READ | OPAL_SYSPARAM_WRITE),
412};
413
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530414struct opal_msg {
Anton Blanchardbb4398e2014-03-28 16:33:33 +1100415 __be32 msg_type;
416 __be32 reserved;
417 __be64 params[8];
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530418};
419
Jeremy Kerr608b2862014-11-06 11:38:27 +0800420enum {
421 OPAL_IPMI_MSG_FORMAT_VERSION_1 = 1,
422};
423
424struct opal_ipmi_msg {
425 uint8_t version;
426 uint8_t netfn;
427 uint8_t cmd;
428 uint8_t data[];
429};
430
Mahesh Salgaonkar75eb3d92013-11-15 09:50:57 +0530431/* FSP memory errors handling */
432enum OpalMemErr_Version {
433 OpalMemErr_V1 = 1,
434};
435
436enum OpalMemErrType {
437 OPAL_MEM_ERR_TYPE_RESILIENCE = 0,
438 OPAL_MEM_ERR_TYPE_DYN_DALLOC,
439 OPAL_MEM_ERR_TYPE_SCRUB,
440};
441
442/* Memory Reilience error type */
443enum OpalMemErr_ResilErrType {
444 OPAL_MEM_RESILIENCE_CE = 0,
445 OPAL_MEM_RESILIENCE_UE,
446 OPAL_MEM_RESILIENCE_UE_SCRUB,
447};
448
449/* Dynamic Memory Deallocation type */
450enum OpalMemErr_DynErrType {
451 OPAL_MEM_DYNAMIC_DEALLOC = 0,
452};
453
454/* OpalMemoryErrorData->flags */
455#define OPAL_MEM_CORRECTED_ERROR 0x0001
456#define OPAL_MEM_THRESHOLD_EXCEEDED 0x0002
457#define OPAL_MEM_ACK_REQUIRED 0x8000
458
459struct OpalMemoryErrorData {
460 enum OpalMemErr_Version version:8; /* 0x00 */
461 enum OpalMemErrType type:8; /* 0x01 */
Anton Blanchard223ca9d2014-06-04 14:48:48 +1000462 __be16 flags; /* 0x02 */
Mahesh Salgaonkar75eb3d92013-11-15 09:50:57 +0530463 uint8_t reserved_1[4]; /* 0x04 */
464
465 union {
466 /* Memory Resilience corrected/uncorrected error info */
467 struct {
468 enum OpalMemErr_ResilErrType resil_err_type:8;
469 uint8_t reserved_1[7];
Anton Blanchard223ca9d2014-06-04 14:48:48 +1000470 __be64 physical_address_start;
471 __be64 physical_address_end;
Mahesh Salgaonkar75eb3d92013-11-15 09:50:57 +0530472 } resilience;
473 /* Dynamic memory deallocation error info */
474 struct {
475 enum OpalMemErr_DynErrType dyn_err_type:8;
476 uint8_t reserved_1[7];
Anton Blanchard223ca9d2014-06-04 14:48:48 +1000477 __be64 physical_address_start;
478 __be64 physical_address_end;
Mahesh Salgaonkar75eb3d92013-11-15 09:50:57 +0530479 } dyn_dealloc;
480 } u;
481};
482
Mahesh Salgaonkar0ef95b42014-07-29 18:40:07 +0530483/* HMI interrupt event */
484enum OpalHMI_Version {
485 OpalHMIEvt_V1 = 1,
486};
487
488enum OpalHMI_Severity {
489 OpalHMI_SEV_NO_ERROR = 0,
490 OpalHMI_SEV_WARNING = 1,
491 OpalHMI_SEV_ERROR_SYNC = 2,
492 OpalHMI_SEV_FATAL = 3,
493};
494
495enum OpalHMI_Disposition {
496 OpalHMI_DISPOSITION_RECOVERED = 0,
497 OpalHMI_DISPOSITION_NOT_RECOVERED = 1,
498};
499
500enum OpalHMI_ErrType {
501 OpalHMI_ERROR_MALFUNC_ALERT = 0,
502 OpalHMI_ERROR_PROC_RECOV_DONE,
503 OpalHMI_ERROR_PROC_RECOV_DONE_AGAIN,
504 OpalHMI_ERROR_PROC_RECOV_MASKED,
505 OpalHMI_ERROR_TFAC,
506 OpalHMI_ERROR_TFMR_PARITY,
507 OpalHMI_ERROR_HA_OVERFLOW_WARN,
508 OpalHMI_ERROR_XSCOM_FAIL,
509 OpalHMI_ERROR_XSCOM_DONE,
510 OpalHMI_ERROR_SCOM_FIR,
511 OpalHMI_ERROR_DEBUG_TRIG_FIR,
512 OpalHMI_ERROR_HYP_RESOURCE,
513};
514
515struct OpalHMIEvent {
516 uint8_t version; /* 0x00 */
517 uint8_t severity; /* 0x01 */
518 uint8_t type; /* 0x02 */
519 uint8_t disposition; /* 0x03 */
520 uint8_t reserved_1[4]; /* 0x04 */
521
522 __be64 hmer;
523 /* TFMR register. Valid only for TFAC and TFMR_PARITY error type. */
524 __be64 tfmr;
525};
526
Gavin Shan23773232013-06-20 13:21:05 +0800527enum {
528 OPAL_P7IOC_DIAG_TYPE_NONE = 0,
529 OPAL_P7IOC_DIAG_TYPE_RGC = 1,
530 OPAL_P7IOC_DIAG_TYPE_BI = 2,
531 OPAL_P7IOC_DIAG_TYPE_CI = 3,
532 OPAL_P7IOC_DIAG_TYPE_MISC = 4,
533 OPAL_P7IOC_DIAG_TYPE_I2C = 5,
534 OPAL_P7IOC_DIAG_TYPE_LAST = 6
535};
536
537struct OpalIoP7IOCErrorData {
Gavin Shanf18440f2014-07-17 14:41:42 +1000538 __be16 type;
Gavin Shan23773232013-06-20 13:21:05 +0800539
540 /* GEM */
Gavin Shanf18440f2014-07-17 14:41:42 +1000541 __be64 gemXfir;
542 __be64 gemRfir;
543 __be64 gemRirqfir;
544 __be64 gemMask;
545 __be64 gemRwof;
Gavin Shan23773232013-06-20 13:21:05 +0800546
547 /* LEM */
Gavin Shanf18440f2014-07-17 14:41:42 +1000548 __be64 lemFir;
549 __be64 lemErrMask;
550 __be64 lemAction0;
551 __be64 lemAction1;
552 __be64 lemWof;
Gavin Shan23773232013-06-20 13:21:05 +0800553
554 union {
555 struct OpalIoP7IOCRgcErrorData {
Gavin Shanf18440f2014-07-17 14:41:42 +1000556 __be64 rgcStatus; /* 3E1C10 */
557 __be64 rgcLdcp; /* 3E1C18 */
Gavin Shan23773232013-06-20 13:21:05 +0800558 }rgc;
559 struct OpalIoP7IOCBiErrorData {
Gavin Shanf18440f2014-07-17 14:41:42 +1000560 __be64 biLdcp0; /* 3C0100, 3C0118 */
561 __be64 biLdcp1; /* 3C0108, 3C0120 */
562 __be64 biLdcp2; /* 3C0110, 3C0128 */
563 __be64 biFenceStatus; /* 3C0130, 3C0130 */
Gavin Shan23773232013-06-20 13:21:05 +0800564
Gavin Shanf18440f2014-07-17 14:41:42 +1000565 u8 biDownbound; /* BI Downbound or Upbound */
Gavin Shan23773232013-06-20 13:21:05 +0800566 }bi;
567 struct OpalIoP7IOCCiErrorData {
Gavin Shanf18440f2014-07-17 14:41:42 +1000568 __be64 ciPortStatus; /* 3Dn008 */
569 __be64 ciPortLdcp; /* 3Dn010 */
Gavin Shan23773232013-06-20 13:21:05 +0800570
Gavin Shanf18440f2014-07-17 14:41:42 +1000571 u8 ciPort; /* Index of CI port: 0/1 */
Gavin Shan23773232013-06-20 13:21:05 +0800572 }ci;
573 };
574};
575
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000576/**
577 * This structure defines the overlay which will be used to store PHB error
578 * data upon request.
579 */
580enum {
Gavin Shan23773232013-06-20 13:21:05 +0800581 OPAL_PHB_ERROR_DATA_VERSION_1 = 1,
582};
583
584enum {
585 OPAL_PHB_ERROR_DATA_TYPE_P7IOC = 1,
Gavin Shan8c6852e2013-09-06 09:00:04 +0800586 OPAL_PHB_ERROR_DATA_TYPE_PHB3 = 2
Gavin Shan23773232013-06-20 13:21:05 +0800587};
588
589enum {
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000590 OPAL_P7IOC_NUM_PEST_REGS = 128,
Gavin Shan8c6852e2013-09-06 09:00:04 +0800591 OPAL_PHB3_NUM_PEST_REGS = 256
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000592};
593
Gavin Shan23773232013-06-20 13:21:05 +0800594struct OpalIoPhbErrorCommon {
Guo Chaoddf0322a2014-06-09 16:58:51 +0800595 __be32 version;
596 __be32 ioType;
597 __be32 len;
Gavin Shan23773232013-06-20 13:21:05 +0800598};
599
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000600struct OpalIoP7IOCPhbErrorData {
Gavin Shan23773232013-06-20 13:21:05 +0800601 struct OpalIoPhbErrorCommon common;
602
Gavin Shanf18440f2014-07-17 14:41:42 +1000603 __be32 brdgCtl;
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000604
605 // P7IOC utl regs
Gavin Shanf18440f2014-07-17 14:41:42 +1000606 __be32 portStatusReg;
607 __be32 rootCmplxStatus;
608 __be32 busAgentStatus;
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000609
610 // P7IOC cfg regs
Gavin Shanf18440f2014-07-17 14:41:42 +1000611 __be32 deviceStatus;
612 __be32 slotStatus;
613 __be32 linkStatus;
614 __be32 devCmdStatus;
615 __be32 devSecStatus;
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000616
617 // cfg AER regs
Gavin Shanf18440f2014-07-17 14:41:42 +1000618 __be32 rootErrorStatus;
619 __be32 uncorrErrorStatus;
620 __be32 corrErrorStatus;
621 __be32 tlpHdr1;
622 __be32 tlpHdr2;
623 __be32 tlpHdr3;
624 __be32 tlpHdr4;
625 __be32 sourceId;
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000626
Gavin Shanf18440f2014-07-17 14:41:42 +1000627 __be32 rsv3;
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000628
629 // Record data about the call to allocate a buffer.
Gavin Shanf18440f2014-07-17 14:41:42 +1000630 __be64 errorClass;
631 __be64 correlator;
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000632
633 //P7IOC MMIO Error Regs
Gavin Shanf18440f2014-07-17 14:41:42 +1000634 __be64 p7iocPlssr; // n120
635 __be64 p7iocCsr; // n110
636 __be64 lemFir; // nC00
637 __be64 lemErrorMask; // nC18
638 __be64 lemWOF; // nC40
639 __be64 phbErrorStatus; // nC80
640 __be64 phbFirstErrorStatus; // nC88
641 __be64 phbErrorLog0; // nCC0
642 __be64 phbErrorLog1; // nCC8
643 __be64 mmioErrorStatus; // nD00
644 __be64 mmioFirstErrorStatus; // nD08
645 __be64 mmioErrorLog0; // nD40
646 __be64 mmioErrorLog1; // nD48
647 __be64 dma0ErrorStatus; // nD80
648 __be64 dma0FirstErrorStatus; // nD88
649 __be64 dma0ErrorLog0; // nDC0
650 __be64 dma0ErrorLog1; // nDC8
651 __be64 dma1ErrorStatus; // nE00
652 __be64 dma1FirstErrorStatus; // nE08
653 __be64 dma1ErrorLog0; // nE40
654 __be64 dma1ErrorLog1; // nE48
655 __be64 pestA[OPAL_P7IOC_NUM_PEST_REGS];
656 __be64 pestB[OPAL_P7IOC_NUM_PEST_REGS];
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000657};
658
Gavin Shan8c6852e2013-09-06 09:00:04 +0800659struct OpalIoPhb3ErrorData {
660 struct OpalIoPhbErrorCommon common;
661
Guo Chaoddf0322a2014-06-09 16:58:51 +0800662 __be32 brdgCtl;
Gavin Shan8c6852e2013-09-06 09:00:04 +0800663
664 /* PHB3 UTL regs */
Guo Chaoddf0322a2014-06-09 16:58:51 +0800665 __be32 portStatusReg;
666 __be32 rootCmplxStatus;
667 __be32 busAgentStatus;
Gavin Shan8c6852e2013-09-06 09:00:04 +0800668
669 /* PHB3 cfg regs */
Guo Chaoddf0322a2014-06-09 16:58:51 +0800670 __be32 deviceStatus;
671 __be32 slotStatus;
672 __be32 linkStatus;
673 __be32 devCmdStatus;
674 __be32 devSecStatus;
Gavin Shan8c6852e2013-09-06 09:00:04 +0800675
676 /* cfg AER regs */
Guo Chaoddf0322a2014-06-09 16:58:51 +0800677 __be32 rootErrorStatus;
678 __be32 uncorrErrorStatus;
679 __be32 corrErrorStatus;
680 __be32 tlpHdr1;
681 __be32 tlpHdr2;
682 __be32 tlpHdr3;
683 __be32 tlpHdr4;
684 __be32 sourceId;
Gavin Shan8c6852e2013-09-06 09:00:04 +0800685
Guo Chaoddf0322a2014-06-09 16:58:51 +0800686 __be32 rsv3;
Gavin Shan8c6852e2013-09-06 09:00:04 +0800687
688 /* Record data about the call to allocate a buffer */
Guo Chaoddf0322a2014-06-09 16:58:51 +0800689 __be64 errorClass;
690 __be64 correlator;
Gavin Shan8c6852e2013-09-06 09:00:04 +0800691
Guo Chaoddf0322a2014-06-09 16:58:51 +0800692 __be64 nFir; /* 000 */
693 __be64 nFirMask; /* 003 */
694 __be64 nFirWOF; /* 008 */
Gavin Shan8c6852e2013-09-06 09:00:04 +0800695
696 /* PHB3 MMIO Error Regs */
Guo Chaoddf0322a2014-06-09 16:58:51 +0800697 __be64 phbPlssr; /* 120 */
698 __be64 phbCsr; /* 110 */
699 __be64 lemFir; /* C00 */
700 __be64 lemErrorMask; /* C18 */
701 __be64 lemWOF; /* C40 */
702 __be64 phbErrorStatus; /* C80 */
703 __be64 phbFirstErrorStatus; /* C88 */
704 __be64 phbErrorLog0; /* CC0 */
705 __be64 phbErrorLog1; /* CC8 */
706 __be64 mmioErrorStatus; /* D00 */
707 __be64 mmioFirstErrorStatus; /* D08 */
708 __be64 mmioErrorLog0; /* D40 */
709 __be64 mmioErrorLog1; /* D48 */
710 __be64 dma0ErrorStatus; /* D80 */
711 __be64 dma0FirstErrorStatus; /* D88 */
712 __be64 dma0ErrorLog0; /* DC0 */
713 __be64 dma0ErrorLog1; /* DC8 */
714 __be64 dma1ErrorStatus; /* E00 */
715 __be64 dma1FirstErrorStatus; /* E08 */
716 __be64 dma1ErrorLog0; /* E40 */
717 __be64 dma1ErrorLog1; /* E48 */
718 __be64 pestA[OPAL_PHB3_NUM_PEST_REGS];
719 __be64 pestB[OPAL_PHB3_NUM_PEST_REGS];
Gavin Shan8c6852e2013-09-06 09:00:04 +0800720};
721
Benjamin Herrenschmidt49266162014-05-20 11:01:28 +1000722enum {
723 OPAL_REINIT_CPUS_HILE_BE = (1 << 0),
724 OPAL_REINIT_CPUS_HILE_LE = (1 << 1),
725};
726
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000727typedef struct oppanel_line {
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000728 const char * line;
729 uint64_t line_len;
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000730} oppanel_line_t;
731
Neelesh Gupta47083452014-12-13 23:31:05 +0530732/* OPAL I2C request */
733struct opal_i2c_request {
734 uint8_t type;
735#define OPAL_I2C_RAW_READ 0
736#define OPAL_I2C_RAW_WRITE 1
737#define OPAL_I2C_SM_READ 2
738#define OPAL_I2C_SM_WRITE 3
739 uint8_t flags;
740#define OPAL_I2C_ADDR_10 0x01 /* Not supported yet */
741 uint8_t subaddr_sz; /* Max 4 */
742 uint8_t reserved;
743 __be16 addr; /* 7 or 10 bit address */
744 __be16 reserved2;
745 __be32 subaddr; /* Sub-address if any */
746 __be32 size; /* Data size */
747 __be64 buffer_ra; /* Buffer real address */
748};
749
Vasant Hegde6f68b5e2013-08-27 15:09:52 +0530750/* /sys/firmware/opal */
751extern struct kobject *opal_kobj;
752
Joel Stanleybfc36892014-04-01 14:28:19 +1030753/* /ibm,opal */
754extern struct device_node *opal_node;
755
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000756/* API functions */
Joel Stanleye28b05e2014-04-01 14:28:20 +1030757int64_t opal_invalid_call(void);
Benjamin Herrenschmidt4f893632013-09-23 12:05:02 +1000758int64_t opal_console_write(int64_t term_number, __be64 *length,
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000759 const uint8_t *buffer);
Benjamin Herrenschmidt4f893632013-09-23 12:05:02 +1000760int64_t opal_console_read(int64_t term_number, __be64 *length,
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000761 uint8_t *buffer);
762int64_t opal_console_write_buffer_space(int64_t term_number,
Benjamin Herrenschmidt4f893632013-09-23 12:05:02 +1000763 __be64 *length);
Anton Blanchard6feff6d2013-09-23 12:05:05 +1000764int64_t opal_rtc_read(__be32 *year_month_day,
765 __be64 *hour_minute_second_millisecond);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000766int64_t opal_rtc_write(uint32_t year_month_day,
767 uint64_t hour_minute_second_millisecond);
Neelesh Gupta16b1d262014-10-14 14:08:36 +0530768int64_t opal_tpo_read(uint64_t token, __be32 *year_mon_day, __be32 *hour_min);
769int64_t opal_tpo_write(uint64_t token, uint32_t year_mon_day,
770 uint32_t hour_min);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000771int64_t opal_cec_power_down(uint64_t request);
772int64_t opal_cec_reboot(void);
773int64_t opal_read_nvram(uint64_t buffer, uint64_t size, uint64_t offset);
774int64_t opal_write_nvram(uint64_t buffer, uint64_t size, uint64_t offset);
Anton Blanchard5e4da532013-09-23 12:05:06 +1000775int64_t opal_handle_interrupt(uint64_t isn, __be64 *outstanding_event_mask);
Benjamin Herrenschmidt4f893632013-09-23 12:05:02 +1000776int64_t opal_poll_events(__be64 *outstanding_event_mask);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000777int64_t opal_pci_set_hub_tce_memory(uint64_t hub_id, uint64_t tce_mem_addr,
778 uint64_t tce_mem_size);
779int64_t opal_pci_set_phb_tce_memory(uint64_t phb_id, uint64_t tce_mem_addr,
780 uint64_t tce_mem_size);
781int64_t opal_pci_config_read_byte(uint64_t phb_id, uint64_t bus_dev_func,
782 uint64_t offset, uint8_t *data);
783int64_t opal_pci_config_read_half_word(uint64_t phb_id, uint64_t bus_dev_func,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000784 uint64_t offset, __be16 *data);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000785int64_t opal_pci_config_read_word(uint64_t phb_id, uint64_t bus_dev_func,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000786 uint64_t offset, __be32 *data);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000787int64_t opal_pci_config_write_byte(uint64_t phb_id, uint64_t bus_dev_func,
788 uint64_t offset, uint8_t data);
789int64_t opal_pci_config_write_half_word(uint64_t phb_id, uint64_t bus_dev_func,
790 uint64_t offset, uint16_t data);
791int64_t opal_pci_config_write_word(uint64_t phb_id, uint64_t bus_dev_func,
792 uint64_t offset, uint32_t data);
793int64_t opal_set_xive(uint32_t isn, uint16_t server, uint8_t priority);
Anton Blanchard5e4da532013-09-23 12:05:06 +1000794int64_t opal_get_xive(uint32_t isn, __be16 *server, uint8_t *priority);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000795int64_t opal_register_exception_handler(uint64_t opal_exception,
796 uint64_t handler_address,
797 uint64_t glue_cache_line);
798int64_t opal_pci_eeh_freeze_status(uint64_t phb_id, uint64_t pe_number,
799 uint8_t *freeze_state,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000800 __be16 *pci_error_type,
801 __be64 *phb_status);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000802int64_t opal_pci_eeh_freeze_clear(uint64_t phb_id, uint64_t pe_number,
803 uint64_t eeh_action_token);
Gavin Shan5ca27ef2014-07-21 14:42:31 +1000804int64_t opal_pci_eeh_freeze_set(uint64_t phb_id, uint64_t pe_number,
805 uint64_t eeh_action_token);
Gavin Shan5b642342014-09-30 12:38:55 +1000806int64_t opal_pci_err_inject(uint64_t phb_id, uint32_t pe_no, uint32_t type,
807 uint32_t func, uint64_t addr, uint64_t mask);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000808int64_t opal_pci_shpc(uint64_t phb_id, uint64_t shpc_action, uint8_t *state);
809
810
811
812int64_t opal_pci_phb_mmio_enable(uint64_t phb_id, uint16_t window_type,
813 uint16_t window_num, uint16_t enable);
814int64_t opal_pci_set_phb_mem_window(uint64_t phb_id, uint16_t window_type,
815 uint16_t window_num,
816 uint64_t starting_real_address,
817 uint64_t starting_pci_address,
Guo Chao262af552014-07-21 14:42:30 +1000818 uint64_t size);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000819int64_t opal_pci_map_pe_mmio_window(uint64_t phb_id, uint16_t pe_number,
820 uint16_t window_type, uint16_t window_num,
821 uint16_t segment_num);
822int64_t opal_pci_set_phb_table_memory(uint64_t phb_id, uint64_t rtt_addr,
823 uint64_t ivt_addr, uint64_t ivt_len,
824 uint64_t reject_array_addr,
825 uint64_t peltv_addr);
826int64_t opal_pci_set_pe(uint64_t phb_id, uint64_t pe_number, uint64_t bus_dev_func,
827 uint8_t bus_compare, uint8_t dev_compare, uint8_t func_compare,
828 uint8_t pe_action);
829int64_t opal_pci_set_peltv(uint64_t phb_id, uint32_t parent_pe, uint32_t child_pe,
830 uint8_t state);
831int64_t opal_pci_set_mve(uint64_t phb_id, uint32_t mve_number, uint32_t pe_number);
832int64_t opal_pci_set_mve_enable(uint64_t phb_id, uint32_t mve_number,
833 uint32_t state);
834int64_t opal_pci_get_xive_reissue(uint64_t phb_id, uint32_t xive_number,
835 uint8_t *p_bit, uint8_t *q_bit);
836int64_t opal_pci_set_xive_reissue(uint64_t phb_id, uint32_t xive_number,
837 uint8_t p_bit, uint8_t q_bit);
Gavin Shan137436c2013-04-25 19:20:59 +0000838int64_t opal_pci_msi_eoi(uint64_t phb_id, uint32_t hw_irq);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000839int64_t opal_pci_set_xive_pe(uint64_t phb_id, uint32_t pe_number,
840 uint32_t xive_num);
841int64_t opal_get_xive_source(uint64_t phb_id, uint32_t xive_num,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000842 __be32 *interrupt_source_number);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000843int64_t opal_get_msi_32(uint64_t phb_id, uint32_t mve_number, uint32_t xive_num,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000844 uint8_t msi_range, __be32 *msi_address,
845 __be32 *message_data);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000846int64_t opal_get_msi_64(uint64_t phb_id, uint32_t mve_number,
847 uint32_t xive_num, uint8_t msi_range,
Anton Blanchard5e4da532013-09-23 12:05:06 +1000848 __be64 *msi_address, __be32 *message_data);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000849int64_t opal_start_cpu(uint64_t thread_number, uint64_t start_address);
850int64_t opal_query_cpu_status(uint64_t thread_number, uint8_t *thread_status);
851int64_t opal_write_oppanel(oppanel_line_t *lines, uint64_t num_lines);
852int64_t opal_pci_map_pe_dma_window(uint64_t phb_id, uint16_t pe_number, uint16_t window_id,
853 uint16_t tce_levels, uint64_t tce_table_addr,
854 uint64_t tce_table_size, uint64_t tce_page_size);
855int64_t opal_pci_map_pe_dma_window_real(uint64_t phb_id, uint16_t pe_number,
856 uint16_t dma_window_number, uint64_t pci_start_addr,
857 uint64_t pci_mem_size);
858int64_t opal_pci_reset(uint64_t phb_id, uint8_t reset_scope, uint8_t assert_state);
859
Gavin Shan23773232013-06-20 13:21:05 +0800860int64_t opal_pci_get_hub_diag_data(uint64_t hub_id, void *diag_buffer,
861 uint64_t diag_buffer_len);
862int64_t opal_pci_get_phb_diag_data(uint64_t phb_id, void *diag_buffer,
863 uint64_t diag_buffer_len);
864int64_t opal_pci_get_phb_diag_data2(uint64_t phb_id, void *diag_buffer,
865 uint64_t diag_buffer_len);
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000866int64_t opal_pci_fence_phb(uint64_t phb_id);
Gavin Shan9be3becc2014-01-03 17:47:13 +0800867int64_t opal_pci_reinit(uint64_t phb_id, uint64_t reinit_scope, uint64_t data);
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000868int64_t opal_pci_mask_pe_error(uint64_t phb_id, uint16_t pe_number, uint8_t error_type, uint8_t mask_action);
869int64_t opal_set_slot_led_status(uint64_t phb_id, uint64_t slot_id, uint8_t led_type, uint8_t led_action);
Anton Blanchard5e4da532013-09-23 12:05:06 +1000870int64_t opal_get_epow_status(__be64 *status);
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000871int64_t opal_set_system_attention_led(uint8_t led_action);
Guo Chaoddf0322a2014-06-09 16:58:51 +0800872int64_t opal_pci_next_error(uint64_t phb_id, __be64 *first_frozen_pe,
873 __be16 *pci_error_type, __be16 *severity);
Gavin Shan23773232013-06-20 13:21:05 +0800874int64_t opal_pci_poll(uint64_t phb_id);
Benjamin Herrenschmidt13906db2013-08-21 13:03:20 +1000875int64_t opal_return_cpu(void);
Michael Neulingbffe6bd2014-08-19 14:47:59 +1000876int64_t opal_check_token(uint64_t token);
Benjamin Herrenschmidt49266162014-05-20 11:01:28 +1000877int64_t opal_reinit_cpus(uint64_t flags);
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000878
Benjamin Herrenschmidt2f3f38e2014-02-28 16:20:29 +1100879int64_t opal_xscom_read(uint32_t gcid, uint64_t pcb_addr, __be64 *val);
880int64_t opal_xscom_write(uint32_t gcid, uint64_t pcb_addr, uint64_t val);
Benjamin Herrenschmidtcc0efb52013-07-15 13:03:09 +1000881
882int64_t opal_lpc_write(uint32_t chip_id, enum OpalLPCAddressType addr_type,
883 uint32_t addr, uint32_t data, uint32_t sz);
884int64_t opal_lpc_read(uint32_t chip_id, enum OpalLPCAddressType addr_type,
Benjamin Herrenschmidt803c2d22013-12-13 15:56:06 +1100885 uint32_t addr, __be32 *data, uint32_t sz);
Stewart Smith774fea12014-02-28 11:58:32 +1100886
Anton Blanchard2bad7422014-04-22 15:01:22 +1000887int64_t opal_read_elog(uint64_t buffer, uint64_t size, uint64_t log_id);
Anton Blanchard14ad0c52014-04-22 15:01:25 +1000888int64_t opal_get_elog_size(__be64 *log_id, __be64 *size, __be64 *elog_type);
Stewart Smith774fea12014-02-28 11:58:32 +1100889int64_t opal_write_elog(uint64_t buffer, uint64_t size, uint64_t offset);
890int64_t opal_send_ack_elog(uint64_t log_id);
891void opal_resend_pending_logs(void);
892
Vasant Hegde50bd6152013-10-24 16:04:58 +0530893int64_t opal_validate_flash(uint64_t buffer, uint32_t *size, uint32_t *result);
894int64_t opal_manage_flash(uint8_t op);
895int64_t opal_update_flash(uint64_t blk_list);
Stewart Smithc7e64b92014-03-03 10:25:42 +1100896int64_t opal_dump_init(uint8_t dump_type);
Anton Blanchard2d6b63b2014-04-22 15:01:27 +1000897int64_t opal_dump_info(__be32 *dump_id, __be32 *dump_size);
898int64_t opal_dump_info2(__be32 *dump_id, __be32 *dump_size, __be32 *dump_type);
Stewart Smithc7e64b92014-03-03 10:25:42 +1100899int64_t opal_dump_read(uint32_t dump_id, uint64_t buffer);
900int64_t opal_dump_ack(uint32_t dump_id);
901int64_t opal_dump_resend_notification(void);
Benjamin Herrenschmidtcc0efb52013-07-15 13:03:09 +1000902
Anton Blanchard2bad7422014-04-22 15:01:22 +1000903int64_t opal_get_msg(uint64_t buffer, uint64_t size);
904int64_t opal_check_completion(uint64_t buffer, uint64_t size, uint64_t token);
Vasant Hegdef7d98d12014-01-15 17:02:04 +1100905int64_t opal_sync_host_reboot(void);
Neelesh Gupta4029cd62014-03-07 11:02:09 +0530906int64_t opal_get_param(uint64_t token, uint32_t param_id, uint64_t buffer,
Anton Blanchard2bad7422014-04-22 15:01:22 +1000907 uint64_t length);
Neelesh Gupta4029cd62014-03-07 11:02:09 +0530908int64_t opal_set_param(uint64_t token, uint32_t param_id, uint64_t buffer,
Anton Blanchard2bad7422014-04-22 15:01:22 +1000909 uint64_t length);
Anton Blanchard9000c172014-03-28 16:34:10 +1100910int64_t opal_sensor_read(uint32_t sensor_hndl, int token, __be32 *sensor_data);
Mahesh Salgaonkar0ef95b42014-07-29 18:40:07 +0530911int64_t opal_handle_hmi(void);
Vasant Hegdeb09c2ec2014-08-09 11:15:45 +0530912int64_t opal_register_dump_region(uint32_t id, uint64_t start, uint64_t end);
913int64_t opal_unregister_dump_region(uint32_t id);
Ian Munsie09521732014-10-08 19:54:59 +1100914int64_t opal_pci_set_phb_cxl_mode(uint64_t phb_id, uint64_t mode, uint64_t pe_number);
Jeremy Kerr608b2862014-11-06 11:38:27 +0800915int64_t opal_ipmi_send(uint64_t interface, struct opal_ipmi_msg *msg,
916 uint64_t msg_len);
917int64_t opal_ipmi_recv(uint64_t interface, struct opal_ipmi_msg *msg,
918 uint64_t *msg_len);
Neelesh Gupta47083452014-12-13 23:31:05 +0530919int64_t opal_i2c_request(uint64_t async_token, uint32_t bus_id,
920 struct opal_i2c_request *oreq);
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530921
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000922/* Internal functions */
Anton Blancharde2c8b932014-04-22 15:01:23 +1000923extern int early_init_dt_scan_opal(unsigned long node, const char *uname,
924 int depth, void *data);
Mahesh Salgaonkar55672ec2013-12-16 10:46:24 +0530925extern int early_init_dt_scan_recoverable_ranges(unsigned long node,
926 const char *uname, int depth, void *data);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000927
928extern int opal_get_chars(uint32_t vtermno, char *buf, int count);
929extern int opal_put_chars(uint32_t vtermno, const char *buf, int total_len);
930
931extern void hvc_opal_init_early(void);
932
Gavin Shan1bc98de2013-06-20 18:13:22 +0800933extern int opal_notifier_register(struct notifier_block *nb);
Benjamin Herrenschmidt798af002014-03-28 13:36:31 +1100934extern int opal_notifier_unregister(struct notifier_block *nb);
935
Mahesh Salgaonkar24366362013-11-18 15:35:58 +0530936extern int opal_message_notifier_register(enum OpalMessageType msg_type,
937 struct notifier_block *nb);
Gavin Shan1bc98de2013-06-20 18:13:22 +0800938extern void opal_notifier_enable(void);
939extern void opal_notifier_disable(void);
940extern void opal_notifier_update_evt(uint64_t evt_mask, uint64_t evt_val);
941
Neelesh Gupta8d724822014-03-07 11:00:24 +0530942extern int __opal_async_get_token(void);
943extern int opal_async_get_token_interruptible(void);
944extern int __opal_async_release_token(int token);
945extern int opal_async_release_token(int token);
946extern int opal_async_wait_response(uint64_t token, struct opal_msg *msg);
Neelesh Gupta7224adb2014-03-07 11:03:27 +0530947extern int opal_get_sensor_data(u32 sensor_hndl, u32 *sensor_data);
Neelesh Gupta8d724822014-03-07 11:00:24 +0530948
Benjamin Herrenschmidt628daa82011-09-19 17:45:01 +0000949struct rtc_time;
Benjamin Herrenschmidt628daa82011-09-19 17:45:01 +0000950extern unsigned long opal_get_boot_time(void);
951extern void opal_nvram_init(void);
Vasant Hegde50bd6152013-10-24 16:04:58 +0530952extern void opal_flash_init(void);
Vasant Hegde2196c6f2014-04-09 22:48:55 +0530953extern void opal_flash_term_callback(void);
Stewart Smith774fea12014-02-28 11:58:32 +1100954extern int opal_elog_init(void);
Stewart Smithc7e64b92014-03-03 10:25:42 +1100955extern void opal_platform_dump_init(void);
Neelesh Gupta4029cd62014-03-07 11:02:09 +0530956extern void opal_sys_param_init(void);
Joel Stanleybfc36892014-04-01 14:28:19 +1030957extern void opal_msglog_init(void);
Benjamin Herrenschmidt628daa82011-09-19 17:45:01 +0000958
Benjamin Herrenschmidted79ba92011-09-19 17:45:04 +0000959extern int opal_machine_check(struct pt_regs *regs);
Mahesh Salgaonkar55672ec2013-12-16 10:46:24 +0530960extern bool opal_mce_check_early_recovery(struct pt_regs *regs);
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +0530961extern int opal_hmi_exception_early(struct pt_regs *regs);
962extern int opal_handle_hmi_exception(struct pt_regs *regs);
Benjamin Herrenschmidted79ba92011-09-19 17:45:04 +0000963
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +1000964extern void opal_shutdown(void);
Vaidyanathan Srinivasan97eb001f2014-02-26 05:38:43 +0530965extern int opal_resync_timebase(void);
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +1000966
Benjamin Herrenschmidt3fafe9c2013-07-15 13:03:11 +1000967extern void opal_lpc_init(void);
968
Anton Blanchard3441f042014-04-22 15:01:26 +1000969struct opal_sg_list *opal_vmalloc_to_sg_list(void *vmalloc_addr,
970 unsigned long vmalloc_size);
971void opal_free_sg_list(struct opal_sg_list *sg);
972
Vasant Hegdeb09c2ec2014-08-09 11:15:45 +0530973/*
974 * Dump region ID range usable by the OS
975 */
976#define OPAL_DUMP_REGION_HOST_START 0x80
977#define OPAL_DUMP_REGION_LOG_BUF 0x80
978#define OPAL_DUMP_REGION_HOST_END 0xFF
979
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000980#endif /* __ASSEMBLY__ */
Benjamin Herrenschmidt27f44882011-09-19 18:27:58 +0000981
982#endif /* __OPAL_H */