blob: 2b1e438ed87869320362678421486dc0caa058fd [file] [log] [blame]
Andrew Victor62c16602006-11-30 12:27:38 +01001/*
Andrew Victor9d041262007-02-05 11:42:07 +01002 * arch/arm/mach-at91/at91sam9260.c
Andrew Victor62c16602006-11-30 12:27:38 +01003 *
4 * Copyright (C) 2006 SAN People
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 */
12
13#include <linux/module.h>
14
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -040015#include <asm/proc-fns.h>
Russell King80b02c12009-01-08 10:01:47 +000016#include <asm/irq.h>
Andrew Victor62c16602006-11-30 12:27:38 +010017#include <asm/mach/arch.h>
18#include <asm/mach/map.h>
David Howells9f97da72012-03-28 18:30:01 +010019#include <asm/system_misc.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010020#include <mach/cpu.h>
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +080021#include <mach/at91_dbgu.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/at91sam9260.h>
23#include <mach/at91_pmc.h>
24#include <mach/at91_rstc.h>
Andrew Victor62c16602006-11-30 12:27:38 +010025
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +080026#include "soc.h"
Andrew Victor62c16602006-11-30 12:27:38 +010027#include "generic.h"
28#include "clock.h"
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +080029#include "sam9_smc.h"
Andrew Victor62c16602006-11-30 12:27:38 +010030
Andrew Victor62c16602006-11-30 12:27:38 +010031/* --------------------------------------------------------------------
32 * Clocks
33 * -------------------------------------------------------------------- */
34
35/*
36 * The peripheral clocks.
37 */
38static struct clk pioA_clk = {
39 .name = "pioA_clk",
40 .pmc_mask = 1 << AT91SAM9260_ID_PIOA,
41 .type = CLK_TYPE_PERIPHERAL,
42};
43static struct clk pioB_clk = {
44 .name = "pioB_clk",
45 .pmc_mask = 1 << AT91SAM9260_ID_PIOB,
46 .type = CLK_TYPE_PERIPHERAL,
47};
48static struct clk pioC_clk = {
49 .name = "pioC_clk",
50 .pmc_mask = 1 << AT91SAM9260_ID_PIOC,
51 .type = CLK_TYPE_PERIPHERAL,
52};
53static struct clk adc_clk = {
54 .name = "adc_clk",
55 .pmc_mask = 1 << AT91SAM9260_ID_ADC,
56 .type = CLK_TYPE_PERIPHERAL,
57};
Maxime Ripard67b5d7b2012-05-11 15:35:34 +020058
59static struct clk adc_op_clk = {
60 .name = "adc_op_clk",
61 .type = CLK_TYPE_PERIPHERAL,
62 .rate_hz = 5000000,
63};
64
Andrew Victor62c16602006-11-30 12:27:38 +010065static struct clk usart0_clk = {
66 .name = "usart0_clk",
67 .pmc_mask = 1 << AT91SAM9260_ID_US0,
68 .type = CLK_TYPE_PERIPHERAL,
69};
70static struct clk usart1_clk = {
71 .name = "usart1_clk",
72 .pmc_mask = 1 << AT91SAM9260_ID_US1,
73 .type = CLK_TYPE_PERIPHERAL,
74};
75static struct clk usart2_clk = {
76 .name = "usart2_clk",
77 .pmc_mask = 1 << AT91SAM9260_ID_US2,
78 .type = CLK_TYPE_PERIPHERAL,
79};
80static struct clk mmc_clk = {
81 .name = "mci_clk",
82 .pmc_mask = 1 << AT91SAM9260_ID_MCI,
83 .type = CLK_TYPE_PERIPHERAL,
84};
85static struct clk udc_clk = {
86 .name = "udc_clk",
87 .pmc_mask = 1 << AT91SAM9260_ID_UDP,
88 .type = CLK_TYPE_PERIPHERAL,
89};
90static struct clk twi_clk = {
91 .name = "twi_clk",
92 .pmc_mask = 1 << AT91SAM9260_ID_TWI,
93 .type = CLK_TYPE_PERIPHERAL,
94};
95static struct clk spi0_clk = {
96 .name = "spi0_clk",
97 .pmc_mask = 1 << AT91SAM9260_ID_SPI0,
98 .type = CLK_TYPE_PERIPHERAL,
99};
100static struct clk spi1_clk = {
101 .name = "spi1_clk",
102 .pmc_mask = 1 << AT91SAM9260_ID_SPI1,
103 .type = CLK_TYPE_PERIPHERAL,
104};
Andrew Victore8788ba2007-05-02 17:14:57 +0100105static struct clk ssc_clk = {
106 .name = "ssc_clk",
107 .pmc_mask = 1 << AT91SAM9260_ID_SSC,
108 .type = CLK_TYPE_PERIPHERAL,
109};
Andrew Victorc177a1e2007-02-08 10:25:38 +0100110static struct clk tc0_clk = {
111 .name = "tc0_clk",
112 .pmc_mask = 1 << AT91SAM9260_ID_TC0,
113 .type = CLK_TYPE_PERIPHERAL,
114};
115static struct clk tc1_clk = {
116 .name = "tc1_clk",
117 .pmc_mask = 1 << AT91SAM9260_ID_TC1,
118 .type = CLK_TYPE_PERIPHERAL,
119};
120static struct clk tc2_clk = {
121 .name = "tc2_clk",
122 .pmc_mask = 1 << AT91SAM9260_ID_TC2,
123 .type = CLK_TYPE_PERIPHERAL,
124};
Andrew Victor62c16602006-11-30 12:27:38 +0100125static struct clk ohci_clk = {
126 .name = "ohci_clk",
127 .pmc_mask = 1 << AT91SAM9260_ID_UHP,
128 .type = CLK_TYPE_PERIPHERAL,
129};
Andrew Victor69b2e992007-02-14 08:44:43 +0100130static struct clk macb_clk = {
Jamie Iles865d6052011-08-09 16:51:11 +0200131 .name = "pclk",
Andrew Victor62c16602006-11-30 12:27:38 +0100132 .pmc_mask = 1 << AT91SAM9260_ID_EMAC,
133 .type = CLK_TYPE_PERIPHERAL,
134};
135static struct clk isi_clk = {
136 .name = "isi_clk",
137 .pmc_mask = 1 << AT91SAM9260_ID_ISI,
138 .type = CLK_TYPE_PERIPHERAL,
139};
140static struct clk usart3_clk = {
141 .name = "usart3_clk",
142 .pmc_mask = 1 << AT91SAM9260_ID_US3,
143 .type = CLK_TYPE_PERIPHERAL,
144};
145static struct clk usart4_clk = {
146 .name = "usart4_clk",
147 .pmc_mask = 1 << AT91SAM9260_ID_US4,
148 .type = CLK_TYPE_PERIPHERAL,
149};
150static struct clk usart5_clk = {
151 .name = "usart5_clk",
152 .pmc_mask = 1 << AT91SAM9260_ID_US5,
153 .type = CLK_TYPE_PERIPHERAL,
154};
Andrew Victorc177a1e2007-02-08 10:25:38 +0100155static struct clk tc3_clk = {
156 .name = "tc3_clk",
157 .pmc_mask = 1 << AT91SAM9260_ID_TC3,
158 .type = CLK_TYPE_PERIPHERAL,
159};
160static struct clk tc4_clk = {
161 .name = "tc4_clk",
162 .pmc_mask = 1 << AT91SAM9260_ID_TC4,
163 .type = CLK_TYPE_PERIPHERAL,
164};
165static struct clk tc5_clk = {
166 .name = "tc5_clk",
167 .pmc_mask = 1 << AT91SAM9260_ID_TC5,
168 .type = CLK_TYPE_PERIPHERAL,
169};
Andrew Victor62c16602006-11-30 12:27:38 +0100170
171static struct clk *periph_clocks[] __initdata = {
172 &pioA_clk,
173 &pioB_clk,
174 &pioC_clk,
175 &adc_clk,
Maxime Ripard67b5d7b2012-05-11 15:35:34 +0200176 &adc_op_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100177 &usart0_clk,
178 &usart1_clk,
179 &usart2_clk,
180 &mmc_clk,
181 &udc_clk,
182 &twi_clk,
183 &spi0_clk,
184 &spi1_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100185 &ssc_clk,
Andrew Victorc177a1e2007-02-08 10:25:38 +0100186 &tc0_clk,
187 &tc1_clk,
188 &tc2_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100189 &ohci_clk,
Andrew Victor69b2e992007-02-14 08:44:43 +0100190 &macb_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100191 &isi_clk,
192 &usart3_clk,
193 &usart4_clk,
194 &usart5_clk,
Andrew Victorc177a1e2007-02-08 10:25:38 +0100195 &tc3_clk,
196 &tc4_clk,
197 &tc5_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100198 // irq0 .. irq2
199};
200
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100201static struct clk_lookup periph_clocks_lookups[] = {
Jamie Iles865d6052011-08-09 16:51:11 +0200202 /* One additional fake clock for macb_hclk */
203 CLKDEV_CON_ID("hclk", &macb_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100204 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
205 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
206 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
207 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
208 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
Jean-Christophe PLAGNIOL-VILLARD18089582011-11-28 12:53:08 +0100209 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tc3_clk),
210 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.1", &tc4_clk),
211 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.1", &tc5_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100212 CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc_clk),
Jean-Christophe PLAGNIOL-VILLARDfea31582011-10-14 09:40:52 +0800213 /* more usart lookup table for DT entries */
214 CLKDEV_CON_DEV_ID("usart", "fffff200.serial", &mck),
215 CLKDEV_CON_DEV_ID("usart", "fffb0000.serial", &usart0_clk),
216 CLKDEV_CON_DEV_ID("usart", "fffb4000.serial", &usart1_clk),
217 CLKDEV_CON_DEV_ID("usart", "fffb8000.serial", &usart2_clk),
218 CLKDEV_CON_DEV_ID("usart", "fffd0000.serial", &usart3_clk),
219 CLKDEV_CON_DEV_ID("usart", "fffd4000.serial", &usart4_clk),
220 CLKDEV_CON_DEV_ID("usart", "fffd8000.serial", &usart5_clk),
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +0100221 /* more tc lookup table for DT entries */
222 CLKDEV_CON_DEV_ID("t0_clk", "fffa0000.timer", &tc0_clk),
223 CLKDEV_CON_DEV_ID("t1_clk", "fffa0000.timer", &tc1_clk),
224 CLKDEV_CON_DEV_ID("t2_clk", "fffa0000.timer", &tc2_clk),
225 CLKDEV_CON_DEV_ID("t0_clk", "fffdc000.timer", &tc3_clk),
226 CLKDEV_CON_DEV_ID("t1_clk", "fffdc000.timer", &tc4_clk),
227 CLKDEV_CON_DEV_ID("t2_clk", "fffdc000.timer", &tc5_clk),
Jean-Christophe PLAGNIOL-VILLARD6a062452011-11-21 06:55:18 +0800228 CLKDEV_CON_DEV_ID("hclk", "500000.ohci", &ohci_clk),
Jean-Christophe PLAGNIOL-VILLARD0af43162011-08-30 03:29:28 +0200229 /* fake hclk clock */
230 CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
Jean-Christophe PLAGNIOL-VILLARD619d4a42011-11-13 13:00:58 +0800231 CLKDEV_CON_ID("pioA", &pioA_clk),
232 CLKDEV_CON_ID("pioB", &pioB_clk),
233 CLKDEV_CON_ID("pioC", &pioC_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100234};
235
236static struct clk_lookup usart_clocks_lookups[] = {
237 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
238 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
239 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
240 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
241 CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
242 CLKDEV_CON_DEV_ID("usart", "atmel_usart.5", &usart4_clk),
243 CLKDEV_CON_DEV_ID("usart", "atmel_usart.6", &usart5_clk),
244};
245
Andrew Victor62c16602006-11-30 12:27:38 +0100246/*
247 * The two programmable clocks.
248 * You must configure pin multiplexing to bring these signals out.
249 */
250static struct clk pck0 = {
251 .name = "pck0",
252 .pmc_mask = AT91_PMC_PCK0,
253 .type = CLK_TYPE_PROGRAMMABLE,
254 .id = 0,
255};
256static struct clk pck1 = {
257 .name = "pck1",
258 .pmc_mask = AT91_PMC_PCK1,
259 .type = CLK_TYPE_PROGRAMMABLE,
260 .id = 1,
261};
262
263static void __init at91sam9260_register_clocks(void)
264{
265 int i;
266
267 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
268 clk_register(periph_clocks[i]);
269
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100270 clkdev_add_table(periph_clocks_lookups,
271 ARRAY_SIZE(periph_clocks_lookups));
272 clkdev_add_table(usart_clocks_lookups,
273 ARRAY_SIZE(usart_clocks_lookups));
274
Andrew Victor62c16602006-11-30 12:27:38 +0100275 clk_register(&pck0);
276 clk_register(&pck1);
277}
278
279/* --------------------------------------------------------------------
280 * GPIO
281 * -------------------------------------------------------------------- */
282
Jean-Christophe PLAGNIOL-VILLARD1a2d9152011-10-17 14:28:38 +0800283static struct at91_gpio_bank at91sam9260_gpio[] __initdata = {
Andrew Victor62c16602006-11-30 12:27:38 +0100284 {
285 .id = AT91SAM9260_ID_PIOA,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800286 .regbase = AT91SAM9260_BASE_PIOA,
Andrew Victor62c16602006-11-30 12:27:38 +0100287 }, {
288 .id = AT91SAM9260_ID_PIOB,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800289 .regbase = AT91SAM9260_BASE_PIOB,
Andrew Victor62c16602006-11-30 12:27:38 +0100290 }, {
291 .id = AT91SAM9260_ID_PIOC,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800292 .regbase = AT91SAM9260_BASE_PIOC,
Andrew Victor62c16602006-11-30 12:27:38 +0100293 }
294};
295
Andrew Victor62c16602006-11-30 12:27:38 +0100296/* --------------------------------------------------------------------
297 * AT91SAM9260 processor initialization
298 * -------------------------------------------------------------------- */
299
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800300static void __init at91sam9xe_map_io(void)
Andrew Victorf7eee892007-02-15 08:17:38 +0100301{
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800302 unsigned long sram_size;
Andrew Victorf7eee892007-02-15 08:17:38 +0100303
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800304 switch (at91_soc_initdata.cidr & AT91_CIDR_SRAMSIZ) {
Andrew Victorf7eee892007-02-15 08:17:38 +0100305 case AT91_CIDR_SRAMSIZ_32K:
306 sram_size = 2 * SZ_16K;
307 break;
308 case AT91_CIDR_SRAMSIZ_16K:
309 default:
310 sram_size = SZ_16K;
311 }
312
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800313 at91_init_sram(0, AT91SAM9XE_SRAM_BASE, sram_size);
Andrew Victorf7eee892007-02-15 08:17:38 +0100314}
315
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800316static void __init at91sam9260_map_io(void)
Andrew Victor62c16602006-11-30 12:27:38 +0100317{
Jean-Christophe PLAGNIOL-VILLARDc9b1e3f2011-12-07 18:34:47 +0800318 if (cpu_is_at91sam9xe())
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800319 at91sam9xe_map_io();
Jean-Christophe PLAGNIOL-VILLARDc9b1e3f2011-12-07 18:34:47 +0800320 else if (cpu_is_at91sam9g20())
321 at91_init_sram(0, AT91SAM9G20_SRAM_BASE, AT91SAM9G20_SRAM_SIZE);
322 else
323 at91_init_sram(0, AT91SAM9260_SRAM_BASE, AT91SAM9260_SRAM_SIZE);
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800324}
Andrew Victorf7eee892007-02-15 08:17:38 +0100325
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800326static void __init at91sam9260_ioremap_registers(void)
327{
Jean-Christophe PLAGNIOL-VILLARDf22deee2011-11-01 01:23:20 +0800328 at91_ioremap_shdwc(AT91SAM9260_BASE_SHDWC);
Jean-Christophe PLAGNIOL-VILLARDe9f68b52011-11-18 01:25:52 +0800329 at91_ioremap_rstc(AT91SAM9260_BASE_RSTC);
Jean-Christophe PLAGNIOL-VILLARDf363c402012-02-13 12:58:53 +0800330 at91_ioremap_ramc(0, AT91SAM9260_BASE_SDRAMC, 512);
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800331 at91sam926x_ioremap_pit(AT91SAM9260_BASE_PIT);
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +0800332 at91sam9_ioremap_smc(0, AT91SAM9260_BASE_SMC);
Jean-Christophe PLAGNIOL-VILLARD4342d642011-11-27 23:15:50 +0800333 at91_ioremap_matrix(AT91SAM9260_BASE_MATRIX);
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800334}
335
Jean-Christophe PLAGNIOL-VILLARD46539372011-04-24 18:20:28 +0800336static void __init at91sam9260_initialize(void)
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800337{
Jean-Christophe PLAGNIOL-VILLARD0d781712012-02-05 20:25:32 +0800338 arm_pm_idle = at91sam9_idle;
Russell King1b2073e2011-11-03 09:53:29 +0000339 arm_pm_restart = at91sam9_alt_restart;
Andrew Victor62c16602006-11-30 12:27:38 +0100340 at91_extern_irq = (1 << AT91SAM9260_ID_IRQ0) | (1 << AT91SAM9260_ID_IRQ1)
341 | (1 << AT91SAM9260_ID_IRQ2);
342
Andrew Victor62c16602006-11-30 12:27:38 +0100343 /* Register GPIO subsystem */
344 at91_gpio_init(at91sam9260_gpio, 3);
345}
346
347/* --------------------------------------------------------------------
348 * Interrupt initialization
349 * -------------------------------------------------------------------- */
350
351/*
352 * The default interrupt priority levels (0 = lowest, 7 = highest).
353 */
354static unsigned int at91sam9260_default_irq_priority[NR_AIC_IRQS] __initdata = {
355 7, /* Advanced Interrupt Controller */
356 7, /* System Peripherals */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100357 1, /* Parallel IO Controller A */
358 1, /* Parallel IO Controller B */
359 1, /* Parallel IO Controller C */
Andrew Victor62c16602006-11-30 12:27:38 +0100360 0, /* Analog-to-Digital Converter */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100361 5, /* USART 0 */
362 5, /* USART 1 */
363 5, /* USART 2 */
Andrew Victor62c16602006-11-30 12:27:38 +0100364 0, /* Multimedia Card Interface */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100365 2, /* USB Device Port */
366 6, /* Two-Wire Interface */
367 5, /* Serial Peripheral Interface 0 */
368 5, /* Serial Peripheral Interface 1 */
Andrew Victor62c16602006-11-30 12:27:38 +0100369 5, /* Serial Synchronous Controller */
370 0,
371 0,
372 0, /* Timer Counter 0 */
373 0, /* Timer Counter 1 */
374 0, /* Timer Counter 2 */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100375 2, /* USB Host port */
Andrew Victor62c16602006-11-30 12:27:38 +0100376 3, /* Ethernet */
377 0, /* Image Sensor Interface */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100378 5, /* USART 3 */
379 5, /* USART 4 */
380 5, /* USART 5 */
Andrew Victor62c16602006-11-30 12:27:38 +0100381 0, /* Timer Counter 3 */
382 0, /* Timer Counter 4 */
383 0, /* Timer Counter 5 */
384 0, /* Advanced Interrupt Controller */
385 0, /* Advanced Interrupt Controller */
386 0, /* Advanced Interrupt Controller */
387};
388
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800389struct at91_init_soc __initdata at91sam9260_soc = {
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800390 .map_io = at91sam9260_map_io,
Jean-Christophe PLAGNIOL-VILLARD92100c12011-04-23 15:28:34 +0800391 .default_irq_priority = at91sam9260_default_irq_priority,
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800392 .ioremap_registers = at91sam9260_ioremap_registers,
Jean-Christophe PLAGNIOL-VILLARD51ddec72011-04-24 18:15:34 +0800393 .register_clocks = at91sam9260_register_clocks,
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800394 .init = at91sam9260_initialize,
395};