blob: c960195df989f84d3765fc634e23de7788e56283 [file] [log] [blame]
Zhu Yib481de92007-09-25 17:54:57 -07001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Wey-Yi Guy901069c2011-04-05 09:42:00 -07008 * Copyright(c) 2005 - 2011 Intel Corporation. All rights reserved.
Zhu Yib481de92007-09-25 17:54:57 -07009 *
10 * This program is free software; you can redistribute it and/or modify
Ian Schram01ebd062007-10-25 17:15:22 +080011 * it under the terms of version 2 of the GNU General Public License as
Zhu Yib481de92007-09-25 17:54:57 -070012 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080028 * Intel Linux Wireless <ilw@linux.intel.com>
Zhu Yib481de92007-09-25 17:54:57 -070029 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Wey-Yi Guy901069c2011-04-05 09:42:00 -070033 * Copyright(c) 2005 - 2011 Intel Corporation. All rights reserved.
Zhu Yib481de92007-09-25 17:54:57 -070034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *****************************************************************************/
62
63#ifndef __iwl_prph_h__
64#define __iwl_prph_h__
65
Ben Cahille3851442007-11-29 11:10:07 +080066/*
67 * Registers in this file are internal, not PCI bus memory mapped.
68 * Driver accesses these via HBUS_TARG_PRPH_* registers.
69 */
Zhu Yib481de92007-09-25 17:54:57 -070070#define PRPH_BASE (0x00000)
71#define PRPH_END (0xFFFFF)
72
73/* APMG (power management) constants */
74#define APMG_BASE (PRPH_BASE + 0x3000)
75#define APMG_CLK_CTRL_REG (APMG_BASE + 0x0000)
76#define APMG_CLK_EN_REG (APMG_BASE + 0x0004)
77#define APMG_CLK_DIS_REG (APMG_BASE + 0x0008)
78#define APMG_PS_CTRL_REG (APMG_BASE + 0x000c)
79#define APMG_PCIDEV_STT_REG (APMG_BASE + 0x0010)
80#define APMG_RFKILL_REG (APMG_BASE + 0x0014)
81#define APMG_RTC_INT_STT_REG (APMG_BASE + 0x001c)
82#define APMG_RTC_INT_MSK_REG (APMG_BASE + 0x0020)
Wey-Yi Guy02c06e42009-07-17 09:30:14 -070083#define APMG_DIGITAL_SVR_REG (APMG_BASE + 0x0058)
84#define APMG_ANALOG_SVR_REG (APMG_BASE + 0x006C)
Zhu Yib481de92007-09-25 17:54:57 -070085
Wey-Yi Guy50619ac2010-12-07 08:06:31 -080086#define APMS_CLK_VAL_MRB_FUNC_MODE (0x00000001)
Zhu Yib481de92007-09-25 17:54:57 -070087#define APMG_CLK_VAL_DMA_CLK_RQT (0x00000200)
88#define APMG_CLK_VAL_BSM_CLK_RQT (0x00000800)
89
Tomas Winkler4c43e0d2008-08-04 16:00:39 +080090#define APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS (0x00400000)
91#define APMG_PS_CTRL_VAL_RESET_REQ (0x04000000)
92#define APMG_PS_CTRL_MSK_PWR_SRC (0x03000000)
93#define APMG_PS_CTRL_VAL_PWR_SRC_VMAIN (0x00000000)
Tomas Winkler4c43e0d2008-08-04 16:00:39 +080094#define APMG_PS_CTRL_VAL_PWR_SRC_VAUX (0x02000000)
Wey-Yi Guy02c06e42009-07-17 09:30:14 -070095#define APMG_SVR_VOLTAGE_CONFIG_BIT_MSK (0x000001E0) /* bit 8:5 */
96#define APMG_SVR_DIGITAL_VOLTAGE_1_32 (0x00000060)
Zhu Yib481de92007-09-25 17:54:57 -070097
Tomas Winkler4c43e0d2008-08-04 16:00:39 +080098#define APMG_PCIDEV_STT_VAL_L1_ACT_DIS (0x00000800)
Zhu Yib481de92007-09-25 17:54:57 -070099
100/**
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700101 * Tx Scheduler
102 *
Tomas Winklera96a27f2008-10-23 23:48:56 -0700103 * The Tx Scheduler selects the next frame to be transmitted, choosing TFDs
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700104 * (Transmit Frame Descriptors) from up to 16 circular Tx queues resident in
105 * host DRAM. It steers each frame's Tx command (which contains the frame
106 * data) into one of up to 7 prioritized Tx DMA FIFO channels within the
107 * device. A queue maps to only one (selectable by driver) Tx DMA channel,
108 * but one DMA channel may take input from several queues.
109 *
Johannes Bergedc1a3a2010-02-24 01:57:19 -0800110 * Tx DMA FIFOs have dedicated purposes. For 4965, they are used as follows
Johannes Berg68198862009-11-06 14:52:53 -0800111 * (cf. default_queue_to_tx_fifo in iwl-4965.c):
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700112 *
113 * 0 -- EDCA BK (background) frames, lowest priority
114 * 1 -- EDCA BE (best effort) frames, normal priority
115 * 2 -- EDCA VI (video) frames, higher priority
116 * 3 -- EDCA VO (voice) and management frames, highest priority
117 * 4 -- Commands (e.g. RXON, etc.)
Johannes Bergedc1a3a2010-02-24 01:57:19 -0800118 * 5 -- unused (HCCA)
119 * 6 -- unused (HCCA)
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700120 * 7 -- not used by driver (device-internal only)
121 *
Johannes Bergedc1a3a2010-02-24 01:57:19 -0800122 * For 5000 series and up, they are used differently
Johannes Berg68198862009-11-06 14:52:53 -0800123 * (cf. iwl5000_default_queue_to_tx_fifo in iwl-5000.c):
124 *
125 * 0 -- EDCA BK (background) frames, lowest priority
126 * 1 -- EDCA BE (best effort) frames, normal priority
127 * 2 -- EDCA VI (video) frames, higher priority
128 * 3 -- EDCA VO (voice) and management frames, highest priority
Johannes Bergedc1a3a2010-02-24 01:57:19 -0800129 * 4 -- unused
130 * 5 -- unused
131 * 6 -- unused
Johannes Berg68198862009-11-06 14:52:53 -0800132 * 7 -- Commands
133 *
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700134 * Driver should normally map queues 0-6 to Tx DMA/FIFO channels 0-6.
Johannes Berg68198862009-11-06 14:52:53 -0800135 * In addition, driver can map the remaining queues to Tx DMA/FIFO
136 * channels 0-3 to support 11n aggregation via EDCA DMA channels.
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700137 *
138 * The driver sets up each queue to work in one of two modes:
139 *
140 * 1) Scheduler-Ack, in which the scheduler automatically supports a
141 * block-ack (BA) window of up to 64 TFDs. In this mode, each queue
142 * contains TFDs for a unique combination of Recipient Address (RA)
143 * and Traffic Identifier (TID), that is, traffic of a given
144 * Quality-Of-Service (QOS) priority, destined for a single station.
145 *
146 * In scheduler-ack mode, the scheduler keeps track of the Tx status of
147 * each frame within the BA window, including whether it's been transmitted,
148 * and whether it's been acknowledged by the receiving station. The device
149 * automatically processes block-acks received from the receiving STA,
150 * and reschedules un-acked frames to be retransmitted (successful
151 * Tx completion may end up being out-of-order).
152 *
153 * The driver must maintain the queue's Byte Count table in host DRAM
154 * (struct iwl4965_sched_queue_byte_cnt_tbl) for this mode.
155 * This mode does not support fragmentation.
156 *
157 * 2) FIFO (a.k.a. non-Scheduler-ACK), in which each TFD is processed in order.
158 * The device may automatically retry Tx, but will retry only one frame
159 * at a time, until receiving ACK from receiving station, or reaching
160 * retry limit and giving up.
161 *
Johannes Berg13bb9482010-08-23 10:46:33 +0200162 * The command queue (#4/#9) must use this mode!
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700163 * This mode does not require use of the Byte Count table in host DRAM.
164 *
165 * Driver controls scheduler operation via 3 means:
166 * 1) Scheduler registers
167 * 2) Shared scheduler data base in internal 4956 SRAM
168 * 3) Shared data in host DRAM
169 *
170 * Initialization:
171 *
172 * When loading, driver should allocate memory for:
173 * 1) 16 TFD circular buffers, each with space for (typically) 256 TFDs.
174 * 2) 16 Byte Count circular buffers in 16 KBytes contiguous memory
175 * (1024 bytes for each queue).
176 *
177 * After receiving "Alive" response from uCode, driver must initialize
Johannes Berg13bb9482010-08-23 10:46:33 +0200178 * the scheduler (especially for queue #4/#9, the command queue, otherwise
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700179 * the driver can't issue commands!):
Ben Cahille3851442007-11-29 11:10:07 +0800180 */
Emmanuel Grumbach67dc3202007-10-25 17:15:38 +0800181
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700182/**
183 * Max Tx window size is the max number of contiguous TFDs that the scheduler
184 * can keep track of at one time when creating block-ack chains of frames.
185 * Note that "64" matches the number of ack bits in a block-ack packet.
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700186 */
187#define SCD_WIN_SIZE 64
188#define SCD_FRAME_LIMIT 64
Zhu Yib481de92007-09-25 17:54:57 -0700189
Tomas Winkler30e553e2008-05-29 16:35:16 +0800190#define IWL_SCD_TXFIFO_POS_TID (0)
191#define IWL_SCD_TXFIFO_POS_RA (4)
192#define IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK (0x01FF)
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700193
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700194/* agn SCD */
195#define IWLAGN_SCD_QUEUE_STTS_REG_POS_TXF (0)
196#define IWLAGN_SCD_QUEUE_STTS_REG_POS_ACTIVE (3)
197#define IWLAGN_SCD_QUEUE_STTS_REG_POS_WSL (4)
198#define IWLAGN_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN (19)
199#define IWLAGN_SCD_QUEUE_STTS_REG_MSK (0x00FF0000)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800200
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700201#define IWLAGN_SCD_QUEUE_CTX_REG1_CREDIT_POS (8)
202#define IWLAGN_SCD_QUEUE_CTX_REG1_CREDIT_MSK (0x00FFFF00)
203#define IWLAGN_SCD_QUEUE_CTX_REG1_SUPER_CREDIT_POS (24)
204#define IWLAGN_SCD_QUEUE_CTX_REG1_SUPER_CREDIT_MSK (0xFF000000)
205#define IWLAGN_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS (0)
206#define IWLAGN_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK (0x0000007F)
207#define IWLAGN_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS (16)
208#define IWLAGN_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK (0x007F0000)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800209
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700210#define IWLAGN_SCD_CONTEXT_DATA_OFFSET (0x600)
211#define IWLAGN_SCD_TX_STTS_BITMAP_OFFSET (0x7B1)
212#define IWLAGN_SCD_TRANSLATE_TBL_OFFSET (0x7E0)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800213
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700214#define IWLAGN_SCD_CONTEXT_QUEUE_OFFSET(x)\
215 (IWLAGN_SCD_CONTEXT_DATA_OFFSET + ((x) * 8))
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800216
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700217#define IWLAGN_SCD_TRANSLATE_TBL_OFFSET_QUEUE(x) \
218 ((IWLAGN_SCD_TRANSLATE_TBL_OFFSET + ((x) * 2)) & 0xfffc)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800219
Johannes Berg13bb9482010-08-23 10:46:33 +0200220#define IWLAGN_SCD_QUEUECHAIN_SEL_ALL(priv) \
221 (((1<<(priv)->hw_params.max_txq_num) - 1) &\
222 (~(1<<(priv)->cmd_queue)))
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800223
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700224#define IWLAGN_SCD_BASE (PRPH_BASE + 0xa02c00)
Emmanuel Grumbachb559e662007-10-25 17:15:40 +0800225
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700226#define IWLAGN_SCD_SRAM_BASE_ADDR (IWLAGN_SCD_BASE + 0x0)
227#define IWLAGN_SCD_DRAM_BASE_ADDR (IWLAGN_SCD_BASE + 0x8)
228#define IWLAGN_SCD_AIT (IWLAGN_SCD_BASE + 0x0c)
229#define IWLAGN_SCD_TXFACT (IWLAGN_SCD_BASE + 0x10)
230#define IWLAGN_SCD_ACTIVE (IWLAGN_SCD_BASE + 0x14)
231#define IWLAGN_SCD_QUEUE_WRPTR(x) (IWLAGN_SCD_BASE + 0x18 + (x) * 4)
232#define IWLAGN_SCD_QUEUE_RDPTR(x) (IWLAGN_SCD_BASE + 0x68 + (x) * 4)
233#define IWLAGN_SCD_QUEUECHAIN_SEL (IWLAGN_SCD_BASE + 0xe8)
234#define IWLAGN_SCD_AGGR_SEL (IWLAGN_SCD_BASE + 0x248)
235#define IWLAGN_SCD_INTERRUPT_MASK (IWLAGN_SCD_BASE + 0x108)
236#define IWLAGN_SCD_QUEUE_STATUS_BITS(x) (IWLAGN_SCD_BASE + 0x10c + (x) * 4)
Emmanuel Grumbachb559e662007-10-25 17:15:40 +0800237
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700238/*********************** END TX SCHEDULER *************************************/
239
Zhu Yib481de92007-09-25 17:54:57 -0700240#endif /* __iwl_prph_h__ */