blob: caf807ded51415aea2f6d9ba63a7458970f4f3dc [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994 - 2003 by Ralf Baechle
7 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07008#include <linux/init.h>
9#include <linux/kernel.h>
10#include <linux/module.h>
11#include <linux/sched.h>
12#include <linux/mm.h>
13
14#include <asm/cacheflush.h>
15#include <asm/processor.h>
16#include <asm/cpu.h>
17#include <asm/cpu-features.h>
18
19/* Cache operations. */
20void (*flush_cache_all)(void);
21void (*__flush_cache_all)(void);
22void (*flush_cache_mm)(struct mm_struct *mm);
23void (*flush_cache_range)(struct vm_area_struct *vma, unsigned long start,
24 unsigned long end);
Ralf Baechle53de0d42005-03-18 17:36:42 +000025void (*flush_cache_page)(struct vm_area_struct *vma, unsigned long page,
26 unsigned long pfn);
Atsushi Nemotod4264f12006-01-29 02:27:51 +090027void (*flush_icache_range)(unsigned long start, unsigned long end);
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
29/* MIPS specific cache operations */
30void (*flush_cache_sigtramp)(unsigned long addr);
Ralf Baechle7e3bfc72006-04-05 20:42:04 +010031void (*local_flush_data_cache_page)(void * addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -070032void (*flush_data_cache_page)(unsigned long addr);
33void (*flush_icache_all)(void);
34
Ralf Baechle9ff77c42005-03-08 14:39:39 +000035EXPORT_SYMBOL(flush_data_cache_page);
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#ifdef CONFIG_DMA_NONCOHERENT
38
39/* DMA cache operations. */
40void (*_dma_cache_wback_inv)(unsigned long start, unsigned long size);
41void (*_dma_cache_wback)(unsigned long start, unsigned long size);
42void (*_dma_cache_inv)(unsigned long start, unsigned long size);
43
44EXPORT_SYMBOL(_dma_cache_wback_inv);
45EXPORT_SYMBOL(_dma_cache_wback);
46EXPORT_SYMBOL(_dma_cache_inv);
47
48#endif /* CONFIG_DMA_NONCOHERENT */
49
50/*
51 * We could optimize the case where the cache argument is not BCACHE but
52 * that seems very atypical use ...
53 */
Atsushi Nemotod4264f12006-01-29 02:27:51 +090054asmlinkage int sys_cacheflush(unsigned long addr,
Ralf Baechlefe00f942005-03-01 19:22:29 +000055 unsigned long bytes, unsigned int cache)
Linus Torvalds1da177e2005-04-16 15:20:36 -070056{
Atsushi Nemoto750ccf62005-10-19 19:57:14 +090057 if (bytes == 0)
58 return 0;
Ralf Baechlefe00f942005-03-01 19:22:29 +000059 if (!access_ok(VERIFY_WRITE, (void __user *) addr, bytes))
Linus Torvalds1da177e2005-04-16 15:20:36 -070060 return -EFAULT;
61
62 flush_icache_range(addr, addr + bytes);
63
64 return 0;
65}
66
67void __flush_dcache_page(struct page *page)
68{
69 struct address_space *mapping = page_mapping(page);
70 unsigned long addr;
71
Ralf Baechle585fa722006-08-12 16:40:08 +010072 if (PageHighMem(page))
73 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 if (mapping && !mapping_mapped(mapping)) {
75 SetPageDcacheDirty(page);
76 return;
77 }
78
79 /*
80 * We could delay the flush for the !page_mapping case too. But that
81 * case is for exec env/arg pages and those are %99 certainly going to
82 * get faulted into the tlb (and thus flushed) anyways.
83 */
84 addr = (unsigned long) page_address(page);
85 flush_data_cache_page(addr);
86}
87
88EXPORT_SYMBOL(__flush_dcache_page);
89
90void __update_cache(struct vm_area_struct *vma, unsigned long address,
91 pte_t pte)
92{
93 struct page *page;
94 unsigned long pfn, addr;
Ralf Baechle585fa722006-08-12 16:40:08 +010095 int exec = (vma->vm_flags & VM_EXEC) && !cpu_has_ic_fills_f_dc;
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
97 pfn = pte_pfn(pte);
Ralf Baechle585fa722006-08-12 16:40:08 +010098 if (unlikely(!pfn_valid(pfn)))
99 return;
100 page = pfn_to_page(pfn);
101 if (page_mapping(page) && Page_dcache_dirty(page)) {
102 addr = (unsigned long) page_address(page);
103 if (exec || pages_do_alias(addr, address & PAGE_MASK))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 flush_data_cache_page(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 ClearPageDcacheDirty(page);
106 }
107}
108
Ralf Baechle02cf2112005-10-01 13:06:32 +0100109#define __weak __attribute__((weak))
110
111static char cache_panic[] __initdata = "Yeee, unsupported cache architecture.";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
113void __init cpu_cache_init(void)
114{
Ralf Baechle02cf2112005-10-01 13:06:32 +0100115 if (cpu_has_3k_cache) {
116 extern void __weak r3k_cache_init(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117
Ralf Baechle02cf2112005-10-01 13:06:32 +0100118 r3k_cache_init();
119 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 }
Ralf Baechle02cf2112005-10-01 13:06:32 +0100121 if (cpu_has_6k_cache) {
122 extern void __weak r6k_cache_init(void);
123
124 r6k_cache_init();
125 return;
126 }
127 if (cpu_has_4k_cache) {
128 extern void __weak r4k_cache_init(void);
129
130 r4k_cache_init();
131 return;
132 }
133 if (cpu_has_8k_cache) {
134 extern void __weak r8k_cache_init(void);
135
136 r8k_cache_init();
137 return;
138 }
139 if (cpu_has_tx39_cache) {
140 extern void __weak tx39_cache_init(void);
141
142 tx39_cache_init();
143 return;
144 }
145 if (cpu_has_sb1_cache) {
146 extern void __weak sb1_cache_init(void);
147
148 sb1_cache_init();
149 return;
150 }
151
152 panic(cache_panic);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153}