blob: cd5010b4a89c7bcf14551549f3384e987b7dac24 [file] [log] [blame]
Rob Herring85c10f22011-11-22 17:18:19 +00001/*
2 * Copyright 2010-2011 Calxeda, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program. If not, see <http://www.gnu.org/licenses/>.
15 */
16#include <linux/module.h>
17#include <linux/init.h>
18#include <linux/kernel.h>
19#include <linux/circ_buf.h>
20#include <linux/interrupt.h>
21#include <linux/etherdevice.h>
22#include <linux/platform_device.h>
23#include <linux/skbuff.h>
24#include <linux/ethtool.h>
25#include <linux/if.h>
26#include <linux/crc32.h>
27#include <linux/dma-mapping.h>
28#include <linux/slab.h>
29
30/* XGMAC Register definitions */
31#define XGMAC_CONTROL 0x00000000 /* MAC Configuration */
32#define XGMAC_FRAME_FILTER 0x00000004 /* MAC Frame Filter */
33#define XGMAC_FLOW_CTRL 0x00000018 /* MAC Flow Control */
34#define XGMAC_VLAN_TAG 0x0000001C /* VLAN Tags */
35#define XGMAC_VERSION 0x00000020 /* Version */
36#define XGMAC_VLAN_INCL 0x00000024 /* VLAN tag for tx frames */
37#define XGMAC_LPI_CTRL 0x00000028 /* LPI Control and Status */
38#define XGMAC_LPI_TIMER 0x0000002C /* LPI Timers Control */
39#define XGMAC_TX_PACE 0x00000030 /* Transmit Pace and Stretch */
40#define XGMAC_VLAN_HASH 0x00000034 /* VLAN Hash Table */
41#define XGMAC_DEBUG 0x00000038 /* Debug */
42#define XGMAC_INT_STAT 0x0000003C /* Interrupt and Control */
43#define XGMAC_ADDR_HIGH(reg) (0x00000040 + ((reg) * 8))
44#define XGMAC_ADDR_LOW(reg) (0x00000044 + ((reg) * 8))
45#define XGMAC_HASH(n) (0x00000300 + (n) * 4) /* HASH table regs */
46#define XGMAC_NUM_HASH 16
47#define XGMAC_OMR 0x00000400
48#define XGMAC_REMOTE_WAKE 0x00000700 /* Remote Wake-Up Frm Filter */
49#define XGMAC_PMT 0x00000704 /* PMT Control and Status */
50#define XGMAC_MMC_CTRL 0x00000800 /* XGMAC MMC Control */
51#define XGMAC_MMC_INTR_RX 0x00000804 /* Recieve Interrupt */
52#define XGMAC_MMC_INTR_TX 0x00000808 /* Transmit Interrupt */
53#define XGMAC_MMC_INTR_MASK_RX 0x0000080c /* Recieve Interrupt Mask */
54#define XGMAC_MMC_INTR_MASK_TX 0x00000810 /* Transmit Interrupt Mask */
55
56/* Hardware TX Statistics Counters */
57#define XGMAC_MMC_TXOCTET_GB_LO 0x00000814
58#define XGMAC_MMC_TXOCTET_GB_HI 0x00000818
59#define XGMAC_MMC_TXFRAME_GB_LO 0x0000081C
60#define XGMAC_MMC_TXFRAME_GB_HI 0x00000820
61#define XGMAC_MMC_TXBCFRAME_G 0x00000824
62#define XGMAC_MMC_TXMCFRAME_G 0x0000082C
63#define XGMAC_MMC_TXUCFRAME_GB 0x00000864
64#define XGMAC_MMC_TXMCFRAME_GB 0x0000086C
65#define XGMAC_MMC_TXBCFRAME_GB 0x00000874
66#define XGMAC_MMC_TXUNDERFLOW 0x0000087C
67#define XGMAC_MMC_TXOCTET_G_LO 0x00000884
68#define XGMAC_MMC_TXOCTET_G_HI 0x00000888
69#define XGMAC_MMC_TXFRAME_G_LO 0x0000088C
70#define XGMAC_MMC_TXFRAME_G_HI 0x00000890
71#define XGMAC_MMC_TXPAUSEFRAME 0x00000894
72#define XGMAC_MMC_TXVLANFRAME 0x0000089C
73
74/* Hardware RX Statistics Counters */
75#define XGMAC_MMC_RXFRAME_GB_LO 0x00000900
76#define XGMAC_MMC_RXFRAME_GB_HI 0x00000904
77#define XGMAC_MMC_RXOCTET_GB_LO 0x00000908
78#define XGMAC_MMC_RXOCTET_GB_HI 0x0000090C
79#define XGMAC_MMC_RXOCTET_G_LO 0x00000910
80#define XGMAC_MMC_RXOCTET_G_HI 0x00000914
81#define XGMAC_MMC_RXBCFRAME_G 0x00000918
82#define XGMAC_MMC_RXMCFRAME_G 0x00000920
83#define XGMAC_MMC_RXCRCERR 0x00000928
84#define XGMAC_MMC_RXRUNT 0x00000930
85#define XGMAC_MMC_RXJABBER 0x00000934
86#define XGMAC_MMC_RXUCFRAME_G 0x00000970
87#define XGMAC_MMC_RXLENGTHERR 0x00000978
88#define XGMAC_MMC_RXPAUSEFRAME 0x00000988
89#define XGMAC_MMC_RXOVERFLOW 0x00000990
90#define XGMAC_MMC_RXVLANFRAME 0x00000998
91#define XGMAC_MMC_RXWATCHDOG 0x000009a0
92
93/* DMA Control and Status Registers */
94#define XGMAC_DMA_BUS_MODE 0x00000f00 /* Bus Mode */
95#define XGMAC_DMA_TX_POLL 0x00000f04 /* Transmit Poll Demand */
96#define XGMAC_DMA_RX_POLL 0x00000f08 /* Received Poll Demand */
97#define XGMAC_DMA_RX_BASE_ADDR 0x00000f0c /* Receive List Base */
98#define XGMAC_DMA_TX_BASE_ADDR 0x00000f10 /* Transmit List Base */
99#define XGMAC_DMA_STATUS 0x00000f14 /* Status Register */
100#define XGMAC_DMA_CONTROL 0x00000f18 /* Ctrl (Operational Mode) */
101#define XGMAC_DMA_INTR_ENA 0x00000f1c /* Interrupt Enable */
102#define XGMAC_DMA_MISS_FRAME_CTR 0x00000f20 /* Missed Frame Counter */
103#define XGMAC_DMA_RI_WDOG_TIMER 0x00000f24 /* RX Intr Watchdog Timer */
104#define XGMAC_DMA_AXI_BUS 0x00000f28 /* AXI Bus Mode */
105#define XGMAC_DMA_AXI_STATUS 0x00000f2C /* AXI Status */
106#define XGMAC_DMA_HW_FEATURE 0x00000f58 /* Enabled Hardware Features */
107
108#define XGMAC_ADDR_AE 0x80000000
109#define XGMAC_MAX_FILTER_ADDR 31
110
111/* PMT Control and Status */
112#define XGMAC_PMT_POINTER_RESET 0x80000000
113#define XGMAC_PMT_GLBL_UNICAST 0x00000200
114#define XGMAC_PMT_WAKEUP_RX_FRM 0x00000040
115#define XGMAC_PMT_MAGIC_PKT 0x00000020
116#define XGMAC_PMT_WAKEUP_FRM_EN 0x00000004
117#define XGMAC_PMT_MAGIC_PKT_EN 0x00000002
118#define XGMAC_PMT_POWERDOWN 0x00000001
119
120#define XGMAC_CONTROL_SPD 0x40000000 /* Speed control */
121#define XGMAC_CONTROL_SPD_MASK 0x60000000
122#define XGMAC_CONTROL_SPD_1G 0x60000000
123#define XGMAC_CONTROL_SPD_2_5G 0x40000000
124#define XGMAC_CONTROL_SPD_10G 0x00000000
125#define XGMAC_CONTROL_SARC 0x10000000 /* Source Addr Insert/Replace */
126#define XGMAC_CONTROL_SARK_MASK 0x18000000
127#define XGMAC_CONTROL_CAR 0x04000000 /* CRC Addition/Replacement */
128#define XGMAC_CONTROL_CAR_MASK 0x06000000
129#define XGMAC_CONTROL_DP 0x01000000 /* Disable Padding */
130#define XGMAC_CONTROL_WD 0x00800000 /* Disable Watchdog on rx */
131#define XGMAC_CONTROL_JD 0x00400000 /* Jabber disable */
132#define XGMAC_CONTROL_JE 0x00100000 /* Jumbo frame */
133#define XGMAC_CONTROL_LM 0x00001000 /* Loop-back mode */
134#define XGMAC_CONTROL_IPC 0x00000400 /* Checksum Offload */
135#define XGMAC_CONTROL_ACS 0x00000080 /* Automatic Pad/FCS Strip */
136#define XGMAC_CONTROL_DDIC 0x00000010 /* Disable Deficit Idle Count */
137#define XGMAC_CONTROL_TE 0x00000008 /* Transmitter Enable */
138#define XGMAC_CONTROL_RE 0x00000004 /* Receiver Enable */
139
140/* XGMAC Frame Filter defines */
141#define XGMAC_FRAME_FILTER_PR 0x00000001 /* Promiscuous Mode */
142#define XGMAC_FRAME_FILTER_HUC 0x00000002 /* Hash Unicast */
143#define XGMAC_FRAME_FILTER_HMC 0x00000004 /* Hash Multicast */
144#define XGMAC_FRAME_FILTER_DAIF 0x00000008 /* DA Inverse Filtering */
145#define XGMAC_FRAME_FILTER_PM 0x00000010 /* Pass all multicast */
146#define XGMAC_FRAME_FILTER_DBF 0x00000020 /* Disable Broadcast frames */
147#define XGMAC_FRAME_FILTER_SAIF 0x00000100 /* Inverse Filtering */
148#define XGMAC_FRAME_FILTER_SAF 0x00000200 /* Source Address Filter */
149#define XGMAC_FRAME_FILTER_HPF 0x00000400 /* Hash or perfect Filter */
150#define XGMAC_FRAME_FILTER_VHF 0x00000800 /* VLAN Hash Filter */
151#define XGMAC_FRAME_FILTER_VPF 0x00001000 /* VLAN Perfect Filter */
152#define XGMAC_FRAME_FILTER_RA 0x80000000 /* Receive all mode */
153
154/* XGMAC FLOW CTRL defines */
155#define XGMAC_FLOW_CTRL_PT_MASK 0xffff0000 /* Pause Time Mask */
156#define XGMAC_FLOW_CTRL_PT_SHIFT 16
157#define XGMAC_FLOW_CTRL_DZQP 0x00000080 /* Disable Zero-Quanta Phase */
158#define XGMAC_FLOW_CTRL_PLT 0x00000020 /* Pause Low Threshhold */
159#define XGMAC_FLOW_CTRL_PLT_MASK 0x00000030 /* PLT MASK */
160#define XGMAC_FLOW_CTRL_UP 0x00000008 /* Unicast Pause Frame Detect */
161#define XGMAC_FLOW_CTRL_RFE 0x00000004 /* Rx Flow Control Enable */
162#define XGMAC_FLOW_CTRL_TFE 0x00000002 /* Tx Flow Control Enable */
163#define XGMAC_FLOW_CTRL_FCB_BPA 0x00000001 /* Flow Control Busy ... */
164
165/* XGMAC_INT_STAT reg */
Rob Herringe6c38272013-03-28 11:32:45 +0000166#define XGMAC_INT_STAT_PMTIM 0x00800000 /* PMT Interrupt Mask */
Rob Herring85c10f22011-11-22 17:18:19 +0000167#define XGMAC_INT_STAT_PMT 0x0080 /* PMT Interrupt Status */
168#define XGMAC_INT_STAT_LPI 0x0040 /* LPI Interrupt Status */
169
170/* DMA Bus Mode register defines */
171#define DMA_BUS_MODE_SFT_RESET 0x00000001 /* Software Reset */
172#define DMA_BUS_MODE_DSL_MASK 0x0000007c /* Descriptor Skip Length */
173#define DMA_BUS_MODE_DSL_SHIFT 2 /* (in DWORDS) */
174#define DMA_BUS_MODE_ATDS 0x00000080 /* Alternate Descriptor Size */
175
176/* Programmable burst length */
177#define DMA_BUS_MODE_PBL_MASK 0x00003f00 /* Programmable Burst Len */
178#define DMA_BUS_MODE_PBL_SHIFT 8
179#define DMA_BUS_MODE_FB 0x00010000 /* Fixed burst */
180#define DMA_BUS_MODE_RPBL_MASK 0x003e0000 /* Rx-Programmable Burst Len */
181#define DMA_BUS_MODE_RPBL_SHIFT 17
182#define DMA_BUS_MODE_USP 0x00800000
183#define DMA_BUS_MODE_8PBL 0x01000000
184#define DMA_BUS_MODE_AAL 0x02000000
185
186/* DMA Bus Mode register defines */
187#define DMA_BUS_PR_RATIO_MASK 0x0000c000 /* Rx/Tx priority ratio */
188#define DMA_BUS_PR_RATIO_SHIFT 14
189#define DMA_BUS_FB 0x00010000 /* Fixed Burst */
190
191/* DMA Control register defines */
192#define DMA_CONTROL_ST 0x00002000 /* Start/Stop Transmission */
193#define DMA_CONTROL_SR 0x00000002 /* Start/Stop Receive */
194#define DMA_CONTROL_DFF 0x01000000 /* Disable flush of rx frames */
Rob Herring0aefa8e2012-11-05 06:22:19 +0000195#define DMA_CONTROL_OSF 0x00000004 /* Operate on 2nd tx frame */
Rob Herring85c10f22011-11-22 17:18:19 +0000196
197/* DMA Normal interrupt */
198#define DMA_INTR_ENA_NIE 0x00010000 /* Normal Summary */
199#define DMA_INTR_ENA_AIE 0x00008000 /* Abnormal Summary */
200#define DMA_INTR_ENA_ERE 0x00004000 /* Early Receive */
201#define DMA_INTR_ENA_FBE 0x00002000 /* Fatal Bus Error */
202#define DMA_INTR_ENA_ETE 0x00000400 /* Early Transmit */
203#define DMA_INTR_ENA_RWE 0x00000200 /* Receive Watchdog */
204#define DMA_INTR_ENA_RSE 0x00000100 /* Receive Stopped */
205#define DMA_INTR_ENA_RUE 0x00000080 /* Receive Buffer Unavailable */
206#define DMA_INTR_ENA_RIE 0x00000040 /* Receive Interrupt */
207#define DMA_INTR_ENA_UNE 0x00000020 /* Tx Underflow */
208#define DMA_INTR_ENA_OVE 0x00000010 /* Receive Overflow */
209#define DMA_INTR_ENA_TJE 0x00000008 /* Transmit Jabber */
210#define DMA_INTR_ENA_TUE 0x00000004 /* Transmit Buffer Unavail */
211#define DMA_INTR_ENA_TSE 0x00000002 /* Transmit Stopped */
212#define DMA_INTR_ENA_TIE 0x00000001 /* Transmit Interrupt */
213
214#define DMA_INTR_NORMAL (DMA_INTR_ENA_NIE | DMA_INTR_ENA_RIE | \
Rob Herring97a3a9a2012-11-05 06:22:23 +0000215 DMA_INTR_ENA_TUE | DMA_INTR_ENA_TIE)
Rob Herring85c10f22011-11-22 17:18:19 +0000216
217#define DMA_INTR_ABNORMAL (DMA_INTR_ENA_AIE | DMA_INTR_ENA_FBE | \
218 DMA_INTR_ENA_RWE | DMA_INTR_ENA_RSE | \
219 DMA_INTR_ENA_RUE | DMA_INTR_ENA_UNE | \
220 DMA_INTR_ENA_OVE | DMA_INTR_ENA_TJE | \
221 DMA_INTR_ENA_TSE)
222
223/* DMA default interrupt mask */
224#define DMA_INTR_DEFAULT_MASK (DMA_INTR_NORMAL | DMA_INTR_ABNORMAL)
225
226/* DMA Status register defines */
227#define DMA_STATUS_GMI 0x08000000 /* MMC interrupt */
228#define DMA_STATUS_GLI 0x04000000 /* GMAC Line interface int */
229#define DMA_STATUS_EB_MASK 0x00380000 /* Error Bits Mask */
230#define DMA_STATUS_EB_TX_ABORT 0x00080000 /* Error Bits - TX Abort */
231#define DMA_STATUS_EB_RX_ABORT 0x00100000 /* Error Bits - RX Abort */
232#define DMA_STATUS_TS_MASK 0x00700000 /* Transmit Process State */
233#define DMA_STATUS_TS_SHIFT 20
234#define DMA_STATUS_RS_MASK 0x000e0000 /* Receive Process State */
235#define DMA_STATUS_RS_SHIFT 17
236#define DMA_STATUS_NIS 0x00010000 /* Normal Interrupt Summary */
237#define DMA_STATUS_AIS 0x00008000 /* Abnormal Interrupt Summary */
238#define DMA_STATUS_ERI 0x00004000 /* Early Receive Interrupt */
239#define DMA_STATUS_FBI 0x00002000 /* Fatal Bus Error Interrupt */
240#define DMA_STATUS_ETI 0x00000400 /* Early Transmit Interrupt */
241#define DMA_STATUS_RWT 0x00000200 /* Receive Watchdog Timeout */
242#define DMA_STATUS_RPS 0x00000100 /* Receive Process Stopped */
243#define DMA_STATUS_RU 0x00000080 /* Receive Buffer Unavailable */
244#define DMA_STATUS_RI 0x00000040 /* Receive Interrupt */
245#define DMA_STATUS_UNF 0x00000020 /* Transmit Underflow */
246#define DMA_STATUS_OVF 0x00000010 /* Receive Overflow */
247#define DMA_STATUS_TJT 0x00000008 /* Transmit Jabber Timeout */
248#define DMA_STATUS_TU 0x00000004 /* Transmit Buffer Unavail */
249#define DMA_STATUS_TPS 0x00000002 /* Transmit Process Stopped */
250#define DMA_STATUS_TI 0x00000001 /* Transmit Interrupt */
251
252/* Common MAC defines */
253#define MAC_ENABLE_TX 0x00000008 /* Transmitter Enable */
254#define MAC_ENABLE_RX 0x00000004 /* Receiver Enable */
255
256/* XGMAC Operation Mode Register */
257#define XGMAC_OMR_TSF 0x00200000 /* TX FIFO Store and Forward */
258#define XGMAC_OMR_FTF 0x00100000 /* Flush Transmit FIFO */
259#define XGMAC_OMR_TTC 0x00020000 /* Transmit Threshhold Ctrl */
260#define XGMAC_OMR_TTC_MASK 0x00030000
261#define XGMAC_OMR_RFD 0x00006000 /* FC Deactivation Threshhold */
262#define XGMAC_OMR_RFD_MASK 0x00007000 /* FC Deact Threshhold MASK */
263#define XGMAC_OMR_RFA 0x00000600 /* FC Activation Threshhold */
264#define XGMAC_OMR_RFA_MASK 0x00000E00 /* FC Act Threshhold MASK */
265#define XGMAC_OMR_EFC 0x00000100 /* Enable Hardware FC */
266#define XGMAC_OMR_FEF 0x00000080 /* Forward Error Frames */
267#define XGMAC_OMR_DT 0x00000040 /* Drop TCP/IP csum Errors */
268#define XGMAC_OMR_RSF 0x00000020 /* RX FIFO Store and Forward */
Rob Herringf62a23a2012-07-09 14:16:10 +0000269#define XGMAC_OMR_RTC_256 0x00000018 /* RX Threshhold Ctrl */
Rob Herring85c10f22011-11-22 17:18:19 +0000270#define XGMAC_OMR_RTC_MASK 0x00000018 /* RX Threshhold Ctrl MASK */
271
272/* XGMAC HW Features Register */
273#define DMA_HW_FEAT_TXCOESEL 0x00010000 /* TX Checksum offload */
274
275#define XGMAC_MMC_CTRL_CNT_FRZ 0x00000008
276
277/* XGMAC Descriptor Defines */
278#define MAX_DESC_BUF_SZ (0x2000 - 8)
279
280#define RXDESC_EXT_STATUS 0x00000001
281#define RXDESC_CRC_ERR 0x00000002
282#define RXDESC_RX_ERR 0x00000008
283#define RXDESC_RX_WDOG 0x00000010
284#define RXDESC_FRAME_TYPE 0x00000020
285#define RXDESC_GIANT_FRAME 0x00000080
286#define RXDESC_LAST_SEG 0x00000100
287#define RXDESC_FIRST_SEG 0x00000200
288#define RXDESC_VLAN_FRAME 0x00000400
289#define RXDESC_OVERFLOW_ERR 0x00000800
290#define RXDESC_LENGTH_ERR 0x00001000
291#define RXDESC_SA_FILTER_FAIL 0x00002000
292#define RXDESC_DESCRIPTOR_ERR 0x00004000
293#define RXDESC_ERROR_SUMMARY 0x00008000
294#define RXDESC_FRAME_LEN_OFFSET 16
295#define RXDESC_FRAME_LEN_MASK 0x3fff0000
296#define RXDESC_DA_FILTER_FAIL 0x40000000
297
298#define RXDESC1_END_RING 0x00008000
299
300#define RXDESC_IP_PAYLOAD_MASK 0x00000003
301#define RXDESC_IP_PAYLOAD_UDP 0x00000001
302#define RXDESC_IP_PAYLOAD_TCP 0x00000002
303#define RXDESC_IP_PAYLOAD_ICMP 0x00000003
304#define RXDESC_IP_HEADER_ERR 0x00000008
305#define RXDESC_IP_PAYLOAD_ERR 0x00000010
306#define RXDESC_IPV4_PACKET 0x00000040
307#define RXDESC_IPV6_PACKET 0x00000080
308#define TXDESC_UNDERFLOW_ERR 0x00000001
309#define TXDESC_JABBER_TIMEOUT 0x00000002
310#define TXDESC_LOCAL_FAULT 0x00000004
311#define TXDESC_REMOTE_FAULT 0x00000008
312#define TXDESC_VLAN_FRAME 0x00000010
313#define TXDESC_FRAME_FLUSHED 0x00000020
314#define TXDESC_IP_HEADER_ERR 0x00000040
315#define TXDESC_PAYLOAD_CSUM_ERR 0x00000080
316#define TXDESC_ERROR_SUMMARY 0x00008000
317#define TXDESC_SA_CTRL_INSERT 0x00040000
318#define TXDESC_SA_CTRL_REPLACE 0x00080000
319#define TXDESC_2ND_ADDR_CHAINED 0x00100000
320#define TXDESC_END_RING 0x00200000
321#define TXDESC_CSUM_IP 0x00400000
322#define TXDESC_CSUM_IP_PAYLD 0x00800000
323#define TXDESC_CSUM_ALL 0x00C00000
324#define TXDESC_CRC_EN_REPLACE 0x01000000
325#define TXDESC_CRC_EN_APPEND 0x02000000
326#define TXDESC_DISABLE_PAD 0x04000000
327#define TXDESC_FIRST_SEG 0x10000000
328#define TXDESC_LAST_SEG 0x20000000
329#define TXDESC_INTERRUPT 0x40000000
330
331#define DESC_OWN 0x80000000
332#define DESC_BUFFER1_SZ_MASK 0x00001fff
333#define DESC_BUFFER2_SZ_MASK 0x1fff0000
334#define DESC_BUFFER2_SZ_OFFSET 16
335
336struct xgmac_dma_desc {
337 __le32 flags;
338 __le32 buf_size;
339 __le32 buf1_addr; /* Buffer 1 Address Pointer */
340 __le32 buf2_addr; /* Buffer 2 Address Pointer */
341 __le32 ext_status;
342 __le32 res[3];
343};
344
345struct xgmac_extra_stats {
346 /* Transmit errors */
347 unsigned long tx_jabber;
348 unsigned long tx_frame_flushed;
349 unsigned long tx_payload_error;
350 unsigned long tx_ip_header_error;
351 unsigned long tx_local_fault;
352 unsigned long tx_remote_fault;
353 /* Receive errors */
354 unsigned long rx_watchdog;
355 unsigned long rx_da_filter_fail;
Rob Herring85c10f22011-11-22 17:18:19 +0000356 unsigned long rx_payload_error;
357 unsigned long rx_ip_header_error;
358 /* Tx/Rx IRQ errors */
Rob Herring85c10f22011-11-22 17:18:19 +0000359 unsigned long tx_process_stopped;
360 unsigned long rx_buf_unav;
361 unsigned long rx_process_stopped;
362 unsigned long tx_early;
363 unsigned long fatal_bus_error;
364};
365
366struct xgmac_priv {
367 struct xgmac_dma_desc *dma_rx;
368 struct sk_buff **rx_skbuff;
369 unsigned int rx_tail;
370 unsigned int rx_head;
371
372 struct xgmac_dma_desc *dma_tx;
373 struct sk_buff **tx_skbuff;
374 unsigned int tx_head;
375 unsigned int tx_tail;
Rob Herring97a3a9a2012-11-05 06:22:23 +0000376 int tx_irq_cnt;
Rob Herring85c10f22011-11-22 17:18:19 +0000377
378 void __iomem *base;
Rob Herring85c10f22011-11-22 17:18:19 +0000379 unsigned int dma_buf_sz;
380 dma_addr_t dma_rx_phy;
381 dma_addr_t dma_tx_phy;
382
383 struct net_device *dev;
384 struct device *device;
385 struct napi_struct napi;
386
387 struct xgmac_extra_stats xstats;
388
389 spinlock_t stats_lock;
390 int pmt_irq;
391 char rx_pause;
392 char tx_pause;
393 int wolopts;
Rob Herring8746f672013-08-30 16:49:21 -0500394 struct work_struct tx_timeout_work;
Rob Herring85c10f22011-11-22 17:18:19 +0000395};
396
397/* XGMAC Configuration Settings */
398#define MAX_MTU 9000
399#define PAUSE_TIME 0x400
400
401#define DMA_RX_RING_SZ 256
402#define DMA_TX_RING_SZ 128
403/* minimum number of free TX descriptors required to wake up TX process */
404#define TX_THRESH (DMA_TX_RING_SZ/4)
405
406/* DMA descriptor ring helpers */
407#define dma_ring_incr(n, s) (((n) + 1) & ((s) - 1))
408#define dma_ring_space(h, t, s) CIRC_SPACE(h, t, s)
409#define dma_ring_cnt(h, t, s) CIRC_CNT(h, t, s)
410
Rob Herringcbe157b2013-08-30 16:49:24 -0500411#define tx_dma_ring_space(p) \
412 dma_ring_space((p)->tx_head, (p)->tx_tail, DMA_TX_RING_SZ)
413
Rob Herring85c10f22011-11-22 17:18:19 +0000414/* XGMAC Descriptor Access Helpers */
415static inline void desc_set_buf_len(struct xgmac_dma_desc *p, u32 buf_sz)
416{
417 if (buf_sz > MAX_DESC_BUF_SZ)
418 p->buf_size = cpu_to_le32(MAX_DESC_BUF_SZ |
419 (buf_sz - MAX_DESC_BUF_SZ) << DESC_BUFFER2_SZ_OFFSET);
420 else
421 p->buf_size = cpu_to_le32(buf_sz);
422}
423
424static inline int desc_get_buf_len(struct xgmac_dma_desc *p)
425{
Rob Herringef073872013-08-30 16:49:20 -0500426 u32 len = le32_to_cpu(p->buf_size);
Rob Herring85c10f22011-11-22 17:18:19 +0000427 return (len & DESC_BUFFER1_SZ_MASK) +
428 ((len & DESC_BUFFER2_SZ_MASK) >> DESC_BUFFER2_SZ_OFFSET);
429}
430
431static inline void desc_init_rx_desc(struct xgmac_dma_desc *p, int ring_size,
432 int buf_sz)
433{
434 struct xgmac_dma_desc *end = p + ring_size - 1;
435
436 memset(p, 0, sizeof(*p) * ring_size);
437
438 for (; p <= end; p++)
439 desc_set_buf_len(p, buf_sz);
440
441 end->buf_size |= cpu_to_le32(RXDESC1_END_RING);
442}
443
444static inline void desc_init_tx_desc(struct xgmac_dma_desc *p, u32 ring_size)
445{
446 memset(p, 0, sizeof(*p) * ring_size);
447 p[ring_size - 1].flags = cpu_to_le32(TXDESC_END_RING);
448}
449
450static inline int desc_get_owner(struct xgmac_dma_desc *p)
451{
452 return le32_to_cpu(p->flags) & DESC_OWN;
453}
454
455static inline void desc_set_rx_owner(struct xgmac_dma_desc *p)
456{
457 /* Clear all fields and set the owner */
458 p->flags = cpu_to_le32(DESC_OWN);
459}
460
461static inline void desc_set_tx_owner(struct xgmac_dma_desc *p, u32 flags)
462{
463 u32 tmpflags = le32_to_cpu(p->flags);
464 tmpflags &= TXDESC_END_RING;
465 tmpflags |= flags | DESC_OWN;
466 p->flags = cpu_to_le32(tmpflags);
467}
468
469static inline int desc_get_tx_ls(struct xgmac_dma_desc *p)
470{
471 return le32_to_cpu(p->flags) & TXDESC_LAST_SEG;
472}
473
Rob Herring1a1d4d22013-08-30 16:49:22 -0500474static inline int desc_get_tx_fs(struct xgmac_dma_desc *p)
475{
476 return le32_to_cpu(p->flags) & TXDESC_FIRST_SEG;
477}
478
Rob Herring85c10f22011-11-22 17:18:19 +0000479static inline u32 desc_get_buf_addr(struct xgmac_dma_desc *p)
480{
481 return le32_to_cpu(p->buf1_addr);
482}
483
484static inline void desc_set_buf_addr(struct xgmac_dma_desc *p,
485 u32 paddr, int len)
486{
487 p->buf1_addr = cpu_to_le32(paddr);
488 if (len > MAX_DESC_BUF_SZ)
489 p->buf2_addr = cpu_to_le32(paddr + MAX_DESC_BUF_SZ);
490}
491
492static inline void desc_set_buf_addr_and_size(struct xgmac_dma_desc *p,
493 u32 paddr, int len)
494{
495 desc_set_buf_len(p, len);
496 desc_set_buf_addr(p, paddr, len);
497}
498
499static inline int desc_get_rx_frame_len(struct xgmac_dma_desc *p)
500{
501 u32 data = le32_to_cpu(p->flags);
502 u32 len = (data & RXDESC_FRAME_LEN_MASK) >> RXDESC_FRAME_LEN_OFFSET;
503 if (data & RXDESC_FRAME_TYPE)
504 len -= ETH_FCS_LEN;
505
506 return len;
507}
508
509static void xgmac_dma_flush_tx_fifo(void __iomem *ioaddr)
510{
511 int timeout = 1000;
512 u32 reg = readl(ioaddr + XGMAC_OMR);
513 writel(reg | XGMAC_OMR_FTF, ioaddr + XGMAC_OMR);
514
515 while ((timeout-- > 0) && readl(ioaddr + XGMAC_OMR) & XGMAC_OMR_FTF)
516 udelay(1);
517}
518
519static int desc_get_tx_status(struct xgmac_priv *priv, struct xgmac_dma_desc *p)
520{
521 struct xgmac_extra_stats *x = &priv->xstats;
522 u32 status = le32_to_cpu(p->flags);
523
524 if (!(status & TXDESC_ERROR_SUMMARY))
525 return 0;
526
527 netdev_dbg(priv->dev, "tx desc error = 0x%08x\n", status);
528 if (status & TXDESC_JABBER_TIMEOUT)
529 x->tx_jabber++;
530 if (status & TXDESC_FRAME_FLUSHED)
531 x->tx_frame_flushed++;
532 if (status & TXDESC_UNDERFLOW_ERR)
533 xgmac_dma_flush_tx_fifo(priv->base);
534 if (status & TXDESC_IP_HEADER_ERR)
535 x->tx_ip_header_error++;
536 if (status & TXDESC_LOCAL_FAULT)
537 x->tx_local_fault++;
538 if (status & TXDESC_REMOTE_FAULT)
539 x->tx_remote_fault++;
540 if (status & TXDESC_PAYLOAD_CSUM_ERR)
541 x->tx_payload_error++;
542
543 return -1;
544}
545
546static int desc_get_rx_status(struct xgmac_priv *priv, struct xgmac_dma_desc *p)
547{
548 struct xgmac_extra_stats *x = &priv->xstats;
549 int ret = CHECKSUM_UNNECESSARY;
550 u32 status = le32_to_cpu(p->flags);
551 u32 ext_status = le32_to_cpu(p->ext_status);
552
553 if (status & RXDESC_DA_FILTER_FAIL) {
554 netdev_dbg(priv->dev, "XGMAC RX : Dest Address filter fail\n");
555 x->rx_da_filter_fail++;
556 return -1;
557 }
558
Rob Herringd6fb3be2013-01-16 13:36:37 +0000559 /* All frames should fit into a single buffer */
560 if (!(status & RXDESC_FIRST_SEG) || !(status & RXDESC_LAST_SEG))
561 return -1;
562
Rob Herring85c10f22011-11-22 17:18:19 +0000563 /* Check if packet has checksum already */
564 if ((status & RXDESC_FRAME_TYPE) && (status & RXDESC_EXT_STATUS) &&
565 !(ext_status & RXDESC_IP_PAYLOAD_MASK))
566 ret = CHECKSUM_NONE;
567
568 netdev_dbg(priv->dev, "rx status - frame type=%d, csum = %d, ext stat %08x\n",
569 (status & RXDESC_FRAME_TYPE) ? 1 : 0, ret, ext_status);
570
571 if (!(status & RXDESC_ERROR_SUMMARY))
572 return ret;
573
574 /* Handle any errors */
575 if (status & (RXDESC_DESCRIPTOR_ERR | RXDESC_OVERFLOW_ERR |
576 RXDESC_GIANT_FRAME | RXDESC_LENGTH_ERR | RXDESC_CRC_ERR))
577 return -1;
578
579 if (status & RXDESC_EXT_STATUS) {
580 if (ext_status & RXDESC_IP_HEADER_ERR)
581 x->rx_ip_header_error++;
582 if (ext_status & RXDESC_IP_PAYLOAD_ERR)
583 x->rx_payload_error++;
584 netdev_dbg(priv->dev, "IP checksum error - stat %08x\n",
585 ext_status);
586 return CHECKSUM_NONE;
587 }
588
589 return ret;
590}
591
592static inline void xgmac_mac_enable(void __iomem *ioaddr)
593{
594 u32 value = readl(ioaddr + XGMAC_CONTROL);
595 value |= MAC_ENABLE_RX | MAC_ENABLE_TX;
596 writel(value, ioaddr + XGMAC_CONTROL);
597
598 value = readl(ioaddr + XGMAC_DMA_CONTROL);
599 value |= DMA_CONTROL_ST | DMA_CONTROL_SR;
600 writel(value, ioaddr + XGMAC_DMA_CONTROL);
601}
602
603static inline void xgmac_mac_disable(void __iomem *ioaddr)
604{
605 u32 value = readl(ioaddr + XGMAC_DMA_CONTROL);
606 value &= ~(DMA_CONTROL_ST | DMA_CONTROL_SR);
607 writel(value, ioaddr + XGMAC_DMA_CONTROL);
608
609 value = readl(ioaddr + XGMAC_CONTROL);
610 value &= ~(MAC_ENABLE_TX | MAC_ENABLE_RX);
611 writel(value, ioaddr + XGMAC_CONTROL);
612}
613
614static void xgmac_set_mac_addr(void __iomem *ioaddr, unsigned char *addr,
615 int num)
616{
617 u32 data;
618
Rob Herring2ee68f62013-08-30 16:49:26 -0500619 if (addr) {
620 data = (addr[5] << 8) | addr[4] | (num ? XGMAC_ADDR_AE : 0);
621 writel(data, ioaddr + XGMAC_ADDR_HIGH(num));
622 data = (addr[3] << 24) | (addr[2] << 16) | (addr[1] << 8) | addr[0];
623 writel(data, ioaddr + XGMAC_ADDR_LOW(num));
624 } else {
625 writel(0, ioaddr + XGMAC_ADDR_HIGH(num));
626 writel(0, ioaddr + XGMAC_ADDR_LOW(num));
627 }
Rob Herring85c10f22011-11-22 17:18:19 +0000628}
629
630static void xgmac_get_mac_addr(void __iomem *ioaddr, unsigned char *addr,
631 int num)
632{
633 u32 hi_addr, lo_addr;
634
635 /* Read the MAC address from the hardware */
636 hi_addr = readl(ioaddr + XGMAC_ADDR_HIGH(num));
637 lo_addr = readl(ioaddr + XGMAC_ADDR_LOW(num));
638
639 /* Extract the MAC address from the high and low words */
640 addr[0] = lo_addr & 0xff;
641 addr[1] = (lo_addr >> 8) & 0xff;
642 addr[2] = (lo_addr >> 16) & 0xff;
643 addr[3] = (lo_addr >> 24) & 0xff;
644 addr[4] = hi_addr & 0xff;
645 addr[5] = (hi_addr >> 8) & 0xff;
646}
647
648static int xgmac_set_flow_ctrl(struct xgmac_priv *priv, int rx, int tx)
649{
650 u32 reg;
651 unsigned int flow = 0;
652
653 priv->rx_pause = rx;
654 priv->tx_pause = tx;
655
656 if (rx || tx) {
657 if (rx)
658 flow |= XGMAC_FLOW_CTRL_RFE;
659 if (tx)
660 flow |= XGMAC_FLOW_CTRL_TFE;
661
662 flow |= XGMAC_FLOW_CTRL_PLT | XGMAC_FLOW_CTRL_UP;
663 flow |= (PAUSE_TIME << XGMAC_FLOW_CTRL_PT_SHIFT);
664
665 writel(flow, priv->base + XGMAC_FLOW_CTRL);
666
667 reg = readl(priv->base + XGMAC_OMR);
668 reg |= XGMAC_OMR_EFC;
669 writel(reg, priv->base + XGMAC_OMR);
670 } else {
671 writel(0, priv->base + XGMAC_FLOW_CTRL);
672
673 reg = readl(priv->base + XGMAC_OMR);
674 reg &= ~XGMAC_OMR_EFC;
675 writel(reg, priv->base + XGMAC_OMR);
676 }
677
678 return 0;
679}
680
681static void xgmac_rx_refill(struct xgmac_priv *priv)
682{
683 struct xgmac_dma_desc *p;
684 dma_addr_t paddr;
Rob Herringef468d22012-11-05 06:22:24 +0000685 int bufsz = priv->dev->mtu + ETH_HLEN + ETH_FCS_LEN;
Rob Herring85c10f22011-11-22 17:18:19 +0000686
687 while (dma_ring_space(priv->rx_head, priv->rx_tail, DMA_RX_RING_SZ) > 1) {
688 int entry = priv->rx_head;
689 struct sk_buff *skb;
690
691 p = priv->dma_rx + entry;
692
Rob Herring7c400912012-07-09 14:16:08 +0000693 if (priv->rx_skbuff[entry] == NULL) {
Rob Herringef468d22012-11-05 06:22:24 +0000694 skb = netdev_alloc_skb_ip_align(priv->dev, bufsz);
Rob Herring7c400912012-07-09 14:16:08 +0000695 if (unlikely(skb == NULL))
696 break;
Rob Herring85c10f22011-11-22 17:18:19 +0000697
Rob Herring7c400912012-07-09 14:16:08 +0000698 paddr = dma_map_single(priv->device, skb->data,
Rob Herring531cda22013-08-30 16:49:28 -0500699 priv->dma_buf_sz - NET_IP_ALIGN,
700 DMA_FROM_DEVICE);
701 if (dma_mapping_error(priv->device, paddr)) {
702 dev_kfree_skb_any(skb);
703 break;
704 }
705 priv->rx_skbuff[entry] = skb;
Rob Herring7c400912012-07-09 14:16:08 +0000706 desc_set_buf_addr(p, paddr, priv->dma_buf_sz);
707 }
Rob Herring85c10f22011-11-22 17:18:19 +0000708
709 netdev_dbg(priv->dev, "rx ring: head %d, tail %d\n",
710 priv->rx_head, priv->rx_tail);
711
712 priv->rx_head = dma_ring_incr(priv->rx_head, DMA_RX_RING_SZ);
Rob Herring85c10f22011-11-22 17:18:19 +0000713 desc_set_rx_owner(p);
714 }
715}
716
717/**
718 * init_xgmac_dma_desc_rings - init the RX/TX descriptor rings
719 * @dev: net device structure
720 * Description: this function initializes the DMA RX/TX descriptors
721 * and allocates the socket buffers.
722 */
723static int xgmac_dma_desc_rings_init(struct net_device *dev)
724{
725 struct xgmac_priv *priv = netdev_priv(dev);
726 unsigned int bfsize;
727
728 /* Set the Buffer size according to the MTU;
Rob Herringef468d22012-11-05 06:22:24 +0000729 * The total buffer size including any IP offset must be a multiple
730 * of 8 bytes.
Rob Herring85c10f22011-11-22 17:18:19 +0000731 */
Rob Herringef468d22012-11-05 06:22:24 +0000732 bfsize = ALIGN(dev->mtu + ETH_HLEN + ETH_FCS_LEN + NET_IP_ALIGN, 8);
Rob Herring85c10f22011-11-22 17:18:19 +0000733
734 netdev_dbg(priv->dev, "mtu [%d] bfsize [%d]\n", dev->mtu, bfsize);
735
736 priv->rx_skbuff = kzalloc(sizeof(struct sk_buff *) * DMA_RX_RING_SZ,
737 GFP_KERNEL);
738 if (!priv->rx_skbuff)
739 return -ENOMEM;
740
741 priv->dma_rx = dma_alloc_coherent(priv->device,
742 DMA_RX_RING_SZ *
743 sizeof(struct xgmac_dma_desc),
744 &priv->dma_rx_phy,
745 GFP_KERNEL);
746 if (!priv->dma_rx)
747 goto err_dma_rx;
748
749 priv->tx_skbuff = kzalloc(sizeof(struct sk_buff *) * DMA_TX_RING_SZ,
750 GFP_KERNEL);
751 if (!priv->tx_skbuff)
752 goto err_tx_skb;
753
754 priv->dma_tx = dma_alloc_coherent(priv->device,
755 DMA_TX_RING_SZ *
756 sizeof(struct xgmac_dma_desc),
757 &priv->dma_tx_phy,
758 GFP_KERNEL);
759 if (!priv->dma_tx)
760 goto err_dma_tx;
761
762 netdev_dbg(priv->dev, "DMA desc rings: virt addr (Rx %p, "
763 "Tx %p)\n\tDMA phy addr (Rx 0x%08x, Tx 0x%08x)\n",
764 priv->dma_rx, priv->dma_tx,
765 (unsigned int)priv->dma_rx_phy, (unsigned int)priv->dma_tx_phy);
766
767 priv->rx_tail = 0;
768 priv->rx_head = 0;
769 priv->dma_buf_sz = bfsize;
770 desc_init_rx_desc(priv->dma_rx, DMA_RX_RING_SZ, priv->dma_buf_sz);
771 xgmac_rx_refill(priv);
772
773 priv->tx_tail = 0;
774 priv->tx_head = 0;
775 desc_init_tx_desc(priv->dma_tx, DMA_TX_RING_SZ);
776
777 writel(priv->dma_tx_phy, priv->base + XGMAC_DMA_TX_BASE_ADDR);
778 writel(priv->dma_rx_phy, priv->base + XGMAC_DMA_RX_BASE_ADDR);
779
780 return 0;
781
782err_dma_tx:
783 kfree(priv->tx_skbuff);
784err_tx_skb:
785 dma_free_coherent(priv->device,
786 DMA_RX_RING_SZ * sizeof(struct xgmac_dma_desc),
787 priv->dma_rx, priv->dma_rx_phy);
788err_dma_rx:
789 kfree(priv->rx_skbuff);
790 return -ENOMEM;
791}
792
793static void xgmac_free_rx_skbufs(struct xgmac_priv *priv)
794{
795 int i;
796 struct xgmac_dma_desc *p;
797
798 if (!priv->rx_skbuff)
799 return;
800
801 for (i = 0; i < DMA_RX_RING_SZ; i++) {
Rob Herring531cda22013-08-30 16:49:28 -0500802 struct sk_buff *skb = priv->rx_skbuff[i];
803 if (skb == NULL)
Rob Herring85c10f22011-11-22 17:18:19 +0000804 continue;
805
806 p = priv->dma_rx + i;
807 dma_unmap_single(priv->device, desc_get_buf_addr(p),
Rob Herring531cda22013-08-30 16:49:28 -0500808 priv->dma_buf_sz - NET_IP_ALIGN, DMA_FROM_DEVICE);
809 dev_kfree_skb_any(skb);
Rob Herring85c10f22011-11-22 17:18:19 +0000810 priv->rx_skbuff[i] = NULL;
811 }
812}
813
814static void xgmac_free_tx_skbufs(struct xgmac_priv *priv)
815{
Rob Herring1a1d4d22013-08-30 16:49:22 -0500816 int i;
Rob Herring85c10f22011-11-22 17:18:19 +0000817 struct xgmac_dma_desc *p;
818
819 if (!priv->tx_skbuff)
820 return;
821
822 for (i = 0; i < DMA_TX_RING_SZ; i++) {
823 if (priv->tx_skbuff[i] == NULL)
824 continue;
825
826 p = priv->dma_tx + i;
Rob Herring1a1d4d22013-08-30 16:49:22 -0500827 if (desc_get_tx_fs(p))
828 dma_unmap_single(priv->device, desc_get_buf_addr(p),
829 desc_get_buf_len(p), DMA_TO_DEVICE);
830 else
Rob Herring85c10f22011-11-22 17:18:19 +0000831 dma_unmap_page(priv->device, desc_get_buf_addr(p),
832 desc_get_buf_len(p), DMA_TO_DEVICE);
Rob Herring85c10f22011-11-22 17:18:19 +0000833
Rob Herring1a1d4d22013-08-30 16:49:22 -0500834 if (desc_get_tx_ls(p))
835 dev_kfree_skb_any(priv->tx_skbuff[i]);
Rob Herring85c10f22011-11-22 17:18:19 +0000836 priv->tx_skbuff[i] = NULL;
837 }
838}
839
840static void xgmac_free_dma_desc_rings(struct xgmac_priv *priv)
841{
842 /* Release the DMA TX/RX socket buffers */
843 xgmac_free_rx_skbufs(priv);
844 xgmac_free_tx_skbufs(priv);
845
846 /* Free the consistent memory allocated for descriptor rings */
847 if (priv->dma_tx) {
848 dma_free_coherent(priv->device,
849 DMA_TX_RING_SZ * sizeof(struct xgmac_dma_desc),
850 priv->dma_tx, priv->dma_tx_phy);
851 priv->dma_tx = NULL;
852 }
853 if (priv->dma_rx) {
854 dma_free_coherent(priv->device,
855 DMA_RX_RING_SZ * sizeof(struct xgmac_dma_desc),
856 priv->dma_rx, priv->dma_rx_phy);
857 priv->dma_rx = NULL;
858 }
859 kfree(priv->rx_skbuff);
860 priv->rx_skbuff = NULL;
861 kfree(priv->tx_skbuff);
862 priv->tx_skbuff = NULL;
863}
864
865/**
866 * xgmac_tx:
867 * @priv: private driver structure
868 * Description: it reclaims resources after transmission completes.
869 */
870static void xgmac_tx_complete(struct xgmac_priv *priv)
871{
Rob Herring85c10f22011-11-22 17:18:19 +0000872 while (dma_ring_cnt(priv->tx_head, priv->tx_tail, DMA_TX_RING_SZ)) {
873 unsigned int entry = priv->tx_tail;
874 struct sk_buff *skb = priv->tx_skbuff[entry];
875 struct xgmac_dma_desc *p = priv->dma_tx + entry;
876
877 /* Check if the descriptor is owned by the DMA. */
878 if (desc_get_owner(p))
879 break;
880
Rob Herring85c10f22011-11-22 17:18:19 +0000881 netdev_dbg(priv->dev, "tx ring: curr %d, dirty %d\n",
882 priv->tx_head, priv->tx_tail);
883
Rob Herring1a1d4d22013-08-30 16:49:22 -0500884 if (desc_get_tx_fs(p))
885 dma_unmap_single(priv->device, desc_get_buf_addr(p),
886 desc_get_buf_len(p), DMA_TO_DEVICE);
887 else
888 dma_unmap_page(priv->device, desc_get_buf_addr(p),
889 desc_get_buf_len(p), DMA_TO_DEVICE);
890
891 /* Check tx error on the last segment */
892 if (desc_get_tx_ls(p)) {
893 desc_get_tx_status(priv, p);
894 dev_kfree_skb(skb);
895 }
Rob Herring85c10f22011-11-22 17:18:19 +0000896
897 priv->tx_skbuff[entry] = NULL;
898 priv->tx_tail = dma_ring_incr(entry, DMA_TX_RING_SZ);
Rob Herring85c10f22011-11-22 17:18:19 +0000899 }
900
Rob Herringcbe157b2013-08-30 16:49:24 -0500901 /* Ensure tx_tail is visible to xgmac_xmit */
902 smp_mb();
903 if (unlikely(netif_queue_stopped(priv->dev) &&
904 (tx_dma_ring_space(priv) > MAX_SKB_FRAGS)))
Rob Herring85c10f22011-11-22 17:18:19 +0000905 netif_wake_queue(priv->dev);
906}
907
Rob Herring8746f672013-08-30 16:49:21 -0500908static void xgmac_tx_timeout_work(struct work_struct *work)
Rob Herring85c10f22011-11-22 17:18:19 +0000909{
Rob Herring8746f672013-08-30 16:49:21 -0500910 u32 reg, value;
911 struct xgmac_priv *priv =
912 container_of(work, struct xgmac_priv, tx_timeout_work);
Rob Herring85c10f22011-11-22 17:18:19 +0000913
Rob Herring8746f672013-08-30 16:49:21 -0500914 napi_disable(&priv->napi);
Rob Herring85c10f22011-11-22 17:18:19 +0000915
Rob Herring85c10f22011-11-22 17:18:19 +0000916 writel(0, priv->base + XGMAC_DMA_INTR_ENA);
917
Rob Herring8746f672013-08-30 16:49:21 -0500918 netif_tx_lock(priv->dev);
919
Rob Herring85c10f22011-11-22 17:18:19 +0000920 reg = readl(priv->base + XGMAC_DMA_CONTROL);
921 writel(reg & ~DMA_CONTROL_ST, priv->base + XGMAC_DMA_CONTROL);
922 do {
923 value = readl(priv->base + XGMAC_DMA_STATUS) & 0x700000;
924 } while (value && (value != 0x600000));
925
926 xgmac_free_tx_skbufs(priv);
927 desc_init_tx_desc(priv->dma_tx, DMA_TX_RING_SZ);
928 priv->tx_tail = 0;
929 priv->tx_head = 0;
Rob Herringeb5e1b22012-07-09 14:16:07 +0000930 writel(priv->dma_tx_phy, priv->base + XGMAC_DMA_TX_BASE_ADDR);
Rob Herring85c10f22011-11-22 17:18:19 +0000931 writel(reg | DMA_CONTROL_ST, priv->base + XGMAC_DMA_CONTROL);
932
933 writel(DMA_STATUS_TU | DMA_STATUS_TPS | DMA_STATUS_NIS | DMA_STATUS_AIS,
934 priv->base + XGMAC_DMA_STATUS);
Rob Herring85c10f22011-11-22 17:18:19 +0000935
Rob Herring8746f672013-08-30 16:49:21 -0500936 netif_tx_unlock(priv->dev);
Rob Herring85c10f22011-11-22 17:18:19 +0000937 netif_wake_queue(priv->dev);
Rob Herring8746f672013-08-30 16:49:21 -0500938
939 napi_enable(&priv->napi);
940
941 /* Enable interrupts */
942 writel(DMA_INTR_DEFAULT_MASK, priv->base + XGMAC_DMA_STATUS);
943 writel(DMA_INTR_DEFAULT_MASK, priv->base + XGMAC_DMA_INTR_ENA);
Rob Herring85c10f22011-11-22 17:18:19 +0000944}
945
946static int xgmac_hw_init(struct net_device *dev)
947{
948 u32 value, ctrl;
949 int limit;
950 struct xgmac_priv *priv = netdev_priv(dev);
951 void __iomem *ioaddr = priv->base;
952
953 /* Save the ctrl register value */
954 ctrl = readl(ioaddr + XGMAC_CONTROL) & XGMAC_CONTROL_SPD_MASK;
955
956 /* SW reset */
957 value = DMA_BUS_MODE_SFT_RESET;
958 writel(value, ioaddr + XGMAC_DMA_BUS_MODE);
959 limit = 15000;
960 while (limit-- &&
961 (readl(ioaddr + XGMAC_DMA_BUS_MODE) & DMA_BUS_MODE_SFT_RESET))
962 cpu_relax();
963 if (limit < 0)
964 return -EBUSY;
965
966 value = (0x10 << DMA_BUS_MODE_PBL_SHIFT) |
967 (0x10 << DMA_BUS_MODE_RPBL_SHIFT) |
968 DMA_BUS_MODE_FB | DMA_BUS_MODE_ATDS | DMA_BUS_MODE_AAL;
969 writel(value, ioaddr + XGMAC_DMA_BUS_MODE);
970
Rob Herringf7ea1052013-08-30 16:49:25 -0500971 writel(0, ioaddr + XGMAC_DMA_INTR_ENA);
Rob Herring85c10f22011-11-22 17:18:19 +0000972
Rob Herringe6c38272013-03-28 11:32:45 +0000973 /* Mask power mgt interrupt */
974 writel(XGMAC_INT_STAT_PMTIM, ioaddr + XGMAC_INT_STAT);
975
Rob Herring85c10f22011-11-22 17:18:19 +0000976 /* XGMAC requires AXI bus init. This is a 'magic number' for now */
Rob Herringe36ce6e2012-07-09 14:16:09 +0000977 writel(0x0077000E, ioaddr + XGMAC_DMA_AXI_BUS);
Rob Herring85c10f22011-11-22 17:18:19 +0000978
979 ctrl |= XGMAC_CONTROL_DDIC | XGMAC_CONTROL_JE | XGMAC_CONTROL_ACS |
980 XGMAC_CONTROL_CAR;
981 if (dev->features & NETIF_F_RXCSUM)
982 ctrl |= XGMAC_CONTROL_IPC;
983 writel(ctrl, ioaddr + XGMAC_CONTROL);
984
Rob Herringb821bd82012-11-05 06:22:20 +0000985 writel(DMA_CONTROL_OSF, ioaddr + XGMAC_DMA_CONTROL);
Rob Herring85c10f22011-11-22 17:18:19 +0000986
987 /* Set the HW DMA mode and the COE */
Rob Herringf62a23a2012-07-09 14:16:10 +0000988 writel(XGMAC_OMR_TSF | XGMAC_OMR_RFD | XGMAC_OMR_RFA |
989 XGMAC_OMR_RTC_256,
Rob Herring85c10f22011-11-22 17:18:19 +0000990 ioaddr + XGMAC_OMR);
991
992 /* Reset the MMC counters */
993 writel(1, ioaddr + XGMAC_MMC_CTRL);
994 return 0;
995}
996
997/**
998 * xgmac_open - open entry point of the driver
999 * @dev : pointer to the device structure.
1000 * Description:
1001 * This function is the open entry point of the driver.
1002 * Return value:
1003 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1004 * file on failure.
1005 */
1006static int xgmac_open(struct net_device *dev)
1007{
1008 int ret;
1009 struct xgmac_priv *priv = netdev_priv(dev);
1010 void __iomem *ioaddr = priv->base;
1011
1012 /* Check that the MAC address is valid. If its not, refuse
1013 * to bring the device up. The user must specify an
1014 * address using the following linux command:
1015 * ifconfig eth0 hw ether xx:xx:xx:xx:xx:xx */
1016 if (!is_valid_ether_addr(dev->dev_addr)) {
Danny Kukawka7ce5d222012-02-15 06:45:40 +00001017 eth_hw_addr_random(dev);
Rob Herring85c10f22011-11-22 17:18:19 +00001018 netdev_dbg(priv->dev, "generated random MAC address %pM\n",
1019 dev->dev_addr);
1020 }
1021
Rob Herring85c10f22011-11-22 17:18:19 +00001022 memset(&priv->xstats, 0, sizeof(struct xgmac_extra_stats));
1023
1024 /* Initialize the XGMAC and descriptors */
1025 xgmac_hw_init(dev);
1026 xgmac_set_mac_addr(ioaddr, dev->dev_addr, 0);
1027 xgmac_set_flow_ctrl(priv, priv->rx_pause, priv->tx_pause);
1028
1029 ret = xgmac_dma_desc_rings_init(dev);
1030 if (ret < 0)
1031 return ret;
1032
1033 /* Enable the MAC Rx/Tx */
1034 xgmac_mac_enable(ioaddr);
1035
1036 napi_enable(&priv->napi);
1037 netif_start_queue(dev);
1038
Rob Herringf7ea1052013-08-30 16:49:25 -05001039 /* Enable interrupts */
1040 writel(DMA_INTR_DEFAULT_MASK, ioaddr + XGMAC_DMA_STATUS);
1041 writel(DMA_INTR_DEFAULT_MASK, ioaddr + XGMAC_DMA_INTR_ENA);
1042
Rob Herring85c10f22011-11-22 17:18:19 +00001043 return 0;
1044}
1045
1046/**
1047 * xgmac_release - close entry point of the driver
1048 * @dev : device pointer.
1049 * Description:
1050 * This is the stop entry point of the driver.
1051 */
1052static int xgmac_stop(struct net_device *dev)
1053{
1054 struct xgmac_priv *priv = netdev_priv(dev);
1055
1056 netif_stop_queue(dev);
1057
1058 if (readl(priv->base + XGMAC_DMA_INTR_ENA))
1059 napi_disable(&priv->napi);
1060
1061 writel(0, priv->base + XGMAC_DMA_INTR_ENA);
Rob Herring85c10f22011-11-22 17:18:19 +00001062
1063 /* Disable the MAC core */
1064 xgmac_mac_disable(priv->base);
1065
1066 /* Release and free the Rx/Tx resources */
1067 xgmac_free_dma_desc_rings(priv);
1068
1069 return 0;
1070}
1071
1072/**
1073 * xgmac_xmit:
1074 * @skb : the socket buffer
1075 * @dev : device pointer
1076 * Description : Tx entry point of the driver.
1077 */
1078static netdev_tx_t xgmac_xmit(struct sk_buff *skb, struct net_device *dev)
1079{
1080 struct xgmac_priv *priv = netdev_priv(dev);
1081 unsigned int entry;
1082 int i;
Rob Herring97a3a9a2012-11-05 06:22:23 +00001083 u32 irq_flag;
Rob Herring85c10f22011-11-22 17:18:19 +00001084 int nfrags = skb_shinfo(skb)->nr_frags;
1085 struct xgmac_dma_desc *desc, *first;
1086 unsigned int desc_flags;
1087 unsigned int len;
1088 dma_addr_t paddr;
1089
Rob Herring97a3a9a2012-11-05 06:22:23 +00001090 priv->tx_irq_cnt = (priv->tx_irq_cnt + 1) & (DMA_TX_RING_SZ/4 - 1);
1091 irq_flag = priv->tx_irq_cnt ? 0 : TXDESC_INTERRUPT;
Rob Herring85c10f22011-11-22 17:18:19 +00001092
1093 desc_flags = (skb->ip_summed == CHECKSUM_PARTIAL) ?
1094 TXDESC_CSUM_ALL : 0;
1095 entry = priv->tx_head;
1096 desc = priv->dma_tx + entry;
1097 first = desc;
1098
1099 len = skb_headlen(skb);
1100 paddr = dma_map_single(priv->device, skb->data, len, DMA_TO_DEVICE);
1101 if (dma_mapping_error(priv->device, paddr)) {
1102 dev_kfree_skb(skb);
1103 return -EIO;
1104 }
1105 priv->tx_skbuff[entry] = skb;
1106 desc_set_buf_addr_and_size(desc, paddr, len);
1107
1108 for (i = 0; i < nfrags; i++) {
1109 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1110
1111 len = frag->size;
1112
1113 paddr = skb_frag_dma_map(priv->device, frag, 0, len,
1114 DMA_TO_DEVICE);
1115 if (dma_mapping_error(priv->device, paddr)) {
1116 dev_kfree_skb(skb);
1117 return -EIO;
1118 }
1119
1120 entry = dma_ring_incr(entry, DMA_TX_RING_SZ);
1121 desc = priv->dma_tx + entry;
Rob Herring1a1d4d22013-08-30 16:49:22 -05001122 priv->tx_skbuff[entry] = skb;
Rob Herring85c10f22011-11-22 17:18:19 +00001123
1124 desc_set_buf_addr_and_size(desc, paddr, len);
1125 if (i < (nfrags - 1))
1126 desc_set_tx_owner(desc, desc_flags);
1127 }
1128
1129 /* Interrupt on completition only for the latest segment */
1130 if (desc != first)
1131 desc_set_tx_owner(desc, desc_flags |
Rob Herring97a3a9a2012-11-05 06:22:23 +00001132 TXDESC_LAST_SEG | irq_flag);
Rob Herring85c10f22011-11-22 17:18:19 +00001133 else
Rob Herring97a3a9a2012-11-05 06:22:23 +00001134 desc_flags |= TXDESC_LAST_SEG | irq_flag;
Rob Herring85c10f22011-11-22 17:18:19 +00001135
1136 /* Set owner on first desc last to avoid race condition */
1137 wmb();
1138 desc_set_tx_owner(first, desc_flags | TXDESC_FIRST_SEG);
1139
Rob Herringca327232013-08-30 16:49:23 -05001140 writel(1, priv->base + XGMAC_DMA_TX_POLL);
1141
Rob Herring85c10f22011-11-22 17:18:19 +00001142 priv->tx_head = dma_ring_incr(entry, DMA_TX_RING_SZ);
1143
Rob Herringcbe157b2013-08-30 16:49:24 -05001144 /* Ensure tx_head update is visible to tx completion */
1145 smp_mb();
1146 if (unlikely(tx_dma_ring_space(priv) <= MAX_SKB_FRAGS)) {
Rob Herring97a3a9a2012-11-05 06:22:23 +00001147 netif_stop_queue(dev);
Rob Herringcbe157b2013-08-30 16:49:24 -05001148 /* Ensure netif_stop_queue is visible to tx completion */
1149 smp_mb();
1150 if (tx_dma_ring_space(priv) > MAX_SKB_FRAGS)
1151 netif_start_queue(dev);
1152 }
Rob Herring85c10f22011-11-22 17:18:19 +00001153 return NETDEV_TX_OK;
1154}
1155
1156static int xgmac_rx(struct xgmac_priv *priv, int limit)
1157{
1158 unsigned int entry;
1159 unsigned int count = 0;
1160 struct xgmac_dma_desc *p;
1161
1162 while (count < limit) {
1163 int ip_checksum;
1164 struct sk_buff *skb;
1165 int frame_len;
1166
Rob Herringdc574f12013-03-28 11:32:44 +00001167 if (!dma_ring_cnt(priv->rx_head, priv->rx_tail, DMA_RX_RING_SZ))
1168 break;
1169
Rob Herring85c10f22011-11-22 17:18:19 +00001170 entry = priv->rx_tail;
1171 p = priv->dma_rx + entry;
1172 if (desc_get_owner(p))
1173 break;
1174
1175 count++;
1176 priv->rx_tail = dma_ring_incr(priv->rx_tail, DMA_RX_RING_SZ);
1177
1178 /* read the status of the incoming frame */
1179 ip_checksum = desc_get_rx_status(priv, p);
1180 if (ip_checksum < 0)
1181 continue;
1182
1183 skb = priv->rx_skbuff[entry];
1184 if (unlikely(!skb)) {
1185 netdev_err(priv->dev, "Inconsistent Rx descriptor chain\n");
1186 break;
1187 }
1188 priv->rx_skbuff[entry] = NULL;
1189
1190 frame_len = desc_get_rx_frame_len(p);
1191 netdev_dbg(priv->dev, "RX frame size %d, COE status: %d\n",
1192 frame_len, ip_checksum);
1193
1194 skb_put(skb, frame_len);
1195 dma_unmap_single(priv->device, desc_get_buf_addr(p),
Rob Herring531cda22013-08-30 16:49:28 -05001196 priv->dma_buf_sz - NET_IP_ALIGN, DMA_FROM_DEVICE);
Rob Herring85c10f22011-11-22 17:18:19 +00001197
1198 skb->protocol = eth_type_trans(skb, priv->dev);
1199 skb->ip_summed = ip_checksum;
1200 if (ip_checksum == CHECKSUM_NONE)
1201 netif_receive_skb(skb);
1202 else
1203 napi_gro_receive(&priv->napi, skb);
1204 }
1205
1206 xgmac_rx_refill(priv);
1207
Rob Herring85c10f22011-11-22 17:18:19 +00001208 return count;
1209}
1210
1211/**
1212 * xgmac_poll - xgmac poll method (NAPI)
1213 * @napi : pointer to the napi structure.
1214 * @budget : maximum number of packets that the current CPU can receive from
1215 * all interfaces.
1216 * Description :
1217 * This function implements the the reception process.
1218 * Also it runs the TX completion thread
1219 */
1220static int xgmac_poll(struct napi_struct *napi, int budget)
1221{
1222 struct xgmac_priv *priv = container_of(napi,
1223 struct xgmac_priv, napi);
1224 int work_done = 0;
1225
1226 xgmac_tx_complete(priv);
1227 work_done = xgmac_rx(priv, budget);
1228
1229 if (work_done < budget) {
1230 napi_complete(napi);
Rob Herring0ec6d342012-11-05 06:22:21 +00001231 __raw_writel(DMA_INTR_DEFAULT_MASK, priv->base + XGMAC_DMA_INTR_ENA);
Rob Herring85c10f22011-11-22 17:18:19 +00001232 }
1233 return work_done;
1234}
1235
1236/**
1237 * xgmac_tx_timeout
1238 * @dev : Pointer to net device structure
1239 * Description: this function is called when a packet transmission fails to
1240 * complete within a reasonable tmrate. The driver will mark the error in the
1241 * netdev structure and arrange for the device to be reset to a sane state
1242 * in order to transmit a new packet.
1243 */
1244static void xgmac_tx_timeout(struct net_device *dev)
1245{
1246 struct xgmac_priv *priv = netdev_priv(dev);
Rob Herring8746f672013-08-30 16:49:21 -05001247 schedule_work(&priv->tx_timeout_work);
Rob Herring85c10f22011-11-22 17:18:19 +00001248}
1249
1250/**
1251 * xgmac_set_rx_mode - entry point for multicast addressing
1252 * @dev : pointer to the device structure
1253 * Description:
1254 * This function is a driver entry point which gets called by the kernel
1255 * whenever multicast addresses must be enabled/disabled.
1256 * Return value:
1257 * void.
1258 */
1259static void xgmac_set_rx_mode(struct net_device *dev)
1260{
1261 int i;
1262 struct xgmac_priv *priv = netdev_priv(dev);
1263 void __iomem *ioaddr = priv->base;
1264 unsigned int value = 0;
1265 u32 hash_filter[XGMAC_NUM_HASH];
1266 int reg = 1;
1267 struct netdev_hw_addr *ha;
1268 bool use_hash = false;
1269
1270 netdev_dbg(priv->dev, "# mcasts %d, # unicast %d\n",
1271 netdev_mc_count(dev), netdev_uc_count(dev));
1272
1273 if (dev->flags & IFF_PROMISC) {
1274 writel(XGMAC_FRAME_FILTER_PR, ioaddr + XGMAC_FRAME_FILTER);
1275 return;
1276 }
1277
1278 memset(hash_filter, 0, sizeof(hash_filter));
1279
1280 if (netdev_uc_count(dev) > XGMAC_MAX_FILTER_ADDR) {
1281 use_hash = true;
1282 value |= XGMAC_FRAME_FILTER_HUC | XGMAC_FRAME_FILTER_HPF;
1283 }
1284 netdev_for_each_uc_addr(ha, dev) {
1285 if (use_hash) {
1286 u32 bit_nr = ~ether_crc(ETH_ALEN, ha->addr) >> 23;
1287
1288 /* The most significant 4 bits determine the register to
1289 * use (H/L) while the other 5 bits determine the bit
1290 * within the register. */
1291 hash_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
1292 } else {
1293 xgmac_set_mac_addr(ioaddr, ha->addr, reg);
1294 reg++;
1295 }
1296 }
1297
1298 if (dev->flags & IFF_ALLMULTI) {
1299 value |= XGMAC_FRAME_FILTER_PM;
1300 goto out;
1301 }
1302
1303 if ((netdev_mc_count(dev) + reg - 1) > XGMAC_MAX_FILTER_ADDR) {
1304 use_hash = true;
1305 value |= XGMAC_FRAME_FILTER_HMC | XGMAC_FRAME_FILTER_HPF;
Rob Herring2ee68f62013-08-30 16:49:26 -05001306 } else {
1307 use_hash = false;
Rob Herring85c10f22011-11-22 17:18:19 +00001308 }
1309 netdev_for_each_mc_addr(ha, dev) {
1310 if (use_hash) {
1311 u32 bit_nr = ~ether_crc(ETH_ALEN, ha->addr) >> 23;
1312
1313 /* The most significant 4 bits determine the register to
1314 * use (H/L) while the other 5 bits determine the bit
1315 * within the register. */
1316 hash_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
1317 } else {
1318 xgmac_set_mac_addr(ioaddr, ha->addr, reg);
1319 reg++;
1320 }
1321 }
1322
1323out:
Rob Herring2ee68f62013-08-30 16:49:26 -05001324 for (i = reg; i < XGMAC_MAX_FILTER_ADDR; i++)
1325 xgmac_set_mac_addr(ioaddr, NULL, reg);
Rob Herring85c10f22011-11-22 17:18:19 +00001326 for (i = 0; i < XGMAC_NUM_HASH; i++)
1327 writel(hash_filter[i], ioaddr + XGMAC_HASH(i));
1328
1329 writel(value, ioaddr + XGMAC_FRAME_FILTER);
1330}
1331
1332/**
1333 * xgmac_change_mtu - entry point to change MTU size for the device.
1334 * @dev : device pointer.
1335 * @new_mtu : the new MTU size for the device.
1336 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
1337 * to drive packet transmission. Ethernet has an MTU of 1500 octets
1338 * (ETH_DATA_LEN). This value can be changed with ifconfig.
1339 * Return value:
1340 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1341 * file on failure.
1342 */
1343static int xgmac_change_mtu(struct net_device *dev, int new_mtu)
1344{
1345 struct xgmac_priv *priv = netdev_priv(dev);
1346 int old_mtu;
1347
1348 if ((new_mtu < 46) || (new_mtu > MAX_MTU)) {
1349 netdev_err(priv->dev, "invalid MTU, max MTU is: %d\n", MAX_MTU);
1350 return -EINVAL;
1351 }
1352
1353 old_mtu = dev->mtu;
1354 dev->mtu = new_mtu;
1355
1356 /* return early if the buffer sizes will not change */
1357 if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
1358 return 0;
1359 if (old_mtu == new_mtu)
1360 return 0;
1361
1362 /* Stop everything, get ready to change the MTU */
1363 if (!netif_running(dev))
1364 return 0;
1365
1366 /* Bring the interface down and then back up */
1367 xgmac_stop(dev);
1368 return xgmac_open(dev);
1369}
1370
1371static irqreturn_t xgmac_pmt_interrupt(int irq, void *dev_id)
1372{
1373 u32 intr_status;
1374 struct net_device *dev = (struct net_device *)dev_id;
1375 struct xgmac_priv *priv = netdev_priv(dev);
1376 void __iomem *ioaddr = priv->base;
1377
Rob Herring0ec6d342012-11-05 06:22:21 +00001378 intr_status = __raw_readl(ioaddr + XGMAC_INT_STAT);
Rob Herring85c10f22011-11-22 17:18:19 +00001379 if (intr_status & XGMAC_INT_STAT_PMT) {
1380 netdev_dbg(priv->dev, "received Magic frame\n");
1381 /* clear the PMT bits 5 and 6 by reading the PMT */
1382 readl(ioaddr + XGMAC_PMT);
1383 }
1384 return IRQ_HANDLED;
1385}
1386
1387static irqreturn_t xgmac_interrupt(int irq, void *dev_id)
1388{
1389 u32 intr_status;
Rob Herring85c10f22011-11-22 17:18:19 +00001390 struct net_device *dev = (struct net_device *)dev_id;
1391 struct xgmac_priv *priv = netdev_priv(dev);
1392 struct xgmac_extra_stats *x = &priv->xstats;
1393
1394 /* read the status register (CSR5) */
Rob Herring0ec6d342012-11-05 06:22:21 +00001395 intr_status = __raw_readl(priv->base + XGMAC_DMA_STATUS);
1396 intr_status &= __raw_readl(priv->base + XGMAC_DMA_INTR_ENA);
1397 __raw_writel(intr_status, priv->base + XGMAC_DMA_STATUS);
Rob Herring85c10f22011-11-22 17:18:19 +00001398
1399 /* It displays the DMA process states (CSR5 register) */
1400 /* ABNORMAL interrupts */
1401 if (unlikely(intr_status & DMA_STATUS_AIS)) {
1402 if (intr_status & DMA_STATUS_TJT) {
1403 netdev_err(priv->dev, "transmit jabber\n");
1404 x->tx_jabber++;
1405 }
1406 if (intr_status & DMA_STATUS_RU)
1407 x->rx_buf_unav++;
1408 if (intr_status & DMA_STATUS_RPS) {
1409 netdev_err(priv->dev, "receive process stopped\n");
1410 x->rx_process_stopped++;
1411 }
1412 if (intr_status & DMA_STATUS_ETI) {
1413 netdev_err(priv->dev, "transmit early interrupt\n");
1414 x->tx_early++;
1415 }
1416 if (intr_status & DMA_STATUS_TPS) {
1417 netdev_err(priv->dev, "transmit process stopped\n");
1418 x->tx_process_stopped++;
Rob Herring8746f672013-08-30 16:49:21 -05001419 schedule_work(&priv->tx_timeout_work);
Rob Herring85c10f22011-11-22 17:18:19 +00001420 }
1421 if (intr_status & DMA_STATUS_FBI) {
1422 netdev_err(priv->dev, "fatal bus error\n");
1423 x->fatal_bus_error++;
Rob Herring85c10f22011-11-22 17:18:19 +00001424 }
Rob Herring85c10f22011-11-22 17:18:19 +00001425 }
1426
1427 /* TX/RX NORMAL interrupts */
Rob Herring97a3a9a2012-11-05 06:22:23 +00001428 if (intr_status & (DMA_STATUS_RI | DMA_STATUS_TU | DMA_STATUS_TI)) {
Rob Herring0ec6d342012-11-05 06:22:21 +00001429 __raw_writel(DMA_INTR_ABNORMAL, priv->base + XGMAC_DMA_INTR_ENA);
Rob Herring85c10f22011-11-22 17:18:19 +00001430 napi_schedule(&priv->napi);
1431 }
1432
1433 return IRQ_HANDLED;
1434}
1435
1436#ifdef CONFIG_NET_POLL_CONTROLLER
1437/* Polling receive - used by NETCONSOLE and other diagnostic tools
1438 * to allow network I/O with interrupts disabled. */
1439static void xgmac_poll_controller(struct net_device *dev)
1440{
1441 disable_irq(dev->irq);
1442 xgmac_interrupt(dev->irq, dev);
1443 enable_irq(dev->irq);
1444}
1445#endif
1446
stephen hemmingerbd601cc2012-01-04 13:01:16 +00001447static struct rtnl_link_stats64 *
Rob Herring85c10f22011-11-22 17:18:19 +00001448xgmac_get_stats64(struct net_device *dev,
1449 struct rtnl_link_stats64 *storage)
1450{
1451 struct xgmac_priv *priv = netdev_priv(dev);
1452 void __iomem *base = priv->base;
1453 u32 count;
1454
1455 spin_lock_bh(&priv->stats_lock);
1456 writel(XGMAC_MMC_CTRL_CNT_FRZ, base + XGMAC_MMC_CTRL);
1457
1458 storage->rx_bytes = readl(base + XGMAC_MMC_RXOCTET_G_LO);
1459 storage->rx_bytes |= (u64)(readl(base + XGMAC_MMC_RXOCTET_G_HI)) << 32;
1460
1461 storage->rx_packets = readl(base + XGMAC_MMC_RXFRAME_GB_LO);
1462 storage->multicast = readl(base + XGMAC_MMC_RXMCFRAME_G);
1463 storage->rx_crc_errors = readl(base + XGMAC_MMC_RXCRCERR);
1464 storage->rx_length_errors = readl(base + XGMAC_MMC_RXLENGTHERR);
1465 storage->rx_missed_errors = readl(base + XGMAC_MMC_RXOVERFLOW);
1466
1467 storage->tx_bytes = readl(base + XGMAC_MMC_TXOCTET_G_LO);
1468 storage->tx_bytes |= (u64)(readl(base + XGMAC_MMC_TXOCTET_G_HI)) << 32;
1469
1470 count = readl(base + XGMAC_MMC_TXFRAME_GB_LO);
1471 storage->tx_errors = count - readl(base + XGMAC_MMC_TXFRAME_G_LO);
1472 storage->tx_packets = count;
1473 storage->tx_fifo_errors = readl(base + XGMAC_MMC_TXUNDERFLOW);
1474
1475 writel(0, base + XGMAC_MMC_CTRL);
1476 spin_unlock_bh(&priv->stats_lock);
1477 return storage;
1478}
1479
1480static int xgmac_set_mac_address(struct net_device *dev, void *p)
1481{
1482 struct xgmac_priv *priv = netdev_priv(dev);
1483 void __iomem *ioaddr = priv->base;
1484 struct sockaddr *addr = p;
1485
1486 if (!is_valid_ether_addr(addr->sa_data))
1487 return -EADDRNOTAVAIL;
1488
1489 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
1490
1491 xgmac_set_mac_addr(ioaddr, dev->dev_addr, 0);
1492
1493 return 0;
1494}
1495
1496static int xgmac_set_features(struct net_device *dev, netdev_features_t features)
1497{
1498 u32 ctrl;
1499 struct xgmac_priv *priv = netdev_priv(dev);
1500 void __iomem *ioaddr = priv->base;
Dan Carpentercf62cb72013-04-25 10:44:20 +03001501 netdev_features_t changed = dev->features ^ features;
Rob Herring85c10f22011-11-22 17:18:19 +00001502
1503 if (!(changed & NETIF_F_RXCSUM))
1504 return 0;
1505
1506 ctrl = readl(ioaddr + XGMAC_CONTROL);
1507 if (features & NETIF_F_RXCSUM)
1508 ctrl |= XGMAC_CONTROL_IPC;
1509 else
1510 ctrl &= ~XGMAC_CONTROL_IPC;
1511 writel(ctrl, ioaddr + XGMAC_CONTROL);
1512
1513 return 0;
1514}
1515
1516static const struct net_device_ops xgmac_netdev_ops = {
1517 .ndo_open = xgmac_open,
1518 .ndo_start_xmit = xgmac_xmit,
1519 .ndo_stop = xgmac_stop,
1520 .ndo_change_mtu = xgmac_change_mtu,
1521 .ndo_set_rx_mode = xgmac_set_rx_mode,
1522 .ndo_tx_timeout = xgmac_tx_timeout,
1523 .ndo_get_stats64 = xgmac_get_stats64,
1524#ifdef CONFIG_NET_POLL_CONTROLLER
1525 .ndo_poll_controller = xgmac_poll_controller,
1526#endif
1527 .ndo_set_mac_address = xgmac_set_mac_address,
1528 .ndo_set_features = xgmac_set_features,
1529};
1530
1531static int xgmac_ethtool_getsettings(struct net_device *dev,
1532 struct ethtool_cmd *cmd)
1533{
1534 cmd->autoneg = 0;
1535 cmd->duplex = DUPLEX_FULL;
1536 ethtool_cmd_speed_set(cmd, 10000);
1537 cmd->supported = 0;
1538 cmd->advertising = 0;
1539 cmd->transceiver = XCVR_INTERNAL;
1540 return 0;
1541}
1542
1543static void xgmac_get_pauseparam(struct net_device *netdev,
1544 struct ethtool_pauseparam *pause)
1545{
1546 struct xgmac_priv *priv = netdev_priv(netdev);
1547
1548 pause->rx_pause = priv->rx_pause;
1549 pause->tx_pause = priv->tx_pause;
1550}
1551
1552static int xgmac_set_pauseparam(struct net_device *netdev,
1553 struct ethtool_pauseparam *pause)
1554{
1555 struct xgmac_priv *priv = netdev_priv(netdev);
1556
1557 if (pause->autoneg)
1558 return -EINVAL;
1559
1560 return xgmac_set_flow_ctrl(priv, pause->rx_pause, pause->tx_pause);
1561}
1562
1563struct xgmac_stats {
1564 char stat_string[ETH_GSTRING_LEN];
1565 int stat_offset;
1566 bool is_reg;
1567};
1568
1569#define XGMAC_STAT(m) \
1570 { #m, offsetof(struct xgmac_priv, xstats.m), false }
1571#define XGMAC_HW_STAT(m, reg_offset) \
1572 { #m, reg_offset, true }
1573
1574static const struct xgmac_stats xgmac_gstrings_stats[] = {
1575 XGMAC_STAT(tx_frame_flushed),
1576 XGMAC_STAT(tx_payload_error),
1577 XGMAC_STAT(tx_ip_header_error),
1578 XGMAC_STAT(tx_local_fault),
1579 XGMAC_STAT(tx_remote_fault),
1580 XGMAC_STAT(tx_early),
1581 XGMAC_STAT(tx_process_stopped),
1582 XGMAC_STAT(tx_jabber),
1583 XGMAC_STAT(rx_buf_unav),
1584 XGMAC_STAT(rx_process_stopped),
1585 XGMAC_STAT(rx_payload_error),
1586 XGMAC_STAT(rx_ip_header_error),
1587 XGMAC_STAT(rx_da_filter_fail),
Rob Herring85c10f22011-11-22 17:18:19 +00001588 XGMAC_STAT(fatal_bus_error),
1589 XGMAC_HW_STAT(rx_watchdog, XGMAC_MMC_RXWATCHDOG),
1590 XGMAC_HW_STAT(tx_vlan, XGMAC_MMC_TXVLANFRAME),
1591 XGMAC_HW_STAT(rx_vlan, XGMAC_MMC_RXVLANFRAME),
1592 XGMAC_HW_STAT(tx_pause, XGMAC_MMC_TXPAUSEFRAME),
1593 XGMAC_HW_STAT(rx_pause, XGMAC_MMC_RXPAUSEFRAME),
1594};
1595#define XGMAC_STATS_LEN ARRAY_SIZE(xgmac_gstrings_stats)
1596
1597static void xgmac_get_ethtool_stats(struct net_device *dev,
1598 struct ethtool_stats *dummy,
1599 u64 *data)
1600{
1601 struct xgmac_priv *priv = netdev_priv(dev);
1602 void *p = priv;
1603 int i;
1604
1605 for (i = 0; i < XGMAC_STATS_LEN; i++) {
1606 if (xgmac_gstrings_stats[i].is_reg)
1607 *data++ = readl(priv->base +
1608 xgmac_gstrings_stats[i].stat_offset);
1609 else
1610 *data++ = *(u32 *)(p +
1611 xgmac_gstrings_stats[i].stat_offset);
1612 }
1613}
1614
1615static int xgmac_get_sset_count(struct net_device *netdev, int sset)
1616{
1617 switch (sset) {
1618 case ETH_SS_STATS:
1619 return XGMAC_STATS_LEN;
1620 default:
1621 return -EINVAL;
1622 }
1623}
1624
1625static void xgmac_get_strings(struct net_device *dev, u32 stringset,
1626 u8 *data)
1627{
1628 int i;
1629 u8 *p = data;
1630
1631 switch (stringset) {
1632 case ETH_SS_STATS:
1633 for (i = 0; i < XGMAC_STATS_LEN; i++) {
1634 memcpy(p, xgmac_gstrings_stats[i].stat_string,
1635 ETH_GSTRING_LEN);
1636 p += ETH_GSTRING_LEN;
1637 }
1638 break;
1639 default:
1640 WARN_ON(1);
1641 break;
1642 }
1643}
1644
1645static void xgmac_get_wol(struct net_device *dev,
1646 struct ethtool_wolinfo *wol)
1647{
1648 struct xgmac_priv *priv = netdev_priv(dev);
1649
1650 if (device_can_wakeup(priv->device)) {
1651 wol->supported = WAKE_MAGIC | WAKE_UCAST;
1652 wol->wolopts = priv->wolopts;
1653 }
1654}
1655
1656static int xgmac_set_wol(struct net_device *dev,
1657 struct ethtool_wolinfo *wol)
1658{
1659 struct xgmac_priv *priv = netdev_priv(dev);
1660 u32 support = WAKE_MAGIC | WAKE_UCAST;
1661
1662 if (!device_can_wakeup(priv->device))
1663 return -ENOTSUPP;
1664
1665 if (wol->wolopts & ~support)
1666 return -EINVAL;
1667
1668 priv->wolopts = wol->wolopts;
1669
1670 if (wol->wolopts) {
1671 device_set_wakeup_enable(priv->device, 1);
1672 enable_irq_wake(dev->irq);
1673 } else {
1674 device_set_wakeup_enable(priv->device, 0);
1675 disable_irq_wake(dev->irq);
1676 }
1677
1678 return 0;
1679}
1680
stephen hemmingerbd601cc2012-01-04 13:01:16 +00001681static const struct ethtool_ops xgmac_ethtool_ops = {
Rob Herring85c10f22011-11-22 17:18:19 +00001682 .get_settings = xgmac_ethtool_getsettings,
1683 .get_link = ethtool_op_get_link,
1684 .get_pauseparam = xgmac_get_pauseparam,
1685 .set_pauseparam = xgmac_set_pauseparam,
1686 .get_ethtool_stats = xgmac_get_ethtool_stats,
1687 .get_strings = xgmac_get_strings,
1688 .get_wol = xgmac_get_wol,
1689 .set_wol = xgmac_set_wol,
1690 .get_sset_count = xgmac_get_sset_count,
1691};
1692
1693/**
1694 * xgmac_probe
1695 * @pdev: platform device pointer
1696 * Description: the driver is initialized through platform_device.
1697 */
1698static int xgmac_probe(struct platform_device *pdev)
1699{
1700 int ret = 0;
1701 struct resource *res;
1702 struct net_device *ndev = NULL;
1703 struct xgmac_priv *priv = NULL;
1704 u32 uid;
1705
1706 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1707 if (!res)
1708 return -ENODEV;
1709
1710 if (!request_mem_region(res->start, resource_size(res), pdev->name))
1711 return -EBUSY;
1712
1713 ndev = alloc_etherdev(sizeof(struct xgmac_priv));
1714 if (!ndev) {
1715 ret = -ENOMEM;
1716 goto err_alloc;
1717 }
1718
1719 SET_NETDEV_DEV(ndev, &pdev->dev);
1720 priv = netdev_priv(ndev);
1721 platform_set_drvdata(pdev, ndev);
1722 ether_setup(ndev);
1723 ndev->netdev_ops = &xgmac_netdev_ops;
1724 SET_ETHTOOL_OPS(ndev, &xgmac_ethtool_ops);
1725 spin_lock_init(&priv->stats_lock);
Rob Herring8746f672013-08-30 16:49:21 -05001726 INIT_WORK(&priv->tx_timeout_work, xgmac_tx_timeout_work);
Rob Herring85c10f22011-11-22 17:18:19 +00001727
1728 priv->device = &pdev->dev;
1729 priv->dev = ndev;
1730 priv->rx_pause = 1;
1731 priv->tx_pause = 1;
1732
1733 priv->base = ioremap(res->start, resource_size(res));
1734 if (!priv->base) {
1735 netdev_err(ndev, "ioremap failed\n");
1736 ret = -ENOMEM;
1737 goto err_io;
1738 }
1739
1740 uid = readl(priv->base + XGMAC_VERSION);
1741 netdev_info(ndev, "h/w version is 0x%x\n", uid);
1742
1743 writel(0, priv->base + XGMAC_DMA_INTR_ENA);
1744 ndev->irq = platform_get_irq(pdev, 0);
1745 if (ndev->irq == -ENXIO) {
1746 netdev_err(ndev, "No irq resource\n");
1747 ret = ndev->irq;
1748 goto err_irq;
1749 }
1750
1751 ret = request_irq(ndev->irq, xgmac_interrupt, 0,
1752 dev_name(&pdev->dev), ndev);
1753 if (ret < 0) {
1754 netdev_err(ndev, "Could not request irq %d - ret %d)\n",
1755 ndev->irq, ret);
1756 goto err_irq;
1757 }
1758
1759 priv->pmt_irq = platform_get_irq(pdev, 1);
1760 if (priv->pmt_irq == -ENXIO) {
1761 netdev_err(ndev, "No pmt irq resource\n");
1762 ret = priv->pmt_irq;
1763 goto err_pmt_irq;
1764 }
1765
1766 ret = request_irq(priv->pmt_irq, xgmac_pmt_interrupt, 0,
1767 dev_name(&pdev->dev), ndev);
1768 if (ret < 0) {
1769 netdev_err(ndev, "Could not request irq %d - ret %d)\n",
1770 priv->pmt_irq, ret);
1771 goto err_pmt_irq;
1772 }
1773
1774 device_set_wakeup_capable(&pdev->dev, 1);
1775 if (device_can_wakeup(priv->device))
1776 priv->wolopts = WAKE_MAGIC; /* Magic Frame as default */
1777
Rob Herring50ae3c22013-08-30 16:49:19 -05001778 ndev->hw_features = NETIF_F_SG | NETIF_F_HIGHDMA;
Rob Herring85c10f22011-11-22 17:18:19 +00001779 if (readl(priv->base + XGMAC_DMA_HW_FEATURE) & DMA_HW_FEAT_TXCOESEL)
1780 ndev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
1781 NETIF_F_RXCSUM;
1782 ndev->features |= ndev->hw_features;
1783 ndev->priv_flags |= IFF_UNICAST_FLT;
1784
1785 /* Get the MAC address */
1786 xgmac_get_mac_addr(priv->base, ndev->dev_addr, 0);
1787 if (!is_valid_ether_addr(ndev->dev_addr))
1788 netdev_warn(ndev, "MAC address %pM not valid",
1789 ndev->dev_addr);
1790
1791 netif_napi_add(ndev, &priv->napi, xgmac_poll, 64);
1792 ret = register_netdev(ndev);
1793 if (ret)
1794 goto err_reg;
1795
1796 return 0;
1797
1798err_reg:
1799 netif_napi_del(&priv->napi);
1800 free_irq(priv->pmt_irq, ndev);
1801err_pmt_irq:
1802 free_irq(ndev->irq, ndev);
1803err_irq:
1804 iounmap(priv->base);
1805err_io:
1806 free_netdev(ndev);
1807err_alloc:
1808 release_mem_region(res->start, resource_size(res));
Rob Herring85c10f22011-11-22 17:18:19 +00001809 return ret;
1810}
1811
1812/**
1813 * xgmac_dvr_remove
1814 * @pdev: platform device pointer
1815 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
1816 * changes the link status, releases the DMA descriptor rings,
1817 * unregisters the MDIO bus and unmaps the allocated memory.
1818 */
1819static int xgmac_remove(struct platform_device *pdev)
1820{
1821 struct net_device *ndev = platform_get_drvdata(pdev);
1822 struct xgmac_priv *priv = netdev_priv(ndev);
1823 struct resource *res;
1824
1825 xgmac_mac_disable(priv->base);
1826
1827 /* Free the IRQ lines */
1828 free_irq(ndev->irq, ndev);
1829 free_irq(priv->pmt_irq, ndev);
1830
Rob Herring85c10f22011-11-22 17:18:19 +00001831 unregister_netdev(ndev);
1832 netif_napi_del(&priv->napi);
1833
1834 iounmap(priv->base);
1835 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1836 release_mem_region(res->start, resource_size(res));
1837
1838 free_netdev(ndev);
1839
1840 return 0;
1841}
1842
1843#ifdef CONFIG_PM_SLEEP
1844static void xgmac_pmt(void __iomem *ioaddr, unsigned long mode)
1845{
1846 unsigned int pmt = 0;
1847
1848 if (mode & WAKE_MAGIC)
Rob Herringe6c38272013-03-28 11:32:45 +00001849 pmt |= XGMAC_PMT_POWERDOWN | XGMAC_PMT_MAGIC_PKT_EN;
Rob Herring85c10f22011-11-22 17:18:19 +00001850 if (mode & WAKE_UCAST)
1851 pmt |= XGMAC_PMT_POWERDOWN | XGMAC_PMT_GLBL_UNICAST;
1852
1853 writel(pmt, ioaddr + XGMAC_PMT);
1854}
1855
1856static int xgmac_suspend(struct device *dev)
1857{
1858 struct net_device *ndev = platform_get_drvdata(to_platform_device(dev));
1859 struct xgmac_priv *priv = netdev_priv(ndev);
1860 u32 value;
1861
1862 if (!ndev || !netif_running(ndev))
1863 return 0;
1864
1865 netif_device_detach(ndev);
1866 napi_disable(&priv->napi);
1867 writel(0, priv->base + XGMAC_DMA_INTR_ENA);
1868
1869 if (device_may_wakeup(priv->device)) {
1870 /* Stop TX/RX DMA Only */
1871 value = readl(priv->base + XGMAC_DMA_CONTROL);
1872 value &= ~(DMA_CONTROL_ST | DMA_CONTROL_SR);
1873 writel(value, priv->base + XGMAC_DMA_CONTROL);
1874
1875 xgmac_pmt(priv->base, priv->wolopts);
1876 } else
1877 xgmac_mac_disable(priv->base);
1878
1879 return 0;
1880}
1881
1882static int xgmac_resume(struct device *dev)
1883{
1884 struct net_device *ndev = platform_get_drvdata(to_platform_device(dev));
1885 struct xgmac_priv *priv = netdev_priv(ndev);
1886 void __iomem *ioaddr = priv->base;
1887
1888 if (!netif_running(ndev))
1889 return 0;
1890
1891 xgmac_pmt(ioaddr, 0);
1892
1893 /* Enable the MAC and DMA */
1894 xgmac_mac_enable(ioaddr);
1895 writel(DMA_INTR_DEFAULT_MASK, ioaddr + XGMAC_DMA_STATUS);
1896 writel(DMA_INTR_DEFAULT_MASK, ioaddr + XGMAC_DMA_INTR_ENA);
1897
1898 netif_device_attach(ndev);
1899 napi_enable(&priv->napi);
1900
1901 return 0;
1902}
Fabio Estevamc132cf52013-04-16 09:28:30 +00001903#endif /* CONFIG_PM_SLEEP */
Rob Herring85c10f22011-11-22 17:18:19 +00001904
1905static SIMPLE_DEV_PM_OPS(xgmac_pm_ops, xgmac_suspend, xgmac_resume);
Rob Herring85c10f22011-11-22 17:18:19 +00001906
1907static const struct of_device_id xgmac_of_match[] = {
1908 { .compatible = "calxeda,hb-xgmac", },
1909 {},
1910};
1911MODULE_DEVICE_TABLE(of, xgmac_of_match);
1912
1913static struct platform_driver xgmac_driver = {
1914 .driver = {
1915 .name = "calxedaxgmac",
1916 .of_match_table = xgmac_of_match,
1917 },
1918 .probe = xgmac_probe,
1919 .remove = xgmac_remove,
Fabio Estevamc132cf52013-04-16 09:28:30 +00001920 .driver.pm = &xgmac_pm_ops,
Rob Herring85c10f22011-11-22 17:18:19 +00001921};
1922
1923module_platform_driver(xgmac_driver);
1924
1925MODULE_AUTHOR("Calxeda, Inc.");
1926MODULE_DESCRIPTION("Calxeda 10G XGMAC driver");
1927MODULE_LICENSE("GPL v2");