blob: c49447f31acc534f7f00e115be9830ac595ce36f [file] [log] [blame]
Jiri Pirko31557f02015-07-29 23:33:49 +02001/*
2 * drivers/net/ethernet/mellanox/mlxsw/switchx2.c
3 * Copyright (c) 2015 Mellanox Technologies. All rights reserved.
4 * Copyright (c) 2015 Jiri Pirko <jiri@mellanox.com>
5 * Copyright (c) 2015 Ido Schimmel <idosch@mellanox.com>
6 * Copyright (c) 2015 Elad Raz <eladr@mellanox.com>
7 *
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions are met:
10 *
11 * 1. Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in the
15 * documentation and/or other materials provided with the distribution.
16 * 3. Neither the names of the copyright holders nor the names of its
17 * contributors may be used to endorse or promote products derived from
18 * this software without specific prior written permission.
19 *
20 * Alternatively, this software may be distributed under the terms of the
21 * GNU General Public License ("GPL") version 2 as published by the Free
22 * Software Foundation.
23 *
24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
28 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
29 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
30 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
31 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
32 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
33 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
34 * POSSIBILITY OF SUCH DAMAGE.
35 */
36
37#include <linux/kernel.h>
38#include <linux/module.h>
39#include <linux/types.h>
40#include <linux/netdevice.h>
41#include <linux/etherdevice.h>
42#include <linux/slab.h>
43#include <linux/device.h>
44#include <linux/skbuff.h>
45#include <linux/if_vlan.h>
Jiri Pirkoc4745502016-02-26 17:32:26 +010046#include <net/devlink.h>
Jiri Pirko31557f02015-07-29 23:33:49 +020047#include <net/switchdev.h>
48#include <generated/utsrelease.h>
49
50#include "core.h"
51#include "reg.h"
52#include "port.h"
53#include "trap.h"
54#include "txheader.h"
55
56static const char mlxsw_sx_driver_name[] = "mlxsw_switchx2";
57static const char mlxsw_sx_driver_version[] = "1.0";
58
59struct mlxsw_sx_port;
60
Jiri Pirko31557f02015-07-29 23:33:49 +020061struct mlxsw_sx {
62 struct mlxsw_sx_port **ports;
63 struct mlxsw_core *core;
64 const struct mlxsw_bus_info *bus_info;
Jiri Pirkoffe05322015-10-15 17:43:16 +020065 u8 hw_id[ETH_ALEN];
Jiri Pirko31557f02015-07-29 23:33:49 +020066};
67
68struct mlxsw_sx_port_pcpu_stats {
69 u64 rx_packets;
70 u64 rx_bytes;
71 u64 tx_packets;
72 u64 tx_bytes;
73 struct u64_stats_sync syncp;
74 u32 tx_dropped;
75};
76
77struct mlxsw_sx_port {
78 struct net_device *dev;
79 struct mlxsw_sx_port_pcpu_stats __percpu *pcpu_stats;
80 struct mlxsw_sx *mlxsw_sx;
81 u8 local_port;
Jiri Pirkoc4745502016-02-26 17:32:26 +010082 struct devlink_port devlink_port;
Jiri Pirko31557f02015-07-29 23:33:49 +020083};
84
85/* tx_hdr_version
86 * Tx header version.
87 * Must be set to 0.
88 */
89MLXSW_ITEM32(tx, hdr, version, 0x00, 28, 4);
90
91/* tx_hdr_ctl
92 * Packet control type.
93 * 0 - Ethernet control (e.g. EMADs, LACP)
94 * 1 - Ethernet data
95 */
96MLXSW_ITEM32(tx, hdr, ctl, 0x00, 26, 2);
97
98/* tx_hdr_proto
99 * Packet protocol type. Must be set to 1 (Ethernet).
100 */
101MLXSW_ITEM32(tx, hdr, proto, 0x00, 21, 3);
102
103/* tx_hdr_etclass
104 * Egress TClass to be used on the egress device on the egress port.
105 * The MSB is specified in the 'ctclass3' field.
106 * Range is 0-15, where 15 is the highest priority.
107 */
108MLXSW_ITEM32(tx, hdr, etclass, 0x00, 18, 3);
109
110/* tx_hdr_swid
111 * Switch partition ID.
112 */
113MLXSW_ITEM32(tx, hdr, swid, 0x00, 12, 3);
114
115/* tx_hdr_port_mid
116 * Destination local port for unicast packets.
117 * Destination multicast ID for multicast packets.
118 *
119 * Control packets are directed to a specific egress port, while data
120 * packets are transmitted through the CPU port (0) into the switch partition,
121 * where forwarding rules are applied.
122 */
123MLXSW_ITEM32(tx, hdr, port_mid, 0x04, 16, 16);
124
125/* tx_hdr_ctclass3
126 * See field 'etclass'.
127 */
128MLXSW_ITEM32(tx, hdr, ctclass3, 0x04, 14, 1);
129
130/* tx_hdr_rdq
131 * RDQ for control packets sent to remote CPU.
132 * Must be set to 0x1F for EMADs, otherwise 0.
133 */
134MLXSW_ITEM32(tx, hdr, rdq, 0x04, 9, 5);
135
136/* tx_hdr_cpu_sig
137 * Signature control for packets going to CPU. Must be set to 0.
138 */
139MLXSW_ITEM32(tx, hdr, cpu_sig, 0x04, 0, 9);
140
141/* tx_hdr_sig
142 * Stacking protocl signature. Must be set to 0xE0E0.
143 */
144MLXSW_ITEM32(tx, hdr, sig, 0x0C, 16, 16);
145
146/* tx_hdr_stclass
147 * Stacking TClass.
148 */
149MLXSW_ITEM32(tx, hdr, stclass, 0x0C, 13, 3);
150
151/* tx_hdr_emad
152 * EMAD bit. Must be set for EMADs.
153 */
154MLXSW_ITEM32(tx, hdr, emad, 0x0C, 5, 1);
155
156/* tx_hdr_type
157 * 0 - Data packets
158 * 6 - Control packets
159 */
160MLXSW_ITEM32(tx, hdr, type, 0x0C, 0, 4);
161
162static void mlxsw_sx_txhdr_construct(struct sk_buff *skb,
163 const struct mlxsw_tx_info *tx_info)
164{
165 char *txhdr = skb_push(skb, MLXSW_TXHDR_LEN);
166 bool is_emad = tx_info->is_emad;
167
168 memset(txhdr, 0, MLXSW_TXHDR_LEN);
169
170 /* We currently set default values for the egress tclass (QoS). */
171 mlxsw_tx_hdr_version_set(txhdr, MLXSW_TXHDR_VERSION_0);
172 mlxsw_tx_hdr_ctl_set(txhdr, MLXSW_TXHDR_ETH_CTL);
173 mlxsw_tx_hdr_proto_set(txhdr, MLXSW_TXHDR_PROTO_ETH);
174 mlxsw_tx_hdr_etclass_set(txhdr, is_emad ? MLXSW_TXHDR_ETCLASS_6 :
175 MLXSW_TXHDR_ETCLASS_5);
176 mlxsw_tx_hdr_swid_set(txhdr, 0);
177 mlxsw_tx_hdr_port_mid_set(txhdr, tx_info->local_port);
178 mlxsw_tx_hdr_ctclass3_set(txhdr, MLXSW_TXHDR_CTCLASS3);
179 mlxsw_tx_hdr_rdq_set(txhdr, is_emad ? MLXSW_TXHDR_RDQ_EMAD :
180 MLXSW_TXHDR_RDQ_OTHER);
181 mlxsw_tx_hdr_cpu_sig_set(txhdr, MLXSW_TXHDR_CPU_SIG);
182 mlxsw_tx_hdr_sig_set(txhdr, MLXSW_TXHDR_SIG);
183 mlxsw_tx_hdr_stclass_set(txhdr, MLXSW_TXHDR_STCLASS_NONE);
184 mlxsw_tx_hdr_emad_set(txhdr, is_emad ? MLXSW_TXHDR_EMAD :
185 MLXSW_TXHDR_NOT_EMAD);
186 mlxsw_tx_hdr_type_set(txhdr, MLXSW_TXHDR_TYPE_CONTROL);
187}
188
189static int mlxsw_sx_port_admin_status_set(struct mlxsw_sx_port *mlxsw_sx_port,
190 bool is_up)
191{
192 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
193 char paos_pl[MLXSW_REG_PAOS_LEN];
194
195 mlxsw_reg_paos_pack(paos_pl, mlxsw_sx_port->local_port,
196 is_up ? MLXSW_PORT_ADMIN_STATUS_UP :
197 MLXSW_PORT_ADMIN_STATUS_DOWN);
198 return mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(paos), paos_pl);
199}
200
201static int mlxsw_sx_port_oper_status_get(struct mlxsw_sx_port *mlxsw_sx_port,
202 bool *p_is_up)
203{
204 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
205 char paos_pl[MLXSW_REG_PAOS_LEN];
206 u8 oper_status;
207 int err;
208
209 mlxsw_reg_paos_pack(paos_pl, mlxsw_sx_port->local_port, 0);
210 err = mlxsw_reg_query(mlxsw_sx->core, MLXSW_REG(paos), paos_pl);
211 if (err)
212 return err;
213 oper_status = mlxsw_reg_paos_oper_status_get(paos_pl);
214 *p_is_up = oper_status == MLXSW_PORT_ADMIN_STATUS_UP ? true : false;
215 return 0;
216}
217
218static int mlxsw_sx_port_mtu_set(struct mlxsw_sx_port *mlxsw_sx_port, u16 mtu)
219{
220 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
221 char pmtu_pl[MLXSW_REG_PMTU_LEN];
222 int max_mtu;
223 int err;
224
225 mtu += MLXSW_TXHDR_LEN + ETH_HLEN;
226 mlxsw_reg_pmtu_pack(pmtu_pl, mlxsw_sx_port->local_port, 0);
227 err = mlxsw_reg_query(mlxsw_sx->core, MLXSW_REG(pmtu), pmtu_pl);
228 if (err)
229 return err;
230 max_mtu = mlxsw_reg_pmtu_max_mtu_get(pmtu_pl);
231
232 if (mtu > max_mtu)
233 return -EINVAL;
234
235 mlxsw_reg_pmtu_pack(pmtu_pl, mlxsw_sx_port->local_port, mtu);
236 return mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(pmtu), pmtu_pl);
237}
238
239static int mlxsw_sx_port_swid_set(struct mlxsw_sx_port *mlxsw_sx_port, u8 swid)
240{
241 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
242 char pspa_pl[MLXSW_REG_PSPA_LEN];
243
244 mlxsw_reg_pspa_pack(pspa_pl, swid, mlxsw_sx_port->local_port);
245 return mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(pspa), pspa_pl);
246}
247
Ido Schimmele61011b2015-08-06 16:41:53 +0200248static int
249mlxsw_sx_port_system_port_mapping_set(struct mlxsw_sx_port *mlxsw_sx_port)
250{
251 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
252 char sspr_pl[MLXSW_REG_SSPR_LEN];
253
254 mlxsw_reg_sspr_pack(sspr_pl, mlxsw_sx_port->local_port);
255 return mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(sspr), sspr_pl);
256}
257
Jiri Pirko31557f02015-07-29 23:33:49 +0200258static int mlxsw_sx_port_module_check(struct mlxsw_sx_port *mlxsw_sx_port,
259 bool *p_usable)
260{
261 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
262 char pmlp_pl[MLXSW_REG_PMLP_LEN];
263 int err;
264
265 mlxsw_reg_pmlp_pack(pmlp_pl, mlxsw_sx_port->local_port);
266 err = mlxsw_reg_query(mlxsw_sx->core, MLXSW_REG(pmlp), pmlp_pl);
267 if (err)
268 return err;
269 *p_usable = mlxsw_reg_pmlp_width_get(pmlp_pl) ? true : false;
270 return 0;
271}
272
273static int mlxsw_sx_port_open(struct net_device *dev)
274{
275 struct mlxsw_sx_port *mlxsw_sx_port = netdev_priv(dev);
276 int err;
277
278 err = mlxsw_sx_port_admin_status_set(mlxsw_sx_port, true);
279 if (err)
280 return err;
281 netif_start_queue(dev);
282 return 0;
283}
284
285static int mlxsw_sx_port_stop(struct net_device *dev)
286{
287 struct mlxsw_sx_port *mlxsw_sx_port = netdev_priv(dev);
288
289 netif_stop_queue(dev);
290 return mlxsw_sx_port_admin_status_set(mlxsw_sx_port, false);
291}
292
293static netdev_tx_t mlxsw_sx_port_xmit(struct sk_buff *skb,
294 struct net_device *dev)
295{
296 struct mlxsw_sx_port *mlxsw_sx_port = netdev_priv(dev);
297 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
298 struct mlxsw_sx_port_pcpu_stats *pcpu_stats;
299 const struct mlxsw_tx_info tx_info = {
300 .local_port = mlxsw_sx_port->local_port,
301 .is_emad = false,
302 };
Ido Schimmele5775162015-08-06 16:41:58 +0200303 u64 len;
Jiri Pirko31557f02015-07-29 23:33:49 +0200304 int err;
305
Ido Schimmeld0034622015-08-06 16:41:56 +0200306 if (mlxsw_core_skb_transmit_busy(mlxsw_sx, &tx_info))
307 return NETDEV_TX_BUSY;
Jiri Pirko31557f02015-07-29 23:33:49 +0200308
Ido Schimmeld0034622015-08-06 16:41:56 +0200309 if (unlikely(skb_headroom(skb) < MLXSW_TXHDR_LEN)) {
310 struct sk_buff *skb_orig = skb;
311
312 skb = skb_realloc_headroom(skb, MLXSW_TXHDR_LEN);
313 if (!skb) {
Jiri Pirko31557f02015-07-29 23:33:49 +0200314 this_cpu_inc(mlxsw_sx_port->pcpu_stats->tx_dropped);
Ido Schimmeld0034622015-08-06 16:41:56 +0200315 dev_kfree_skb_any(skb_orig);
Jiri Pirko31557f02015-07-29 23:33:49 +0200316 return NETDEV_TX_OK;
317 }
Jiri Pirko31557f02015-07-29 23:33:49 +0200318 }
319 mlxsw_sx_txhdr_construct(skb, &tx_info);
Ido Schimmele5775162015-08-06 16:41:58 +0200320 len = skb->len;
Ido Schimmeld0034622015-08-06 16:41:56 +0200321 /* Due to a race we might fail here because of a full queue. In that
322 * unlikely case we simply drop the packet.
323 */
Jiri Pirko31557f02015-07-29 23:33:49 +0200324 err = mlxsw_core_skb_transmit(mlxsw_sx, skb, &tx_info);
Jiri Pirko31557f02015-07-29 23:33:49 +0200325
326 if (!err) {
327 pcpu_stats = this_cpu_ptr(mlxsw_sx_port->pcpu_stats);
328 u64_stats_update_begin(&pcpu_stats->syncp);
329 pcpu_stats->tx_packets++;
Ido Schimmele5775162015-08-06 16:41:58 +0200330 pcpu_stats->tx_bytes += len;
Jiri Pirko31557f02015-07-29 23:33:49 +0200331 u64_stats_update_end(&pcpu_stats->syncp);
332 } else {
333 this_cpu_inc(mlxsw_sx_port->pcpu_stats->tx_dropped);
334 dev_kfree_skb_any(skb);
335 }
336 return NETDEV_TX_OK;
337}
338
339static int mlxsw_sx_port_change_mtu(struct net_device *dev, int mtu)
340{
341 struct mlxsw_sx_port *mlxsw_sx_port = netdev_priv(dev);
342 int err;
343
344 err = mlxsw_sx_port_mtu_set(mlxsw_sx_port, mtu);
345 if (err)
346 return err;
347 dev->mtu = mtu;
348 return 0;
349}
350
351static struct rtnl_link_stats64 *
352mlxsw_sx_port_get_stats64(struct net_device *dev,
353 struct rtnl_link_stats64 *stats)
354{
355 struct mlxsw_sx_port *mlxsw_sx_port = netdev_priv(dev);
356 struct mlxsw_sx_port_pcpu_stats *p;
357 u64 rx_packets, rx_bytes, tx_packets, tx_bytes;
358 u32 tx_dropped = 0;
359 unsigned int start;
360 int i;
361
362 for_each_possible_cpu(i) {
363 p = per_cpu_ptr(mlxsw_sx_port->pcpu_stats, i);
364 do {
365 start = u64_stats_fetch_begin_irq(&p->syncp);
366 rx_packets = p->rx_packets;
367 rx_bytes = p->rx_bytes;
368 tx_packets = p->tx_packets;
369 tx_bytes = p->tx_bytes;
370 } while (u64_stats_fetch_retry_irq(&p->syncp, start));
371
372 stats->rx_packets += rx_packets;
373 stats->rx_bytes += rx_bytes;
374 stats->tx_packets += tx_packets;
375 stats->tx_bytes += tx_bytes;
376 /* tx_dropped is u32, updated without syncp protection. */
377 tx_dropped += p->tx_dropped;
378 }
379 stats->tx_dropped = tx_dropped;
380 return stats;
381}
382
383static const struct net_device_ops mlxsw_sx_port_netdev_ops = {
384 .ndo_open = mlxsw_sx_port_open,
385 .ndo_stop = mlxsw_sx_port_stop,
386 .ndo_start_xmit = mlxsw_sx_port_xmit,
387 .ndo_change_mtu = mlxsw_sx_port_change_mtu,
388 .ndo_get_stats64 = mlxsw_sx_port_get_stats64,
389};
390
391static void mlxsw_sx_port_get_drvinfo(struct net_device *dev,
392 struct ethtool_drvinfo *drvinfo)
393{
394 struct mlxsw_sx_port *mlxsw_sx_port = netdev_priv(dev);
395 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
396
397 strlcpy(drvinfo->driver, mlxsw_sx_driver_name, sizeof(drvinfo->driver));
398 strlcpy(drvinfo->version, mlxsw_sx_driver_version,
399 sizeof(drvinfo->version));
400 snprintf(drvinfo->fw_version, sizeof(drvinfo->fw_version),
401 "%d.%d.%d",
402 mlxsw_sx->bus_info->fw_rev.major,
403 mlxsw_sx->bus_info->fw_rev.minor,
404 mlxsw_sx->bus_info->fw_rev.subminor);
405 strlcpy(drvinfo->bus_info, mlxsw_sx->bus_info->device_name,
406 sizeof(drvinfo->bus_info));
407}
408
409struct mlxsw_sx_port_hw_stats {
410 char str[ETH_GSTRING_LEN];
411 u64 (*getter)(char *payload);
412};
413
414static const struct mlxsw_sx_port_hw_stats mlxsw_sx_port_hw_stats[] = {
415 {
416 .str = "a_frames_transmitted_ok",
417 .getter = mlxsw_reg_ppcnt_a_frames_transmitted_ok_get,
418 },
419 {
420 .str = "a_frames_received_ok",
421 .getter = mlxsw_reg_ppcnt_a_frames_received_ok_get,
422 },
423 {
424 .str = "a_frame_check_sequence_errors",
425 .getter = mlxsw_reg_ppcnt_a_frame_check_sequence_errors_get,
426 },
427 {
428 .str = "a_alignment_errors",
429 .getter = mlxsw_reg_ppcnt_a_alignment_errors_get,
430 },
431 {
432 .str = "a_octets_transmitted_ok",
433 .getter = mlxsw_reg_ppcnt_a_octets_transmitted_ok_get,
434 },
435 {
436 .str = "a_octets_received_ok",
437 .getter = mlxsw_reg_ppcnt_a_octets_received_ok_get,
438 },
439 {
440 .str = "a_multicast_frames_xmitted_ok",
441 .getter = mlxsw_reg_ppcnt_a_multicast_frames_xmitted_ok_get,
442 },
443 {
444 .str = "a_broadcast_frames_xmitted_ok",
445 .getter = mlxsw_reg_ppcnt_a_broadcast_frames_xmitted_ok_get,
446 },
447 {
448 .str = "a_multicast_frames_received_ok",
449 .getter = mlxsw_reg_ppcnt_a_multicast_frames_received_ok_get,
450 },
451 {
452 .str = "a_broadcast_frames_received_ok",
453 .getter = mlxsw_reg_ppcnt_a_broadcast_frames_received_ok_get,
454 },
455 {
456 .str = "a_in_range_length_errors",
457 .getter = mlxsw_reg_ppcnt_a_in_range_length_errors_get,
458 },
459 {
460 .str = "a_out_of_range_length_field",
461 .getter = mlxsw_reg_ppcnt_a_out_of_range_length_field_get,
462 },
463 {
464 .str = "a_frame_too_long_errors",
465 .getter = mlxsw_reg_ppcnt_a_frame_too_long_errors_get,
466 },
467 {
468 .str = "a_symbol_error_during_carrier",
469 .getter = mlxsw_reg_ppcnt_a_symbol_error_during_carrier_get,
470 },
471 {
472 .str = "a_mac_control_frames_transmitted",
473 .getter = mlxsw_reg_ppcnt_a_mac_control_frames_transmitted_get,
474 },
475 {
476 .str = "a_mac_control_frames_received",
477 .getter = mlxsw_reg_ppcnt_a_mac_control_frames_received_get,
478 },
479 {
480 .str = "a_unsupported_opcodes_received",
481 .getter = mlxsw_reg_ppcnt_a_unsupported_opcodes_received_get,
482 },
483 {
484 .str = "a_pause_mac_ctrl_frames_received",
485 .getter = mlxsw_reg_ppcnt_a_pause_mac_ctrl_frames_received_get,
486 },
487 {
488 .str = "a_pause_mac_ctrl_frames_xmitted",
489 .getter = mlxsw_reg_ppcnt_a_pause_mac_ctrl_frames_transmitted_get,
490 },
491};
492
493#define MLXSW_SX_PORT_HW_STATS_LEN ARRAY_SIZE(mlxsw_sx_port_hw_stats)
494
495static void mlxsw_sx_port_get_strings(struct net_device *dev,
496 u32 stringset, u8 *data)
497{
498 u8 *p = data;
499 int i;
500
501 switch (stringset) {
502 case ETH_SS_STATS:
503 for (i = 0; i < MLXSW_SX_PORT_HW_STATS_LEN; i++) {
504 memcpy(p, mlxsw_sx_port_hw_stats[i].str,
505 ETH_GSTRING_LEN);
506 p += ETH_GSTRING_LEN;
507 }
508 break;
509 }
510}
511
512static void mlxsw_sx_port_get_stats(struct net_device *dev,
513 struct ethtool_stats *stats, u64 *data)
514{
515 struct mlxsw_sx_port *mlxsw_sx_port = netdev_priv(dev);
516 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
517 char ppcnt_pl[MLXSW_REG_PPCNT_LEN];
518 int i;
519 int err;
520
Ido Schimmel34dba0a2016-04-06 17:10:15 +0200521 mlxsw_reg_ppcnt_pack(ppcnt_pl, mlxsw_sx_port->local_port,
522 MLXSW_REG_PPCNT_IEEE_8023_CNT, 0);
Jiri Pirko31557f02015-07-29 23:33:49 +0200523 err = mlxsw_reg_query(mlxsw_sx->core, MLXSW_REG(ppcnt), ppcnt_pl);
524 for (i = 0; i < MLXSW_SX_PORT_HW_STATS_LEN; i++)
525 data[i] = !err ? mlxsw_sx_port_hw_stats[i].getter(ppcnt_pl) : 0;
526}
527
528static int mlxsw_sx_port_get_sset_count(struct net_device *dev, int sset)
529{
530 switch (sset) {
531 case ETH_SS_STATS:
532 return MLXSW_SX_PORT_HW_STATS_LEN;
533 default:
534 return -EOPNOTSUPP;
535 }
536}
537
538struct mlxsw_sx_port_link_mode {
539 u32 mask;
540 u32 supported;
541 u32 advertised;
542 u32 speed;
543};
544
545static const struct mlxsw_sx_port_link_mode mlxsw_sx_port_link_mode[] = {
546 {
547 .mask = MLXSW_REG_PTYS_ETH_SPEED_100BASE_T,
548 .supported = SUPPORTED_100baseT_Full,
549 .advertised = ADVERTISED_100baseT_Full,
550 .speed = 100,
551 },
552 {
553 .mask = MLXSW_REG_PTYS_ETH_SPEED_100BASE_TX,
554 .speed = 100,
555 },
556 {
557 .mask = MLXSW_REG_PTYS_ETH_SPEED_SGMII |
558 MLXSW_REG_PTYS_ETH_SPEED_1000BASE_KX,
559 .supported = SUPPORTED_1000baseKX_Full,
560 .advertised = ADVERTISED_1000baseKX_Full,
561 .speed = 1000,
562 },
563 {
564 .mask = MLXSW_REG_PTYS_ETH_SPEED_10GBASE_T,
565 .supported = SUPPORTED_10000baseT_Full,
566 .advertised = ADVERTISED_10000baseT_Full,
567 .speed = 10000,
568 },
569 {
570 .mask = MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CX4 |
571 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KX4,
572 .supported = SUPPORTED_10000baseKX4_Full,
573 .advertised = ADVERTISED_10000baseKX4_Full,
574 .speed = 10000,
575 },
576 {
577 .mask = MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KR |
578 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CR |
579 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_SR |
580 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_ER_LR,
581 .supported = SUPPORTED_10000baseKR_Full,
582 .advertised = ADVERTISED_10000baseKR_Full,
583 .speed = 10000,
584 },
585 {
586 .mask = MLXSW_REG_PTYS_ETH_SPEED_20GBASE_KR2,
587 .supported = SUPPORTED_20000baseKR2_Full,
588 .advertised = ADVERTISED_20000baseKR2_Full,
589 .speed = 20000,
590 },
591 {
592 .mask = MLXSW_REG_PTYS_ETH_SPEED_40GBASE_CR4,
593 .supported = SUPPORTED_40000baseCR4_Full,
594 .advertised = ADVERTISED_40000baseCR4_Full,
595 .speed = 40000,
596 },
597 {
598 .mask = MLXSW_REG_PTYS_ETH_SPEED_40GBASE_KR4,
599 .supported = SUPPORTED_40000baseKR4_Full,
600 .advertised = ADVERTISED_40000baseKR4_Full,
601 .speed = 40000,
602 },
603 {
604 .mask = MLXSW_REG_PTYS_ETH_SPEED_40GBASE_SR4,
605 .supported = SUPPORTED_40000baseSR4_Full,
606 .advertised = ADVERTISED_40000baseSR4_Full,
607 .speed = 40000,
608 },
609 {
610 .mask = MLXSW_REG_PTYS_ETH_SPEED_40GBASE_LR4_ER4,
611 .supported = SUPPORTED_40000baseLR4_Full,
612 .advertised = ADVERTISED_40000baseLR4_Full,
613 .speed = 40000,
614 },
615 {
616 .mask = MLXSW_REG_PTYS_ETH_SPEED_25GBASE_CR |
617 MLXSW_REG_PTYS_ETH_SPEED_25GBASE_KR |
618 MLXSW_REG_PTYS_ETH_SPEED_25GBASE_SR,
619 .speed = 25000,
620 },
621 {
622 .mask = MLXSW_REG_PTYS_ETH_SPEED_50GBASE_KR4 |
623 MLXSW_REG_PTYS_ETH_SPEED_50GBASE_CR2 |
624 MLXSW_REG_PTYS_ETH_SPEED_50GBASE_KR2,
625 .speed = 50000,
626 },
627 {
628 .mask = MLXSW_REG_PTYS_ETH_SPEED_56GBASE_R4,
629 .supported = SUPPORTED_56000baseKR4_Full,
630 .advertised = ADVERTISED_56000baseKR4_Full,
631 .speed = 56000,
632 },
633 {
634 .mask = MLXSW_REG_PTYS_ETH_SPEED_100GBASE_CR4 |
635 MLXSW_REG_PTYS_ETH_SPEED_100GBASE_SR4 |
636 MLXSW_REG_PTYS_ETH_SPEED_100GBASE_KR4 |
637 MLXSW_REG_PTYS_ETH_SPEED_100GBASE_LR4_ER4,
638 .speed = 100000,
639 },
640};
641
642#define MLXSW_SX_PORT_LINK_MODE_LEN ARRAY_SIZE(mlxsw_sx_port_link_mode)
643
644static u32 mlxsw_sx_from_ptys_supported_port(u32 ptys_eth_proto)
645{
646 if (ptys_eth_proto & (MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CR |
647 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_SR |
648 MLXSW_REG_PTYS_ETH_SPEED_40GBASE_CR4 |
649 MLXSW_REG_PTYS_ETH_SPEED_40GBASE_SR4 |
650 MLXSW_REG_PTYS_ETH_SPEED_100GBASE_SR4 |
651 MLXSW_REG_PTYS_ETH_SPEED_SGMII))
652 return SUPPORTED_FIBRE;
653
654 if (ptys_eth_proto & (MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KR |
655 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KX4 |
656 MLXSW_REG_PTYS_ETH_SPEED_40GBASE_KR4 |
657 MLXSW_REG_PTYS_ETH_SPEED_100GBASE_KR4 |
658 MLXSW_REG_PTYS_ETH_SPEED_1000BASE_KX))
659 return SUPPORTED_Backplane;
660 return 0;
661}
662
663static u32 mlxsw_sx_from_ptys_supported_link(u32 ptys_eth_proto)
664{
665 u32 modes = 0;
666 int i;
667
668 for (i = 0; i < MLXSW_SX_PORT_LINK_MODE_LEN; i++) {
669 if (ptys_eth_proto & mlxsw_sx_port_link_mode[i].mask)
670 modes |= mlxsw_sx_port_link_mode[i].supported;
671 }
672 return modes;
673}
674
675static u32 mlxsw_sx_from_ptys_advert_link(u32 ptys_eth_proto)
676{
677 u32 modes = 0;
678 int i;
679
680 for (i = 0; i < MLXSW_SX_PORT_LINK_MODE_LEN; i++) {
681 if (ptys_eth_proto & mlxsw_sx_port_link_mode[i].mask)
682 modes |= mlxsw_sx_port_link_mode[i].advertised;
683 }
684 return modes;
685}
686
687static void mlxsw_sx_from_ptys_speed_duplex(bool carrier_ok, u32 ptys_eth_proto,
688 struct ethtool_cmd *cmd)
689{
690 u32 speed = SPEED_UNKNOWN;
691 u8 duplex = DUPLEX_UNKNOWN;
692 int i;
693
694 if (!carrier_ok)
695 goto out;
696
697 for (i = 0; i < MLXSW_SX_PORT_LINK_MODE_LEN; i++) {
698 if (ptys_eth_proto & mlxsw_sx_port_link_mode[i].mask) {
699 speed = mlxsw_sx_port_link_mode[i].speed;
700 duplex = DUPLEX_FULL;
701 break;
702 }
703 }
704out:
705 ethtool_cmd_speed_set(cmd, speed);
706 cmd->duplex = duplex;
707}
708
709static u8 mlxsw_sx_port_connector_port(u32 ptys_eth_proto)
710{
711 if (ptys_eth_proto & (MLXSW_REG_PTYS_ETH_SPEED_10GBASE_SR |
712 MLXSW_REG_PTYS_ETH_SPEED_40GBASE_SR4 |
713 MLXSW_REG_PTYS_ETH_SPEED_100GBASE_SR4 |
714 MLXSW_REG_PTYS_ETH_SPEED_SGMII))
715 return PORT_FIBRE;
716
717 if (ptys_eth_proto & (MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CR |
718 MLXSW_REG_PTYS_ETH_SPEED_40GBASE_CR4 |
719 MLXSW_REG_PTYS_ETH_SPEED_100GBASE_CR4))
720 return PORT_DA;
721
722 if (ptys_eth_proto & (MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KR |
723 MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KX4 |
724 MLXSW_REG_PTYS_ETH_SPEED_40GBASE_KR4 |
725 MLXSW_REG_PTYS_ETH_SPEED_100GBASE_KR4))
726 return PORT_NONE;
727
728 return PORT_OTHER;
729}
730
731static int mlxsw_sx_port_get_settings(struct net_device *dev,
732 struct ethtool_cmd *cmd)
733{
734 struct mlxsw_sx_port *mlxsw_sx_port = netdev_priv(dev);
735 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
736 char ptys_pl[MLXSW_REG_PTYS_LEN];
737 u32 eth_proto_cap;
738 u32 eth_proto_admin;
739 u32 eth_proto_oper;
740 int err;
741
742 mlxsw_reg_ptys_pack(ptys_pl, mlxsw_sx_port->local_port, 0);
743 err = mlxsw_reg_query(mlxsw_sx->core, MLXSW_REG(ptys), ptys_pl);
744 if (err) {
745 netdev_err(dev, "Failed to get proto");
746 return err;
747 }
748 mlxsw_reg_ptys_unpack(ptys_pl, &eth_proto_cap,
749 &eth_proto_admin, &eth_proto_oper);
750
751 cmd->supported = mlxsw_sx_from_ptys_supported_port(eth_proto_cap) |
752 mlxsw_sx_from_ptys_supported_link(eth_proto_cap) |
753 SUPPORTED_Pause | SUPPORTED_Asym_Pause;
754 cmd->advertising = mlxsw_sx_from_ptys_advert_link(eth_proto_admin);
755 mlxsw_sx_from_ptys_speed_duplex(netif_carrier_ok(dev),
756 eth_proto_oper, cmd);
757
758 eth_proto_oper = eth_proto_oper ? eth_proto_oper : eth_proto_cap;
759 cmd->port = mlxsw_sx_port_connector_port(eth_proto_oper);
760 cmd->lp_advertising = mlxsw_sx_from_ptys_advert_link(eth_proto_oper);
761
762 cmd->transceiver = XCVR_INTERNAL;
763 return 0;
764}
765
766static u32 mlxsw_sx_to_ptys_advert_link(u32 advertising)
767{
768 u32 ptys_proto = 0;
769 int i;
770
771 for (i = 0; i < MLXSW_SX_PORT_LINK_MODE_LEN; i++) {
772 if (advertising & mlxsw_sx_port_link_mode[i].advertised)
773 ptys_proto |= mlxsw_sx_port_link_mode[i].mask;
774 }
775 return ptys_proto;
776}
777
778static u32 mlxsw_sx_to_ptys_speed(u32 speed)
779{
780 u32 ptys_proto = 0;
781 int i;
782
783 for (i = 0; i < MLXSW_SX_PORT_LINK_MODE_LEN; i++) {
784 if (speed == mlxsw_sx_port_link_mode[i].speed)
785 ptys_proto |= mlxsw_sx_port_link_mode[i].mask;
786 }
787 return ptys_proto;
788}
789
790static int mlxsw_sx_port_set_settings(struct net_device *dev,
791 struct ethtool_cmd *cmd)
792{
793 struct mlxsw_sx_port *mlxsw_sx_port = netdev_priv(dev);
794 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
795 char ptys_pl[MLXSW_REG_PTYS_LEN];
796 u32 speed;
797 u32 eth_proto_new;
798 u32 eth_proto_cap;
799 u32 eth_proto_admin;
800 bool is_up;
801 int err;
802
803 speed = ethtool_cmd_speed(cmd);
804
805 eth_proto_new = cmd->autoneg == AUTONEG_ENABLE ?
806 mlxsw_sx_to_ptys_advert_link(cmd->advertising) :
807 mlxsw_sx_to_ptys_speed(speed);
808
809 mlxsw_reg_ptys_pack(ptys_pl, mlxsw_sx_port->local_port, 0);
810 err = mlxsw_reg_query(mlxsw_sx->core, MLXSW_REG(ptys), ptys_pl);
811 if (err) {
812 netdev_err(dev, "Failed to get proto");
813 return err;
814 }
815 mlxsw_reg_ptys_unpack(ptys_pl, &eth_proto_cap, &eth_proto_admin, NULL);
816
817 eth_proto_new = eth_proto_new & eth_proto_cap;
818 if (!eth_proto_new) {
819 netdev_err(dev, "Not supported proto admin requested");
820 return -EINVAL;
821 }
822 if (eth_proto_new == eth_proto_admin)
823 return 0;
824
825 mlxsw_reg_ptys_pack(ptys_pl, mlxsw_sx_port->local_port, eth_proto_new);
826 err = mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(ptys), ptys_pl);
827 if (err) {
828 netdev_err(dev, "Failed to set proto admin");
829 return err;
830 }
831
832 err = mlxsw_sx_port_oper_status_get(mlxsw_sx_port, &is_up);
833 if (err) {
834 netdev_err(dev, "Failed to get oper status");
835 return err;
836 }
837 if (!is_up)
838 return 0;
839
840 err = mlxsw_sx_port_admin_status_set(mlxsw_sx_port, false);
841 if (err) {
842 netdev_err(dev, "Failed to set admin status");
843 return err;
844 }
845
846 err = mlxsw_sx_port_admin_status_set(mlxsw_sx_port, true);
847 if (err) {
848 netdev_err(dev, "Failed to set admin status");
849 return err;
850 }
851
852 return 0;
853}
854
855static const struct ethtool_ops mlxsw_sx_port_ethtool_ops = {
856 .get_drvinfo = mlxsw_sx_port_get_drvinfo,
857 .get_link = ethtool_op_get_link,
858 .get_strings = mlxsw_sx_port_get_strings,
859 .get_ethtool_stats = mlxsw_sx_port_get_stats,
860 .get_sset_count = mlxsw_sx_port_get_sset_count,
861 .get_settings = mlxsw_sx_port_get_settings,
862 .set_settings = mlxsw_sx_port_set_settings,
863};
864
865static int mlxsw_sx_port_attr_get(struct net_device *dev,
866 struct switchdev_attr *attr)
867{
868 struct mlxsw_sx_port *mlxsw_sx_port = netdev_priv(dev);
869 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
870
871 switch (attr->id) {
Jiri Pirko1f868392015-10-01 11:03:42 +0200872 case SWITCHDEV_ATTR_ID_PORT_PARENT_ID:
Jiri Pirko31557f02015-07-29 23:33:49 +0200873 attr->u.ppid.id_len = sizeof(mlxsw_sx->hw_id);
874 memcpy(&attr->u.ppid.id, &mlxsw_sx->hw_id, attr->u.ppid.id_len);
875 break;
876 default:
877 return -EOPNOTSUPP;
878 }
879
880 return 0;
881}
882
883static const struct switchdev_ops mlxsw_sx_port_switchdev_ops = {
884 .switchdev_port_attr_get = mlxsw_sx_port_attr_get,
885};
886
887static int mlxsw_sx_hw_id_get(struct mlxsw_sx *mlxsw_sx)
888{
889 char spad_pl[MLXSW_REG_SPAD_LEN];
890 int err;
891
892 err = mlxsw_reg_query(mlxsw_sx->core, MLXSW_REG(spad), spad_pl);
893 if (err)
894 return err;
895 mlxsw_reg_spad_base_mac_memcpy_from(spad_pl, mlxsw_sx->hw_id);
896 return 0;
897}
898
899static int mlxsw_sx_port_dev_addr_get(struct mlxsw_sx_port *mlxsw_sx_port)
900{
901 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
902 struct net_device *dev = mlxsw_sx_port->dev;
903 char ppad_pl[MLXSW_REG_PPAD_LEN];
904 int err;
905
906 mlxsw_reg_ppad_pack(ppad_pl, false, 0);
907 err = mlxsw_reg_query(mlxsw_sx->core, MLXSW_REG(ppad), ppad_pl);
908 if (err)
909 return err;
910 mlxsw_reg_ppad_mac_memcpy_from(ppad_pl, dev->dev_addr);
911 /* The last byte value in base mac address is guaranteed
912 * to be such it does not overflow when adding local_port
913 * value.
914 */
915 dev->dev_addr[ETH_ALEN - 1] += mlxsw_sx_port->local_port;
916 return 0;
917}
918
919static int mlxsw_sx_port_stp_state_set(struct mlxsw_sx_port *mlxsw_sx_port,
920 u16 vid, enum mlxsw_reg_spms_state state)
921{
922 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
923 char *spms_pl;
924 int err;
925
926 spms_pl = kmalloc(MLXSW_REG_SPMS_LEN, GFP_KERNEL);
927 if (!spms_pl)
928 return -ENOMEM;
Jiri Pirkoebb79632015-10-15 17:43:26 +0200929 mlxsw_reg_spms_pack(spms_pl, mlxsw_sx_port->local_port);
930 mlxsw_reg_spms_vid_pack(spms_pl, vid, state);
Jiri Pirko31557f02015-07-29 23:33:49 +0200931 err = mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(spms), spms_pl);
932 kfree(spms_pl);
933 return err;
934}
935
936static int mlxsw_sx_port_speed_set(struct mlxsw_sx_port *mlxsw_sx_port,
937 u32 speed)
938{
939 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
940 char ptys_pl[MLXSW_REG_PTYS_LEN];
941
942 mlxsw_reg_ptys_pack(ptys_pl, mlxsw_sx_port->local_port, speed);
943 return mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(ptys), ptys_pl);
944}
945
946static int
947mlxsw_sx_port_mac_learning_mode_set(struct mlxsw_sx_port *mlxsw_sx_port,
948 enum mlxsw_reg_spmlr_learn_mode mode)
949{
950 struct mlxsw_sx *mlxsw_sx = mlxsw_sx_port->mlxsw_sx;
951 char spmlr_pl[MLXSW_REG_SPMLR_LEN];
952
953 mlxsw_reg_spmlr_pack(spmlr_pl, mlxsw_sx_port->local_port, mode);
954 return mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(spmlr), spmlr_pl);
955}
956
957static int mlxsw_sx_port_create(struct mlxsw_sx *mlxsw_sx, u8 local_port)
958{
Jiri Pirkoc4745502016-02-26 17:32:26 +0100959 struct devlink *devlink = priv_to_devlink(mlxsw_sx->core);
Jiri Pirko31557f02015-07-29 23:33:49 +0200960 struct mlxsw_sx_port *mlxsw_sx_port;
Jiri Pirkoc4745502016-02-26 17:32:26 +0100961 struct devlink_port *devlink_port;
Jiri Pirko31557f02015-07-29 23:33:49 +0200962 struct net_device *dev;
963 bool usable;
964 int err;
965
966 dev = alloc_etherdev(sizeof(struct mlxsw_sx_port));
967 if (!dev)
968 return -ENOMEM;
969 mlxsw_sx_port = netdev_priv(dev);
970 mlxsw_sx_port->dev = dev;
971 mlxsw_sx_port->mlxsw_sx = mlxsw_sx;
972 mlxsw_sx_port->local_port = local_port;
973
974 mlxsw_sx_port->pcpu_stats =
975 netdev_alloc_pcpu_stats(struct mlxsw_sx_port_pcpu_stats);
976 if (!mlxsw_sx_port->pcpu_stats) {
977 err = -ENOMEM;
978 goto err_alloc_stats;
979 }
980
981 dev->netdev_ops = &mlxsw_sx_port_netdev_ops;
982 dev->ethtool_ops = &mlxsw_sx_port_ethtool_ops;
983 dev->switchdev_ops = &mlxsw_sx_port_switchdev_ops;
984
985 err = mlxsw_sx_port_dev_addr_get(mlxsw_sx_port);
986 if (err) {
987 dev_err(mlxsw_sx->bus_info->dev, "Port %d: Unable to get port mac address\n",
988 mlxsw_sx_port->local_port);
989 goto err_dev_addr_get;
990 }
991
992 netif_carrier_off(dev);
993
994 dev->features |= NETIF_F_NETNS_LOCAL | NETIF_F_LLTX | NETIF_F_SG |
995 NETIF_F_VLAN_CHALLENGED;
996
997 /* Each packet needs to have a Tx header (metadata) on top all other
998 * headers.
999 */
1000 dev->hard_header_len += MLXSW_TXHDR_LEN;
1001
1002 err = mlxsw_sx_port_module_check(mlxsw_sx_port, &usable);
1003 if (err) {
1004 dev_err(mlxsw_sx->bus_info->dev, "Port %d: Failed to check module\n",
1005 mlxsw_sx_port->local_port);
1006 goto err_port_module_check;
1007 }
1008
1009 if (!usable) {
1010 dev_dbg(mlxsw_sx->bus_info->dev, "Port %d: Not usable, skipping initialization\n",
1011 mlxsw_sx_port->local_port);
1012 goto port_not_usable;
1013 }
1014
Jiri Pirkoc4745502016-02-26 17:32:26 +01001015 devlink_port = &mlxsw_sx_port->devlink_port;
1016 err = devlink_port_register(devlink, devlink_port, local_port);
1017 if (err) {
1018 dev_err(mlxsw_sx->bus_info->dev, "Port %d: Failed to register devlink port\n",
1019 mlxsw_sx_port->local_port);
1020 goto err_devlink_port_register;
1021 }
1022
Ido Schimmele61011b2015-08-06 16:41:53 +02001023 err = mlxsw_sx_port_system_port_mapping_set(mlxsw_sx_port);
1024 if (err) {
1025 dev_err(mlxsw_sx->bus_info->dev, "Port %d: Failed to set system port mapping\n",
1026 mlxsw_sx_port->local_port);
1027 goto err_port_system_port_mapping_set;
1028 }
1029
Jiri Pirko31557f02015-07-29 23:33:49 +02001030 err = mlxsw_sx_port_swid_set(mlxsw_sx_port, 0);
1031 if (err) {
1032 dev_err(mlxsw_sx->bus_info->dev, "Port %d: Failed to set SWID\n",
1033 mlxsw_sx_port->local_port);
1034 goto err_port_swid_set;
1035 }
1036
1037 err = mlxsw_sx_port_speed_set(mlxsw_sx_port,
1038 MLXSW_REG_PTYS_ETH_SPEED_40GBASE_CR4);
1039 if (err) {
1040 dev_err(mlxsw_sx->bus_info->dev, "Port %d: Failed to set speed\n",
1041 mlxsw_sx_port->local_port);
1042 goto err_port_speed_set;
1043 }
1044
1045 err = mlxsw_sx_port_mtu_set(mlxsw_sx_port, ETH_DATA_LEN);
1046 if (err) {
1047 dev_err(mlxsw_sx->bus_info->dev, "Port %d: Failed to set MTU\n",
1048 mlxsw_sx_port->local_port);
1049 goto err_port_mtu_set;
1050 }
1051
1052 err = mlxsw_sx_port_admin_status_set(mlxsw_sx_port, false);
1053 if (err)
1054 goto err_port_admin_status_set;
1055
1056 err = mlxsw_sx_port_stp_state_set(mlxsw_sx_port,
1057 MLXSW_PORT_DEFAULT_VID,
1058 MLXSW_REG_SPMS_STATE_FORWARDING);
1059 if (err) {
1060 dev_err(mlxsw_sx->bus_info->dev, "Port %d: Failed to set STP state\n",
1061 mlxsw_sx_port->local_port);
1062 goto err_port_stp_state_set;
1063 }
1064
1065 err = mlxsw_sx_port_mac_learning_mode_set(mlxsw_sx_port,
1066 MLXSW_REG_SPMLR_LEARN_MODE_DISABLE);
1067 if (err) {
1068 dev_err(mlxsw_sx->bus_info->dev, "Port %d: Failed to set MAC learning mode\n",
1069 mlxsw_sx_port->local_port);
1070 goto err_port_mac_learning_mode_set;
1071 }
1072
1073 err = register_netdev(dev);
1074 if (err) {
1075 dev_err(mlxsw_sx->bus_info->dev, "Port %d: Failed to register netdev\n",
1076 mlxsw_sx_port->local_port);
1077 goto err_register_netdev;
1078 }
1079
Jiri Pirkoc4745502016-02-26 17:32:26 +01001080 devlink_port_type_eth_set(devlink_port, dev);
1081
Jiri Pirko31557f02015-07-29 23:33:49 +02001082 mlxsw_sx->ports[local_port] = mlxsw_sx_port;
1083 return 0;
1084
1085err_register_netdev:
Jiri Pirko31557f02015-07-29 23:33:49 +02001086err_port_mac_learning_mode_set:
1087err_port_stp_state_set:
Elad Raz4b0c2542015-10-08 15:17:37 +02001088err_port_admin_status_set:
Jiri Pirko31557f02015-07-29 23:33:49 +02001089err_port_mtu_set:
1090err_port_speed_set:
1091err_port_swid_set:
Ido Schimmele61011b2015-08-06 16:41:53 +02001092err_port_system_port_mapping_set:
Jiri Pirkoc4745502016-02-26 17:32:26 +01001093 devlink_port_unregister(&mlxsw_sx_port->devlink_port);
1094err_devlink_port_register:
Jiri Pirko31557f02015-07-29 23:33:49 +02001095port_not_usable:
1096err_port_module_check:
1097err_dev_addr_get:
1098 free_percpu(mlxsw_sx_port->pcpu_stats);
1099err_alloc_stats:
1100 free_netdev(dev);
1101 return err;
1102}
1103
1104static void mlxsw_sx_port_remove(struct mlxsw_sx *mlxsw_sx, u8 local_port)
1105{
1106 struct mlxsw_sx_port *mlxsw_sx_port = mlxsw_sx->ports[local_port];
Jiri Pirkoc4745502016-02-26 17:32:26 +01001107 struct devlink_port *devlink_port;
Jiri Pirko31557f02015-07-29 23:33:49 +02001108
1109 if (!mlxsw_sx_port)
1110 return;
Jiri Pirkoc4745502016-02-26 17:32:26 +01001111 devlink_port = &mlxsw_sx_port->devlink_port;
1112 devlink_port_type_clear(devlink_port);
Jiri Pirko31557f02015-07-29 23:33:49 +02001113 unregister_netdev(mlxsw_sx_port->dev); /* This calls ndo_stop */
1114 mlxsw_sx_port_swid_set(mlxsw_sx_port, MLXSW_PORT_SWID_DISABLED_PORT);
Jiri Pirkoc4745502016-02-26 17:32:26 +01001115 devlink_port_unregister(devlink_port);
Jiri Pirko31557f02015-07-29 23:33:49 +02001116 free_percpu(mlxsw_sx_port->pcpu_stats);
Ido Schimmel26a80f62015-08-06 16:41:52 +02001117 free_netdev(mlxsw_sx_port->dev);
Jiri Pirko31557f02015-07-29 23:33:49 +02001118}
1119
1120static void mlxsw_sx_ports_remove(struct mlxsw_sx *mlxsw_sx)
1121{
1122 int i;
1123
1124 for (i = 1; i < MLXSW_PORT_MAX_PORTS; i++)
1125 mlxsw_sx_port_remove(mlxsw_sx, i);
1126 kfree(mlxsw_sx->ports);
1127}
1128
1129static int mlxsw_sx_ports_create(struct mlxsw_sx *mlxsw_sx)
1130{
1131 size_t alloc_size;
1132 int i;
1133 int err;
1134
1135 alloc_size = sizeof(struct mlxsw_sx_port *) * MLXSW_PORT_MAX_PORTS;
1136 mlxsw_sx->ports = kzalloc(alloc_size, GFP_KERNEL);
1137 if (!mlxsw_sx->ports)
1138 return -ENOMEM;
1139
1140 for (i = 1; i < MLXSW_PORT_MAX_PORTS; i++) {
1141 err = mlxsw_sx_port_create(mlxsw_sx, i);
1142 if (err)
1143 goto err_port_create;
1144 }
1145 return 0;
1146
1147err_port_create:
1148 for (i--; i >= 1; i--)
1149 mlxsw_sx_port_remove(mlxsw_sx, i);
1150 kfree(mlxsw_sx->ports);
1151 return err;
1152}
1153
1154static void mlxsw_sx_pude_event_func(const struct mlxsw_reg_info *reg,
1155 char *pude_pl, void *priv)
1156{
1157 struct mlxsw_sx *mlxsw_sx = priv;
1158 struct mlxsw_sx_port *mlxsw_sx_port;
1159 enum mlxsw_reg_pude_oper_status status;
1160 u8 local_port;
1161
1162 local_port = mlxsw_reg_pude_local_port_get(pude_pl);
1163 mlxsw_sx_port = mlxsw_sx->ports[local_port];
1164 if (!mlxsw_sx_port) {
1165 dev_warn(mlxsw_sx->bus_info->dev, "Port %d: Link event received for non-existent port\n",
1166 local_port);
1167 return;
1168 }
1169
1170 status = mlxsw_reg_pude_oper_status_get(pude_pl);
Or Gerlitzef743fd2015-10-28 10:17:03 +01001171 if (status == MLXSW_PORT_OPER_STATUS_UP) {
Jiri Pirko31557f02015-07-29 23:33:49 +02001172 netdev_info(mlxsw_sx_port->dev, "link up\n");
1173 netif_carrier_on(mlxsw_sx_port->dev);
1174 } else {
1175 netdev_info(mlxsw_sx_port->dev, "link down\n");
1176 netif_carrier_off(mlxsw_sx_port->dev);
1177 }
1178}
1179
1180static struct mlxsw_event_listener mlxsw_sx_pude_event = {
1181 .func = mlxsw_sx_pude_event_func,
1182 .trap_id = MLXSW_TRAP_ID_PUDE,
1183};
1184
1185static int mlxsw_sx_event_register(struct mlxsw_sx *mlxsw_sx,
1186 enum mlxsw_event_trap_id trap_id)
1187{
1188 struct mlxsw_event_listener *el;
1189 char hpkt_pl[MLXSW_REG_HPKT_LEN];
1190 int err;
1191
1192 switch (trap_id) {
1193 case MLXSW_TRAP_ID_PUDE:
1194 el = &mlxsw_sx_pude_event;
1195 break;
1196 }
1197 err = mlxsw_core_event_listener_register(mlxsw_sx->core, el, mlxsw_sx);
1198 if (err)
1199 return err;
1200
Ido Schimmelf24af332015-10-15 17:43:27 +02001201 mlxsw_reg_hpkt_pack(hpkt_pl, MLXSW_REG_HPKT_ACTION_FORWARD, trap_id);
Jiri Pirko31557f02015-07-29 23:33:49 +02001202 err = mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(hpkt), hpkt_pl);
1203 if (err)
1204 goto err_event_trap_set;
1205
1206 return 0;
1207
1208err_event_trap_set:
1209 mlxsw_core_event_listener_unregister(mlxsw_sx->core, el, mlxsw_sx);
1210 return err;
1211}
1212
1213static void mlxsw_sx_event_unregister(struct mlxsw_sx *mlxsw_sx,
1214 enum mlxsw_event_trap_id trap_id)
1215{
1216 struct mlxsw_event_listener *el;
1217
1218 switch (trap_id) {
1219 case MLXSW_TRAP_ID_PUDE:
1220 el = &mlxsw_sx_pude_event;
1221 break;
1222 }
1223 mlxsw_core_event_listener_unregister(mlxsw_sx->core, el, mlxsw_sx);
1224}
1225
1226static void mlxsw_sx_rx_listener_func(struct sk_buff *skb, u8 local_port,
1227 void *priv)
1228{
1229 struct mlxsw_sx *mlxsw_sx = priv;
1230 struct mlxsw_sx_port *mlxsw_sx_port = mlxsw_sx->ports[local_port];
1231 struct mlxsw_sx_port_pcpu_stats *pcpu_stats;
1232
1233 if (unlikely(!mlxsw_sx_port)) {
Jiri Pirko6cf9dc82015-10-15 17:43:22 +02001234 dev_warn_ratelimited(mlxsw_sx->bus_info->dev, "Port %d: skb received for non-existent port\n",
1235 local_port);
Jiri Pirko31557f02015-07-29 23:33:49 +02001236 return;
1237 }
1238
1239 skb->dev = mlxsw_sx_port->dev;
1240
1241 pcpu_stats = this_cpu_ptr(mlxsw_sx_port->pcpu_stats);
1242 u64_stats_update_begin(&pcpu_stats->syncp);
1243 pcpu_stats->rx_packets++;
1244 pcpu_stats->rx_bytes += skb->len;
1245 u64_stats_update_end(&pcpu_stats->syncp);
1246
1247 skb->protocol = eth_type_trans(skb, skb->dev);
1248 netif_receive_skb(skb);
1249}
1250
1251static const struct mlxsw_rx_listener mlxsw_sx_rx_listener[] = {
1252 {
1253 .func = mlxsw_sx_rx_listener_func,
1254 .local_port = MLXSW_PORT_DONT_CARE,
1255 .trap_id = MLXSW_TRAP_ID_FDB_MC,
1256 },
1257 /* Traps for specific L2 packet types, not trapped as FDB MC */
1258 {
1259 .func = mlxsw_sx_rx_listener_func,
1260 .local_port = MLXSW_PORT_DONT_CARE,
1261 .trap_id = MLXSW_TRAP_ID_STP,
1262 },
1263 {
1264 .func = mlxsw_sx_rx_listener_func,
1265 .local_port = MLXSW_PORT_DONT_CARE,
1266 .trap_id = MLXSW_TRAP_ID_LACP,
1267 },
1268 {
1269 .func = mlxsw_sx_rx_listener_func,
1270 .local_port = MLXSW_PORT_DONT_CARE,
1271 .trap_id = MLXSW_TRAP_ID_EAPOL,
1272 },
1273 {
1274 .func = mlxsw_sx_rx_listener_func,
1275 .local_port = MLXSW_PORT_DONT_CARE,
1276 .trap_id = MLXSW_TRAP_ID_LLDP,
1277 },
1278 {
1279 .func = mlxsw_sx_rx_listener_func,
1280 .local_port = MLXSW_PORT_DONT_CARE,
1281 .trap_id = MLXSW_TRAP_ID_MMRP,
1282 },
1283 {
1284 .func = mlxsw_sx_rx_listener_func,
1285 .local_port = MLXSW_PORT_DONT_CARE,
1286 .trap_id = MLXSW_TRAP_ID_MVRP,
1287 },
1288 {
1289 .func = mlxsw_sx_rx_listener_func,
1290 .local_port = MLXSW_PORT_DONT_CARE,
1291 .trap_id = MLXSW_TRAP_ID_RPVST,
1292 },
1293 {
1294 .func = mlxsw_sx_rx_listener_func,
1295 .local_port = MLXSW_PORT_DONT_CARE,
1296 .trap_id = MLXSW_TRAP_ID_DHCP,
1297 },
1298 {
1299 .func = mlxsw_sx_rx_listener_func,
1300 .local_port = MLXSW_PORT_DONT_CARE,
1301 .trap_id = MLXSW_TRAP_ID_IGMP_QUERY,
1302 },
1303 {
1304 .func = mlxsw_sx_rx_listener_func,
1305 .local_port = MLXSW_PORT_DONT_CARE,
1306 .trap_id = MLXSW_TRAP_ID_IGMP_V1_REPORT,
1307 },
1308 {
1309 .func = mlxsw_sx_rx_listener_func,
1310 .local_port = MLXSW_PORT_DONT_CARE,
1311 .trap_id = MLXSW_TRAP_ID_IGMP_V2_REPORT,
1312 },
1313 {
1314 .func = mlxsw_sx_rx_listener_func,
1315 .local_port = MLXSW_PORT_DONT_CARE,
1316 .trap_id = MLXSW_TRAP_ID_IGMP_V2_LEAVE,
1317 },
1318 {
1319 .func = mlxsw_sx_rx_listener_func,
1320 .local_port = MLXSW_PORT_DONT_CARE,
1321 .trap_id = MLXSW_TRAP_ID_IGMP_V3_REPORT,
1322 },
1323};
1324
1325static int mlxsw_sx_traps_init(struct mlxsw_sx *mlxsw_sx)
1326{
1327 char htgt_pl[MLXSW_REG_HTGT_LEN];
1328 char hpkt_pl[MLXSW_REG_HPKT_LEN];
1329 int i;
1330 int err;
1331
1332 mlxsw_reg_htgt_pack(htgt_pl, MLXSW_REG_HTGT_TRAP_GROUP_RX);
1333 err = mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(htgt), htgt_pl);
1334 if (err)
1335 return err;
1336
Ido Schimmel801bd3d2015-10-15 17:43:28 +02001337 mlxsw_reg_htgt_pack(htgt_pl, MLXSW_REG_HTGT_TRAP_GROUP_CTRL);
1338 err = mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(htgt), htgt_pl);
1339 if (err)
1340 return err;
1341
Jiri Pirko31557f02015-07-29 23:33:49 +02001342 for (i = 0; i < ARRAY_SIZE(mlxsw_sx_rx_listener); i++) {
1343 err = mlxsw_core_rx_listener_register(mlxsw_sx->core,
1344 &mlxsw_sx_rx_listener[i],
1345 mlxsw_sx);
1346 if (err)
1347 goto err_rx_listener_register;
1348
1349 mlxsw_reg_hpkt_pack(hpkt_pl, MLXSW_REG_HPKT_ACTION_TRAP_TO_CPU,
Jiri Pirko31557f02015-07-29 23:33:49 +02001350 mlxsw_sx_rx_listener[i].trap_id);
1351 err = mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(hpkt), hpkt_pl);
1352 if (err)
1353 goto err_rx_trap_set;
1354 }
1355 return 0;
1356
1357err_rx_trap_set:
1358 mlxsw_core_rx_listener_unregister(mlxsw_sx->core,
1359 &mlxsw_sx_rx_listener[i],
1360 mlxsw_sx);
1361err_rx_listener_register:
1362 for (i--; i >= 0; i--) {
1363 mlxsw_reg_hpkt_pack(hpkt_pl, MLXSW_REG_HPKT_ACTION_FORWARD,
Jiri Pirko31557f02015-07-29 23:33:49 +02001364 mlxsw_sx_rx_listener[i].trap_id);
1365 mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(hpkt), hpkt_pl);
1366
1367 mlxsw_core_rx_listener_unregister(mlxsw_sx->core,
1368 &mlxsw_sx_rx_listener[i],
1369 mlxsw_sx);
1370 }
1371 return err;
1372}
1373
1374static void mlxsw_sx_traps_fini(struct mlxsw_sx *mlxsw_sx)
1375{
1376 char hpkt_pl[MLXSW_REG_HPKT_LEN];
1377 int i;
1378
1379 for (i = 0; i < ARRAY_SIZE(mlxsw_sx_rx_listener); i++) {
1380 mlxsw_reg_hpkt_pack(hpkt_pl, MLXSW_REG_HPKT_ACTION_FORWARD,
Jiri Pirko31557f02015-07-29 23:33:49 +02001381 mlxsw_sx_rx_listener[i].trap_id);
1382 mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(hpkt), hpkt_pl);
1383
1384 mlxsw_core_rx_listener_unregister(mlxsw_sx->core,
1385 &mlxsw_sx_rx_listener[i],
1386 mlxsw_sx);
1387 }
1388}
1389
1390static int mlxsw_sx_flood_init(struct mlxsw_sx *mlxsw_sx)
1391{
1392 char sfgc_pl[MLXSW_REG_SFGC_LEN];
1393 char sgcr_pl[MLXSW_REG_SGCR_LEN];
Jiri Pirko31557f02015-07-29 23:33:49 +02001394 char *sftr_pl;
1395 int err;
1396
Jiri Pirko31557f02015-07-29 23:33:49 +02001397 /* Configure a flooding table, which includes only CPU port. */
1398 sftr_pl = kmalloc(MLXSW_REG_SFTR_LEN, GFP_KERNEL);
1399 if (!sftr_pl)
1400 return -ENOMEM;
Ido Schimmelbc2055f2015-10-16 14:01:23 +02001401 mlxsw_reg_sftr_pack(sftr_pl, 0, 0, MLXSW_REG_SFGC_TABLE_TYPE_SINGLE, 0,
1402 MLXSW_PORT_CPU_PORT, true);
Jiri Pirko31557f02015-07-29 23:33:49 +02001403 err = mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(sftr), sftr_pl);
1404 kfree(sftr_pl);
1405 if (err)
1406 return err;
1407
1408 /* Flood different packet types using the flooding table. */
1409 mlxsw_reg_sfgc_pack(sfgc_pl,
1410 MLXSW_REG_SFGC_TYPE_UNKNOWN_UNICAST,
1411 MLXSW_REG_SFGC_BRIDGE_TYPE_1Q_FID,
1412 MLXSW_REG_SFGC_TABLE_TYPE_SINGLE,
1413 0);
1414 err = mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(sfgc), sfgc_pl);
1415 if (err)
1416 return err;
1417
1418 mlxsw_reg_sfgc_pack(sfgc_pl,
1419 MLXSW_REG_SFGC_TYPE_BROADCAST,
1420 MLXSW_REG_SFGC_BRIDGE_TYPE_1Q_FID,
1421 MLXSW_REG_SFGC_TABLE_TYPE_SINGLE,
1422 0);
1423 err = mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(sfgc), sfgc_pl);
1424 if (err)
1425 return err;
1426
1427 mlxsw_reg_sfgc_pack(sfgc_pl,
1428 MLXSW_REG_SFGC_TYPE_UNREGISTERED_MULTICAST_NON_IP,
1429 MLXSW_REG_SFGC_BRIDGE_TYPE_1Q_FID,
1430 MLXSW_REG_SFGC_TABLE_TYPE_SINGLE,
1431 0);
1432 err = mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(sfgc), sfgc_pl);
1433 if (err)
1434 return err;
1435
1436 mlxsw_reg_sfgc_pack(sfgc_pl,
1437 MLXSW_REG_SFGC_TYPE_UNREGISTERED_MULTICAST_IPV6,
1438 MLXSW_REG_SFGC_BRIDGE_TYPE_1Q_FID,
1439 MLXSW_REG_SFGC_TABLE_TYPE_SINGLE,
1440 0);
1441 err = mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(sfgc), sfgc_pl);
1442 if (err)
1443 return err;
1444
1445 mlxsw_reg_sfgc_pack(sfgc_pl,
1446 MLXSW_REG_SFGC_TYPE_UNREGISTERED_MULTICAST_IPV4,
1447 MLXSW_REG_SFGC_BRIDGE_TYPE_1Q_FID,
1448 MLXSW_REG_SFGC_TABLE_TYPE_SINGLE,
1449 0);
1450 err = mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(sfgc), sfgc_pl);
1451 if (err)
1452 return err;
1453
1454 mlxsw_reg_sgcr_pack(sgcr_pl, true);
1455 return mlxsw_reg_write(mlxsw_sx->core, MLXSW_REG(sgcr), sgcr_pl);
1456}
1457
1458static int mlxsw_sx_init(void *priv, struct mlxsw_core *mlxsw_core,
1459 const struct mlxsw_bus_info *mlxsw_bus_info)
1460{
1461 struct mlxsw_sx *mlxsw_sx = priv;
1462 int err;
1463
1464 mlxsw_sx->core = mlxsw_core;
1465 mlxsw_sx->bus_info = mlxsw_bus_info;
1466
1467 err = mlxsw_sx_hw_id_get(mlxsw_sx);
1468 if (err) {
1469 dev_err(mlxsw_sx->bus_info->dev, "Failed to get switch HW ID\n");
1470 return err;
1471 }
1472
1473 err = mlxsw_sx_ports_create(mlxsw_sx);
1474 if (err) {
1475 dev_err(mlxsw_sx->bus_info->dev, "Failed to create ports\n");
1476 return err;
1477 }
1478
1479 err = mlxsw_sx_event_register(mlxsw_sx, MLXSW_TRAP_ID_PUDE);
1480 if (err) {
1481 dev_err(mlxsw_sx->bus_info->dev, "Failed to register for PUDE events\n");
1482 goto err_event_register;
1483 }
1484
1485 err = mlxsw_sx_traps_init(mlxsw_sx);
1486 if (err) {
1487 dev_err(mlxsw_sx->bus_info->dev, "Failed to set traps for RX\n");
1488 goto err_rx_listener_register;
1489 }
1490
1491 err = mlxsw_sx_flood_init(mlxsw_sx);
1492 if (err) {
1493 dev_err(mlxsw_sx->bus_info->dev, "Failed to initialize flood tables\n");
1494 goto err_flood_init;
1495 }
1496
1497 return 0;
1498
1499err_flood_init:
1500 mlxsw_sx_traps_fini(mlxsw_sx);
1501err_rx_listener_register:
1502 mlxsw_sx_event_unregister(mlxsw_sx, MLXSW_TRAP_ID_PUDE);
1503err_event_register:
1504 mlxsw_sx_ports_remove(mlxsw_sx);
1505 return err;
1506}
1507
1508static void mlxsw_sx_fini(void *priv)
1509{
1510 struct mlxsw_sx *mlxsw_sx = priv;
1511
1512 mlxsw_sx_traps_fini(mlxsw_sx);
1513 mlxsw_sx_event_unregister(mlxsw_sx, MLXSW_TRAP_ID_PUDE);
1514 mlxsw_sx_ports_remove(mlxsw_sx);
1515}
1516
1517static struct mlxsw_config_profile mlxsw_sx_config_profile = {
1518 .used_max_vepa_channels = 1,
1519 .max_vepa_channels = 0,
1520 .used_max_lag = 1,
1521 .max_lag = 64,
1522 .used_max_port_per_lag = 1,
1523 .max_port_per_lag = 16,
1524 .used_max_mid = 1,
1525 .max_mid = 7000,
1526 .used_max_pgt = 1,
1527 .max_pgt = 0,
1528 .used_max_system_port = 1,
1529 .max_system_port = 48000,
1530 .used_max_vlan_groups = 1,
1531 .max_vlan_groups = 127,
1532 .used_max_regions = 1,
1533 .max_regions = 400,
1534 .used_flood_tables = 1,
1535 .max_flood_tables = 2,
1536 .max_vid_flood_tables = 1,
1537 .used_flood_mode = 1,
1538 .flood_mode = 3,
1539 .used_max_ib_mc = 1,
1540 .max_ib_mc = 0,
1541 .used_max_pkey = 1,
1542 .max_pkey = 0,
1543 .swid_config = {
1544 {
1545 .used_type = 1,
1546 .type = MLXSW_PORT_SWID_TYPE_ETH,
1547 }
1548 },
1549};
1550
1551static struct mlxsw_driver mlxsw_sx_driver = {
1552 .kind = MLXSW_DEVICE_KIND_SWITCHX2,
1553 .owner = THIS_MODULE,
1554 .priv_size = sizeof(struct mlxsw_sx),
1555 .init = mlxsw_sx_init,
1556 .fini = mlxsw_sx_fini,
1557 .txhdr_construct = mlxsw_sx_txhdr_construct,
1558 .txhdr_len = MLXSW_TXHDR_LEN,
1559 .profile = &mlxsw_sx_config_profile,
1560};
1561
1562static int __init mlxsw_sx_module_init(void)
1563{
1564 return mlxsw_core_driver_register(&mlxsw_sx_driver);
1565}
1566
1567static void __exit mlxsw_sx_module_exit(void)
1568{
1569 mlxsw_core_driver_unregister(&mlxsw_sx_driver);
1570}
1571
1572module_init(mlxsw_sx_module_init);
1573module_exit(mlxsw_sx_module_exit);
1574
1575MODULE_LICENSE("Dual BSD/GPL");
1576MODULE_AUTHOR("Jiri Pirko <jiri@mellanox.com>");
1577MODULE_DESCRIPTION("Mellanox SwitchX-2 driver");
1578MODULE_MLXSW_DRIVER_ALIAS(MLXSW_DEVICE_KIND_SWITCHX2);