blob: d4cb7e590c06d8f4c634822d1eafe352fe4329f6 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_APIC_H
2#define _ASM_X86_APIC_H
Thomas Gleixner67c5fc52008-01-30 13:30:15 +01003
Ingo Molnare2780a62009-02-17 13:52:29 +01004#include <linux/cpumask.h>
Thomas Gleixner67c5fc52008-01-30 13:30:15 +01005#include <linux/delay.h>
Ingo Molnare2780a62009-02-17 13:52:29 +01006#include <linux/pm.h>
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01007
8#include <asm/alternative.h>
Suresh Siddha13c88fb52008-07-10 11:16:52 -07009#include <asm/cpufeature.h>
Ingo Molnare2780a62009-02-17 13:52:29 +010010#include <asm/processor.h>
11#include <asm/apicdef.h>
12#include <asm/atomic.h>
13#include <asm/fixmap.h>
14#include <asm/mpspec.h>
15#include <asm/system.h>
Suresh Siddha13c88fb52008-07-10 11:16:52 -070016#include <asm/msr.h>
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010017
18#define ARCH_APICTIMER_STOPS_ON_C3 1
19
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010020/*
21 * Debugging macros
22 */
23#define APIC_QUIET 0
24#define APIC_VERBOSE 1
25#define APIC_DEBUG 2
26
27/*
28 * Define the default level of output to be very little
29 * This can be turned up by using apic=verbose for more
30 * information and apic=debug for _lots_ of information.
31 * apic_verbosity is defined in apic.c
32 */
33#define apic_printk(v, s, a...) do { \
34 if ((v) <= apic_verbosity) \
35 printk(s, ##a); \
36 } while (0)
37
38
Ingo Molnar160d8da2009-02-11 11:27:39 +010039#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010040extern void generic_apic_probe(void);
Ingo Molnar160d8da2009-02-11 11:27:39 +010041#else
42static inline void generic_apic_probe(void)
43{
44}
45#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010046
47#ifdef CONFIG_X86_LOCAL_APIC
48
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +010049extern unsigned int apic_verbosity;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010050extern int local_apic_timer_c2_ok;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010051
Yinghai Lu3c999f12008-06-20 16:11:20 -070052extern int disable_apic;
Ingo Molnar0939e4f2009-01-28 17:16:25 +010053
54#ifdef CONFIG_SMP
55extern void __inquire_remote_apic(int apicid);
56#else /* CONFIG_SMP */
57static inline void __inquire_remote_apic(int apicid)
58{
59}
60#endif /* CONFIG_SMP */
61
62static inline void default_inquire_remote_apic(int apicid)
63{
64 if (apic_verbosity >= APIC_DEBUG)
65 __inquire_remote_apic(apicid);
66}
67
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010068/*
69 * Basic functions accessing APICs.
70 */
71#ifdef CONFIG_PARAVIRT
72#include <asm/paravirt.h>
Thomas Gleixner96a388d2007-10-11 11:20:03 +020073#else
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010074#define setup_boot_clock setup_boot_APIC_clock
75#define setup_secondary_clock setup_secondary_APIC_clock
Thomas Gleixner96a388d2007-10-11 11:20:03 +020076#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010077
Ravikiran G Thirumalai70511132009-03-23 23:14:29 -070078#ifdef CONFIG_X86_64
Ravikiran G Thirumalaiaa7d8e25e2008-03-20 00:41:16 -070079extern int is_vsmp_box(void);
Yinghai Lu129d8bc2009-02-25 21:20:50 -080080#else
81static inline int is_vsmp_box(void)
82{
83 return 0;
84}
85#endif
Jaswinder Singh2b97df02008-07-23 17:13:14 +053086extern void xapic_wait_icr_idle(void);
87extern u32 safe_xapic_wait_icr_idle(void);
Jaswinder Singh2b97df02008-07-23 17:13:14 +053088extern void xapic_icr_write(u32, u32);
89extern int setup_profiling_timer(unsigned int);
Ravikiran G Thirumalaiaa7d8e25e2008-03-20 00:41:16 -070090
Suresh Siddha1b374e42008-07-10 11:16:49 -070091static inline void native_apic_mem_write(u32 reg, u32 v)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010092{
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +010093 volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010094
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +010095 alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
96 ASM_OUTPUT2("=r" (v), "=m" (*addr)),
97 ASM_OUTPUT2("0" (v), "m" (*addr)));
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010098}
99
Suresh Siddha1b374e42008-07-10 11:16:49 -0700100static inline u32 native_apic_mem_read(u32 reg)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100101{
102 return *((volatile u32 *)(APIC_BASE + reg));
103}
104
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800105extern void native_apic_wait_icr_idle(void);
106extern u32 native_safe_apic_wait_icr_idle(void);
107extern void native_apic_icr_write(u32 low, u32 id);
108extern u64 native_apic_icr_read(void);
109
Fenghua Yub24696b2009-03-27 14:22:44 -0700110#define EIM_8BIT_APIC_ID 0
111#define EIM_32BIT_APIC_ID 1
112
Han, Weidongd0b03bd2009-04-03 17:15:50 +0800113#ifdef CONFIG_X86_X2APIC
Suresh Siddhace4e2402009-03-17 10:16:54 -0800114/*
115 * Make previous memory operations globally visible before
116 * sending the IPI through x2apic wrmsr. We need a serializing instruction or
117 * mfence for this.
118 */
119static inline void x2apic_wrmsr_fence(void)
120{
121 asm volatile("mfence" : : : "memory");
122}
123
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700124static inline void native_apic_msr_write(u32 reg, u32 v)
125{
126 if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
127 reg == APIC_LVR)
128 return;
129
130 wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
131}
132
133static inline u32 native_apic_msr_read(u32 reg)
134{
135 u32 low, high;
136
137 if (reg == APIC_DFR)
138 return -1;
139
140 rdmsr(APIC_BASE_MSR + (reg >> 4), low, high);
141 return low;
142}
143
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800144static inline void native_x2apic_wait_icr_idle(void)
145{
146 /* no need to wait for icr idle in x2apic */
147 return;
148}
149
150static inline u32 native_safe_x2apic_wait_icr_idle(void)
151{
152 /* no need to wait for icr idle in x2apic */
153 return 0;
154}
155
156static inline void native_x2apic_icr_write(u32 low, u32 id)
157{
158 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
159}
160
161static inline u64 native_x2apic_icr_read(void)
162{
163 unsigned long val;
164
165 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
166 return val;
167}
168
Suresh Siddhaef1f87a2009-02-21 14:23:21 -0800169extern int x2apic, x2apic_phys;
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700170extern void check_x2apic(void);
171extern void enable_x2apic(void);
172extern void enable_IR_x2apic(void);
173extern void x2apic_icr_write(u32 low, u32 id);
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700174static inline int x2apic_enabled(void)
175{
176 int msr, msr2;
177
178 if (!cpu_has_x2apic)
179 return 0;
180
181 rdmsr(MSR_IA32_APICBASE, msr, msr2);
182 if (msr & X2APIC_ENABLE)
183 return 1;
184 return 0;
185}
186#else
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800187static inline void check_x2apic(void)
188{
189}
190static inline void enable_x2apic(void)
191{
192}
193static inline void enable_IR_x2apic(void)
194{
195}
196static inline int x2apic_enabled(void)
197{
198 return 0;
199}
Suresh Siddhacf6567f2009-03-16 17:05:00 -0700200
201#define x2apic 0
202
Yinghai Luc535b6a2008-07-11 18:41:54 -0700203#endif
Suresh Siddha1b374e42008-07-10 11:16:49 -0700204
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100205extern int get_physical_broadcast(void);
206
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400207extern void apic_disable(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100208extern int lapic_get_maxlvt(void);
209extern void clear_local_APIC(void);
210extern void connect_bsp_APIC(void);
211extern void disconnect_bsp_APIC(int virt_wire_setup);
212extern void disable_local_APIC(void);
213extern void lapic_shutdown(void);
214extern int verify_local_APIC(void);
215extern void cache_APIC_registers(void);
216extern void sync_Arb_IDs(void);
217extern void init_bsp_APIC(void);
218extern void setup_local_APIC(void);
Andi Kleen739f33b2008-01-30 13:30:40 +0100219extern void end_local_APIC_setup(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100220extern void init_apic_mappings(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100221extern void setup_boot_APIC_clock(void);
222extern void setup_secondary_APIC_clock(void);
223extern int APIC_init_uniprocessor(void);
Jan Beuliche9427102008-01-30 13:31:24 +0100224extern void enable_NMI_through_LVT0(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100225
226/*
227 * On 32bit this is mach-xxx local
228 */
229#ifdef CONFIG_X86_64
Yinghai Lu8643f9d2008-02-19 03:21:06 -0800230extern void early_init_lapic_mapping(void);
Alok Kataria8fbbc4b2008-07-01 11:43:34 -0700231extern int apic_is_clustered_box(void);
232#else
233static inline int apic_is_clustered_box(void)
234{
235 return 0;
236}
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100237#endif
238
Robert Richter7b83dae2008-01-30 13:30:40 +0100239extern u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask);
240extern u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100241
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100242
243#else /* !CONFIG_X86_LOCAL_APIC */
244static inline void lapic_shutdown(void) { }
245#define local_apic_timer_c2_ok 1
Yinghai Luf3294a32008-06-27 01:41:56 -0700246static inline void init_apic_mappings(void) { }
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100247static inline void disable_local_APIC(void) { }
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400248static inline void apic_disable(void) { }
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100249#endif /* !CONFIG_X86_LOCAL_APIC */
250
Ingo Molnar1f75ed02009-01-28 17:36:56 +0100251#ifdef CONFIG_X86_64
252#define SET_APIC_ID(x) (apic->set_apic_id(x))
253#else
254
Ingo Molnar1f75ed02009-01-28 17:36:56 +0100255#endif
256
Ingo Molnare2780a62009-02-17 13:52:29 +0100257/*
258 * Copyright 2004 James Cleverdon, IBM.
259 * Subject to the GNU Public License, v.2
260 *
261 * Generic APIC sub-arch data struct.
262 *
263 * Hacked for x86-64 by James Cleverdon from i386 architecture code by
264 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
265 * James Cleverdon.
266 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100267struct apic {
Ingo Molnare2780a62009-02-17 13:52:29 +0100268 char *name;
269
270 int (*probe)(void);
271 int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
272 int (*apic_id_registered)(void);
273
274 u32 irq_delivery_mode;
275 u32 irq_dest_mode;
276
277 const struct cpumask *(*target_cpus)(void);
278
279 int disable_esr;
280
281 int dest_logical;
282 unsigned long (*check_apicid_used)(physid_mask_t bitmap, int apicid);
283 unsigned long (*check_apicid_present)(int apicid);
284
285 void (*vector_allocation_domain)(int cpu, struct cpumask *retmask);
286 void (*init_apic_ldr)(void);
287
288 physid_mask_t (*ioapic_phys_id_map)(physid_mask_t map);
289
290 void (*setup_apic_routing)(void);
291 int (*multi_timer_check)(int apic, int irq);
292 int (*apicid_to_node)(int logical_apicid);
293 int (*cpu_to_logical_apicid)(int cpu);
294 int (*cpu_present_to_apicid)(int mps_cpu);
295 physid_mask_t (*apicid_to_cpu_present)(int phys_apicid);
296 void (*setup_portio_remap)(void);
297 int (*check_phys_apicid_present)(int boot_cpu_physical_apicid);
298 void (*enable_apic_mode)(void);
299 int (*phys_pkg_id)(int cpuid_apic, int index_msb);
300
301 /*
Ingo Molnarbe163a12009-02-17 16:28:46 +0100302 * When one of the next two hooks returns 1 the apic
Ingo Molnare2780a62009-02-17 13:52:29 +0100303 * is switched to this. Essentially they are additional
304 * probe functions:
305 */
306 int (*mps_oem_check)(struct mpc_table *mpc, char *oem, char *productid);
307
308 unsigned int (*get_apic_id)(unsigned long x);
309 unsigned long (*set_apic_id)(unsigned int id);
310 unsigned long apic_id_mask;
311
312 unsigned int (*cpu_mask_to_apicid)(const struct cpumask *cpumask);
313 unsigned int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
314 const struct cpumask *andmask);
315
316 /* ipi */
317 void (*send_IPI_mask)(const struct cpumask *mask, int vector);
318 void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
319 int vector);
320 void (*send_IPI_allbutself)(int vector);
321 void (*send_IPI_all)(int vector);
322 void (*send_IPI_self)(int vector);
323
324 /* wakeup_secondary_cpu */
Ingo Molnar1f5bcab2009-02-26 13:51:40 +0100325 int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
Ingo Molnare2780a62009-02-17 13:52:29 +0100326
327 int trampoline_phys_low;
328 int trampoline_phys_high;
329
330 void (*wait_for_init_deassert)(atomic_t *deassert);
331 void (*smp_callin_clear_local_apic)(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100332 void (*inquire_remote_apic)(int apicid);
333
334 /* apic ops */
335 u32 (*read)(u32 reg);
336 void (*write)(u32 reg, u32 v);
337 u64 (*icr_read)(void);
338 void (*icr_write)(u32 low, u32 high);
339 void (*wait_icr_idle)(void);
340 u32 (*safe_wait_icr_idle)(void);
341};
342
Ingo Molnar0917c012009-02-26 12:47:40 +0100343/*
344 * Pointer to the local APIC driver in use on this system (there's
345 * always just one such driver in use - the kernel decides via an
346 * early probing process which one it picks - and then sticks to it):
347 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100348extern struct apic *apic;
Ingo Molnar0917c012009-02-26 12:47:40 +0100349
350/*
351 * APIC functionality to boot other CPUs - only used on SMP:
352 */
353#ifdef CONFIG_SMP
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800354extern atomic_t init_deasserted;
355extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
Ingo Molnar0917c012009-02-26 12:47:40 +0100356#endif
Ingo Molnare2780a62009-02-17 13:52:29 +0100357
358static inline u32 apic_read(u32 reg)
359{
360 return apic->read(reg);
361}
362
363static inline void apic_write(u32 reg, u32 val)
364{
365 apic->write(reg, val);
366}
367
368static inline u64 apic_icr_read(void)
369{
370 return apic->icr_read();
371}
372
373static inline void apic_icr_write(u32 low, u32 high)
374{
375 apic->icr_write(low, high);
376}
377
378static inline void apic_wait_icr_idle(void)
379{
380 apic->wait_icr_idle();
381}
382
383static inline u32 safe_apic_wait_icr_idle(void)
384{
385 return apic->safe_wait_icr_idle();
386}
387
388
389static inline void ack_APIC_irq(void)
390{
Ingo Molnarb2b35252009-03-05 15:15:44 +0100391#ifdef CONFIG_X86_LOCAL_APIC
Ingo Molnare2780a62009-02-17 13:52:29 +0100392 /*
393 * ack_APIC_irq() actually gets compiled as a single instruction
394 * ... yummie.
395 */
396
397 /* Docs say use 0 for future compatibility */
398 apic_write(APIC_EOI, 0);
Ingo Molnarb2b35252009-03-05 15:15:44 +0100399#endif
Ingo Molnare2780a62009-02-17 13:52:29 +0100400}
401
402static inline unsigned default_get_apic_id(unsigned long x)
403{
404 unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
405
406 if (APIC_XAPIC(ver))
407 return (x >> 24) & 0xFF;
408 else
409 return (x >> 24) & 0x0F;
410}
411
412/*
413 * Warm reset vector default position:
414 */
415#define DEFAULT_TRAMPOLINE_PHYS_LOW 0x467
416#define DEFAULT_TRAMPOLINE_PHYS_HIGH 0x469
417
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800418#ifdef CONFIG_X86_64
Ingo Molnarbe163a12009-02-17 16:28:46 +0100419extern struct apic apic_flat;
420extern struct apic apic_physflat;
421extern struct apic apic_x2apic_cluster;
422extern struct apic apic_x2apic_phys;
Ingo Molnare2780a62009-02-17 13:52:29 +0100423extern int default_acpi_madt_oem_check(char *, char *);
424
425extern void apic_send_IPI_self(int vector);
426
Ingo Molnarbe163a12009-02-17 16:28:46 +0100427extern struct apic apic_x2apic_uv_x;
Ingo Molnare2780a62009-02-17 13:52:29 +0100428DECLARE_PER_CPU(int, x2apic_extra_bits);
429
430extern int default_cpu_present_to_apicid(int mps_cpu);
431extern int default_check_phys_apicid_present(int boot_cpu_physical_apicid);
432#endif
433
434static inline void default_wait_for_init_deassert(atomic_t *deassert)
435{
436 while (!atomic_read(deassert))
437 cpu_relax();
438 return;
439}
440
441extern void generic_bigsmp_probe(void);
442
443
444#ifdef CONFIG_X86_LOCAL_APIC
445
446#include <asm/smp.h>
447
448#define APIC_DFR_VALUE (APIC_DFR_FLAT)
449
450static inline const struct cpumask *default_target_cpus(void)
451{
452#ifdef CONFIG_SMP
453 return cpu_online_mask;
454#else
455 return cpumask_of(0);
456#endif
457}
458
459DECLARE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid);
460
461
462static inline unsigned int read_apic_id(void)
463{
464 unsigned int reg;
465
466 reg = apic_read(APIC_ID);
467
468 return apic->get_apic_id(reg);
469}
470
471extern void default_setup_apic_routing(void);
472
473#ifdef CONFIG_X86_32
474/*
475 * Set up the logical destination ID.
476 *
477 * Intel recommends to set DFR, LDR and TPR before enabling
478 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
479 * document number 292116). So here it goes...
480 */
481extern void default_init_apic_ldr(void);
482
483static inline int default_apic_id_registered(void)
484{
485 return physid_isset(read_apic_id(), phys_cpu_present_map);
486}
487
Yinghai Luf56e5032009-03-24 14:16:30 -0700488static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
489{
490 return cpuid_apic >> index_msb;
491}
492
493extern int default_apicid_to_node(int logical_apicid);
494
495#endif
496
Ingo Molnare2780a62009-02-17 13:52:29 +0100497static inline unsigned int
498default_cpu_mask_to_apicid(const struct cpumask *cpumask)
499{
Yinghai Luf56e5032009-03-24 14:16:30 -0700500 return cpumask_bits(cpumask)[0] & APIC_ALL_CPUS;
Ingo Molnare2780a62009-02-17 13:52:29 +0100501}
502
503static inline unsigned int
504default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
505 const struct cpumask *andmask)
506{
507 unsigned long mask1 = cpumask_bits(cpumask)[0];
508 unsigned long mask2 = cpumask_bits(andmask)[0];
509 unsigned long mask3 = cpumask_bits(cpu_online_mask)[0];
510
511 return (unsigned int)(mask1 & mask2 & mask3);
512}
513
Ingo Molnare2780a62009-02-17 13:52:29 +0100514static inline unsigned long default_check_apicid_used(physid_mask_t bitmap, int apicid)
515{
516 return physid_isset(apicid, bitmap);
517}
518
519static inline unsigned long default_check_apicid_present(int bit)
520{
521 return physid_isset(bit, phys_cpu_present_map);
522}
523
524static inline physid_mask_t default_ioapic_phys_id_map(physid_mask_t phys_map)
525{
526 return phys_map;
527}
528
529/* Mapping from cpu number to logical apicid */
530static inline int default_cpu_to_logical_apicid(int cpu)
531{
532 return 1 << cpu;
533}
534
535static inline int __default_cpu_present_to_apicid(int mps_cpu)
536{
537 if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
538 return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
539 else
540 return BAD_APICID;
541}
542
543static inline int
544__default_check_phys_apicid_present(int boot_cpu_physical_apicid)
545{
546 return physid_isset(boot_cpu_physical_apicid, phys_cpu_present_map);
547}
548
549#ifdef CONFIG_X86_32
550static inline int default_cpu_present_to_apicid(int mps_cpu)
551{
552 return __default_cpu_present_to_apicid(mps_cpu);
553}
554
555static inline int
556default_check_phys_apicid_present(int boot_cpu_physical_apicid)
557{
558 return __default_check_phys_apicid_present(boot_cpu_physical_apicid);
559}
560#else
561extern int default_cpu_present_to_apicid(int mps_cpu);
562extern int default_check_phys_apicid_present(int boot_cpu_physical_apicid);
563#endif
564
565static inline physid_mask_t default_apicid_to_cpu_present(int phys_apicid)
566{
567 return physid_mask_of_physid(phys_apicid);
568}
569
570#endif /* CONFIG_X86_LOCAL_APIC */
571
Ingo Molnar2f205bc2009-02-17 14:45:30 +0100572#ifdef CONFIG_X86_32
573extern u8 cpu_2_logical_apicid[NR_CPUS];
574#endif
575
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700576#endif /* _ASM_X86_APIC_H */