blob: 9f71ff79b9c1f6fecf0cd2f949961848cf187bea [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
35#include <linux/interval_tree.h>
36#include <linux/hashtable.h>
37#include <linux/fence.h>
38
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040048
yanyang15fc3aee2015-05-22 14:39:35 -040049#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040050#include "amdgpu_mode.h"
51#include "amdgpu_ih.h"
52#include "amdgpu_irq.h"
53#include "amdgpu_ucode.h"
54#include "amdgpu_gds.h"
Alex Deucher1f7371b2015-12-02 17:46:21 -050055#include "amd_powerplay.h"
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -040056#include "amdgpu_acp.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040057
Alex Deucherb80d8472015-08-16 22:55:02 -040058#include "gpu_scheduler.h"
59
Alex Deucher97b2e202015-04-20 16:51:00 -040060/*
61 * Modules parameters.
62 */
63extern int amdgpu_modeset;
64extern int amdgpu_vram_limit;
65extern int amdgpu_gart_size;
66extern int amdgpu_benchmarking;
67extern int amdgpu_testing;
68extern int amdgpu_audio;
69extern int amdgpu_disp_priority;
70extern int amdgpu_hw_i2c;
71extern int amdgpu_pcie_gen2;
72extern int amdgpu_msi;
73extern int amdgpu_lockup_timeout;
74extern int amdgpu_dpm;
75extern int amdgpu_smc_load_fw;
76extern int amdgpu_aspm;
77extern int amdgpu_runtime_pm;
Alex Deucher97b2e202015-04-20 16:51:00 -040078extern unsigned amdgpu_ip_block_mask;
79extern int amdgpu_bapm;
80extern int amdgpu_deep_color;
81extern int amdgpu_vm_size;
82extern int amdgpu_vm_block_size;
Christian Königd9c13152015-09-28 12:31:26 +020083extern int amdgpu_vm_fault_stop;
Christian Königb495bd32015-09-10 14:00:35 +020084extern int amdgpu_vm_debug;
Jammy Zhou1333f722015-07-30 16:36:58 +080085extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +080086extern int amdgpu_sched_hw_submission;
Alex Deucher1f7371b2015-12-02 17:46:21 -050087extern int amdgpu_powerplay;
Huang Rui6bb6b292016-05-24 13:47:05 +080088extern int amdgpu_powercontainment;
Alex Deuchercd474ba2016-02-04 10:21:23 -050089extern unsigned amdgpu_pcie_gen_cap;
90extern unsigned amdgpu_pcie_lane_cap;
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +020091extern unsigned amdgpu_cg_mask;
92extern unsigned amdgpu_pg_mask;
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +020093extern char *amdgpu_disable_cu;
Rex Zhu66bc3f72016-07-28 17:36:35 +080094extern int amdgpu_sclk_deep_sleep_en;
Alex Deucher97b2e202015-04-20 16:51:00 -040095
Chunming Zhou4b559c92015-07-21 15:53:04 +080096#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -040097#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
98#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
99/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
100#define AMDGPU_IB_POOL_SIZE 16
101#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
102#define AMDGPUFB_CONN_LIMIT 4
103#define AMDGPU_BIOS_NUM_SCRATCH 8
104
Alex Deucher97b2e202015-04-20 16:51:00 -0400105/* max number of rings */
106#define AMDGPU_MAX_RINGS 16
107#define AMDGPU_MAX_GFX_RINGS 1
108#define AMDGPU_MAX_COMPUTE_RINGS 8
109#define AMDGPU_MAX_VCE_RINGS 2
110
Jammy Zhou36f523a2015-09-01 12:54:27 +0800111/* max number of IP instances */
112#define AMDGPU_MAX_SDMA_INSTANCES 2
113
Alex Deucher97b2e202015-04-20 16:51:00 -0400114/* hardcode that limit for now */
115#define AMDGPU_VA_RESERVED_SIZE (8 << 20)
116
117/* hard reset data */
118#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
119
120/* reset flags */
121#define AMDGPU_RESET_GFX (1 << 0)
122#define AMDGPU_RESET_COMPUTE (1 << 1)
123#define AMDGPU_RESET_DMA (1 << 2)
124#define AMDGPU_RESET_CP (1 << 3)
125#define AMDGPU_RESET_GRBM (1 << 4)
126#define AMDGPU_RESET_DMA1 (1 << 5)
127#define AMDGPU_RESET_RLC (1 << 6)
128#define AMDGPU_RESET_SEM (1 << 7)
129#define AMDGPU_RESET_IH (1 << 8)
130#define AMDGPU_RESET_VMC (1 << 9)
131#define AMDGPU_RESET_MC (1 << 10)
132#define AMDGPU_RESET_DISPLAY (1 << 11)
133#define AMDGPU_RESET_UVD (1 << 12)
134#define AMDGPU_RESET_VCE (1 << 13)
135#define AMDGPU_RESET_VCE1 (1 << 14)
136
Alex Deucher97b2e202015-04-20 16:51:00 -0400137/* GFX current status */
138#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
139#define AMDGPU_GFX_SAFE_MODE 0x00000001L
140#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
141#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
142#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
143
144/* max cursor sizes (in pixels) */
145#define CIK_CURSOR_WIDTH 128
146#define CIK_CURSOR_HEIGHT 128
147
148struct amdgpu_device;
Alex Deucher97b2e202015-04-20 16:51:00 -0400149struct amdgpu_ib;
150struct amdgpu_vm;
151struct amdgpu_ring;
Alex Deucher97b2e202015-04-20 16:51:00 -0400152struct amdgpu_cs_parser;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800153struct amdgpu_job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400154struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400155struct amdgpu_fpriv;
Alex Deucher97b2e202015-04-20 16:51:00 -0400156
157enum amdgpu_cp_irq {
158 AMDGPU_CP_IRQ_GFX_EOP = 0,
159 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
160 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
161 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
162 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
163 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
164 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
165 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
166 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
167
168 AMDGPU_CP_IRQ_LAST
169};
170
171enum amdgpu_sdma_irq {
172 AMDGPU_SDMA_IRQ_TRAP0 = 0,
173 AMDGPU_SDMA_IRQ_TRAP1,
174
175 AMDGPU_SDMA_IRQ_LAST
176};
177
178enum amdgpu_thermal_irq {
179 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
180 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
181
182 AMDGPU_THERMAL_IRQ_LAST
183};
184
Alex Deucher97b2e202015-04-20 16:51:00 -0400185int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400186 enum amd_ip_block_type block_type,
187 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400188int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400189 enum amd_ip_block_type block_type,
190 enum amd_powergating_state state);
Alex Deucher5dbbb602016-06-23 11:41:04 -0400191int amdgpu_wait_for_idle(struct amdgpu_device *adev,
192 enum amd_ip_block_type block_type);
193bool amdgpu_is_idle(struct amdgpu_device *adev,
194 enum amd_ip_block_type block_type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400195
196struct amdgpu_ip_block_version {
yanyang15fc3aee2015-05-22 14:39:35 -0400197 enum amd_ip_block_type type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400198 u32 major;
199 u32 minor;
200 u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400201 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400202};
203
204int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400205 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400206 u32 major, u32 minor);
207
208const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
209 struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400210 enum amd_ip_block_type type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400211
212/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
213struct amdgpu_buffer_funcs {
214 /* maximum bytes in a single operation */
215 uint32_t copy_max_bytes;
216
217 /* number of dw to reserve per operation */
218 unsigned copy_num_dw;
219
220 /* used for buffer migration */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800221 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400222 /* src addr in bytes */
223 uint64_t src_offset,
224 /* dst addr in bytes */
225 uint64_t dst_offset,
226 /* number of byte to transfer */
227 uint32_t byte_count);
228
229 /* maximum bytes in a single operation */
230 uint32_t fill_max_bytes;
231
232 /* number of dw to reserve per operation */
233 unsigned fill_num_dw;
234
235 /* used for buffer clearing */
Chunming Zhou6e7a3842015-08-27 13:46:09 +0800236 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400237 /* value to write to memory */
238 uint32_t src_data,
239 /* dst addr in bytes */
240 uint64_t dst_offset,
241 /* number of byte to fill */
242 uint32_t byte_count);
243};
244
245/* provided by hw blocks that can write ptes, e.g., sdma */
246struct amdgpu_vm_pte_funcs {
247 /* copy pte entries from GART */
248 void (*copy_pte)(struct amdgpu_ib *ib,
249 uint64_t pe, uint64_t src,
250 unsigned count);
251 /* write pte one entry at a time with addr mapping */
252 void (*write_pte)(struct amdgpu_ib *ib,
Christian Königb07c9d22015-11-30 13:26:07 +0100253 const dma_addr_t *pages_addr, uint64_t pe,
Alex Deucher97b2e202015-04-20 16:51:00 -0400254 uint64_t addr, unsigned count,
255 uint32_t incr, uint32_t flags);
256 /* for linear pte/pde updates without addr mapping */
257 void (*set_pte_pde)(struct amdgpu_ib *ib,
258 uint64_t pe,
259 uint64_t addr, unsigned count,
260 uint32_t incr, uint32_t flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400261};
262
263/* provided by the gmc block */
264struct amdgpu_gart_funcs {
265 /* flush the vm tlb via mmio */
266 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
267 uint32_t vmid);
268 /* write pte/pde updates using the cpu */
269 int (*set_pte_pde)(struct amdgpu_device *adev,
270 void *cpu_pt_addr, /* cpu addr of page table */
271 uint32_t gpu_page_idx, /* pte/pde to update */
272 uint64_t addr, /* addr to write into pte/pde */
273 uint32_t flags); /* access flags */
274};
275
276/* provided by the ih block */
277struct amdgpu_ih_funcs {
278 /* ring read/write ptr handling, called from interrupt context */
279 u32 (*get_wptr)(struct amdgpu_device *adev);
280 void (*decode_iv)(struct amdgpu_device *adev,
281 struct amdgpu_iv_entry *entry);
282 void (*set_rptr)(struct amdgpu_device *adev);
283};
284
285/* provided by hw blocks that expose a ring buffer for commands */
286struct amdgpu_ring_funcs {
287 /* ring read/write ptr handling */
288 u32 (*get_rptr)(struct amdgpu_ring *ring);
289 u32 (*get_wptr)(struct amdgpu_ring *ring);
290 void (*set_wptr)(struct amdgpu_ring *ring);
291 /* validating and patching of IBs */
292 int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
293 /* command emit functions */
294 void (*emit_ib)(struct amdgpu_ring *ring,
Christian Königd88bf582016-05-06 17:50:03 +0200295 struct amdgpu_ib *ib,
296 unsigned vm_id, bool ctx_switch);
Alex Deucher97b2e202015-04-20 16:51:00 -0400297 void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
Chunming Zhou890ee232015-06-01 14:35:03 +0800298 uint64_t seq, unsigned flags);
Christian Königb8c7b392016-03-01 15:42:52 +0100299 void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400300 void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
301 uint64_t pd_addr);
Christian Königd2edb072015-05-11 14:10:34 +0200302 void (*emit_hdp_flush)(struct amdgpu_ring *ring);
Chunming Zhou11afbde2016-03-03 11:38:48 +0800303 void (*emit_hdp_invalidate)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400304 void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
305 uint32_t gds_base, uint32_t gds_size,
306 uint32_t gws_base, uint32_t gws_size,
307 uint32_t oa_base, uint32_t oa_size);
308 /* testing functions */
309 int (*test_ring)(struct amdgpu_ring *ring);
Christian Königbbec97a2016-07-05 21:07:17 +0200310 int (*test_ib)(struct amdgpu_ring *ring, long timeout);
Jammy Zhouedff0e22015-09-01 13:04:08 +0800311 /* insert NOP packets */
312 void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
Christian König9e5d53092016-01-31 12:20:55 +0100313 /* pad the indirect buffer to the necessary number of dw */
314 void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
Monk Liu03ccf482016-01-14 19:07:38 +0800315 unsigned (*init_cond_exec)(struct amdgpu_ring *ring);
316 void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset);
Christian Königf06505b2016-07-20 13:49:34 +0200317 /* note usage for clock and power gating */
318 void (*begin_use)(struct amdgpu_ring *ring);
319 void (*end_use)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400320};
321
322/*
323 * BIOS.
324 */
325bool amdgpu_get_bios(struct amdgpu_device *adev);
326bool amdgpu_read_bios(struct amdgpu_device *adev);
327
328/*
329 * Dummy page
330 */
331struct amdgpu_dummy_page {
332 struct page *page;
333 dma_addr_t addr;
334};
335int amdgpu_dummy_page_init(struct amdgpu_device *adev);
336void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
337
338
339/*
340 * Clocks
341 */
342
343#define AMDGPU_MAX_PPLL 3
344
345struct amdgpu_clock {
346 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
347 struct amdgpu_pll spll;
348 struct amdgpu_pll mpll;
349 /* 10 Khz units */
350 uint32_t default_mclk;
351 uint32_t default_sclk;
352 uint32_t default_dispclk;
353 uint32_t current_dispclk;
354 uint32_t dp_extclk;
355 uint32_t max_pixel_clock;
356};
357
358/*
359 * Fences.
360 */
361struct amdgpu_fence_driver {
Alex Deucher97b2e202015-04-20 16:51:00 -0400362 uint64_t gpu_addr;
363 volatile uint32_t *cpu_addr;
364 /* sync_seq is protected by ring emission lock */
Christian König742c0852016-03-14 15:46:06 +0100365 uint32_t sync_seq;
366 atomic_t last_seq;
Alex Deucher97b2e202015-04-20 16:51:00 -0400367 bool initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -0400368 struct amdgpu_irq_src *irq_src;
369 unsigned irq_type;
Christian Königc2776af2015-11-03 13:27:39 +0100370 struct timer_list fallback_timer;
Christian Königc89377d2016-03-13 19:19:48 +0100371 unsigned num_fences_mask;
Christian König4a7d74f2016-03-14 14:29:46 +0100372 spinlock_t lock;
Christian Königc89377d2016-03-13 19:19:48 +0100373 struct fence **fences;
Alex Deucher97b2e202015-04-20 16:51:00 -0400374};
375
376/* some special values for the owner field */
377#define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
378#define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
Alex Deucher97b2e202015-04-20 16:51:00 -0400379
Chunming Zhou890ee232015-06-01 14:35:03 +0800380#define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
381#define AMDGPU_FENCE_FLAG_INT (1 << 1)
382
Alex Deucher97b2e202015-04-20 16:51:00 -0400383int amdgpu_fence_driver_init(struct amdgpu_device *adev);
384void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
385void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
386
Christian Könige6151a02016-03-15 14:52:26 +0100387int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
388 unsigned num_hw_submission);
Alex Deucher97b2e202015-04-20 16:51:00 -0400389int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
390 struct amdgpu_irq_src *irq_src,
391 unsigned irq_type);
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400392void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
393void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
Christian König364beb22016-02-16 17:39:39 +0100394int amdgpu_fence_emit(struct amdgpu_ring *ring, struct fence **fence);
Alex Deucher97b2e202015-04-20 16:51:00 -0400395void amdgpu_fence_process(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400396int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
397unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
398
Alex Deucher97b2e202015-04-20 16:51:00 -0400399/*
400 * TTM.
401 */
Christian König29b32592016-04-15 17:19:16 +0200402
403#define AMDGPU_TTM_LRU_SIZE 20
404
405struct amdgpu_mman_lru {
406 struct list_head *lru[TTM_NUM_MEM_TYPES];
407 struct list_head *swap_lru;
408};
409
Alex Deucher97b2e202015-04-20 16:51:00 -0400410struct amdgpu_mman {
411 struct ttm_bo_global_ref bo_global_ref;
412 struct drm_global_reference mem_global_ref;
413 struct ttm_bo_device bdev;
414 bool mem_global_referenced;
415 bool initialized;
416
417#if defined(CONFIG_DEBUG_FS)
418 struct dentry *vram;
419 struct dentry *gtt;
420#endif
421
422 /* buffer handling */
423 const struct amdgpu_buffer_funcs *buffer_funcs;
424 struct amdgpu_ring *buffer_funcs_ring;
Christian König703297c2016-02-10 14:20:50 +0100425 /* Scheduler entity for buffer moves */
426 struct amd_sched_entity entity;
Christian König29b32592016-04-15 17:19:16 +0200427
428 /* custom LRU management */
429 struct amdgpu_mman_lru log2_size[AMDGPU_TTM_LRU_SIZE];
Alex Deucher97b2e202015-04-20 16:51:00 -0400430};
431
432int amdgpu_copy_buffer(struct amdgpu_ring *ring,
433 uint64_t src_offset,
434 uint64_t dst_offset,
435 uint32_t byte_count,
436 struct reservation_object *resv,
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800437 struct fence **fence);
Flora Cui59b4a972016-07-19 16:48:22 +0800438int amdgpu_fill_buffer(struct amdgpu_bo *bo,
439 uint32_t src_data,
440 struct reservation_object *resv,
441 struct fence **fence);
442
Alex Deucher97b2e202015-04-20 16:51:00 -0400443int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
444
445struct amdgpu_bo_list_entry {
446 struct amdgpu_bo *robj;
447 struct ttm_validate_buffer tv;
448 struct amdgpu_bo_va *bo_va;
Alex Deucher97b2e202015-04-20 16:51:00 -0400449 uint32_t priority;
Christian König2f568db2016-02-23 12:36:59 +0100450 struct page **user_pages;
451 int user_invalidated;
Alex Deucher97b2e202015-04-20 16:51:00 -0400452};
453
454struct amdgpu_bo_va_mapping {
455 struct list_head list;
456 struct interval_tree_node it;
457 uint64_t offset;
458 uint32_t flags;
459};
460
461/* bo virtual addresses in a specific vm */
462struct amdgpu_bo_va {
463 /* protected by bo being reserved */
464 struct list_head bo_list;
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800465 struct fence *last_pt_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400466 unsigned ref_count;
467
Christian König7fc11952015-07-30 11:53:42 +0200468 /* protected by vm mutex and spinlock */
Alex Deucher97b2e202015-04-20 16:51:00 -0400469 struct list_head vm_status;
470
Christian König7fc11952015-07-30 11:53:42 +0200471 /* mappings for this bo_va */
472 struct list_head invalids;
473 struct list_head valids;
474
Alex Deucher97b2e202015-04-20 16:51:00 -0400475 /* constant after initialization */
476 struct amdgpu_vm *vm;
477 struct amdgpu_bo *bo;
478};
479
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800480#define AMDGPU_GEM_DOMAIN_MAX 0x3
481
Alex Deucher97b2e202015-04-20 16:51:00 -0400482struct amdgpu_bo {
483 /* Protected by gem.mutex */
484 struct list_head list;
485 /* Protected by tbo.reserved */
Christian König1ea863f2015-12-18 22:13:12 +0100486 u32 prefered_domains;
487 u32 allowed_domains;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800488 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Alex Deucher97b2e202015-04-20 16:51:00 -0400489 struct ttm_placement placement;
490 struct ttm_buffer_object tbo;
491 struct ttm_bo_kmap_obj kmap;
492 u64 flags;
493 unsigned pin_count;
494 void *kptr;
495 u64 tiling_flags;
496 u64 metadata_flags;
497 void *metadata;
498 u32 metadata_size;
499 /* list of all virtual address to which this bo
500 * is associated to
501 */
502 struct list_head va;
503 /* Constant after initialization */
504 struct amdgpu_device *adev;
505 struct drm_gem_object gem_base;
Christian König82b9c552015-11-27 16:49:00 +0100506 struct amdgpu_bo *parent;
Alex Deucher97b2e202015-04-20 16:51:00 -0400507
508 struct ttm_bo_kmap_obj dma_buf_vmap;
Alex Deucher97b2e202015-04-20 16:51:00 -0400509 struct amdgpu_mn *mn;
510 struct list_head mn_list;
511};
512#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
513
514void amdgpu_gem_object_free(struct drm_gem_object *obj);
515int amdgpu_gem_object_open(struct drm_gem_object *obj,
516 struct drm_file *file_priv);
517void amdgpu_gem_object_close(struct drm_gem_object *obj,
518 struct drm_file *file_priv);
519unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
520struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
Christian König4d9c5142016-05-03 18:46:19 +0200521struct drm_gem_object *
522amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
523 struct dma_buf_attachment *attach,
524 struct sg_table *sg);
Alex Deucher97b2e202015-04-20 16:51:00 -0400525struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
526 struct drm_gem_object *gobj,
527 int flags);
528int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
529void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
530struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
531void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
532void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
533int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
534
535/* sub-allocation manager, it has to be protected by another lock.
536 * By conception this is an helper for other part of the driver
537 * like the indirect buffer or semaphore, which both have their
538 * locking.
539 *
540 * Principe is simple, we keep a list of sub allocation in offset
541 * order (first entry has offset == 0, last entry has the highest
542 * offset).
543 *
544 * When allocating new object we first check if there is room at
545 * the end total_size - (last_object_offset + last_object_size) >=
546 * alloc_size. If so we allocate new object there.
547 *
548 * When there is not enough room at the end, we start waiting for
549 * each sub object until we reach object_offset+object_size >=
550 * alloc_size, this object then become the sub object we return.
551 *
552 * Alignment can't be bigger than page size.
553 *
554 * Hole are not considered for allocation to keep things simple.
555 * Assumption is that there won't be hole (all object on same
556 * alignment).
557 */
Christian König6ba60b82016-03-11 14:50:08 +0100558
559#define AMDGPU_SA_NUM_FENCE_LISTS 32
560
Alex Deucher97b2e202015-04-20 16:51:00 -0400561struct amdgpu_sa_manager {
562 wait_queue_head_t wq;
563 struct amdgpu_bo *bo;
564 struct list_head *hole;
Christian König6ba60b82016-03-11 14:50:08 +0100565 struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
Alex Deucher97b2e202015-04-20 16:51:00 -0400566 struct list_head olist;
567 unsigned size;
568 uint64_t gpu_addr;
569 void *cpu_ptr;
570 uint32_t domain;
571 uint32_t align;
572};
573
Alex Deucher97b2e202015-04-20 16:51:00 -0400574/* sub-allocation buffer */
575struct amdgpu_sa_bo {
576 struct list_head olist;
577 struct list_head flist;
578 struct amdgpu_sa_manager *manager;
579 unsigned soffset;
580 unsigned eoffset;
Chunming Zhou4ce98912015-08-19 16:41:19 +0800581 struct fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400582};
583
584/*
585 * GEM objects.
586 */
Christian König418aa0c2016-02-15 16:59:57 +0100587void amdgpu_gem_force_release(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400588int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
589 int alignment, u32 initial_domain,
590 u64 flags, bool kernel,
591 struct drm_gem_object **obj);
592
593int amdgpu_mode_dumb_create(struct drm_file *file_priv,
594 struct drm_device *dev,
595 struct drm_mode_create_dumb *args);
596int amdgpu_mode_dumb_mmap(struct drm_file *filp,
597 struct drm_device *dev,
598 uint32_t handle, uint64_t *offset_p);
Alex Deucher97b2e202015-04-20 16:51:00 -0400599/*
600 * Synchronization
601 */
602struct amdgpu_sync {
Christian Königf91b3a62015-08-20 14:47:40 +0800603 DECLARE_HASHTABLE(fences, 4);
Chunming Zhou3c623382015-08-20 18:33:59 +0800604 struct fence *last_vm_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400605};
606
607void amdgpu_sync_create(struct amdgpu_sync *sync);
Christian König91e1a522015-07-06 22:06:40 +0200608int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
609 struct fence *f);
Alex Deucher97b2e202015-04-20 16:51:00 -0400610int amdgpu_sync_resv(struct amdgpu_device *adev,
611 struct amdgpu_sync *sync,
612 struct reservation_object *resv,
613 void *owner);
Christian König1fbb2e92016-06-01 10:47:36 +0200614struct fence *amdgpu_sync_peek_fence(struct amdgpu_sync *sync,
615 struct amdgpu_ring *ring);
Christian Könige61235d2015-08-25 11:05:36 +0200616struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
Christian König8a8f0b42016-02-03 15:11:39 +0100617void amdgpu_sync_free(struct amdgpu_sync *sync);
Christian König257bf152016-02-16 11:24:58 +0100618int amdgpu_sync_init(void);
619void amdgpu_sync_fini(void);
Rex Zhud573de22016-05-12 13:27:28 +0800620int amdgpu_fence_slab_init(void);
621void amdgpu_fence_slab_fini(void);
Alex Deucher97b2e202015-04-20 16:51:00 -0400622
623/*
624 * GART structures, functions & helpers
625 */
626struct amdgpu_mc;
627
628#define AMDGPU_GPU_PAGE_SIZE 4096
629#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
630#define AMDGPU_GPU_PAGE_SHIFT 12
631#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
632
633struct amdgpu_gart {
634 dma_addr_t table_addr;
635 struct amdgpu_bo *robj;
636 void *ptr;
637 unsigned num_gpu_pages;
638 unsigned num_cpu_pages;
639 unsigned table_size;
Christian Königa1d29472016-03-30 14:42:57 +0200640#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucher97b2e202015-04-20 16:51:00 -0400641 struct page **pages;
Christian Königa1d29472016-03-30 14:42:57 +0200642#endif
Alex Deucher97b2e202015-04-20 16:51:00 -0400643 bool ready;
644 const struct amdgpu_gart_funcs *gart_funcs;
645};
646
647int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
648void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
649int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
650void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
651int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
652void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
653int amdgpu_gart_init(struct amdgpu_device *adev);
654void amdgpu_gart_fini(struct amdgpu_device *adev);
655void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
656 int pages);
657int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
658 int pages, struct page **pagelist,
659 dma_addr_t *dma_addr, uint32_t flags);
660
661/*
662 * GPU MC structures, functions & helpers
663 */
664struct amdgpu_mc {
665 resource_size_t aper_size;
666 resource_size_t aper_base;
667 resource_size_t agp_base;
668 /* for some chips with <= 32MB we need to lie
669 * about vram size near mc fb location */
670 u64 mc_vram_size;
671 u64 visible_vram_size;
672 u64 gtt_size;
673 u64 gtt_start;
674 u64 gtt_end;
675 u64 vram_start;
676 u64 vram_end;
677 unsigned vram_width;
678 u64 real_vram_size;
679 int vram_mtrr;
680 u64 gtt_base_align;
681 u64 mc_mask;
682 const struct firmware *fw; /* MC firmware */
683 uint32_t fw_version;
684 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800685 uint32_t vram_type;
Chunming Zhou50b01972016-07-18 16:59:24 +0800686 uint32_t srbm_soft_reset;
687 struct amdgpu_mode_mc_save save;
Alex Deucher97b2e202015-04-20 16:51:00 -0400688};
689
690/*
691 * GPU doorbell structures, functions & helpers
692 */
693typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
694{
695 AMDGPU_DOORBELL_KIQ = 0x000,
696 AMDGPU_DOORBELL_HIQ = 0x001,
697 AMDGPU_DOORBELL_DIQ = 0x002,
698 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
699 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
700 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
701 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
702 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
703 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
704 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
705 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
706 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
707 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
708 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
709 AMDGPU_DOORBELL_IH = 0x1E8,
710 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
711 AMDGPU_DOORBELL_INVALID = 0xFFFF
712} AMDGPU_DOORBELL_ASSIGNMENT;
713
714struct amdgpu_doorbell {
715 /* doorbell mmio */
716 resource_size_t base;
717 resource_size_t size;
718 u32 __iomem *ptr;
719 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
720};
721
722void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
723 phys_addr_t *aperture_base,
724 size_t *aperture_size,
725 size_t *start_offset);
726
727/*
728 * IRQS.
729 */
730
731struct amdgpu_flip_work {
732 struct work_struct flip_work;
733 struct work_struct unpin_work;
734 struct amdgpu_device *adev;
735 int crtc_id;
736 uint64_t base;
737 struct drm_pending_vblank_event *event;
738 struct amdgpu_bo *old_rbo;
Christian König1ffd2652015-08-11 17:29:52 +0200739 struct fence *excl;
740 unsigned shared_count;
741 struct fence **shared;
Christian Königc3874b72016-02-11 15:48:30 +0100742 struct fence_cb cb;
Alex Deuchercb9e59d2016-05-05 16:03:57 -0400743 bool async;
Alex Deucher97b2e202015-04-20 16:51:00 -0400744};
745
746
747/*
748 * CP & rings.
749 */
750
751struct amdgpu_ib {
752 struct amdgpu_sa_bo *sa_bo;
753 uint32_t length_dw;
754 uint64_t gpu_addr;
755 uint32_t *ptr;
Jammy Zhoude807f82015-05-11 23:41:41 +0800756 uint32_t flags;
Alex Deucher97b2e202015-04-20 16:51:00 -0400757};
758
759enum amdgpu_ring_type {
760 AMDGPU_RING_TYPE_GFX,
761 AMDGPU_RING_TYPE_COMPUTE,
762 AMDGPU_RING_TYPE_SDMA,
763 AMDGPU_RING_TYPE_UVD,
764 AMDGPU_RING_TYPE_VCE
765};
766
Nils Wallménius62250a92016-04-10 16:30:00 +0200767extern const struct amd_sched_backend_ops amdgpu_sched_ops;
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800768
Christian König50838c82016-02-03 13:44:52 +0100769int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
Monk Liuc5637832016-04-19 20:11:32 +0800770 struct amdgpu_job **job, struct amdgpu_vm *vm);
Christian Königd71518b2016-02-01 12:20:25 +0100771int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
772 struct amdgpu_job **job);
Monk Liub6723c82016-03-10 12:14:44 +0800773
Christian Königa5fb4ec2016-06-29 15:10:31 +0200774void amdgpu_job_free_resources(struct amdgpu_job *job);
Christian König50838c82016-02-03 13:44:52 +0100775void amdgpu_job_free(struct amdgpu_job *job);
Christian Königd71518b2016-02-01 12:20:25 +0100776int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
Christian König2bd9ccf2016-02-01 12:53:58 +0100777 struct amd_sched_entity *entity, void *owner,
778 struct fence **f);
Chunming Zhou3c704e92015-07-29 10:33:14 +0800779
Alex Deucher97b2e202015-04-20 16:51:00 -0400780struct amdgpu_ring {
781 struct amdgpu_device *adev;
782 const struct amdgpu_ring_funcs *funcs;
783 struct amdgpu_fence_driver fence_drv;
Christian Königedf600d2016-05-03 15:54:54 +0200784 struct amd_gpu_scheduler sched;
Alex Deucher97b2e202015-04-20 16:51:00 -0400785
Alex Deucher97b2e202015-04-20 16:51:00 -0400786 struct amdgpu_bo *ring_obj;
787 volatile uint32_t *ring;
788 unsigned rptr_offs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400789 unsigned wptr;
790 unsigned wptr_old;
791 unsigned ring_size;
Christian Königc7e6be22016-01-21 13:06:05 +0100792 unsigned max_dw;
Alex Deucher97b2e202015-04-20 16:51:00 -0400793 int count_dw;
Alex Deucher97b2e202015-04-20 16:51:00 -0400794 uint64_t gpu_addr;
795 uint32_t align_mask;
796 uint32_t ptr_mask;
797 bool ready;
798 u32 nop;
799 u32 idx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400800 u32 me;
801 u32 pipe;
802 u32 queue;
803 struct amdgpu_bo *mqd_obj;
804 u32 doorbell_index;
805 bool use_doorbell;
806 unsigned wptr_offs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400807 unsigned fence_offs;
Christian Königaa3b73f2016-05-03 15:17:40 +0200808 uint64_t current_ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400809 enum amdgpu_ring_type type;
810 char name[16];
Monk Liu128cff12016-01-14 18:08:16 +0800811 unsigned cond_exe_offs;
Christian König92c023c2016-07-19 14:34:17 +0200812 u64 cond_exe_gpu_addr;
813 volatile u32 *cond_exe_cpu_addr;
Monk Liua909c6b2016-06-14 12:02:21 -0400814#if defined(CONFIG_DEBUG_FS)
815 struct dentry *ent;
816#endif
Alex Deucher97b2e202015-04-20 16:51:00 -0400817};
818
819/*
820 * VM
821 */
822
823/* maximum number of VMIDs */
824#define AMDGPU_NUM_VM 16
825
826/* number of entries in page table */
827#define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
828
829/* PTBs (Page Table Blocks) need to be aligned to 32K */
830#define AMDGPU_VM_PTB_ALIGN_SIZE 32768
831#define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
832#define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
833
834#define AMDGPU_PTE_VALID (1 << 0)
835#define AMDGPU_PTE_SYSTEM (1 << 1)
836#define AMDGPU_PTE_SNOOPED (1 << 2)
837
838/* VI only */
839#define AMDGPU_PTE_EXECUTABLE (1 << 4)
840
841#define AMDGPU_PTE_READABLE (1 << 5)
842#define AMDGPU_PTE_WRITEABLE (1 << 6)
843
844/* PTE (Page Table Entry) fragment field for different page sizes */
845#define AMDGPU_PTE_FRAG_4KB (0 << 7)
846#define AMDGPU_PTE_FRAG_64KB (4 << 7)
847#define AMDGPU_LOG2_PAGES_PER_FRAG 4
848
Christian Königd9c13152015-09-28 12:31:26 +0200849/* How to programm VM fault handling */
850#define AMDGPU_VM_FAULT_STOP_NEVER 0
851#define AMDGPU_VM_FAULT_STOP_FIRST 1
852#define AMDGPU_VM_FAULT_STOP_ALWAYS 2
853
Alex Deucher97b2e202015-04-20 16:51:00 -0400854struct amdgpu_vm_pt {
Christian Königee1782c2015-12-11 21:01:23 +0100855 struct amdgpu_bo_list_entry entry;
856 uint64_t addr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400857};
858
Alex Deucher97b2e202015-04-20 16:51:00 -0400859struct amdgpu_vm {
Christian König25cfc3c2015-12-19 19:42:05 +0100860 /* tree of virtual addresses mapped */
Alex Deucher97b2e202015-04-20 16:51:00 -0400861 struct rb_root va;
862
Christian König7fc11952015-07-30 11:53:42 +0200863 /* protecting invalidated */
Alex Deucher97b2e202015-04-20 16:51:00 -0400864 spinlock_t status_lock;
865
866 /* BOs moved, but not yet updated in the PT */
867 struct list_head invalidated;
868
Christian König7fc11952015-07-30 11:53:42 +0200869 /* BOs cleared in the PT because of a move */
870 struct list_head cleared;
871
872 /* BO mappings freed, but not yet updated in the PT */
Alex Deucher97b2e202015-04-20 16:51:00 -0400873 struct list_head freed;
874
875 /* contains the page directory */
876 struct amdgpu_bo *page_directory;
877 unsigned max_pde_used;
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200878 struct fence *page_directory_fence;
Christian König5a712a82016-06-21 16:28:15 +0200879 uint64_t last_eviction_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -0400880
881 /* array of page tables, one for each page directory entry */
882 struct amdgpu_vm_pt *page_tables;
883
884 /* for id and flush management per ring */
Christian Königbcb1ba32016-03-08 15:40:11 +0100885 struct amdgpu_vm_id *ids[AMDGPU_MAX_RINGS];
Christian König25cfc3c2015-12-19 19:42:05 +0100886
jimqu81d75a32015-12-04 17:17:00 +0800887 /* protecting freed */
888 spinlock_t freed_lock;
Christian König2bd9ccf2016-02-01 12:53:58 +0100889
890 /* Scheduler entity for page table updates */
891 struct amd_sched_entity entity;
Chunming Zhou031e2982016-04-25 10:19:13 +0800892
893 /* client id */
894 u64 client_id;
Alex Deucher97b2e202015-04-20 16:51:00 -0400895};
896
Christian Königbcb1ba32016-03-08 15:40:11 +0100897struct amdgpu_vm_id {
Christian Königa9a78b32016-01-21 10:19:11 +0100898 struct list_head list;
Christian König832a9022016-02-15 12:33:02 +0100899 struct fence *first;
900 struct amdgpu_sync active;
Christian König41d9eb22016-03-01 16:46:18 +0100901 struct fence *last_flush;
Christian König0ea54b92016-05-04 10:20:01 +0200902 atomic64_t owner;
Christian König971fe9a92016-03-01 15:09:25 +0100903
Christian Königbcb1ba32016-03-08 15:40:11 +0100904 uint64_t pd_gpu_addr;
905 /* last flushed PD/PT update */
906 struct fence *flushed_updates;
907
Chunming Zhou6adb0512016-06-27 17:06:01 +0800908 uint32_t current_gpu_reset_count;
909
Christian König971fe9a92016-03-01 15:09:25 +0100910 uint32_t gds_base;
911 uint32_t gds_size;
912 uint32_t gws_base;
913 uint32_t gws_size;
914 uint32_t oa_base;
915 uint32_t oa_size;
Christian Königa9a78b32016-01-21 10:19:11 +0100916};
Christian König8d0a7ce2015-11-03 20:58:50 +0100917
Christian Königa9a78b32016-01-21 10:19:11 +0100918struct amdgpu_vm_manager {
919 /* Handling of VMIDs */
920 struct mutex lock;
921 unsigned num_ids;
922 struct list_head ids_lru;
Christian Königbcb1ba32016-03-08 15:40:11 +0100923 struct amdgpu_vm_id ids[AMDGPU_NUM_VM];
Christian König1c16c0a2015-11-14 21:31:40 +0100924
Christian König1fbb2e92016-06-01 10:47:36 +0200925 /* Handling of VM fences */
926 u64 fence_context;
927 unsigned seqno[AMDGPU_MAX_RINGS];
928
Christian König8b4fb002015-11-15 16:04:16 +0100929 uint32_t max_pfn;
Alex Deucher97b2e202015-04-20 16:51:00 -0400930 /* vram base address for page table entry */
Christian König8b4fb002015-11-15 16:04:16 +0100931 u64 vram_base_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -0400932 /* is vm enabled? */
Christian König8b4fb002015-11-15 16:04:16 +0100933 bool enabled;
Alex Deucher97b2e202015-04-20 16:51:00 -0400934 /* vm pte handling */
935 const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
Christian König2d55e452016-02-08 17:37:38 +0100936 struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS];
937 unsigned vm_pte_num_rings;
938 atomic_t vm_pte_next_ring;
Chunming Zhou031e2982016-04-25 10:19:13 +0800939 /* client id counter */
940 atomic64_t client_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -0400941};
942
Christian Königa9a78b32016-01-21 10:19:11 +0100943void amdgpu_vm_manager_init(struct amdgpu_device *adev);
Christian Königea89f8c2015-11-15 20:52:06 +0100944void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
Christian König8b4fb002015-11-15 16:04:16 +0100945int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
946void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
Christian König56467eb2015-12-11 15:16:32 +0100947void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
948 struct list_head *validated,
949 struct amdgpu_bo_list_entry *entry);
Christian König5a712a82016-06-21 16:28:15 +0200950void amdgpu_vm_get_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
951 struct list_head *duplicates);
Christian Königeceb8a12016-01-11 15:35:21 +0100952void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
953 struct amdgpu_vm *vm);
Christian König8b4fb002015-11-15 16:04:16 +0100954int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
Christian König4ff37a82016-02-26 16:18:26 +0100955 struct amdgpu_sync *sync, struct fence *fence,
Chunming Zhoufd53be32016-07-01 17:59:01 +0800956 struct amdgpu_job *job);
957int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job);
Christian König971fe9a92016-03-01 15:09:25 +0100958void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id);
Christian Königb07c9d22015-11-30 13:26:07 +0100959uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr);
Christian König8b4fb002015-11-15 16:04:16 +0100960int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
961 struct amdgpu_vm *vm);
962int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
963 struct amdgpu_vm *vm);
964int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
965 struct amdgpu_sync *sync);
966int amdgpu_vm_bo_update(struct amdgpu_device *adev,
967 struct amdgpu_bo_va *bo_va,
968 struct ttm_mem_reg *mem);
969void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
970 struct amdgpu_bo *bo);
971struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
972 struct amdgpu_bo *bo);
973struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
974 struct amdgpu_vm *vm,
975 struct amdgpu_bo *bo);
976int amdgpu_vm_bo_map(struct amdgpu_device *adev,
977 struct amdgpu_bo_va *bo_va,
978 uint64_t addr, uint64_t offset,
979 uint64_t size, uint32_t flags);
980int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
981 struct amdgpu_bo_va *bo_va,
982 uint64_t addr);
983void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
984 struct amdgpu_bo_va *bo_va);
Christian König8b4fb002015-11-15 16:04:16 +0100985
Alex Deucher97b2e202015-04-20 16:51:00 -0400986/*
987 * context related structures
988 */
989
Christian König21c16bf2015-07-07 17:24:49 +0200990struct amdgpu_ctx_ring {
Christian König91404fb2015-08-05 18:33:21 +0200991 uint64_t sequence;
Chunming Zhou37cd0ca2015-12-10 15:45:11 +0800992 struct fence **fences;
Christian König91404fb2015-08-05 18:33:21 +0200993 struct amd_sched_entity entity;
Christian König21c16bf2015-07-07 17:24:49 +0200994};
995
Alex Deucher97b2e202015-04-20 16:51:00 -0400996struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -0400997 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +0800998 struct amdgpu_device *adev;
Alex Deucher0b492a42015-08-16 22:48:26 -0400999 unsigned reset_counter;
Christian König21c16bf2015-07-07 17:24:49 +02001000 spinlock_t ring_lock;
Chunming Zhou37cd0ca2015-12-10 15:45:11 +08001001 struct fence **fences;
Christian König21c16bf2015-07-07 17:24:49 +02001002 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001003};
1004
1005struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -04001006 struct amdgpu_device *adev;
1007 struct mutex lock;
1008 /* protected by lock */
1009 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -04001010};
1011
Alex Deucher0b492a42015-08-16 22:48:26 -04001012struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
1013int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
1014
Christian König21c16bf2015-07-07 17:24:49 +02001015uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
Christian Königce882e62015-08-19 15:00:55 +02001016 struct fence *fence);
Christian König21c16bf2015-07-07 17:24:49 +02001017struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
1018 struct amdgpu_ring *ring, uint64_t seq);
1019
Alex Deucher0b492a42015-08-16 22:48:26 -04001020int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
1021 struct drm_file *filp);
1022
Christian Königefd4ccb2015-08-04 16:20:31 +02001023void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
1024void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
Alex Deucher0b492a42015-08-16 22:48:26 -04001025
Alex Deucher97b2e202015-04-20 16:51:00 -04001026/*
1027 * file private structure
1028 */
1029
1030struct amdgpu_fpriv {
1031 struct amdgpu_vm vm;
1032 struct mutex bo_list_lock;
1033 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -04001034 struct amdgpu_ctx_mgr ctx_mgr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001035};
1036
1037/*
1038 * residency list
1039 */
1040
1041struct amdgpu_bo_list {
1042 struct mutex lock;
1043 struct amdgpu_bo *gds_obj;
1044 struct amdgpu_bo *gws_obj;
1045 struct amdgpu_bo *oa_obj;
Christian König211dff52016-02-22 15:40:59 +01001046 unsigned first_userptr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001047 unsigned num_entries;
1048 struct amdgpu_bo_list_entry *array;
1049};
1050
1051struct amdgpu_bo_list *
1052amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
Christian König636ce252015-12-18 21:26:47 +01001053void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
1054 struct list_head *validated);
Alex Deucher97b2e202015-04-20 16:51:00 -04001055void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
1056void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
1057
1058/*
1059 * GFX stuff
1060 */
1061#include "clearstate_defs.h"
1062
Alex Deucher79e54122016-04-08 15:45:13 -04001063struct amdgpu_rlc_funcs {
1064 void (*enter_safe_mode)(struct amdgpu_device *adev);
1065 void (*exit_safe_mode)(struct amdgpu_device *adev);
1066};
1067
Alex Deucher97b2e202015-04-20 16:51:00 -04001068struct amdgpu_rlc {
1069 /* for power gating */
1070 struct amdgpu_bo *save_restore_obj;
1071 uint64_t save_restore_gpu_addr;
1072 volatile uint32_t *sr_ptr;
1073 const u32 *reg_list;
1074 u32 reg_list_size;
1075 /* for clear state */
1076 struct amdgpu_bo *clear_state_obj;
1077 uint64_t clear_state_gpu_addr;
1078 volatile uint32_t *cs_ptr;
1079 const struct cs_section_def *cs_data;
1080 u32 clear_state_size;
1081 /* for cp tables */
1082 struct amdgpu_bo *cp_table_obj;
1083 uint64_t cp_table_gpu_addr;
1084 volatile uint32_t *cp_table_ptr;
1085 u32 cp_table_size;
Alex Deucher79e54122016-04-08 15:45:13 -04001086
1087 /* safe mode for updating CG/PG state */
1088 bool in_safe_mode;
1089 const struct amdgpu_rlc_funcs *funcs;
Eric Huang2b6cd972016-04-14 17:26:07 -04001090
1091 /* for firmware data */
1092 u32 save_and_restore_offset;
1093 u32 clear_state_descriptor_offset;
1094 u32 avail_scratch_ram_locations;
1095 u32 reg_restore_list_size;
1096 u32 reg_list_format_start;
1097 u32 reg_list_format_separate_start;
1098 u32 starting_offsets_start;
1099 u32 reg_list_format_size_bytes;
1100 u32 reg_list_size_bytes;
1101
1102 u32 *register_list_format;
1103 u32 *register_restore;
Alex Deucher97b2e202015-04-20 16:51:00 -04001104};
1105
1106struct amdgpu_mec {
1107 struct amdgpu_bo *hpd_eop_obj;
1108 u64 hpd_eop_gpu_addr;
1109 u32 num_pipe;
1110 u32 num_mec;
1111 u32 num_queue;
1112};
1113
1114/*
1115 * GPU scratch registers structures, functions & helpers
1116 */
1117struct amdgpu_scratch {
1118 unsigned num_reg;
1119 uint32_t reg_base;
1120 bool free[32];
1121 uint32_t reg[32];
1122};
1123
1124/*
1125 * GFX configurations
1126 */
1127struct amdgpu_gca_config {
1128 unsigned max_shader_engines;
1129 unsigned max_tile_pipes;
1130 unsigned max_cu_per_sh;
1131 unsigned max_sh_per_se;
1132 unsigned max_backends_per_se;
1133 unsigned max_texture_channel_caches;
1134 unsigned max_gprs;
1135 unsigned max_gs_threads;
1136 unsigned max_hw_contexts;
1137 unsigned sc_prim_fifo_size_frontend;
1138 unsigned sc_prim_fifo_size_backend;
1139 unsigned sc_hiz_tile_fifo_size;
1140 unsigned sc_earlyz_tile_fifo_size;
1141
1142 unsigned num_tile_pipes;
1143 unsigned backend_enable_mask;
1144 unsigned mem_max_burst_length_bytes;
1145 unsigned mem_row_size_in_kb;
1146 unsigned shader_engine_tile_size;
1147 unsigned num_gpus;
1148 unsigned multi_gpu_tile_size;
1149 unsigned mc_arb_ramcfg;
1150 unsigned gb_addr_config;
Alex Deucher8f8e00c2016-02-12 00:39:13 -05001151 unsigned num_rbs;
Alex Deucher97b2e202015-04-20 16:51:00 -04001152
1153 uint32_t tile_mode_array[32];
1154 uint32_t macrotile_mode_array[16];
1155};
1156
Alex Deucher7dae69a2016-05-03 16:25:53 -04001157struct amdgpu_cu_info {
1158 uint32_t number; /* total active CU number */
1159 uint32_t ao_cu_mask;
1160 uint32_t bitmap[4][4];
1161};
1162
Alex Deucherb95e31f2016-07-07 15:01:42 -04001163struct amdgpu_gfx_funcs {
1164 /* get the gpu clock counter */
1165 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
Tom St Denis9559ef52016-06-28 10:26:48 -04001166 void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
Alex Deucherb95e31f2016-07-07 15:01:42 -04001167};
1168
Alex Deucher97b2e202015-04-20 16:51:00 -04001169struct amdgpu_gfx {
1170 struct mutex gpu_clock_mutex;
1171 struct amdgpu_gca_config config;
1172 struct amdgpu_rlc rlc;
1173 struct amdgpu_mec mec;
1174 struct amdgpu_scratch scratch;
1175 const struct firmware *me_fw; /* ME firmware */
1176 uint32_t me_fw_version;
1177 const struct firmware *pfp_fw; /* PFP firmware */
1178 uint32_t pfp_fw_version;
1179 const struct firmware *ce_fw; /* CE firmware */
1180 uint32_t ce_fw_version;
1181 const struct firmware *rlc_fw; /* RLC firmware */
1182 uint32_t rlc_fw_version;
1183 const struct firmware *mec_fw; /* MEC firmware */
1184 uint32_t mec_fw_version;
1185 const struct firmware *mec2_fw; /* MEC2 firmware */
1186 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +08001187 uint32_t me_feature_version;
1188 uint32_t ce_feature_version;
1189 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +08001190 uint32_t rlc_feature_version;
1191 uint32_t mec_feature_version;
1192 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001193 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1194 unsigned num_gfx_rings;
1195 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1196 unsigned num_compute_rings;
1197 struct amdgpu_irq_src eop_irq;
1198 struct amdgpu_irq_src priv_reg_irq;
1199 struct amdgpu_irq_src priv_inst_irq;
1200 /* gfx status */
Alex Deucher7dae69a2016-05-03 16:25:53 -04001201 uint32_t gfx_current_status;
Ken Wanga101a892015-06-03 17:47:54 +08001202 /* ce ram size*/
Alex Deucher7dae69a2016-05-03 16:25:53 -04001203 unsigned ce_ram_size;
1204 struct amdgpu_cu_info cu_info;
Alex Deucherb95e31f2016-07-07 15:01:42 -04001205 const struct amdgpu_gfx_funcs *funcs;
Chunming Zhou3d7c6382016-07-15 11:28:30 +08001206
1207 /* reset mask */
1208 uint32_t grbm_soft_reset;
1209 uint32_t srbm_soft_reset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001210};
1211
Christian Königb07c60c2016-01-31 12:29:04 +01001212int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucher97b2e202015-04-20 16:51:00 -04001213 unsigned size, struct amdgpu_ib *ib);
Christian König4d9c5142016-05-03 18:46:19 +02001214void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
1215 struct fence *f);
Christian Königb07c60c2016-01-31 12:29:04 +01001216int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Christian König336d1f52016-02-16 10:57:10 +01001217 struct amdgpu_ib *ib, struct fence *last_vm_update,
Monk Liuc5637832016-04-19 20:11:32 +08001218 struct amdgpu_job *job, struct fence **f);
Alex Deucher97b2e202015-04-20 16:51:00 -04001219int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1220void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1221int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001222int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
Jammy Zhouedff0e22015-09-01 13:04:08 +08001223void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
Christian König9e5d53092016-01-31 12:20:55 +01001224void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
Alex Deucher97b2e202015-04-20 16:51:00 -04001225void amdgpu_ring_commit(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -04001226void amdgpu_ring_undo(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -04001227int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
1228 unsigned ring_size, u32 nop, u32 align_mask,
1229 struct amdgpu_irq_src *irq_src, unsigned irq_type,
1230 enum amdgpu_ring_type ring_type);
1231void amdgpu_ring_fini(struct amdgpu_ring *ring);
1232
1233/*
1234 * CS.
1235 */
1236struct amdgpu_cs_chunk {
1237 uint32_t chunk_id;
1238 uint32_t length_dw;
Christian König758ac172016-05-06 22:14:00 +02001239 void *kdata;
Alex Deucher97b2e202015-04-20 16:51:00 -04001240};
1241
1242struct amdgpu_cs_parser {
1243 struct amdgpu_device *adev;
1244 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +02001245 struct amdgpu_ctx *ctx;
Christian Königc3cca412015-12-15 14:41:33 +01001246
Alex Deucher97b2e202015-04-20 16:51:00 -04001247 /* chunks */
1248 unsigned nchunks;
1249 struct amdgpu_cs_chunk *chunks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001250
Christian König50838c82016-02-03 13:44:52 +01001251 /* scheduler job object */
1252 struct amdgpu_job *job;
Alex Deucher97b2e202015-04-20 16:51:00 -04001253
Christian Königc3cca412015-12-15 14:41:33 +01001254 /* buffer objects */
1255 struct ww_acquire_ctx ticket;
1256 struct amdgpu_bo_list *bo_list;
1257 struct amdgpu_bo_list_entry vm_pd;
1258 struct list_head validated;
1259 struct fence *fence;
1260 uint64_t bytes_moved_threshold;
1261 uint64_t bytes_moved;
Alex Deucher97b2e202015-04-20 16:51:00 -04001262
1263 /* user fence */
Christian König91acbeb2015-12-14 16:42:31 +01001264 struct amdgpu_bo_list_entry uf_entry;
Alex Deucher97b2e202015-04-20 16:51:00 -04001265};
1266
Chunming Zhoubb977d32015-08-18 15:16:40 +08001267struct amdgpu_job {
1268 struct amd_sched_job base;
1269 struct amdgpu_device *adev;
Christian Königedf600d2016-05-03 15:54:54 +02001270 struct amdgpu_vm *vm;
Christian Königb07c60c2016-01-31 12:29:04 +01001271 struct amdgpu_ring *ring;
Christian Könige86f9ce2016-02-08 12:13:05 +01001272 struct amdgpu_sync sync;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001273 struct amdgpu_ib *ibs;
Monk Liu73cfa5f2016-03-17 13:48:13 +08001274 struct fence *fence; /* the hw fence */
Chunming Zhoubb977d32015-08-18 15:16:40 +08001275 uint32_t num_ibs;
Christian Könige2840222015-11-05 19:49:48 +01001276 void *owner;
Christian König92f25092016-05-06 15:57:42 +02001277 uint64_t ctx;
Chunming Zhoufd53be32016-07-01 17:59:01 +08001278 bool vm_needs_flush;
Christian Königd88bf582016-05-06 17:50:03 +02001279 unsigned vm_id;
1280 uint64_t vm_pd_addr;
1281 uint32_t gds_base, gds_size;
1282 uint32_t gws_base, gws_size;
1283 uint32_t oa_base, oa_size;
Christian König758ac172016-05-06 22:14:00 +02001284
1285 /* user fence handling */
Christian Königb5f5acb2016-06-29 13:26:41 +02001286 uint64_t uf_addr;
Christian König758ac172016-05-06 22:14:00 +02001287 uint64_t uf_sequence;
1288
Chunming Zhoubb977d32015-08-18 15:16:40 +08001289};
Junwei Zhanga6db8a32015-09-09 09:21:19 +08001290#define to_amdgpu_job(sched_job) \
1291 container_of((sched_job), struct amdgpu_job, base)
Chunming Zhoubb977d32015-08-18 15:16:40 +08001292
Christian König7270f832016-01-31 11:00:41 +01001293static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
1294 uint32_t ib_idx, int idx)
Alex Deucher97b2e202015-04-20 16:51:00 -04001295{
Christian König50838c82016-02-03 13:44:52 +01001296 return p->job->ibs[ib_idx].ptr[idx];
Alex Deucher97b2e202015-04-20 16:51:00 -04001297}
1298
Christian König7270f832016-01-31 11:00:41 +01001299static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
1300 uint32_t ib_idx, int idx,
1301 uint32_t value)
1302{
Christian König50838c82016-02-03 13:44:52 +01001303 p->job->ibs[ib_idx].ptr[idx] = value;
Christian König7270f832016-01-31 11:00:41 +01001304}
1305
Alex Deucher97b2e202015-04-20 16:51:00 -04001306/*
1307 * Writeback
1308 */
1309#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1310
1311struct amdgpu_wb {
1312 struct amdgpu_bo *wb_obj;
1313 volatile uint32_t *wb;
1314 uint64_t gpu_addr;
1315 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1316 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1317};
1318
1319int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1320void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1321
Alex Deucher97b2e202015-04-20 16:51:00 -04001322
Alex Deucher97b2e202015-04-20 16:51:00 -04001323
1324enum amdgpu_int_thermal_type {
1325 THERMAL_TYPE_NONE,
1326 THERMAL_TYPE_EXTERNAL,
1327 THERMAL_TYPE_EXTERNAL_GPIO,
1328 THERMAL_TYPE_RV6XX,
1329 THERMAL_TYPE_RV770,
1330 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1331 THERMAL_TYPE_EVERGREEN,
1332 THERMAL_TYPE_SUMO,
1333 THERMAL_TYPE_NI,
1334 THERMAL_TYPE_SI,
1335 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1336 THERMAL_TYPE_CI,
1337 THERMAL_TYPE_KV,
1338};
1339
1340enum amdgpu_dpm_auto_throttle_src {
1341 AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
1342 AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1343};
1344
1345enum amdgpu_dpm_event_src {
1346 AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
1347 AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
1348 AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
1349 AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1350 AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1351};
1352
1353#define AMDGPU_MAX_VCE_LEVELS 6
1354
1355enum amdgpu_vce_level {
1356 AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1357 AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1358 AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1359 AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1360 AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1361 AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1362};
1363
1364struct amdgpu_ps {
1365 u32 caps; /* vbios flags */
1366 u32 class; /* vbios flags */
1367 u32 class2; /* vbios flags */
1368 /* UVD clocks */
1369 u32 vclk;
1370 u32 dclk;
1371 /* VCE clocks */
1372 u32 evclk;
1373 u32 ecclk;
1374 bool vce_active;
1375 enum amdgpu_vce_level vce_level;
1376 /* asic priv */
1377 void *ps_priv;
1378};
1379
1380struct amdgpu_dpm_thermal {
1381 /* thermal interrupt work */
1382 struct work_struct work;
1383 /* low temperature threshold */
1384 int min_temp;
1385 /* high temperature threshold */
1386 int max_temp;
1387 /* was last interrupt low to high or high to low */
1388 bool high_to_low;
1389 /* interrupt source */
1390 struct amdgpu_irq_src irq;
1391};
1392
1393enum amdgpu_clk_action
1394{
1395 AMDGPU_SCLK_UP = 1,
1396 AMDGPU_SCLK_DOWN
1397};
1398
1399struct amdgpu_blacklist_clocks
1400{
1401 u32 sclk;
1402 u32 mclk;
1403 enum amdgpu_clk_action action;
1404};
1405
1406struct amdgpu_clock_and_voltage_limits {
1407 u32 sclk;
1408 u32 mclk;
1409 u16 vddc;
1410 u16 vddci;
1411};
1412
1413struct amdgpu_clock_array {
1414 u32 count;
1415 u32 *values;
1416};
1417
1418struct amdgpu_clock_voltage_dependency_entry {
1419 u32 clk;
1420 u16 v;
1421};
1422
1423struct amdgpu_clock_voltage_dependency_table {
1424 u32 count;
1425 struct amdgpu_clock_voltage_dependency_entry *entries;
1426};
1427
1428union amdgpu_cac_leakage_entry {
1429 struct {
1430 u16 vddc;
1431 u32 leakage;
1432 };
1433 struct {
1434 u16 vddc1;
1435 u16 vddc2;
1436 u16 vddc3;
1437 };
1438};
1439
1440struct amdgpu_cac_leakage_table {
1441 u32 count;
1442 union amdgpu_cac_leakage_entry *entries;
1443};
1444
1445struct amdgpu_phase_shedding_limits_entry {
1446 u16 voltage;
1447 u32 sclk;
1448 u32 mclk;
1449};
1450
1451struct amdgpu_phase_shedding_limits_table {
1452 u32 count;
1453 struct amdgpu_phase_shedding_limits_entry *entries;
1454};
1455
1456struct amdgpu_uvd_clock_voltage_dependency_entry {
1457 u32 vclk;
1458 u32 dclk;
1459 u16 v;
1460};
1461
1462struct amdgpu_uvd_clock_voltage_dependency_table {
1463 u8 count;
1464 struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
1465};
1466
1467struct amdgpu_vce_clock_voltage_dependency_entry {
1468 u32 ecclk;
1469 u32 evclk;
1470 u16 v;
1471};
1472
1473struct amdgpu_vce_clock_voltage_dependency_table {
1474 u8 count;
1475 struct amdgpu_vce_clock_voltage_dependency_entry *entries;
1476};
1477
1478struct amdgpu_ppm_table {
1479 u8 ppm_design;
1480 u16 cpu_core_number;
1481 u32 platform_tdp;
1482 u32 small_ac_platform_tdp;
1483 u32 platform_tdc;
1484 u32 small_ac_platform_tdc;
1485 u32 apu_tdp;
1486 u32 dgpu_tdp;
1487 u32 dgpu_ulv_power;
1488 u32 tj_max;
1489};
1490
1491struct amdgpu_cac_tdp_table {
1492 u16 tdp;
1493 u16 configurable_tdp;
1494 u16 tdc;
1495 u16 battery_power_limit;
1496 u16 small_power_limit;
1497 u16 low_cac_leakage;
1498 u16 high_cac_leakage;
1499 u16 maximum_power_delivery_limit;
1500};
1501
1502struct amdgpu_dpm_dynamic_state {
1503 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
1504 struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
1505 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
1506 struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1507 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1508 struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1509 struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1510 struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1511 struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1512 struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
1513 struct amdgpu_clock_array valid_sclk_values;
1514 struct amdgpu_clock_array valid_mclk_values;
1515 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
1516 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
1517 u32 mclk_sclk_ratio;
1518 u32 sclk_mclk_delta;
1519 u16 vddc_vddci_delta;
1520 u16 min_vddc_for_pcie_gen2;
1521 struct amdgpu_cac_leakage_table cac_leakage_table;
1522 struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
1523 struct amdgpu_ppm_table *ppm_table;
1524 struct amdgpu_cac_tdp_table *cac_tdp_table;
1525};
1526
1527struct amdgpu_dpm_fan {
1528 u16 t_min;
1529 u16 t_med;
1530 u16 t_high;
1531 u16 pwm_min;
1532 u16 pwm_med;
1533 u16 pwm_high;
1534 u8 t_hyst;
1535 u32 cycle_delay;
1536 u16 t_max;
1537 u8 control_mode;
1538 u16 default_max_fan_pwm;
1539 u16 default_fan_output_sensitivity;
1540 u16 fan_output_sensitivity;
1541 bool ucode_fan_control;
1542};
1543
1544enum amdgpu_pcie_gen {
1545 AMDGPU_PCIE_GEN1 = 0,
1546 AMDGPU_PCIE_GEN2 = 1,
1547 AMDGPU_PCIE_GEN3 = 2,
1548 AMDGPU_PCIE_GEN_INVALID = 0xffff
1549};
1550
1551enum amdgpu_dpm_forced_level {
1552 AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
1553 AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
1554 AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
Eric Huangf3898ea2015-12-11 16:24:34 -05001555 AMDGPU_DPM_FORCED_LEVEL_MANUAL = 3,
Alex Deucher97b2e202015-04-20 16:51:00 -04001556};
1557
1558struct amdgpu_vce_state {
1559 /* vce clocks */
1560 u32 evclk;
1561 u32 ecclk;
1562 /* gpu clocks */
1563 u32 sclk;
1564 u32 mclk;
1565 u8 clk_idx;
1566 u8 pstate;
1567};
1568
1569struct amdgpu_dpm_funcs {
1570 int (*get_temperature)(struct amdgpu_device *adev);
1571 int (*pre_set_power_state)(struct amdgpu_device *adev);
1572 int (*set_power_state)(struct amdgpu_device *adev);
1573 void (*post_set_power_state)(struct amdgpu_device *adev);
1574 void (*display_configuration_changed)(struct amdgpu_device *adev);
1575 u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
1576 u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
1577 void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
1578 void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
1579 int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
1580 bool (*vblank_too_short)(struct amdgpu_device *adev);
1581 void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
Sonny Jiangb7a077692015-05-28 15:47:53 -04001582 void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
Alex Deucher97b2e202015-04-20 16:51:00 -04001583 void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
1584 void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
1585 u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
1586 int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
1587 int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
Eric Huangc85e2992016-05-19 15:41:25 -04001588 int (*force_clock_level)(struct amdgpu_device *adev, enum pp_clock_type type, uint32_t mask);
1589 int (*print_clock_levels)(struct amdgpu_device *adev, enum pp_clock_type type, char *buf);
Eric Huang8b2e5742016-05-19 15:46:10 -04001590 int (*get_sclk_od)(struct amdgpu_device *adev);
1591 int (*set_sclk_od)(struct amdgpu_device *adev, uint32_t value);
Eric Huangf2bdc052016-05-24 15:11:17 -04001592 int (*get_mclk_od)(struct amdgpu_device *adev);
1593 int (*set_mclk_od)(struct amdgpu_device *adev, uint32_t value);
Alex Deucher97b2e202015-04-20 16:51:00 -04001594};
1595
1596struct amdgpu_dpm {
1597 struct amdgpu_ps *ps;
1598 /* number of valid power states */
1599 int num_ps;
1600 /* current power state that is active */
1601 struct amdgpu_ps *current_ps;
1602 /* requested power state */
1603 struct amdgpu_ps *requested_ps;
1604 /* boot up power state */
1605 struct amdgpu_ps *boot_ps;
1606 /* default uvd power state */
1607 struct amdgpu_ps *uvd_ps;
1608 /* vce requirements */
1609 struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
1610 enum amdgpu_vce_level vce_level;
Rex Zhu3a2c7882015-08-25 15:57:43 +08001611 enum amd_pm_state_type state;
1612 enum amd_pm_state_type user_state;
Alex Deucher97b2e202015-04-20 16:51:00 -04001613 u32 platform_caps;
1614 u32 voltage_response_time;
1615 u32 backbias_response_time;
1616 void *priv;
1617 u32 new_active_crtcs;
1618 int new_active_crtc_count;
1619 u32 current_active_crtcs;
1620 int current_active_crtc_count;
1621 struct amdgpu_dpm_dynamic_state dyn_state;
1622 struct amdgpu_dpm_fan fan;
1623 u32 tdp_limit;
1624 u32 near_tdp_limit;
1625 u32 near_tdp_limit_adjusted;
1626 u32 sq_ramping_threshold;
1627 u32 cac_leakage;
1628 u16 tdp_od_limit;
1629 u32 tdp_adjustment;
1630 u16 load_line_slope;
1631 bool power_control;
1632 bool ac_power;
1633 /* special states active */
1634 bool thermal_active;
1635 bool uvd_active;
1636 bool vce_active;
1637 /* thermal handling */
1638 struct amdgpu_dpm_thermal thermal;
1639 /* forced levels */
1640 enum amdgpu_dpm_forced_level forced_level;
1641};
1642
1643struct amdgpu_pm {
1644 struct mutex mutex;
Alex Deucher97b2e202015-04-20 16:51:00 -04001645 u32 current_sclk;
1646 u32 current_mclk;
1647 u32 default_sclk;
1648 u32 default_mclk;
1649 struct amdgpu_i2c_chan *i2c_bus;
1650 /* internal thermal controller on rv6xx+ */
1651 enum amdgpu_int_thermal_type int_thermal_type;
1652 struct device *int_hwmon_dev;
1653 /* fan control parameters */
1654 bool no_fan;
1655 u8 fan_pulses_per_revolution;
1656 u8 fan_min_rpm;
1657 u8 fan_max_rpm;
1658 /* dpm */
1659 bool dpm_enabled;
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001660 bool sysfs_initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -04001661 struct amdgpu_dpm dpm;
1662 const struct firmware *fw; /* SMC firmware */
1663 uint32_t fw_version;
1664 const struct amdgpu_dpm_funcs *funcs;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001665 uint32_t pcie_gen_mask;
1666 uint32_t pcie_mlw_mask;
Rex Zhu7fb72a12015-11-19 13:35:30 +08001667 struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
Alex Deucher97b2e202015-04-20 16:51:00 -04001668};
1669
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001670void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1671
Alex Deucher97b2e202015-04-20 16:51:00 -04001672/*
1673 * UVD
1674 */
Arindam Nathc0365542016-04-12 13:46:15 +02001675#define AMDGPU_DEFAULT_UVD_HANDLES 10
1676#define AMDGPU_MAX_UVD_HANDLES 40
1677#define AMDGPU_UVD_STACK_SIZE (200*1024)
1678#define AMDGPU_UVD_HEAP_SIZE (256*1024)
1679#define AMDGPU_UVD_SESSION_SIZE (50*1024)
1680#define AMDGPU_UVD_FIRMWARE_OFFSET 256
Alex Deucher97b2e202015-04-20 16:51:00 -04001681
1682struct amdgpu_uvd {
1683 struct amdgpu_bo *vcpu_bo;
1684 void *cpu_addr;
1685 uint64_t gpu_addr;
Sonny Jiang562e2682016-04-18 16:05:04 -04001686 unsigned fw_version;
Leo Liu3f99dd82016-04-01 10:36:06 -04001687 void *saved_bo;
Arindam Nathc0365542016-04-12 13:46:15 +02001688 unsigned max_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -04001689 atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
1690 struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
1691 struct delayed_work idle_work;
1692 const struct firmware *fw; /* UVD firmware */
1693 struct amdgpu_ring ring;
1694 struct amdgpu_irq_src irq;
1695 bool address_64_bit;
Christian König4cb5877c2016-07-26 12:05:40 +02001696 bool use_ctx_buf;
Christian Königead833e2016-02-10 14:35:19 +01001697 struct amd_sched_entity entity;
Chunming Zhoufc0b3b92016-07-18 17:18:01 +08001698 uint32_t srbm_soft_reset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001699};
1700
1701/*
1702 * VCE
1703 */
1704#define AMDGPU_MAX_VCE_HANDLES 16
Alex Deucher97b2e202015-04-20 16:51:00 -04001705#define AMDGPU_VCE_FIRMWARE_OFFSET 256
1706
Alex Deucher6a585772015-07-10 14:16:24 -04001707#define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
1708#define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
1709
Alex Deucher97b2e202015-04-20 16:51:00 -04001710struct amdgpu_vce {
1711 struct amdgpu_bo *vcpu_bo;
1712 uint64_t gpu_addr;
1713 unsigned fw_version;
1714 unsigned fb_version;
1715 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
1716 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
Christian Königf1689ec2015-06-11 20:56:18 +02001717 uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
Alex Deucher97b2e202015-04-20 16:51:00 -04001718 struct delayed_work idle_work;
Christian Königebff4852016-07-20 16:53:36 +02001719 struct mutex idle_mutex;
Alex Deucher97b2e202015-04-20 16:51:00 -04001720 const struct firmware *fw; /* VCE firmware */
1721 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
1722 struct amdgpu_irq_src irq;
Alex Deucher6a585772015-07-10 14:16:24 -04001723 unsigned harvest_config;
Christian Königc5949892016-02-10 17:43:00 +01001724 struct amd_sched_entity entity;
Chunming Zhou115933a2016-07-18 17:38:50 +08001725 uint32_t srbm_soft_reset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001726};
1727
1728/*
1729 * SDMA
1730 */
Alex Deucherc113ea12015-10-08 16:30:37 -04001731struct amdgpu_sdma_instance {
Alex Deucher97b2e202015-04-20 16:51:00 -04001732 /* SDMA firmware */
1733 const struct firmware *fw;
1734 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001735 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001736
1737 struct amdgpu_ring ring;
Jammy Zhou18111de2015-08-31 14:06:39 +08001738 bool burst_nop;
Alex Deucher97b2e202015-04-20 16:51:00 -04001739};
1740
Alex Deucherc113ea12015-10-08 16:30:37 -04001741struct amdgpu_sdma {
1742 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
1743 struct amdgpu_irq_src trap_irq;
1744 struct amdgpu_irq_src illegal_inst_irq;
Christian Königedf600d2016-05-03 15:54:54 +02001745 int num_instances;
Chunming Zhoue702a682016-07-13 10:28:56 +08001746 uint32_t srbm_soft_reset;
Alex Deucherc113ea12015-10-08 16:30:37 -04001747};
1748
Alex Deucher97b2e202015-04-20 16:51:00 -04001749/*
1750 * Firmware
1751 */
1752struct amdgpu_firmware {
1753 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1754 bool smu_load;
1755 struct amdgpu_bo *fw_buf;
1756 unsigned int fw_size;
1757};
1758
1759/*
1760 * Benchmarking
1761 */
1762void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1763
1764
1765/*
1766 * Testing
1767 */
1768void amdgpu_test_moves(struct amdgpu_device *adev);
1769void amdgpu_test_ring_sync(struct amdgpu_device *adev,
1770 struct amdgpu_ring *cpA,
1771 struct amdgpu_ring *cpB);
1772void amdgpu_test_syncing(struct amdgpu_device *adev);
1773
1774/*
1775 * MMU Notifier
1776 */
1777#if defined(CONFIG_MMU_NOTIFIER)
1778int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1779void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1780#else
Harry Wentland1d1106b2015-07-15 07:10:41 -04001781static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
Alex Deucher97b2e202015-04-20 16:51:00 -04001782{
1783 return -ENODEV;
1784}
Harry Wentland1d1106b2015-07-15 07:10:41 -04001785static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
Alex Deucher97b2e202015-04-20 16:51:00 -04001786#endif
1787
1788/*
1789 * Debugfs
1790 */
1791struct amdgpu_debugfs {
Nils Wallménius06ab6832016-05-02 12:46:15 -04001792 const struct drm_info_list *files;
Alex Deucher97b2e202015-04-20 16:51:00 -04001793 unsigned num_files;
1794};
1795
1796int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
Nils Wallménius06ab6832016-05-02 12:46:15 -04001797 const struct drm_info_list *files,
Alex Deucher97b2e202015-04-20 16:51:00 -04001798 unsigned nfiles);
1799int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1800
1801#if defined(CONFIG_DEBUG_FS)
1802int amdgpu_debugfs_init(struct drm_minor *minor);
1803void amdgpu_debugfs_cleanup(struct drm_minor *minor);
1804#endif
1805
Huang Rui50ab2532016-06-12 15:51:09 +08001806int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
1807
Alex Deucher97b2e202015-04-20 16:51:00 -04001808/*
1809 * amdgpu smumgr functions
1810 */
1811struct amdgpu_smumgr_funcs {
1812 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1813 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1814 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1815};
1816
1817/*
1818 * amdgpu smumgr
1819 */
1820struct amdgpu_smumgr {
1821 struct amdgpu_bo *toc_buf;
1822 struct amdgpu_bo *smu_buf;
1823 /* asic priv smu data */
1824 void *priv;
1825 spinlock_t smu_lock;
1826 /* smumgr functions */
1827 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1828 /* ucode loading complete flag */
1829 uint32_t fw_flags;
1830};
1831
1832/*
1833 * ASIC specific register table accessible by UMD
1834 */
1835struct amdgpu_allowed_register_entry {
1836 uint32_t reg_offset;
1837 bool untouched;
1838 bool grbm_indexed;
1839};
1840
Alex Deucher97b2e202015-04-20 16:51:00 -04001841/*
1842 * ASIC specific functions.
1843 */
1844struct amdgpu_asic_funcs {
1845 bool (*read_disabled_bios)(struct amdgpu_device *adev);
Alex Deucher7946b872015-11-24 10:14:28 -05001846 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
1847 u8 *bios, u32 length_bytes);
Alex Deucher97b2e202015-04-20 16:51:00 -04001848 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1849 u32 sh_num, u32 reg_offset, u32 *value);
1850 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1851 int (*reset)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001852 /* get the reference clock */
1853 u32 (*get_xclk)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001854 /* MM block clocks */
1855 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1856 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
Andres Rodriguez048765a2016-06-11 02:51:32 -04001857 /* query virtual capabilities */
1858 u32 (*get_virtual_caps)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001859};
1860
1861/*
1862 * IOCTL.
1863 */
1864int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1865 struct drm_file *filp);
1866int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1867 struct drm_file *filp);
1868
1869int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1870 struct drm_file *filp);
1871int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1872 struct drm_file *filp);
1873int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1874 struct drm_file *filp);
1875int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1876 struct drm_file *filp);
1877int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1878 struct drm_file *filp);
1879int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1880 struct drm_file *filp);
1881int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1882int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1883
1884int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1885 struct drm_file *filp);
1886
1887/* VRAM scratch page for HDP bug, default vram page */
1888struct amdgpu_vram_scratch {
1889 struct amdgpu_bo *robj;
1890 volatile uint32_t *ptr;
1891 u64 gpu_addr;
1892};
1893
1894/*
1895 * ACPI
1896 */
1897struct amdgpu_atif_notification_cfg {
1898 bool enabled;
1899 int command_code;
1900};
1901
1902struct amdgpu_atif_notifications {
1903 bool display_switch;
1904 bool expansion_mode_change;
1905 bool thermal_state;
1906 bool forced_power_state;
1907 bool system_power_state;
1908 bool display_conf_change;
1909 bool px_gfx_switch;
1910 bool brightness_change;
1911 bool dgpu_display_event;
1912};
1913
1914struct amdgpu_atif_functions {
1915 bool system_params;
1916 bool sbios_requests;
1917 bool select_active_disp;
1918 bool lid_state;
1919 bool get_tv_standard;
1920 bool set_tv_standard;
1921 bool get_panel_expansion_mode;
1922 bool set_panel_expansion_mode;
1923 bool temperature_change;
1924 bool graphics_device_types;
1925};
1926
1927struct amdgpu_atif {
1928 struct amdgpu_atif_notifications notifications;
1929 struct amdgpu_atif_functions functions;
1930 struct amdgpu_atif_notification_cfg notification_cfg;
1931 struct amdgpu_encoder *encoder_for_bl;
1932};
1933
1934struct amdgpu_atcs_functions {
1935 bool get_ext_state;
1936 bool pcie_perf_req;
1937 bool pcie_dev_rdy;
1938 bool pcie_bus_width;
1939};
1940
1941struct amdgpu_atcs {
1942 struct amdgpu_atcs_functions functions;
1943};
1944
Alex Deucher97b2e202015-04-20 16:51:00 -04001945/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001946 * CGS
1947 */
Dave Airlie110e6f22016-04-12 13:25:48 +10001948struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1949void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001950
1951
Alex Deucher7e471e62016-02-01 11:13:04 -05001952/* GPU virtualization */
Andres Rodriguez048765a2016-06-11 02:51:32 -04001953#define AMDGPU_VIRT_CAPS_SRIOV_EN (1 << 0)
1954#define AMDGPU_VIRT_CAPS_IS_VF (1 << 1)
Alex Deucher7e471e62016-02-01 11:13:04 -05001955struct amdgpu_virtualization {
1956 bool supports_sr_iov;
Andres Rodriguez048765a2016-06-11 02:51:32 -04001957 bool is_virtual;
1958 u32 caps;
Alex Deucher7e471e62016-02-01 11:13:04 -05001959};
1960
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001961/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001962 * Core structure, functions and helpers.
1963 */
1964typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1965typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1966
1967typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1968typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1969
Alex Deucher8faf0e082015-07-28 11:50:31 -04001970struct amdgpu_ip_block_status {
1971 bool valid;
1972 bool sw;
1973 bool hw;
Chunming Zhou63fbf422016-07-15 11:19:20 +08001974 bool hang;
Alex Deucher8faf0e082015-07-28 11:50:31 -04001975};
1976
Alex Deucher97b2e202015-04-20 16:51:00 -04001977struct amdgpu_device {
1978 struct device *dev;
1979 struct drm_device *ddev;
1980 struct pci_dev *pdev;
Alex Deucher97b2e202015-04-20 16:51:00 -04001981
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001982#ifdef CONFIG_DRM_AMD_ACP
1983 struct amdgpu_acp acp;
1984#endif
1985
Alex Deucher97b2e202015-04-20 16:51:00 -04001986 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001987 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001988 uint32_t family;
1989 uint32_t rev_id;
1990 uint32_t external_rev_id;
1991 unsigned long flags;
1992 int usec_timeout;
1993 const struct amdgpu_asic_funcs *asic_funcs;
1994 bool shutdown;
Alex Deucher97b2e202015-04-20 16:51:00 -04001995 bool need_dma32;
1996 bool accel_working;
Christian Königedf600d2016-05-03 15:54:54 +02001997 struct work_struct reset_work;
Alex Deucher97b2e202015-04-20 16:51:00 -04001998 struct notifier_block acpi_nb;
1999 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
2000 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Christian Königedf600d2016-05-03 15:54:54 +02002001 unsigned debugfs_count;
Alex Deucher97b2e202015-04-20 16:51:00 -04002002#if defined(CONFIG_DEBUG_FS)
Tom St Denisadcec282016-04-15 13:08:44 -04002003 struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Alex Deucher97b2e202015-04-20 16:51:00 -04002004#endif
2005 struct amdgpu_atif atif;
2006 struct amdgpu_atcs atcs;
2007 struct mutex srbm_mutex;
2008 /* GRBM index mutex. Protects concurrent access to GRBM index */
2009 struct mutex grbm_idx_mutex;
2010 struct dev_pm_domain vga_pm_domain;
2011 bool have_disp_power_ref;
2012
2013 /* BIOS */
2014 uint8_t *bios;
2015 bool is_atom_bios;
Alex Deucher97b2e202015-04-20 16:51:00 -04002016 struct amdgpu_bo *stollen_vga_memory;
2017 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
2018
2019 /* Register/doorbell mmio */
2020 resource_size_t rmmio_base;
2021 resource_size_t rmmio_size;
2022 void __iomem *rmmio;
2023 /* protects concurrent MM_INDEX/DATA based register access */
2024 spinlock_t mmio_idx_lock;
2025 /* protects concurrent SMC based register access */
2026 spinlock_t smc_idx_lock;
2027 amdgpu_rreg_t smc_rreg;
2028 amdgpu_wreg_t smc_wreg;
2029 /* protects concurrent PCIE register access */
2030 spinlock_t pcie_idx_lock;
2031 amdgpu_rreg_t pcie_rreg;
2032 amdgpu_wreg_t pcie_wreg;
2033 /* protects concurrent UVD register access */
2034 spinlock_t uvd_ctx_idx_lock;
2035 amdgpu_rreg_t uvd_ctx_rreg;
2036 amdgpu_wreg_t uvd_ctx_wreg;
2037 /* protects concurrent DIDT register access */
2038 spinlock_t didt_idx_lock;
2039 amdgpu_rreg_t didt_rreg;
2040 amdgpu_wreg_t didt_wreg;
Rex Zhuccdbb202016-06-08 12:47:41 +08002041 /* protects concurrent gc_cac register access */
2042 spinlock_t gc_cac_idx_lock;
2043 amdgpu_rreg_t gc_cac_rreg;
2044 amdgpu_wreg_t gc_cac_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04002045 /* protects concurrent ENDPOINT (audio) register access */
2046 spinlock_t audio_endpt_idx_lock;
2047 amdgpu_block_rreg_t audio_endpt_rreg;
2048 amdgpu_block_wreg_t audio_endpt_wreg;
2049 void __iomem *rio_mem;
2050 resource_size_t rio_mem_size;
2051 struct amdgpu_doorbell doorbell;
2052
2053 /* clock/pll info */
2054 struct amdgpu_clock clock;
2055
2056 /* MC */
2057 struct amdgpu_mc mc;
2058 struct amdgpu_gart gart;
2059 struct amdgpu_dummy_page dummy_page;
2060 struct amdgpu_vm_manager vm_manager;
2061
2062 /* memory management */
2063 struct amdgpu_mman mman;
Alex Deucher97b2e202015-04-20 16:51:00 -04002064 struct amdgpu_vram_scratch vram_scratch;
2065 struct amdgpu_wb wb;
2066 atomic64_t vram_usage;
2067 atomic64_t vram_vis_usage;
2068 atomic64_t gtt_usage;
2069 atomic64_t num_bytes_moved;
Christian Königdbd5ed62016-06-21 16:28:14 +02002070 atomic64_t num_evictions;
Marek Olšákd94aed52015-05-05 21:13:49 +02002071 atomic_t gpu_reset_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04002072
2073 /* display */
2074 struct amdgpu_mode_info mode_info;
2075 struct work_struct hotplug_work;
2076 struct amdgpu_irq_src crtc_irq;
2077 struct amdgpu_irq_src pageflip_irq;
2078 struct amdgpu_irq_src hpd_irq;
2079
2080 /* rings */
Christian König76bf0db2016-06-01 15:10:02 +02002081 u64 fence_context;
Alex Deucher97b2e202015-04-20 16:51:00 -04002082 unsigned num_rings;
2083 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
2084 bool ib_pool_ready;
2085 struct amdgpu_sa_manager ring_tmp_bo;
2086
2087 /* interrupts */
2088 struct amdgpu_irq irq;
2089
Alex Deucher1f7371b2015-12-02 17:46:21 -05002090 /* powerplay */
2091 struct amd_powerplay powerplay;
Jammy Zhoue61710c2015-11-10 18:31:08 -05002092 bool pp_enabled;
Eric Huangf3898ea2015-12-11 16:24:34 -05002093 bool pp_force_state_enabled;
Alex Deucher1f7371b2015-12-02 17:46:21 -05002094
Alex Deucher97b2e202015-04-20 16:51:00 -04002095 /* dpm */
2096 struct amdgpu_pm pm;
2097 u32 cg_flags;
2098 u32 pg_flags;
2099
2100 /* amdgpu smumgr */
2101 struct amdgpu_smumgr smu;
2102
2103 /* gfx */
2104 struct amdgpu_gfx gfx;
2105
2106 /* sdma */
Alex Deucherc113ea12015-10-08 16:30:37 -04002107 struct amdgpu_sdma sdma;
Alex Deucher97b2e202015-04-20 16:51:00 -04002108
2109 /* uvd */
Alex Deucher97b2e202015-04-20 16:51:00 -04002110 struct amdgpu_uvd uvd;
2111
2112 /* vce */
2113 struct amdgpu_vce vce;
2114
2115 /* firmwares */
2116 struct amdgpu_firmware firmware;
2117
2118 /* GDS */
2119 struct amdgpu_gds gds;
2120
2121 const struct amdgpu_ip_block_version *ip_blocks;
2122 int num_ip_blocks;
Alex Deucher8faf0e082015-07-28 11:50:31 -04002123 struct amdgpu_ip_block_status *ip_block_status;
Alex Deucher97b2e202015-04-20 16:51:00 -04002124 struct mutex mn_lock;
2125 DECLARE_HASHTABLE(mn_hash, 7);
2126
2127 /* tracking pinned memory */
2128 u64 vram_pin_size;
Chunming Zhoue131b912016-04-05 10:48:48 +08002129 u64 invisible_pin_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04002130 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03002131
2132 /* amdkfd interface */
2133 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08002134
Alex Deucher7e471e62016-02-01 11:13:04 -05002135 struct amdgpu_virtualization virtualization;
Alex Deucher97b2e202015-04-20 16:51:00 -04002136};
2137
2138bool amdgpu_device_is_px(struct drm_device *dev);
2139int amdgpu_device_init(struct amdgpu_device *adev,
2140 struct drm_device *ddev,
2141 struct pci_dev *pdev,
2142 uint32_t flags);
2143void amdgpu_device_fini(struct amdgpu_device *adev);
2144int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
2145
2146uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
2147 bool always_indirect);
2148void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
2149 bool always_indirect);
2150u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
2151void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
2152
2153u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
2154void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
2155
2156/*
Alex Deucher97b2e202015-04-20 16:51:00 -04002157 * Registers read & write functions.
2158 */
2159#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
2160#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
2161#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
2162#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
2163#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
2164#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2165#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2166#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
2167#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
2168#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
2169#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
2170#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
2171#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
2172#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
2173#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
Rex Zhuccdbb202016-06-08 12:47:41 +08002174#define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
2175#define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04002176#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
2177#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
2178#define WREG32_P(reg, val, mask) \
2179 do { \
2180 uint32_t tmp_ = RREG32(reg); \
2181 tmp_ &= (mask); \
2182 tmp_ |= ((val) & ~(mask)); \
2183 WREG32(reg, tmp_); \
2184 } while (0)
2185#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2186#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2187#define WREG32_PLL_P(reg, val, mask) \
2188 do { \
2189 uint32_t tmp_ = RREG32_PLL(reg); \
2190 tmp_ &= (mask); \
2191 tmp_ |= ((val) & ~(mask)); \
2192 WREG32_PLL(reg, tmp_); \
2193 } while (0)
2194#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
2195#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
2196#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
2197
2198#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
2199#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
2200
2201#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
2202#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
2203
2204#define REG_SET_FIELD(orig_val, reg, field, field_val) \
2205 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
2206 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
2207
2208#define REG_GET_FIELD(value, reg, field) \
2209 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
2210
2211/*
2212 * BIOS helpers.
2213 */
2214#define RBIOS8(i) (adev->bios[i])
2215#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2216#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2217
2218/*
2219 * RING helpers.
2220 */
2221static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
2222{
2223 if (ring->count_dw <= 0)
Jammy Zhou86c2b792015-05-13 22:52:42 +08002224 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
Alex Deucher97b2e202015-04-20 16:51:00 -04002225 ring->ring[ring->wptr++] = v;
2226 ring->wptr &= ring->ptr_mask;
2227 ring->count_dw--;
Alex Deucher97b2e202015-04-20 16:51:00 -04002228}
2229
Alex Deucherc113ea12015-10-08 16:30:37 -04002230static inline struct amdgpu_sdma_instance *
2231amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002232{
2233 struct amdgpu_device *adev = ring->adev;
2234 int i;
2235
Alex Deucherc113ea12015-10-08 16:30:37 -04002236 for (i = 0; i < adev->sdma.num_instances; i++)
2237 if (&adev->sdma.instance[i].ring == ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002238 break;
2239
2240 if (i < AMDGPU_MAX_SDMA_INSTANCES)
Alex Deucherc113ea12015-10-08 16:30:37 -04002241 return &adev->sdma.instance[i];
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002242 else
2243 return NULL;
2244}
2245
Alex Deucher97b2e202015-04-20 16:51:00 -04002246/*
2247 * ASICs macro.
2248 */
2249#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
2250#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002251#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
2252#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
2253#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
Andres Rodriguez048765a2016-06-11 02:51:32 -04002254#define amdgpu_asic_get_virtual_caps(adev) ((adev)->asic_funcs->get_virtual_caps((adev)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002255#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
Alex Deucher7946b872015-11-24 10:14:28 -05002256#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
Alex Deucher97b2e202015-04-20 16:51:00 -04002257#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002258#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
2259#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
2260#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
Christian Königb07c9d22015-11-30 13:26:07 +01002261#define amdgpu_vm_write_pte(adev, ib, pa, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pa), (pe), (addr), (count), (incr), (flags)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002262#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002263#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
2264#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
Christian Königbbec97a2016-07-05 21:07:17 +02002265#define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
Alex Deucher97b2e202015-04-20 16:51:00 -04002266#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
2267#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
2268#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
Christian Königd88bf582016-05-06 17:50:03 +02002269#define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
Christian Königb8c7b392016-03-01 15:42:52 +01002270#define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04002271#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08002272#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04002273#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02002274#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Chunming Zhou11afbde2016-03-03 11:38:48 +08002275#define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
Christian König9e5d53092016-01-31 12:20:55 +01002276#define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
Monk Liu03ccf482016-01-14 19:07:38 +08002277#define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
2278#define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
Alex Deucher97b2e202015-04-20 16:51:00 -04002279#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
2280#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
2281#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
2282#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
2283#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
2284#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
2285#define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
2286#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
2287#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
2288#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
2289#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
2290#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
2291#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
Alex Deuchercb9e59d2016-05-05 16:03:57 -04002292#define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
Alex Deucher97b2e202015-04-20 16:51:00 -04002293#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
2294#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
2295#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
2296#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
2297#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08002298#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
Chunming Zhou6e7a3842015-08-27 13:46:09 +08002299#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
Alex Deucher97b2e202015-04-20 16:51:00 -04002300#define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
2301#define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
2302#define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
2303#define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002304#define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
Alex Deucher97b2e202015-04-20 16:51:00 -04002305#define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002306#define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
Alex Deucherb95e31f2016-07-07 15:01:42 -04002307#define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
Tom St Denis9559ef52016-06-28 10:26:48 -04002308#define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
Rex Zhu3af76f22015-10-15 17:23:43 +08002309
2310#define amdgpu_dpm_get_temperature(adev) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002311 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002312 (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002313 (adev)->pm.funcs->get_temperature((adev)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002314
2315#define amdgpu_dpm_set_fan_control_mode(adev, m) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002316 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002317 (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002318 (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002319
2320#define amdgpu_dpm_get_fan_control_mode(adev) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002321 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002322 (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002323 (adev)->pm.funcs->get_fan_control_mode((adev)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002324
2325#define amdgpu_dpm_set_fan_speed_percent(adev, s) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002326 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002327 (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002328 (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002329
2330#define amdgpu_dpm_get_fan_speed_percent(adev, s) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002331 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002332 (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002333 (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002334
Rex Zhu1b5708f2015-11-10 18:25:24 -05002335#define amdgpu_dpm_get_sclk(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002336 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002337 (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002338 (adev)->pm.funcs->get_sclk((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002339
2340#define amdgpu_dpm_get_mclk(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002341 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002342 (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002343 (adev)->pm.funcs->get_mclk((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002344
2345
2346#define amdgpu_dpm_force_performance_level(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002347 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002348 (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002349 (adev)->pm.funcs->force_performance_level((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002350
2351#define amdgpu_dpm_powergate_uvd(adev, g) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002352 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002353 (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002354 (adev)->pm.funcs->powergate_uvd((adev), (g)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002355
2356#define amdgpu_dpm_powergate_vce(adev, g) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002357 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002358 (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002359 (adev)->pm.funcs->powergate_vce((adev), (g)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002360
2361#define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002362 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002363 (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002364 (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002365
2366#define amdgpu_dpm_get_current_power_state(adev) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002367 (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
Rex Zhu1b5708f2015-11-10 18:25:24 -05002368
2369#define amdgpu_dpm_get_performance_level(adev) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002370 (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
Rex Zhu1b5708f2015-11-10 18:25:24 -05002371
Eric Huangf3898ea2015-12-11 16:24:34 -05002372#define amdgpu_dpm_get_pp_num_states(adev, data) \
2373 (adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
2374
2375#define amdgpu_dpm_get_pp_table(adev, table) \
2376 (adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
2377
2378#define amdgpu_dpm_set_pp_table(adev, buf, size) \
2379 (adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
2380
2381#define amdgpu_dpm_print_clock_levels(adev, type, buf) \
2382 (adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
2383
2384#define amdgpu_dpm_force_clock_level(adev, type, level) \
2385 (adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
2386
Eric Huang428bafa2016-05-12 14:51:21 -04002387#define amdgpu_dpm_get_sclk_od(adev) \
2388 (adev)->powerplay.pp_funcs->get_sclk_od((adev)->powerplay.pp_handle)
2389
2390#define amdgpu_dpm_set_sclk_od(adev, value) \
2391 (adev)->powerplay.pp_funcs->set_sclk_od((adev)->powerplay.pp_handle, value)
2392
Eric Huangf2bdc052016-05-24 15:11:17 -04002393#define amdgpu_dpm_get_mclk_od(adev) \
2394 ((adev)->powerplay.pp_funcs->get_mclk_od((adev)->powerplay.pp_handle))
2395
2396#define amdgpu_dpm_set_mclk_od(adev, value) \
2397 ((adev)->powerplay.pp_funcs->set_mclk_od((adev)->powerplay.pp_handle, value))
2398
Jammy Zhoue61710c2015-11-10 18:31:08 -05002399#define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
Rex Zhu1b5708f2015-11-10 18:25:24 -05002400 (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
Alex Deucher97b2e202015-04-20 16:51:00 -04002401
2402#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
2403
2404/* Common functions */
2405int amdgpu_gpu_reset(struct amdgpu_device *adev);
2406void amdgpu_pci_config_reset(struct amdgpu_device *adev);
2407bool amdgpu_card_posted(struct amdgpu_device *adev);
2408void amdgpu_update_display_priority(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08002409
Alex Deucher97b2e202015-04-20 16:51:00 -04002410int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
2411int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
2412 u32 ip_instance, u32 ring,
2413 struct amdgpu_ring **out_ring);
2414void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
2415bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
Christian König2f568db2016-02-23 12:36:59 +01002416int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
Alex Deucher97b2e202015-04-20 16:51:00 -04002417int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2418 uint32_t flags);
2419bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
Christian Königcc325d12016-02-08 11:08:35 +01002420struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
Christian Königd7006962016-02-08 10:57:22 +01002421bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
2422 unsigned long end);
Christian König2f568db2016-02-23 12:36:59 +01002423bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
2424 int *last_invalidated);
Alex Deucher97b2e202015-04-20 16:51:00 -04002425bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
2426uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
2427 struct ttm_mem_reg *mem);
2428void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
2429void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
2430void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
2431void amdgpu_program_register_sequence(struct amdgpu_device *adev,
2432 const u32 *registers,
2433 const u32 array_size);
2434
2435bool amdgpu_device_is_px(struct drm_device *dev);
2436/* atpx handler */
2437#if defined(CONFIG_VGA_SWITCHEROO)
2438void amdgpu_register_atpx_handler(void);
2439void amdgpu_unregister_atpx_handler(void);
Alex Deuchera78fe132016-06-01 13:08:21 -04002440bool amdgpu_has_atpx_dgpu_power_cntl(void);
Alex Deucher2f5af822016-06-02 09:04:01 -04002441bool amdgpu_is_atpx_hybrid(void);
Alex Deucher97b2e202015-04-20 16:51:00 -04002442#else
2443static inline void amdgpu_register_atpx_handler(void) {}
2444static inline void amdgpu_unregister_atpx_handler(void) {}
Alex Deuchera78fe132016-06-01 13:08:21 -04002445static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
Alex Deucher2f5af822016-06-02 09:04:01 -04002446static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
Alex Deucher97b2e202015-04-20 16:51:00 -04002447#endif
2448
2449/*
2450 * KMS
2451 */
2452extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
Nils Wallméniusf498d9e2016-04-10 16:29:59 +02002453extern const int amdgpu_max_kms_ioctl;
Alex Deucher97b2e202015-04-20 16:51:00 -04002454
2455int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
2456int amdgpu_driver_unload_kms(struct drm_device *dev);
2457void amdgpu_driver_lastclose_kms(struct drm_device *dev);
2458int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
2459void amdgpu_driver_postclose_kms(struct drm_device *dev,
2460 struct drm_file *file_priv);
2461void amdgpu_driver_preclose_kms(struct drm_device *dev,
2462 struct drm_file *file_priv);
2463int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
2464int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
Thierry Reding88e72712015-09-24 18:35:31 +02002465u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
2466int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2467void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2468int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
Alex Deucher97b2e202015-04-20 16:51:00 -04002469 int *max_error,
2470 struct timeval *vblank_time,
2471 unsigned flags);
2472long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
2473 unsigned long arg);
2474
2475/*
Alex Deucher97b2e202015-04-20 16:51:00 -04002476 * functions used by amdgpu_encoder.c
2477 */
2478struct amdgpu_afmt_acr {
2479 u32 clock;
2480
2481 int n_32khz;
2482 int cts_32khz;
2483
2484 int n_44_1khz;
2485 int cts_44_1khz;
2486
2487 int n_48khz;
2488 int cts_48khz;
2489
2490};
2491
2492struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
2493
2494/* amdgpu_acpi.c */
2495#if defined(CONFIG_ACPI)
2496int amdgpu_acpi_init(struct amdgpu_device *adev);
2497void amdgpu_acpi_fini(struct amdgpu_device *adev);
2498bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
2499int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
2500 u8 perf_req, bool advertise);
2501int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
2502#else
2503static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
2504static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
2505#endif
2506
2507struct amdgpu_bo_va_mapping *
2508amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
2509 uint64_t addr, struct amdgpu_bo **bo);
2510
2511#include "amdgpu_object.h"
Alex Deucher97b2e202015-04-20 16:51:00 -04002512#endif