blob: ecf1a81f26e28a28e49c2b0135ce765d78932561 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparded2145cd2011-03-16 08:20:46 +00002 * Copyright (C) 2005 - 2011 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18#ifndef BE_H
19#define BE_H
20
21#include <linux/pci.h>
22#include <linux/etherdevice.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070023#include <linux/delay.h>
24#include <net/tcp.h>
25#include <net/ip.h>
26#include <net/ipv6.h>
27#include <linux/if_vlan.h>
28#include <linux/workqueue.h>
29#include <linux/interrupt.h>
Ajit Khaparde84517482009-09-04 03:12:16 +000030#include <linux/firmware.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Sathya Perlaab1594e2011-07-25 19:10:15 +000032#include <linux/u64_stats_sync.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070033
34#include "be_hw.h"
35
Ajit Khaparde06b0ab32012-04-26 15:42:46 +000036#define DRV_VER "4.2.220u"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070037#define DRV_NAME "be2net"
38#define BE_NAME "ServerEngines BladeEngine2 10Gbps NIC"
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070039#define BE3_NAME "ServerEngines BladeEngine3 10Gbps NIC"
Ajit Khapardec4ca2372009-05-18 15:38:55 -070040#define OC_NAME "Emulex OneConnect 10Gbps NIC"
Sathya Perlafe6d2a32010-11-21 23:25:50 +000041#define OC_NAME_BE OC_NAME "(be3)"
42#define OC_NAME_LANCER OC_NAME "(Lancer)"
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000043#define OC_NAME_SH OC_NAME "(Skyhawk)"
Ajit Khaparde35ecf032010-02-09 01:38:06 +000044#define DRV_DESC "ServerEngines BladeEngine 10Gbps NIC Driver"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070045
Ajit Khapardec4ca2372009-05-18 15:38:55 -070046#define BE_VENDOR_ID 0x19a2
Sathya Perlafe6d2a32010-11-21 23:25:50 +000047#define EMULEX_VENDOR_ID 0x10df
Ajit Khapardec4ca2372009-05-18 15:38:55 -070048#define BE_DEVICE_ID1 0x211
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070049#define BE_DEVICE_ID2 0x221
Sathya Perlafe6d2a32010-11-21 23:25:50 +000050#define OC_DEVICE_ID1 0x700 /* Device Id for BE2 cards */
51#define OC_DEVICE_ID2 0x710 /* Device Id for BE3 cards */
52#define OC_DEVICE_ID3 0xe220 /* Device id for Lancer cards */
Mammatha Edhala12f4d0a2011-05-18 03:26:22 +000053#define OC_DEVICE_ID4 0xe228 /* Device id for VF in Lancer */
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000054#define OC_DEVICE_ID5 0x720 /* Device Id for Skyhawk cards */
Ajit Khaparde4762f6c2012-03-18 06:23:11 +000055#define OC_SUBSYS_DEVICE_ID1 0xE602
56#define OC_SUBSYS_DEVICE_ID2 0xE642
57#define OC_SUBSYS_DEVICE_ID3 0xE612
58#define OC_SUBSYS_DEVICE_ID4 0xE652
Ajit Khapardec4ca2372009-05-18 15:38:55 -070059
60static inline char *nic_name(struct pci_dev *pdev)
61{
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070062 switch (pdev->device) {
63 case OC_DEVICE_ID1:
Ajit Khapardec4ca2372009-05-18 15:38:55 -070064 return OC_NAME;
Ajit Khapardee254f6e2010-02-09 01:28:35 +000065 case OC_DEVICE_ID2:
Sathya Perlafe6d2a32010-11-21 23:25:50 +000066 return OC_NAME_BE;
67 case OC_DEVICE_ID3:
Mammatha Edhala12f4d0a2011-05-18 03:26:22 +000068 case OC_DEVICE_ID4:
Sathya Perlafe6d2a32010-11-21 23:25:50 +000069 return OC_NAME_LANCER;
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070070 case BE_DEVICE_ID2:
71 return BE3_NAME;
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000072 case OC_DEVICE_ID5:
73 return OC_NAME_SH;
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070074 default:
Ajit Khapardec4ca2372009-05-18 15:38:55 -070075 return BE_NAME;
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070076 }
Ajit Khapardec4ca2372009-05-18 15:38:55 -070077}
78
Sathya Perla6b7c5b92009-03-11 23:32:03 -070079/* Number of bytes of an RX frame that are copied to skb->data */
Sathya Perla2e588f82011-03-11 02:49:26 +000080#define BE_HDR_LEN ((u16) 64)
Eric Dumazetbb349bb2012-01-25 03:56:30 +000081/* allocate extra space to allow tunneling decapsulation without head reallocation */
82#define BE_RX_SKB_ALLOC_SIZE (BE_HDR_LEN + 64)
83
Sathya Perla6b7c5b92009-03-11 23:32:03 -070084#define BE_MAX_JUMBO_FRAME_SIZE 9018
85#define BE_MIN_MTU 256
86
87#define BE_NUM_VLANS_SUPPORTED 64
Sathya Perla10ef9ab2012-02-09 18:05:27 +000088#define BE_MAX_EQD 96u
Sathya Perla6b7c5b92009-03-11 23:32:03 -070089#define BE_MAX_TX_FRAG_COUNT 30
90
91#define EVNT_Q_LEN 1024
92#define TX_Q_LEN 2048
93#define TX_CQ_LEN 1024
94#define RX_Q_LEN 1024 /* Does not support any other value */
95#define RX_CQ_LEN 1024
Sathya Perla5fb379e2009-06-18 00:02:59 +000096#define MCC_Q_LEN 128 /* total size not to exceed 8 pages */
Sathya Perla6b7c5b92009-03-11 23:32:03 -070097#define MCC_CQ_LEN 256
98
Sathya Perla10ef9ab2012-02-09 18:05:27 +000099#define BE3_MAX_RSS_QS 8
100#define BE2_MAX_RSS_QS 4
101#define MAX_RSS_QS BE3_MAX_RSS_QS
Sathya Perlaac6a0c42011-03-21 20:49:25 +0000102#define MAX_RX_QS (MAX_RSS_QS + 1) /* RSS qs + 1 def Rx */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000103
Sathya Perla3c8def92011-06-12 20:01:58 +0000104#define MAX_TX_QS 8
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000105#define MAX_MSIX_VECTORS MAX_RSS_QS
106#define BE_TX_BUDGET 256
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700107#define BE_NAPI_WEIGHT 64
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000108#define MAX_RX_POST BE_NAPI_WEIGHT /* Frags posted at a time */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700109#define RX_FRAGS_REFILL_WM (RX_Q_LEN - MAX_RX_POST)
110
Sathya Perla8788fdc2009-07-27 22:52:03 +0000111#define FW_VER_LEN 32
112
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700113struct be_dma_mem {
114 void *va;
115 dma_addr_t dma;
116 u32 size;
117};
118
119struct be_queue_info {
120 struct be_dma_mem dma_mem;
121 u16 len;
122 u16 entry_size; /* Size of an element in the queue */
123 u16 id;
124 u16 tail, head;
125 bool created;
126 atomic_t used; /* Number of valid elements in the queue */
127};
128
Sathya Perla5fb379e2009-06-18 00:02:59 +0000129static inline u32 MODULO(u16 val, u16 limit)
130{
131 BUG_ON(limit & (limit - 1));
132 return val & (limit - 1);
133}
134
135static inline void index_adv(u16 *index, u16 val, u16 limit)
136{
137 *index = MODULO((*index + val), limit);
138}
139
140static inline void index_inc(u16 *index, u16 limit)
141{
142 *index = MODULO((*index + 1), limit);
143}
144
145static inline void *queue_head_node(struct be_queue_info *q)
146{
147 return q->dma_mem.va + q->head * q->entry_size;
148}
149
150static inline void *queue_tail_node(struct be_queue_info *q)
151{
152 return q->dma_mem.va + q->tail * q->entry_size;
153}
154
Somnath Kotur3de09452011-09-30 07:25:05 +0000155static inline void *queue_index_node(struct be_queue_info *q, u16 index)
156{
157 return q->dma_mem.va + index * q->entry_size;
158}
159
Sathya Perla5fb379e2009-06-18 00:02:59 +0000160static inline void queue_head_inc(struct be_queue_info *q)
161{
162 index_inc(&q->head, q->len);
163}
164
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000165static inline void index_dec(u16 *index, u16 limit)
166{
167 *index = MODULO((*index - 1), limit);
168}
169
Sathya Perla5fb379e2009-06-18 00:02:59 +0000170static inline void queue_tail_inc(struct be_queue_info *q)
171{
172 index_inc(&q->tail, q->len);
173}
174
Sathya Perla5fb379e2009-06-18 00:02:59 +0000175struct be_eq_obj {
176 struct be_queue_info q;
177 char desc[32];
178
179 /* Adaptive interrupt coalescing (AIC) info */
180 bool enable_aic;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000181 u32 min_eqd; /* in usecs */
182 u32 max_eqd; /* in usecs */
183 u32 eqd; /* configured val when aic is off */
184 u32 cur_eqd; /* in usecs */
Sathya Perla5fb379e2009-06-18 00:02:59 +0000185
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000186 u8 idx; /* array index */
187 u16 tx_budget;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000188 struct napi_struct napi;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000189 struct be_adapter *adapter;
190} ____cacheline_aligned_in_smp;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000191
192struct be_mcc_obj {
193 struct be_queue_info q;
194 struct be_queue_info cq;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000195 bool rearm_cq;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000196};
197
Sathya Perla3abcded2010-10-03 22:12:27 -0700198struct be_tx_stats {
Sathya Perlaac124ff2011-07-25 19:10:14 +0000199 u64 tx_bytes;
200 u64 tx_pkts;
201 u64 tx_reqs;
202 u64 tx_wrbs;
203 u64 tx_compl;
204 ulong tx_jiffies;
205 u32 tx_stops;
Sathya Perlaab1594e2011-07-25 19:10:15 +0000206 struct u64_stats_sync sync;
207 struct u64_stats_sync sync_compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700208};
209
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700210struct be_tx_obj {
211 struct be_queue_info q;
212 struct be_queue_info cq;
213 /* Remember the skbs that were transmitted */
214 struct sk_buff *sent_skb_list[TX_Q_LEN];
Sathya Perla3c8def92011-06-12 20:01:58 +0000215 struct be_tx_stats stats;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000216} ____cacheline_aligned_in_smp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700217
218/* Struct to remember the pages posted for rx frags */
219struct be_rx_page_info {
220 struct page *page;
FUJITA Tomonorifac6da52010-04-01 16:53:22 +0000221 DEFINE_DMA_UNMAP_ADDR(bus);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700222 u16 page_offset;
223 bool last_page_user;
224};
225
Sathya Perla3abcded2010-10-03 22:12:27 -0700226struct be_rx_stats {
Sathya Perla3abcded2010-10-03 22:12:27 -0700227 u64 rx_bytes;
Sathya Perla3abcded2010-10-03 22:12:27 -0700228 u64 rx_pkts;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000229 u64 rx_pkts_prev;
230 ulong rx_jiffies;
231 u32 rx_drops_no_skbs; /* skb allocation errors */
232 u32 rx_drops_no_frags; /* HW has no fetched frags */
233 u32 rx_post_fail; /* page post alloc failures */
Sathya Perlaac124ff2011-07-25 19:10:14 +0000234 u32 rx_compl;
Sathya Perla3abcded2010-10-03 22:12:27 -0700235 u32 rx_mcast_pkts;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000236 u32 rx_compl_err; /* completions with err set */
237 u32 rx_pps; /* pkts per second */
Sathya Perlaab1594e2011-07-25 19:10:15 +0000238 struct u64_stats_sync sync;
Sathya Perla3abcded2010-10-03 22:12:27 -0700239};
240
Sathya Perla2e588f82011-03-11 02:49:26 +0000241struct be_rx_compl_info {
242 u32 rss_hash;
Somnath Kotur6709d952011-05-04 22:40:46 +0000243 u16 vlan_tag;
Sathya Perla2e588f82011-03-11 02:49:26 +0000244 u16 pkt_size;
245 u16 rxq_idx;
Sathya Perla12004ae2011-08-02 19:57:46 +0000246 u16 port;
Sathya Perla2e588f82011-03-11 02:49:26 +0000247 u8 vlanf;
248 u8 num_rcvd;
249 u8 err;
250 u8 ipf;
251 u8 tcpf;
252 u8 udpf;
253 u8 ip_csum;
254 u8 l4_csum;
255 u8 ipv6;
256 u8 vtm;
257 u8 pkt_type;
258};
259
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700260struct be_rx_obj {
Sathya Perla3abcded2010-10-03 22:12:27 -0700261 struct be_adapter *adapter;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700262 struct be_queue_info q;
263 struct be_queue_info cq;
Sathya Perla2e588f82011-03-11 02:49:26 +0000264 struct be_rx_compl_info rxcp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700265 struct be_rx_page_info page_info_tbl[RX_Q_LEN];
Sathya Perla3abcded2010-10-03 22:12:27 -0700266 struct be_rx_stats stats;
267 u8 rss_id;
268 bool rx_post_starved; /* Zero rx frags have been posted to BE */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000269} ____cacheline_aligned_in_smp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700270
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000271struct be_drv_stats {
Somnath Kotur9ae081c2011-09-30 07:23:35 +0000272 u32 be_on_die_temperature;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000273 u32 eth_red_drops;
274 u32 rx_drops_no_pbuf;
275 u32 rx_drops_no_txpb;
276 u32 rx_drops_no_erx_descr;
277 u32 rx_drops_no_tpre_descr;
278 u32 rx_drops_too_many_frags;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000279 u32 forwarded_packets;
280 u32 rx_drops_mtu;
281 u32 rx_crc_errors;
282 u32 rx_alignment_symbol_errors;
283 u32 rx_pause_frames;
284 u32 rx_priority_pause_frames;
285 u32 rx_control_frames;
286 u32 rx_in_range_errors;
287 u32 rx_out_range_errors;
288 u32 rx_frame_too_long;
Sathya Perlad45b9d32012-01-29 20:17:39 +0000289 u32 rx_address_mismatch_drops;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000290 u32 rx_dropped_too_small;
291 u32 rx_dropped_too_short;
292 u32 rx_dropped_header_too_small;
293 u32 rx_dropped_tcp_length;
294 u32 rx_dropped_runt;
295 u32 rx_ip_checksum_errs;
296 u32 rx_tcp_checksum_errs;
297 u32 rx_udp_checksum_errs;
298 u32 tx_pauseframes;
299 u32 tx_priority_pauseframes;
300 u32 tx_controlframes;
301 u32 rxpp_fifo_overflow_drop;
302 u32 rx_input_fifo_overflow_drop;
303 u32 pmem_fifo_overflow_drop;
304 u32 jabber_events;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000305};
306
Ajit Khaparde64600ea2010-07-23 01:50:34 +0000307struct be_vf_cfg {
Sathya Perla11ac75e2011-12-13 00:58:50 +0000308 unsigned char mac_addr[ETH_ALEN];
309 int if_handle;
310 int pmac_id;
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000311 u16 def_vid;
Sathya Perla11ac75e2011-12-13 00:58:50 +0000312 u16 vlan_tag;
313 u32 tx_rate;
Ajit Khaparde64600ea2010-07-23 01:50:34 +0000314};
315
Sathya Perla39f1d942012-05-08 19:41:24 +0000316enum vf_state {
317 ENABLED = 0,
318 ASSIGNED = 1
319};
320
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000321#define BE_FLAGS_LINK_STATUS_INIT 1
Sathya Perla191eb752012-02-23 18:50:13 +0000322#define BE_FLAGS_WORKER_SCHEDULED (1 << 3)
Ajit Khapardefbc13f02012-03-18 06:23:21 +0000323#define BE_UC_PMAC_COUNT 30
324#define BE_VF_UC_PMAC_COUNT 2
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000325
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000326struct phy_info {
327 u8 transceiver;
328 u8 autoneg;
329 u8 fc_autoneg;
330 u8 port_type;
331 u16 phy_type;
332 u16 interface_type;
333 u32 misc_params;
334 u16 auto_speeds_supported;
335 u16 fixed_speeds_supported;
336 int link_speed;
337 int forced_port_speed;
338 u32 dac_cable_len;
339 u32 advertising;
340 u32 supported;
341};
342
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700343struct be_adapter {
344 struct pci_dev *pdev;
345 struct net_device *netdev;
346
Sathya Perla8788fdc2009-07-27 22:52:03 +0000347 u8 __iomem *csr;
348 u8 __iomem *db; /* Door Bell */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000349
Ivan Vecera29849612010-12-14 05:43:19 +0000350 struct mutex mbox_lock; /* For serializing mbox cmds to BE card */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000351 struct be_dma_mem mbox_mem;
352 /* Mbox mem is adjusted to align to 16 bytes. The allocated addr
353 * is stored for freeing purpose */
354 struct be_dma_mem mbox_mem_alloced;
355
356 struct be_mcc_obj mcc_obj;
357 spinlock_t mcc_lock; /* For serializing mcc cmds to BE card */
358 spinlock_t mcc_cq_lock;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700359
Sathya Perlaac6a0c42011-03-21 20:49:25 +0000360 u32 num_msix_vec;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000361 u32 num_evt_qs;
362 struct be_eq_obj eq_obj[MAX_MSIX_VECTORS];
363 struct msix_entry msix_entries[MAX_MSIX_VECTORS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700364 bool isr_registered;
365
366 /* TX Rings */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000367 u32 num_tx_qs;
Sathya Perla3c8def92011-06-12 20:01:58 +0000368 struct be_tx_obj tx_obj[MAX_TX_QS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700369
370 /* Rx rings */
Sathya Perla3abcded2010-10-03 22:12:27 -0700371 u32 num_rx_qs;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000372 struct be_rx_obj rx_obj[MAX_RX_QS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700373 u32 big_page_size; /* Compounded page size shared by rx wrbs */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700374
Padmanabh Ratnakarecd62102011-04-03 01:54:11 +0000375 u8 eq_next_idx;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000376 struct be_drv_stats drv_stats;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000377
Ajit Khaparde82903e42010-02-09 01:34:57 +0000378 u16 vlans_added;
379 u16 max_vlans; /* Number of vlans supported */
Jesse Grossb7381272010-10-20 13:56:02 +0000380 u8 vlan_tag[VLAN_N_VID];
Somnath Koturcc4ce022010-10-21 07:11:14 -0700381 u8 vlan_prio_bmap; /* Available Priority BitMap */
382 u16 recommended_prio; /* Recommended Priority */
Sathya Perla5b8821b2011-08-02 19:57:44 +0000383 struct be_dma_mem rx_filter; /* Cmd DMA mem for rx-filter */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700384
Sathya Perla3abcded2010-10-03 22:12:27 -0700385 struct be_dma_mem stats_cmd;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700386 /* Work queue used to perform periodic tasks like getting statistics */
387 struct delayed_work work;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000388 u16 work_counter;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700389
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000390 u32 flags;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700391 /* Ethtool knobs and info */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700392 char fw_ver[FW_VER_LEN];
Sathya Perla30128032011-11-10 19:17:57 +0000393 int if_handle; /* Used to configure filtering */
Ajit Khapardefbc13f02012-03-18 06:23:21 +0000394 u32 *pmac_id; /* MAC addr handle used by BE card */
stephen hemminger1a642462011-04-04 11:06:40 +0000395 u32 beacon_state; /* for set_phys_id */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700396
Sathya Perlacf588472010-02-14 21:22:01 +0000397 bool eeh_err;
Sathya Perla6589ade2011-11-10 19:18:00 +0000398 bool ue_detected;
399 bool fw_timeout;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700400 u32 port_num;
Sathya Perla24307ee2009-06-18 00:09:25 +0000401 bool promiscuous;
Ajit Khaparde3486be22010-07-23 02:04:54 +0000402 u32 function_mode;
Sathya Perla3abcded2010-10-03 22:12:27 -0700403 u32 function_caps;
Ajit Khaparde9e90c962009-11-06 02:06:59 +0000404 u32 rx_fc; /* Rx flow control */
405 u32 tx_fc; /* Tx flow control */
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000406 bool stats_cmd_sent;
Ajit Khaparde7b139c82010-01-27 21:56:44 +0000407 u8 generation; /* BladeEngine ASIC generation */
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700408 u32 flash_status;
409 struct completion flash_compl;
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000410
Sathya Perla39f1d942012-05-08 19:41:24 +0000411 u32 num_vfs; /* Number of VFs provisioned by PF driver */
412 u32 dev_num_vfs; /* Number of VFs supported by HW */
413 u8 virtfn;
Sathya Perla11ac75e2011-12-13 00:58:50 +0000414 struct be_vf_cfg *vf_cfg;
415 bool be3_native;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000416 u32 sli_family;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +0000417 u8 hba_port_num;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000418 u16 pvid;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000419 struct phy_info phy;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +0000420 u8 wol_cap;
421 bool wol;
Ajit Khapardefbc13f02012-03-18 06:23:21 +0000422 u32 max_pmac_cnt; /* Max secondary UC MACs programmable */
423 u32 uc_macs; /* Count of secondary UC MAC programmed */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700424};
425
Sathya Perla39f1d942012-05-08 19:41:24 +0000426#define be_physfn(adapter) (!adapter->virtfn)
Sathya Perla11ac75e2011-12-13 00:58:50 +0000427#define sriov_enabled(adapter) (adapter->num_vfs > 0)
Sathya Perla39f1d942012-05-08 19:41:24 +0000428#define sriov_want(adapter) (adapter->dev_num_vfs && num_vfs && \
429 be_physfn(adapter))
Sathya Perla11ac75e2011-12-13 00:58:50 +0000430#define for_all_vfs(adapter, vf_cfg, i) \
431 for (i = 0, vf_cfg = &adapter->vf_cfg[i]; i < adapter->num_vfs; \
432 i++, vf_cfg++)
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000433
Ajit Khaparde7b139c82010-01-27 21:56:44 +0000434/* BladeEngine Generation numbers */
435#define BE_GEN2 2
436#define BE_GEN3 3
437
Sathya Perla5b8821b2011-08-02 19:57:44 +0000438#define ON 1
439#define OFF 0
Mammatha Edhala12f4d0a2011-05-18 03:26:22 +0000440#define lancer_chip(adapter) ((adapter->pdev->device == OC_DEVICE_ID3) || \
441 (adapter->pdev->device == OC_DEVICE_ID4))
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000442
Stephen Hemminger0fc0b732009-09-02 01:03:33 -0700443extern const struct ethtool_ops be_ethtool_ops;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700444
Sathya Perlaac6a0c42011-03-21 20:49:25 +0000445#define msix_enabled(adapter) (adapter->num_msix_vec > 0)
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000446#define num_irqs(adapter) (msix_enabled(adapter) ? \
447 adapter->num_msix_vec : 1)
448#define tx_stats(txo) (&(txo)->stats)
449#define rx_stats(rxo) (&(rxo)->stats)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700450
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000451/* The default RXQ is the last RXQ */
452#define default_rxo(adpt) (&adpt->rx_obj[adpt->num_rx_qs - 1])
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700453
Sathya Perla3abcded2010-10-03 22:12:27 -0700454#define for_all_rx_queues(adapter, rxo, i) \
455 for (i = 0, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs; \
456 i++, rxo++)
457
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000458/* Skip the default non-rss queue (last one)*/
Sathya Perla3abcded2010-10-03 22:12:27 -0700459#define for_all_rss_queues(adapter, rxo, i) \
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000460 for (i = 0, rxo = &adapter->rx_obj[i]; i < (adapter->num_rx_qs - 1);\
Sathya Perla3abcded2010-10-03 22:12:27 -0700461 i++, rxo++)
462
Sathya Perla3c8def92011-06-12 20:01:58 +0000463#define for_all_tx_queues(adapter, txo, i) \
464 for (i = 0, txo = &adapter->tx_obj[i]; i < adapter->num_tx_qs; \
465 i++, txo++)
466
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000467#define for_all_evt_queues(adapter, eqo, i) \
468 for (i = 0, eqo = &adapter->eq_obj[i]; i < adapter->num_evt_qs; \
469 i++, eqo++)
470
471#define is_mcc_eqo(eqo) (eqo->idx == 0)
472#define mcc_eqo(adapter) (&adapter->eq_obj[0])
473
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700474#define PAGE_SHIFT_4K 12
475#define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
476
477/* Returns number of pages spanned by the data starting at the given addr */
478#define PAGES_4K_SPANNED(_address, size) \
479 ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
480 (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
481
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700482/* Returns bit offset within a DWORD of a bitfield */
483#define AMAP_BIT_OFFSET(_struct, field) \
484 (((size_t)&(((_struct *)0)->field))%32)
485
486/* Returns the bit mask of the field that is NOT shifted into location. */
487static inline u32 amap_mask(u32 bitsize)
488{
489 return (bitsize == 32 ? 0xFFFFFFFF : (1 << bitsize) - 1);
490}
491
492static inline void
493amap_set(void *ptr, u32 dw_offset, u32 mask, u32 offset, u32 value)
494{
495 u32 *dw = (u32 *) ptr + dw_offset;
496 *dw &= ~(mask << offset);
497 *dw |= (mask & value) << offset;
498}
499
500#define AMAP_SET_BITS(_struct, field, ptr, val) \
501 amap_set(ptr, \
502 offsetof(_struct, field)/32, \
503 amap_mask(sizeof(((_struct *)0)->field)), \
504 AMAP_BIT_OFFSET(_struct, field), \
505 val)
506
507static inline u32 amap_get(void *ptr, u32 dw_offset, u32 mask, u32 offset)
508{
509 u32 *dw = (u32 *) ptr;
510 return mask & (*(dw + dw_offset) >> offset);
511}
512
513#define AMAP_GET_BITS(_struct, field, ptr) \
514 amap_get(ptr, \
515 offsetof(_struct, field)/32, \
516 amap_mask(sizeof(((_struct *)0)->field)), \
517 AMAP_BIT_OFFSET(_struct, field))
518
519#define be_dws_cpu_to_le(wrb, len) swap_dws(wrb, len)
520#define be_dws_le_to_cpu(wrb, len) swap_dws(wrb, len)
521static inline void swap_dws(void *wrb, int len)
522{
523#ifdef __BIG_ENDIAN
524 u32 *dw = wrb;
525 BUG_ON(len % 4);
526 do {
527 *dw = cpu_to_le32(*dw);
528 dw++;
529 len -= 4;
530 } while (len);
531#endif /* __BIG_ENDIAN */
532}
533
534static inline u8 is_tcp_pkt(struct sk_buff *skb)
535{
536 u8 val = 0;
537
538 if (ip_hdr(skb)->version == 4)
539 val = (ip_hdr(skb)->protocol == IPPROTO_TCP);
540 else if (ip_hdr(skb)->version == 6)
541 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_TCP);
542
543 return val;
544}
545
546static inline u8 is_udp_pkt(struct sk_buff *skb)
547{
548 u8 val = 0;
549
550 if (ip_hdr(skb)->version == 4)
551 val = (ip_hdr(skb)->protocol == IPPROTO_UDP);
552 else if (ip_hdr(skb)->version == 6)
553 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_UDP);
554
555 return val;
556}
557
Ajit Khaparde6d87f5c2010-08-25 00:32:33 +0000558static inline void be_vf_eth_addr_generate(struct be_adapter *adapter, u8 *mac)
559{
560 u32 addr;
561
562 addr = jhash(adapter->netdev->dev_addr, ETH_ALEN, 0);
563
564 mac[5] = (u8)(addr & 0xFF);
565 mac[4] = (u8)((addr >> 8) & 0xFF);
566 mac[3] = (u8)((addr >> 16) & 0xFF);
Ajit Khaparde7a2414a2011-02-11 13:36:18 +0000567 /* Use the OUI from the current MAC address */
568 memcpy(mac, adapter->netdev->dev_addr, 3);
Ajit Khaparde6d87f5c2010-08-25 00:32:33 +0000569}
570
Ajit Khaparde4b972912011-04-06 18:07:43 +0000571static inline bool be_multi_rxq(const struct be_adapter *adapter)
572{
573 return adapter->num_rx_qs > 1;
574}
575
Sathya Perla6589ade2011-11-10 19:18:00 +0000576static inline bool be_error(struct be_adapter *adapter)
577{
578 return adapter->eeh_err || adapter->ue_detected || adapter->fw_timeout;
579}
580
Ajit Khaparde4762f6c2012-03-18 06:23:11 +0000581static inline bool be_is_wol_excluded(struct be_adapter *adapter)
582{
583 struct pci_dev *pdev = adapter->pdev;
584
585 if (!be_physfn(adapter))
586 return true;
587
588 switch (pdev->subsystem_device) {
589 case OC_SUBSYS_DEVICE_ID1:
590 case OC_SUBSYS_DEVICE_ID2:
591 case OC_SUBSYS_DEVICE_ID3:
592 case OC_SUBSYS_DEVICE_ID4:
593 return true;
594 default:
595 return false;
596 }
597}
598
Sathya Perla8788fdc2009-07-27 22:52:03 +0000599extern void be_cq_notify(struct be_adapter *adapter, u16 qid, bool arm,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000600 u16 num_popped);
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000601extern void be_link_status_update(struct be_adapter *adapter, u8 link_status);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000602extern void be_parse_stats(struct be_adapter *adapter);
Ajit Khaparde84517482009-09-04 03:12:16 +0000603extern int be_load_fw(struct be_adapter *adapter, u8 *func);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +0000604extern bool be_is_wol_supported(struct be_adapter *adapter);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000605extern bool be_pause_supported(struct be_adapter *adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700606#endif /* BE_H */