blob: 7e98ccb8fa915985f7cfdc6c00ec2e94b17c3dce [file] [log] [blame]
Sascha Hauerb75c0152011-04-19 08:33:45 +02001/*
2 * Copyright (C) 2010-2011 Canonical Ltd <jeremy.kerr@canonical.com>
3 * Copyright (C) 2011-2012 Mike Turquette, Linaro Ltd <mturquette@linaro.org>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * Gated clock implementation
10 */
11
12#include <linux/clk-provider.h>
13#include <linux/module.h>
14#include <linux/slab.h>
15#include <linux/io.h>
16#include <linux/err.h>
17#include <linux/string.h>
Fabio Estevamd7b8c032013-03-25 09:20:35 -030018#include "clk.h"
Sascha Hauerb75c0152011-04-19 08:33:45 +020019
20/**
21 * DOC: basic gatable clock which can gate and ungate it's ouput
22 *
23 * Traits of this clock:
24 * prepare - clk_(un)prepare only ensures parent is (un)prepared
25 * enable - clk_enable and clk_disable are functional & control gating
26 * rate - inherits rate from parent. No clk_set_rate support
27 * parent - fixed parent. No clk_set_parent support
28 */
29
Shawn Guo54ee1472014-04-18 15:55:16 +080030struct clk_gate2 {
31 struct clk_hw hw;
32 void __iomem *reg;
33 u8 bit_idx;
34 u8 flags;
35 spinlock_t *lock;
36};
37
38#define to_clk_gate2(_hw) container_of(_hw, struct clk_gate2, hw)
Sascha Hauerb75c0152011-04-19 08:33:45 +020039
40static int clk_gate2_enable(struct clk_hw *hw)
41{
Shawn Guo54ee1472014-04-18 15:55:16 +080042 struct clk_gate2 *gate = to_clk_gate2(hw);
Sascha Hauerb75c0152011-04-19 08:33:45 +020043 u32 reg;
44 unsigned long flags = 0;
45
46 if (gate->lock)
47 spin_lock_irqsave(gate->lock, flags);
48
49 reg = readl(gate->reg);
50 reg |= 3 << gate->bit_idx;
51 writel(reg, gate->reg);
52
53 if (gate->lock)
54 spin_unlock_irqrestore(gate->lock, flags);
55
56 return 0;
57}
58
59static void clk_gate2_disable(struct clk_hw *hw)
60{
Shawn Guo54ee1472014-04-18 15:55:16 +080061 struct clk_gate2 *gate = to_clk_gate2(hw);
Sascha Hauerb75c0152011-04-19 08:33:45 +020062 u32 reg;
63 unsigned long flags = 0;
64
65 if (gate->lock)
66 spin_lock_irqsave(gate->lock, flags);
67
68 reg = readl(gate->reg);
69 reg &= ~(3 << gate->bit_idx);
70 writel(reg, gate->reg);
71
72 if (gate->lock)
73 spin_unlock_irqrestore(gate->lock, flags);
74}
75
76static int clk_gate2_is_enabled(struct clk_hw *hw)
77{
78 u32 reg;
Shawn Guo54ee1472014-04-18 15:55:16 +080079 struct clk_gate2 *gate = to_clk_gate2(hw);
Sascha Hauerb75c0152011-04-19 08:33:45 +020080
81 reg = readl(gate->reg);
82
Anson Huangb4e844f2013-12-24 14:21:27 -050083 if (((reg >> gate->bit_idx) & 1) == 1)
Sascha Hauerb75c0152011-04-19 08:33:45 +020084 return 1;
85
86 return 0;
87}
88
89static struct clk_ops clk_gate2_ops = {
90 .enable = clk_gate2_enable,
91 .disable = clk_gate2_disable,
92 .is_enabled = clk_gate2_is_enabled,
93};
94
95struct clk *clk_register_gate2(struct device *dev, const char *name,
96 const char *parent_name, unsigned long flags,
97 void __iomem *reg, u8 bit_idx,
98 u8 clk_gate2_flags, spinlock_t *lock)
99{
Shawn Guo54ee1472014-04-18 15:55:16 +0800100 struct clk_gate2 *gate;
Sascha Hauerb75c0152011-04-19 08:33:45 +0200101 struct clk *clk;
102 struct clk_init_data init;
103
Shawn Guo54ee1472014-04-18 15:55:16 +0800104 gate = kzalloc(sizeof(struct clk_gate2), GFP_KERNEL);
Sascha Hauerb75c0152011-04-19 08:33:45 +0200105 if (!gate)
106 return ERR_PTR(-ENOMEM);
107
Shawn Guo54ee1472014-04-18 15:55:16 +0800108 /* struct clk_gate2 assignments */
Sascha Hauerb75c0152011-04-19 08:33:45 +0200109 gate->reg = reg;
110 gate->bit_idx = bit_idx;
111 gate->flags = clk_gate2_flags;
112 gate->lock = lock;
113
114 init.name = name;
115 init.ops = &clk_gate2_ops;
116 init.flags = flags;
117 init.parent_names = parent_name ? &parent_name : NULL;
118 init.num_parents = parent_name ? 1 : 0;
119
120 gate->hw.init = &init;
121
122 clk = clk_register(dev, &gate->hw);
123 if (IS_ERR(clk))
Wei Yongjunecf026d2012-10-25 23:02:18 +0800124 kfree(gate);
Sascha Hauerb75c0152011-04-19 08:33:45 +0200125
126 return clk;
127}