blob: b040447575adc2695f567224a09632bca21af17f [file] [log] [blame]
Santosh Shilimkar2722e562011-03-07 20:53:10 +05301/*
Sricharan Rc10d5c92014-04-11 13:09:36 -05002 * OMAP L3 Interconnect error handling driver
sricharaned0e3522011-08-24 20:07:45 +05303 *
Suman Annae7309c22015-04-24 12:54:20 -05004 * Copyright (C) 2011-2015 Texas Instruments Incorporated - http://www.ti.com/
sricharaned0e3522011-08-24 20:07:45 +05305 * Santosh Shilimkar <santosh.shilimkar@ti.com>
6 * Sricharan <r.sricharan@ti.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
Nishanth Menonc5f2aea2014-04-11 13:15:43 -05009 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
sricharaned0e3522011-08-24 20:07:45 +053011 *
Nishanth Menonc5f2aea2014-04-11 13:15:43 -050012 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
13 * kind, whether express or implied; without even the implied warranty
14 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
sricharaned0e3522011-08-24 20:07:45 +053015 * GNU General Public License for more details.
sricharaned0e3522011-08-24 20:07:45 +053016 */
Santosh Shilimkar2722e562011-03-07 20:53:10 +053017#include <linux/init.h>
Santosh Shilimkar2722e562011-03-07 20:53:10 +053018#include <linux/interrupt.h>
Sricharan R06594522013-11-26 07:38:23 -060019#include <linux/io.h>
Santosh Shilimkar2722e562011-03-07 20:53:10 +053020#include <linux/kernel.h>
Sricharan R06594522013-11-26 07:38:23 -060021#include <linux/module.h>
22#include <linux/of_device.h>
23#include <linux/of.h>
24#include <linux/platform_device.h>
Santosh Shilimkar2722e562011-03-07 20:53:10 +053025#include <linux/slab.h>
26
27#include "omap_l3_noc.h"
28
Nishanth Menone4be3f32014-04-17 12:33:50 -050029/**
30 * l3_handle_target() - Handle Target specific parse and reporting
31 * @l3: pointer to l3 struct
32 * @base: base address of clkdm
33 * @flag_mux: flagmux corresponding to the event
34 * @err_src: error source index of the slave (target)
Santosh Shilimkar2722e562011-03-07 20:53:10 +053035 *
Nishanth Menone4be3f32014-04-17 12:33:50 -050036 * This does the second part of the error interrupt handling:
37 * 3) Parse in the slave information
38 * 4) Print the logged information.
39 * 5) Add dump stack to provide kernel trace.
40 * 6) Clear the source if known.
41 *
42 * This handles two types of errors:
Santosh Shilimkar2722e562011-03-07 20:53:10 +053043 * 1) Custom errors in L3 :
44 * Target like DMM/FW/EMIF generates SRESP=ERR error
45 * 2) Standard L3 error:
46 * - Unsupported CMD.
47 * L3 tries to access target while it is idle
48 * - OCP disconnect.
49 * - Address hole error:
50 * If DSS/ISS/FDIF/USBHOSTFS access a target where they
51 * do not have connectivity, the error is logged in
52 * their default target which is DMM2.
53 *
54 * On High Secure devices, firewall errors are possible and those
55 * can be trapped as well. But the trapping is implemented as part
56 * secure software and hence need not be implemented here.
57 */
Nishanth Menone4be3f32014-04-17 12:33:50 -050058static int l3_handle_target(struct omap_l3 *l3, void __iomem *base,
59 struct l3_flagmux_data *flag_mux, int err_src)
Santosh Shilimkar2722e562011-03-07 20:53:10 +053060{
Nishanth Menone4be3f32014-04-17 12:33:50 -050061 int k;
62 u32 std_err_main, clear, masterid;
Nishanth Menoncf52b2e2014-04-16 17:23:33 -050063 u8 op_code, m_req_info;
Nishanth Menone4be3f32014-04-17 12:33:50 -050064 void __iomem *l3_targ_base;
Nishanth Menon9e224c82014-04-11 11:21:47 -050065 void __iomem *l3_targ_stderr, *l3_targ_slvofslsb, *l3_targ_mstaddr;
Nishanth Menoncf52b2e2014-04-16 17:23:33 -050066 void __iomem *l3_targ_hdr, *l3_targ_info;
Nishanth Menon3ae9af72014-04-11 11:38:10 -050067 struct l3_target_data *l3_targ_inst;
Sricharan R06594522013-11-26 07:38:23 -060068 struct l3_masters_data *master;
Nishanth Menone4be3f32014-04-17 12:33:50 -050069 char *target_name, *master_name = "UN IDENTIFIED";
Nishanth Menonc98aa7a2014-04-11 12:24:56 -050070 char *err_description;
71 char err_string[30] = { 0 };
Nishanth Menoncf52b2e2014-04-16 17:23:33 -050072 char info_string[60] = { 0 };
Santosh Shilimkar2722e562011-03-07 20:53:10 +053073
Nishanth Menone4be3f32014-04-17 12:33:50 -050074 /* We DONOT expect err_src to go out of bounds */
75 BUG_ON(err_src > MAX_CLKDM_TARGETS);
76
77 if (err_src < flag_mux->num_targ_data) {
78 l3_targ_inst = &flag_mux->l3_targ[err_src];
79 target_name = l3_targ_inst->name;
80 l3_targ_base = base + l3_targ_inst->offset;
81 } else {
82 target_name = L3_TARGET_NOT_SUPPORTED;
83 }
84
85 if (target_name == L3_TARGET_NOT_SUPPORTED)
86 return -ENODEV;
87
88 /* Read the stderrlog_main_source from clk domain */
89 l3_targ_stderr = l3_targ_base + L3_TARG_STDERRLOG_MAIN;
90 l3_targ_slvofslsb = l3_targ_base + L3_TARG_STDERRLOG_SLVOFSLSB;
91
92 std_err_main = readl_relaxed(l3_targ_stderr);
93
94 switch (std_err_main & CUSTOM_ERROR) {
95 case STANDARD_ERROR:
96 err_description = "Standard";
97 snprintf(err_string, sizeof(err_string),
98 ": At Address: 0x%08X ",
99 readl_relaxed(l3_targ_slvofslsb));
100
101 l3_targ_mstaddr = l3_targ_base + L3_TARG_STDERRLOG_MSTADDR;
Nishanth Menon7f9de022014-04-16 15:47:28 -0500102 l3_targ_hdr = l3_targ_base + L3_TARG_STDERRLOG_HDR;
Nishanth Menoncf52b2e2014-04-16 17:23:33 -0500103 l3_targ_info = l3_targ_base + L3_TARG_STDERRLOG_INFO;
Nishanth Menone4be3f32014-04-17 12:33:50 -0500104 break;
105
106 case CUSTOM_ERROR:
107 err_description = "Custom";
108
109 l3_targ_mstaddr = l3_targ_base +
110 L3_TARG_STDERRLOG_CINFO_MSTADDR;
Nishanth Menon7f9de022014-04-16 15:47:28 -0500111 l3_targ_hdr = l3_targ_base + L3_TARG_STDERRLOG_CINFO_OPCODE;
Nishanth Menoncf52b2e2014-04-16 17:23:33 -0500112 l3_targ_info = l3_targ_base + L3_TARG_STDERRLOG_CINFO_INFO;
Nishanth Menone4be3f32014-04-17 12:33:50 -0500113 break;
114
115 default:
116 /* Nothing to be handled here as of now */
117 return 0;
118 }
119
120 /* STDERRLOG_MSTADDR Stores the NTTP master address. */
121 masterid = (readl_relaxed(l3_targ_mstaddr) &
122 l3->mst_addr_mask) >> __ffs(l3->mst_addr_mask);
123
124 for (k = 0, master = l3->l3_masters; k < l3->num_masters;
125 k++, master++) {
126 if (masterid == master->id) {
127 master_name = master->name;
128 break;
129 }
130 }
131
Nishanth Menon7f9de022014-04-16 15:47:28 -0500132 op_code = readl_relaxed(l3_targ_hdr) & 0x7;
133
Nishanth Menoncf52b2e2014-04-16 17:23:33 -0500134 m_req_info = readl_relaxed(l3_targ_info) & 0xF;
135 snprintf(info_string, sizeof(info_string),
136 ": %s in %s mode during %s access",
137 (m_req_info & BIT(0)) ? "Opcode Fetch" : "Data Access",
138 (m_req_info & BIT(1)) ? "Supervisor" : "User",
139 (m_req_info & BIT(3)) ? "Debug" : "Functional");
140
Nishanth Menone4be3f32014-04-17 12:33:50 -0500141 WARN(true,
Nishanth Menoncf52b2e2014-04-16 17:23:33 -0500142 "%s:L3 %s Error: MASTER %s TARGET %s (%s)%s%s\n",
Nishanth Menone4be3f32014-04-17 12:33:50 -0500143 dev_name(l3->dev),
144 err_description,
145 master_name, target_name,
Nishanth Menon7f9de022014-04-16 15:47:28 -0500146 l3_transaction_type[op_code],
Nishanth Menoncf52b2e2014-04-16 17:23:33 -0500147 err_string, info_string);
Nishanth Menone4be3f32014-04-17 12:33:50 -0500148
149 /* clear the std error log*/
150 clear = std_err_main | CLEAR_STDERR_LOG;
151 writel_relaxed(clear, l3_targ_stderr);
152
153 return 0;
154}
155
156/**
157 * l3_interrupt_handler() - interrupt handler for l3 events
158 * @irq: irq number
159 * @_l3: pointer to l3 structure
160 *
161 * Interrupt Handler for L3 error detection.
162 * 1) Identify the L3 clockdomain partition to which the error belongs to.
163 * 2) Identify the slave where the error information is logged
164 * ... handle the slave event..
165 * 7) if the slave is unknown, mask out the slave.
166 */
167static irqreturn_t l3_interrupt_handler(int irq, void *_l3)
168{
169 struct omap_l3 *l3 = _l3;
170 int inttype, i, ret;
171 int err_src = 0;
172 u32 err_reg, mask_val;
173 void __iomem *base, *mask_reg;
174 struct l3_flagmux_data *flag_mux;
175
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530176 /* Get the Type of interrupt */
omar ramirez35f7b962011-04-18 16:39:42 +0000177 inttype = irq == l3->app_irq ? L3_APPLICATION_ERROR : L3_DEBUG_ERROR;
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530178
Sricharan R06594522013-11-26 07:38:23 -0600179 for (i = 0; i < l3->num_modules; i++) {
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530180 /*
181 * Read the regerr register of the clock domain
182 * to determine the source
183 */
sricharan6616aac2011-08-23 12:58:48 +0530184 base = l3->l3_base[i];
Nishanth Menon97708c02014-04-14 09:57:50 -0500185 flag_mux = l3->l3_flagmux[i];
186 err_reg = readl_relaxed(base + flag_mux->offset +
Nishanth Menon9e224c82014-04-11 11:21:47 -0500187 L3_FLAGMUX_REGERR0 + (inttype << 3));
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530188
Afzal Mohammed2100b592014-04-25 17:38:11 -0500189 err_reg &= ~(inttype ? flag_mux->mask_app_bits :
190 flag_mux->mask_dbg_bits);
191
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530192 /* Get the corresponding error and analyse */
193 if (err_reg) {
194 /* Identify the source from control status register */
Todd Poynor342fd142011-08-24 19:11:39 +0530195 err_src = __ffs(err_reg);
Rajendra Nayak3340d732014-04-10 11:31:33 -0500196
Nishanth Menone4be3f32014-04-17 12:33:50 -0500197 ret = l3_handle_target(l3, base, flag_mux, err_src);
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530198
Rajendra Nayak3340d732014-04-10 11:31:33 -0500199 /*
Nishanth Menone4be3f32014-04-17 12:33:50 -0500200 * Certain plaforms may have "undocumented" status
201 * pending on boot. So dont generate a severe warning
202 * here. Just mask it off to prevent the error from
203 * reoccuring and locking up the system.
Rajendra Nayak3340d732014-04-10 11:31:33 -0500204 */
Nishanth Menone4be3f32014-04-17 12:33:50 -0500205 if (ret) {
Rajendra Nayak3340d732014-04-10 11:31:33 -0500206 dev_err(l3->dev,
207 "L3 %s error: target %d mod:%d %s\n",
208 inttype ? "debug" : "application",
209 err_src, i, "(unclearable)");
210
Nishanth Menon97708c02014-04-14 09:57:50 -0500211 mask_reg = base + flag_mux->offset +
Rajendra Nayak3340d732014-04-10 11:31:33 -0500212 L3_FLAGMUX_MASK0 + (inttype << 3);
213 mask_val = readl_relaxed(mask_reg);
214 mask_val &= ~(1 << err_src);
215 writel_relaxed(mask_val, mask_reg);
Afzal Mohammed2100b592014-04-25 17:38:11 -0500216
217 /* Mark these bits as to be ignored */
218 if (inttype)
219 flag_mux->mask_app_bits |= 1 << err_src;
220 else
221 flag_mux->mask_dbg_bits |= 1 << err_src;
Rajendra Nayak3340d732014-04-10 11:31:33 -0500222 }
223
Nishanth Menonc98aa7a2014-04-11 12:24:56 -0500224 /* Error found so break the for loop */
Keerthyc4cf0932014-11-10 23:49:48 +0530225 return IRQ_HANDLED;
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530226 }
227 }
Keerthyc4cf0932014-11-10 23:49:48 +0530228
229 dev_err(l3->dev, "L3 %s IRQ not handled!!\n",
230 inttype ? "debug" : "application");
231
232 return IRQ_NONE;
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530233}
234
Sricharan R06594522013-11-26 07:38:23 -0600235static const struct of_device_id l3_noc_match[] = {
Suman Annae7309c22015-04-24 12:54:20 -0500236 {.compatible = "ti,omap4-l3-noc", .data = &omap4_l3_data},
237 {.compatible = "ti,omap5-l3-noc", .data = &omap5_l3_data},
Rajendra Nayak53a848b2014-04-10 11:33:13 -0500238 {.compatible = "ti,dra7-l3-noc", .data = &dra_l3_data},
Afzal Mohammed27b7d5f2013-12-02 17:48:57 +0530239 {.compatible = "ti,am4372-l3-noc", .data = &am4372_l3_data},
Sricharan R06594522013-11-26 07:38:23 -0600240 {},
241};
242MODULE_DEVICE_TABLE(of, l3_noc_match);
243
Sricharan Rc10d5c92014-04-11 13:09:36 -0500244static int omap_l3_probe(struct platform_device *pdev)
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530245{
Sricharan R06594522013-11-26 07:38:23 -0600246 const struct of_device_id *of_id;
Sricharan Rc10d5c92014-04-11 13:09:36 -0500247 static struct omap_l3 *l3;
Nishanth Menonf33ddf72014-04-11 14:37:03 -0500248 int ret, i, res_idx;
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530249
Sricharan R06594522013-11-26 07:38:23 -0600250 of_id = of_match_device(l3_noc_match, &pdev->dev);
251 if (!of_id) {
252 dev_err(&pdev->dev, "OF data missing\n");
253 return -EINVAL;
254 }
255
Peter Ujfalusibae74512014-04-01 16:23:46 +0300256 l3 = devm_kzalloc(&pdev->dev, sizeof(*l3), GFP_KERNEL);
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530257 if (!l3)
omar ramirez7529b702011-04-18 16:39:41 +0000258 return -ENOMEM;
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530259
Sricharan R06594522013-11-26 07:38:23 -0600260 memcpy(l3, of_id->data, sizeof(*l3));
Nishanth Menonca6a3492014-04-11 12:04:01 -0500261 l3->dev = &pdev->dev;
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530262 platform_set_drvdata(pdev, l3);
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530263
Peter Ujfalusi56c4a022014-04-01 16:23:47 +0300264 /* Get mem resources */
Nishanth Menonf33ddf72014-04-11 14:37:03 -0500265 for (i = 0, res_idx = 0; i < l3->num_modules; i++) {
266 struct resource *res;
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530267
Nishanth Menonf33ddf72014-04-11 14:37:03 -0500268 if (l3->l3_base[i] == L3_BASE_IS_SUBMODULE) {
269 /* First entry cannot be submodule */
270 BUG_ON(i == 0);
271 l3->l3_base[i] = l3->l3_base[i - 1];
272 continue;
273 }
274 res = platform_get_resource(pdev, IORESOURCE_MEM, res_idx);
Peter Ujfalusi56c4a022014-04-01 16:23:47 +0300275 l3->l3_base[i] = devm_ioremap_resource(&pdev->dev, res);
276 if (IS_ERR(l3->l3_base[i])) {
Nishanth Menonca6a3492014-04-11 12:04:01 -0500277 dev_err(l3->dev, "ioremap %d failed\n", i);
Peter Ujfalusi56c4a022014-04-01 16:23:47 +0300278 return PTR_ERR(l3->l3_base[i]);
279 }
Nishanth Menonf33ddf72014-04-11 14:37:03 -0500280 res_idx++;
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530281 }
282
283 /*
284 * Setup interrupt Handlers
285 */
Todd Poynorc1df2dc2011-08-29 17:42:23 +0530286 l3->debug_irq = platform_get_irq(pdev, 0);
Nishanth Menonca6a3492014-04-11 12:04:01 -0500287 ret = devm_request_irq(l3->dev, l3->debug_irq, l3_interrupt_handler,
Valentin Rothbergd8bf368d2015-03-05 15:23:08 +0100288 0x0, "l3-dbg-irq", l3);
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530289 if (ret) {
Nishanth Menonca6a3492014-04-11 12:04:01 -0500290 dev_err(l3->dev, "request_irq failed for %d\n",
Peter Ujfalusiae225982014-04-01 16:23:50 +0300291 l3->debug_irq);
Peter Ujfalusi56c4a022014-04-01 16:23:47 +0300292 return ret;
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530293 }
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530294
Todd Poynorc1df2dc2011-08-29 17:42:23 +0530295 l3->app_irq = platform_get_irq(pdev, 1);
Nishanth Menonca6a3492014-04-11 12:04:01 -0500296 ret = devm_request_irq(l3->dev, l3->app_irq, l3_interrupt_handler,
Valentin Rothbergd8bf368d2015-03-05 15:23:08 +0100297 0x0, "l3-app-irq", l3);
Peter Ujfalusia0ef78f2014-04-01 16:23:48 +0300298 if (ret)
Nishanth Menonca6a3492014-04-11 12:04:01 -0500299 dev_err(l3->dev, "request_irq failed for %d\n", l3->app_irq);
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530300
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530301 return ret;
302}
303
Grygorii Strashko258d2a12015-04-27 21:24:31 +0300304#ifdef CONFIG_PM_SLEEP
Keerthy61b43d42014-11-10 23:49:47 +0530305
306/**
307 * l3_resume_noirq() - resume function for l3_noc
308 * @dev: pointer to l3_noc device structure
309 *
310 * We only have the resume handler only since we
311 * have already maintained the delta register
312 * configuration as part of configuring the system
313 */
314static int l3_resume_noirq(struct device *dev)
315{
316 struct omap_l3 *l3 = dev_get_drvdata(dev);
317 int i;
318 struct l3_flagmux_data *flag_mux;
319 void __iomem *base, *mask_regx = NULL;
320 u32 mask_val;
321
322 for (i = 0; i < l3->num_modules; i++) {
323 base = l3->l3_base[i];
324 flag_mux = l3->l3_flagmux[i];
325 if (!flag_mux->mask_app_bits && !flag_mux->mask_dbg_bits)
326 continue;
327
328 mask_regx = base + flag_mux->offset + L3_FLAGMUX_MASK0 +
329 (L3_APPLICATION_ERROR << 3);
330 mask_val = readl_relaxed(mask_regx);
331 mask_val &= ~(flag_mux->mask_app_bits);
332
333 writel_relaxed(mask_val, mask_regx);
334 mask_regx = base + flag_mux->offset + L3_FLAGMUX_MASK0 +
335 (L3_DEBUG_ERROR << 3);
336 mask_val = readl_relaxed(mask_regx);
337 mask_val &= ~(flag_mux->mask_dbg_bits);
338
339 writel_relaxed(mask_val, mask_regx);
340 }
341
342 /* Dummy read to force OCP barrier */
343 if (mask_regx)
344 (void)readl(mask_regx);
345
346 return 0;
347}
348
349static const struct dev_pm_ops l3_dev_pm_ops = {
Grygorii Strashko258d2a12015-04-27 21:24:31 +0300350 SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(NULL, l3_resume_noirq)
Keerthy61b43d42014-11-10 23:49:47 +0530351};
352
353#define L3_DEV_PM_OPS (&l3_dev_pm_ops)
354#else
355#define L3_DEV_PM_OPS NULL
356#endif
357
Sricharan Rc10d5c92014-04-11 13:09:36 -0500358static struct platform_driver omap_l3_driver = {
359 .probe = omap_l3_probe,
Benoit Coussond039c5b2011-08-12 13:52:50 +0200360 .driver = {
361 .name = "omap_l3_noc",
Keerthy61b43d42014-11-10 23:49:47 +0530362 .pm = L3_DEV_PM_OPS,
Sricharan R06594522013-11-26 07:38:23 -0600363 .of_match_table = of_match_ptr(l3_noc_match),
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530364 },
365};
366
Sricharan Rc10d5c92014-04-11 13:09:36 -0500367static int __init omap_l3_init(void)
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530368{
Sricharan Rc10d5c92014-04-11 13:09:36 -0500369 return platform_driver_register(&omap_l3_driver);
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530370}
Sricharan Rc10d5c92014-04-11 13:09:36 -0500371postcore_initcall_sync(omap_l3_init);
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530372
Sricharan Rc10d5c92014-04-11 13:09:36 -0500373static void __exit omap_l3_exit(void)
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530374{
Sricharan Rc10d5c92014-04-11 13:09:36 -0500375 platform_driver_unregister(&omap_l3_driver);
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530376}
Sricharan Rc10d5c92014-04-11 13:09:36 -0500377module_exit(omap_l3_exit);
Arnd Bergmannbe605662018-01-11 10:36:51 +0100378
379MODULE_AUTHOR("Santosh Shilimkar");
380MODULE_AUTHOR("Sricharan R");
381MODULE_DESCRIPTION("OMAP L3 Interconnect error handling driver");
382MODULE_LICENSE("GPL v2");