blob: c3156aa3f709f0bc3369f21d2ecfe3b0846ba436 [file] [log] [blame]
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Vasu Dev36fac582013-11-28 06:39:31 +000027#ifndef _I40E_TXRX_H_
28#define _I40E_TXRX_H_
29
Jesse Brandeburgaee80872014-04-09 05:59:02 +000030/* Interrupt Throttling and Rate Limiting Goodies */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000031
Shannon Nelson3126dcb2013-12-21 05:44:47 +000032#define I40E_MAX_ITR 0x0FF0 /* reg uses 2 usec resolution */
Jesse Brandeburg79442d32014-10-25 03:24:32 +000033#define I40E_MIN_ITR 0x0001 /* reg uses 2 usec resolution */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000034#define I40E_ITR_100K 0x0005
Jesse Brandeburgc56625d2015-09-28 14:16:53 -040035#define I40E_ITR_50K 0x000A
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000036#define I40E_ITR_20K 0x0019
Jesse Brandeburgc56625d2015-09-28 14:16:53 -040037#define I40E_ITR_18K 0x001B
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000038#define I40E_ITR_8K 0x003E
39#define I40E_ITR_4K 0x007A
Jesse Brandeburgac26fc12015-09-28 14:12:37 -040040#define I40E_MAX_INTRL 0x3B /* reg uses 4 usec resolution */
Jacob Keller42702552017-09-07 08:05:48 -040041#define I40E_ITR_RX_DEF (ITR_REG_TO_USEC(I40E_ITR_20K) | \
42 I40E_ITR_DYNAMIC)
43#define I40E_ITR_TX_DEF (ITR_REG_TO_USEC(I40E_ITR_20K) | \
44 I40E_ITR_DYNAMIC)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000045#define I40E_ITR_DYNAMIC 0x8000 /* use top bit as a flag */
46#define I40E_MIN_INT_RATE 250 /* ~= 1000000 / (I40E_MAX_ITR * 2) */
47#define I40E_MAX_INT_RATE 500000 /* == 1000000 / (I40E_MIN_ITR * 2) */
48#define I40E_DEFAULT_IRQ_WORK 256
49#define ITR_TO_REG(setting) ((setting & ~I40E_ITR_DYNAMIC) >> 1)
50#define ITR_IS_DYNAMIC(setting) (!!(setting & I40E_ITR_DYNAMIC))
51#define ITR_REG_TO_USEC(itr_reg) (itr_reg << 1)
Jesse Brandeburgac26fc12015-09-28 14:12:37 -040052/* 0x40 is the enable bit for interrupt rate limiting, and must be set if
53 * the value of the rate limit is non-zero
54 */
55#define INTRL_ENA BIT(6)
56#define INTRL_REG_TO_USEC(intrl) ((intrl & ~INTRL_ENA) << 2)
Alan Brady1c0e6a32016-11-28 16:06:02 -080057/**
58 * i40e_intrl_usec_to_reg - convert interrupt rate limit to register
59 * @intrl: interrupt rate limit to convert
60 *
61 * This function converts a decimal interrupt rate limit to the appropriate
62 * register format expected by the firmware when setting interrupt rate limit.
63 */
64static inline u16 i40e_intrl_usec_to_reg(int intrl)
65{
66 if (intrl >> 2)
67 return ((intrl >> 2) | INTRL_ENA);
68 else
69 return 0;
70}
Jesse Brandeburgac26fc12015-09-28 14:12:37 -040071#define I40E_INTRL_8K 125 /* 8000 ints/sec */
72#define I40E_INTRL_62K 16 /* 62500 ints/sec */
73#define I40E_INTRL_83K 12 /* 83333 ints/sec */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000074
75#define I40E_QUEUE_END_OF_LIST 0x7FF
76
Jesse Brandeburg03195772013-11-20 10:03:09 +000077/* this enum matches hardware bits and is meant to be used by DYN_CTLN
78 * registers and QINT registers or more generally anywhere in the manual
79 * mentioning ITR_INDX, ITR_NONE cannot be used as an index 'n' into any
80 * register but instead is a special value meaning "don't update" ITR0/1/2.
81 */
82enum i40e_dyn_idx_t {
83 I40E_IDX_ITR0 = 0,
84 I40E_IDX_ITR1 = 1,
85 I40E_IDX_ITR2 = 2,
86 I40E_ITR_NONE = 3 /* ITR_NONE must not be used as an index */
87};
88
89/* these are indexes into ITRN registers */
90#define I40E_RX_ITR I40E_IDX_ITR0
91#define I40E_TX_ITR I40E_IDX_ITR1
92#define I40E_PE_ITR I40E_IDX_ITR2
93
Mitch Williams12dc4fe2013-11-28 06:39:32 +000094/* Supported RSS offloads */
95#define I40E_DEFAULT_RSS_HENA ( \
Jesse Brandeburg41a1d042015-06-04 16:24:02 -040096 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_UDP) | \
97 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_SCTP) | \
98 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_TCP) | \
99 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_OTHER) | \
100 BIT_ULL(I40E_FILTER_PCTYPE_FRAG_IPV4) | \
101 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_UDP) | \
102 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_TCP) | \
103 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_SCTP) | \
104 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_OTHER) | \
105 BIT_ULL(I40E_FILTER_PCTYPE_FRAG_IPV6) | \
106 BIT_ULL(I40E_FILTER_PCTYPE_L2_PAYLOAD))
Mitch Williams12dc4fe2013-11-28 06:39:32 +0000107
Anjali Singhai Jaine25d00b82015-06-23 19:00:04 -0400108#define I40E_DEFAULT_RSS_HENA_EXPANDED (I40E_DEFAULT_RSS_HENA | \
Jesse Brandeburg9c70d7c2015-08-13 18:54:31 -0700109 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_TCP_SYN_NO_ACK) | \
110 BIT_ULL(I40E_FILTER_PCTYPE_NONF_UNICAST_IPV4_UDP) | \
111 BIT_ULL(I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV4_UDP) | \
112 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_TCP_SYN_NO_ACK) | \
113 BIT_ULL(I40E_FILTER_PCTYPE_NONF_UNICAST_IPV6_UDP) | \
114 BIT_ULL(I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV6_UDP))
Anjali Singhai Jaine25d00b82015-06-23 19:00:04 -0400115
116#define i40e_pf_get_default_rss_hena(pf) \
Jacob Kellerd36e41d2017-06-23 04:24:46 -0400117 (((pf)->hw_features & I40E_HW_MULTIPLE_TCP_UDP_RSS_PCTYPE) ? \
Anjali Singhai Jaine25d00b82015-06-23 19:00:04 -0400118 I40E_DEFAULT_RSS_HENA_EXPANDED : I40E_DEFAULT_RSS_HENA)
119
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -0700120/* Supported Rx Buffer Sizes (a multiple of 128) */
121#define I40E_RXBUFFER_256 256
Alexander Duyckdab86af2017-03-14 10:15:27 -0700122#define I40E_RXBUFFER_1536 1536 /* 128B aligned standard Ethernet frame */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000123#define I40E_RXBUFFER_2048 2048
Alexander Duyck98efd692017-04-05 07:51:01 -0400124#define I40E_RXBUFFER_3072 3072 /* Used for large frames w/ padding */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000125#define I40E_MAX_RXBUFFER 9728 /* largest size for single descriptor */
126
127/* NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
128 * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
129 * this adds up to 512 bytes of extra data meaning the smallest allocation
130 * we could have is 1K.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -0700131 * i.e. RXBUFFER_256 --> 960 byte skb (size-1024 slab)
132 * i.e. RXBUFFER_512 --> 1216 byte skb (size-2048 slab)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000133 */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -0700134#define I40E_RX_HDR_SIZE I40E_RXBUFFER_256
Mitch Williams1e3a5fd2017-06-23 04:24:43 -0400135#define I40E_PACKET_HDR_PAD (ETH_HLEN + ETH_FCS_LEN + (VLAN_HLEN * 2))
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -0700136#define i40e_rx_desc i40e_32byte_rx_desc
137
Alexander Duyck59605bc2017-01-30 12:29:35 -0800138#define I40E_RX_DMA_ATTR \
139 (DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING)
140
Alexander Duyckca9ec082017-04-05 07:51:02 -0400141/* Attempt to maximize the headroom available for incoming frames. We
142 * use a 2K buffer for receives and need 1536/1534 to store the data for
143 * the frame. This leaves us with 512 bytes of room. From that we need
144 * to deduct the space needed for the shared info and the padding needed
145 * to IP align the frame.
146 *
147 * Note: For cache line sizes 256 or larger this value is going to end
148 * up negative. In these cases we should fall back to the legacy
149 * receive path.
150 */
151#if (PAGE_SIZE < 8192)
152#define I40E_2K_TOO_SMALL_WITH_PADDING \
153((NET_SKB_PAD + I40E_RXBUFFER_1536) > SKB_WITH_OVERHEAD(I40E_RXBUFFER_2048))
154
155static inline int i40e_compute_pad(int rx_buf_len)
156{
157 int page_size, pad_size;
158
159 page_size = ALIGN(rx_buf_len, PAGE_SIZE / 2);
160 pad_size = SKB_WITH_OVERHEAD(page_size) - rx_buf_len;
161
162 return pad_size;
163}
164
165static inline int i40e_skb_pad(void)
166{
167 int rx_buf_len;
168
169 /* If a 2K buffer cannot handle a standard Ethernet frame then
170 * optimize padding for a 3K buffer instead of a 1.5K buffer.
171 *
172 * For a 3K buffer we need to add enough padding to allow for
173 * tailroom due to NET_IP_ALIGN possibly shifting us out of
174 * cache-line alignment.
175 */
176 if (I40E_2K_TOO_SMALL_WITH_PADDING)
177 rx_buf_len = I40E_RXBUFFER_3072 + SKB_DATA_ALIGN(NET_IP_ALIGN);
178 else
179 rx_buf_len = I40E_RXBUFFER_1536;
180
181 /* if needed make room for NET_IP_ALIGN */
182 rx_buf_len -= NET_IP_ALIGN;
183
184 return i40e_compute_pad(rx_buf_len);
185}
186
187#define I40E_SKB_PAD i40e_skb_pad()
188#else
189#define I40E_2K_TOO_SMALL_WITH_PADDING false
190#define I40E_SKB_PAD (NET_SKB_PAD + NET_IP_ALIGN)
191#endif
192
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -0700193/**
194 * i40e_test_staterr - tests bits in Rx descriptor status and error fields
195 * @rx_desc: pointer to receive descriptor (in le64 format)
196 * @stat_err_bits: value to mask
197 *
198 * This function does some fast chicanery in order to return the
199 * value of the mask which is really only used for boolean tests.
200 * The status_error_len doesn't need to be shifted because it begins
201 * at offset zero.
202 */
203static inline bool i40e_test_staterr(union i40e_rx_desc *rx_desc,
204 const u64 stat_err_bits)
205{
206 return !!(rx_desc->wb.qword1.status_error_len &
207 cpu_to_le64(stat_err_bits));
208}
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000209
210/* How many Rx Buffers do we bundle into one write to the hardware ? */
211#define I40E_RX_BUFFER_WRITE 16 /* Must be power of 2 */
Mitch Williamsa132af22015-01-24 09:58:35 +0000212#define I40E_RX_INCREMENT(r, i) \
213 do { \
214 (i)++; \
215 if ((i) == (r)->count) \
216 i = 0; \
217 r->next_to_clean = i; \
218 } while (0)
219
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000220#define I40E_RX_NEXT_DESC(r, i, n) \
221 do { \
222 (i)++; \
223 if ((i) == (r)->count) \
224 i = 0; \
225 (n) = I40E_RX_DESC((r), (i)); \
226 } while (0)
227
228#define I40E_RX_NEXT_DESC_PREFETCH(r, i, n) \
229 do { \
230 I40E_RX_NEXT_DESC((r), (i), (n)); \
231 prefetch((n)); \
232 } while (0)
233
Anjali Singhai71da6192015-02-21 06:42:35 +0000234#define I40E_MAX_BUFFER_TXD 8
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000235#define I40E_MIN_TX_LEN 17
Alexander Duyck5c4654d2016-02-19 12:17:08 -0800236
237/* The size limit for a transmit buffer in a descriptor is (16K - 1).
238 * In order to align with the read requests we will align the value to
239 * the nearest 4K which represents our maximum read request size.
240 */
241#define I40E_MAX_READ_REQ_SIZE 4096
242#define I40E_MAX_DATA_PER_TXD (16 * 1024 - 1)
243#define I40E_MAX_DATA_PER_TXD_ALIGNED \
244 (I40E_MAX_DATA_PER_TXD & ~(I40E_MAX_READ_REQ_SIZE - 1))
245
Mitch Williams4293d5f2016-11-08 13:05:14 -0800246/**
247 * i40e_txd_use_count - estimate the number of descriptors needed for Tx
248 * @size: transmit request size in bytes
249 *
250 * Due to hardware alignment restrictions (4K alignment), we need to
251 * assume that we can have no more than 12K of data per descriptor, even
252 * though each descriptor can take up to 16K - 1 bytes of aligned memory.
253 * Thus, we need to divide by 12K. But division is slow! Instead,
254 * we decompose the operation into shifts and one relatively cheap
255 * multiply operation.
256 *
257 * To divide by 12K, we first divide by 4K, then divide by 3:
258 * To divide by 4K, shift right by 12 bits
259 * To divide by 3, multiply by 85, then divide by 256
260 * (Divide by 256 is done by shifting right by 8 bits)
261 * Finally, we add one to round up. Because 256 isn't an exact multiple of
262 * 3, we'll underestimate near each multiple of 12K. This is actually more
263 * accurate as we have 4K - 1 of wiggle room that we can fit into the last
264 * segment. For our purposes this is accurate out to 1M which is orders of
265 * magnitude greater than our largest possible GSO size.
266 *
267 * This would then be implemented as:
268 * return (((size >> 12) * 85) >> 8) + 1;
269 *
270 * Since multiplication and division are commutative, we can reorder
271 * operations into:
272 * return ((size * 85) >> 20) + 1;
Alexander Duyck5c4654d2016-02-19 12:17:08 -0800273 */
274static inline unsigned int i40e_txd_use_count(unsigned int size)
275{
Mitch Williams4293d5f2016-11-08 13:05:14 -0800276 return ((size * 85) >> 20) + 1;
Alexander Duyck5c4654d2016-02-19 12:17:08 -0800277}
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000278
279/* Tx Descriptors needed, worst case */
Jesse Brandeburg980093e2014-05-10 04:49:12 +0000280#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
Anjali Singhai Jain810b3ae2014-07-10 07:58:25 +0000281#define I40E_MIN_DESC_PENDING 4
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000282
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400283#define I40E_TX_FLAGS_HW_VLAN BIT(1)
284#define I40E_TX_FLAGS_SW_VLAN BIT(2)
285#define I40E_TX_FLAGS_TSO BIT(3)
286#define I40E_TX_FLAGS_IPV4 BIT(4)
287#define I40E_TX_FLAGS_IPV6 BIT(5)
288#define I40E_TX_FLAGS_FCCRC BIT(6)
289#define I40E_TX_FLAGS_FSO BIT(7)
290#define I40E_TX_FLAGS_TSYN BIT(8)
291#define I40E_TX_FLAGS_FD_SB BIT(9)
Singhai, Anjali6a899022015-12-14 12:21:18 -0800292#define I40E_TX_FLAGS_UDP_TUNNEL BIT(10)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000293#define I40E_TX_FLAGS_VLAN_MASK 0xffff0000
294#define I40E_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
295#define I40E_TX_FLAGS_VLAN_PRIO_SHIFT 29
296#define I40E_TX_FLAGS_VLAN_SHIFT 16
297
298struct i40e_tx_buffer {
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000299 struct i40e_tx_desc *next_to_watch;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000300 union {
301 struct sk_buff *skb;
302 void *raw_buf;
303 };
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000304 unsigned int bytecount;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000305 unsigned short gso_segs;
Jesse Brandeburg6995b362015-08-28 17:55:54 -0400306
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000307 DEFINE_DMA_UNMAP_ADDR(dma);
308 DEFINE_DMA_UNMAP_LEN(len);
309 u32 tx_flags;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000310};
311
312struct i40e_rx_buffer {
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000313 dma_addr_t dma;
314 struct page *page;
Alexander Duyck17936682017-02-21 15:55:39 -0800315#if (BITS_PER_LONG > 32) || (PAGE_SIZE >= 65536)
316 __u32 page_offset;
317#else
318 __u16 page_offset;
319#endif
320 __u16 pagecnt_bias;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000321};
322
Alexander Duycka114d0a2013-09-28 06:00:43 +0000323struct i40e_queue_stats {
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000324 u64 packets;
325 u64 bytes;
Alexander Duycka114d0a2013-09-28 06:00:43 +0000326};
327
328struct i40e_tx_queue_stats {
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000329 u64 restart_queue;
330 u64 tx_busy;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000331 u64 tx_done_old;
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -0400332 u64 tx_linearize;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -0400333 u64 tx_force_wb;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000334};
335
336struct i40e_rx_queue_stats {
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000337 u64 non_eop_descs;
Mitch Williams420136c2013-12-18 13:45:59 +0000338 u64 alloc_page_failed;
339 u64 alloc_buff_failed;
Mitch Williamsf16704e2016-01-13 16:51:49 -0800340 u64 page_reuse_count;
341 u64 realloc_count;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000342};
343
344enum i40e_ring_state_t {
345 __I40E_TX_FDIR_INIT_DONE,
346 __I40E_TX_XPS_INIT_DONE,
Jesse Brandeburgbd6cd4e2017-08-29 05:32:35 -0400347 __I40E_RING_STATE_NBITS /* must be last */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000348};
349
Jesse Brandeburgbec60fc2016-04-18 11:33:47 -0700350/* some useful defines for virtchannel interface, which
351 * is the only remaining user of header split
352 */
353#define I40E_RX_DTYPE_NO_SPLIT 0
354#define I40E_RX_DTYPE_HEADER_SPLIT 1
355#define I40E_RX_DTYPE_SPLIT_ALWAYS 2
356#define I40E_RX_SPLIT_L2 0x1
357#define I40E_RX_SPLIT_IP 0x2
358#define I40E_RX_SPLIT_TCP_UDP 0x4
359#define I40E_RX_SPLIT_SCTP 0x8
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000360
361/* struct that defines a descriptor ring, associated with a VSI */
362struct i40e_ring {
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +0000363 struct i40e_ring *next; /* pointer to next ring in q_vector */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000364 void *desc; /* Descriptor ring memory */
365 struct device *dev; /* Used for DMA mapping */
366 struct net_device *netdev; /* netdev ring maps to */
Björn Töpel0c8493d2017-05-24 07:55:34 +0200367 struct bpf_prog *xdp_prog;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000368 union {
369 struct i40e_tx_buffer *tx_bi;
370 struct i40e_rx_buffer *rx_bi;
371 };
Jesse Brandeburgbd6cd4e2017-08-29 05:32:35 -0400372 DECLARE_BITMAP(state, __I40E_RING_STATE_NBITS);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000373 u16 queue_index; /* Queue number of ring */
374 u8 dcb_tc; /* Traffic class of ring */
375 u8 __iomem *tail;
376
Kan Lianga75e8002016-02-19 09:24:04 -0500377 /* high bit set means dynamic, use accessor routines to read/write.
378 * hardware only supports 2us resolution for the ITR registers.
379 * these values always store the USER setting, and must be converted
380 * before programming to a register.
381 */
382 u16 rx_itr_setting;
383 u16 tx_itr_setting;
384
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000385 u16 count; /* Number of descriptors */
386 u16 reg_idx; /* HW register index of the ring */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000387 u16 rx_buf_len;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000388
389 /* used in interrupt processing */
390 u16 next_to_use;
391 u16 next_to_clean;
392
393 u8 atr_sample_rate;
394 u8 atr_count;
395
396 bool ring_active; /* is ring online or not */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000397 bool arm_wb; /* do something to arm write back */
Anjali Singhai58044742015-09-25 18:26:13 -0700398 u8 packet_stride;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000399
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400400 u16 flags;
Alexander Duyckca9ec082017-04-05 07:51:02 -0400401#define I40E_TXR_FLAGS_WB_ON_ITR BIT(0)
402#define I40E_RXR_FLAGS_BUILD_SKB_ENABLED BIT(1)
Björn Töpel74608d12017-05-24 07:55:35 +0200403#define I40E_TXR_FLAGS_XDP BIT(2)
Anjali Singhai Jain527274c2015-06-05 12:20:31 -0400404
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000405 /* stats structs */
Alexander Duycka114d0a2013-09-28 06:00:43 +0000406 struct i40e_queue_stats stats;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000407 struct u64_stats_sync syncp;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000408 union {
409 struct i40e_tx_queue_stats tx_stats;
410 struct i40e_rx_queue_stats rx_stats;
411 };
412
413 unsigned int size; /* length of descriptor ring in bytes */
414 dma_addr_t dma; /* physical address of ring */
415
416 struct i40e_vsi *vsi; /* Backreference to associated VSI */
417 struct i40e_q_vector *q_vector; /* Backreference to associated vector */
Alexander Duyck9f65e152013-09-28 06:00:58 +0000418
419 struct rcu_head rcu; /* to avoid race on free */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -0700420 u16 next_to_alloc;
Scott Petersone72e5652017-02-09 23:40:25 -0800421 struct sk_buff *skb; /* When i40e_clean_rx_ring_irq() must
422 * return before it sees the EOP for
423 * the current packet, we save that skb
424 * here and resume receiving this
425 * packet the next time
426 * i40e_clean_rx_ring_irq() is called
427 * for this ring.
428 */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000429} ____cacheline_internodealigned_in_smp;
430
Alexander Duyckca9ec082017-04-05 07:51:02 -0400431static inline bool ring_uses_build_skb(struct i40e_ring *ring)
432{
433 return !!(ring->flags & I40E_RXR_FLAGS_BUILD_SKB_ENABLED);
434}
435
436static inline void set_ring_build_skb_enabled(struct i40e_ring *ring)
437{
438 ring->flags |= I40E_RXR_FLAGS_BUILD_SKB_ENABLED;
439}
440
441static inline void clear_ring_build_skb_enabled(struct i40e_ring *ring)
442{
443 ring->flags &= ~I40E_RXR_FLAGS_BUILD_SKB_ENABLED;
444}
445
Björn Töpel74608d12017-05-24 07:55:35 +0200446static inline bool ring_is_xdp(struct i40e_ring *ring)
447{
448 return !!(ring->flags & I40E_TXR_FLAGS_XDP);
449}
450
451static inline void set_ring_xdp(struct i40e_ring *ring)
452{
453 ring->flags |= I40E_TXR_FLAGS_XDP;
454}
455
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000456enum i40e_latency_range {
457 I40E_LOWEST_LATENCY = 0,
458 I40E_LOW_LATENCY = 1,
459 I40E_BULK_LATENCY = 2,
460};
461
462struct i40e_ring_container {
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000463 /* array of pointers to rings */
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +0000464 struct i40e_ring *ring;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000465 unsigned int total_bytes; /* total bytes processed this int */
466 unsigned int total_packets; /* total packets processed this int */
Jacob Keller742c9872017-07-14 09:10:13 -0400467 unsigned long last_itr_update; /* jiffies of last ITR update */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000468 u16 count;
469 enum i40e_latency_range latency_range;
470 u16 itr;
471};
472
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +0000473/* iterator for handling rings in ring container */
474#define i40e_for_each_ring(pos, head) \
475 for (pos = (head).ring; pos != NULL; pos = pos->next)
476
Alexander Duyck98efd692017-04-05 07:51:01 -0400477static inline unsigned int i40e_rx_pg_order(struct i40e_ring *ring)
478{
479#if (PAGE_SIZE < 8192)
480 if (ring->rx_buf_len > (PAGE_SIZE / 2))
481 return 1;
482#endif
483 return 0;
484}
485
486#define i40e_rx_pg_size(_ring) (PAGE_SIZE << i40e_rx_pg_order(_ring))
487
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -0700488bool i40e_alloc_rx_buffers(struct i40e_ring *rxr, u16 cleaned_count);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000489netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
490void i40e_clean_tx_ring(struct i40e_ring *tx_ring);
491void i40e_clean_rx_ring(struct i40e_ring *rx_ring);
492int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring);
493int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring);
494void i40e_free_tx_resources(struct i40e_ring *tx_ring);
495void i40e_free_rx_resources(struct i40e_ring *rx_ring);
496int i40e_napi_poll(struct napi_struct *napi, int budget);
Kiran Patilb03a8c12015-09-24 18:13:15 -0400497void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector);
Alan Brady17daabb2017-04-05 07:50:56 -0400498u32 i40e_get_tx_pending(struct i40e_ring *ring);
Alexander Duyck4ec441d2016-02-17 11:02:43 -0800499int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size);
Alexander Duyck2d374902016-02-17 11:02:50 -0800500bool __i40e_chk_linearize(struct sk_buff *skb);
Kiran Patil1e6d6f82015-09-24 15:43:02 -0400501
502/**
503 * i40e_get_head - Retrieve head from head writeback
504 * @tx_ring: tx ring to fetch head of
505 *
506 * Returns value of Tx ring head based on value stored
507 * in head write-back location
508 **/
509static inline u32 i40e_get_head(struct i40e_ring *tx_ring)
510{
511 void *head = (struct i40e_tx_desc *)tx_ring->desc + tx_ring->count;
512
513 return le32_to_cpu(*(volatile __le32 *)head);
514}
Alexander Duyck4ec441d2016-02-17 11:02:43 -0800515
516/**
517 * i40e_xmit_descriptor_count - calculate number of Tx descriptors needed
518 * @skb: send buffer
519 * @tx_ring: ring to send buffer on
520 *
521 * Returns number of data descriptors needed for this skb. Returns 0 to indicate
522 * there is not enough descriptors available in this ring since we need at least
523 * one descriptor.
524 **/
525static inline int i40e_xmit_descriptor_count(struct sk_buff *skb)
526{
527 const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
528 unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
529 int count = 0, size = skb_headlen(skb);
530
531 for (;;) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -0800532 count += i40e_txd_use_count(size);
Alexander Duyck4ec441d2016-02-17 11:02:43 -0800533
534 if (!nr_frags--)
535 break;
536
537 size = skb_frag_size(frag++);
538 }
539
540 return count;
541}
542
543/**
544 * i40e_maybe_stop_tx - 1st level check for Tx stop conditions
545 * @tx_ring: the ring to be checked
546 * @size: the size buffer we want to assure is available
547 *
548 * Returns 0 if stop is not needed
549 **/
550static inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
551{
552 if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
553 return 0;
554 return __i40e_maybe_stop_tx(tx_ring, size);
555}
Alexander Duyck2d374902016-02-17 11:02:50 -0800556
557/**
558 * i40e_chk_linearize - Check if there are more than 8 fragments per packet
559 * @skb: send buffer
560 * @count: number of buffers used
561 *
562 * Note: Our HW can't scatter-gather more than 8 fragments to build
563 * a packet on the wire and so we need to figure out the cases where we
564 * need to linearize the skb.
565 **/
566static inline bool i40e_chk_linearize(struct sk_buff *skb, int count)
567{
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -0700568 /* Both TSO and single send will work if count is less than 8 */
569 if (likely(count < I40E_MAX_BUFFER_TXD))
Alexander Duyck2d374902016-02-17 11:02:50 -0800570 return false;
571
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -0700572 if (skb_is_gso(skb))
573 return __i40e_chk_linearize(skb);
574
575 /* we can support up to 8 data buffers for a single send */
576 return count != I40E_MAX_BUFFER_TXD;
Alexander Duyck2d374902016-02-17 11:02:50 -0800577}
Jesse Brandeburg1f15d662016-04-01 03:56:06 -0700578
579/**
Alexander Duycke486bdf2016-09-12 14:18:40 -0700580 * txring_txq - Find the netdev Tx ring based on the i40e Tx ring
581 * @ring: Tx ring to find the netdev equivalent of
582 **/
583static inline struct netdev_queue *txring_txq(const struct i40e_ring *ring)
584{
585 return netdev_get_tx_queue(ring->netdev, ring->queue_index);
586}
Vasu Dev36fac582013-11-28 06:39:31 +0000587#endif /* _I40E_TXRX_H_ */