blob: 4820080ac394b1a08d372549392d95ca6a2b9767 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
Joe Perches574e2af2013-08-01 16:17:48 -070036#include <linux/if_ether.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070037#include <linux/pci.h>
38#include <linux/completion.h>
39#include <linux/radix-tree.h>
Amir Vadaid9236c32012-07-18 22:33:51 +000040#include <linux/cpu_rmap.h>
Amir Vadai48ea5262014-08-25 16:06:53 +030041#include <linux/crash_dump.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070042
Arun Sharma600634972011-07-26 16:09:06 -070043#include <linux/atomic.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070044
Richard Cochran74d23cc2014-12-21 19:46:56 +010045#include <linux/timecounter.h>
Amir Vadaiec693d42013-04-23 06:06:49 +000046
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000047#define MAX_MSIX_P_PORT 17
48#define MAX_MSIX 64
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000049#define MIN_MSIX_P_PORT 5
Matan Barakc66fa192015-05-31 09:30:16 +030050#define MLX4_IS_LEGACY_EQ_MODE(dev_cap) ((dev_cap).num_comp_vectors < \
51 (dev_cap).num_ports * MIN_MSIX_P_PORT)
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000052
Eugenia Emantayev523ece82014-07-08 11:25:19 +030053#define MLX4_MAX_100M_UNITS_VAL 255 /*
54 * work around: can't set values
55 * greater then this value when
56 * using 100 Mbps units.
57 */
58#define MLX4_RATELIMIT_100M_UNITS 3 /* 100 Mbps */
59#define MLX4_RATELIMIT_1G_UNITS 4 /* 1 Gbps */
60#define MLX4_RATELIMIT_DEFAULT 0x00ff
61
Jack Morgenstein6ee51a42014-03-12 12:00:37 +020062#define MLX4_ROCE_MAX_GIDS 128
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +020063#define MLX4_ROCE_PF_GIDS 16
Jack Morgenstein6ee51a42014-03-12 12:00:37 +020064
Roland Dreier225c7b12007-05-08 18:00:38 -070065enum {
66 MLX4_FLAG_MSI_X = 1 << 0,
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070067 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
Jack Morgenstein623ed842011-12-13 04:10:33 +000068 MLX4_FLAG_MASTER = 1 << 2,
69 MLX4_FLAG_SLAVE = 1 << 3,
70 MLX4_FLAG_SRIOV = 1 << 4,
Jack Morgensteinacddd5d2013-11-03 10:03:18 +020071 MLX4_FLAG_OLD_REG_MAC = 1 << 6,
Moni Shoua53f33ae2015-02-03 16:48:33 +020072 MLX4_FLAG_BONDED = 1 << 7
Roland Dreier225c7b12007-05-08 18:00:38 -070073};
74
75enum {
Jack Morgensteinefcd2352012-08-03 08:40:52 +000076 MLX4_PORT_CAP_IS_SM = 1 << 1,
77 MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
78};
79
80enum {
Jack Morgensteinfc065732012-08-03 08:40:42 +000081 MLX4_MAX_PORTS = 2,
82 MLX4_MAX_PORT_PKEYS = 128
Roland Dreier225c7b12007-05-08 18:00:38 -070083};
84
Jack Morgenstein396f2fe2012-06-19 11:21:42 +030085/* base qkey for use in sriov tunnel-qp/proxy-qp communication.
86 * These qkeys must not be allowed for general use. This is a 64k range,
87 * and to test for violation, we use the mask (protect against future chg).
88 */
89#define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
90#define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
91
Roland Dreier225c7b12007-05-08 18:00:38 -070092enum {
Jack Morgensteincd9281d2007-09-18 09:14:18 +020093 MLX4_BOARD_ID_LEN = 64
94};
95
96enum {
Jack Morgenstein623ed842011-12-13 04:10:33 +000097 MLX4_MAX_NUM_PF = 16,
Matan Barakde966c52014-11-13 14:45:33 +020098 MLX4_MAX_NUM_VF = 126,
Matan Barak1ab95d32014-03-19 18:11:50 +020099 MLX4_MAX_NUM_VF_P_PORT = 64,
Jack Morgenstein5a2e87b2015-02-02 15:18:42 +0200100 MLX4_MFUNC_MAX = 128,
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000101 MLX4_MAX_EQ_NUM = 1024,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000102 MLX4_MFUNC_EQ_NUM = 4,
103 MLX4_MFUNC_MAX_EQES = 8,
104 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
105};
106
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000107/* Driver supports 3 diffrent device methods to manage traffic steering:
108 * -device managed - High level API for ib and eth flow steering. FW is
109 * managing flow steering tables.
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000110 * - B0 steering mode - Common low level API for ib and (if supported) eth.
111 * - A0 steering mode - Limited low level API for eth. In case of IB,
112 * B0 mode is in use.
113 */
114enum {
115 MLX4_STEERING_MODE_A0,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000116 MLX4_STEERING_MODE_B0,
117 MLX4_STEERING_MODE_DEVICE_MANAGED
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000118};
119
Matan Barak7d077cd2014-12-11 10:58:00 +0200120enum {
121 MLX4_STEERING_DMFS_A0_DEFAULT,
122 MLX4_STEERING_DMFS_A0_DYNAMIC,
123 MLX4_STEERING_DMFS_A0_STATIC,
124 MLX4_STEERING_DMFS_A0_DISABLE,
125 MLX4_STEERING_DMFS_A0_NOT_SUPPORTED
126};
127
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000128static inline const char *mlx4_steering_mode_str(int steering_mode)
129{
130 switch (steering_mode) {
131 case MLX4_STEERING_MODE_A0:
132 return "A0 steering";
133
134 case MLX4_STEERING_MODE_B0:
135 return "B0 steering";
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000136
137 case MLX4_STEERING_MODE_DEVICE_MANAGED:
138 return "Device managed flow steering";
139
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000140 default:
141 return "Unrecognize steering mode";
142 }
143}
144
Jack Morgenstein623ed842011-12-13 04:10:33 +0000145enum {
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200146 MLX4_TUNNEL_OFFLOAD_MODE_NONE,
147 MLX4_TUNNEL_OFFLOAD_MODE_VXLAN
148};
149
150enum {
Or Gerlitz52eafc62011-06-15 14:41:42 +0000151 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
152 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
153 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
Sean Hefty012a8ff2011-06-02 09:01:33 -0700154 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
Or Gerlitz52eafc62011-06-15 14:41:42 +0000155 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
156 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
157 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
158 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
159 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
160 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
161 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
162 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
163 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
164 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
165 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
166 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
Or Gerlitzccf86322011-07-07 19:19:29 +0000167 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
168 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
Yevgeny Petrilinf3a9d1f2011-10-18 01:50:42 +0000169 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
Oren Duer559a9f12011-11-26 19:55:15 +0000170 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
171 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
Or Gerlitzccf86322011-07-07 19:19:29 +0000172 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
173 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000174 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000175 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
Ido Shamay802f42a2015-04-02 16:31:06 +0300176 MLX4_DEV_CAP_FLAG_RSS_IP_FRAG = 1LL << 52,
Or Gerlitz540b3a32013-04-07 03:44:07 +0000177 MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300178 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
179 MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
Or Gerlitz08ff3232012-10-21 14:59:24 +0000180 MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
181 MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
Roland Dreier225c7b12007-05-08 18:00:38 -0700182};
183
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300184enum {
185 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
186 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000187 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
Matan Barak955154f2013-01-30 23:07:10 +0000188 MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
Or Gerlitz5930e8d2013-10-15 16:55:22 +0200189 MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN = 1LL << 4,
Rony Efraim3f7fb022013-04-25 05:22:28 +0000190 MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
Rony Efraime6b6a232013-04-25 05:22:29 +0000191 MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6,
Jack Morgensteinb01978c2013-06-27 19:05:21 +0300192 MLX4_DEV_CAP_FLAG2_FSM = 1LL << 7,
Matan Barak4de65802013-11-07 15:25:14 +0200193 MLX4_DEV_CAP_FLAG2_UPDATE_QP = 1LL << 8,
Linus Torvalds4ba99202014-01-25 11:17:34 -0800194 MLX4_DEV_CAP_FLAG2_DMFS_IPOIB = 1LL << 9,
195 MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS = 1LL << 10,
Jack Morgenstein114840c2014-06-01 11:53:50 +0300196 MLX4_DEV_CAP_FLAG2_MAD_DEMUX = 1LL << 11,
Ido Shamay77507aa2014-09-18 11:50:59 +0300197 MLX4_DEV_CAP_FLAG2_CQE_STRIDE = 1LL << 12,
Saeed Mahameedadbc7ac2014-10-27 11:37:37 +0200198 MLX4_DEV_CAP_FLAG2_EQE_STRIDE = 1LL << 13,
Saeed Mahameeda53e3e82014-10-27 11:37:38 +0200199 MLX4_DEV_CAP_FLAG2_ETH_PROT_CTRL = 1LL << 14,
Matan Barakd475c952014-11-02 16:26:17 +0200200 MLX4_DEV_CAP_FLAG2_ETH_BACKPL_AN_REP = 1LL << 15,
Matan Barak7ae0e402014-11-13 14:45:32 +0200201 MLX4_DEV_CAP_FLAG2_CONFIG_DEV = 1LL << 16,
Matan Barakde966c52014-11-13 14:45:33 +0200202 MLX4_DEV_CAP_FLAG2_SYS_EQS = 1LL << 17,
Matan Barak7d077cd2014-12-11 10:58:00 +0200203 MLX4_DEV_CAP_FLAG2_80_VFS = 1LL << 18,
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +0200204 MLX4_DEV_CAP_FLAG2_FS_A0 = 1LL << 19,
Moni Shoua59e14e32015-02-03 16:48:32 +0200205 MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT = 1LL << 20,
Shani Michaelid237baa2015-03-05 20:16:12 +0200206 MLX4_DEV_CAP_FLAG2_PORT_REMAP = 1LL << 21,
207 MLX4_DEV_CAP_FLAG2_QCN = 1LL << 22,
Matan Barak0b131562015-03-30 17:45:25 +0300208 MLX4_DEV_CAP_FLAG2_QP_RATE_LIMIT = 1LL << 23,
Ido Shamayd019fcb2015-04-02 16:31:13 +0300209 MLX4_DEV_CAP_FLAG2_FLOWSTATS_EN = 1LL << 24,
210 MLX4_DEV_CAP_FLAG2_QOS_VPP = 1LL << 25,
Ido Shamay3742cc62015-04-02 16:31:17 +0300211 MLX4_DEV_CAP_FLAG2_ETS_CFG = 1LL << 26,
Ido Shamay51af33c2015-04-02 16:31:20 +0300212 MLX4_DEV_CAP_FLAG2_PORT_BEACON = 1LL << 27,
Muhammad Mahajna78500b82015-04-02 16:31:22 +0300213 MLX4_DEV_CAP_FLAG2_IGNORE_FCS = 1LL << 28,
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300214};
215
Or Gerlitz08ff3232012-10-21 14:59:24 +0000216enum {
Matan Barakd57febe2014-12-11 10:57:57 +0200217 MLX4_QUERY_FUNC_FLAGS_BF_RES_QP = 1LL << 0,
218 MLX4_QUERY_FUNC_FLAGS_A0_RES_QP = 1LL << 1
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200219};
220
Yishai Hadas55ad3592015-01-25 16:59:42 +0200221enum {
222 MLX4_VF_CAP_FLAG_RESET = 1 << 0
223};
224
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200225/* bit enums for an 8-bit flags field indicating special use
226 * QPs which require special handling in qp_reserve_range.
227 * Currently, this only includes QPs used by the ETH interface,
228 * where we expect to use blueflame. These QPs must not have
229 * bits 6 and 7 set in their qp number.
230 *
231 * This enum may use only bits 0..7.
232 */
233enum {
Matan Barakd57febe2014-12-11 10:57:57 +0200234 MLX4_RESERVE_A0_QP = 1 << 6,
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200235 MLX4_RESERVE_ETH_BF_QP = 1 << 7,
236};
237
238enum {
Or Gerlitz08ff3232012-10-21 14:59:24 +0000239 MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
Ido Shamay77507aa2014-09-18 11:50:59 +0300240 MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1,
241 MLX4_DEV_CAP_CQE_STRIDE_ENABLED = 1LL << 2,
242 MLX4_DEV_CAP_EQE_STRIDE_ENABLED = 1LL << 3
Or Gerlitz08ff3232012-10-21 14:59:24 +0000243};
244
245enum {
Ido Shamay77507aa2014-09-18 11:50:59 +0300246 MLX4_USER_DEV_CAP_LARGE_CQE = 1L << 0
Or Gerlitz08ff3232012-10-21 14:59:24 +0000247};
248
249enum {
Ido Shamay77507aa2014-09-18 11:50:59 +0300250 MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0,
Matan Barak7d077cd2014-12-11 10:58:00 +0200251 MLX4_FUNC_CAP_EQE_CQE_STRIDE = 1L << 1,
252 MLX4_FUNC_CAP_DMFS_A0_STATIC = 1L << 2
Or Gerlitz08ff3232012-10-21 14:59:24 +0000253};
254
255
Marcel Apfelbaum97285b72011-10-24 11:02:34 +0200256#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
257
258enum {
Shani Michaeli804d6a82013-02-06 16:19:14 +0000259 MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
Roland Dreier95d04f02008-07-23 08:12:26 -0700260 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
261 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
262 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
263 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
264 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
Moni Shoua59e14e32015-02-03 16:48:32 +0200265 MLX4_BMME_FLAG_PORT_REMAP = 1 << 24,
Matan Barak09e05c32014-09-10 16:41:56 +0300266 MLX4_BMME_FLAG_VSD_INIT2RTR = 1 << 28,
Roland Dreier95d04f02008-07-23 08:12:26 -0700267};
268
Moni Shoua59e14e32015-02-03 16:48:32 +0200269enum {
270 MLX4_FLAG_PORT_REMAP = MLX4_BMME_FLAG_PORT_REMAP
271};
272
Roland Dreier225c7b12007-05-08 18:00:38 -0700273enum mlx4_event {
274 MLX4_EVENT_TYPE_COMP = 0x00,
275 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
276 MLX4_EVENT_TYPE_COMM_EST = 0x02,
277 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
278 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
279 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
280 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
281 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
282 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
283 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
284 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
285 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
286 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
287 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
288 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
289 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
290 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000291 MLX4_EVENT_TYPE_CMD = 0x0a,
292 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
293 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +0300294 MLX4_EVENT_TYPE_OP_REQUIRED = 0x1a,
Jack Morgenstein5984be92012-03-06 15:50:49 +0200295 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000296 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300297 MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +0200298 MLX4_EVENT_TYPE_RECOVERABLE_ERROR_EVENT = 0x3e,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000299 MLX4_EVENT_TYPE_NONE = 0xff,
Roland Dreier225c7b12007-05-08 18:00:38 -0700300};
301
302enum {
303 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
304 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
305};
306
307enum {
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +0200308 MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_BAD_CABLE = 1,
309 MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_UNSUPPORTED_CABLE = 2,
310};
311
312enum {
Jack Morgenstein5984be92012-03-06 15:50:49 +0200313 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
314};
315
Jack Morgenstein993c4012012-08-03 08:40:48 +0000316enum slave_port_state {
317 SLAVE_PORT_DOWN = 0,
318 SLAVE_PENDING_UP,
319 SLAVE_PORT_UP,
320};
321
322enum slave_port_gen_event {
323 SLAVE_PORT_GEN_EVENT_DOWN = 0,
324 SLAVE_PORT_GEN_EVENT_UP,
325 SLAVE_PORT_GEN_EVENT_NONE,
326};
327
328enum slave_port_state_event {
329 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
330 MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
331 MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
332 MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
333};
334
Jack Morgenstein5984be92012-03-06 15:50:49 +0200335enum {
Roland Dreier225c7b12007-05-08 18:00:38 -0700336 MLX4_PERM_LOCAL_READ = 1 << 10,
337 MLX4_PERM_LOCAL_WRITE = 1 << 11,
338 MLX4_PERM_REMOTE_READ = 1 << 12,
339 MLX4_PERM_REMOTE_WRITE = 1 << 13,
Shani Michaeli804d6a82013-02-06 16:19:14 +0000340 MLX4_PERM_ATOMIC = 1 << 14,
341 MLX4_PERM_BIND_MW = 1 << 15,
Matan Barake6306642014-07-31 11:01:29 +0300342 MLX4_PERM_MASK = 0xFC00
Roland Dreier225c7b12007-05-08 18:00:38 -0700343};
344
345enum {
346 MLX4_OPCODE_NOP = 0x00,
347 MLX4_OPCODE_SEND_INVAL = 0x01,
348 MLX4_OPCODE_RDMA_WRITE = 0x08,
349 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
350 MLX4_OPCODE_SEND = 0x0a,
351 MLX4_OPCODE_SEND_IMM = 0x0b,
352 MLX4_OPCODE_LSO = 0x0e,
353 MLX4_OPCODE_RDMA_READ = 0x10,
354 MLX4_OPCODE_ATOMIC_CS = 0x11,
355 MLX4_OPCODE_ATOMIC_FA = 0x12,
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300356 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
357 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700358 MLX4_OPCODE_BIND_MW = 0x18,
359 MLX4_OPCODE_FMR = 0x19,
360 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
361 MLX4_OPCODE_CONFIG_CMD = 0x1f,
362
363 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
364 MLX4_RECV_OPCODE_SEND = 0x01,
365 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
366 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
367
368 MLX4_CQE_OPCODE_ERROR = 0x1e,
369 MLX4_CQE_OPCODE_RESIZE = 0x16,
370};
371
372enum {
373 MLX4_STAT_RATE_OFFSET = 5
374};
375
Aleksey Seninda995a82010-12-02 11:44:49 +0000376enum mlx4_protocol {
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000377 MLX4_PROT_IB_IPV6 = 0,
378 MLX4_PROT_ETH,
379 MLX4_PROT_IB_IPV4,
380 MLX4_PROT_FCOE
Aleksey Seninda995a82010-12-02 11:44:49 +0000381};
382
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -0700383enum {
384 MLX4_MTT_FLAG_PRESENT = 1
385};
386
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700387enum mlx4_qp_region {
388 MLX4_QP_REGION_FW = 0,
Matan Barakd57febe2014-12-11 10:57:57 +0200389 MLX4_QP_REGION_RSS_RAW_ETH,
390 MLX4_QP_REGION_BOTTOM = MLX4_QP_REGION_RSS_RAW_ETH,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700391 MLX4_QP_REGION_ETH_ADDR,
392 MLX4_QP_REGION_FC_ADDR,
393 MLX4_QP_REGION_FC_EXCH,
394 MLX4_NUM_QP_REGION
395};
396
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700397enum mlx4_port_type {
Jack Morgenstein623ed842011-12-13 04:10:33 +0000398 MLX4_PORT_TYPE_NONE = 0,
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700399 MLX4_PORT_TYPE_IB = 1,
400 MLX4_PORT_TYPE_ETH = 2,
401 MLX4_PORT_TYPE_AUTO = 3
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700402};
403
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700404enum mlx4_special_vlan_idx {
405 MLX4_NO_VLAN_IDX = 0,
406 MLX4_VLAN_MISS_IDX,
407 MLX4_VLAN_REGULAR
408};
409
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000410enum mlx4_steer_type {
411 MLX4_MC_STEER = 0,
412 MLX4_UC_STEER,
413 MLX4_NUM_STEERS
414};
415
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700416enum {
417 MLX4_NUM_FEXCH = 64 * 1024,
418};
419
Eli Cohen5a0fd092010-10-07 16:24:16 +0200420enum {
421 MLX4_MAX_FAST_REG_PAGES = 511,
422};
423
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300424enum {
425 MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
426 MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
427 MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
428};
429
430/* Port mgmt change event handling */
431enum {
432 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
433 MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
434 MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
435 MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
436 MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
437};
438
Yishai Hadasf6bc11e2015-01-25 16:59:38 +0200439enum {
440 MLX4_DEVICE_STATE_UP = 1 << 0,
441 MLX4_DEVICE_STATE_INTERNAL_ERROR = 1 << 1,
442};
443
Yishai Hadasc69453e2015-01-25 16:59:40 +0200444enum {
445 MLX4_INTERFACE_STATE_UP = 1 << 0,
446 MLX4_INTERFACE_STATE_DELETION = 1 << 1,
447};
448
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300449#define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
450 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
451
Saeed Mahameed32a173c2014-10-27 11:37:35 +0200452enum mlx4_module_id {
453 MLX4_MODULE_ID_SFP = 0x3,
454 MLX4_MODULE_ID_QSFP = 0xC,
455 MLX4_MODULE_ID_QSFP_PLUS = 0xD,
456 MLX4_MODULE_ID_QSFP28 = 0x11,
457};
458
Or Gerlitzfc31e252015-03-18 14:57:34 +0200459enum { /* rl */
460 MLX4_QP_RATE_LIMIT_NONE = 0,
461 MLX4_QP_RATE_LIMIT_KBS = 1,
462 MLX4_QP_RATE_LIMIT_MBS = 2,
463 MLX4_QP_RATE_LIMIT_GBS = 3
464};
465
466struct mlx4_rate_limit_caps {
467 u16 num_rates; /* Number of different rates */
468 u8 min_unit;
469 u16 min_val;
470 u8 max_unit;
471 u16 max_val;
472};
473
Jack Morgensteinea54b102008-01-28 10:40:59 +0200474static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
475{
476 return (major << 32) | (minor << 16) | subminor;
477}
478
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000479struct mlx4_phys_caps {
Jack Morgenstein66349612012-06-19 11:21:44 +0300480 u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
481 u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000482 u32 num_phys_eqs;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000483 u32 base_sqpn;
484 u32 base_proxy_sqpn;
485 u32 base_tunnel_sqpn;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000486};
487
Roland Dreier225c7b12007-05-08 18:00:38 -0700488struct mlx4_caps {
489 u64 fw_ver;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000490 u32 function;
Roland Dreier225c7b12007-05-08 18:00:38 -0700491 int num_ports;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700492 int vl_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700493 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
Jack Morgenstein9a5aa622008-11-28 21:29:46 -0800494 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700495 u64 def_mac[MLX4_MAX_PORTS + 1];
496 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700497 int gid_table_len[MLX4_MAX_PORTS + 1];
498 int pkey_table_len[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000499 int trans_type[MLX4_MAX_PORTS + 1];
500 int vendor_oui[MLX4_MAX_PORTS + 1];
501 int wavelength[MLX4_MAX_PORTS + 1];
502 u64 trans_code[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700503 int local_ca_ack_delay;
504 int num_uars;
Jack Morgensteinf5311ac2011-12-13 04:12:13 +0000505 u32 uar_page_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700506 int bf_reg_size;
507 int bf_regs_per_page;
508 int max_sq_sg;
509 int max_rq_sg;
510 int num_qps;
511 int max_wqes;
512 int max_sq_desc_sz;
513 int max_rq_desc_sz;
514 int max_qp_init_rdma;
515 int max_qp_dest_rdma;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300516 u32 *qp0_qkey;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000517 u32 *qp0_proxy;
518 u32 *qp1_proxy;
519 u32 *qp0_tunnel;
520 u32 *qp1_tunnel;
Roland Dreier225c7b12007-05-08 18:00:38 -0700521 int num_srqs;
522 int max_srq_wqes;
523 int max_srq_sge;
524 int reserved_srqs;
525 int num_cqs;
526 int max_cqes;
527 int reserved_cqs;
Matan Barak7ae0e402014-11-13 14:45:32 +0200528 int num_sys_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -0700529 int num_eqs;
530 int reserved_eqs;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800531 int num_comp_vectors;
Roland Dreier225c7b12007-05-08 18:00:38 -0700532 int num_mpts;
Eli Cohena5bbe892012-02-09 18:10:06 +0200533 int max_fmr_maps;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000534 int num_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700535 int fmr_reserved_mtts;
536 int reserved_mtts;
537 int reserved_mrws;
538 int reserved_uars;
539 int num_mgms;
540 int num_amgms;
541 int reserved_mcgs;
542 int num_qp_per_mgm;
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000543 int steering_mode;
Matan Barak7d077cd2014-12-11 10:58:00 +0200544 int dmfs_high_steer_mode;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000545 int fs_log_max_ucast_qp_range_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700546 int num_pds;
547 int reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700548 int max_xrcds;
549 int reserved_xrcds;
Roland Dreier225c7b12007-05-08 18:00:38 -0700550 int mtt_entry_sz;
Dotan Barak149983af2007-06-26 15:55:28 +0300551 u32 max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700552 u32 page_size_cap;
Or Gerlitz52eafc62011-06-15 14:41:42 +0000553 u64 flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300554 u64 flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700555 u32 bmme_flags;
556 u32 reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700557 u16 stat_rate_support;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700558 u8 port_width_cap[MLX4_MAX_PORTS + 1];
Eli Cohenb832be12008-04-16 21:09:27 -0700559 int max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300560 int max_rss_tbl_sz;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700561 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
562 int reserved_qps;
563 int reserved_qps_base[MLX4_NUM_QP_REGION];
564 int log_num_macs;
565 int log_num_vlans;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700566 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
567 u8 supported_type[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000568 u8 suggested_type[MLX4_MAX_PORTS + 1];
569 u8 default_sense[MLX4_MAX_PORTS + 1];
Jack Morgenstein65dab252011-12-13 04:10:41 +0000570 u32 port_mask[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700571 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000572 u32 max_counters;
Or Gerlitz096335b2012-01-11 19:02:17 +0200573 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000574 u16 sqp_demux;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000575 u32 eqe_size;
576 u32 cqe_size;
577 u8 eqe_factor;
578 u32 userspace_caps; /* userspace must be aware of these */
579 u32 function_caps; /* VFs must be aware of these */
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +0000580 u16 hca_core_clock;
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200581 u64 phys_port_id[MLX4_MAX_PORTS + 1];
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200582 int tunnel_offload_mode;
Shani Michaelif8c64552014-11-09 13:51:53 +0200583 u8 rx_checksum_flags_port[MLX4_MAX_PORTS + 1];
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200584 u8 alloc_res_qp_mask;
Matan Barak7d077cd2014-12-11 10:58:00 +0200585 u32 dmfs_high_rate_qpn_base;
586 u32 dmfs_high_rate_qpn_range;
Yishai Hadas55ad3592015-01-25 16:59:42 +0200587 u32 vf_caps;
Or Gerlitzfc31e252015-03-18 14:57:34 +0200588 struct mlx4_rate_limit_caps rl_caps;
Roland Dreier225c7b12007-05-08 18:00:38 -0700589};
590
591struct mlx4_buf_list {
592 void *buf;
593 dma_addr_t map;
594};
595
596struct mlx4_buf {
Roland Dreierb57aacf2008-02-06 21:17:59 -0800597 struct mlx4_buf_list direct;
598 struct mlx4_buf_list *page_list;
Roland Dreier225c7b12007-05-08 18:00:38 -0700599 int nbufs;
600 int npages;
601 int page_shift;
602};
603
604struct mlx4_mtt {
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000605 u32 offset;
Roland Dreier225c7b12007-05-08 18:00:38 -0700606 int order;
607 int page_shift;
608};
609
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700610enum {
611 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
612};
613
614struct mlx4_db_pgdir {
615 struct list_head list;
616 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
617 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
618 unsigned long *bits[2];
619 __be32 *db_page;
620 dma_addr_t db_dma;
621};
622
623struct mlx4_ib_user_db_page;
624
625struct mlx4_db {
626 __be32 *db;
627 union {
628 struct mlx4_db_pgdir *pgdir;
629 struct mlx4_ib_user_db_page *user_page;
630 } u;
631 dma_addr_t dma;
632 int index;
633 int order;
634};
635
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700636struct mlx4_hwq_resources {
637 struct mlx4_db db;
638 struct mlx4_mtt mtt;
639 struct mlx4_buf buf;
640};
641
Roland Dreier225c7b12007-05-08 18:00:38 -0700642struct mlx4_mr {
643 struct mlx4_mtt mtt;
644 u64 iova;
645 u64 size;
646 u32 key;
647 u32 pd;
648 u32 access;
649 int enabled;
650};
651
Shani Michaeli804d6a82013-02-06 16:19:14 +0000652enum mlx4_mw_type {
653 MLX4_MW_TYPE_1 = 1,
654 MLX4_MW_TYPE_2 = 2,
655};
656
657struct mlx4_mw {
658 u32 key;
659 u32 pd;
660 enum mlx4_mw_type type;
661 int enabled;
662};
663
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300664struct mlx4_fmr {
665 struct mlx4_mr mr;
666 struct mlx4_mpt_entry *mpt;
667 __be64 *mtts;
668 dma_addr_t dma_handle;
669 int max_pages;
670 int max_maps;
671 int maps;
672 u8 page_shift;
673};
674
Roland Dreier225c7b12007-05-08 18:00:38 -0700675struct mlx4_uar {
676 unsigned long pfn;
677 int index;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000678 struct list_head bf_list;
679 unsigned free_bf_bmap;
680 void __iomem *map;
681 void __iomem *bf_map;
682};
683
684struct mlx4_bf {
Eric Dumazet7dfa4b42014-10-05 12:35:09 +0300685 unsigned int offset;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000686 int buf_size;
687 struct mlx4_uar *uar;
688 void __iomem *reg;
Roland Dreier225c7b12007-05-08 18:00:38 -0700689};
690
691struct mlx4_cq {
692 void (*comp) (struct mlx4_cq *);
693 void (*event) (struct mlx4_cq *, enum mlx4_event);
694
695 struct mlx4_uar *uar;
696
697 u32 cons_index;
698
Yuval Atias2eacc232014-05-14 12:15:10 +0300699 u16 irq;
Roland Dreier225c7b12007-05-08 18:00:38 -0700700 __be32 *set_ci_db;
701 __be32 *arm_db;
702 int arm_sn;
703
704 int cqn;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800705 unsigned vector;
Roland Dreier225c7b12007-05-08 18:00:38 -0700706
707 atomic_t refcount;
708 struct completion free;
Matan Barak3dca0f422014-12-11 10:57:53 +0200709 struct {
710 struct list_head list;
711 void (*comp)(struct mlx4_cq *);
712 void *priv;
713 } tasklet_ctx;
Yishai Hadas35f05da2015-02-08 11:49:34 +0200714 int reset_notify_added;
715 struct list_head reset_notify;
Roland Dreier225c7b12007-05-08 18:00:38 -0700716};
717
718struct mlx4_qp {
719 void (*event) (struct mlx4_qp *, enum mlx4_event);
720
721 int qpn;
722
723 atomic_t refcount;
724 struct completion free;
725};
726
727struct mlx4_srq {
728 void (*event) (struct mlx4_srq *, enum mlx4_event);
729
730 int srqn;
731 int max;
732 int max_gs;
733 int wqe_shift;
734
735 atomic_t refcount;
736 struct completion free;
737};
738
739struct mlx4_av {
740 __be32 port_pd;
741 u8 reserved1;
742 u8 g_slid;
743 __be16 dlid;
744 u8 reserved2;
745 u8 gid_index;
746 u8 stat_rate;
747 u8 hop_limit;
748 __be32 sl_tclass_flowlabel;
749 u8 dgid[16];
750};
751
Eli Cohenfa417f72010-10-24 21:08:52 -0700752struct mlx4_eth_av {
753 __be32 port_pd;
754 u8 reserved1;
755 u8 smac_idx;
756 u16 reserved2;
757 u8 reserved3;
758 u8 gid_index;
759 u8 stat_rate;
760 u8 hop_limit;
761 __be32 sl_tclass_flowlabel;
762 u8 dgid[16];
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +0200763 u8 s_mac[6];
764 u8 reserved4[2];
Eli Cohenfa417f72010-10-24 21:08:52 -0700765 __be16 vlan;
Joe Perches574e2af2013-08-01 16:17:48 -0700766 u8 mac[ETH_ALEN];
Eli Cohenfa417f72010-10-24 21:08:52 -0700767};
768
769union mlx4_ext_av {
770 struct mlx4_av ib;
771 struct mlx4_eth_av eth;
772};
773
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000774struct mlx4_counter {
775 u8 reserved1[3];
776 u8 counter_mode;
777 __be32 num_ifc;
778 u32 reserved2[2];
779 __be64 rx_frames;
780 __be64 rx_bytes;
781 __be64 tx_frames;
782 __be64 tx_bytes;
783};
784
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200785struct mlx4_quotas {
786 int qp;
787 int cq;
788 int srq;
789 int mpt;
790 int mtt;
791 int counter;
792 int xrcd;
793};
794
Matan Barak1ab95d32014-03-19 18:11:50 +0200795struct mlx4_vf_dev {
796 u8 min_port;
797 u8 n_ports;
798};
799
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200800struct mlx4_dev_persistent {
Roland Dreier225c7b12007-05-08 18:00:38 -0700801 struct pci_dev *pdev;
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200802 struct mlx4_dev *dev;
803 int nvfs[MLX4_MAX_PORTS + 1];
804 int num_vfs;
Yishai Hadasdd0eefe2015-01-25 16:59:36 +0200805 enum mlx4_port_type curr_port_type[MLX4_MAX_PORTS + 1];
806 enum mlx4_port_type curr_port_poss_type[MLX4_MAX_PORTS + 1];
Yishai Hadasad9a0bf2015-01-25 16:59:37 +0200807 struct work_struct catas_work;
808 struct workqueue_struct *catas_wq;
Yishai Hadasf6bc11e2015-01-25 16:59:38 +0200809 struct mutex device_state_mutex; /* protect HW state */
810 u8 state;
Yishai Hadasc69453e2015-01-25 16:59:40 +0200811 struct mutex interface_state_mutex; /* protect SW state */
812 u8 interface_state;
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200813};
814
815struct mlx4_dev {
816 struct mlx4_dev_persistent *persist;
Roland Dreier225c7b12007-05-08 18:00:38 -0700817 unsigned long flags;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000818 unsigned long num_slaves;
Roland Dreier225c7b12007-05-08 18:00:38 -0700819 struct mlx4_caps caps;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000820 struct mlx4_phys_caps phys_caps;
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200821 struct mlx4_quotas quotas;
Roland Dreier225c7b12007-05-08 18:00:38 -0700822 struct radix_tree_root qp_table_tree;
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000823 u8 rev_id;
Jack Morgensteincd9281d2007-09-18 09:14:18 +0200824 char board_id[MLX4_BOARD_ID_LEN];
Eugenia Emantayev6e7136e2013-11-07 12:19:53 +0200825 int numa_node;
Jack Morgenstein3c439b52012-12-06 17:12:00 +0000826 int oper_log_mgm_entry_size;
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000827 u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
828 u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
Matan Barak1ab95d32014-03-19 18:11:50 +0200829 struct mlx4_vf_dev *dev_vfs;
Roland Dreier225c7b12007-05-08 18:00:38 -0700830};
831
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300832struct mlx4_eqe {
833 u8 reserved1;
834 u8 type;
835 u8 reserved2;
836 u8 subtype;
837 union {
838 u32 raw[6];
839 struct {
840 __be32 cqn;
841 } __packed comp;
842 struct {
843 u16 reserved1;
844 __be16 token;
845 u32 reserved2;
846 u8 reserved3[3];
847 u8 status;
848 __be64 out_param;
849 } __packed cmd;
850 struct {
851 __be32 qpn;
852 } __packed qp;
853 struct {
854 __be32 srqn;
855 } __packed srq;
856 struct {
857 __be32 cqn;
858 u32 reserved1;
859 u8 reserved2[3];
860 u8 syndrome;
861 } __packed cq_err;
862 struct {
863 u32 reserved1[2];
864 __be32 port;
865 } __packed port_change;
866 struct {
867 #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
868 u32 reserved;
869 u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
870 } __packed comm_channel_arm;
871 struct {
872 u8 port;
873 u8 reserved[3];
874 __be64 mac;
875 } __packed mac_update;
876 struct {
877 __be32 slave_id;
878 } __packed flr_event;
879 struct {
880 __be16 current_temperature;
881 __be16 warning_threshold;
882 } __packed warming;
883 struct {
884 u8 reserved[3];
885 u8 port;
886 union {
887 struct {
888 __be16 mstr_sm_lid;
889 __be16 port_lid;
890 __be32 changed_attr;
891 u8 reserved[3];
892 u8 mstr_sm_sl;
893 __be64 gid_prefix;
894 } __packed port_info;
895 struct {
896 __be32 block_ptr;
897 __be32 tbl_entries_mask;
898 } __packed tbl_change_info;
899 } params;
900 } __packed port_mgmt_change;
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +0200901 struct {
902 u8 reserved[3];
903 u8 port;
904 u32 reserved1[5];
905 } __packed bad_cable;
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300906 } event;
907 u8 slave_id;
908 u8 reserved3[2];
909 u8 owner;
910} __packed;
911
Roland Dreier225c7b12007-05-08 18:00:38 -0700912struct mlx4_init_port_param {
913 int set_guid0;
914 int set_node_guid;
915 int set_si_guid;
916 u16 mtu;
917 int port_width_cap;
918 u16 vl_cap;
919 u16 max_gid;
920 u16 max_pkey;
921 u64 guid0;
922 u64 node_guid;
923 u64 si_guid;
924};
925
Saeed Mahameed32a173c2014-10-27 11:37:35 +0200926#define MAD_IFC_DATA_SZ 192
927/* MAD IFC Mailbox */
928struct mlx4_mad_ifc {
929 u8 base_version;
930 u8 mgmt_class;
931 u8 class_version;
932 u8 method;
933 __be16 status;
934 __be16 class_specific;
935 __be64 tid;
936 __be16 attr_id;
937 __be16 resv;
938 __be32 attr_mod;
939 __be64 mkey;
940 __be16 dr_slid;
941 __be16 dr_dlid;
942 u8 reserved[28];
943 u8 data[MAD_IFC_DATA_SZ];
944} __packed;
945
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700946#define mlx4_foreach_port(port, dev, type) \
947 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
Jack Morgenstein65dab252011-12-13 04:10:41 +0000948 if ((type) == (dev)->caps.port_mask[(port)])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700949
Jack Morgenstein026149c2012-08-03 08:40:55 +0000950#define mlx4_foreach_non_ib_transport_port(port, dev) \
951 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
952 if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
953
Jack Morgenstein65dab252011-12-13 04:10:41 +0000954#define mlx4_foreach_ib_transport_port(port, dev) \
955 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
956 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
957 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
Eli Cohenfa417f72010-10-24 21:08:52 -0700958
Jack Morgenstein752a50c2012-06-19 11:21:33 +0300959#define MLX4_INVALID_SLAVE_ID 0xFF
Eran Ben Elisha47d84172015-06-15 17:58:58 +0300960#define MLX4_SINK_COUNTER_INDEX(dev) (dev->caps.max_counters - 1)
Jack Morgenstein752a50c2012-06-19 11:21:33 +0300961
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300962void handle_port_mgmt_change_event(struct work_struct *work);
963
Jack Morgenstein2aca1172012-06-19 11:21:41 +0300964static inline int mlx4_master_func_num(struct mlx4_dev *dev)
965{
966 return dev->caps.function;
967}
968
Jack Morgenstein623ed842011-12-13 04:10:33 +0000969static inline int mlx4_is_master(struct mlx4_dev *dev)
970{
971 return dev->flags & MLX4_FLAG_MASTER;
972}
973
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200974static inline int mlx4_num_reserved_sqps(struct mlx4_dev *dev)
975{
976 return dev->phys_caps.base_sqpn + 8 +
977 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev);
978}
979
Jack Morgenstein623ed842011-12-13 04:10:33 +0000980static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
981{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000982 return (qpn < dev->phys_caps.base_sqpn + 8 +
Matan Barakd57febe2014-12-11 10:57:57 +0200983 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev) &&
984 qpn >= dev->phys_caps.base_sqpn) ||
985 (qpn < dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW]);
Jack Morgensteine2c76822012-08-03 08:40:41 +0000986}
987
988static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
989{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000990 int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
Jack Morgensteine2c76822012-08-03 08:40:41 +0000991
Jack Morgenstein47605df2012-08-03 08:40:57 +0000992 if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
Jack Morgensteine2c76822012-08-03 08:40:41 +0000993 return 1;
994
995 return 0;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000996}
997
998static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
999{
1000 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
1001}
1002
1003static inline int mlx4_is_slave(struct mlx4_dev *dev)
1004{
1005 return dev->flags & MLX4_FLAG_SLAVE;
1006}
Eli Cohenfa417f72010-10-24 21:08:52 -07001007
Ido Shamayfccea642015-04-02 16:31:08 +03001008static inline int mlx4_is_eth(struct mlx4_dev *dev, int port)
1009{
1010 return dev->caps.port_type[port] == MLX4_PORT_TYPE_IB ? 0 : 1;
1011}
1012
Roland Dreier225c7b12007-05-08 18:00:38 -07001013int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
Jiri Kosina40f22872014-05-11 15:15:12 +03001014 struct mlx4_buf *buf, gfp_t gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001015void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
Roland Dreier1c69fc22008-02-06 21:07:54 -08001016static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
1017{
Jack Morgenstein313abe52008-01-28 10:40:51 +02001018 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
Roland Dreierb57aacf2008-02-06 21:17:59 -08001019 return buf->direct.buf + offset;
Roland Dreier1c69fc22008-02-06 21:07:54 -08001020 else
Roland Dreierb57aacf2008-02-06 21:17:59 -08001021 return buf->page_list[offset >> PAGE_SHIFT].buf +
Roland Dreier1c69fc22008-02-06 21:07:54 -08001022 (offset & (PAGE_SIZE - 1));
1023}
Roland Dreier225c7b12007-05-08 18:00:38 -07001024
1025int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
1026void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
Sean Hefty012a8ff2011-06-02 09:01:33 -07001027int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
1028void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
Roland Dreier225c7b12007-05-08 18:00:38 -07001029
1030int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
1031void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
Eugenia Emantayev163561a2013-11-07 12:19:54 +02001032int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf, int node);
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001033void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
Roland Dreier225c7b12007-05-08 18:00:38 -07001034
1035int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
1036 struct mlx4_mtt *mtt);
1037void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
1038u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
1039
1040int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
1041 int npages, int page_shift, struct mlx4_mr *mr);
Shani Michaeli61083722013-02-06 16:19:09 +00001042int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
Roland Dreier225c7b12007-05-08 18:00:38 -07001043int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
Shani Michaeli804d6a82013-02-06 16:19:14 +00001044int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
1045 struct mlx4_mw *mw);
1046void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
1047int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
Roland Dreier225c7b12007-05-08 18:00:38 -07001048int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
1049 int start_index, int npages, u64 *page_list);
1050int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
Jiri Kosina40f22872014-05-11 15:15:12 +03001051 struct mlx4_buf *buf, gfp_t gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001052
Jiri Kosina40f22872014-05-11 15:15:12 +03001053int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order,
1054 gfp_t gfp);
Yevgeny Petrilin62968832008-04-23 11:55:45 -07001055void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
1056
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -07001057int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
1058 int size, int max_direct);
1059void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
1060 int size);
1061
Roland Dreier225c7b12007-05-08 18:00:38 -07001062int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
Yevgeny Petriline463c7b2008-04-29 13:46:50 -07001063 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
Amir Vadaiec693d42013-04-23 06:06:49 +00001064 unsigned vector, int collapsed, int timestamp_en);
Roland Dreier225c7b12007-05-08 18:00:38 -07001065void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
Eugenia Emantayevddae0342014-12-11 10:57:54 +02001066int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
1067 int *base, u8 flags);
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001068void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
1069
Jiri Kosina40f22872014-05-11 15:15:12 +03001070int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp,
1071 gfp_t gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001072void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
1073
Sean Hefty18abd5e2011-06-02 10:43:26 -07001074int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
1075 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
Roland Dreier225c7b12007-05-08 18:00:38 -07001076void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
1077int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
Jack Morgenstein65541cb2007-06-21 13:03:11 +03001078int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
Roland Dreier225c7b12007-05-08 18:00:38 -07001079
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001080int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
Roland Dreier225c7b12007-05-08 18:00:38 -07001081int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
1082
Eugenia Emantayevffe455a2011-12-13 04:16:21 +00001083int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1084 int block_mcast_loopback, enum mlx4_protocol prot);
1085int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1086 enum mlx4_protocol prot);
Ron Livne521e5752008-07-14 23:48:48 -07001087int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001088 u8 port, int block_mcast_loopback,
1089 enum mlx4_protocol protocol, u64 *reg_id);
Aleksey Seninda995a82010-12-02 11:44:49 +00001090int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001091 enum mlx4_protocol protocol, u64 reg_id);
1092
1093enum {
1094 MLX4_DOMAIN_UVERBS = 0x1000,
1095 MLX4_DOMAIN_ETHTOOL = 0x2000,
1096 MLX4_DOMAIN_RFS = 0x3000,
1097 MLX4_DOMAIN_NIC = 0x5000,
1098};
1099
1100enum mlx4_net_trans_rule_id {
1101 MLX4_NET_TRANS_RULE_ID_ETH = 0,
1102 MLX4_NET_TRANS_RULE_ID_IB,
1103 MLX4_NET_TRANS_RULE_ID_IPV6,
1104 MLX4_NET_TRANS_RULE_ID_IPV4,
1105 MLX4_NET_TRANS_RULE_ID_TCP,
1106 MLX4_NET_TRANS_RULE_ID_UDP,
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001107 MLX4_NET_TRANS_RULE_ID_VXLAN,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001108 MLX4_NET_TRANS_RULE_NUM, /* should be last */
1109};
1110
Hadar Hen Ziona8edc3b2012-09-05 22:50:48 +00001111extern const u16 __sw_id_hw[];
1112
Hadar Hen Zion7fb40f82012-09-05 22:50:49 +00001113static inline int map_hw_to_sw_id(u16 header_id)
1114{
1115
1116 int i;
1117 for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
1118 if (header_id == __sw_id_hw[i])
1119 return i;
1120 }
1121 return -EINVAL;
1122}
1123
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001124enum mlx4_net_trans_promisc_mode {
Hadar Hen Zionf9162532013-04-24 13:58:45 +00001125 MLX4_FS_REGULAR = 1,
1126 MLX4_FS_ALL_DEFAULT,
1127 MLX4_FS_MC_DEFAULT,
1128 MLX4_FS_UC_SNIFFER,
1129 MLX4_FS_MC_SNIFFER,
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +00001130 MLX4_FS_MODE_NUM, /* should be last */
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001131};
1132
1133struct mlx4_spec_eth {
Joe Perches574e2af2013-08-01 16:17:48 -07001134 u8 dst_mac[ETH_ALEN];
1135 u8 dst_mac_msk[ETH_ALEN];
1136 u8 src_mac[ETH_ALEN];
1137 u8 src_mac_msk[ETH_ALEN];
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001138 u8 ether_type_enable;
1139 __be16 ether_type;
1140 __be16 vlan_id_msk;
1141 __be16 vlan_id;
1142};
1143
1144struct mlx4_spec_tcp_udp {
1145 __be16 dst_port;
1146 __be16 dst_port_msk;
1147 __be16 src_port;
1148 __be16 src_port_msk;
1149};
1150
1151struct mlx4_spec_ipv4 {
1152 __be32 dst_ip;
1153 __be32 dst_ip_msk;
1154 __be32 src_ip;
1155 __be32 src_ip_msk;
1156};
1157
1158struct mlx4_spec_ib {
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001159 __be32 l3_qpn;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001160 __be32 qpn_msk;
1161 u8 dst_gid[16];
1162 u8 dst_gid_msk[16];
1163};
1164
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001165struct mlx4_spec_vxlan {
1166 __be32 vni;
1167 __be32 vni_mask;
1168
1169};
1170
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001171struct mlx4_spec_list {
1172 struct list_head list;
1173 enum mlx4_net_trans_rule_id id;
1174 union {
1175 struct mlx4_spec_eth eth;
1176 struct mlx4_spec_ib ib;
1177 struct mlx4_spec_ipv4 ipv4;
1178 struct mlx4_spec_tcp_udp tcp_udp;
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001179 struct mlx4_spec_vxlan vxlan;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001180 };
1181};
1182
1183enum mlx4_net_trans_hw_rule_queue {
1184 MLX4_NET_TRANS_Q_FIFO,
1185 MLX4_NET_TRANS_Q_LIFO,
1186};
1187
1188struct mlx4_net_trans_rule {
1189 struct list_head list;
1190 enum mlx4_net_trans_hw_rule_queue queue_mode;
1191 bool exclusive;
1192 bool allow_loopback;
1193 enum mlx4_net_trans_promisc_mode promisc_mode;
1194 u8 port;
1195 u16 priority;
1196 u32 qpn;
1197};
1198
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001199struct mlx4_net_trans_rule_hw_ctrl {
Hadar Hen Zionbcf37292013-04-24 13:58:47 +00001200 __be16 prio;
1201 u8 type;
1202 u8 flags;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001203 u8 rsvd1;
1204 u8 funcid;
1205 u8 vep;
1206 u8 port;
1207 __be32 qpn;
1208 __be32 rsvd2;
1209};
1210
1211struct mlx4_net_trans_rule_hw_ib {
1212 u8 size;
1213 u8 rsvd1;
1214 __be16 id;
1215 u32 rsvd2;
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001216 __be32 l3_qpn;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001217 __be32 qpn_mask;
1218 u8 dst_gid[16];
1219 u8 dst_gid_msk[16];
1220} __packed;
1221
1222struct mlx4_net_trans_rule_hw_eth {
1223 u8 size;
1224 u8 rsvd;
1225 __be16 id;
1226 u8 rsvd1[6];
1227 u8 dst_mac[6];
1228 u16 rsvd2;
1229 u8 dst_mac_msk[6];
1230 u16 rsvd3;
1231 u8 src_mac[6];
1232 u16 rsvd4;
1233 u8 src_mac_msk[6];
1234 u8 rsvd5;
1235 u8 ether_type_enable;
1236 __be16 ether_type;
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001237 __be16 vlan_tag_msk;
1238 __be16 vlan_tag;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001239} __packed;
1240
1241struct mlx4_net_trans_rule_hw_tcp_udp {
1242 u8 size;
1243 u8 rsvd;
1244 __be16 id;
1245 __be16 rsvd1[3];
1246 __be16 dst_port;
1247 __be16 rsvd2;
1248 __be16 dst_port_msk;
1249 __be16 rsvd3;
1250 __be16 src_port;
1251 __be16 rsvd4;
1252 __be16 src_port_msk;
1253} __packed;
1254
1255struct mlx4_net_trans_rule_hw_ipv4 {
1256 u8 size;
1257 u8 rsvd;
1258 __be16 id;
1259 __be32 rsvd1;
1260 __be32 dst_ip;
1261 __be32 dst_ip_msk;
1262 __be32 src_ip;
1263 __be32 src_ip_msk;
1264} __packed;
1265
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001266struct mlx4_net_trans_rule_hw_vxlan {
1267 u8 size;
1268 u8 rsvd;
1269 __be16 id;
1270 __be32 rsvd1;
1271 __be32 vni;
1272 __be32 vni_mask;
1273} __packed;
1274
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001275struct _rule_hw {
1276 union {
1277 struct {
1278 u8 size;
1279 u8 rsvd;
1280 __be16 id;
1281 };
1282 struct mlx4_net_trans_rule_hw_eth eth;
1283 struct mlx4_net_trans_rule_hw_ib ib;
1284 struct mlx4_net_trans_rule_hw_ipv4 ipv4;
1285 struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001286 struct mlx4_net_trans_rule_hw_vxlan vxlan;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001287 };
1288};
1289
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001290enum {
1291 VXLAN_STEER_BY_OUTER_MAC = 1 << 0,
1292 VXLAN_STEER_BY_OUTER_VLAN = 1 << 1,
1293 VXLAN_STEER_BY_VSID_VNI = 1 << 2,
1294 VXLAN_STEER_BY_INNER_MAC = 1 << 3,
1295 VXLAN_STEER_BY_INNER_VLAN = 1 << 4,
1296};
1297
1298
Hadar Hen Zion592e49d2012-07-05 04:03:48 +00001299int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
1300 enum mlx4_net_trans_promisc_mode mode);
1301int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
1302 enum mlx4_net_trans_promisc_mode mode);
Yevgeny Petrilin16792002011-03-22 22:38:31 +00001303int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1304int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1305int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1306int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1307int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Roland Dreier225c7b12007-05-08 18:00:38 -07001308
Eugenia Emantayevffe455a2011-12-13 04:16:21 +00001309int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1310void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
Yan Burman16a10ff2013-02-07 02:25:22 +00001311int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
1312int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
Yevgeny Petrilin9a9a2322012-03-06 04:04:47 +00001313int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
1314 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
1315int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
1316 u8 promisc);
Ido Shamay51af33c2015-04-02 16:31:20 +03001317int mlx4_SET_PORT_BEACON(struct mlx4_dev *dev, u8 port, u16 time);
Muhammad Mahajna78500b82015-04-02 16:31:22 +03001318int mlx4_SET_PORT_fcs_check(struct mlx4_dev *dev, u8 port,
1319 u8 ignore_fcs_value);
Or Gerlitz1b136de2014-03-27 14:02:04 +02001320int mlx4_SET_PORT_VXLAN(struct mlx4_dev *dev, u8 port, u8 steering, int enable);
Matan Barakdd5f03b2013-12-12 18:03:11 +02001321int mlx4_find_cached_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *idx);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001322int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001323int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
Jack Morgenstein2009d002013-11-03 10:03:19 +02001324void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001325
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001326int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
1327 int npages, u64 iova, u32 *lkey, u32 *rkey);
1328int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
1329 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
1330int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1331void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
1332 u32 *lkey, u32 *rkey);
1333int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1334int mlx4_SYNC_TPT(struct mlx4_dev *dev);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +00001335int mlx4_test_interrupts(struct mlx4_dev *dev);
Matan Barakc66fa192015-05-31 09:30:16 +03001336u32 mlx4_get_eqs_per_port(struct mlx4_dev *dev, u8 port);
1337bool mlx4_is_eq_vector_valid(struct mlx4_dev *dev, u8 port, int vector);
1338struct cpu_rmap *mlx4_get_cpu_rmap(struct mlx4_dev *dev, int port);
1339int mlx4_assign_eq(struct mlx4_dev *dev, u8 port, int *vector);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001340void mlx4_release_eq(struct mlx4_dev *dev, int vec);
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001341
Matan Barakc66fa192015-05-31 09:30:16 +03001342int mlx4_is_eq_shared(struct mlx4_dev *dev, int vector);
Amir Vadai35f6f452014-06-29 11:54:55 +03001343int mlx4_eq_get_irq(struct mlx4_dev *dev, int vec);
1344
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +02001345int mlx4_get_phys_port_id(struct mlx4_dev *dev);
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00001346int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
1347int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
1348
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001349int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1350void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03001351int mlx4_get_default_counter_index(struct mlx4_dev *dev, int port);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001352
Yishai Hadas773af942015-03-03 10:54:48 +02001353void mlx4_set_admin_guid(struct mlx4_dev *dev, __be64 guid, int entry,
1354 int port);
1355__be64 mlx4_get_admin_guid(struct mlx4_dev *dev, int entry, int port);
Yishai Hadasfb517a42015-03-03 11:23:32 +02001356void mlx4_set_random_admin_guid(struct mlx4_dev *dev, int entry, int port);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001357int mlx4_flow_attach(struct mlx4_dev *dev,
1358 struct mlx4_net_trans_rule *rule, u64 *reg_id);
1359int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +00001360int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
1361 enum mlx4_net_trans_promisc_mode flow_type);
1362int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
1363 enum mlx4_net_trans_rule_id id);
1364int mlx4_hw_rule_sz(struct mlx4_dev *dev, enum mlx4_net_trans_rule_id id);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001365
Or Gerlitzb95089d2014-08-27 16:47:48 +03001366int mlx4_tunnel_steer_add(struct mlx4_dev *dev, unsigned char *addr,
1367 int port, int qpn, u16 prio, u64 *reg_id);
1368
Jack Morgenstein54679e12012-08-03 08:40:43 +00001369void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
1370 int i, int val);
1371
Jack Morgenstein396f2fe2012-06-19 11:21:42 +03001372int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
1373
Jack Morgenstein993c4012012-08-03 08:40:48 +00001374int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
1375int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
1376int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
1377int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
1378int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
1379enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
1380int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
1381
Jack Morgensteinafa8fd12012-08-03 08:40:56 +00001382void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
1383__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
Jack Morgenstein9cd59352014-03-12 12:00:38 +02001384
1385int mlx4_get_slave_from_roce_gid(struct mlx4_dev *dev, int port, u8 *gid,
1386 int *slave_id);
1387int mlx4_get_roce_gid_from_slave(struct mlx4_dev *dev, int port, int slave_id,
1388 u8 *gid);
Jack Morgenstein993c4012012-08-03 08:40:48 +00001389
Matan Barak4de65802013-11-07 15:25:14 +02001390int mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev *dev, u32 min_range_qpn,
1391 u32 max_range_qpn);
1392
Amir Vadaiec693d42013-04-23 06:06:49 +00001393cycle_t mlx4_read_clock(struct mlx4_dev *dev);
1394
Matan Barakf74462a2014-03-19 18:11:51 +02001395struct mlx4_active_ports {
1396 DECLARE_BITMAP(ports, MLX4_MAX_PORTS);
1397};
1398/* Returns a bitmap of the physical ports which are assigned to slave */
1399struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave);
1400
1401/* Returns the physical port that represents the virtual port of the slave, */
1402/* or a value < 0 in case of an error. If a slave has 2 ports, the identity */
1403/* mapping is returned. */
1404int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port);
1405
1406struct mlx4_slaves_pport {
1407 DECLARE_BITMAP(slaves, MLX4_MFUNC_MAX);
1408};
1409/* Returns a bitmap of all slaves that are assigned to port. */
1410struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev,
1411 int port);
1412
1413/* Returns a bitmap of all slaves that are assigned exactly to all the */
1414/* the ports that are set in crit_ports. */
1415struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv(
1416 struct mlx4_dev *dev,
1417 const struct mlx4_active_ports *crit_ports);
1418
1419/* Returns the slave's virtual port that represents the physical port. */
1420int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port);
1421
Matan Barak449fc482014-03-19 18:11:52 +02001422int mlx4_get_base_gid_ix(struct mlx4_dev *dev, int slave, int port);
Or Gerlitzd18f1412014-03-27 14:02:03 +02001423
1424int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port);
Moni Shoua59e14e32015-02-03 16:48:32 +02001425int mlx4_disable_rx_port_check(struct mlx4_dev *dev, bool dis);
1426int mlx4_virt2phy_port_map(struct mlx4_dev *dev, u32 port1, u32 port2);
Jack Morgenstein97982f52014-05-29 16:31:02 +03001427int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port);
Jack Morgenstein65fed8a2014-05-29 16:31:04 +03001428int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port);
1429int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port,
1430 int enable);
Matan Barake6306642014-07-31 11:01:29 +03001431int mlx4_mr_hw_get_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1432 struct mlx4_mpt_entry ***mpt_entry);
1433int mlx4_mr_hw_write_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1434 struct mlx4_mpt_entry **mpt_entry);
1435int mlx4_mr_hw_change_pd(struct mlx4_dev *dev, struct mlx4_mpt_entry *mpt_entry,
1436 u32 pdn);
1437int mlx4_mr_hw_change_access(struct mlx4_dev *dev,
1438 struct mlx4_mpt_entry *mpt_entry,
1439 u32 access);
1440void mlx4_mr_hw_put_mpt(struct mlx4_dev *dev,
1441 struct mlx4_mpt_entry **mpt_entry);
1442void mlx4_mr_rereg_mem_cleanup(struct mlx4_dev *dev, struct mlx4_mr *mr);
1443int mlx4_mr_rereg_mem_write(struct mlx4_dev *dev, struct mlx4_mr *mr,
1444 u64 iova, u64 size, int npages,
1445 int page_shift, struct mlx4_mpt_entry *mpt_entry);
Amir Vadai2599d852014-07-22 15:44:11 +03001446
Saeed Mahameed32a173c2014-10-27 11:37:35 +02001447int mlx4_get_module_info(struct mlx4_dev *dev, u8 port,
1448 u16 offset, u16 size, u8 *data);
1449
Amir Vadai2599d852014-07-22 15:44:11 +03001450/* Returns true if running in low memory profile (kdump kernel) */
1451static inline bool mlx4_low_memory_profile(void)
1452{
Amir Vadai48ea5262014-08-25 16:06:53 +03001453 return is_kdump_kernel();
Amir Vadai2599d852014-07-22 15:44:11 +03001454}
1455
Saeed Mahameedadbc7ac2014-10-27 11:37:37 +02001456/* ACCESS REG commands */
1457enum mlx4_access_reg_method {
1458 MLX4_ACCESS_REG_QUERY = 0x1,
1459 MLX4_ACCESS_REG_WRITE = 0x2,
1460};
1461
1462/* ACCESS PTYS Reg command */
1463enum mlx4_ptys_proto {
1464 MLX4_PTYS_IB = 1<<0,
1465 MLX4_PTYS_EN = 1<<2,
1466};
1467
1468struct mlx4_ptys_reg {
1469 u8 resrvd1;
1470 u8 local_port;
1471 u8 resrvd2;
1472 u8 proto_mask;
1473 __be32 resrvd3[2];
1474 __be32 eth_proto_cap;
1475 __be16 ib_width_cap;
1476 __be16 ib_speed_cap;
1477 __be32 resrvd4;
1478 __be32 eth_proto_admin;
1479 __be16 ib_width_admin;
1480 __be16 ib_speed_admin;
1481 __be32 resrvd5;
1482 __be32 eth_proto_oper;
1483 __be16 ib_width_oper;
1484 __be16 ib_speed_oper;
1485 __be32 resrvd6;
1486 __be32 eth_proto_lp_adv;
1487} __packed;
1488
1489int mlx4_ACCESS_PTYS_REG(struct mlx4_dev *dev,
1490 enum mlx4_access_reg_method method,
1491 struct mlx4_ptys_reg *ptys_reg);
1492
Roland Dreier225c7b12007-05-08 18:00:38 -07001493#endif /* MLX4_DEVICE_H */