blob: 1320a4dbbcd5a7ec9d160032b84e2613d36c6b33 [file] [log] [blame]
Alexander Shishkine443b332012-05-11 17:25:46 +03001/*
2 * ci.h - common structures, functions, and macros of the ChipIdea driver
3 *
4 * Copyright (C) 2008 Chipidea - MIPS Technologies, Inc. All rights reserved.
5 *
6 * Author: David Lopo
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#ifndef __DRIVERS_USB_CHIPIDEA_CI_H
14#define __DRIVERS_USB_CHIPIDEA_CI_H
15
16#include <linux/list.h>
Alexander Shishkin5f36e232012-05-11 17:25:47 +030017#include <linux/irqreturn.h>
Alexander Shishkineb70e5a2012-05-11 17:25:54 +030018#include <linux/usb.h>
Alexander Shishkine443b332012-05-11 17:25:46 +030019#include <linux/usb/gadget.h>
Li Jun57677be2014-04-23 15:56:44 +080020#include <linux/usb/otg-fsm.h>
Alexander Shishkine443b332012-05-11 17:25:46 +030021
22/******************************************************************************
23 * DEFINE
24 *****************************************************************************/
Michael Grzeschikb983e512013-03-30 12:54:10 +020025#define TD_PAGE_COUNT 5
Alexander Shishkin8e229782013-06-24 14:46:36 +030026#define CI_HDRC_PAGE_SIZE 4096ul /* page size for TD's */
Alexander Shishkine443b332012-05-11 17:25:46 +030027#define ENDPT_MAX 32
28
29/******************************************************************************
Marc Kleine-Budde21395a12014-01-06 10:10:38 +080030 * REGISTERS
31 *****************************************************************************/
Peter Chen655d32e2015-02-11 12:44:54 +080032/* Identification Registers */
33#define ID_ID 0x0
34#define ID_HWGENERAL 0x4
35#define ID_HWHOST 0x8
36#define ID_HWDEVICE 0xc
37#define ID_HWTXBUF 0x10
38#define ID_HWRXBUF 0x14
39#define ID_SBUSCFG 0x90
40
Marc Kleine-Budde21395a12014-01-06 10:10:38 +080041/* register indices */
42enum ci_hw_regs {
43 CAP_CAPLENGTH,
44 CAP_HCCPARAMS,
45 CAP_DCCPARAMS,
46 CAP_TESTMODE,
47 CAP_LAST = CAP_TESTMODE,
48 OP_USBCMD,
49 OP_USBSTS,
50 OP_USBINTR,
51 OP_DEVICEADDR,
52 OP_ENDPTLISTADDR,
Peter Chen28362672015-06-18 11:51:53 +080053 OP_TTCTRL,
Marc Kleine-Budde21395a12014-01-06 10:10:38 +080054 OP_PORTSC,
55 OP_DEVLC,
56 OP_OTGSC,
57 OP_USBMODE,
58 OP_ENDPTSETUPSTAT,
59 OP_ENDPTPRIME,
60 OP_ENDPTFLUSH,
61 OP_ENDPTSTAT,
62 OP_ENDPTCOMPLETE,
63 OP_ENDPTCTRL,
64 /* endptctrl1..15 follow */
65 OP_LAST = OP_ENDPTCTRL + ENDPT_MAX / 2,
66};
67
68/******************************************************************************
Alexander Shishkine443b332012-05-11 17:25:46 +030069 * STRUCTURES
70 *****************************************************************************/
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030071/**
Alexander Shishkin8e229782013-06-24 14:46:36 +030072 * struct ci_hw_ep - endpoint representation
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030073 * @ep: endpoint structure for gadget drivers
74 * @dir: endpoint direction (TX/RX)
75 * @num: endpoint number
76 * @type: endpoint type
77 * @name: string description of the endpoint
78 * @qh: queue head for this endpoint
79 * @wedge: is the endpoint wedged
Richard Zhao26c696c2012-07-07 22:56:40 +080080 * @ci: pointer to the controller
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030081 * @lock: pointer to controller's spinlock
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030082 * @td_pool: pointer to controller's TD pool
83 */
Alexander Shishkin8e229782013-06-24 14:46:36 +030084struct ci_hw_ep {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030085 struct usb_ep ep;
86 u8 dir;
87 u8 num;
88 u8 type;
89 char name[16];
Alexander Shishkine443b332012-05-11 17:25:46 +030090 struct {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030091 struct list_head queue;
Alexander Shishkin8e229782013-06-24 14:46:36 +030092 struct ci_hw_qh *ptr;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030093 dma_addr_t dma;
94 } qh;
95 int wedge;
Alexander Shishkine443b332012-05-11 17:25:46 +030096
97 /* global resources */
Alexander Shishkin8e229782013-06-24 14:46:36 +030098 struct ci_hdrc *ci;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030099 spinlock_t *lock;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300100 struct dma_pool *td_pool;
Michael Grzeschik2e270412013-06-13 17:59:54 +0300101 struct td_node *pending_td;
Alexander Shishkine443b332012-05-11 17:25:46 +0300102};
103
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300104enum ci_role {
105 CI_ROLE_HOST = 0,
106 CI_ROLE_GADGET,
107 CI_ROLE_END,
108};
109
Peter Chencb271f32015-02-11 12:44:55 +0800110enum ci_revision {
111 CI_REVISION_1X = 10, /* Revision 1.x */
112 CI_REVISION_20 = 20, /* Revision 2.0 */
113 CI_REVISION_21, /* Revision 2.1 */
114 CI_REVISION_22, /* Revision 2.2 */
115 CI_REVISION_23, /* Revision 2.3 */
116 CI_REVISION_24, /* Revision 2.4 */
117 CI_REVISION_25, /* Revision 2.5 */
118 CI_REVISION_25_PLUS, /* Revision above than 2.5 */
119 CI_REVISION_UNKNOWN = 99, /* Unknown Revision */
120};
121
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300122/**
123 * struct ci_role_driver - host/gadget role driver
Peter Chen19353882014-09-22 08:14:17 +0800124 * @start: start this role
125 * @stop: stop this role
126 * @irq: irq handler for this role
127 * @name: role name string (host/gadget)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300128 */
129struct ci_role_driver {
Alexander Shishkin8e229782013-06-24 14:46:36 +0300130 int (*start)(struct ci_hdrc *);
131 void (*stop)(struct ci_hdrc *);
132 irqreturn_t (*irq)(struct ci_hdrc *);
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300133 const char *name;
134};
135
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300136/**
137 * struct hw_bank - hardware register mapping representation
138 * @lpm: set if the device is LPM capable
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300139 * @phys: physical address of the controller's registers
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300140 * @abs: absolute address of the beginning of register window
141 * @cap: capability registers
142 * @op: operational registers
143 * @size: size of the register window
144 * @regmap: register lookup table
145 */
Alexander Shishkine443b332012-05-11 17:25:46 +0300146struct hw_bank {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300147 unsigned lpm;
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300148 resource_size_t phys;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300149 void __iomem *abs;
150 void __iomem *cap;
151 void __iomem *op;
152 size_t size;
Marc Kleine-Budde21395a12014-01-06 10:10:38 +0800153 void __iomem *regmap[OP_LAST + 1];
Alexander Shishkine443b332012-05-11 17:25:46 +0300154};
155
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300156/**
Alexander Shishkin8e229782013-06-24 14:46:36 +0300157 * struct ci_hdrc - chipidea device representation
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300158 * @dev: pointer to parent device
159 * @lock: access synchronization
160 * @hw_bank: hardware register mapping
161 * @irq: IRQ number
162 * @roles: array of supported roles for this controller
163 * @role: current role
164 * @is_otg: if the device is otg-capable
Li Jun57677be2014-04-23 15:56:44 +0800165 * @fsm: otg finite state machine
Li Jun3a316ec2015-03-20 16:28:06 +0800166 * @otg_fsm_hrtimer: hrtimer for otg fsm timers
167 * @hr_timeouts: time out list for active otg fsm timers
168 * @enabled_otg_timer_bits: bits of enabled otg timers
169 * @next_otg_timer: next nearest enabled timer to be expired
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300170 * @work: work for role changing
171 * @wq: workqueue thread
172 * @qh_pool: allocation pool for queue heads
173 * @td_pool: allocation pool for transfer descriptors
174 * @gadget: device side representation for peripheral controller
175 * @driver: gadget driver
176 * @hw_ep_max: total number of endpoints supported by hardware
Alexander Shishkin8e229782013-06-24 14:46:36 +0300177 * @ci_hw_ep: array of endpoints
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300178 * @ep0_dir: ep0 direction
179 * @ep0out: pointer to ep0 OUT endpoint
180 * @ep0in: pointer to ep0 IN endpoint
181 * @status: ep0 status request
182 * @setaddr: if we should set the address on status completion
183 * @address: usb address received from the host
184 * @remote_wakeup: host-enabled remote wakeup
185 * @suspended: suspended by host
186 * @test_mode: the selected test mode
Richard Zhao77c44002012-06-29 17:48:53 +0800187 * @platdata: platform specific information supplied by parent device
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300188 * @vbus_active: is VBUS active
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100189 * @phy: pointer to PHY, if any
190 * @usb_phy: pointer to USB PHY, if any and if using the USB PHY framework
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300191 * @hcd: pointer to usb_hcd for ehci host driver
Alexander Shishkin2d651282013-03-30 12:53:51 +0200192 * @debugfs: root dentry for this controller in debugfs
Peter Chena107f8c2013-08-14 12:44:11 +0300193 * @id_event: indicates there is an id event, and handled at ci_otg_work
194 * @b_sess_valid_event: indicates there is a vbus event, and handled
195 * at ci_otg_work
Peter Chened8f8312014-01-10 13:51:27 +0800196 * @imx28_write_fix: Freescale imx28 needs swp instruction for writing
Peter Chen1f874ed2015-02-11 12:44:45 +0800197 * @supports_runtime_pm: if runtime pm is supported
198 * @in_lpm: if the core in low power mode
199 * @wakeup_int: if wakeup interrupt occur
Peter Chencb271f32015-02-11 12:44:55 +0800200 * @rev: The revision number for controller
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300201 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300202struct ci_hdrc {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300203 struct device *dev;
204 spinlock_t lock;
205 struct hw_bank hw_bank;
206 int irq;
207 struct ci_role_driver *roles[CI_ROLE_END];
208 enum ci_role role;
209 bool is_otg;
Antoine Tenartef44cb42014-10-30 18:41:16 +0100210 struct usb_otg otg;
Li Jun57677be2014-04-23 15:56:44 +0800211 struct otg_fsm fsm;
Li Jun3a316ec2015-03-20 16:28:06 +0800212 struct hrtimer otg_fsm_hrtimer;
213 ktime_t hr_timeouts[NUM_OTG_FSM_TIMERS];
214 unsigned enabled_otg_timer_bits;
215 enum otg_fsm_timer next_otg_timer;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300216 struct work_struct work;
217 struct workqueue_struct *wq;
Alexander Shishkine443b332012-05-11 17:25:46 +0300218
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300219 struct dma_pool *qh_pool;
220 struct dma_pool *td_pool;
Alexander Shishkine443b332012-05-11 17:25:46 +0300221
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300222 struct usb_gadget gadget;
223 struct usb_gadget_driver *driver;
224 unsigned hw_ep_max;
Alexander Shishkin8e229782013-06-24 14:46:36 +0300225 struct ci_hw_ep ci_hw_ep[ENDPT_MAX];
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300226 u32 ep0_dir;
Alexander Shishkin8e229782013-06-24 14:46:36 +0300227 struct ci_hw_ep *ep0out, *ep0in;
Alexander Shishkine443b332012-05-11 17:25:46 +0300228
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300229 struct usb_request *status;
230 bool setaddr;
231 u8 address;
232 u8 remote_wakeup;
233 u8 suspended;
234 u8 test_mode;
Alexander Shishkine443b332012-05-11 17:25:46 +0300235
Alexander Shishkin8e229782013-06-24 14:46:36 +0300236 struct ci_hdrc_platform_data *platdata;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300237 int vbus_active;
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100238 struct phy *phy;
239 /* old usb_phy interface */
Antoine Tenartef44cb42014-10-30 18:41:16 +0100240 struct usb_phy *usb_phy;
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300241 struct usb_hcd *hcd;
Alexander Shishkin2d651282013-03-30 12:53:51 +0200242 struct dentry *debugfs;
Peter Chena107f8c2013-08-14 12:44:11 +0300243 bool id_event;
244 bool b_sess_valid_event;
Peter Chened8f8312014-01-10 13:51:27 +0800245 bool imx28_write_fix;
Peter Chen1f874ed2015-02-11 12:44:45 +0800246 bool supports_runtime_pm;
247 bool in_lpm;
248 bool wakeup_int;
Peter Chencb271f32015-02-11 12:44:55 +0800249 enum ci_revision rev;
Alexander Shishkine443b332012-05-11 17:25:46 +0300250};
251
Alexander Shishkin8e229782013-06-24 14:46:36 +0300252static inline struct ci_role_driver *ci_role(struct ci_hdrc *ci)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300253{
254 BUG_ON(ci->role >= CI_ROLE_END || !ci->roles[ci->role]);
255 return ci->roles[ci->role];
256}
257
Alexander Shishkin8e229782013-06-24 14:46:36 +0300258static inline int ci_role_start(struct ci_hdrc *ci, enum ci_role role)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300259{
260 int ret;
261
262 if (role >= CI_ROLE_END)
263 return -EINVAL;
264
265 if (!ci->roles[role])
266 return -ENXIO;
267
268 ret = ci->roles[role]->start(ci);
269 if (!ret)
270 ci->role = role;
271 return ret;
272}
273
Alexander Shishkin8e229782013-06-24 14:46:36 +0300274static inline void ci_role_stop(struct ci_hdrc *ci)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300275{
276 enum ci_role role = ci->role;
277
278 if (role == CI_ROLE_END)
279 return;
280
281 ci->role = CI_ROLE_END;
282
283 ci->roles[role]->stop(ci);
284}
285
Alexander Shishkine443b332012-05-11 17:25:46 +0300286/**
Peter Chen655d32e2015-02-11 12:44:54 +0800287 * hw_read_id_reg: reads from a identification register
288 * @ci: the controller
289 * @offset: offset from the beginning of identification registers region
290 * @mask: bitfield mask
291 *
292 * This function returns register contents
293 */
294static inline u32 hw_read_id_reg(struct ci_hdrc *ci, u32 offset, u32 mask)
295{
296 return ioread32(ci->hw_bank.abs + offset) & mask;
297}
298
299/**
300 * hw_write_id_reg: writes to a identification register
301 * @ci: the controller
302 * @offset: offset from the beginning of identification registers region
303 * @mask: bitfield mask
304 * @data: new value
305 */
306static inline void hw_write_id_reg(struct ci_hdrc *ci, u32 offset,
307 u32 mask, u32 data)
308{
309 if (~mask)
310 data = (ioread32(ci->hw_bank.abs + offset) & ~mask)
311 | (data & mask);
312
313 iowrite32(data, ci->hw_bank.abs + offset);
314}
315
316/**
Alexander Shishkine443b332012-05-11 17:25:46 +0300317 * hw_read: reads from a hw register
Peter Chen19353882014-09-22 08:14:17 +0800318 * @ci: the controller
Alexander Shishkine443b332012-05-11 17:25:46 +0300319 * @reg: register index
320 * @mask: bitfield mask
321 *
322 * This function returns register contents
323 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300324static inline u32 hw_read(struct ci_hdrc *ci, enum ci_hw_regs reg, u32 mask)
Alexander Shishkine443b332012-05-11 17:25:46 +0300325{
Richard Zhao26c696c2012-07-07 22:56:40 +0800326 return ioread32(ci->hw_bank.regmap[reg]) & mask;
Alexander Shishkine443b332012-05-11 17:25:46 +0300327}
328
Peter Chened8f8312014-01-10 13:51:27 +0800329#ifdef CONFIG_SOC_IMX28
330static inline void imx28_ci_writel(u32 val, volatile void __iomem *addr)
331{
332 __asm__ ("swp %0, %0, [%1]" : : "r"(val), "r"(addr));
333}
334#else
335static inline void imx28_ci_writel(u32 val, volatile void __iomem *addr)
336{
337}
338#endif
339
340static inline void __hw_write(struct ci_hdrc *ci, u32 val,
341 void __iomem *addr)
342{
343 if (ci->imx28_write_fix)
344 imx28_ci_writel(val, addr);
345 else
346 iowrite32(val, addr);
347}
348
Alexander Shishkine443b332012-05-11 17:25:46 +0300349/**
350 * hw_write: writes to a hw register
Peter Chen19353882014-09-22 08:14:17 +0800351 * @ci: the controller
Alexander Shishkine443b332012-05-11 17:25:46 +0300352 * @reg: register index
353 * @mask: bitfield mask
354 * @data: new value
355 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300356static inline void hw_write(struct ci_hdrc *ci, enum ci_hw_regs reg,
Alexander Shishkine443b332012-05-11 17:25:46 +0300357 u32 mask, u32 data)
358{
359 if (~mask)
Richard Zhao26c696c2012-07-07 22:56:40 +0800360 data = (ioread32(ci->hw_bank.regmap[reg]) & ~mask)
Alexander Shishkine443b332012-05-11 17:25:46 +0300361 | (data & mask);
362
Peter Chened8f8312014-01-10 13:51:27 +0800363 __hw_write(ci, data, ci->hw_bank.regmap[reg]);
Alexander Shishkine443b332012-05-11 17:25:46 +0300364}
365
366/**
367 * hw_test_and_clear: tests & clears a hw register
Peter Chen19353882014-09-22 08:14:17 +0800368 * @ci: the controller
Alexander Shishkine443b332012-05-11 17:25:46 +0300369 * @reg: register index
370 * @mask: bitfield mask
371 *
372 * This function returns register contents
373 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300374static inline u32 hw_test_and_clear(struct ci_hdrc *ci, enum ci_hw_regs reg,
Alexander Shishkine443b332012-05-11 17:25:46 +0300375 u32 mask)
376{
Richard Zhao26c696c2012-07-07 22:56:40 +0800377 u32 val = ioread32(ci->hw_bank.regmap[reg]) & mask;
Alexander Shishkine443b332012-05-11 17:25:46 +0300378
Peter Chened8f8312014-01-10 13:51:27 +0800379 __hw_write(ci, val, ci->hw_bank.regmap[reg]);
Alexander Shishkine443b332012-05-11 17:25:46 +0300380 return val;
381}
382
383/**
384 * hw_test_and_write: tests & writes a hw register
Peter Chen19353882014-09-22 08:14:17 +0800385 * @ci: the controller
Alexander Shishkine443b332012-05-11 17:25:46 +0300386 * @reg: register index
387 * @mask: bitfield mask
388 * @data: new value
389 *
390 * This function returns register contents
391 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300392static inline u32 hw_test_and_write(struct ci_hdrc *ci, enum ci_hw_regs reg,
Alexander Shishkine443b332012-05-11 17:25:46 +0300393 u32 mask, u32 data)
394{
Richard Zhao26c696c2012-07-07 22:56:40 +0800395 u32 val = hw_read(ci, reg, ~0);
Alexander Shishkine443b332012-05-11 17:25:46 +0300396
Richard Zhao26c696c2012-07-07 22:56:40 +0800397 hw_write(ci, reg, mask, data);
Felipe Balbi727b4dd2013-03-30 12:53:55 +0200398 return (val & mask) >> __ffs(mask);
Alexander Shishkine443b332012-05-11 17:25:46 +0300399}
400
Li Jun57677be2014-04-23 15:56:44 +0800401/**
402 * ci_otg_is_fsm_mode: runtime check if otg controller
403 * is in otg fsm mode.
Peter Chen19353882014-09-22 08:14:17 +0800404 *
405 * @ci: chipidea device
Li Jun57677be2014-04-23 15:56:44 +0800406 */
407static inline bool ci_otg_is_fsm_mode(struct ci_hdrc *ci)
408{
409#ifdef CONFIG_USB_OTG_FSM
410 return ci->is_otg && ci->roles[CI_ROLE_HOST] &&
411 ci->roles[CI_ROLE_GADGET];
412#else
413 return false;
414#endif
415}
416
Li Jun36304b02014-04-23 15:56:39 +0800417u32 hw_read_intr_enable(struct ci_hdrc *ci);
418
419u32 hw_read_intr_status(struct ci_hdrc *ci);
420
Peter Chen5b157302014-11-26 13:44:33 +0800421int hw_device_reset(struct ci_hdrc *ci);
Alexander Shishkine443b332012-05-11 17:25:46 +0300422
Alexander Shishkin8e229782013-06-24 14:46:36 +0300423int hw_port_test_set(struct ci_hdrc *ci, u8 mode);
Alexander Shishkine443b332012-05-11 17:25:46 +0300424
Alexander Shishkin8e229782013-06-24 14:46:36 +0300425u8 hw_port_test_get(struct ci_hdrc *ci);
Alexander Shishkine443b332012-05-11 17:25:46 +0300426
Peter Chen22fa8442013-08-14 12:44:12 +0300427int hw_wait_reg(struct ci_hdrc *ci, enum ci_hw_regs reg, u32 mask,
428 u32 value, unsigned int timeout_ms);
429
Peter Chenbf9c85e2015-03-17 10:40:50 +0800430void ci_platform_configure(struct ci_hdrc *ci);
431
Alexander Shishkine443b332012-05-11 17:25:46 +0300432#endif /* __DRIVERS_USB_CHIPIDEA_CI_H */