blob: 6dad2efd5e27640e75b0c89c631aacbe8b6cc24c [file] [log] [blame]
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001/*
2 * Copyright © 2006-2017 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
24#include "intel_drv.h"
25
26/**
27 * DOC: CDCLK / RAWCLK
28 *
29 * The display engine uses several different clocks to do its work. There
30 * are two main clocks involved that aren't directly related to the actual
31 * pixel clock or any symbol/bit clock of the actual output port. These
32 * are the core display clock (CDCLK) and RAWCLK.
33 *
34 * CDCLK clocks most of the display pipe logic, and thus its frequency
35 * must be high enough to support the rate at which pixels are flowing
36 * through the pipes. Downscaling must also be accounted as that increases
37 * the effective pixel rate.
38 *
39 * On several platforms the CDCLK frequency can be changed dynamically
40 * to minimize power consumption for a given display configuration.
41 * Typically changes to the CDCLK frequency require all the display pipes
42 * to be shut down while the frequency is being changed.
43 *
44 * On SKL+ the DMC will toggle the CDCLK off/on during DC5/6 entry/exit.
45 * DMC will not change the active CDCLK frequency however, so that part
46 * will still be performed by the driver directly.
47 *
48 * RAWCLK is a fixed frequency clock, often used by various auxiliary
49 * blocks such as AUX CH or backlight PWM. Hence the only thing we
50 * really need to know about RAWCLK is its frequency so that various
51 * dividers can be programmed correctly.
52 */
53
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020054static void fixed_133mhz_get_cdclk(struct drm_i915_private *dev_priv,
55 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020056{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020057 cdclk_state->cdclk = 133333;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020058}
59
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020060static void fixed_200mhz_get_cdclk(struct drm_i915_private *dev_priv,
61 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020062{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020063 cdclk_state->cdclk = 200000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020064}
65
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020066static void fixed_266mhz_get_cdclk(struct drm_i915_private *dev_priv,
67 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020068{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020069 cdclk_state->cdclk = 266667;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020070}
71
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020072static void fixed_333mhz_get_cdclk(struct drm_i915_private *dev_priv,
73 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020074{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020075 cdclk_state->cdclk = 333333;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020076}
77
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020078static void fixed_400mhz_get_cdclk(struct drm_i915_private *dev_priv,
79 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020080{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020081 cdclk_state->cdclk = 400000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020082}
83
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020084static void fixed_450mhz_get_cdclk(struct drm_i915_private *dev_priv,
85 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020086{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020087 cdclk_state->cdclk = 450000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020088}
89
Ville Syrjälä49cd97a2017-02-07 20:33:45 +020090static void i85x_get_cdclk(struct drm_i915_private *dev_priv,
91 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020092{
93 struct pci_dev *pdev = dev_priv->drm.pdev;
94 u16 hpllcc = 0;
95
96 /*
97 * 852GM/852GMV only supports 133 MHz and the HPLLCC
98 * encoding is different :(
99 * FIXME is this the right way to detect 852GM/852GMV?
100 */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200101 if (pdev->revision == 0x1) {
102 cdclk_state->cdclk = 133333;
103 return;
104 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200105
106 pci_bus_read_config_word(pdev->bus,
107 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
108
109 /* Assume that the hardware is in the high speed state. This
110 * should be the default.
111 */
112 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
113 case GC_CLOCK_133_200:
114 case GC_CLOCK_133_200_2:
115 case GC_CLOCK_100_200:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200116 cdclk_state->cdclk = 200000;
117 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200118 case GC_CLOCK_166_250:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200119 cdclk_state->cdclk = 250000;
120 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200121 case GC_CLOCK_100_133:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200122 cdclk_state->cdclk = 133333;
123 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200124 case GC_CLOCK_133_266:
125 case GC_CLOCK_133_266_2:
126 case GC_CLOCK_166_266:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200127 cdclk_state->cdclk = 266667;
128 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200129 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200130}
131
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200132static void i915gm_get_cdclk(struct drm_i915_private *dev_priv,
133 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200134{
135 struct pci_dev *pdev = dev_priv->drm.pdev;
136 u16 gcfgc = 0;
137
138 pci_read_config_word(pdev, GCFGC, &gcfgc);
139
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200140 if (gcfgc & GC_LOW_FREQUENCY_ENABLE) {
141 cdclk_state->cdclk = 133333;
142 return;
143 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200144
145 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
146 case GC_DISPLAY_CLOCK_333_320_MHZ:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200147 cdclk_state->cdclk = 333333;
148 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200149 default:
150 case GC_DISPLAY_CLOCK_190_200_MHZ:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200151 cdclk_state->cdclk = 190000;
152 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200153 }
154}
155
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200156static void i945gm_get_cdclk(struct drm_i915_private *dev_priv,
157 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200158{
159 struct pci_dev *pdev = dev_priv->drm.pdev;
160 u16 gcfgc = 0;
161
162 pci_read_config_word(pdev, GCFGC, &gcfgc);
163
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200164 if (gcfgc & GC_LOW_FREQUENCY_ENABLE) {
165 cdclk_state->cdclk = 133333;
166 return;
167 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200168
169 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
170 case GC_DISPLAY_CLOCK_333_320_MHZ:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200171 cdclk_state->cdclk = 320000;
172 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200173 default:
174 case GC_DISPLAY_CLOCK_190_200_MHZ:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200175 cdclk_state->cdclk = 200000;
176 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200177 }
178}
179
180static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
181{
182 static const unsigned int blb_vco[8] = {
183 [0] = 3200000,
184 [1] = 4000000,
185 [2] = 5333333,
186 [3] = 4800000,
187 [4] = 6400000,
188 };
189 static const unsigned int pnv_vco[8] = {
190 [0] = 3200000,
191 [1] = 4000000,
192 [2] = 5333333,
193 [3] = 4800000,
194 [4] = 2666667,
195 };
196 static const unsigned int cl_vco[8] = {
197 [0] = 3200000,
198 [1] = 4000000,
199 [2] = 5333333,
200 [3] = 6400000,
201 [4] = 3333333,
202 [5] = 3566667,
203 [6] = 4266667,
204 };
205 static const unsigned int elk_vco[8] = {
206 [0] = 3200000,
207 [1] = 4000000,
208 [2] = 5333333,
209 [3] = 4800000,
210 };
211 static const unsigned int ctg_vco[8] = {
212 [0] = 3200000,
213 [1] = 4000000,
214 [2] = 5333333,
215 [3] = 6400000,
216 [4] = 2666667,
217 [5] = 4266667,
218 };
219 const unsigned int *vco_table;
220 unsigned int vco;
221 uint8_t tmp = 0;
222
223 /* FIXME other chipsets? */
224 if (IS_GM45(dev_priv))
225 vco_table = ctg_vco;
Paulo Zanoni6b9e4412017-02-20 17:00:41 -0300226 else if (IS_G45(dev_priv))
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200227 vco_table = elk_vco;
228 else if (IS_I965GM(dev_priv))
229 vco_table = cl_vco;
230 else if (IS_PINEVIEW(dev_priv))
231 vco_table = pnv_vco;
232 else if (IS_G33(dev_priv))
233 vco_table = blb_vco;
234 else
235 return 0;
236
237 tmp = I915_READ(IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
238
239 vco = vco_table[tmp & 0x7];
240 if (vco == 0)
241 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
242 else
243 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
244
245 return vco;
246}
247
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200248static void g33_get_cdclk(struct drm_i915_private *dev_priv,
249 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200250{
251 struct pci_dev *pdev = dev_priv->drm.pdev;
252 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
253 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
254 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
255 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
256 const uint8_t *div_table;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200257 unsigned int cdclk_sel;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200258 uint16_t tmp = 0;
259
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200260 cdclk_state->vco = intel_hpll_vco(dev_priv);
261
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200262 pci_read_config_word(pdev, GCFGC, &tmp);
263
264 cdclk_sel = (tmp >> 4) & 0x7;
265
266 if (cdclk_sel >= ARRAY_SIZE(div_3200))
267 goto fail;
268
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200269 switch (cdclk_state->vco) {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200270 case 3200000:
271 div_table = div_3200;
272 break;
273 case 4000000:
274 div_table = div_4000;
275 break;
276 case 4800000:
277 div_table = div_4800;
278 break;
279 case 5333333:
280 div_table = div_5333;
281 break;
282 default:
283 goto fail;
284 }
285
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200286 cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco,
287 div_table[cdclk_sel]);
288 return;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200289
290fail:
291 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n",
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200292 cdclk_state->vco, tmp);
293 cdclk_state->cdclk = 190476;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200294}
295
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200296static void pnv_get_cdclk(struct drm_i915_private *dev_priv,
297 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200298{
299 struct pci_dev *pdev = dev_priv->drm.pdev;
300 u16 gcfgc = 0;
301
302 pci_read_config_word(pdev, GCFGC, &gcfgc);
303
304 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
305 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200306 cdclk_state->cdclk = 266667;
307 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200308 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200309 cdclk_state->cdclk = 333333;
310 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200311 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200312 cdclk_state->cdclk = 444444;
313 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200314 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200315 cdclk_state->cdclk = 200000;
316 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200317 default:
318 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
319 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200320 cdclk_state->cdclk = 133333;
321 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200322 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200323 cdclk_state->cdclk = 166667;
324 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200325 }
326}
327
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200328static void i965gm_get_cdclk(struct drm_i915_private *dev_priv,
329 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200330{
331 struct pci_dev *pdev = dev_priv->drm.pdev;
332 static const uint8_t div_3200[] = { 16, 10, 8 };
333 static const uint8_t div_4000[] = { 20, 12, 10 };
334 static const uint8_t div_5333[] = { 24, 16, 14 };
335 const uint8_t *div_table;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200336 unsigned int cdclk_sel;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200337 uint16_t tmp = 0;
338
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200339 cdclk_state->vco = intel_hpll_vco(dev_priv);
340
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200341 pci_read_config_word(pdev, GCFGC, &tmp);
342
343 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
344
345 if (cdclk_sel >= ARRAY_SIZE(div_3200))
346 goto fail;
347
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200348 switch (cdclk_state->vco) {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200349 case 3200000:
350 div_table = div_3200;
351 break;
352 case 4000000:
353 div_table = div_4000;
354 break;
355 case 5333333:
356 div_table = div_5333;
357 break;
358 default:
359 goto fail;
360 }
361
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200362 cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco,
363 div_table[cdclk_sel]);
364 return;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200365
366fail:
367 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n",
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200368 cdclk_state->vco, tmp);
369 cdclk_state->cdclk = 200000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200370}
371
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200372static void gm45_get_cdclk(struct drm_i915_private *dev_priv,
373 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200374{
375 struct pci_dev *pdev = dev_priv->drm.pdev;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200376 unsigned int cdclk_sel;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200377 uint16_t tmp = 0;
378
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200379 cdclk_state->vco = intel_hpll_vco(dev_priv);
380
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200381 pci_read_config_word(pdev, GCFGC, &tmp);
382
383 cdclk_sel = (tmp >> 12) & 0x1;
384
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200385 switch (cdclk_state->vco) {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200386 case 2666667:
387 case 4000000:
388 case 5333333:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200389 cdclk_state->cdclk = cdclk_sel ? 333333 : 222222;
390 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200391 case 3200000:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200392 cdclk_state->cdclk = cdclk_sel ? 320000 : 228571;
393 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200394 default:
395 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n",
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200396 cdclk_state->vco, tmp);
397 cdclk_state->cdclk = 222222;
398 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200399 }
400}
401
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200402static void hsw_get_cdclk(struct drm_i915_private *dev_priv,
403 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200404{
405 uint32_t lcpll = I915_READ(LCPLL_CTL);
406 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
407
408 if (lcpll & LCPLL_CD_SOURCE_FCLK)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200409 cdclk_state->cdclk = 800000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200410 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200411 cdclk_state->cdclk = 450000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200412 else if (freq == LCPLL_CLK_FREQ_450)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200413 cdclk_state->cdclk = 450000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200414 else if (IS_HSW_ULT(dev_priv))
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200415 cdclk_state->cdclk = 337500;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200416 else
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200417 cdclk_state->cdclk = 540000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200418}
419
Ville Syrjäläd305e062017-08-30 21:57:03 +0300420static int vlv_calc_cdclk(struct drm_i915_private *dev_priv, int min_cdclk)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200421{
422 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ?
423 333333 : 320000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200424
425 /*
426 * We seem to get an unstable or solid color picture at 200MHz.
427 * Not sure what's wrong. For now use 200MHz only when all pipes
428 * are off.
429 */
Ville Syrjäläd305e062017-08-30 21:57:03 +0300430 if (IS_VALLEYVIEW(dev_priv) && min_cdclk > freq_320)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200431 return 400000;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300432 else if (min_cdclk > 266667)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200433 return freq_320;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300434 else if (min_cdclk > 0)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200435 return 266667;
436 else
437 return 200000;
438}
439
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200440static void vlv_get_cdclk(struct drm_i915_private *dev_priv,
441 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200442{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200443 cdclk_state->vco = vlv_get_hpll_vco(dev_priv);
444 cdclk_state->cdclk = vlv_get_cck_clock(dev_priv, "cdclk",
445 CCK_DISPLAY_CLOCK_CONTROL,
446 cdclk_state->vco);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200447}
448
449static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
450{
451 unsigned int credits, default_credits;
452
453 if (IS_CHERRYVIEW(dev_priv))
454 default_credits = PFI_CREDIT(12);
455 else
456 default_credits = PFI_CREDIT(8);
457
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200458 if (dev_priv->cdclk.hw.cdclk >= dev_priv->czclk_freq) {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200459 /* CHV suggested value is 31 or 63 */
460 if (IS_CHERRYVIEW(dev_priv))
461 credits = PFI_CREDIT_63;
462 else
463 credits = PFI_CREDIT(15);
464 } else {
465 credits = default_credits;
466 }
467
468 /*
469 * WA - write default credits before re-programming
470 * FIXME: should we also set the resend bit here?
471 */
472 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
473 default_credits);
474
475 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
476 credits | PFI_CREDIT_RESEND);
477
478 /*
479 * FIXME is this guaranteed to clear
480 * immediately or should we poll for it?
481 */
482 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
483}
484
Ville Syrjälä83c5fda2017-01-20 20:22:01 +0200485static void vlv_set_cdclk(struct drm_i915_private *dev_priv,
486 const struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200487{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +0200488 int cdclk = cdclk_state->cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200489 u32 val, cmd;
490
Gabriel Krisman Bertazi886015a2017-06-28 18:06:05 -0300491 /* There are cases where we can end up here with power domains
492 * off and a CDCLK frequency other than the minimum, like when
493 * issuing a modeset without actually changing any display after
494 * a system suspend. So grab the PIPE-A domain, which covers
495 * the HW blocks needed for the following programming.
496 */
497 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
498
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200499 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
500 cmd = 2;
501 else if (cdclk == 266667)
502 cmd = 1;
503 else
504 cmd = 0;
505
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100506 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200507 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
508 val &= ~DSPFREQGUAR_MASK;
509 val |= (cmd << DSPFREQGUAR_SHIFT);
510 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
511 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
512 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
513 50)) {
514 DRM_ERROR("timed out waiting for CDclk change\n");
515 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100516 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200517
518 mutex_lock(&dev_priv->sb_lock);
519
520 if (cdclk == 400000) {
521 u32 divider;
522
523 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1,
524 cdclk) - 1;
525
526 /* adjust cdclk divider */
527 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
528 val &= ~CCK_FREQUENCY_VALUES;
529 val |= divider;
530 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
531
532 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
533 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
534 50))
535 DRM_ERROR("timed out waiting for CDclk change\n");
536 }
537
538 /* adjust self-refresh exit latency value */
539 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
540 val &= ~0x7f;
541
542 /*
543 * For high bandwidth configs, we set a higher latency in the bunit
544 * so that the core display fetch happens in time to avoid underruns.
545 */
546 if (cdclk == 400000)
547 val |= 4500 / 250; /* 4.5 usec */
548 else
549 val |= 3000 / 250; /* 3.0 usec */
550 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
551
552 mutex_unlock(&dev_priv->sb_lock);
553
554 intel_update_cdclk(dev_priv);
Ville Syrjälä1a5301a2017-01-26 21:57:19 +0200555
556 vlv_program_pfi_credits(dev_priv);
Gabriel Krisman Bertazi886015a2017-06-28 18:06:05 -0300557
558 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200559}
560
Ville Syrjälä83c5fda2017-01-20 20:22:01 +0200561static void chv_set_cdclk(struct drm_i915_private *dev_priv,
562 const struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200563{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +0200564 int cdclk = cdclk_state->cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200565 u32 val, cmd;
566
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200567 switch (cdclk) {
568 case 333333:
569 case 320000:
570 case 266667:
571 case 200000:
572 break;
573 default:
574 MISSING_CASE(cdclk);
575 return;
576 }
577
Gabriel Krisman Bertazi886015a2017-06-28 18:06:05 -0300578 /* There are cases where we can end up here with power domains
579 * off and a CDCLK frequency other than the minimum, like when
580 * issuing a modeset without actually changing any display after
581 * a system suspend. So grab the PIPE-A domain, which covers
582 * the HW blocks needed for the following programming.
583 */
584 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
585
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200586 /*
587 * Specs are full of misinformation, but testing on actual
588 * hardware has shown that we just need to write the desired
589 * CCK divider into the Punit register.
590 */
591 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
592
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100593 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200594 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
595 val &= ~DSPFREQGUAR_MASK_CHV;
596 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
597 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
598 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
599 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
600 50)) {
601 DRM_ERROR("timed out waiting for CDclk change\n");
602 }
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100603 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200604
605 intel_update_cdclk(dev_priv);
Ville Syrjälä1a5301a2017-01-26 21:57:19 +0200606
607 vlv_program_pfi_credits(dev_priv);
Gabriel Krisman Bertazi886015a2017-06-28 18:06:05 -0300608
609 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200610}
611
Ville Syrjäläd305e062017-08-30 21:57:03 +0300612static int bdw_calc_cdclk(int min_cdclk)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200613{
Ville Syrjäläd305e062017-08-30 21:57:03 +0300614 if (min_cdclk > 540000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200615 return 675000;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300616 else if (min_cdclk > 450000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200617 return 540000;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300618 else if (min_cdclk > 337500)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200619 return 450000;
620 else
621 return 337500;
622}
623
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200624static void bdw_get_cdclk(struct drm_i915_private *dev_priv,
625 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200626{
627 uint32_t lcpll = I915_READ(LCPLL_CTL);
628 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
629
630 if (lcpll & LCPLL_CD_SOURCE_FCLK)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200631 cdclk_state->cdclk = 800000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200632 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200633 cdclk_state->cdclk = 450000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200634 else if (freq == LCPLL_CLK_FREQ_450)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200635 cdclk_state->cdclk = 450000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200636 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200637 cdclk_state->cdclk = 540000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200638 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200639 cdclk_state->cdclk = 337500;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200640 else
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200641 cdclk_state->cdclk = 675000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200642}
643
Ville Syrjälä83c5fda2017-01-20 20:22:01 +0200644static void bdw_set_cdclk(struct drm_i915_private *dev_priv,
645 const struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200646{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +0200647 int cdclk = cdclk_state->cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200648 uint32_t val, data;
649 int ret;
650
651 if (WARN((I915_READ(LCPLL_CTL) &
652 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
653 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
654 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
655 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
656 "trying to change cdclk frequency with cdclk not enabled\n"))
657 return;
658
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100659 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200660 ret = sandybridge_pcode_write(dev_priv,
661 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100662 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200663 if (ret) {
664 DRM_ERROR("failed to inform pcode about cdclk change\n");
665 return;
666 }
667
668 val = I915_READ(LCPLL_CTL);
669 val |= LCPLL_CD_SOURCE_FCLK;
670 I915_WRITE(LCPLL_CTL, val);
671
Marta Lofstedt31648882017-09-08 16:28:29 +0300672 /*
673 * According to the spec, it should be enough to poll for this 1 us.
674 * However, extensive testing shows that this can take longer.
675 */
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200676 if (wait_for_us(I915_READ(LCPLL_CTL) &
Marta Lofstedt31648882017-09-08 16:28:29 +0300677 LCPLL_CD_SOURCE_FCLK_DONE, 100))
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200678 DRM_ERROR("Switching to FCLK failed\n");
679
680 val = I915_READ(LCPLL_CTL);
681 val &= ~LCPLL_CLK_FREQ_MASK;
682
683 switch (cdclk) {
Ville Syrjälä2b584172017-10-24 12:52:07 +0300684 default:
685 MISSING_CASE(cdclk);
686 /* fall through */
687 case 337500:
688 val |= LCPLL_CLK_FREQ_337_5_BDW;
689 data = 2;
690 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200691 case 450000:
692 val |= LCPLL_CLK_FREQ_450;
693 data = 0;
694 break;
695 case 540000:
696 val |= LCPLL_CLK_FREQ_54O_BDW;
697 data = 1;
698 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200699 case 675000:
700 val |= LCPLL_CLK_FREQ_675_BDW;
701 data = 3;
702 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200703 }
704
705 I915_WRITE(LCPLL_CTL, val);
706
707 val = I915_READ(LCPLL_CTL);
708 val &= ~LCPLL_CD_SOURCE_FCLK;
709 I915_WRITE(LCPLL_CTL, val);
710
711 if (wait_for_us((I915_READ(LCPLL_CTL) &
712 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
713 DRM_ERROR("Switching back to LCPLL failed\n");
714
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100715 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200716 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100717 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200718
719 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
720
721 intel_update_cdclk(dev_priv);
722
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200723 WARN(cdclk != dev_priv->cdclk.hw.cdclk,
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200724 "cdclk requested %d kHz but got %d kHz\n",
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200725 cdclk, dev_priv->cdclk.hw.cdclk);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200726}
727
Ville Syrjäläd305e062017-08-30 21:57:03 +0300728static int skl_calc_cdclk(int min_cdclk, int vco)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200729{
730 if (vco == 8640000) {
Ville Syrjäläd305e062017-08-30 21:57:03 +0300731 if (min_cdclk > 540000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200732 return 617143;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300733 else if (min_cdclk > 432000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200734 return 540000;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300735 else if (min_cdclk > 308571)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200736 return 432000;
737 else
738 return 308571;
739 } else {
Ville Syrjäläd305e062017-08-30 21:57:03 +0300740 if (min_cdclk > 540000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200741 return 675000;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300742 else if (min_cdclk > 450000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200743 return 540000;
Ville Syrjäläd305e062017-08-30 21:57:03 +0300744 else if (min_cdclk > 337500)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200745 return 450000;
746 else
747 return 337500;
748 }
749}
750
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200751static void skl_dpll0_update(struct drm_i915_private *dev_priv,
752 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200753{
754 u32 val;
755
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200756 cdclk_state->ref = 24000;
757 cdclk_state->vco = 0;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200758
759 val = I915_READ(LCPLL1_CTL);
760 if ((val & LCPLL_PLL_ENABLE) == 0)
761 return;
762
763 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
764 return;
765
766 val = I915_READ(DPLL_CTRL1);
767
768 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
769 DPLL_CTRL1_SSC(SKL_DPLL0) |
770 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
771 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
772 return;
773
774 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
775 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
776 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
777 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
778 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200779 cdclk_state->vco = 8100000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200780 break;
781 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
782 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200783 cdclk_state->vco = 8640000;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200784 break;
785 default:
786 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
787 break;
788 }
789}
790
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200791static void skl_get_cdclk(struct drm_i915_private *dev_priv,
792 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200793{
794 u32 cdctl;
795
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200796 skl_dpll0_update(dev_priv, cdclk_state);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200797
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200798 cdclk_state->cdclk = cdclk_state->ref;
799
800 if (cdclk_state->vco == 0)
801 return;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200802
803 cdctl = I915_READ(CDCLK_CTL);
804
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200805 if (cdclk_state->vco == 8640000) {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200806 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
807 case CDCLK_FREQ_450_432:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200808 cdclk_state->cdclk = 432000;
809 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200810 case CDCLK_FREQ_337_308:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200811 cdclk_state->cdclk = 308571;
812 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200813 case CDCLK_FREQ_540:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200814 cdclk_state->cdclk = 540000;
815 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200816 case CDCLK_FREQ_675_617:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200817 cdclk_state->cdclk = 617143;
818 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200819 default:
820 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200821 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200822 }
823 } else {
824 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
825 case CDCLK_FREQ_450_432:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200826 cdclk_state->cdclk = 450000;
827 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200828 case CDCLK_FREQ_337_308:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200829 cdclk_state->cdclk = 337500;
830 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200831 case CDCLK_FREQ_540:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200832 cdclk_state->cdclk = 540000;
833 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200834 case CDCLK_FREQ_675_617:
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200835 cdclk_state->cdclk = 675000;
836 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200837 default:
838 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200839 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200840 }
841 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200842}
843
844/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
845static int skl_cdclk_decimal(int cdclk)
846{
847 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
848}
849
850static void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv,
851 int vco)
852{
853 bool changed = dev_priv->skl_preferred_vco_freq != vco;
854
855 dev_priv->skl_preferred_vco_freq = vco;
856
857 if (changed)
858 intel_update_max_cdclk(dev_priv);
859}
860
861static void skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
862{
863 int min_cdclk = skl_calc_cdclk(0, vco);
864 u32 val;
865
866 WARN_ON(vco != 8100000 && vco != 8640000);
867
868 /* select the minimum CDCLK before enabling DPLL 0 */
869 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
870 I915_WRITE(CDCLK_CTL, val);
871 POSTING_READ(CDCLK_CTL);
872
873 /*
874 * We always enable DPLL0 with the lowest link rate possible, but still
875 * taking into account the VCO required to operate the eDP panel at the
876 * desired frequency. The usual DP link rates operate with a VCO of
877 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
878 * The modeset code is responsible for the selection of the exact link
879 * rate later on, with the constraint of choosing a frequency that
880 * works with vco.
881 */
882 val = I915_READ(DPLL_CTRL1);
883
884 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
885 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
886 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
887 if (vco == 8640000)
888 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
889 SKL_DPLL0);
890 else
891 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
892 SKL_DPLL0);
893
894 I915_WRITE(DPLL_CTRL1, val);
895 POSTING_READ(DPLL_CTRL1);
896
897 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
898
899 if (intel_wait_for_register(dev_priv,
900 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
901 5))
902 DRM_ERROR("DPLL0 not locked\n");
903
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200904 dev_priv->cdclk.hw.vco = vco;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200905
906 /* We'll want to keep using the current vco from now on. */
907 skl_set_preferred_cdclk_vco(dev_priv, vco);
908}
909
910static void skl_dpll0_disable(struct drm_i915_private *dev_priv)
911{
912 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
913 if (intel_wait_for_register(dev_priv,
914 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
915 1))
916 DRM_ERROR("Couldn't disable DPLL0\n");
917
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200918 dev_priv->cdclk.hw.vco = 0;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200919}
920
921static void skl_set_cdclk(struct drm_i915_private *dev_priv,
Ville Syrjälä83c5fda2017-01-20 20:22:01 +0200922 const struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200923{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +0200924 int cdclk = cdclk_state->cdclk;
925 int vco = cdclk_state->vco;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200926 u32 freq_select, pcu_ack;
927 int ret;
928
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100929 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200930 ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
931 SKL_CDCLK_PREPARE_FOR_CHANGE,
932 SKL_CDCLK_READY_FOR_CHANGE,
933 SKL_CDCLK_READY_FOR_CHANGE, 3);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100934 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200935 if (ret) {
936 DRM_ERROR("Failed to inform PCU about cdclk change (%d)\n",
937 ret);
938 return;
939 }
940
941 /* set CDCLK_CTL */
942 switch (cdclk) {
Ville Syrjälä2b584172017-10-24 12:52:07 +0300943 default:
944 WARN_ON(cdclk != dev_priv->cdclk.hw.ref);
945 WARN_ON(vco != 0);
946 /* fall through */
947 case 308571:
948 case 337500:
949 freq_select = CDCLK_FREQ_337_308;
950 pcu_ack = 0;
951 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200952 case 450000:
953 case 432000:
954 freq_select = CDCLK_FREQ_450_432;
955 pcu_ack = 1;
956 break;
957 case 540000:
958 freq_select = CDCLK_FREQ_540;
959 pcu_ack = 2;
960 break;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200961 case 617143:
962 case 675000:
963 freq_select = CDCLK_FREQ_675_617;
964 pcu_ack = 3;
965 break;
966 }
967
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200968 if (dev_priv->cdclk.hw.vco != 0 &&
969 dev_priv->cdclk.hw.vco != vco)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200970 skl_dpll0_disable(dev_priv);
971
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200972 if (dev_priv->cdclk.hw.vco != vco)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200973 skl_dpll0_enable(dev_priv, vco);
974
975 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
976 POSTING_READ(CDCLK_CTL);
977
978 /* inform PCU of the change */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100979 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200980 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100981 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200982
983 intel_update_cdclk(dev_priv);
984}
985
986static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
987{
988 uint32_t cdctl, expected;
989
990 /*
991 * check if the pre-os initialized the display
992 * There is SWF18 scratchpad register defined which is set by the
993 * pre-os which can be used by the OS drivers to check the status
994 */
995 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
996 goto sanitize;
997
998 intel_update_cdclk(dev_priv);
999 /* Is PLL enabled and locked ? */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001000 if (dev_priv->cdclk.hw.vco == 0 ||
1001 dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.ref)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001002 goto sanitize;
1003
1004 /* DPLL okay; verify the cdclock
1005 *
1006 * Noticed in some instances that the freq selection is correct but
1007 * decimal part is programmed wrong from BIOS where pre-os does not
1008 * enable display. Verify the same as well.
1009 */
1010 cdctl = I915_READ(CDCLK_CTL);
1011 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001012 skl_cdclk_decimal(dev_priv->cdclk.hw.cdclk);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001013 if (cdctl == expected)
1014 /* All well; nothing to sanitize */
1015 return;
1016
1017sanitize:
1018 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
1019
1020 /* force cdclk programming */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001021 dev_priv->cdclk.hw.cdclk = 0;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001022 /* force full PLL disable + enable */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001023 dev_priv->cdclk.hw.vco = -1;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001024}
1025
1026/**
1027 * skl_init_cdclk - Initialize CDCLK on SKL
1028 * @dev_priv: i915 device
1029 *
1030 * Initialize CDCLK for SKL and derivatives. This is generally
1031 * done only during the display core initialization sequence,
1032 * after which the DMC will take care of turning CDCLK off/on
1033 * as needed.
1034 */
1035void skl_init_cdclk(struct drm_i915_private *dev_priv)
1036{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001037 struct intel_cdclk_state cdclk_state;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001038
1039 skl_sanitize_cdclk(dev_priv);
1040
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001041 if (dev_priv->cdclk.hw.cdclk != 0 &&
1042 dev_priv->cdclk.hw.vco != 0) {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001043 /*
1044 * Use the current vco as our initial
1045 * guess as to what the preferred vco is.
1046 */
1047 if (dev_priv->skl_preferred_vco_freq == 0)
1048 skl_set_preferred_cdclk_vco(dev_priv,
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001049 dev_priv->cdclk.hw.vco);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001050 return;
1051 }
1052
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001053 cdclk_state = dev_priv->cdclk.hw;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001054
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001055 cdclk_state.vco = dev_priv->skl_preferred_vco_freq;
1056 if (cdclk_state.vco == 0)
1057 cdclk_state.vco = 8100000;
1058 cdclk_state.cdclk = skl_calc_cdclk(0, cdclk_state.vco);
1059
1060 skl_set_cdclk(dev_priv, &cdclk_state);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001061}
1062
1063/**
1064 * skl_uninit_cdclk - Uninitialize CDCLK on SKL
1065 * @dev_priv: i915 device
1066 *
1067 * Uninitialize CDCLK for SKL and derivatives. This is done only
1068 * during the display core uninitialization sequence.
1069 */
1070void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
1071{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001072 struct intel_cdclk_state cdclk_state = dev_priv->cdclk.hw;
1073
1074 cdclk_state.cdclk = cdclk_state.ref;
1075 cdclk_state.vco = 0;
1076
1077 skl_set_cdclk(dev_priv, &cdclk_state);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001078}
1079
Ville Syrjäläd305e062017-08-30 21:57:03 +03001080static int bxt_calc_cdclk(int min_cdclk)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001081{
Ville Syrjäläd305e062017-08-30 21:57:03 +03001082 if (min_cdclk > 576000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001083 return 624000;
Ville Syrjäläd305e062017-08-30 21:57:03 +03001084 else if (min_cdclk > 384000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001085 return 576000;
Ville Syrjäläd305e062017-08-30 21:57:03 +03001086 else if (min_cdclk > 288000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001087 return 384000;
Ville Syrjäläd305e062017-08-30 21:57:03 +03001088 else if (min_cdclk > 144000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001089 return 288000;
1090 else
1091 return 144000;
1092}
1093
Ville Syrjäläd305e062017-08-30 21:57:03 +03001094static int glk_calc_cdclk(int min_cdclk)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001095{
Ville Syrjäläd305e062017-08-30 21:57:03 +03001096 if (min_cdclk > 158400)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001097 return 316800;
Ville Syrjäläd305e062017-08-30 21:57:03 +03001098 else if (min_cdclk > 79200)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001099 return 158400;
1100 else
1101 return 79200;
1102}
1103
1104static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
1105{
1106 int ratio;
1107
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001108 if (cdclk == dev_priv->cdclk.hw.ref)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001109 return 0;
1110
1111 switch (cdclk) {
1112 default:
1113 MISSING_CASE(cdclk);
Ville Syrjälä2b584172017-10-24 12:52:07 +03001114 /* fall through */
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001115 case 144000:
1116 case 288000:
1117 case 384000:
1118 case 576000:
1119 ratio = 60;
1120 break;
1121 case 624000:
1122 ratio = 65;
1123 break;
1124 }
1125
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001126 return dev_priv->cdclk.hw.ref * ratio;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001127}
1128
1129static int glk_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
1130{
1131 int ratio;
1132
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001133 if (cdclk == dev_priv->cdclk.hw.ref)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001134 return 0;
1135
1136 switch (cdclk) {
1137 default:
1138 MISSING_CASE(cdclk);
Ville Syrjälä2b584172017-10-24 12:52:07 +03001139 /* fall through */
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001140 case 79200:
1141 case 158400:
1142 case 316800:
1143 ratio = 33;
1144 break;
1145 }
1146
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001147 return dev_priv->cdclk.hw.ref * ratio;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001148}
1149
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001150static void bxt_de_pll_update(struct drm_i915_private *dev_priv,
1151 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001152{
1153 u32 val;
1154
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001155 cdclk_state->ref = 19200;
1156 cdclk_state->vco = 0;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001157
1158 val = I915_READ(BXT_DE_PLL_ENABLE);
1159 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
1160 return;
1161
1162 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
1163 return;
1164
1165 val = I915_READ(BXT_DE_PLL_CTL);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001166 cdclk_state->vco = (val & BXT_DE_PLL_RATIO_MASK) * cdclk_state->ref;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001167}
1168
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001169static void bxt_get_cdclk(struct drm_i915_private *dev_priv,
1170 struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001171{
1172 u32 divider;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001173 int div;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001174
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001175 bxt_de_pll_update(dev_priv, cdclk_state);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001176
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001177 cdclk_state->cdclk = cdclk_state->ref;
1178
1179 if (cdclk_state->vco == 0)
1180 return;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001181
1182 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
1183
1184 switch (divider) {
1185 case BXT_CDCLK_CD2X_DIV_SEL_1:
1186 div = 2;
1187 break;
1188 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
1189 WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
1190 div = 3;
1191 break;
1192 case BXT_CDCLK_CD2X_DIV_SEL_2:
1193 div = 4;
1194 break;
1195 case BXT_CDCLK_CD2X_DIV_SEL_4:
1196 div = 8;
1197 break;
1198 default:
1199 MISSING_CASE(divider);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001200 return;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001201 }
1202
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001203 cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco, div);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001204}
1205
1206static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
1207{
1208 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
1209
1210 /* Timeout 200us */
1211 if (intel_wait_for_register(dev_priv,
1212 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
1213 1))
1214 DRM_ERROR("timeout waiting for DE PLL unlock\n");
1215
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001216 dev_priv->cdclk.hw.vco = 0;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001217}
1218
1219static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
1220{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001221 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk.hw.ref);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001222 u32 val;
1223
1224 val = I915_READ(BXT_DE_PLL_CTL);
1225 val &= ~BXT_DE_PLL_RATIO_MASK;
1226 val |= BXT_DE_PLL_RATIO(ratio);
1227 I915_WRITE(BXT_DE_PLL_CTL, val);
1228
1229 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
1230
1231 /* Timeout 200us */
1232 if (intel_wait_for_register(dev_priv,
1233 BXT_DE_PLL_ENABLE,
1234 BXT_DE_PLL_LOCK,
1235 BXT_DE_PLL_LOCK,
1236 1))
1237 DRM_ERROR("timeout waiting for DE PLL lock\n");
1238
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001239 dev_priv->cdclk.hw.vco = vco;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001240}
1241
Ville Syrjälä8f0cfa42017-01-20 20:21:57 +02001242static void bxt_set_cdclk(struct drm_i915_private *dev_priv,
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001243 const struct intel_cdclk_state *cdclk_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001244{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001245 int cdclk = cdclk_state->cdclk;
1246 int vco = cdclk_state->vco;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001247 u32 val, divider;
Ville Syrjälä8f0cfa42017-01-20 20:21:57 +02001248 int ret;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001249
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001250 /* cdclk = vco / 2 / div{1,1.5,2,4} */
1251 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
Ville Syrjälä2b584172017-10-24 12:52:07 +03001252 default:
1253 WARN_ON(cdclk != dev_priv->cdclk.hw.ref);
1254 WARN_ON(vco != 0);
1255 /* fall through */
1256 case 2:
1257 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001258 break;
1259 case 3:
1260 WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
1261 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
1262 break;
Ville Syrjälä2b584172017-10-24 12:52:07 +03001263 case 4:
1264 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001265 break;
Ville Syrjälä2b584172017-10-24 12:52:07 +03001266 case 8:
1267 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001268 break;
1269 }
1270
1271 /* Inform power controller of upcoming frequency change */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001272 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001273 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
1274 0x80000000);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001275 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001276
1277 if (ret) {
1278 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
1279 ret, cdclk);
1280 return;
1281 }
1282
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001283 if (dev_priv->cdclk.hw.vco != 0 &&
1284 dev_priv->cdclk.hw.vco != vco)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001285 bxt_de_pll_disable(dev_priv);
1286
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001287 if (dev_priv->cdclk.hw.vco != vco)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001288 bxt_de_pll_enable(dev_priv, vco);
1289
1290 val = divider | skl_cdclk_decimal(cdclk);
1291 /*
1292 * FIXME if only the cd2x divider needs changing, it could be done
1293 * without shutting off the pipe (if only one pipe is active).
1294 */
1295 val |= BXT_CDCLK_CD2X_PIPE_NONE;
1296 /*
1297 * Disable SSA Precharge when CD clock frequency < 500 MHz,
1298 * enable otherwise.
1299 */
1300 if (cdclk >= 500000)
1301 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
1302 I915_WRITE(CDCLK_CTL, val);
1303
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001304 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001305 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
1306 DIV_ROUND_UP(cdclk, 25000));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001307 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001308
1309 if (ret) {
1310 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
1311 ret, cdclk);
1312 return;
1313 }
1314
1315 intel_update_cdclk(dev_priv);
1316}
1317
1318static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
1319{
1320 u32 cdctl, expected;
1321
1322 intel_update_cdclk(dev_priv);
1323
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001324 if (dev_priv->cdclk.hw.vco == 0 ||
1325 dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.ref)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001326 goto sanitize;
1327
1328 /* DPLL okay; verify the cdclock
1329 *
1330 * Some BIOS versions leave an incorrect decimal frequency value and
1331 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
1332 * so sanitize this register.
1333 */
1334 cdctl = I915_READ(CDCLK_CTL);
1335 /*
1336 * Let's ignore the pipe field, since BIOS could have configured the
1337 * dividers both synching to an active pipe, or asynchronously
1338 * (PIPE_NONE).
1339 */
1340 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
1341
1342 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001343 skl_cdclk_decimal(dev_priv->cdclk.hw.cdclk);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001344 /*
1345 * Disable SSA Precharge when CD clock frequency < 500 MHz,
1346 * enable otherwise.
1347 */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001348 if (dev_priv->cdclk.hw.cdclk >= 500000)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001349 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
1350
1351 if (cdctl == expected)
1352 /* All well; nothing to sanitize */
1353 return;
1354
1355sanitize:
1356 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
1357
1358 /* force cdclk programming */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001359 dev_priv->cdclk.hw.cdclk = 0;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001360
1361 /* force full PLL disable + enable */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001362 dev_priv->cdclk.hw.vco = -1;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001363}
1364
1365/**
1366 * bxt_init_cdclk - Initialize CDCLK on BXT
1367 * @dev_priv: i915 device
1368 *
1369 * Initialize CDCLK for BXT and derivatives. This is generally
1370 * done only during the display core initialization sequence,
1371 * after which the DMC will take care of turning CDCLK off/on
1372 * as needed.
1373 */
1374void bxt_init_cdclk(struct drm_i915_private *dev_priv)
1375{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001376 struct intel_cdclk_state cdclk_state;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001377
1378 bxt_sanitize_cdclk(dev_priv);
1379
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001380 if (dev_priv->cdclk.hw.cdclk != 0 &&
1381 dev_priv->cdclk.hw.vco != 0)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001382 return;
1383
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001384 cdclk_state = dev_priv->cdclk.hw;
1385
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001386 /*
1387 * FIXME:
1388 * - The initial CDCLK needs to be read from VBT.
1389 * Need to make this change after VBT has changes for BXT.
1390 */
Ville Syrjälä8f0cfa42017-01-20 20:21:57 +02001391 if (IS_GEMINILAKE(dev_priv)) {
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001392 cdclk_state.cdclk = glk_calc_cdclk(0);
1393 cdclk_state.vco = glk_de_pll_vco(dev_priv, cdclk_state.cdclk);
Ville Syrjälä8f0cfa42017-01-20 20:21:57 +02001394 } else {
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001395 cdclk_state.cdclk = bxt_calc_cdclk(0);
1396 cdclk_state.vco = bxt_de_pll_vco(dev_priv, cdclk_state.cdclk);
Ville Syrjälä8f0cfa42017-01-20 20:21:57 +02001397 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001398
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001399 bxt_set_cdclk(dev_priv, &cdclk_state);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001400}
1401
1402/**
1403 * bxt_uninit_cdclk - Uninitialize CDCLK on BXT
1404 * @dev_priv: i915 device
1405 *
1406 * Uninitialize CDCLK for BXT and derivatives. This is done only
1407 * during the display core uninitialization sequence.
1408 */
1409void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
1410{
Ville Syrjälä83c5fda2017-01-20 20:22:01 +02001411 struct intel_cdclk_state cdclk_state = dev_priv->cdclk.hw;
1412
1413 cdclk_state.cdclk = cdclk_state.ref;
1414 cdclk_state.vco = 0;
1415
1416 bxt_set_cdclk(dev_priv, &cdclk_state);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001417}
1418
Ville Syrjäläd305e062017-08-30 21:57:03 +03001419static int cnl_calc_cdclk(int min_cdclk)
Rodrigo Vivid1999e92017-06-09 15:26:01 -07001420{
Ville Syrjäläd305e062017-08-30 21:57:03 +03001421 if (min_cdclk > 336000)
Rodrigo Vivid1999e92017-06-09 15:26:01 -07001422 return 528000;
Ville Syrjäläd305e062017-08-30 21:57:03 +03001423 else if (min_cdclk > 168000)
Rodrigo Vivid1999e92017-06-09 15:26:01 -07001424 return 336000;
1425 else
1426 return 168000;
1427}
1428
Ville Syrjälä945f2672017-06-09 15:25:58 -07001429static void cnl_cdclk_pll_update(struct drm_i915_private *dev_priv,
1430 struct intel_cdclk_state *cdclk_state)
1431{
1432 u32 val;
1433
1434 if (I915_READ(SKL_DSSM) & CNL_DSSM_CDCLK_PLL_REFCLK_24MHz)
1435 cdclk_state->ref = 24000;
1436 else
1437 cdclk_state->ref = 19200;
1438
1439 cdclk_state->vco = 0;
1440
1441 val = I915_READ(BXT_DE_PLL_ENABLE);
1442 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
1443 return;
1444
1445 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
1446 return;
1447
1448 cdclk_state->vco = (val & CNL_CDCLK_PLL_RATIO_MASK) * cdclk_state->ref;
1449}
1450
1451static void cnl_get_cdclk(struct drm_i915_private *dev_priv,
1452 struct intel_cdclk_state *cdclk_state)
1453{
1454 u32 divider;
1455 int div;
1456
1457 cnl_cdclk_pll_update(dev_priv, cdclk_state);
1458
1459 cdclk_state->cdclk = cdclk_state->ref;
1460
1461 if (cdclk_state->vco == 0)
1462 return;
1463
1464 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
1465
1466 switch (divider) {
1467 case BXT_CDCLK_CD2X_DIV_SEL_1:
1468 div = 2;
1469 break;
1470 case BXT_CDCLK_CD2X_DIV_SEL_2:
1471 div = 4;
1472 break;
1473 default:
1474 MISSING_CASE(divider);
1475 return;
1476 }
1477
1478 cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco, div);
1479}
1480
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001481static void cnl_cdclk_pll_disable(struct drm_i915_private *dev_priv)
1482{
1483 u32 val;
1484
1485 val = I915_READ(BXT_DE_PLL_ENABLE);
1486 val &= ~BXT_DE_PLL_PLL_ENABLE;
1487 I915_WRITE(BXT_DE_PLL_ENABLE, val);
1488
1489 /* Timeout 200us */
1490 if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) == 0, 1))
1491 DRM_ERROR("timout waiting for CDCLK PLL unlock\n");
1492
1493 dev_priv->cdclk.hw.vco = 0;
1494}
1495
1496static void cnl_cdclk_pll_enable(struct drm_i915_private *dev_priv, int vco)
1497{
1498 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk.hw.ref);
1499 u32 val;
1500
1501 val = CNL_CDCLK_PLL_RATIO(ratio);
1502 I915_WRITE(BXT_DE_PLL_ENABLE, val);
1503
1504 val |= BXT_DE_PLL_PLL_ENABLE;
1505 I915_WRITE(BXT_DE_PLL_ENABLE, val);
1506
1507 /* Timeout 200us */
1508 if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) != 0, 1))
1509 DRM_ERROR("timout waiting for CDCLK PLL lock\n");
1510
1511 dev_priv->cdclk.hw.vco = vco;
1512}
1513
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001514static void cnl_set_cdclk(struct drm_i915_private *dev_priv,
1515 const struct intel_cdclk_state *cdclk_state)
1516{
1517 int cdclk = cdclk_state->cdclk;
1518 int vco = cdclk_state->vco;
1519 u32 val, divider, pcu_ack;
1520 int ret;
1521
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001522 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001523 ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
1524 SKL_CDCLK_PREPARE_FOR_CHANGE,
1525 SKL_CDCLK_READY_FOR_CHANGE,
1526 SKL_CDCLK_READY_FOR_CHANGE, 3);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001527 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001528 if (ret) {
1529 DRM_ERROR("Failed to inform PCU about cdclk change (%d)\n",
1530 ret);
1531 return;
1532 }
1533
1534 /* cdclk = vco / 2 / div{1,2} */
1535 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001536 default:
1537 WARN_ON(cdclk != dev_priv->cdclk.hw.ref);
1538 WARN_ON(vco != 0);
Ville Syrjälä2b584172017-10-24 12:52:07 +03001539 /* fall through */
1540 case 2:
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001541 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
1542 break;
Ville Syrjälä2b584172017-10-24 12:52:07 +03001543 case 4:
1544 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
1545 break;
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001546 }
1547
1548 switch (cdclk) {
1549 case 528000:
1550 pcu_ack = 2;
1551 break;
1552 case 336000:
1553 pcu_ack = 1;
1554 break;
1555 case 168000:
1556 default:
1557 pcu_ack = 0;
1558 break;
1559 }
1560
1561 if (dev_priv->cdclk.hw.vco != 0 &&
1562 dev_priv->cdclk.hw.vco != vco)
1563 cnl_cdclk_pll_disable(dev_priv);
1564
1565 if (dev_priv->cdclk.hw.vco != vco)
1566 cnl_cdclk_pll_enable(dev_priv, vco);
1567
1568 val = divider | skl_cdclk_decimal(cdclk);
1569 /*
1570 * FIXME if only the cd2x divider needs changing, it could be done
1571 * without shutting off the pipe (if only one pipe is active).
1572 */
1573 val |= BXT_CDCLK_CD2X_PIPE_NONE;
1574 I915_WRITE(CDCLK_CTL, val);
1575
1576 /* inform PCU of the change */
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001577 mutex_lock(&dev_priv->pcu_lock);
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001578 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001579 mutex_unlock(&dev_priv->pcu_lock);
Ville Syrjäläef4f7a62017-06-09 15:25:59 -07001580
1581 intel_update_cdclk(dev_priv);
1582}
1583
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001584static int cnl_cdclk_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
1585{
1586 int ratio;
1587
1588 if (cdclk == dev_priv->cdclk.hw.ref)
1589 return 0;
1590
1591 switch (cdclk) {
1592 default:
1593 MISSING_CASE(cdclk);
Ville Syrjälä2b584172017-10-24 12:52:07 +03001594 /* fall through */
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001595 case 168000:
1596 case 336000:
1597 ratio = dev_priv->cdclk.hw.ref == 19200 ? 35 : 28;
1598 break;
1599 case 528000:
1600 ratio = dev_priv->cdclk.hw.ref == 19200 ? 55 : 44;
1601 break;
1602 }
1603
1604 return dev_priv->cdclk.hw.ref * ratio;
1605}
1606
1607static void cnl_sanitize_cdclk(struct drm_i915_private *dev_priv)
1608{
1609 u32 cdctl, expected;
1610
1611 intel_update_cdclk(dev_priv);
1612
1613 if (dev_priv->cdclk.hw.vco == 0 ||
1614 dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.ref)
1615 goto sanitize;
1616
1617 /* DPLL okay; verify the cdclock
1618 *
1619 * Some BIOS versions leave an incorrect decimal frequency value and
1620 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
1621 * so sanitize this register.
1622 */
1623 cdctl = I915_READ(CDCLK_CTL);
1624 /*
1625 * Let's ignore the pipe field, since BIOS could have configured the
1626 * dividers both synching to an active pipe, or asynchronously
1627 * (PIPE_NONE).
1628 */
1629 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
1630
1631 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
1632 skl_cdclk_decimal(dev_priv->cdclk.hw.cdclk);
1633
1634 if (cdctl == expected)
1635 /* All well; nothing to sanitize */
1636 return;
1637
1638sanitize:
1639 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
1640
1641 /* force cdclk programming */
1642 dev_priv->cdclk.hw.cdclk = 0;
1643
1644 /* force full PLL disable + enable */
1645 dev_priv->cdclk.hw.vco = -1;
1646}
1647
1648/**
1649 * cnl_init_cdclk - Initialize CDCLK on CNL
1650 * @dev_priv: i915 device
1651 *
1652 * Initialize CDCLK for CNL. This is generally
1653 * done only during the display core initialization sequence,
1654 * after which the DMC will take care of turning CDCLK off/on
1655 * as needed.
1656 */
1657void cnl_init_cdclk(struct drm_i915_private *dev_priv)
1658{
1659 struct intel_cdclk_state cdclk_state;
1660
1661 cnl_sanitize_cdclk(dev_priv);
1662
1663 if (dev_priv->cdclk.hw.cdclk != 0 &&
1664 dev_priv->cdclk.hw.vco != 0)
1665 return;
1666
1667 cdclk_state = dev_priv->cdclk.hw;
1668
Rodrigo Vivid1999e92017-06-09 15:26:01 -07001669 cdclk_state.cdclk = cnl_calc_cdclk(0);
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001670 cdclk_state.vco = cnl_cdclk_pll_vco(dev_priv, cdclk_state.cdclk);
1671
1672 cnl_set_cdclk(dev_priv, &cdclk_state);
1673}
1674
1675/**
1676 * cnl_uninit_cdclk - Uninitialize CDCLK on CNL
1677 * @dev_priv: i915 device
1678 *
1679 * Uninitialize CDCLK for CNL. This is done only
1680 * during the display core uninitialization sequence.
1681 */
1682void cnl_uninit_cdclk(struct drm_i915_private *dev_priv)
1683{
1684 struct intel_cdclk_state cdclk_state = dev_priv->cdclk.hw;
1685
1686 cdclk_state.cdclk = cdclk_state.ref;
1687 cdclk_state.vco = 0;
1688
1689 cnl_set_cdclk(dev_priv, &cdclk_state);
1690}
1691
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001692/**
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001693 * intel_cdclk_needs_modeset - Determine if two CDCLK states require a modeset on all pipes
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001694 * @a: first CDCLK state
1695 * @b: second CDCLK state
1696 *
1697 * Returns:
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001698 * True if the CDCLK states require pipes to be off during reprogramming, false if not.
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001699 */
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001700bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001701 const struct intel_cdclk_state *b)
1702{
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001703 return a->cdclk != b->cdclk ||
1704 a->vco != b->vco ||
1705 a->ref != b->ref;
1706}
1707
1708/**
1709 * intel_cdclk_changed - Determine if two CDCLK states are different
1710 * @a: first CDCLK state
1711 * @b: second CDCLK state
1712 *
1713 * Returns:
1714 * True if the CDCLK states don't match, false if they do.
1715 */
1716bool intel_cdclk_changed(const struct intel_cdclk_state *a,
1717 const struct intel_cdclk_state *b)
1718{
1719 return intel_cdclk_needs_modeset(a, b) ||
1720 a->voltage_level != b->voltage_level;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001721}
1722
Ville Syrjäläb0587e42017-01-26 21:52:01 +02001723/**
1724 * intel_set_cdclk - Push the CDCLK state to the hardware
1725 * @dev_priv: i915 device
1726 * @cdclk_state: new CDCLK state
1727 *
1728 * Program the hardware based on the passed in CDCLK state,
1729 * if necessary.
1730 */
1731void intel_set_cdclk(struct drm_i915_private *dev_priv,
1732 const struct intel_cdclk_state *cdclk_state)
1733{
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001734 if (!intel_cdclk_changed(&dev_priv->cdclk.hw, cdclk_state))
Ville Syrjäläb0587e42017-01-26 21:52:01 +02001735 return;
1736
1737 if (WARN_ON_ONCE(!dev_priv->display.set_cdclk))
1738 return;
1739
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001740 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz, VCO %d kHz, ref %d kHz, voltage_level %d\n",
Ville Syrjäläb0587e42017-01-26 21:52:01 +02001741 cdclk_state->cdclk, cdclk_state->vco,
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001742 cdclk_state->ref, cdclk_state->voltage_level);
Ville Syrjäläb0587e42017-01-26 21:52:01 +02001743
1744 dev_priv->display.set_cdclk(dev_priv, cdclk_state);
1745}
1746
Ville Syrjäläd305e062017-08-30 21:57:03 +03001747static int intel_pixel_rate_to_cdclk(struct drm_i915_private *dev_priv,
1748 int pixel_rate)
1749{
1750 if (INTEL_GEN(dev_priv) >= 10)
1751 /*
1752 * FIXME: Switch to DIV_ROUND_UP(pixel_rate, 2)
1753 * once DDI clock voltage requirements are
1754 * handled correctly.
1755 */
1756 return pixel_rate;
1757 else if (IS_GEMINILAKE(dev_priv))
1758 /*
1759 * FIXME: Avoid using a pixel clock that is more than 99% of the cdclk
1760 * as a temporary workaround. Use a higher cdclk instead. (Note that
1761 * intel_compute_max_dotclk() limits the max pixel clock to 99% of max
1762 * cdclk.)
1763 */
1764 return DIV_ROUND_UP(pixel_rate * 100, 2 * 99);
1765 else if (IS_GEN9(dev_priv) ||
1766 IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
1767 return pixel_rate;
1768 else if (IS_CHERRYVIEW(dev_priv))
1769 return DIV_ROUND_UP(pixel_rate * 100, 95);
1770 else
1771 return DIV_ROUND_UP(pixel_rate * 100, 90);
1772}
1773
1774int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001775{
1776 struct drm_i915_private *dev_priv =
1777 to_i915(crtc_state->base.crtc->dev);
Ville Syrjäläd305e062017-08-30 21:57:03 +03001778 int min_cdclk;
1779
1780 if (!crtc_state->base.enable)
1781 return 0;
1782
1783 min_cdclk = intel_pixel_rate_to_cdclk(dev_priv, crtc_state->pixel_rate);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001784
1785 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
1786 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläd305e062017-08-30 21:57:03 +03001787 min_cdclk = DIV_ROUND_UP(min_cdclk * 100, 95);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001788
Pandiyan, Dhinakaran78cfa582017-03-07 16:12:51 -08001789 /* BSpec says "Do not use DisplayPort with CDCLK less than 432 MHz,
1790 * audio enabled, port width x4, and link rate HBR2 (5.4 GHz), or else
1791 * there may be audio corruption or screen corruption." This cdclk
Ville Syrjäläd305e062017-08-30 21:57:03 +03001792 * restriction for GLK is 316.8 MHz.
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001793 */
1794 if (intel_crtc_has_dp_encoder(crtc_state) &&
1795 crtc_state->has_audio &&
1796 crtc_state->port_clock >= 540000 &&
Pandiyan, Dhinakaran78cfa582017-03-07 16:12:51 -08001797 crtc_state->lane_count == 4) {
Ville Syrjäläd305e062017-08-30 21:57:03 +03001798 if (IS_CANNONLAKE(dev_priv) || IS_GEMINILAKE(dev_priv)) {
1799 /* Display WA #1145: glk,cnl */
1800 min_cdclk = max(316800, min_cdclk);
1801 } else if (IS_GEN9(dev_priv) || IS_BROADWELL(dev_priv)) {
1802 /* Display WA #1144: skl,bxt */
1803 min_cdclk = max(432000, min_cdclk);
1804 }
Pandiyan, Dhinakaran78cfa582017-03-07 16:12:51 -08001805 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001806
Pandiyan, Dhinakaran8cbeb062017-03-14 15:45:56 -07001807 /* According to BSpec, "The CD clock frequency must be at least twice
1808 * the frequency of the Azalia BCLK." and BCLK is 96 MHz by default.
Pandiyan, Dhinakaran8cbeb062017-03-14 15:45:56 -07001809 */
Ville Syrjäläd305e062017-08-30 21:57:03 +03001810 if (crtc_state->has_audio && INTEL_GEN(dev_priv) >= 9)
1811 min_cdclk = max(2 * 96000, min_cdclk);
Pandiyan, Dhinakaran8cbeb062017-03-14 15:45:56 -07001812
Ville Syrjälä9c61de42017-07-10 22:33:47 +03001813 if (min_cdclk > dev_priv->max_cdclk_freq) {
1814 DRM_DEBUG_KMS("required cdclk (%d kHz) exceeds max (%d kHz)\n",
1815 min_cdclk, dev_priv->max_cdclk_freq);
1816 return -EINVAL;
1817 }
1818
Ville Syrjäläd305e062017-08-30 21:57:03 +03001819 return min_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001820}
1821
Ville Syrjäläd305e062017-08-30 21:57:03 +03001822static int intel_compute_min_cdclk(struct drm_atomic_state *state)
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001823{
1824 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
1825 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ville Syrjäläd305e062017-08-30 21:57:03 +03001826 struct intel_crtc *crtc;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001827 struct intel_crtc_state *crtc_state;
Ville Syrjälä9c61de42017-07-10 22:33:47 +03001828 int min_cdclk, i;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001829 enum pipe pipe;
1830
Ville Syrjäläd305e062017-08-30 21:57:03 +03001831 memcpy(intel_state->min_cdclk, dev_priv->min_cdclk,
1832 sizeof(intel_state->min_cdclk));
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001833
Ville Syrjälä9c61de42017-07-10 22:33:47 +03001834 for_each_new_intel_crtc_in_state(intel_state, crtc, crtc_state, i) {
1835 min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
1836 if (min_cdclk < 0)
1837 return min_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001838
Ville Syrjälä9c61de42017-07-10 22:33:47 +03001839 intel_state->min_cdclk[i] = min_cdclk;
1840 }
1841
1842 min_cdclk = 0;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001843 for_each_pipe(dev_priv, pipe)
Ville Syrjäläd305e062017-08-30 21:57:03 +03001844 min_cdclk = max(intel_state->min_cdclk[pipe], min_cdclk);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001845
Ville Syrjäläd305e062017-08-30 21:57:03 +03001846 return min_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001847}
1848
1849static int vlv_modeset_calc_cdclk(struct drm_atomic_state *state)
1850{
Ville Syrjälä3d5dbb12017-01-20 20:22:00 +02001851 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ville Syrjälä9c61de42017-07-10 22:33:47 +03001852 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
1853 int min_cdclk, cdclk;
1854
1855 min_cdclk = intel_compute_min_cdclk(state);
1856 if (min_cdclk < 0)
1857 return min_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001858
Ville Syrjäläd305e062017-08-30 21:57:03 +03001859 cdclk = vlv_calc_cdclk(dev_priv, min_cdclk);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001860
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001861 intel_state->cdclk.logical.cdclk = cdclk;
1862
1863 if (!intel_state->active_crtcs) {
1864 cdclk = vlv_calc_cdclk(dev_priv, 0);
1865
1866 intel_state->cdclk.actual.cdclk = cdclk;
1867 } else {
1868 intel_state->cdclk.actual =
1869 intel_state->cdclk.logical;
1870 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001871
1872 return 0;
1873}
1874
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001875static int bdw_modeset_calc_cdclk(struct drm_atomic_state *state)
1876{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001877 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ville Syrjälä9c61de42017-07-10 22:33:47 +03001878 int min_cdclk, cdclk;
1879
1880 min_cdclk = intel_compute_min_cdclk(state);
1881 if (min_cdclk < 0)
1882 return min_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001883
1884 /*
1885 * FIXME should also account for plane ratio
1886 * once 64bpp pixel formats are supported.
1887 */
Ville Syrjäläd305e062017-08-30 21:57:03 +03001888 cdclk = bdw_calc_cdclk(min_cdclk);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001889
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001890 intel_state->cdclk.logical.cdclk = cdclk;
1891
1892 if (!intel_state->active_crtcs) {
1893 cdclk = bdw_calc_cdclk(0);
1894
1895 intel_state->cdclk.actual.cdclk = cdclk;
1896 } else {
1897 intel_state->cdclk.actual =
1898 intel_state->cdclk.logical;
1899 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001900
1901 return 0;
1902}
1903
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001904static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
1905{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001906 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ville Syrjälä9c61de42017-07-10 22:33:47 +03001907 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
1908 int min_cdclk, cdclk, vco;
1909
1910 min_cdclk = intel_compute_min_cdclk(state);
1911 if (min_cdclk < 0)
1912 return min_cdclk;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001913
1914 vco = intel_state->cdclk.logical.vco;
1915 if (!vco)
1916 vco = dev_priv->skl_preferred_vco_freq;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001917
1918 /*
1919 * FIXME should also account for plane ratio
1920 * once 64bpp pixel formats are supported.
1921 */
Ville Syrjäläd305e062017-08-30 21:57:03 +03001922 cdclk = skl_calc_cdclk(min_cdclk, vco);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001923
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001924 intel_state->cdclk.logical.vco = vco;
1925 intel_state->cdclk.logical.cdclk = cdclk;
1926
1927 if (!intel_state->active_crtcs) {
1928 cdclk = skl_calc_cdclk(0, vco);
1929
1930 intel_state->cdclk.actual.vco = vco;
1931 intel_state->cdclk.actual.cdclk = cdclk;
1932 } else {
1933 intel_state->cdclk.actual =
1934 intel_state->cdclk.logical;
1935 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001936
1937 return 0;
1938}
1939
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001940static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
1941{
1942 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ville Syrjälä9c61de42017-07-10 22:33:47 +03001943 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
1944 int min_cdclk, cdclk, vco;
1945
1946 min_cdclk = intel_compute_min_cdclk(state);
1947 if (min_cdclk < 0)
1948 return min_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001949
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001950 if (IS_GEMINILAKE(dev_priv)) {
Ville Syrjäläd305e062017-08-30 21:57:03 +03001951 cdclk = glk_calc_cdclk(min_cdclk);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001952 vco = glk_de_pll_vco(dev_priv, cdclk);
1953 } else {
Ville Syrjäläd305e062017-08-30 21:57:03 +03001954 cdclk = bxt_calc_cdclk(min_cdclk);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001955 vco = bxt_de_pll_vco(dev_priv, cdclk);
1956 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001957
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001958 intel_state->cdclk.logical.vco = vco;
1959 intel_state->cdclk.logical.cdclk = cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001960
1961 if (!intel_state->active_crtcs) {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001962 if (IS_GEMINILAKE(dev_priv)) {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001963 cdclk = glk_calc_cdclk(0);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001964 vco = glk_de_pll_vco(dev_priv, cdclk);
1965 } else {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001966 cdclk = bxt_calc_cdclk(0);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001967 vco = bxt_de_pll_vco(dev_priv, cdclk);
1968 }
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001969
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001970 intel_state->cdclk.actual.vco = vco;
1971 intel_state->cdclk.actual.cdclk = cdclk;
1972 } else {
1973 intel_state->cdclk.actual =
1974 intel_state->cdclk.logical;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001975 }
1976
1977 return 0;
1978}
1979
Rodrigo Vivid1999e92017-06-09 15:26:01 -07001980static int cnl_modeset_calc_cdclk(struct drm_atomic_state *state)
1981{
1982 struct drm_i915_private *dev_priv = to_i915(state->dev);
Ville Syrjälä9c61de42017-07-10 22:33:47 +03001983 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
1984 int min_cdclk, cdclk, vco;
1985
1986 min_cdclk = intel_compute_min_cdclk(state);
1987 if (min_cdclk < 0)
1988 return min_cdclk;
Rodrigo Vivid1999e92017-06-09 15:26:01 -07001989
Ville Syrjäläd305e062017-08-30 21:57:03 +03001990 cdclk = cnl_calc_cdclk(min_cdclk);
Rodrigo Vivid1999e92017-06-09 15:26:01 -07001991 vco = cnl_cdclk_pll_vco(dev_priv, cdclk);
1992
Rodrigo Vivid1999e92017-06-09 15:26:01 -07001993 intel_state->cdclk.logical.vco = vco;
1994 intel_state->cdclk.logical.cdclk = cdclk;
1995
1996 if (!intel_state->active_crtcs) {
1997 cdclk = cnl_calc_cdclk(0);
1998 vco = cnl_cdclk_pll_vco(dev_priv, cdclk);
1999
2000 intel_state->cdclk.actual.vco = vco;
2001 intel_state->cdclk.actual.cdclk = cdclk;
2002 } else {
2003 intel_state->cdclk.actual =
2004 intel_state->cdclk.logical;
2005 }
2006
2007 return 0;
2008}
2009
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002010static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
2011{
2012 int max_cdclk_freq = dev_priv->max_cdclk_freq;
2013
Ville Syrjäläd305e062017-08-30 21:57:03 +03002014 if (INTEL_GEN(dev_priv) >= 10)
2015 /*
2016 * FIXME: Allow '2 * max_cdclk_freq'
2017 * once DDI clock voltage requirements are
2018 * handled correctly.
2019 */
2020 return max_cdclk_freq;
2021 else if (IS_GEMINILAKE(dev_priv))
Madhav Chauhan97f55ca2017-04-05 09:04:23 -04002022 /*
2023 * FIXME: Limiting to 99% as a temporary workaround. See
Ville Syrjäläd305e062017-08-30 21:57:03 +03002024 * intel_min_cdclk() for details.
Madhav Chauhan97f55ca2017-04-05 09:04:23 -04002025 */
2026 return 2 * max_cdclk_freq * 99 / 100;
Ville Syrjäläd305e062017-08-30 21:57:03 +03002027 else if (IS_GEN9(dev_priv) ||
2028 IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002029 return max_cdclk_freq;
2030 else if (IS_CHERRYVIEW(dev_priv))
2031 return max_cdclk_freq*95/100;
2032 else if (INTEL_INFO(dev_priv)->gen < 4)
2033 return 2*max_cdclk_freq*90/100;
2034 else
2035 return max_cdclk_freq*90/100;
2036}
2037
2038/**
2039 * intel_update_max_cdclk - Determine the maximum support CDCLK frequency
2040 * @dev_priv: i915 device
2041 *
2042 * Determine the maximum CDCLK frequency the platform supports, and also
2043 * derive the maximum dot clock frequency the maximum CDCLK frequency
2044 * allows.
2045 */
2046void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
2047{
Rodrigo Vivid1999e92017-06-09 15:26:01 -07002048 if (IS_CANNONLAKE(dev_priv)) {
2049 dev_priv->max_cdclk_freq = 528000;
2050 } else if (IS_GEN9_BC(dev_priv)) {
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002051 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
2052 int max_cdclk, vco;
2053
2054 vco = dev_priv->skl_preferred_vco_freq;
2055 WARN_ON(vco != 8100000 && vco != 8640000);
2056
2057 /*
2058 * Use the lower (vco 8640) cdclk values as a
2059 * first guess. skl_calc_cdclk() will correct it
2060 * if the preferred vco is 8100 instead.
2061 */
2062 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
2063 max_cdclk = 617143;
2064 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
2065 max_cdclk = 540000;
2066 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
2067 max_cdclk = 432000;
2068 else
2069 max_cdclk = 308571;
2070
2071 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
2072 } else if (IS_GEMINILAKE(dev_priv)) {
2073 dev_priv->max_cdclk_freq = 316800;
2074 } else if (IS_BROXTON(dev_priv)) {
2075 dev_priv->max_cdclk_freq = 624000;
2076 } else if (IS_BROADWELL(dev_priv)) {
2077 /*
2078 * FIXME with extra cooling we can allow
2079 * 540 MHz for ULX and 675 Mhz for ULT.
2080 * How can we know if extra cooling is
2081 * available? PCI ID, VTB, something else?
2082 */
2083 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
2084 dev_priv->max_cdclk_freq = 450000;
2085 else if (IS_BDW_ULX(dev_priv))
2086 dev_priv->max_cdclk_freq = 450000;
2087 else if (IS_BDW_ULT(dev_priv))
2088 dev_priv->max_cdclk_freq = 540000;
2089 else
2090 dev_priv->max_cdclk_freq = 675000;
2091 } else if (IS_CHERRYVIEW(dev_priv)) {
2092 dev_priv->max_cdclk_freq = 320000;
2093 } else if (IS_VALLEYVIEW(dev_priv)) {
2094 dev_priv->max_cdclk_freq = 400000;
2095 } else {
2096 /* otherwise assume cdclk is fixed */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002097 dev_priv->max_cdclk_freq = dev_priv->cdclk.hw.cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002098 }
2099
2100 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
2101
2102 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
2103 dev_priv->max_cdclk_freq);
2104
2105 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
2106 dev_priv->max_dotclk_freq);
2107}
2108
2109/**
2110 * intel_update_cdclk - Determine the current CDCLK frequency
2111 * @dev_priv: i915 device
2112 *
2113 * Determine the current CDCLK frequency.
2114 */
2115void intel_update_cdclk(struct drm_i915_private *dev_priv)
2116{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002117 dev_priv->display.get_cdclk(dev_priv, &dev_priv->cdclk.hw);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002118
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002119 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
2120 dev_priv->cdclk.hw.cdclk, dev_priv->cdclk.hw.vco,
2121 dev_priv->cdclk.hw.ref);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002122
2123 /*
2124 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
2125 * Programmng [sic] note: bit[9:2] should be programmed to the number
2126 * of cdclk that generates 4MHz reference clock freq which is used to
2127 * generate GMBus clock. This will vary with the cdclk freq.
2128 */
2129 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2130 I915_WRITE(GMBUSFREQ_VLV,
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002131 DIV_ROUND_UP(dev_priv->cdclk.hw.cdclk, 1000));
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002132}
2133
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07002134static int cnp_rawclk(struct drm_i915_private *dev_priv)
2135{
2136 u32 rawclk;
2137 int divider, fraction;
2138
2139 if (I915_READ(SFUSE_STRAP) & SFUSE_STRAP_RAW_FREQUENCY) {
2140 /* 24 MHz */
2141 divider = 24000;
2142 fraction = 0;
2143 } else {
2144 /* 19.2 MHz */
2145 divider = 19000;
2146 fraction = 200;
2147 }
2148
2149 rawclk = CNP_RAWCLK_DIV((divider / 1000) - 1);
2150 if (fraction)
2151 rawclk |= CNP_RAWCLK_FRAC(DIV_ROUND_CLOSEST(1000,
2152 fraction) - 1);
2153
2154 I915_WRITE(PCH_RAWCLK_FREQ, rawclk);
2155 return divider + fraction;
2156}
2157
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002158static int pch_rawclk(struct drm_i915_private *dev_priv)
2159{
2160 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
2161}
2162
2163static int vlv_hrawclk(struct drm_i915_private *dev_priv)
2164{
2165 /* RAWCLK_FREQ_VLV register updated from power well code */
2166 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
2167 CCK_DISPLAY_REF_CLOCK_CONTROL);
2168}
2169
2170static int g4x_hrawclk(struct drm_i915_private *dev_priv)
2171{
2172 uint32_t clkcfg;
2173
2174 /* hrawclock is 1/4 the FSB frequency */
2175 clkcfg = I915_READ(CLKCFG);
2176 switch (clkcfg & CLKCFG_FSB_MASK) {
2177 case CLKCFG_FSB_400:
2178 return 100000;
2179 case CLKCFG_FSB_533:
2180 return 133333;
2181 case CLKCFG_FSB_667:
2182 return 166667;
2183 case CLKCFG_FSB_800:
2184 return 200000;
2185 case CLKCFG_FSB_1067:
Ville Syrjälä6f381232017-05-04 21:15:30 +03002186 case CLKCFG_FSB_1067_ALT:
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002187 return 266667;
2188 case CLKCFG_FSB_1333:
Ville Syrjälä6f381232017-05-04 21:15:30 +03002189 case CLKCFG_FSB_1333_ALT:
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002190 return 333333;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002191 default:
2192 return 133333;
2193 }
2194}
2195
2196/**
2197 * intel_update_rawclk - Determine the current RAWCLK frequency
2198 * @dev_priv: i915 device
2199 *
2200 * Determine the current RAWCLK frequency. RAWCLK is a fixed
2201 * frequency clock so this needs to done only once.
2202 */
2203void intel_update_rawclk(struct drm_i915_private *dev_priv)
2204{
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07002205
2206 if (HAS_PCH_CNP(dev_priv))
2207 dev_priv->rawclk_freq = cnp_rawclk(dev_priv);
2208 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002209 dev_priv->rawclk_freq = pch_rawclk(dev_priv);
2210 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2211 dev_priv->rawclk_freq = vlv_hrawclk(dev_priv);
2212 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
2213 dev_priv->rawclk_freq = g4x_hrawclk(dev_priv);
2214 else
2215 /* no rawclk on other platforms, or no need to know it */
2216 return;
2217
2218 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
2219}
2220
2221/**
2222 * intel_init_cdclk_hooks - Initialize CDCLK related modesetting hooks
2223 * @dev_priv: i915 device
2224 */
2225void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv)
2226{
Ville Syrjäläb0587e42017-01-26 21:52:01 +02002227 if (IS_CHERRYVIEW(dev_priv)) {
2228 dev_priv->display.set_cdclk = chv_set_cdclk;
2229 dev_priv->display.modeset_calc_cdclk =
2230 vlv_modeset_calc_cdclk;
2231 } else if (IS_VALLEYVIEW(dev_priv)) {
2232 dev_priv->display.set_cdclk = vlv_set_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002233 dev_priv->display.modeset_calc_cdclk =
2234 vlv_modeset_calc_cdclk;
2235 } else if (IS_BROADWELL(dev_priv)) {
Ville Syrjäläb0587e42017-01-26 21:52:01 +02002236 dev_priv->display.set_cdclk = bdw_set_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002237 dev_priv->display.modeset_calc_cdclk =
2238 bdw_modeset_calc_cdclk;
2239 } else if (IS_GEN9_LP(dev_priv)) {
Ville Syrjäläb0587e42017-01-26 21:52:01 +02002240 dev_priv->display.set_cdclk = bxt_set_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002241 dev_priv->display.modeset_calc_cdclk =
2242 bxt_modeset_calc_cdclk;
2243 } else if (IS_GEN9_BC(dev_priv)) {
Ville Syrjäläb0587e42017-01-26 21:52:01 +02002244 dev_priv->display.set_cdclk = skl_set_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002245 dev_priv->display.modeset_calc_cdclk =
2246 skl_modeset_calc_cdclk;
Rodrigo Vivid1999e92017-06-09 15:26:01 -07002247 } else if (IS_CANNONLAKE(dev_priv)) {
2248 dev_priv->display.set_cdclk = cnl_set_cdclk;
2249 dev_priv->display.modeset_calc_cdclk =
2250 cnl_modeset_calc_cdclk;
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002251 }
2252
Ville Syrjälä945f2672017-06-09 15:25:58 -07002253 if (IS_CANNONLAKE(dev_priv))
2254 dev_priv->display.get_cdclk = cnl_get_cdclk;
2255 else if (IS_GEN9_BC(dev_priv))
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002256 dev_priv->display.get_cdclk = skl_get_cdclk;
2257 else if (IS_GEN9_LP(dev_priv))
2258 dev_priv->display.get_cdclk = bxt_get_cdclk;
2259 else if (IS_BROADWELL(dev_priv))
2260 dev_priv->display.get_cdclk = bdw_get_cdclk;
2261 else if (IS_HASWELL(dev_priv))
2262 dev_priv->display.get_cdclk = hsw_get_cdclk;
2263 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2264 dev_priv->display.get_cdclk = vlv_get_cdclk;
2265 else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
2266 dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
2267 else if (IS_GEN5(dev_priv))
2268 dev_priv->display.get_cdclk = fixed_450mhz_get_cdclk;
2269 else if (IS_GM45(dev_priv))
2270 dev_priv->display.get_cdclk = gm45_get_cdclk;
Paulo Zanoni6b9e4412017-02-20 17:00:41 -03002271 else if (IS_G45(dev_priv))
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02002272 dev_priv->display.get_cdclk = g33_get_cdclk;
2273 else if (IS_I965GM(dev_priv))
2274 dev_priv->display.get_cdclk = i965gm_get_cdclk;
2275 else if (IS_I965G(dev_priv))
2276 dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
2277 else if (IS_PINEVIEW(dev_priv))
2278 dev_priv->display.get_cdclk = pnv_get_cdclk;
2279 else if (IS_G33(dev_priv))
2280 dev_priv->display.get_cdclk = g33_get_cdclk;
2281 else if (IS_I945GM(dev_priv))
2282 dev_priv->display.get_cdclk = i945gm_get_cdclk;
2283 else if (IS_I945G(dev_priv))
2284 dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
2285 else if (IS_I915GM(dev_priv))
2286 dev_priv->display.get_cdclk = i915gm_get_cdclk;
2287 else if (IS_I915G(dev_priv))
2288 dev_priv->display.get_cdclk = fixed_333mhz_get_cdclk;
2289 else if (IS_I865G(dev_priv))
2290 dev_priv->display.get_cdclk = fixed_266mhz_get_cdclk;
2291 else if (IS_I85X(dev_priv))
2292 dev_priv->display.get_cdclk = i85x_get_cdclk;
2293 else if (IS_I845G(dev_priv))
2294 dev_priv->display.get_cdclk = fixed_200mhz_get_cdclk;
2295 else { /* 830 */
2296 WARN(!IS_I830(dev_priv),
2297 "Unknown platform. Assuming 133 MHz CDCLK\n");
2298 dev_priv->display.get_cdclk = fixed_133mhz_get_cdclk;
2299 }
2300}