blob: 5824ab46cb71ebdb32c1097e638aadbe02068e10 [file] [log] [blame]
Vineet Gupta9c575642013-01-18 15:12:24 +05301/*
Mischa Jonker0dd450f2013-11-07 14:55:11 +01002 * Linux performance counter support for ARC
3 *
Vineet Guptafb7c5722015-08-24 13:37:01 +03004 * Copyright (C) 2014-2015 Synopsys, Inc. (www.synopsys.com)
Mischa Jonker0dd450f2013-11-07 14:55:11 +01005 * Copyright (C) 2011-2013 Synopsys, Inc. (www.synopsys.com)
Vineet Gupta9c575642013-01-18 15:12:24 +05306 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 */
12
13#ifndef __ASM_PERF_EVENT_H
14#define __ASM_PERF_EVENT_H
15
Vineet Guptafb7c5722015-08-24 13:37:01 +030016/* Max number of counters that PCT block may ever have */
17#define ARC_PERF_MAX_COUNTERS 32
Mischa Jonker0dd450f2013-11-07 14:55:11 +010018
19#define ARC_REG_CC_BUILD 0xF6
20#define ARC_REG_CC_INDEX 0x240
21#define ARC_REG_CC_NAME0 0x241
22#define ARC_REG_CC_NAME1 0x242
23
24#define ARC_REG_PCT_BUILD 0xF5
25#define ARC_REG_PCT_COUNTL 0x250
26#define ARC_REG_PCT_COUNTH 0x251
27#define ARC_REG_PCT_SNAPL 0x252
28#define ARC_REG_PCT_SNAPH 0x253
29#define ARC_REG_PCT_CONFIG 0x254
30#define ARC_REG_PCT_CONTROL 0x255
31#define ARC_REG_PCT_INDEX 0x256
Alexey Brodkin36481cf2015-08-24 13:48:06 +030032#define ARC_REG_PCT_INT_CNTL 0x25C
33#define ARC_REG_PCT_INT_CNTH 0x25D
34#define ARC_REG_PCT_INT_CTRL 0x25E
35#define ARC_REG_PCT_INT_ACT 0x25F
Mischa Jonker0dd450f2013-11-07 14:55:11 +010036
Alexey Brodkine6b1d122015-08-24 13:53:36 +030037#define ARC_REG_PCT_CONFIG_USER (1 << 18) /* count in user mode */
38#define ARC_REG_PCT_CONFIG_KERN (1 << 19) /* count in kernel mode */
39
Mischa Jonker0dd450f2013-11-07 14:55:11 +010040#define ARC_REG_PCT_CONTROL_CC (1 << 16) /* clear counts */
41#define ARC_REG_PCT_CONTROL_SN (1 << 17) /* snapshot */
42
43struct arc_reg_pct_build {
44#ifdef CONFIG_CPU_BIG_ENDIAN
Alexey Brodkin36481cf2015-08-24 13:48:06 +030045 unsigned int m:8, c:8, r:5, i:1, s:2, v:8;
Mischa Jonker0dd450f2013-11-07 14:55:11 +010046#else
Alexey Brodkin36481cf2015-08-24 13:48:06 +030047 unsigned int v:8, s:2, i:1, r:5, c:8, m:8;
Mischa Jonker0dd450f2013-11-07 14:55:11 +010048#endif
49};
50
51struct arc_reg_cc_build {
52#ifdef CONFIG_CPU_BIG_ENDIAN
53 unsigned int c:16, r:8, v:8;
54#else
55 unsigned int v:8, r:8, c:16;
56#endif
57};
58
59#define PERF_COUNT_ARC_DCLM (PERF_COUNT_HW_MAX + 0)
60#define PERF_COUNT_ARC_DCSM (PERF_COUNT_HW_MAX + 1)
61#define PERF_COUNT_ARC_ICM (PERF_COUNT_HW_MAX + 2)
62#define PERF_COUNT_ARC_BPOK (PERF_COUNT_HW_MAX + 3)
63#define PERF_COUNT_ARC_EDTLB (PERF_COUNT_HW_MAX + 4)
64#define PERF_COUNT_ARC_EITLB (PERF_COUNT_HW_MAX + 5)
Vineet Gupta0a8a4762015-01-07 13:14:07 +053065#define PERF_COUNT_ARC_LDC (PERF_COUNT_HW_MAX + 6)
66#define PERF_COUNT_ARC_STC (PERF_COUNT_HW_MAX + 7)
67
68#define PERF_COUNT_ARC_HW_MAX (PERF_COUNT_HW_MAX + 8)
Mischa Jonker0dd450f2013-11-07 14:55:11 +010069
70/*
Vineet Guptabde80c22015-04-15 19:44:07 +053071 * Some ARC pct quirks:
Mischa Jonker0dd450f2013-11-07 14:55:11 +010072 *
73 * PERF_COUNT_HW_STALLED_CYCLES_BACKEND
74 * PERF_COUNT_HW_STALLED_CYCLES_FRONTEND
75 * The ARC 700 can either measure stalls per pipeline stage, or all stalls
76 * combined; for now we assign all stalls to STALLED_CYCLES_BACKEND
77 * and all pipeline flushes (e.g. caused by mispredicts, etc.) to
78 * STALLED_CYCLES_FRONTEND.
79 *
80 * We could start multiple performance counters and combine everything
81 * afterwards, but that makes it complicated.
82 *
83 * Note that I$ cache misses aren't counted by either of the two!
84 */
85
Vineet Guptabde80c22015-04-15 19:44:07 +053086/*
87 * ARC PCT has hardware conditions with fixed "names" but variable "indexes"
88 * (based on a specific RTL build)
89 * Below is the static map between perf generic/arc specific event_id and
90 * h/w condition names.
91 * At the time of probe, we loop thru each index and find it's name to
92 * complete the mapping of perf event_id to h/w index as latter is needed
93 * to program the counter really
94 */
Mischa Jonker0dd450f2013-11-07 14:55:11 +010095static const char * const arc_pmu_ev_hw_map[] = {
Vineet Guptabde80c22015-04-15 19:44:07 +053096 /* count cycles */
Mischa Jonker0dd450f2013-11-07 14:55:11 +010097 [PERF_COUNT_HW_CPU_CYCLES] = "crun",
98 [PERF_COUNT_HW_REF_CPU_CYCLES] = "crun",
99 [PERF_COUNT_HW_BUS_CYCLES] = "crun",
Vineet Guptabde80c22015-04-15 19:44:07 +0530100
Mischa Jonker0dd450f2013-11-07 14:55:11 +0100101 [PERF_COUNT_HW_STALLED_CYCLES_FRONTEND] = "bflush",
102 [PERF_COUNT_HW_STALLED_CYCLES_BACKEND] = "bstall",
Vineet Guptabde80c22015-04-15 19:44:07 +0530103
104 /* counts condition */
105 [PERF_COUNT_HW_INSTRUCTIONS] = "iall",
Vineet Gupta09074952015-08-19 17:23:58 +0530106 [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = "ijmp", /* Excludes ZOL jumps */
Vineet Guptabde80c22015-04-15 19:44:07 +0530107 [PERF_COUNT_ARC_BPOK] = "bpok", /* NP-NT, PT-T, PNT-NT */
108 [PERF_COUNT_HW_BRANCH_MISSES] = "bpfail", /* NP-T, PT-NT, PNT-T */
109
Vineet Gupta0a8a4762015-01-07 13:14:07 +0530110 [PERF_COUNT_ARC_LDC] = "imemrdc", /* Instr: mem read cached */
111 [PERF_COUNT_ARC_STC] = "imemwrc", /* Instr: mem write cached */
112
Vineet Guptabde80c22015-04-15 19:44:07 +0530113 [PERF_COUNT_ARC_DCLM] = "dclm", /* D-cache Load Miss */
114 [PERF_COUNT_ARC_DCSM] = "dcsm", /* D-cache Store Miss */
115 [PERF_COUNT_ARC_ICM] = "icm", /* I-cache Miss */
116 [PERF_COUNT_ARC_EDTLB] = "edtlb", /* D-TLB Miss */
117 [PERF_COUNT_ARC_EITLB] = "eitlb", /* I-TLB Miss */
Mischa Jonker0dd450f2013-11-07 14:55:11 +0100118};
119
120#define C(_x) PERF_COUNT_HW_CACHE_##_x
121#define CACHE_OP_UNSUPPORTED 0xffff
122
123static const unsigned arc_pmu_cache_map[C(MAX)][C(OP_MAX)][C(RESULT_MAX)] = {
124 [C(L1D)] = {
125 [C(OP_READ)] = {
Vineet Gupta0a8a4762015-01-07 13:14:07 +0530126 [C(RESULT_ACCESS)] = PERF_COUNT_ARC_LDC,
Mischa Jonker0dd450f2013-11-07 14:55:11 +0100127 [C(RESULT_MISS)] = PERF_COUNT_ARC_DCLM,
128 },
129 [C(OP_WRITE)] = {
Vineet Gupta0a8a4762015-01-07 13:14:07 +0530130 [C(RESULT_ACCESS)] = PERF_COUNT_ARC_STC,
Mischa Jonker0dd450f2013-11-07 14:55:11 +0100131 [C(RESULT_MISS)] = PERF_COUNT_ARC_DCSM,
132 },
133 [C(OP_PREFETCH)] = {
134 [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
135 [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
136 },
137 },
138 [C(L1I)] = {
139 [C(OP_READ)] = {
Vineet Gupta0a8a4762015-01-07 13:14:07 +0530140 [C(RESULT_ACCESS)] = PERF_COUNT_HW_INSTRUCTIONS,
Mischa Jonker0dd450f2013-11-07 14:55:11 +0100141 [C(RESULT_MISS)] = PERF_COUNT_ARC_ICM,
142 },
143 [C(OP_WRITE)] = {
144 [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
145 [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
146 },
147 [C(OP_PREFETCH)] = {
148 [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
149 [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
150 },
151 },
152 [C(LL)] = {
153 [C(OP_READ)] = {
154 [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
155 [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
156 },
157 [C(OP_WRITE)] = {
158 [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
159 [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
160 },
161 [C(OP_PREFETCH)] = {
162 [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
163 [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
164 },
165 },
166 [C(DTLB)] = {
167 [C(OP_READ)] = {
Vineet Gupta0a8a4762015-01-07 13:14:07 +0530168 [C(RESULT_ACCESS)] = PERF_COUNT_ARC_LDC,
Mischa Jonker0dd450f2013-11-07 14:55:11 +0100169 [C(RESULT_MISS)] = PERF_COUNT_ARC_EDTLB,
170 },
Vineet Gupta0a8a4762015-01-07 13:14:07 +0530171 /* DTLB LD/ST Miss not segregated by h/w*/
Mischa Jonker0dd450f2013-11-07 14:55:11 +0100172 [C(OP_WRITE)] = {
173 [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
174 [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
175 },
176 [C(OP_PREFETCH)] = {
177 [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
178 [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
179 },
180 },
181 [C(ITLB)] = {
182 [C(OP_READ)] = {
183 [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
184 [C(RESULT_MISS)] = PERF_COUNT_ARC_EITLB,
185 },
186 [C(OP_WRITE)] = {
187 [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
188 [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
189 },
190 [C(OP_PREFETCH)] = {
191 [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
192 [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
193 },
194 },
195 [C(BPU)] = {
196 [C(OP_READ)] = {
197 [C(RESULT_ACCESS)] = PERF_COUNT_HW_BRANCH_INSTRUCTIONS,
198 [C(RESULT_MISS)] = PERF_COUNT_HW_BRANCH_MISSES,
199 },
200 [C(OP_WRITE)] = {
201 [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
202 [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
203 },
204 [C(OP_PREFETCH)] = {
205 [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
206 [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
207 },
208 },
209 [C(NODE)] = {
210 [C(OP_READ)] = {
211 [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
212 [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
213 },
214 [C(OP_WRITE)] = {
215 [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
216 [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
217 },
218 [C(OP_PREFETCH)] = {
219 [C(RESULT_ACCESS)] = CACHE_OP_UNSUPPORTED,
220 [C(RESULT_MISS)] = CACHE_OP_UNSUPPORTED,
221 },
222 },
223};
224
Vineet Gupta9c575642013-01-18 15:12:24 +0530225#endif /* __ASM_PERF_EVENT_H */