blob: 8ef8090d0c9c02b847b66d2f397d617ad56b7afc [file] [log] [blame]
Sujith394cf0a2009-02-09 13:26:54 +05301/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Sujith394cf0a2009-02-09 13:26:54 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef EEPROM_H
18#define EEPROM_H
19
Felix Fietkau4ddfcd72010-12-12 00:51:08 +010020#define AR_EEPROM_MODAL_SPURS 5
21
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070022#include "../ath.h"
Johannes Bergd3236552009-04-20 14:31:42 +020023#include <net/cfg80211.h>
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -040024#include "ar9003_eeprom.h"
Bob Copeland3a702e42009-03-30 22:30:29 -040025
Sujith394cf0a2009-02-09 13:26:54 +053026#ifdef __BIG_ENDIAN
27#define AR5416_EEPROM_MAGIC 0x5aa5
28#else
29#define AR5416_EEPROM_MAGIC 0xa55a
30#endif
31
32#define CTRY_DEBUG 0x1ff
33#define CTRY_DEFAULT 0
34
35#define AR_EEPROM_EEPCAP_COMPRESS_DIS 0x0001
36#define AR_EEPROM_EEPCAP_AES_DIS 0x0002
37#define AR_EEPROM_EEPCAP_FASTFRAME_DIS 0x0004
38#define AR_EEPROM_EEPCAP_BURST_DIS 0x0008
39#define AR_EEPROM_EEPCAP_MAXQCU 0x01F0
40#define AR_EEPROM_EEPCAP_MAXQCU_S 4
41#define AR_EEPROM_EEPCAP_HEAVY_CLIP_EN 0x0200
42#define AR_EEPROM_EEPCAP_KC_ENTRIES 0xF000
43#define AR_EEPROM_EEPCAP_KC_ENTRIES_S 12
44
45#define AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND 0x0040
46#define AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN 0x0080
47#define AR_EEPROM_EEREGCAP_EN_KK_U2 0x0100
48#define AR_EEPROM_EEREGCAP_EN_KK_MIDBAND 0x0200
49#define AR_EEPROM_EEREGCAP_EN_KK_U1_ODD 0x0400
50#define AR_EEPROM_EEREGCAP_EN_KK_NEW_11A 0x0800
51
52#define AR_EEPROM_EEREGCAP_EN_KK_U1_ODD_PRE4_0 0x4000
53#define AR_EEPROM_EEREGCAP_EN_KK_NEW_11A_PRE4_0 0x8000
54
55#define AR5416_EEPROM_MAGIC_OFFSET 0x0
56#define AR5416_EEPROM_S 2
57#define AR5416_EEPROM_OFFSET 0x2000
58#define AR5416_EEPROM_MAX 0xae0
59
60#define AR5416_EEPROM_START_ADDR \
61 (AR_SREV_9100(ah)) ? 0x1fff1000 : 0x503f1200
62
63#define SD_NO_CTL 0xE0
64#define NO_CTL 0xff
Luis R. Rodriguez90487972010-08-30 19:26:33 -040065#define CTL_MODE_M 0xf
Sujith394cf0a2009-02-09 13:26:54 +053066#define CTL_11A 0
67#define CTL_11B 1
68#define CTL_11G 2
69#define CTL_2GHT20 5
70#define CTL_5GHT20 6
71#define CTL_2GHT40 7
72#define CTL_5GHT40 8
73
74#define EXT_ADDITIVE (0x8000)
75#define CTL_11A_EXT (CTL_11A | EXT_ADDITIVE)
76#define CTL_11G_EXT (CTL_11G | EXT_ADDITIVE)
77#define CTL_11B_EXT (CTL_11B | EXT_ADDITIVE)
78
79#define SUB_NUM_CTL_MODES_AT_5G_40 2
80#define SUB_NUM_CTL_MODES_AT_2G_40 3
81
Gabor Juhos6010e722012-04-16 22:22:49 +020082#define POWER_CORRECTION_FOR_TWO_CHAIN 6 /* 10*log10(2)*2 */
83#define POWER_CORRECTION_FOR_THREE_CHAIN 10 /* 10*log10(3)*2 */
Gabor Juhosea6f7922012-04-14 22:01:58 +020084
Sujithfec0de12009-02-12 10:06:43 +053085/*
86 * For AR9285 and later chipsets, the following bits are not being programmed
87 * in EEPROM and so need to be enabled always.
88 *
89 * Bit 0: en_fcc_mid
90 * Bit 1: en_jap_mid
91 * Bit 2: en_fcc_dfs_ht40
92 * Bit 3: en_jap_ht40
93 * Bit 4: en_jap_dfs_ht40
94 */
95#define AR9285_RDEXT_DEFAULT 0x1F
96
Sujith394cf0a2009-02-09 13:26:54 +053097#define ATH9K_POW_SM(_r, _s) (((_r) & 0x3f) << (_s))
98#define FREQ2FBIN(x, y) ((y) ? ((x) - 2300) : (((x) - 4800) / 5))
Rajkumar Manoharan420e2b12012-09-10 17:05:11 +053099#define FBIN2FREQ(x, y) ((y) ? (2300 + x) : (4800 + 5 * x))
Sujith394cf0a2009-02-09 13:26:54 +0530100#define ath9k_hw_use_flash(_ah) (!(_ah->ah_flags & AH_USE_EEPROM))
101
Sujith355363f2009-03-13 08:56:02 +0530102#define AR5416_VER_MASK (eep->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK)
Sujithd9ae96d2009-02-20 15:13:13 +0530103#define OLC_FOR_AR9280_20_LATER (AR_SREV_9280_20_OR_LATER(ah) && \
104 ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
Felix Fietkaua42acef2010-09-22 12:34:54 +0200105#define OLC_FOR_AR9287_10_LATER (AR_SREV_9287_11_OR_LATER(ah) && \
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530106 ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
Sujithd9ae96d2009-02-20 15:13:13 +0530107
Sujith394cf0a2009-02-09 13:26:54 +0530108#define EEP_RFSILENT_ENABLED 0x0001
109#define EEP_RFSILENT_ENABLED_S 0
110#define EEP_RFSILENT_POLARITY 0x0002
111#define EEP_RFSILENT_POLARITY_S 1
Sujith Manoharana4a29542012-09-10 09:20:03 +0530112#define EEP_RFSILENT_GPIO_SEL ((AR_SREV_9462(ah) || AR_SREV_9565(ah)) ? 0x00fc : 0x001c)
Sujith394cf0a2009-02-09 13:26:54 +0530113#define EEP_RFSILENT_GPIO_SEL_S 2
114
115#define AR5416_OPFLAGS_11A 0x01
116#define AR5416_OPFLAGS_11G 0x02
117#define AR5416_OPFLAGS_N_5G_HT40 0x04
118#define AR5416_OPFLAGS_N_2G_HT40 0x08
119#define AR5416_OPFLAGS_N_5G_HT20 0x10
120#define AR5416_OPFLAGS_N_2G_HT20 0x20
121
122#define AR5416_EEP_NO_BACK_VER 0x1
123#define AR5416_EEP_VER 0xE
124#define AR5416_EEP_VER_MINOR_MASK 0x0FFF
125#define AR5416_EEP_MINOR_VER_2 0x2
126#define AR5416_EEP_MINOR_VER_3 0x3
127#define AR5416_EEP_MINOR_VER_7 0x7
128#define AR5416_EEP_MINOR_VER_9 0x9
129#define AR5416_EEP_MINOR_VER_16 0x10
130#define AR5416_EEP_MINOR_VER_17 0x11
131#define AR5416_EEP_MINOR_VER_19 0x13
132#define AR5416_EEP_MINOR_VER_20 0x14
Senthil Balasubramaniane41f0bf2009-09-18 15:08:20 +0530133#define AR5416_EEP_MINOR_VER_21 0x15
Sujith06d0f062009-02-12 10:06:45 +0530134#define AR5416_EEP_MINOR_VER_22 0x16
Sujith394cf0a2009-02-09 13:26:54 +0530135
136#define AR5416_NUM_5G_CAL_PIERS 8
137#define AR5416_NUM_2G_CAL_PIERS 4
138#define AR5416_NUM_5G_20_TARGET_POWERS 8
139#define AR5416_NUM_5G_40_TARGET_POWERS 8
140#define AR5416_NUM_2G_CCK_TARGET_POWERS 3
141#define AR5416_NUM_2G_20_TARGET_POWERS 4
142#define AR5416_NUM_2G_40_TARGET_POWERS 4
143#define AR5416_NUM_CTLS 24
144#define AR5416_NUM_BAND_EDGES 8
145#define AR5416_NUM_PD_GAINS 4
146#define AR5416_PD_GAINS_IN_MASK 4
147#define AR5416_PD_GAIN_ICEPTS 5
Sujith394cf0a2009-02-09 13:26:54 +0530148#define AR5416_NUM_PDADC_VALUES 128
149#define AR5416_BCHAN_UNUSED 0xFF
150#define AR5416_MAX_PWR_RANGE_IN_HALF_DB 64
151#define AR5416_MAX_CHAINS 3
Luis R. Rodriguezdf23aca2010-04-15 17:39:11 -0400152#define AR9300_MAX_CHAINS 3
Senthil Balasubramaniane41f0bf2009-09-18 15:08:20 +0530153#define AR5416_PWR_TABLE_OFFSET_DB -5
Sujith394cf0a2009-02-09 13:26:54 +0530154
155/* Rx gain type values */
156#define AR5416_EEP_RXGAIN_23DB_BACKOFF 0
157#define AR5416_EEP_RXGAIN_13DB_BACKOFF 1
158#define AR5416_EEP_RXGAIN_ORIG 2
159
160/* Tx gain type values */
161#define AR5416_EEP_TXGAIN_ORIGINAL 0
162#define AR5416_EEP_TXGAIN_HIGH_POWER 1
163
Martin Blumenstingl81a834e2016-12-05 13:27:32 +0200164/* Endianness of EEPROM content */
165#define AR5416_EEPMISC_BIG_ENDIAN 0x01
166
Sujith394cf0a2009-02-09 13:26:54 +0530167#define AR5416_EEP4K_START_LOC 64
168#define AR5416_EEP4K_NUM_2G_CAL_PIERS 3
169#define AR5416_EEP4K_NUM_2G_CCK_TARGET_POWERS 3
170#define AR5416_EEP4K_NUM_2G_20_TARGET_POWERS 3
171#define AR5416_EEP4K_NUM_2G_40_TARGET_POWERS 3
172#define AR5416_EEP4K_NUM_CTLS 12
173#define AR5416_EEP4K_NUM_BAND_EDGES 4
174#define AR5416_EEP4K_NUM_PD_GAINS 2
Sujith394cf0a2009-02-09 13:26:54 +0530175#define AR5416_EEP4K_MAX_CHAINS 1
176
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530177#define AR9280_TX_GAIN_TABLE_SIZE 22
178
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530179#define AR9287_EEP_VER 0xE
180#define AR9287_EEP_VER_MINOR_MASK 0xFFF
181#define AR9287_EEP_MINOR_VER_1 0x1
182#define AR9287_EEP_MINOR_VER_2 0x2
183#define AR9287_EEP_MINOR_VER_3 0x3
184#define AR9287_EEP_MINOR_VER AR9287_EEP_MINOR_VER_3
185#define AR9287_EEP_MINOR_VER_b AR9287_EEP_MINOR_VER
186#define AR9287_EEP_NO_BACK_VER AR9287_EEP_MINOR_VER_1
187
188#define AR9287_EEP_START_LOC 128
Rajkumar Manoharanca6cff12010-08-13 18:36:40 +0530189#define AR9287_HTC_EEP_START_LOC 256
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530190#define AR9287_NUM_2G_CAL_PIERS 3
191#define AR9287_NUM_2G_CCK_TARGET_POWERS 3
192#define AR9287_NUM_2G_20_TARGET_POWERS 3
193#define AR9287_NUM_2G_40_TARGET_POWERS 3
194#define AR9287_NUM_CTLS 12
195#define AR9287_NUM_BAND_EDGES 4
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530196#define AR9287_PD_GAIN_ICEPTS 1
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530197#define AR9287_EEPMISC_WOW 0x02
198#define AR9287_MAX_CHAINS 2
199#define AR9287_ANT_16S 32
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530200
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530201#define AR9287_DATA_SZ 32
202
203#define AR9287_PWR_TABLE_OFFSET_DB -5
204
205#define AR9287_CHECKSUM_LOCATION (AR9287_EEP_START_LOC + 1)
206
Felix Fietkaue702ba12010-12-01 19:07:46 +0100207#define CTL_EDGE_TPOWER(_ctl) ((_ctl) & 0x3f)
208#define CTL_EDGE_FLAGS(_ctl) (((_ctl) >> 6) & 0x03)
209
Felix Fietkauf67e07e2010-12-01 19:07:47 +0100210#define LNA_CTL_BUF_MODE BIT(0)
211#define LNA_CTL_ISEL_LO BIT(1)
212#define LNA_CTL_ISEL_HI BIT(2)
213#define LNA_CTL_BUF_IN BIT(3)
214#define LNA_CTL_FEM_BAND BIT(4)
215#define LNA_CTL_LOCAL_BIAS BIT(5)
216#define LNA_CTL_FORCE_XPA BIT(6)
217#define LNA_CTL_USE_ANT1 BIT(7)
218
Sujith394cf0a2009-02-09 13:26:54 +0530219enum eeprom_param {
220 EEP_NFTHRESH_5,
221 EEP_NFTHRESH_2,
222 EEP_MAC_MSW,
223 EEP_MAC_MID,
224 EEP_MAC_LSW,
225 EEP_REG_0,
Sujith394cf0a2009-02-09 13:26:54 +0530226 EEP_OP_CAP,
227 EEP_OP_MODE,
228 EEP_RF_SILENT,
229 EEP_OB_5,
230 EEP_DB_5,
231 EEP_OB_2,
232 EEP_DB_2,
Sujith394cf0a2009-02-09 13:26:54 +0530233 EEP_TX_MASK,
234 EEP_RX_MASK,
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400235 EEP_FSTCLK_5G,
Sujith394cf0a2009-02-09 13:26:54 +0530236 EEP_RXGAIN_TYPE,
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530237 EEP_OL_PWRCTRL,
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400238 EEP_TXGAIN_TYPE,
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530239 EEP_RC_CHAIN_MASK,
Sujith394cf0a2009-02-09 13:26:54 +0530240 EEP_DAC_HPWR_5G,
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530241 EEP_FRAC_N_5G,
242 EEP_DEV_TYPE,
243 EEP_TEMPSENSE_SLOPE,
244 EEP_TEMPSENSE_SLOPE_PAL_ON,
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400245 EEP_PWR_TABLE_OFFSET,
Felix Fietkau49352502010-06-12 00:33:59 -0400246 EEP_PAPRD,
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -0700247 EEP_MODAL_VER,
248 EEP_ANT_DIV_CTL1,
Felix Fietkauca2c68c2011-10-08 20:06:20 +0200249 EEP_CHAIN_MASK_REDUCE,
250 EEP_ANTENNA_GAIN_2G,
Rajkumar Manoharandf222ed2011-11-08 14:19:32 +0530251 EEP_ANTENNA_GAIN_5G,
Sujith394cf0a2009-02-09 13:26:54 +0530252};
253
254enum ar5416_rates {
255 rate6mb, rate9mb, rate12mb, rate18mb,
256 rate24mb, rate36mb, rate48mb, rate54mb,
257 rate1l, rate2l, rate2s, rate5_5l,
258 rate5_5s, rate11l, rate11s, rateXr,
259 rateHt20_0, rateHt20_1, rateHt20_2, rateHt20_3,
260 rateHt20_4, rateHt20_5, rateHt20_6, rateHt20_7,
261 rateHt40_0, rateHt40_1, rateHt40_2, rateHt40_3,
262 rateHt40_4, rateHt40_5, rateHt40_6, rateHt40_7,
263 rateDupCck, rateDupOfdm, rateExtCck, rateExtOfdm,
264 Ar5416RateSize
265};
266
267enum ath9k_hal_freq_band {
268 ATH9K_HAL_FREQ_BAND_5GHZ = 0,
269 ATH9K_HAL_FREQ_BAND_2GHZ = 1
270};
271
272struct base_eep_header {
273 u16 length;
274 u16 checksum;
275 u16 version;
276 u8 opCapFlags;
277 u8 eepMisc;
278 u16 regDmn[2];
279 u8 macAddr[6];
280 u8 rxMask;
281 u8 txMask;
282 u16 rfSilent;
283 u16 blueToothOptions;
284 u16 deviceCap;
285 u32 binBuildNumber;
286 u8 deviceType;
287 u8 pwdclkind;
Felix Fietkau5b75d0f2010-04-26 15:04:34 -0400288 u8 fastClk5g;
289 u8 divChain;
Sujith394cf0a2009-02-09 13:26:54 +0530290 u8 rxGainType;
291 u8 dacHiPwrMode_5G;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530292 u8 openLoopPwrCntl;
Sujith394cf0a2009-02-09 13:26:54 +0530293 u8 dacLpMode;
294 u8 txGainType;
295 u8 rcChainMask;
296 u8 desiredScaleCCK;
Senthil Balasubramaniane41f0bf2009-09-18 15:08:20 +0530297 u8 pwr_table_offset;
Sujith06d0f062009-02-12 10:06:45 +0530298 u8 frac_n_5g;
299 u8 futureBase_3[21];
Sujith394cf0a2009-02-09 13:26:54 +0530300} __packed;
301
302struct base_eep_header_4k {
303 u16 length;
304 u16 checksum;
305 u16 version;
306 u8 opCapFlags;
307 u8 eepMisc;
308 u16 regDmn[2];
309 u8 macAddr[6];
310 u8 rxMask;
311 u8 txMask;
312 u16 rfSilent;
313 u16 blueToothOptions;
314 u16 deviceCap;
315 u32 binBuildNumber;
316 u8 deviceType;
Senthil Balasubramanian4e845162009-03-06 11:24:10 +0530317 u8 txGainType;
Sujith394cf0a2009-02-09 13:26:54 +0530318} __packed;
319
320
321struct spur_chan {
322 u16 spurChan;
323 u8 spurRangeLow;
324 u8 spurRangeHigh;
325} __packed;
326
327struct modal_eep_header {
328 u32 antCtrlChain[AR5416_MAX_CHAINS];
329 u32 antCtrlCommon;
330 u8 antennaGainCh[AR5416_MAX_CHAINS];
331 u8 switchSettling;
332 u8 txRxAttenCh[AR5416_MAX_CHAINS];
333 u8 rxTxMarginCh[AR5416_MAX_CHAINS];
334 u8 adcDesiredSize;
335 u8 pgaDesiredSize;
336 u8 xlnaGainCh[AR5416_MAX_CHAINS];
337 u8 txEndToXpaOff;
338 u8 txEndToRxOn;
339 u8 txFrameToXpaOn;
340 u8 thresh62;
341 u8 noiseFloorThreshCh[AR5416_MAX_CHAINS];
342 u8 xpdGain;
343 u8 xpd;
344 u8 iqCalICh[AR5416_MAX_CHAINS];
345 u8 iqCalQCh[AR5416_MAX_CHAINS];
346 u8 pdGainOverlap;
347 u8 ob;
348 u8 db;
349 u8 xpaBiasLvl;
350 u8 pwrDecreaseFor2Chain;
351 u8 pwrDecreaseFor3Chain;
352 u8 txFrameToDataStart;
353 u8 txFrameToPaOn;
354 u8 ht40PowerIncForPdadc;
355 u8 bswAtten[AR5416_MAX_CHAINS];
356 u8 bswMargin[AR5416_MAX_CHAINS];
357 u8 swSettleHt40;
358 u8 xatten2Db[AR5416_MAX_CHAINS];
359 u8 xatten2Margin[AR5416_MAX_CHAINS];
360 u8 ob_ch1;
361 u8 db_ch1;
Felix Fietkauf67e07e2010-12-01 19:07:47 +0100362 u8 lna_ctl;
Sujith394cf0a2009-02-09 13:26:54 +0530363 u8 miscBits;
364 u16 xpaBiasLvlFreq[3];
365 u8 futureModal[6];
366
Felix Fietkau4ddfcd72010-12-12 00:51:08 +0100367 struct spur_chan spurChans[AR_EEPROM_MODAL_SPURS];
Sujith394cf0a2009-02-09 13:26:54 +0530368} __packed;
369
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530370struct calDataPerFreqOpLoop {
371 u8 pwrPdg[2][5];
372 u8 vpdPdg[2][5];
373 u8 pcdac[2][5];
374 u8 empty[2][5];
375} __packed;
376
Sujith394cf0a2009-02-09 13:26:54 +0530377struct modal_eep_4k_header {
Sujithc16c9d02009-08-07 09:45:11 +0530378 u32 antCtrlChain[AR5416_EEP4K_MAX_CHAINS];
379 u32 antCtrlCommon;
380 u8 antennaGainCh[AR5416_EEP4K_MAX_CHAINS];
381 u8 switchSettling;
382 u8 txRxAttenCh[AR5416_EEP4K_MAX_CHAINS];
383 u8 rxTxMarginCh[AR5416_EEP4K_MAX_CHAINS];
384 u8 adcDesiredSize;
385 u8 pgaDesiredSize;
386 u8 xlnaGainCh[AR5416_EEP4K_MAX_CHAINS];
387 u8 txEndToXpaOff;
388 u8 txEndToRxOn;
389 u8 txFrameToXpaOn;
390 u8 thresh62;
391 u8 noiseFloorThreshCh[AR5416_EEP4K_MAX_CHAINS];
392 u8 xpdGain;
393 u8 xpd;
394 u8 iqCalICh[AR5416_EEP4K_MAX_CHAINS];
395 u8 iqCalQCh[AR5416_EEP4K_MAX_CHAINS];
396 u8 pdGainOverlap;
Sujith7f638452009-08-07 09:45:23 +0530397#ifdef __BIG_ENDIAN_BITFIELD
398 u8 ob_1:4, ob_0:4;
399 u8 db1_1:4, db1_0:4;
400#else
401 u8 ob_0:4, ob_1:4;
402 u8 db1_0:4, db1_1:4;
403#endif
Sujithc16c9d02009-08-07 09:45:11 +0530404 u8 xpaBiasLvl;
405 u8 txFrameToDataStart;
406 u8 txFrameToPaOn;
407 u8 ht40PowerIncForPdadc;
408 u8 bswAtten[AR5416_EEP4K_MAX_CHAINS];
409 u8 bswMargin[AR5416_EEP4K_MAX_CHAINS];
410 u8 swSettleHt40;
411 u8 xatten2Db[AR5416_EEP4K_MAX_CHAINS];
412 u8 xatten2Margin[AR5416_EEP4K_MAX_CHAINS];
Sujith7f638452009-08-07 09:45:23 +0530413#ifdef __BIG_ENDIAN_BITFIELD
414 u8 db2_1:4, db2_0:4;
415#else
416 u8 db2_0:4, db2_1:4;
417#endif
Sujithc16c9d02009-08-07 09:45:11 +0530418 u8 version;
Sujith7f638452009-08-07 09:45:23 +0530419#ifdef __BIG_ENDIAN_BITFIELD
420 u8 ob_3:4, ob_2:4;
421 u8 antdiv_ctl1:4, ob_4:4;
422 u8 db1_3:4, db1_2:4;
423 u8 antdiv_ctl2:4, db1_4:4;
424 u8 db2_2:4, db2_3:4;
425 u8 reserved:4, db2_4:4;
426#else
427 u8 ob_2:4, ob_3:4;
428 u8 ob_4:4, antdiv_ctl1:4;
429 u8 db1_2:4, db1_3:4;
430 u8 db1_4:4, antdiv_ctl2:4;
431 u8 db2_2:4, db2_3:4;
432 u8 db2_4:4, reserved:4;
433#endif
Rajkumar Manoharand88525e2011-04-06 21:42:52 +0530434 u8 tx_diversity;
435 u8 flc_pwr_thresh;
436 u8 bb_scale_smrt_antenna;
437#define EEP_4K_BB_DESIRED_SCALE_MASK 0x1f
438 u8 futureModal[1];
Felix Fietkau4ddfcd72010-12-12 00:51:08 +0100439 struct spur_chan spurChans[AR_EEPROM_MODAL_SPURS];
Sujith394cf0a2009-02-09 13:26:54 +0530440} __packed;
441
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530442struct base_eep_ar9287_header {
Sujithc16c9d02009-08-07 09:45:11 +0530443 u16 length;
444 u16 checksum;
445 u16 version;
446 u8 opCapFlags;
447 u8 eepMisc;
448 u16 regDmn[2];
449 u8 macAddr[6];
450 u8 rxMask;
451 u8 txMask;
452 u16 rfSilent;
453 u16 blueToothOptions;
454 u16 deviceCap;
455 u32 binBuildNumber;
456 u8 deviceType;
457 u8 openLoopPwrCntl;
458 int8_t pwrTableOffset;
459 int8_t tempSensSlope;
460 int8_t tempSensSlopePalOn;
461 u8 futureBase[29];
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530462} __packed;
463
464struct modal_eep_ar9287_header {
Sujithc16c9d02009-08-07 09:45:11 +0530465 u32 antCtrlChain[AR9287_MAX_CHAINS];
466 u32 antCtrlCommon;
467 int8_t antennaGainCh[AR9287_MAX_CHAINS];
468 u8 switchSettling;
469 u8 txRxAttenCh[AR9287_MAX_CHAINS];
470 u8 rxTxMarginCh[AR9287_MAX_CHAINS];
471 int8_t adcDesiredSize;
472 u8 txEndToXpaOff;
473 u8 txEndToRxOn;
474 u8 txFrameToXpaOn;
475 u8 thresh62;
476 int8_t noiseFloorThreshCh[AR9287_MAX_CHAINS];
477 u8 xpdGain;
478 u8 xpd;
479 int8_t iqCalICh[AR9287_MAX_CHAINS];
480 int8_t iqCalQCh[AR9287_MAX_CHAINS];
481 u8 pdGainOverlap;
482 u8 xpaBiasLvl;
483 u8 txFrameToDataStart;
484 u8 txFrameToPaOn;
485 u8 ht40PowerIncForPdadc;
486 u8 bswAtten[AR9287_MAX_CHAINS];
487 u8 bswMargin[AR9287_MAX_CHAINS];
488 u8 swSettleHt40;
489 u8 version;
490 u8 db1;
491 u8 db2;
492 u8 ob_cck;
493 u8 ob_psk;
494 u8 ob_qam;
495 u8 ob_pal_off;
496 u8 futureModal[30];
Felix Fietkau4ddfcd72010-12-12 00:51:08 +0100497 struct spur_chan spurChans[AR_EEPROM_MODAL_SPURS];
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530498} __packed;
499
Sujith394cf0a2009-02-09 13:26:54 +0530500struct cal_data_per_freq {
501 u8 pwrPdg[AR5416_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS];
502 u8 vpdPdg[AR5416_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS];
503} __packed;
504
505struct cal_data_per_freq_4k {
Felix Fietkau4ddfcd72010-12-12 00:51:08 +0100506 u8 pwrPdg[AR5416_EEP4K_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS];
507 u8 vpdPdg[AR5416_EEP4K_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS];
Sujith394cf0a2009-02-09 13:26:54 +0530508} __packed;
509
510struct cal_target_power_leg {
511 u8 bChannel;
512 u8 tPow2x[4];
513} __packed;
514
515struct cal_target_power_ht {
516 u8 bChannel;
517 u8 tPow2x[8];
518} __packed;
519
Sujith394cf0a2009-02-09 13:26:54 +0530520struct cal_ctl_edges {
521 u8 bChannel;
Felix Fietkaue702ba12010-12-01 19:07:46 +0100522 u8 ctl;
Sujith394cf0a2009-02-09 13:26:54 +0530523} __packed;
Sujith394cf0a2009-02-09 13:26:54 +0530524
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530525struct cal_data_op_loop_ar9287 {
526 u8 pwrPdg[2][5];
527 u8 vpdPdg[2][5];
528 u8 pcdac[2][5];
529 u8 empty[2][5];
530} __packed;
531
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530532struct cal_data_per_freq_ar9287 {
Felix Fietkau4ddfcd72010-12-12 00:51:08 +0100533 u8 pwrPdg[AR5416_NUM_PD_GAINS][AR9287_PD_GAIN_ICEPTS];
534 u8 vpdPdg[AR5416_NUM_PD_GAINS][AR9287_PD_GAIN_ICEPTS];
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530535} __packed;
536
537union cal_data_per_freq_ar9287_u {
538 struct cal_data_op_loop_ar9287 calDataOpen;
539 struct cal_data_per_freq_ar9287 calDataClose;
540} __packed;
541
542struct cal_ctl_data_ar9287 {
543 struct cal_ctl_edges
544 ctlEdges[AR9287_MAX_CHAINS][AR9287_NUM_BAND_EDGES];
545} __packed;
546
Sujith394cf0a2009-02-09 13:26:54 +0530547struct cal_ctl_data {
548 struct cal_ctl_edges
549 ctlEdges[AR5416_MAX_CHAINS][AR5416_NUM_BAND_EDGES];
550} __packed;
551
552struct cal_ctl_data_4k {
553 struct cal_ctl_edges
554 ctlEdges[AR5416_EEP4K_MAX_CHAINS][AR5416_EEP4K_NUM_BAND_EDGES];
555} __packed;
556
557struct ar5416_eeprom_def {
558 struct base_eep_header baseEepHeader;
559 u8 custData[64];
560 struct modal_eep_header modalHeader[2];
561 u8 calFreqPier5G[AR5416_NUM_5G_CAL_PIERS];
562 u8 calFreqPier2G[AR5416_NUM_2G_CAL_PIERS];
563 struct cal_data_per_freq
564 calPierData5G[AR5416_MAX_CHAINS][AR5416_NUM_5G_CAL_PIERS];
565 struct cal_data_per_freq
566 calPierData2G[AR5416_MAX_CHAINS][AR5416_NUM_2G_CAL_PIERS];
567 struct cal_target_power_leg
568 calTargetPower5G[AR5416_NUM_5G_20_TARGET_POWERS];
569 struct cal_target_power_ht
570 calTargetPower5GHT20[AR5416_NUM_5G_20_TARGET_POWERS];
571 struct cal_target_power_ht
572 calTargetPower5GHT40[AR5416_NUM_5G_40_TARGET_POWERS];
573 struct cal_target_power_leg
574 calTargetPowerCck[AR5416_NUM_2G_CCK_TARGET_POWERS];
575 struct cal_target_power_leg
576 calTargetPower2G[AR5416_NUM_2G_20_TARGET_POWERS];
577 struct cal_target_power_ht
578 calTargetPower2GHT20[AR5416_NUM_2G_20_TARGET_POWERS];
579 struct cal_target_power_ht
580 calTargetPower2GHT40[AR5416_NUM_2G_40_TARGET_POWERS];
581 u8 ctlIndex[AR5416_NUM_CTLS];
582 struct cal_ctl_data ctlData[AR5416_NUM_CTLS];
583 u8 padding;
584} __packed;
585
586struct ar5416_eeprom_4k {
587 struct base_eep_header_4k baseEepHeader;
588 u8 custData[20];
589 struct modal_eep_4k_header modalHeader;
590 u8 calFreqPier2G[AR5416_EEP4K_NUM_2G_CAL_PIERS];
591 struct cal_data_per_freq_4k
592 calPierData2G[AR5416_EEP4K_MAX_CHAINS][AR5416_EEP4K_NUM_2G_CAL_PIERS];
593 struct cal_target_power_leg
594 calTargetPowerCck[AR5416_EEP4K_NUM_2G_CCK_TARGET_POWERS];
595 struct cal_target_power_leg
596 calTargetPower2G[AR5416_EEP4K_NUM_2G_20_TARGET_POWERS];
597 struct cal_target_power_ht
598 calTargetPower2GHT20[AR5416_EEP4K_NUM_2G_20_TARGET_POWERS];
599 struct cal_target_power_ht
600 calTargetPower2GHT40[AR5416_EEP4K_NUM_2G_40_TARGET_POWERS];
601 u8 ctlIndex[AR5416_EEP4K_NUM_CTLS];
602 struct cal_ctl_data_4k ctlData[AR5416_EEP4K_NUM_CTLS];
603 u8 padding;
604} __packed;
605
Luis R. Rodriguez475f5982009-08-03 17:31:25 -0400606struct ar9287_eeprom {
Sujithc16c9d02009-08-07 09:45:11 +0530607 struct base_eep_ar9287_header baseEepHeader;
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530608 u8 custData[AR9287_DATA_SZ];
609 struct modal_eep_ar9287_header modalHeader;
610 u8 calFreqPier2G[AR9287_NUM_2G_CAL_PIERS];
611 union cal_data_per_freq_ar9287_u
Sujithc16c9d02009-08-07 09:45:11 +0530612 calPierData2G[AR9287_MAX_CHAINS][AR9287_NUM_2G_CAL_PIERS];
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530613 struct cal_target_power_leg
Sujithc16c9d02009-08-07 09:45:11 +0530614 calTargetPowerCck[AR9287_NUM_2G_CCK_TARGET_POWERS];
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530615 struct cal_target_power_leg
Sujithc16c9d02009-08-07 09:45:11 +0530616 calTargetPower2G[AR9287_NUM_2G_20_TARGET_POWERS];
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530617 struct cal_target_power_ht
Sujithc16c9d02009-08-07 09:45:11 +0530618 calTargetPower2GHT20[AR9287_NUM_2G_20_TARGET_POWERS];
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530619 struct cal_target_power_ht
Sujithc16c9d02009-08-07 09:45:11 +0530620 calTargetPower2GHT40[AR9287_NUM_2G_40_TARGET_POWERS];
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530621 u8 ctlIndex[AR9287_NUM_CTLS];
622 struct cal_ctl_data_ar9287 ctlData[AR9287_NUM_CTLS];
623 u8 padding;
624} __packed;
625
Sujith394cf0a2009-02-09 13:26:54 +0530626enum reg_ext_bitmap {
Senthil Balasubramanianebb90cf2009-09-18 15:07:33 +0530627 REG_EXT_FCC_MIDBAND = 0,
Sujith394cf0a2009-02-09 13:26:54 +0530628 REG_EXT_JAPAN_MIDBAND = 1,
629 REG_EXT_FCC_DFS_HT40 = 2,
630 REG_EXT_JAPAN_NONDFS_HT40 = 3,
631 REG_EXT_JAPAN_DFS_HT40 = 4
632};
633
634struct ath9k_country_entry {
635 u16 countryCode;
636 u16 regDmnEnum;
637 u16 regDmn5G;
638 u16 regDmn2G;
639 u8 isMultidomain;
640 u8 iso[3];
641};
642
Sujithe1537892009-02-09 13:27:15 +0530643struct eeprom_ops {
644 int (*check_eeprom)(struct ath_hw *hw);
645 u32 (*get_eeprom)(struct ath_hw *hw, enum eeprom_param param);
646 bool (*fill_eeprom)(struct ath_hw *hw);
Rajkumar Manoharan26526202011-07-29 17:38:08 +0530647 u32 (*dump_eeprom)(struct ath_hw *hw, bool dump_base_hdr, u8 *buf,
648 u32 len, u32 size);
Sujithe1537892009-02-09 13:27:15 +0530649 int (*get_eeprom_ver)(struct ath_hw *hw);
650 int (*get_eeprom_rev)(struct ath_hw *hw);
Sujithd6509152009-03-13 08:56:05 +0530651 void (*set_board_values)(struct ath_hw *hw, struct ath9k_channel *chan);
Sujithe1537892009-02-09 13:27:15 +0530652 void (*set_addac)(struct ath_hw *hw, struct ath9k_channel *chan);
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -0700653 void (*set_txpower)(struct ath_hw *hw, struct ath9k_channel *chan,
Sujithe1537892009-02-09 13:27:15 +0530654 u16 cfgCtl, u8 twiceAntennaReduction,
Felix Fietkauca2c68c2011-10-08 20:06:20 +0200655 u8 powerLimit, bool test);
Sujithe1537892009-02-09 13:27:15 +0530656 u16 (*get_spur_channel)(struct ath_hw *ah, u16 i, bool is2GHz);
Martin Blumenstingld8ec2e22016-12-05 13:27:34 +0200657 u8 (*get_eepmisc)(struct ath_hw *ah);
Sujithe1537892009-02-09 13:27:15 +0530658};
659
Sujith79d7f4b2010-06-01 15:14:06 +0530660void ath9k_hw_analog_shift_regwrite(struct ath_hw *ah, u32 reg, u32 val);
Sujithb5aec952009-08-07 09:45:15 +0530661void ath9k_hw_analog_shift_rmw(struct ath_hw *ah, u32 reg, u32 mask,
662 u32 shift, u32 val);
663int16_t ath9k_hw_interpolate(u16 target, u16 srcLeft, u16 srcRight,
664 int16_t targetLeft,
665 int16_t targetRight);
666bool ath9k_hw_get_lower_upper_index(u8 target, u8 *pList, u16 listSize,
667 u16 *indexL, u16 *indexR);
Gabor Juhos0e4b9f22012-12-10 15:30:27 +0100668bool ath9k_hw_nvram_read(struct ath_hw *ah, u32 off, u16 *data);
Martin Blumenstingl6fa658f2015-10-31 13:57:32 +0100669int ath9k_hw_nvram_swap_data(struct ath_hw *ah, bool *swap_needed, int size);
670bool ath9k_hw_nvram_validate_checksum(struct ath_hw *ah, int size);
671bool ath9k_hw_nvram_check_version(struct ath_hw *ah, int version, int minrev);
Sujith Manoharan04cf53f2011-01-04 13:17:28 +0530672void ath9k_hw_usb_gen_fill_eeprom(struct ath_hw *ah, u16 *eep_data,
673 int eep_start_loc, int size);
Sujithb5aec952009-08-07 09:45:15 +0530674void ath9k_hw_fill_vpd_table(u8 pwrMin, u8 pwrMax, u8 *pPwrList,
675 u8 *pVpdList, u16 numIntercepts,
676 u8 *pRetVpdList);
677void ath9k_hw_get_legacy_target_powers(struct ath_hw *ah,
678 struct ath9k_channel *chan,
679 struct cal_target_power_leg *powInfo,
680 u16 numChannels,
681 struct cal_target_power_leg *pNewPower,
682 u16 numRates, bool isExtTarget);
683void ath9k_hw_get_target_powers(struct ath_hw *ah,
684 struct ath9k_channel *chan,
685 struct cal_target_power_ht *powInfo,
686 u16 numChannels,
687 struct cal_target_power_ht *pNewPower,
688 u16 numRates, bool isHt40Target);
689u16 ath9k_hw_get_max_edge_power(u16 freq, struct cal_ctl_edges *pRdEdgesPower,
690 bool is2GHz, int num_band_edges);
Gabor Juhosea6f7922012-04-14 22:01:58 +0200691u16 ath9k_hw_get_scaled_power(struct ath_hw *ah, u16 power_limit,
692 u8 antenna_reduction);
Sujitha55f8582010-06-01 15:14:07 +0530693void ath9k_hw_update_regulatory_maxpower(struct ath_hw *ah);
Sujithb5aec952009-08-07 09:45:15 +0530694int ath9k_hw_eeprom_init(struct ath_hw *ah);
695
Felix Fietkau115277a2010-12-12 00:51:09 +0100696void ath9k_hw_get_gain_boundaries_pdadcs(struct ath_hw *ah,
697 struct ath9k_channel *chan,
698 void *pRawDataSet,
699 u8 *bChans, u16 availPiers,
700 u16 tPdGainOverlap,
701 u16 *pPdGainBoundaries, u8 *pPDADCValues,
702 u16 numXpdGains);
703
Gabor Juhos23bd7ce2012-04-16 22:46:31 +0200704static inline u16 ath9k_hw_fbin2freq(u8 fbin, bool is2GHz)
705{
706 if (fbin == AR5416_BCHAN_UNUSED)
707 return fbin;
708
709 return (u16) ((is2GHz) ? (2300 + fbin) : (4800 + 5 * fbin));
710}
711
Sujith394cf0a2009-02-09 13:26:54 +0530712#define ar5416_get_ntxchains(_txchainmask) \
Sujithf74df6f2009-02-09 13:27:24 +0530713 (((_txchainmask >> 2) & 1) + \
Sujith394cf0a2009-02-09 13:26:54 +0530714 ((_txchainmask >> 1) & 1) + (_txchainmask & 1))
715
Sujithb5aec952009-08-07 09:45:15 +0530716extern const struct eeprom_ops eep_def_ops;
717extern const struct eeprom_ops eep_4k_ops;
Luis R. Rodriguez0b8f6f2b12010-04-15 17:39:12 -0400718extern const struct eeprom_ops eep_ar9287_ops;
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400719extern const struct eeprom_ops eep_ar9287_ops;
720extern const struct eeprom_ops eep_ar9300_ops;
Sujith394cf0a2009-02-09 13:26:54 +0530721
722#endif /* EEPROM_H */