blob: 4cfb26152a58f5ccb90ff2433724f892c7347764 [file] [log] [blame]
Pierre Ossmand129bce2006-03-24 03:18:17 -08001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
Pierre Ossmand129bce2006-03-24 03:18:17 -08003 *
Pierre Ossmanb69c9052008-03-08 23:44:25 +01004 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
Pierre Ossmand129bce2006-03-24 03:18:17 -08005 *
6 * This program is free software; you can redistribute it and/or modify
Pierre Ossman643f7202006-09-30 23:27:52 -07007 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or (at
9 * your option) any later version.
Pierre Ossman84c46a52007-12-02 19:58:16 +010010 *
11 * Thanks to the following companies for their support:
12 *
13 * - JMicron (hardware and technical support)
Pierre Ossmand129bce2006-03-24 03:18:17 -080014 */
15
Pierre Ossmand129bce2006-03-24 03:18:17 -080016#include <linux/delay.h>
17#include <linux/highmem.h>
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +010018#include <linux/io.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040019#include <linux/module.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080020#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Ralf Baechle11763602007-10-23 20:42:11 +020022#include <linux/scatterlist.h>
Marek Szyprowski9bea3c82010-08-10 18:01:59 -070023#include <linux/regulator/consumer.h>
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030024#include <linux/pm_runtime.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080025
Pierre Ossman2f730fe2008-03-17 10:29:38 +010026#include <linux/leds.h>
27
Aries Lee22113ef2010-12-15 08:14:24 +010028#include <linux/mmc/mmc.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080029#include <linux/mmc/host.h>
Aaron Lu473b0952012-07-03 17:27:49 +080030#include <linux/mmc/card.h>
Corneliu Doban85cc1c32015-02-09 16:06:29 -080031#include <linux/mmc/sdio.h>
Guennadi Liakhovetskibec9d4e2012-09-17 16:45:10 +080032#include <linux/mmc/slot-gpio.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080033
Pierre Ossmand129bce2006-03-24 03:18:17 -080034#include "sdhci.h"
35
36#define DRIVER_NAME "sdhci"
Pierre Ossmand129bce2006-03-24 03:18:17 -080037
Pierre Ossmand129bce2006-03-24 03:18:17 -080038#define DBG(f, x...) \
Russell Kingc6563172006-03-29 09:30:20 +010039 pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
Pierre Ossmand129bce2006-03-24 03:18:17 -080040
Pierre Ossmanf9134312008-12-21 17:01:48 +010041#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
42 defined(CONFIG_MMC_SDHCI_MODULE))
43#define SDHCI_USE_LEDS_CLASS
44#endif
45
Arindam Nathb513ea22011-05-05 12:19:04 +053046#define MAX_TUNING_LOOP 40
47
Pierre Ossmandf673b22006-06-30 02:22:31 -070048static unsigned int debug_quirks = 0;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030049static unsigned int debug_quirks2;
Pierre Ossman67435272006-06-30 02:22:31 -070050
Pierre Ossmand129bce2006-03-24 03:18:17 -080051static void sdhci_finish_data(struct sdhci_host *);
52
Pierre Ossmand129bce2006-03-24 03:18:17 -080053static void sdhci_finish_command(struct sdhci_host *);
Girish K S069c9f12012-01-06 09:56:39 +053054static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
Kevin Liu52983382013-01-31 11:31:37 +080055static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
Haibo Chen348487c2014-12-09 17:04:05 +080056static int sdhci_pre_dma_transfer(struct sdhci_host *host,
Haibo Chend31911b2015-08-25 10:02:11 +080057 struct mmc_data *data);
Scott Branden04e079cf2015-03-10 11:35:10 -070058static int sdhci_do_get_cd(struct sdhci_host *host);
Pierre Ossmand129bce2006-03-24 03:18:17 -080059
Rafael J. Wysocki162d6f92014-12-05 03:05:33 +010060#ifdef CONFIG_PM
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030061static int sdhci_runtime_pm_get(struct sdhci_host *host);
62static int sdhci_runtime_pm_put(struct sdhci_host *host);
Adrian Hunterf0710a52013-05-06 12:17:32 +030063static void sdhci_runtime_pm_bus_on(struct sdhci_host *host);
64static void sdhci_runtime_pm_bus_off(struct sdhci_host *host);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030065#else
66static inline int sdhci_runtime_pm_get(struct sdhci_host *host)
67{
68 return 0;
69}
70static inline int sdhci_runtime_pm_put(struct sdhci_host *host)
71{
72 return 0;
73}
Adrian Hunterf0710a52013-05-06 12:17:32 +030074static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
75{
76}
77static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
78{
79}
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030080#endif
81
Pierre Ossmand129bce2006-03-24 03:18:17 -080082static void sdhci_dumpregs(struct sdhci_host *host)
83{
Girish K Sa3c76eb2011-10-11 11:44:09 +053084 pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
Philip Rakity412ab652010-09-22 15:25:13 -070085 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -080086
Girish K Sa3c76eb2011-10-11 11:44:09 +053087 pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030088 sdhci_readl(host, SDHCI_DMA_ADDRESS),
89 sdhci_readw(host, SDHCI_HOST_VERSION));
Girish K Sa3c76eb2011-10-11 11:44:09 +053090 pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030091 sdhci_readw(host, SDHCI_BLOCK_SIZE),
92 sdhci_readw(host, SDHCI_BLOCK_COUNT));
Girish K Sa3c76eb2011-10-11 11:44:09 +053093 pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030094 sdhci_readl(host, SDHCI_ARGUMENT),
95 sdhci_readw(host, SDHCI_TRANSFER_MODE));
Girish K Sa3c76eb2011-10-11 11:44:09 +053096 pr_debug(DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030097 sdhci_readl(host, SDHCI_PRESENT_STATE),
98 sdhci_readb(host, SDHCI_HOST_CONTROL));
Girish K Sa3c76eb2011-10-11 11:44:09 +053099 pr_debug(DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300100 sdhci_readb(host, SDHCI_POWER_CONTROL),
101 sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530102 pr_debug(DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300103 sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
104 sdhci_readw(host, SDHCI_CLOCK_CONTROL));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530105 pr_debug(DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300106 sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
107 sdhci_readl(host, SDHCI_INT_STATUS));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530108 pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300109 sdhci_readl(host, SDHCI_INT_ENABLE),
110 sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530111 pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300112 sdhci_readw(host, SDHCI_ACMD12_ERR),
113 sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530114 pr_debug(DRIVER_NAME ": Caps: 0x%08x | Caps_1: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300115 sdhci_readl(host, SDHCI_CAPABILITIES),
Philip Rakitye8120ad2010-11-30 00:55:23 -0500116 sdhci_readl(host, SDHCI_CAPABILITIES_1));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530117 pr_debug(DRIVER_NAME ": Cmd: 0x%08x | Max curr: 0x%08x\n",
Philip Rakitye8120ad2010-11-30 00:55:23 -0500118 sdhci_readw(host, SDHCI_COMMAND),
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300119 sdhci_readl(host, SDHCI_MAX_CURRENT));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530120 pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
Arindam Nathf2119df2011-05-05 12:18:57 +0530121 sdhci_readw(host, SDHCI_HOST_CONTROL2));
Pierre Ossmand129bce2006-03-24 03:18:17 -0800122
Adrian Huntere57a5f62014-11-04 12:42:46 +0200123 if (host->flags & SDHCI_USE_ADMA) {
124 if (host->flags & SDHCI_USE_64_BIT_DMA)
125 pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
126 readl(host->ioaddr + SDHCI_ADMA_ERROR),
127 readl(host->ioaddr + SDHCI_ADMA_ADDRESS_HI),
128 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
129 else
130 pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
131 readl(host->ioaddr + SDHCI_ADMA_ERROR),
132 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
133 }
Ben Dooksbe3f4ae2009-06-08 23:33:52 +0100134
Girish K Sa3c76eb2011-10-11 11:44:09 +0530135 pr_debug(DRIVER_NAME ": ===========================================\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800136}
137
138/*****************************************************************************\
139 * *
140 * Low level functions *
141 * *
142\*****************************************************************************/
143
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300144static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
145{
Russell King5b4f1f62014-04-25 12:57:02 +0100146 u32 present;
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300147
Adrian Hunterc79396c2011-12-27 15:48:42 +0200148 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
Daniel Drake87b87a32012-04-10 00:14:20 +0100149 (host->mmc->caps & MMC_CAP_NONREMOVABLE))
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300150 return;
151
Russell King5b4f1f62014-04-25 12:57:02 +0100152 if (enable) {
153 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
154 SDHCI_CARD_PRESENT;
Shawn Guod25928d2011-06-21 22:41:48 +0800155
Russell King5b4f1f62014-04-25 12:57:02 +0100156 host->ier |= present ? SDHCI_INT_CARD_REMOVE :
157 SDHCI_INT_CARD_INSERT;
158 } else {
159 host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
160 }
Russell Kingb537f942014-04-25 12:56:01 +0100161
162 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
163 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300164}
165
166static void sdhci_enable_card_detection(struct sdhci_host *host)
167{
168 sdhci_set_card_detection(host, true);
169}
170
171static void sdhci_disable_card_detection(struct sdhci_host *host)
172{
173 sdhci_set_card_detection(host, false);
174}
175
Russell King03231f92014-04-25 12:57:12 +0100176void sdhci_reset(struct sdhci_host *host, u8 mask)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800177{
Pierre Ossmane16514d82006-06-30 02:22:24 -0700178 unsigned long timeout;
Philip Rakity393c1a32011-01-21 11:26:40 -0800179
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300180 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800181
Adrian Hunterf0710a52013-05-06 12:17:32 +0300182 if (mask & SDHCI_RESET_ALL) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800183 host->clock = 0;
Adrian Hunterf0710a52013-05-06 12:17:32 +0300184 /* Reset-all turns off SD Bus Power */
185 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
186 sdhci_runtime_pm_bus_off(host);
187 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800188
Pierre Ossmane16514d82006-06-30 02:22:24 -0700189 /* Wait max 100 ms */
190 timeout = 100;
191
192 /* hw clears the bit when it's done */
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300193 while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
Pierre Ossmane16514d82006-06-30 02:22:24 -0700194 if (timeout == 0) {
Girish K Sa3c76eb2011-10-11 11:44:09 +0530195 pr_err("%s: Reset 0x%x never completed.\n",
Pierre Ossmane16514d82006-06-30 02:22:24 -0700196 mmc_hostname(host->mmc), (int)mask);
197 sdhci_dumpregs(host);
198 return;
199 }
200 timeout--;
201 mdelay(1);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800202 }
Russell King03231f92014-04-25 12:57:12 +0100203}
204EXPORT_SYMBOL_GPL(sdhci_reset);
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300205
Russell King03231f92014-04-25 12:57:12 +0100206static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
207{
208 if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
Ivan T. Ivanov135b0a22015-07-06 15:16:21 +0300209 if (!sdhci_do_get_cd(host))
Russell King03231f92014-04-25 12:57:12 +0100210 return;
211 }
212
213 host->ops->reset(host, mask);
Philip Rakity393c1a32011-01-21 11:26:40 -0800214
Russell Kingda91a8f2014-04-25 13:00:12 +0100215 if (mask & SDHCI_RESET_ALL) {
216 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
217 if (host->ops->enable_dma)
218 host->ops->enable_dma(host);
219 }
220
221 /* Resetting the controller clears many */
222 host->preset_enabled = false;
Shaohui Xie3abc1e802011-12-29 16:33:00 +0800223 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800224}
225
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800226static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);
227
228static void sdhci_init(struct sdhci_host *host, int soft)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800229{
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800230 if (soft)
Russell King03231f92014-04-25 12:57:12 +0100231 sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800232 else
Russell King03231f92014-04-25 12:57:12 +0100233 sdhci_do_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800234
Russell Kingb537f942014-04-25 12:56:01 +0100235 host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
236 SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
237 SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
238 SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
239 SDHCI_INT_RESPONSE;
240
241 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
242 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800243
244 if (soft) {
245 /* force clock reconfiguration */
246 host->clock = 0;
247 sdhci_set_ios(host->mmc, &host->mmc->ios);
248 }
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300249}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800250
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300251static void sdhci_reinit(struct sdhci_host *host)
252{
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800253 sdhci_init(host, 0);
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300254 sdhci_enable_card_detection(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800255}
256
257static void sdhci_activate_led(struct sdhci_host *host)
258{
259 u8 ctrl;
260
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300261 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800262 ctrl |= SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300263 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800264}
265
266static void sdhci_deactivate_led(struct sdhci_host *host)
267{
268 u8 ctrl;
269
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300270 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800271 ctrl &= ~SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300272 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800273}
274
Pierre Ossmanf9134312008-12-21 17:01:48 +0100275#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100276static void sdhci_led_control(struct led_classdev *led,
277 enum led_brightness brightness)
278{
279 struct sdhci_host *host = container_of(led, struct sdhci_host, led);
280 unsigned long flags;
281
282 spin_lock_irqsave(&host->lock, flags);
283
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300284 if (host->runtime_suspended)
285 goto out;
286
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100287 if (brightness == LED_OFF)
288 sdhci_deactivate_led(host);
289 else
290 sdhci_activate_led(host);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300291out:
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100292 spin_unlock_irqrestore(&host->lock, flags);
293}
294#endif
295
Pierre Ossmand129bce2006-03-24 03:18:17 -0800296/*****************************************************************************\
297 * *
298 * Core functions *
299 * *
300\*****************************************************************************/
301
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100302static void sdhci_read_block_pio(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800303{
Pierre Ossman76591502008-07-21 00:32:11 +0200304 unsigned long flags;
305 size_t blksize, len, chunk;
Steven Noonan7244b852008-10-01 01:50:25 -0700306 u32 uninitialized_var(scratch);
Pierre Ossman76591502008-07-21 00:32:11 +0200307 u8 *buf;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800308
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100309 DBG("PIO reading\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800310
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100311 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200312 chunk = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800313
Pierre Ossman76591502008-07-21 00:32:11 +0200314 local_irq_save(flags);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800315
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100316 while (blksize) {
Fabio Estevambf3a35a2015-05-09 18:44:51 -0300317 BUG_ON(!sg_miter_next(&host->sg_miter));
Pierre Ossmand129bce2006-03-24 03:18:17 -0800318
Pierre Ossman76591502008-07-21 00:32:11 +0200319 len = min(host->sg_miter.length, blksize);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800320
Pierre Ossman76591502008-07-21 00:32:11 +0200321 blksize -= len;
322 host->sg_miter.consumed = len;
Alex Dubov14d836e2007-04-13 19:04:38 +0200323
Pierre Ossman76591502008-07-21 00:32:11 +0200324 buf = host->sg_miter.addr;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800325
Pierre Ossman76591502008-07-21 00:32:11 +0200326 while (len) {
327 if (chunk == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300328 scratch = sdhci_readl(host, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200329 chunk = 4;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800330 }
Pierre Ossman76591502008-07-21 00:32:11 +0200331
332 *buf = scratch & 0xFF;
333
334 buf++;
335 scratch >>= 8;
336 chunk--;
337 len--;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800338 }
339 }
Pierre Ossman76591502008-07-21 00:32:11 +0200340
341 sg_miter_stop(&host->sg_miter);
342
343 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100344}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800345
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100346static void sdhci_write_block_pio(struct sdhci_host *host)
347{
Pierre Ossman76591502008-07-21 00:32:11 +0200348 unsigned long flags;
349 size_t blksize, len, chunk;
350 u32 scratch;
351 u8 *buf;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100352
353 DBG("PIO writing\n");
354
355 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200356 chunk = 0;
357 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100358
Pierre Ossman76591502008-07-21 00:32:11 +0200359 local_irq_save(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100360
361 while (blksize) {
Fabio Estevambf3a35a2015-05-09 18:44:51 -0300362 BUG_ON(!sg_miter_next(&host->sg_miter));
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100363
Pierre Ossman76591502008-07-21 00:32:11 +0200364 len = min(host->sg_miter.length, blksize);
Alex Dubov14d836e2007-04-13 19:04:38 +0200365
Pierre Ossman76591502008-07-21 00:32:11 +0200366 blksize -= len;
367 host->sg_miter.consumed = len;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100368
Pierre Ossman76591502008-07-21 00:32:11 +0200369 buf = host->sg_miter.addr;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100370
Pierre Ossman76591502008-07-21 00:32:11 +0200371 while (len) {
372 scratch |= (u32)*buf << (chunk * 8);
373
374 buf++;
375 chunk++;
376 len--;
377
378 if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300379 sdhci_writel(host, scratch, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200380 chunk = 0;
381 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100382 }
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100383 }
384 }
Pierre Ossman76591502008-07-21 00:32:11 +0200385
386 sg_miter_stop(&host->sg_miter);
387
388 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100389}
390
391static void sdhci_transfer_pio(struct sdhci_host *host)
392{
393 u32 mask;
394
395 BUG_ON(!host->data);
396
Pierre Ossman76591502008-07-21 00:32:11 +0200397 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100398 return;
399
400 if (host->data->flags & MMC_DATA_READ)
401 mask = SDHCI_DATA_AVAILABLE;
402 else
403 mask = SDHCI_SPACE_AVAILABLE;
404
Pierre Ossman4a3cba32008-07-29 00:11:16 +0200405 /*
406 * Some controllers (JMicron JMB38x) mess up the buffer bits
407 * for transfers < 4 bytes. As long as it is just one block,
408 * we can ignore the bits.
409 */
410 if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
411 (host->data->blocks == 1))
412 mask = ~0;
413
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300414 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Anton Vorontsov3e3bf202009-03-17 00:14:00 +0300415 if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
416 udelay(100);
417
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100418 if (host->data->flags & MMC_DATA_READ)
419 sdhci_read_block_pio(host);
420 else
421 sdhci_write_block_pio(host);
422
Pierre Ossman76591502008-07-21 00:32:11 +0200423 host->blocks--;
424 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100425 break;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100426 }
427
428 DBG("PIO transfer complete.\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800429}
430
Pierre Ossman2134a922008-06-28 18:28:51 +0200431static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
432{
433 local_irq_save(*flags);
Cong Wang482fce92011-11-27 13:27:00 +0800434 return kmap_atomic(sg_page(sg)) + sg->offset;
Pierre Ossman2134a922008-06-28 18:28:51 +0200435}
436
437static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
438{
Cong Wang482fce92011-11-27 13:27:00 +0800439 kunmap_atomic(buffer);
Pierre Ossman2134a922008-06-28 18:28:51 +0200440 local_irq_restore(*flags);
441}
442
Adrian Huntere57a5f62014-11-04 12:42:46 +0200443static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
444 dma_addr_t addr, int len, unsigned cmd)
Ben Dooks118cd172010-03-05 13:43:26 -0800445{
Adrian Huntere57a5f62014-11-04 12:42:46 +0200446 struct sdhci_adma2_64_desc *dma_desc = desc;
Ben Dooks118cd172010-03-05 13:43:26 -0800447
Adrian Huntere57a5f62014-11-04 12:42:46 +0200448 /* 32-bit and 64-bit descriptors have these members in same position */
Adrian Hunter05452302014-11-04 12:42:45 +0200449 dma_desc->cmd = cpu_to_le16(cmd);
450 dma_desc->len = cpu_to_le16(len);
Adrian Huntere57a5f62014-11-04 12:42:46 +0200451 dma_desc->addr_lo = cpu_to_le32((u32)addr);
452
453 if (host->flags & SDHCI_USE_64_BIT_DMA)
454 dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
Ben Dooks118cd172010-03-05 13:43:26 -0800455}
456
Adrian Hunterb5ffa672014-11-04 12:42:40 +0200457static void sdhci_adma_mark_end(void *desc)
458{
Adrian Huntere57a5f62014-11-04 12:42:46 +0200459 struct sdhci_adma2_64_desc *dma_desc = desc;
Adrian Hunterb5ffa672014-11-04 12:42:40 +0200460
Adrian Huntere57a5f62014-11-04 12:42:46 +0200461 /* 32-bit and 64-bit descriptors have 'cmd' in same position */
Adrian Hunter05452302014-11-04 12:42:45 +0200462 dma_desc->cmd |= cpu_to_le16(ADMA2_END);
Adrian Hunterb5ffa672014-11-04 12:42:40 +0200463}
464
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200465static int sdhci_adma_table_pre(struct sdhci_host *host,
Pierre Ossman2134a922008-06-28 18:28:51 +0200466 struct mmc_data *data)
467{
468 int direction;
469
Adrian Hunter1c3d5f62014-11-04 12:42:41 +0200470 void *desc;
471 void *align;
Pierre Ossman2134a922008-06-28 18:28:51 +0200472 dma_addr_t addr;
473 dma_addr_t align_addr;
474 int len, offset;
475
476 struct scatterlist *sg;
477 int i;
478 char *buffer;
479 unsigned long flags;
480
481 /*
482 * The spec does not specify endianness of descriptor table.
483 * We currently guess that it is LE.
484 */
485
486 if (data->flags & MMC_DATA_READ)
487 direction = DMA_FROM_DEVICE;
488 else
489 direction = DMA_TO_DEVICE;
490
Pierre Ossman2134a922008-06-28 18:28:51 +0200491 host->align_addr = dma_map_single(mmc_dev(host->mmc),
Adrian Hunter76fe3792014-11-04 12:42:42 +0200492 host->align_buffer, host->align_buffer_sz, direction);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700493 if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200494 goto fail;
Adrian Hunter76fe3792014-11-04 12:42:42 +0200495 BUG_ON(host->align_addr & host->align_mask);
Pierre Ossman2134a922008-06-28 18:28:51 +0200496
Haibo Chend31911b2015-08-25 10:02:11 +0800497 host->sg_count = sdhci_pre_dma_transfer(host, data);
Haibo Chen348487c2014-12-09 17:04:05 +0800498 if (host->sg_count < 0)
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200499 goto unmap_align;
Pierre Ossman2134a922008-06-28 18:28:51 +0200500
Adrian Hunter4efaa6f2014-11-04 12:42:39 +0200501 desc = host->adma_table;
Pierre Ossman2134a922008-06-28 18:28:51 +0200502 align = host->align_buffer;
503
504 align_addr = host->align_addr;
505
506 for_each_sg(data->sg, sg, host->sg_count, i) {
507 addr = sg_dma_address(sg);
508 len = sg_dma_len(sg);
509
510 /*
511 * The SDHCI specification states that ADMA
512 * addresses must be 32-bit aligned. If they
513 * aren't, then we use a bounce buffer for
514 * the (up to three) bytes that screw up the
515 * alignment.
516 */
Adrian Hunter76fe3792014-11-04 12:42:42 +0200517 offset = (host->align_sz - (addr & host->align_mask)) &
518 host->align_mask;
Pierre Ossman2134a922008-06-28 18:28:51 +0200519 if (offset) {
520 if (data->flags & MMC_DATA_WRITE) {
521 buffer = sdhci_kmap_atomic(sg, &flags);
522 memcpy(align, buffer, offset);
523 sdhci_kunmap_atomic(buffer, &flags);
524 }
525
Ben Dooks118cd172010-03-05 13:43:26 -0800526 /* tran, valid */
Adrian Huntere57a5f62014-11-04 12:42:46 +0200527 sdhci_adma_write_desc(host, desc, align_addr, offset,
Adrian Hunter739d46d2014-11-04 12:42:44 +0200528 ADMA2_TRAN_VALID);
Pierre Ossman2134a922008-06-28 18:28:51 +0200529
530 BUG_ON(offset > 65536);
531
Adrian Hunter76fe3792014-11-04 12:42:42 +0200532 align += host->align_sz;
533 align_addr += host->align_sz;
Pierre Ossman2134a922008-06-28 18:28:51 +0200534
Adrian Hunter76fe3792014-11-04 12:42:42 +0200535 desc += host->desc_sz;
Pierre Ossman2134a922008-06-28 18:28:51 +0200536
537 addr += offset;
538 len -= offset;
539 }
540
Pierre Ossman2134a922008-06-28 18:28:51 +0200541 BUG_ON(len > 65536);
542
Ben Dooks118cd172010-03-05 13:43:26 -0800543 /* tran, valid */
Adrian Huntere57a5f62014-11-04 12:42:46 +0200544 sdhci_adma_write_desc(host, desc, addr, len, ADMA2_TRAN_VALID);
Adrian Hunter76fe3792014-11-04 12:42:42 +0200545 desc += host->desc_sz;
Pierre Ossman2134a922008-06-28 18:28:51 +0200546
547 /*
548 * If this triggers then we have a calculation bug
549 * somewhere. :/
550 */
Adrian Hunter76fe3792014-11-04 12:42:42 +0200551 WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
Pierre Ossman2134a922008-06-28 18:28:51 +0200552 }
553
Thomas Abraham70764a92010-05-26 14:42:04 -0700554 if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
555 /*
556 * Mark the last descriptor as the terminating descriptor
557 */
Adrian Hunter4efaa6f2014-11-04 12:42:39 +0200558 if (desc != host->adma_table) {
Adrian Hunter76fe3792014-11-04 12:42:42 +0200559 desc -= host->desc_sz;
Adrian Hunterb5ffa672014-11-04 12:42:40 +0200560 sdhci_adma_mark_end(desc);
Thomas Abraham70764a92010-05-26 14:42:04 -0700561 }
562 } else {
563 /*
564 * Add a terminating entry.
565 */
Pierre Ossman2134a922008-06-28 18:28:51 +0200566
Thomas Abraham70764a92010-05-26 14:42:04 -0700567 /* nop, end, valid */
Adrian Huntere57a5f62014-11-04 12:42:46 +0200568 sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
Thomas Abraham70764a92010-05-26 14:42:04 -0700569 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200570
571 /*
572 * Resync align buffer as we might have changed it.
573 */
574 if (data->flags & MMC_DATA_WRITE) {
575 dma_sync_single_for_device(mmc_dev(host->mmc),
Adrian Hunter76fe3792014-11-04 12:42:42 +0200576 host->align_addr, host->align_buffer_sz, direction);
Pierre Ossman2134a922008-06-28 18:28:51 +0200577 }
578
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200579 return 0;
580
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200581unmap_align:
582 dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
Adrian Hunter76fe3792014-11-04 12:42:42 +0200583 host->align_buffer_sz, direction);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200584fail:
585 return -EINVAL;
Pierre Ossman2134a922008-06-28 18:28:51 +0200586}
587
588static void sdhci_adma_table_post(struct sdhci_host *host,
589 struct mmc_data *data)
590{
591 int direction;
592
593 struct scatterlist *sg;
594 int i, size;
Adrian Hunter1c3d5f62014-11-04 12:42:41 +0200595 void *align;
Pierre Ossman2134a922008-06-28 18:28:51 +0200596 char *buffer;
597 unsigned long flags;
Russell Kingde0b65a2014-04-25 12:58:29 +0100598 bool has_unaligned;
Pierre Ossman2134a922008-06-28 18:28:51 +0200599
600 if (data->flags & MMC_DATA_READ)
601 direction = DMA_FROM_DEVICE;
602 else
603 direction = DMA_TO_DEVICE;
604
Pierre Ossman2134a922008-06-28 18:28:51 +0200605 dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
Adrian Hunter76fe3792014-11-04 12:42:42 +0200606 host->align_buffer_sz, direction);
Pierre Ossman2134a922008-06-28 18:28:51 +0200607
Russell Kingde0b65a2014-04-25 12:58:29 +0100608 /* Do a quick scan of the SG list for any unaligned mappings */
609 has_unaligned = false;
610 for_each_sg(data->sg, sg, host->sg_count, i)
Adrian Hunter76fe3792014-11-04 12:42:42 +0200611 if (sg_dma_address(sg) & host->align_mask) {
Russell Kingde0b65a2014-04-25 12:58:29 +0100612 has_unaligned = true;
613 break;
614 }
615
616 if (has_unaligned && data->flags & MMC_DATA_READ) {
Pierre Ossman2134a922008-06-28 18:28:51 +0200617 dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
618 data->sg_len, direction);
619
620 align = host->align_buffer;
621
622 for_each_sg(data->sg, sg, host->sg_count, i) {
Adrian Hunter76fe3792014-11-04 12:42:42 +0200623 if (sg_dma_address(sg) & host->align_mask) {
624 size = host->align_sz -
625 (sg_dma_address(sg) & host->align_mask);
Pierre Ossman2134a922008-06-28 18:28:51 +0200626
627 buffer = sdhci_kmap_atomic(sg, &flags);
628 memcpy(buffer, align, size);
629 sdhci_kunmap_atomic(buffer, &flags);
630
Adrian Hunter76fe3792014-11-04 12:42:42 +0200631 align += host->align_sz;
Pierre Ossman2134a922008-06-28 18:28:51 +0200632 }
633 }
634 }
635
Haibo Chend31911b2015-08-25 10:02:11 +0800636 if (data->host_cookie == COOKIE_MAPPED) {
Haibo Chen348487c2014-12-09 17:04:05 +0800637 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
638 data->sg_len, direction);
Haibo Chend31911b2015-08-25 10:02:11 +0800639 data->host_cookie = COOKIE_UNMAPPED;
640 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200641}
642
Andrei Warkentina3c77782011-04-11 16:13:42 -0500643static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800644{
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700645 u8 count;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500646 struct mmc_data *data = cmd->data;
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700647 unsigned target_timeout, current_timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800648
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200649 /*
650 * If the host controller provides us with an incorrect timeout
651 * value, just skip the check and use 0xE. The hardware may take
652 * longer to time out, but that's much better than having a too-short
653 * timeout value.
654 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +0200655 if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200656 return 0xE;
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200657
Andrei Warkentina3c77782011-04-11 16:13:42 -0500658 /* Unspecified timeout, assume max */
Ulf Hansson1d4d7742014-01-08 15:06:08 +0100659 if (!data && !cmd->busy_timeout)
Andrei Warkentina3c77782011-04-11 16:13:42 -0500660 return 0xE;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800661
Andrei Warkentina3c77782011-04-11 16:13:42 -0500662 /* timeout in us */
663 if (!data)
Ulf Hansson1d4d7742014-01-08 15:06:08 +0100664 target_timeout = cmd->busy_timeout * 1000;
Andy Shevchenko78a2ca22011-08-03 18:35:59 +0300665 else {
666 target_timeout = data->timeout_ns / 1000;
667 if (host->clock)
668 target_timeout += data->timeout_clks / host->clock;
669 }
Anton Vorontsov81b39802009-09-22 16:45:13 -0700670
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700671 /*
672 * Figure out needed cycles.
673 * We do this in steps in order to fit inside a 32 bit int.
674 * The first step is the minimum timeout, which will have a
675 * minimum resolution of 6 bits:
676 * (1) 2^13*1000 > 2^22,
677 * (2) host->timeout_clk < 2^16
678 * =>
679 * (1) / (2) > 2^6
680 */
681 count = 0;
682 current_timeout = (1 << 13) * 1000 / host->timeout_clk;
683 while (current_timeout < target_timeout) {
684 count++;
685 current_timeout <<= 1;
686 if (count >= 0xF)
687 break;
688 }
689
690 if (count >= 0xF) {
Chris Ball09eeff52012-06-01 10:39:45 -0400691 DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
692 mmc_hostname(host->mmc), count, cmd->opcode);
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700693 count = 0xE;
694 }
695
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200696 return count;
697}
698
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300699static void sdhci_set_transfer_irqs(struct sdhci_host *host)
700{
701 u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
702 u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
703
704 if (host->flags & SDHCI_REQ_USE_DMA)
Russell Kingb537f942014-04-25 12:56:01 +0100705 host->ier = (host->ier & ~pio_irqs) | dma_irqs;
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300706 else
Russell Kingb537f942014-04-25 12:56:01 +0100707 host->ier = (host->ier & ~dma_irqs) | pio_irqs;
708
709 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
710 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300711}
712
Aisheng Dongb45e6682014-08-27 15:26:29 +0800713static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200714{
715 u8 count;
Aisheng Dongb45e6682014-08-27 15:26:29 +0800716
717 if (host->ops->set_timeout) {
718 host->ops->set_timeout(host, cmd);
719 } else {
720 count = sdhci_calc_timeout(host, cmd);
721 sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
722 }
723}
724
725static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
726{
Pierre Ossman2134a922008-06-28 18:28:51 +0200727 u8 ctrl;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500728 struct mmc_data *data = cmd->data;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200729 int ret;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200730
731 WARN_ON(host->data);
732
Aisheng Dongb45e6682014-08-27 15:26:29 +0800733 if (data || (cmd->flags & MMC_RSP_BUSY))
734 sdhci_set_timeout(host, cmd);
Andrei Warkentina3c77782011-04-11 16:13:42 -0500735
736 if (!data)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200737 return;
738
739 /* Sanity checks */
740 BUG_ON(data->blksz * data->blocks > 524288);
741 BUG_ON(data->blksz > host->mmc->max_blk_size);
742 BUG_ON(data->blocks > 65535);
743
744 host->data = data;
745 host->data_early = 0;
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400746 host->data->bytes_xfered = 0;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200747
Richard Röjforsa13abc72009-09-22 16:45:30 -0700748 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100749 host->flags |= SDHCI_REQ_USE_DMA;
750
Pierre Ossman2134a922008-06-28 18:28:51 +0200751 /*
752 * FIXME: This doesn't account for merging when mapping the
753 * scatterlist.
754 */
755 if (host->flags & SDHCI_REQ_USE_DMA) {
756 int broken, i;
757 struct scatterlist *sg;
758
759 broken = 0;
760 if (host->flags & SDHCI_USE_ADMA) {
761 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
762 broken = 1;
763 } else {
764 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
765 broken = 1;
766 }
767
768 if (unlikely(broken)) {
769 for_each_sg(data->sg, sg, data->sg_len, i) {
770 if (sg->length & 0x3) {
Marek Vasut2e4456f2015-11-18 10:47:02 +0100771 DBG("Reverting to PIO because of transfer size (%d)\n",
Pierre Ossman2134a922008-06-28 18:28:51 +0200772 sg->length);
773 host->flags &= ~SDHCI_REQ_USE_DMA;
774 break;
775 }
776 }
777 }
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100778 }
779
780 /*
781 * The assumption here being that alignment is the same after
782 * translation to device address space.
783 */
Pierre Ossman2134a922008-06-28 18:28:51 +0200784 if (host->flags & SDHCI_REQ_USE_DMA) {
785 int broken, i;
786 struct scatterlist *sg;
787
788 broken = 0;
789 if (host->flags & SDHCI_USE_ADMA) {
790 /*
791 * As we use 3 byte chunks to work around
792 * alignment problems, we need to check this
793 * quirk.
794 */
795 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
796 broken = 1;
797 } else {
798 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
799 broken = 1;
800 }
801
802 if (unlikely(broken)) {
803 for_each_sg(data->sg, sg, data->sg_len, i) {
804 if (sg->offset & 0x3) {
Marek Vasut2e4456f2015-11-18 10:47:02 +0100805 DBG("Reverting to PIO because of bad alignment\n");
Pierre Ossman2134a922008-06-28 18:28:51 +0200806 host->flags &= ~SDHCI_REQ_USE_DMA;
807 break;
808 }
809 }
810 }
811 }
812
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200813 if (host->flags & SDHCI_REQ_USE_DMA) {
814 if (host->flags & SDHCI_USE_ADMA) {
815 ret = sdhci_adma_table_pre(host, data);
816 if (ret) {
817 /*
818 * This only happens when someone fed
819 * us an invalid request.
820 */
821 WARN_ON(1);
Pierre Ossmanebd6d352008-07-29 00:45:51 +0200822 host->flags &= ~SDHCI_REQ_USE_DMA;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200823 } else {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300824 sdhci_writel(host, host->adma_addr,
825 SDHCI_ADMA_ADDRESS);
Adrian Huntere57a5f62014-11-04 12:42:46 +0200826 if (host->flags & SDHCI_USE_64_BIT_DMA)
827 sdhci_writel(host,
828 (u64)host->adma_addr >> 32,
829 SDHCI_ADMA_ADDRESS_HI);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200830 }
831 } else {
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300832 int sg_cnt;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200833
Haibo Chend31911b2015-08-25 10:02:11 +0800834 sg_cnt = sdhci_pre_dma_transfer(host, data);
Jiri Slaby62a7f362015-06-12 11:45:02 +0200835 if (sg_cnt <= 0) {
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200836 /*
837 * This only happens when someone fed
838 * us an invalid request.
839 */
840 WARN_ON(1);
Pierre Ossmanebd6d352008-07-29 00:45:51 +0200841 host->flags &= ~SDHCI_REQ_USE_DMA;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200842 } else {
Pierre Ossman719a61b2008-07-22 13:23:23 +0200843 WARN_ON(sg_cnt != 1);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300844 sdhci_writel(host, sg_dma_address(data->sg),
845 SDHCI_DMA_ADDRESS);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200846 }
847 }
848 }
849
Pierre Ossman2134a922008-06-28 18:28:51 +0200850 /*
851 * Always adjust the DMA selection as some controllers
852 * (e.g. JMicron) can't do PIO properly when the selection
853 * is ADMA.
854 */
855 if (host->version >= SDHCI_SPEC_200) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300856 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossman2134a922008-06-28 18:28:51 +0200857 ctrl &= ~SDHCI_CTRL_DMA_MASK;
858 if ((host->flags & SDHCI_REQ_USE_DMA) &&
Adrian Huntere57a5f62014-11-04 12:42:46 +0200859 (host->flags & SDHCI_USE_ADMA)) {
860 if (host->flags & SDHCI_USE_64_BIT_DMA)
861 ctrl |= SDHCI_CTRL_ADMA64;
862 else
863 ctrl |= SDHCI_CTRL_ADMA32;
864 } else {
Pierre Ossman2134a922008-06-28 18:28:51 +0200865 ctrl |= SDHCI_CTRL_SDMA;
Adrian Huntere57a5f62014-11-04 12:42:46 +0200866 }
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300867 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100868 }
869
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200870 if (!(host->flags & SDHCI_REQ_USE_DMA)) {
Sebastian Andrzej Siewiorda60a912009-06-18 09:33:32 +0200871 int flags;
872
873 flags = SG_MITER_ATOMIC;
874 if (host->data->flags & MMC_DATA_READ)
875 flags |= SG_MITER_TO_SG;
876 else
877 flags |= SG_MITER_FROM_SG;
878 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
Pierre Ossman76591502008-07-21 00:32:11 +0200879 host->blocks = data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800880 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700881
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300882 sdhci_set_transfer_irqs(host);
883
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400884 /* Set the DMA boundary value and block size */
885 sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
886 data->blksz), SDHCI_BLOCK_SIZE);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300887 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700888}
889
890static void sdhci_set_transfer_mode(struct sdhci_host *host,
Andrei Warkentine89d4562011-05-23 15:06:37 -0500891 struct mmc_command *cmd)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700892{
Vincent Yangd3fc5d72015-01-20 16:05:17 +0800893 u16 mode = 0;
Andrei Warkentine89d4562011-05-23 15:06:37 -0500894 struct mmc_data *data = cmd->data;
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700895
Dong Aisheng2b558c12013-10-30 22:09:48 +0800896 if (data == NULL) {
Vincent Wan9b8ffea2014-11-05 14:09:00 +0800897 if (host->quirks2 &
898 SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
899 sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
900 } else {
Dong Aisheng2b558c12013-10-30 22:09:48 +0800901 /* clear Auto CMD settings for no data CMDs */
Vincent Wan9b8ffea2014-11-05 14:09:00 +0800902 mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
903 sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
Dong Aisheng2b558c12013-10-30 22:09:48 +0800904 SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
Vincent Wan9b8ffea2014-11-05 14:09:00 +0800905 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700906 return;
Dong Aisheng2b558c12013-10-30 22:09:48 +0800907 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700908
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200909 WARN_ON(!host->data);
910
Vincent Yangd3fc5d72015-01-20 16:05:17 +0800911 if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
912 mode = SDHCI_TRNS_BLK_CNT_EN;
913
Andrei Warkentine89d4562011-05-23 15:06:37 -0500914 if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
Vincent Yangd3fc5d72015-01-20 16:05:17 +0800915 mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
Andrei Warkentine89d4562011-05-23 15:06:37 -0500916 /*
917 * If we are sending CMD23, CMD12 never gets sent
918 * on successful completion (so no Auto-CMD12).
919 */
Corneliu Doban85cc1c32015-02-09 16:06:29 -0800920 if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
921 (cmd->opcode != SD_IO_RW_EXTENDED))
Andrei Warkentine89d4562011-05-23 15:06:37 -0500922 mode |= SDHCI_TRNS_AUTO_CMD12;
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500923 else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
924 mode |= SDHCI_TRNS_AUTO_CMD23;
925 sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
926 }
Jerry Huangc4512f72010-08-10 18:01:59 -0700927 }
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500928
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700929 if (data->flags & MMC_DATA_READ)
930 mode |= SDHCI_TRNS_READ;
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100931 if (host->flags & SDHCI_REQ_USE_DMA)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700932 mode |= SDHCI_TRNS_DMA;
933
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300934 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800935}
936
937static void sdhci_finish_data(struct sdhci_host *host)
938{
939 struct mmc_data *data;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800940
941 BUG_ON(!host->data);
942
943 data = host->data;
944 host->data = NULL;
945
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100946 if (host->flags & SDHCI_REQ_USE_DMA) {
Pierre Ossman2134a922008-06-28 18:28:51 +0200947 if (host->flags & SDHCI_USE_ADMA)
948 sdhci_adma_table_post(host, data);
949 else {
Haibo Chend31911b2015-08-25 10:02:11 +0800950 if (data->host_cookie == COOKIE_MAPPED) {
Haibo Chen348487c2014-12-09 17:04:05 +0800951 dma_unmap_sg(mmc_dev(host->mmc),
952 data->sg, data->sg_len,
953 (data->flags & MMC_DATA_READ) ?
Pierre Ossman2134a922008-06-28 18:28:51 +0200954 DMA_FROM_DEVICE : DMA_TO_DEVICE);
Haibo Chend31911b2015-08-25 10:02:11 +0800955 data->host_cookie = COOKIE_UNMAPPED;
956 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200957 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800958 }
959
960 /*
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200961 * The specification states that the block count register must
962 * be updated, but it does not specify at what point in the
963 * data flow. That makes the register entirely useless to read
964 * back so we have to assume that nothing made it to the card
965 * in the event of an error.
Pierre Ossmand129bce2006-03-24 03:18:17 -0800966 */
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200967 if (data->error)
968 data->bytes_xfered = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800969 else
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200970 data->bytes_xfered = data->blksz * data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800971
Andrei Warkentine89d4562011-05-23 15:06:37 -0500972 /*
973 * Need to send CMD12 if -
974 * a) open-ended multiblock transfer (no CMD23)
975 * b) error in multiblock transfer
976 */
977 if (data->stop &&
978 (data->error ||
979 !host->mrq->sbc)) {
980
Pierre Ossmand129bce2006-03-24 03:18:17 -0800981 /*
982 * The controller needs a reset of internal state machines
983 * upon error conditions.
984 */
Pierre Ossman17b04292007-07-22 22:18:46 +0200985 if (data->error) {
Russell King03231f92014-04-25 12:57:12 +0100986 sdhci_do_reset(host, SDHCI_RESET_CMD);
987 sdhci_do_reset(host, SDHCI_RESET_DATA);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800988 }
989
990 sdhci_send_command(host, data->stop);
991 } else
992 tasklet_schedule(&host->finish_tasklet);
993}
994
Dong Aishengc0e551292013-09-13 19:11:31 +0800995void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800996{
997 int flags;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -0700998 u32 mask;
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700999 unsigned long timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001000
1001 WARN_ON(host->cmd);
1002
Pierre Ossmand129bce2006-03-24 03:18:17 -08001003 /* Wait max 10 ms */
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001004 timeout = 10;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -07001005
1006 mask = SDHCI_CMD_INHIBIT;
1007 if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
1008 mask |= SDHCI_DATA_INHIBIT;
1009
1010 /* We shouldn't wait for data inihibit for stop commands, even
1011 though they might use busy signaling */
1012 if (host->mrq->data && (cmd == host->mrq->data->stop))
1013 mask &= ~SDHCI_DATA_INHIBIT;
1014
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001015 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001016 if (timeout == 0) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01001017 pr_err("%s: Controller never released inhibit bit(s).\n",
1018 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001019 sdhci_dumpregs(host);
Pierre Ossman17b04292007-07-22 22:18:46 +02001020 cmd->error = -EIO;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001021 tasklet_schedule(&host->finish_tasklet);
1022 return;
1023 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001024 timeout--;
1025 mdelay(1);
1026 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001027
Adrian Hunter3e1a6892013-11-14 10:16:20 +02001028 timeout = jiffies;
Ulf Hansson1d4d7742014-01-08 15:06:08 +01001029 if (!cmd->data && cmd->busy_timeout > 9000)
1030 timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
Adrian Hunter3e1a6892013-11-14 10:16:20 +02001031 else
1032 timeout += 10 * HZ;
1033 mod_timer(&host->timer, timeout);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001034
1035 host->cmd = cmd;
Chanho Mine99783a2014-08-30 12:40:40 +09001036 host->busy_handle = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001037
Andrei Warkentina3c77782011-04-11 16:13:42 -05001038 sdhci_prepare_data(host, cmd);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001039
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001040 sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001041
Andrei Warkentine89d4562011-05-23 15:06:37 -05001042 sdhci_set_transfer_mode(host, cmd);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -07001043
Pierre Ossmand129bce2006-03-24 03:18:17 -08001044 if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301045 pr_err("%s: Unsupported response type!\n",
Pierre Ossmand129bce2006-03-24 03:18:17 -08001046 mmc_hostname(host->mmc));
Pierre Ossman17b04292007-07-22 22:18:46 +02001047 cmd->error = -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001048 tasklet_schedule(&host->finish_tasklet);
1049 return;
1050 }
1051
1052 if (!(cmd->flags & MMC_RSP_PRESENT))
1053 flags = SDHCI_CMD_RESP_NONE;
1054 else if (cmd->flags & MMC_RSP_136)
1055 flags = SDHCI_CMD_RESP_LONG;
1056 else if (cmd->flags & MMC_RSP_BUSY)
1057 flags = SDHCI_CMD_RESP_SHORT_BUSY;
1058 else
1059 flags = SDHCI_CMD_RESP_SHORT;
1060
1061 if (cmd->flags & MMC_RSP_CRC)
1062 flags |= SDHCI_CMD_CRC;
1063 if (cmd->flags & MMC_RSP_OPCODE)
1064 flags |= SDHCI_CMD_INDEX;
Arindam Nathb513ea22011-05-05 12:19:04 +05301065
1066 /* CMD19 is special in that the Data Present Select should be set */
Girish K S069c9f12012-01-06 09:56:39 +05301067 if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
1068 cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001069 flags |= SDHCI_CMD_DATA;
1070
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001071 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001072}
Dong Aishengc0e551292013-09-13 19:11:31 +08001073EXPORT_SYMBOL_GPL(sdhci_send_command);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001074
1075static void sdhci_finish_command(struct sdhci_host *host)
1076{
1077 int i;
1078
1079 BUG_ON(host->cmd == NULL);
1080
1081 if (host->cmd->flags & MMC_RSP_PRESENT) {
1082 if (host->cmd->flags & MMC_RSP_136) {
1083 /* CRC is stripped so we need to do some shifting. */
1084 for (i = 0;i < 4;i++) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001085 host->cmd->resp[i] = sdhci_readl(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001086 SDHCI_RESPONSE + (3-i)*4) << 8;
1087 if (i != 3)
1088 host->cmd->resp[i] |=
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001089 sdhci_readb(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001090 SDHCI_RESPONSE + (3-i)*4-1);
1091 }
1092 } else {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001093 host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001094 }
1095 }
1096
Pierre Ossman17b04292007-07-22 22:18:46 +02001097 host->cmd->error = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001098
Andrei Warkentine89d4562011-05-23 15:06:37 -05001099 /* Finished CMD23, now send actual command. */
1100 if (host->cmd == host->mrq->sbc) {
1101 host->cmd = NULL;
1102 sdhci_send_command(host, host->mrq->cmd);
1103 } else {
Pierre Ossmane538fbe2007-08-12 16:46:32 +02001104
Andrei Warkentine89d4562011-05-23 15:06:37 -05001105 /* Processed actual command. */
1106 if (host->data && host->data_early)
1107 sdhci_finish_data(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001108
Andrei Warkentine89d4562011-05-23 15:06:37 -05001109 if (!host->cmd->data)
1110 tasklet_schedule(&host->finish_tasklet);
1111
1112 host->cmd = NULL;
1113 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001114}
1115
Kevin Liu52983382013-01-31 11:31:37 +08001116static u16 sdhci_get_preset_value(struct sdhci_host *host)
1117{
Russell Kingd975f122014-04-25 12:59:31 +01001118 u16 preset = 0;
Kevin Liu52983382013-01-31 11:31:37 +08001119
Russell Kingd975f122014-04-25 12:59:31 +01001120 switch (host->timing) {
1121 case MMC_TIMING_UHS_SDR12:
Kevin Liu52983382013-01-31 11:31:37 +08001122 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1123 break;
Russell Kingd975f122014-04-25 12:59:31 +01001124 case MMC_TIMING_UHS_SDR25:
Kevin Liu52983382013-01-31 11:31:37 +08001125 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
1126 break;
Russell Kingd975f122014-04-25 12:59:31 +01001127 case MMC_TIMING_UHS_SDR50:
Kevin Liu52983382013-01-31 11:31:37 +08001128 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
1129 break;
Russell Kingd975f122014-04-25 12:59:31 +01001130 case MMC_TIMING_UHS_SDR104:
1131 case MMC_TIMING_MMC_HS200:
Kevin Liu52983382013-01-31 11:31:37 +08001132 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
1133 break;
Russell Kingd975f122014-04-25 12:59:31 +01001134 case MMC_TIMING_UHS_DDR50:
Jisheng Zhang0dafa602015-08-18 16:21:39 +08001135 case MMC_TIMING_MMC_DDR52:
Kevin Liu52983382013-01-31 11:31:37 +08001136 preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
1137 break;
Adrian Huntere9fb05d2014-11-06 15:19:06 +02001138 case MMC_TIMING_MMC_HS400:
1139 preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
1140 break;
Kevin Liu52983382013-01-31 11:31:37 +08001141 default:
1142 pr_warn("%s: Invalid UHS-I mode selected\n",
1143 mmc_hostname(host->mmc));
1144 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1145 break;
1146 }
1147 return preset;
1148}
1149
Russell King17710592014-04-25 12:58:55 +01001150void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001151{
Arindam Nathc3ed3872011-05-05 12:19:06 +05301152 int div = 0; /* Initialized for compiler warning */
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001153 int real_div = div, clk_mul = 1;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301154 u16 clk = 0;
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001155 unsigned long timeout;
ludovic.desroches@atmel.com54971592015-07-29 16:22:46 +02001156 bool switch_base_clk = false;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001157
Russell King1650d0c2014-04-25 12:58:50 +01001158 host->mmc->actual_clock = 0;
1159
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001160 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
ludovic.desroches@atmel.comaf951762015-09-17 10:16:19 +02001161 if (host->quirks2 & SDHCI_QUIRK2_NEED_DELAY_AFTER_INT_CLK_RST)
1162 mdelay(1);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001163
1164 if (clock == 0)
Russell King373073e2014-04-25 12:58:45 +01001165 return;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001166
Zhangfei Gao85105c52010-08-06 07:10:01 +08001167 if (host->version >= SDHCI_SPEC_300) {
Russell Kingda91a8f2014-04-25 13:00:12 +01001168 if (host->preset_enabled) {
Kevin Liu52983382013-01-31 11:31:37 +08001169 u16 pre_val;
1170
1171 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1172 pre_val = sdhci_get_preset_value(host);
1173 div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
1174 >> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
1175 if (host->clk_mul &&
1176 (pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
1177 clk = SDHCI_PROG_CLOCK_MODE;
1178 real_div = div + 1;
1179 clk_mul = host->clk_mul;
1180 } else {
1181 real_div = max_t(int, 1, div << 1);
1182 }
1183 goto clock_set;
1184 }
1185
Arindam Nathc3ed3872011-05-05 12:19:06 +05301186 /*
1187 * Check if the Host Controller supports Programmable Clock
1188 * Mode.
1189 */
1190 if (host->clk_mul) {
Kevin Liu52983382013-01-31 11:31:37 +08001191 for (div = 1; div <= 1024; div++) {
1192 if ((host->max_clk * host->clk_mul / div)
1193 <= clock)
1194 break;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001195 }
ludovic.desroches@atmel.com54971592015-07-29 16:22:46 +02001196 if ((host->max_clk * host->clk_mul / div) <= clock) {
1197 /*
1198 * Set Programmable Clock Mode in the Clock
1199 * Control register.
1200 */
1201 clk = SDHCI_PROG_CLOCK_MODE;
1202 real_div = div;
1203 clk_mul = host->clk_mul;
1204 div--;
1205 } else {
1206 /*
1207 * Divisor can be too small to reach clock
1208 * speed requirement. Then use the base clock.
1209 */
1210 switch_base_clk = true;
1211 }
1212 }
1213
1214 if (!host->clk_mul || switch_base_clk) {
Arindam Nathc3ed3872011-05-05 12:19:06 +05301215 /* Version 3.00 divisors must be a multiple of 2. */
1216 if (host->max_clk <= clock)
1217 div = 1;
1218 else {
1219 for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
1220 div += 2) {
1221 if ((host->max_clk / div) <= clock)
1222 break;
1223 }
1224 }
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001225 real_div = div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301226 div >>= 1;
Suneel Garapatid1955c32015-06-09 13:01:50 +05301227 if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
1228 && !div && host->max_clk <= 25000000)
1229 div = 1;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001230 }
1231 } else {
1232 /* Version 2.00 divisors must be a power of 2. */
Zhangfei Gao03975262010-09-20 15:15:18 -04001233 for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
Zhangfei Gao85105c52010-08-06 07:10:01 +08001234 if ((host->max_clk / div) <= clock)
1235 break;
1236 }
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001237 real_div = div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301238 div >>= 1;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001239 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001240
Kevin Liu52983382013-01-31 11:31:37 +08001241clock_set:
Aisheng Dong03d6f5f2014-08-27 15:26:32 +08001242 if (real_div)
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001243 host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301244 clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001245 clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
1246 << SDHCI_DIVIDER_HI_SHIFT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001247 clk |= SDHCI_CLOCK_INT_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001248 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001249
Chris Ball27f6cb12009-09-22 16:45:31 -07001250 /* Wait max 20 ms */
1251 timeout = 20;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001252 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001253 & SDHCI_CLOCK_INT_STABLE)) {
1254 if (timeout == 0) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01001255 pr_err("%s: Internal clock never stabilised.\n",
1256 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001257 sdhci_dumpregs(host);
1258 return;
1259 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001260 timeout--;
1261 mdelay(1);
1262 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001263
1264 clk |= SDHCI_CLOCK_CARD_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001265 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001266}
Russell King17710592014-04-25 12:58:55 +01001267EXPORT_SYMBOL_GPL(sdhci_set_clock);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001268
Russell King24fbb3c2014-04-25 13:00:06 +01001269static void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
1270 unsigned short vdd)
Pierre Ossman146ad662006-06-30 02:22:23 -07001271{
Tim Kryger3a48edc2014-06-13 10:13:56 -07001272 struct mmc_host *mmc = host->mmc;
Giuseppe Cavallaro83642482010-09-28 10:41:28 +02001273 u8 pwr = 0;
Pierre Ossman146ad662006-06-30 02:22:23 -07001274
Tim Kryger52221612014-06-25 00:25:34 -07001275 if (!IS_ERR(mmc->supply.vmmc)) {
1276 spin_unlock_irq(&host->lock);
Markus Mayer4e743f12014-07-03 13:27:42 -07001277 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
Tim Kryger52221612014-06-25 00:25:34 -07001278 spin_lock_irq(&host->lock);
Tim Kryger3cbc6122015-01-14 07:24:12 +01001279
1280 if (mode != MMC_POWER_OFF)
1281 sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
1282 else
1283 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1284
Tim Kryger52221612014-06-25 00:25:34 -07001285 return;
1286 }
1287
Russell King24fbb3c2014-04-25 13:00:06 +01001288 if (mode != MMC_POWER_OFF) {
1289 switch (1 << vdd) {
Pierre Ossmanae628902009-05-03 20:45:03 +02001290 case MMC_VDD_165_195:
1291 pwr = SDHCI_POWER_180;
1292 break;
1293 case MMC_VDD_29_30:
1294 case MMC_VDD_30_31:
1295 pwr = SDHCI_POWER_300;
1296 break;
1297 case MMC_VDD_32_33:
1298 case MMC_VDD_33_34:
1299 pwr = SDHCI_POWER_330;
1300 break;
1301 default:
Adrian Hunter9d5de932015-11-26 14:00:46 +02001302 WARN(1, "%s: Invalid vdd %#x\n",
1303 mmc_hostname(host->mmc), vdd);
1304 break;
Pierre Ossmanae628902009-05-03 20:45:03 +02001305 }
1306 }
1307
1308 if (host->pwr == pwr)
Russell Kinge921a8b2014-04-25 13:00:01 +01001309 return;
Pierre Ossman146ad662006-06-30 02:22:23 -07001310
Pierre Ossmanae628902009-05-03 20:45:03 +02001311 host->pwr = pwr;
1312
1313 if (pwr == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001314 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Adrian Hunterf0710a52013-05-06 12:17:32 +03001315 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1316 sdhci_runtime_pm_bus_off(host);
Russell King24fbb3c2014-04-25 13:00:06 +01001317 vdd = 0;
Russell Kinge921a8b2014-04-25 13:00:01 +01001318 } else {
1319 /*
1320 * Spec says that we should clear the power reg before setting
1321 * a new value. Some controllers don't seem to like this though.
1322 */
1323 if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
1324 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Darren Salt9e9dc5f2007-01-27 15:32:31 +01001325
Russell Kinge921a8b2014-04-25 13:00:01 +01001326 /*
1327 * At least the Marvell CaFe chip gets confused if we set the
1328 * voltage and set turn on power at the same time, so set the
1329 * voltage first.
1330 */
1331 if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
1332 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
Pierre Ossman146ad662006-06-30 02:22:23 -07001333
Russell Kinge921a8b2014-04-25 13:00:01 +01001334 pwr |= SDHCI_POWER_ON;
1335
Pierre Ossmanae628902009-05-03 20:45:03 +02001336 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1337
Russell Kinge921a8b2014-04-25 13:00:01 +01001338 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1339 sdhci_runtime_pm_bus_on(host);
Andres Salomone08c1692008-07-04 10:00:03 -07001340
Russell Kinge921a8b2014-04-25 13:00:01 +01001341 /*
1342 * Some controllers need an extra 10ms delay of 10ms before
1343 * they can apply clock after applying power
1344 */
1345 if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
1346 mdelay(10);
1347 }
Pierre Ossman146ad662006-06-30 02:22:23 -07001348}
1349
Pierre Ossmand129bce2006-03-24 03:18:17 -08001350/*****************************************************************************\
1351 * *
1352 * MMC callbacks *
1353 * *
1354\*****************************************************************************/
1355
1356static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1357{
1358 struct sdhci_host *host;
Shawn Guo505a8682012-12-11 15:23:42 +08001359 int present;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001360 unsigned long flags;
1361
1362 host = mmc_priv(mmc);
1363
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001364 sdhci_runtime_pm_get(host);
1365
Scott Branden04e079cf2015-03-10 11:35:10 -07001366 /* Firstly check card presence */
1367 present = sdhci_do_get_cd(host);
Krzysztof Kozlowski28367662015-01-05 10:50:15 +01001368
Pierre Ossmand129bce2006-03-24 03:18:17 -08001369 spin_lock_irqsave(&host->lock, flags);
1370
1371 WARN_ON(host->mrq != NULL);
1372
Pierre Ossmanf9134312008-12-21 17:01:48 +01001373#ifndef SDHCI_USE_LEDS_CLASS
Pierre Ossmand129bce2006-03-24 03:18:17 -08001374 sdhci_activate_led(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01001375#endif
Andrei Warkentine89d4562011-05-23 15:06:37 -05001376
1377 /*
1378 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
1379 * requests if Auto-CMD12 is enabled.
1380 */
1381 if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
Jerry Huangc4512f72010-08-10 18:01:59 -07001382 if (mrq->stop) {
1383 mrq->data->stop = NULL;
1384 mrq->stop = NULL;
1385 }
1386 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001387
1388 host->mrq = mrq;
1389
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03001390 if (!present || host->flags & SDHCI_DEVICE_DEAD) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001391 host->mrq->cmd->error = -ENOMEDIUM;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001392 tasklet_schedule(&host->finish_tasklet);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301393 } else {
Andrei Warkentin8edf63712011-05-23 15:06:39 -05001394 if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
Andrei Warkentine89d4562011-05-23 15:06:37 -05001395 sdhci_send_command(host, mrq->sbc);
1396 else
1397 sdhci_send_command(host, mrq->cmd);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301398 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001399
Pierre Ossman5f25a662006-10-04 02:15:39 -07001400 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001401 spin_unlock_irqrestore(&host->lock, flags);
1402}
1403
Russell King2317f562014-04-25 12:57:07 +01001404void sdhci_set_bus_width(struct sdhci_host *host, int width)
1405{
1406 u8 ctrl;
1407
1408 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1409 if (width == MMC_BUS_WIDTH_8) {
1410 ctrl &= ~SDHCI_CTRL_4BITBUS;
1411 if (host->version >= SDHCI_SPEC_300)
1412 ctrl |= SDHCI_CTRL_8BITBUS;
1413 } else {
1414 if (host->version >= SDHCI_SPEC_300)
1415 ctrl &= ~SDHCI_CTRL_8BITBUS;
1416 if (width == MMC_BUS_WIDTH_4)
1417 ctrl |= SDHCI_CTRL_4BITBUS;
1418 else
1419 ctrl &= ~SDHCI_CTRL_4BITBUS;
1420 }
1421 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1422}
1423EXPORT_SYMBOL_GPL(sdhci_set_bus_width);
1424
Russell King96d7b782014-04-25 12:59:26 +01001425void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
1426{
1427 u16 ctrl_2;
1428
1429 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1430 /* Select Bus Speed Mode for host */
1431 ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
1432 if ((timing == MMC_TIMING_MMC_HS200) ||
1433 (timing == MMC_TIMING_UHS_SDR104))
1434 ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
1435 else if (timing == MMC_TIMING_UHS_SDR12)
1436 ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
1437 else if (timing == MMC_TIMING_UHS_SDR25)
1438 ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
1439 else if (timing == MMC_TIMING_UHS_SDR50)
1440 ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
1441 else if ((timing == MMC_TIMING_UHS_DDR50) ||
1442 (timing == MMC_TIMING_MMC_DDR52))
1443 ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
Adrian Huntere9fb05d2014-11-06 15:19:06 +02001444 else if (timing == MMC_TIMING_MMC_HS400)
1445 ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
Russell King96d7b782014-04-25 12:59:26 +01001446 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1447}
1448EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);
1449
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001450static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001451{
Pierre Ossmand129bce2006-03-24 03:18:17 -08001452 unsigned long flags;
1453 u8 ctrl;
Tim Kryger3a48edc2014-06-13 10:13:56 -07001454 struct mmc_host *mmc = host->mmc;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001455
Pierre Ossmand129bce2006-03-24 03:18:17 -08001456 spin_lock_irqsave(&host->lock, flags);
1457
Adrian Hunterceb61432011-12-27 15:48:41 +02001458 if (host->flags & SDHCI_DEVICE_DEAD) {
1459 spin_unlock_irqrestore(&host->lock, flags);
Tim Kryger3a48edc2014-06-13 10:13:56 -07001460 if (!IS_ERR(mmc->supply.vmmc) &&
1461 ios->power_mode == MMC_POWER_OFF)
Markus Mayer4e743f12014-07-03 13:27:42 -07001462 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
Adrian Hunterceb61432011-12-27 15:48:41 +02001463 return;
1464 }
Pierre Ossman1e728592008-04-16 19:13:13 +02001465
Pierre Ossmand129bce2006-03-24 03:18:17 -08001466 /*
1467 * Reset the chip on each power off.
1468 * Should clear out any weird states.
1469 */
1470 if (ios->power_mode == MMC_POWER_OFF) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001471 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov7260cf52009-03-17 00:13:48 +03001472 sdhci_reinit(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001473 }
1474
Kevin Liu52983382013-01-31 11:31:37 +08001475 if (host->version >= SDHCI_SPEC_300 &&
Dong Aisheng372c4632013-10-18 19:48:50 +08001476 (ios->power_mode == MMC_POWER_UP) &&
1477 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
Kevin Liu52983382013-01-31 11:31:37 +08001478 sdhci_enable_preset_value(host, false);
1479
Russell King373073e2014-04-25 12:58:45 +01001480 if (!ios->clock || ios->clock != host->clock) {
Russell King17710592014-04-25 12:58:55 +01001481 host->ops->set_clock(host, ios->clock);
Russell King373073e2014-04-25 12:58:45 +01001482 host->clock = ios->clock;
Aisheng Dong03d6f5f2014-08-27 15:26:32 +08001483
1484 if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
1485 host->clock) {
1486 host->timeout_clk = host->mmc->actual_clock ?
1487 host->mmc->actual_clock / 1000 :
1488 host->clock / 1000;
1489 host->mmc->max_busy_timeout =
1490 host->ops->get_max_timeout_count ?
1491 host->ops->get_max_timeout_count(host) :
1492 1 << 27;
1493 host->mmc->max_busy_timeout /= host->timeout_clk;
1494 }
Russell King373073e2014-04-25 12:58:45 +01001495 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001496
Russell King24fbb3c2014-04-25 13:00:06 +01001497 sdhci_set_power(host, ios->power_mode, ios->vdd);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001498
Philip Rakity643a81f2010-09-23 08:24:32 -07001499 if (host->ops->platform_send_init_74_clocks)
1500 host->ops->platform_send_init_74_clocks(host, ios->power_mode);
1501
Russell King2317f562014-04-25 12:57:07 +01001502 host->ops->set_bus_width(host, ios->bus_width);
Philip Rakity15ec4462010-11-19 16:48:39 -05001503
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001504 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001505
Philip Rakity3ab9c8d2010-10-06 11:57:23 -07001506 if ((ios->timing == MMC_TIMING_SD_HS ||
1507 ios->timing == MMC_TIMING_MMC_HS)
1508 && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001509 ctrl |= SDHCI_CTRL_HISPD;
1510 else
1511 ctrl &= ~SDHCI_CTRL_HISPD;
1512
Arindam Nathd6d50a12011-05-05 12:18:59 +05301513 if (host->version >= SDHCI_SPEC_300) {
Arindam Nath49c468f2011-05-05 12:19:01 +05301514 u16 clk, ctrl_2;
Arindam Nath49c468f2011-05-05 12:19:01 +05301515
1516 /* In case of UHS-I modes, set High Speed Enable */
Adrian Huntere9fb05d2014-11-06 15:19:06 +02001517 if ((ios->timing == MMC_TIMING_MMC_HS400) ||
1518 (ios->timing == MMC_TIMING_MMC_HS200) ||
Seungwon Jeonbb8175a2014-03-14 21:12:48 +09001519 (ios->timing == MMC_TIMING_MMC_DDR52) ||
Girish K S069c9f12012-01-06 09:56:39 +05301520 (ios->timing == MMC_TIMING_UHS_SDR50) ||
Arindam Nath49c468f2011-05-05 12:19:01 +05301521 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1522 (ios->timing == MMC_TIMING_UHS_DDR50) ||
Alexander Elbsdd8df172012-01-03 23:26:53 -05001523 (ios->timing == MMC_TIMING_UHS_SDR25))
Arindam Nath49c468f2011-05-05 12:19:01 +05301524 ctrl |= SDHCI_CTRL_HISPD;
Arindam Nathd6d50a12011-05-05 12:18:59 +05301525
Russell Kingda91a8f2014-04-25 13:00:12 +01001526 if (!host->preset_enabled) {
Arindam Nath758535c2011-05-05 12:19:00 +05301527 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301528 /*
1529 * We only need to set Driver Strength if the
1530 * preset value enable is not set.
1531 */
Russell Kingda91a8f2014-04-25 13:00:12 +01001532 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301533 ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
1534 if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
1535 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
Petri Gynther43e943a2015-05-20 14:35:00 -07001536 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
1537 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
Arindam Nathd6d50a12011-05-05 12:18:59 +05301538 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
1539 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
Petri Gynther43e943a2015-05-20 14:35:00 -07001540 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
1541 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
1542 else {
Marek Vasut2e4456f2015-11-18 10:47:02 +01001543 pr_warn("%s: invalid driver type, default to driver type B\n",
1544 mmc_hostname(mmc));
Petri Gynther43e943a2015-05-20 14:35:00 -07001545 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1546 }
Arindam Nathd6d50a12011-05-05 12:18:59 +05301547
1548 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
Arindam Nath758535c2011-05-05 12:19:00 +05301549 } else {
1550 /*
1551 * According to SDHC Spec v3.00, if the Preset Value
1552 * Enable in the Host Control 2 register is set, we
1553 * need to reset SD Clock Enable before changing High
1554 * Speed Enable to avoid generating clock gliches.
1555 */
Arindam Nath758535c2011-05-05 12:19:00 +05301556
1557 /* Reset SD Clock Enable */
1558 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1559 clk &= ~SDHCI_CLOCK_CARD_EN;
1560 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1561
1562 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1563
1564 /* Re-enable SD Clock */
Russell King17710592014-04-25 12:58:55 +01001565 host->ops->set_clock(host, host->clock);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301566 }
Arindam Nath49c468f2011-05-05 12:19:01 +05301567
Arindam Nath49c468f2011-05-05 12:19:01 +05301568 /* Reset SD Clock Enable */
1569 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1570 clk &= ~SDHCI_CLOCK_CARD_EN;
1571 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1572
Russell King96d7b782014-04-25 12:59:26 +01001573 host->ops->set_uhs_signaling(host, ios->timing);
Russell Kingd975f122014-04-25 12:59:31 +01001574 host->timing = ios->timing;
Arindam Nath49c468f2011-05-05 12:19:01 +05301575
Kevin Liu52983382013-01-31 11:31:37 +08001576 if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
1577 ((ios->timing == MMC_TIMING_UHS_SDR12) ||
1578 (ios->timing == MMC_TIMING_UHS_SDR25) ||
1579 (ios->timing == MMC_TIMING_UHS_SDR50) ||
1580 (ios->timing == MMC_TIMING_UHS_SDR104) ||
Jisheng Zhang0dafa602015-08-18 16:21:39 +08001581 (ios->timing == MMC_TIMING_UHS_DDR50) ||
1582 (ios->timing == MMC_TIMING_MMC_DDR52))) {
Kevin Liu52983382013-01-31 11:31:37 +08001583 u16 preset;
1584
1585 sdhci_enable_preset_value(host, true);
1586 preset = sdhci_get_preset_value(host);
1587 ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
1588 >> SDHCI_PRESET_DRV_SHIFT;
1589 }
1590
Arindam Nath49c468f2011-05-05 12:19:01 +05301591 /* Re-enable SD Clock */
Russell King17710592014-04-25 12:58:55 +01001592 host->ops->set_clock(host, host->clock);
Arindam Nath758535c2011-05-05 12:19:00 +05301593 } else
1594 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301595
Leandro Dorileob8352262007-07-25 23:47:04 +02001596 /*
1597 * Some (ENE) controllers go apeshit on some ios operation,
1598 * signalling timeout and CRC errors even on CMD0. Resetting
1599 * it on each ios seems to solve the problem.
1600 */
Mohammad Jamalc63705e2015-01-13 20:47:24 +05301601 if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
Russell King03231f92014-04-25 12:57:12 +01001602 sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
Leandro Dorileob8352262007-07-25 23:47:04 +02001603
Pierre Ossman5f25a662006-10-04 02:15:39 -07001604 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001605 spin_unlock_irqrestore(&host->lock, flags);
1606}
1607
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001608static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1609{
1610 struct sdhci_host *host = mmc_priv(mmc);
1611
1612 sdhci_runtime_pm_get(host);
1613 sdhci_do_set_ios(host, ios);
1614 sdhci_runtime_pm_put(host);
1615}
1616
Kevin Liu94144a42013-02-28 17:35:53 +08001617static int sdhci_do_get_cd(struct sdhci_host *host)
1618{
1619 int gpio_cd = mmc_gpio_get_cd(host->mmc);
1620
1621 if (host->flags & SDHCI_DEVICE_DEAD)
1622 return 0;
1623
Ivan T. Ivanov88af5652015-07-06 15:16:19 +03001624 /* If nonremovable, assume that the card is always present. */
1625 if (host->mmc->caps & MMC_CAP_NONREMOVABLE)
Kevin Liu94144a42013-02-28 17:35:53 +08001626 return 1;
1627
Ivan T. Ivanov88af5652015-07-06 15:16:19 +03001628 /*
1629 * Try slot gpio detect, if defined it take precedence
1630 * over build in controller functionality
1631 */
Kevin Liu94144a42013-02-28 17:35:53 +08001632 if (!IS_ERR_VALUE(gpio_cd))
1633 return !!gpio_cd;
1634
Ivan T. Ivanov88af5652015-07-06 15:16:19 +03001635 /* If polling, assume that the card is always present. */
1636 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
1637 return 1;
1638
Kevin Liu94144a42013-02-28 17:35:53 +08001639 /* Host native card detect */
1640 return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
1641}
1642
1643static int sdhci_get_cd(struct mmc_host *mmc)
1644{
1645 struct sdhci_host *host = mmc_priv(mmc);
1646 int ret;
1647
1648 sdhci_runtime_pm_get(host);
1649 ret = sdhci_do_get_cd(host);
1650 sdhci_runtime_pm_put(host);
1651 return ret;
1652}
1653
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001654static int sdhci_check_ro(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001655{
Pierre Ossmand129bce2006-03-24 03:18:17 -08001656 unsigned long flags;
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001657 int is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001658
Pierre Ossmand129bce2006-03-24 03:18:17 -08001659 spin_lock_irqsave(&host->lock, flags);
1660
Pierre Ossman1e728592008-04-16 19:13:13 +02001661 if (host->flags & SDHCI_DEVICE_DEAD)
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001662 is_readonly = 0;
1663 else if (host->ops->get_ro)
1664 is_readonly = host->ops->get_ro(host);
Pierre Ossman1e728592008-04-16 19:13:13 +02001665 else
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001666 is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
1667 & SDHCI_WRITE_PROTECT);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001668
1669 spin_unlock_irqrestore(&host->lock, flags);
1670
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001671 /* This quirk needs to be replaced by a callback-function later */
1672 return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
1673 !is_readonly : is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001674}
1675
Takashi Iwai82b0e232011-04-21 20:26:38 +02001676#define SAMPLE_COUNT 5
1677
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001678static int sdhci_do_get_ro(struct sdhci_host *host)
Takashi Iwai82b0e232011-04-21 20:26:38 +02001679{
Takashi Iwai82b0e232011-04-21 20:26:38 +02001680 int i, ro_count;
1681
Takashi Iwai82b0e232011-04-21 20:26:38 +02001682 if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001683 return sdhci_check_ro(host);
Takashi Iwai82b0e232011-04-21 20:26:38 +02001684
1685 ro_count = 0;
1686 for (i = 0; i < SAMPLE_COUNT; i++) {
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001687 if (sdhci_check_ro(host)) {
Takashi Iwai82b0e232011-04-21 20:26:38 +02001688 if (++ro_count > SAMPLE_COUNT / 2)
1689 return 1;
1690 }
1691 msleep(30);
1692 }
1693 return 0;
1694}
1695
Adrian Hunter20758b62011-08-29 16:42:12 +03001696static void sdhci_hw_reset(struct mmc_host *mmc)
1697{
1698 struct sdhci_host *host = mmc_priv(mmc);
1699
1700 if (host->ops && host->ops->hw_reset)
1701 host->ops->hw_reset(host);
1702}
1703
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001704static int sdhci_get_ro(struct mmc_host *mmc)
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001705{
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001706 struct sdhci_host *host = mmc_priv(mmc);
1707 int ret;
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001708
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001709 sdhci_runtime_pm_get(host);
1710 ret = sdhci_do_get_ro(host);
1711 sdhci_runtime_pm_put(host);
1712 return ret;
1713}
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001714
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001715static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
1716{
Russell Kingbe138552014-04-25 12:55:56 +01001717 if (!(host->flags & SDHCI_DEVICE_DEAD)) {
Russell Kingef104332014-04-25 12:55:41 +01001718 if (enable)
Russell Kingb537f942014-04-25 12:56:01 +01001719 host->ier |= SDHCI_INT_CARD_INT;
Russell Kingef104332014-04-25 12:55:41 +01001720 else
Russell Kingb537f942014-04-25 12:56:01 +01001721 host->ier &= ~SDHCI_INT_CARD_INT;
1722
1723 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
1724 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Russell Kingef104332014-04-25 12:55:41 +01001725 mmiowb();
1726 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001727}
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001728
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001729static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1730{
1731 struct sdhci_host *host = mmc_priv(mmc);
1732 unsigned long flags;
1733
Russell Kingef104332014-04-25 12:55:41 +01001734 sdhci_runtime_pm_get(host);
1735
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001736 spin_lock_irqsave(&host->lock, flags);
Russell Kingef104332014-04-25 12:55:41 +01001737 if (enable)
1738 host->flags |= SDHCI_SDIO_IRQ_ENABLED;
1739 else
1740 host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;
1741
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001742 sdhci_enable_sdio_irq_nolock(host, enable);
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001743 spin_unlock_irqrestore(&host->lock, flags);
Russell Kingef104332014-04-25 12:55:41 +01001744
1745 sdhci_runtime_pm_put(host);
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001746}
1747
Philip Rakity6231f3d2012-07-23 15:56:23 -07001748static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
Fabio Estevam21f59982013-02-14 10:35:03 -02001749 struct mmc_ios *ios)
Philip Rakity6231f3d2012-07-23 15:56:23 -07001750{
Tim Kryger3a48edc2014-06-13 10:13:56 -07001751 struct mmc_host *mmc = host->mmc;
Philip Rakity6231f3d2012-07-23 15:56:23 -07001752 u16 ctrl;
Kevin Liu20b92a32012-12-17 19:29:26 +08001753 int ret;
Philip Rakity6231f3d2012-07-23 15:56:23 -07001754
1755 /*
1756 * Signal Voltage Switching is only applicable for Host Controllers
1757 * v3.00 and above.
1758 */
1759 if (host->version < SDHCI_SPEC_300)
1760 return 0;
1761
Philip Rakity6231f3d2012-07-23 15:56:23 -07001762 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
Kevin Liu20b92a32012-12-17 19:29:26 +08001763
Fabio Estevam21f59982013-02-14 10:35:03 -02001764 switch (ios->signal_voltage) {
Kevin Liu20b92a32012-12-17 19:29:26 +08001765 case MMC_SIGNAL_VOLTAGE_330:
1766 /* Set 1.8V Signal Enable in the Host Control2 register to 0 */
1767 ctrl &= ~SDHCI_CTRL_VDD_180;
1768 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1769
Tim Kryger3a48edc2014-06-13 10:13:56 -07001770 if (!IS_ERR(mmc->supply.vqmmc)) {
1771 ret = regulator_set_voltage(mmc->supply.vqmmc, 2700000,
1772 3600000);
Kevin Liu20b92a32012-12-17 19:29:26 +08001773 if (ret) {
Joe Perches66061102014-09-12 14:56:56 -07001774 pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
1775 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001776 return -EIO;
1777 }
1778 }
1779 /* Wait for 5ms */
1780 usleep_range(5000, 5500);
1781
1782 /* 3.3V regulator output should be stable within 5 ms */
1783 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1784 if (!(ctrl & SDHCI_CTRL_VDD_180))
1785 return 0;
1786
Joe Perches66061102014-09-12 14:56:56 -07001787 pr_warn("%s: 3.3V regulator output did not became stable\n",
1788 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001789
1790 return -EAGAIN;
1791 case MMC_SIGNAL_VOLTAGE_180:
Tim Kryger3a48edc2014-06-13 10:13:56 -07001792 if (!IS_ERR(mmc->supply.vqmmc)) {
1793 ret = regulator_set_voltage(mmc->supply.vqmmc,
Kevin Liu20b92a32012-12-17 19:29:26 +08001794 1700000, 1950000);
1795 if (ret) {
Joe Perches66061102014-09-12 14:56:56 -07001796 pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
1797 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001798 return -EIO;
1799 }
1800 }
1801
1802 /*
1803 * Enable 1.8V Signal Enable in the Host Control2
1804 * register
1805 */
1806 ctrl |= SDHCI_CTRL_VDD_180;
1807 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1808
Vincent Yang9d967a62015-01-20 16:05:15 +08001809 /* Some controller need to do more when switching */
1810 if (host->ops->voltage_switch)
1811 host->ops->voltage_switch(host);
1812
Kevin Liu20b92a32012-12-17 19:29:26 +08001813 /* 1.8V regulator output should be stable within 5 ms */
1814 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1815 if (ctrl & SDHCI_CTRL_VDD_180)
1816 return 0;
1817
Joe Perches66061102014-09-12 14:56:56 -07001818 pr_warn("%s: 1.8V regulator output did not became stable\n",
1819 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001820
1821 return -EAGAIN;
1822 case MMC_SIGNAL_VOLTAGE_120:
Tim Kryger3a48edc2014-06-13 10:13:56 -07001823 if (!IS_ERR(mmc->supply.vqmmc)) {
1824 ret = regulator_set_voltage(mmc->supply.vqmmc, 1100000,
1825 1300000);
Kevin Liu20b92a32012-12-17 19:29:26 +08001826 if (ret) {
Joe Perches66061102014-09-12 14:56:56 -07001827 pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
1828 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001829 return -EIO;
1830 }
1831 }
1832 return 0;
1833 default:
Arindam Nathf2119df2011-05-05 12:18:57 +05301834 /* No signal voltage switch required */
1835 return 0;
Kevin Liu20b92a32012-12-17 19:29:26 +08001836 }
Arindam Nathf2119df2011-05-05 12:18:57 +05301837}
1838
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001839static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
Fabio Estevam21f59982013-02-14 10:35:03 -02001840 struct mmc_ios *ios)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001841{
1842 struct sdhci_host *host = mmc_priv(mmc);
1843 int err;
1844
1845 if (host->version < SDHCI_SPEC_300)
1846 return 0;
1847 sdhci_runtime_pm_get(host);
Fabio Estevam21f59982013-02-14 10:35:03 -02001848 err = sdhci_do_start_signal_voltage_switch(host, ios);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001849 sdhci_runtime_pm_put(host);
1850 return err;
1851}
1852
Kevin Liu20b92a32012-12-17 19:29:26 +08001853static int sdhci_card_busy(struct mmc_host *mmc)
1854{
1855 struct sdhci_host *host = mmc_priv(mmc);
1856 u32 present_state;
1857
1858 sdhci_runtime_pm_get(host);
1859 /* Check whether DAT[3:0] is 0000 */
1860 present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
1861 sdhci_runtime_pm_put(host);
1862
1863 return !(present_state & SDHCI_DATA_LVL_MASK);
1864}
1865
Adrian Hunterb5540ce2014-12-05 19:25:31 +02001866static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
1867{
1868 struct sdhci_host *host = mmc_priv(mmc);
1869 unsigned long flags;
1870
1871 spin_lock_irqsave(&host->lock, flags);
1872 host->flags |= SDHCI_HS400_TUNING;
1873 spin_unlock_irqrestore(&host->lock, flags);
1874
1875 return 0;
1876}
1877
Girish K S069c9f12012-01-06 09:56:39 +05301878static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
Arindam Nathb513ea22011-05-05 12:19:04 +05301879{
Russell King4b6f37d2014-04-25 12:59:36 +01001880 struct sdhci_host *host = mmc_priv(mmc);
Arindam Nathb513ea22011-05-05 12:19:04 +05301881 u16 ctrl;
Arindam Nathb513ea22011-05-05 12:19:04 +05301882 int tuning_loop_counter = MAX_TUNING_LOOP;
Arindam Nathb513ea22011-05-05 12:19:04 +05301883 int err = 0;
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001884 unsigned long flags;
Adrian Hunter38e40bf2014-12-05 19:25:30 +02001885 unsigned int tuning_count = 0;
Adrian Hunterb5540ce2014-12-05 19:25:31 +02001886 bool hs400_tuning;
Arindam Nathb513ea22011-05-05 12:19:04 +05301887
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001888 sdhci_runtime_pm_get(host);
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001889 spin_lock_irqsave(&host->lock, flags);
Arindam Nathb513ea22011-05-05 12:19:04 +05301890
Adrian Hunterb5540ce2014-12-05 19:25:31 +02001891 hs400_tuning = host->flags & SDHCI_HS400_TUNING;
1892 host->flags &= ~SDHCI_HS400_TUNING;
1893
Adrian Hunter38e40bf2014-12-05 19:25:30 +02001894 if (host->tuning_mode == SDHCI_TUNING_MODE_1)
1895 tuning_count = host->tuning_count;
1896
Arindam Nathb513ea22011-05-05 12:19:04 +05301897 /*
Weijun Yang9faac7b2015-10-04 12:04:12 +00001898 * The Host Controller needs tuning in case of SDR104 and DDR50
1899 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
1900 * the Capabilities register.
Girish K S069c9f12012-01-06 09:56:39 +05301901 * If the Host Controller supports the HS200 mode then the
1902 * tuning function has to be executed.
Arindam Nathb513ea22011-05-05 12:19:04 +05301903 */
Russell King4b6f37d2014-04-25 12:59:36 +01001904 switch (host->timing) {
Adrian Hunterb5540ce2014-12-05 19:25:31 +02001905 /* HS400 tuning is done in HS200 mode */
Adrian Huntere9fb05d2014-11-06 15:19:06 +02001906 case MMC_TIMING_MMC_HS400:
Adrian Hunterb5540ce2014-12-05 19:25:31 +02001907 err = -EINVAL;
1908 goto out_unlock;
1909
Russell King4b6f37d2014-04-25 12:59:36 +01001910 case MMC_TIMING_MMC_HS200:
Adrian Hunterb5540ce2014-12-05 19:25:31 +02001911 /*
1912 * Periodic re-tuning for HS400 is not expected to be needed, so
1913 * disable it here.
1914 */
1915 if (hs400_tuning)
1916 tuning_count = 0;
1917 break;
1918
Russell King4b6f37d2014-04-25 12:59:36 +01001919 case MMC_TIMING_UHS_SDR104:
Weijun Yang9faac7b2015-10-04 12:04:12 +00001920 case MMC_TIMING_UHS_DDR50:
Russell King4b6f37d2014-04-25 12:59:36 +01001921 break;
Girish K S069c9f12012-01-06 09:56:39 +05301922
Russell King4b6f37d2014-04-25 12:59:36 +01001923 case MMC_TIMING_UHS_SDR50:
1924 if (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
1925 host->flags & SDHCI_SDR104_NEEDS_TUNING)
1926 break;
1927 /* FALLTHROUGH */
1928
1929 default:
Adrian Hunterd519c862014-12-05 19:25:29 +02001930 goto out_unlock;
Arindam Nathb513ea22011-05-05 12:19:04 +05301931 }
1932
Dong Aisheng45251812013-09-13 19:11:30 +08001933 if (host->ops->platform_execute_tuning) {
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001934 spin_unlock_irqrestore(&host->lock, flags);
Dong Aisheng45251812013-09-13 19:11:30 +08001935 err = host->ops->platform_execute_tuning(host, opcode);
1936 sdhci_runtime_pm_put(host);
1937 return err;
1938 }
1939
Russell King4b6f37d2014-04-25 12:59:36 +01001940 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1941 ctrl |= SDHCI_CTRL_EXEC_TUNING;
Vincent Yang67d0d042015-01-20 16:05:16 +08001942 if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
1943 ctrl |= SDHCI_CTRL_TUNED_CLK;
Arindam Nathb513ea22011-05-05 12:19:04 +05301944 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1945
1946 /*
1947 * As per the Host Controller spec v3.00, tuning command
1948 * generates Buffer Read Ready interrupt, so enable that.
1949 *
1950 * Note: The spec clearly says that when tuning sequence
1951 * is being performed, the controller does not generate
1952 * interrupts other than Buffer Read Ready interrupt. But
1953 * to make sure we don't hit a controller bug, we _only_
1954 * enable Buffer Read Ready interrupt here.
1955 */
Russell Kingb537f942014-04-25 12:56:01 +01001956 sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
1957 sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
Arindam Nathb513ea22011-05-05 12:19:04 +05301958
1959 /*
1960 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
1961 * of loops reaches 40 times or a timeout of 150ms occurs.
1962 */
Arindam Nathb513ea22011-05-05 12:19:04 +05301963 do {
1964 struct mmc_command cmd = {0};
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001965 struct mmc_request mrq = {NULL};
Arindam Nathb513ea22011-05-05 12:19:04 +05301966
Girish K S069c9f12012-01-06 09:56:39 +05301967 cmd.opcode = opcode;
Arindam Nathb513ea22011-05-05 12:19:04 +05301968 cmd.arg = 0;
1969 cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
1970 cmd.retries = 0;
1971 cmd.data = NULL;
1972 cmd.error = 0;
1973
Al Cooper7ce45e92014-05-09 11:34:07 -04001974 if (tuning_loop_counter-- == 0)
1975 break;
1976
Arindam Nathb513ea22011-05-05 12:19:04 +05301977 mrq.cmd = &cmd;
1978 host->mrq = &mrq;
1979
1980 /*
1981 * In response to CMD19, the card sends 64 bytes of tuning
1982 * block to the Host Controller. So we set the block size
1983 * to 64 here.
1984 */
Girish K S069c9f12012-01-06 09:56:39 +05301985 if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
1986 if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
1987 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
1988 SDHCI_BLOCK_SIZE);
1989 else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
1990 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
1991 SDHCI_BLOCK_SIZE);
1992 } else {
1993 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
1994 SDHCI_BLOCK_SIZE);
1995 }
Arindam Nathb513ea22011-05-05 12:19:04 +05301996
1997 /*
1998 * The tuning block is sent by the card to the host controller.
1999 * So we set the TRNS_READ bit in the Transfer Mode register.
2000 * This also takes care of setting DMA Enable and Multi Block
2001 * Select in the same register to 0.
2002 */
2003 sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
2004
2005 sdhci_send_command(host, &cmd);
2006
2007 host->cmd = NULL;
2008 host->mrq = NULL;
2009
Aisheng Dong2b35bd82013-12-23 19:13:04 +08002010 spin_unlock_irqrestore(&host->lock, flags);
Arindam Nathb513ea22011-05-05 12:19:04 +05302011 /* Wait for Buffer Read Ready interrupt */
2012 wait_event_interruptible_timeout(host->buf_ready_int,
2013 (host->tuning_done == 1),
2014 msecs_to_jiffies(50));
Aisheng Dong2b35bd82013-12-23 19:13:04 +08002015 spin_lock_irqsave(&host->lock, flags);
Arindam Nathb513ea22011-05-05 12:19:04 +05302016
2017 if (!host->tuning_done) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01002018 pr_info(DRIVER_NAME ": Timeout waiting for Buffer Read Ready interrupt during tuning procedure, falling back to fixed sampling clock\n");
Arindam Nathb513ea22011-05-05 12:19:04 +05302019 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2020 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
2021 ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
2022 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2023
2024 err = -EIO;
2025 goto out;
2026 }
2027
2028 host->tuning_done = 0;
2029
2030 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
Nick Sanders197160d2014-05-06 18:52:38 -07002031
2032 /* eMMC spec does not require a delay between tuning cycles */
2033 if (opcode == MMC_SEND_TUNING_BLOCK)
2034 mdelay(1);
Arindam Nathb513ea22011-05-05 12:19:04 +05302035 } while (ctrl & SDHCI_CTRL_EXEC_TUNING);
2036
2037 /*
2038 * The Host Driver has exhausted the maximum number of loops allowed,
2039 * so use fixed sampling frequency.
2040 */
Al Cooper7ce45e92014-05-09 11:34:07 -04002041 if (tuning_loop_counter < 0) {
Arindam Nathb513ea22011-05-05 12:19:04 +05302042 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
2043 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
Al Cooper7ce45e92014-05-09 11:34:07 -04002044 }
2045 if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01002046 pr_info(DRIVER_NAME ": Tuning procedure failed, falling back to fixed sampling clock\n");
Dong Aisheng114f2bf2013-10-18 19:48:45 +08002047 err = -EIO;
Arindam Nathb513ea22011-05-05 12:19:04 +05302048 }
2049
2050out:
Adrian Hunter38e40bf2014-12-05 19:25:30 +02002051 if (tuning_count) {
Adrian Hunter66c39dfc2015-05-07 13:10:21 +03002052 /*
2053 * In case tuning fails, host controllers which support
2054 * re-tuning can try tuning again at a later time, when the
2055 * re-tuning timer expires. So for these controllers, we
2056 * return 0. Since there might be other controllers who do not
2057 * have this capability, we return error for them.
2058 */
2059 err = 0;
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302060 }
2061
Adrian Hunter66c39dfc2015-05-07 13:10:21 +03002062 host->mmc->retune_period = err ? 0 : tuning_count;
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302063
Russell Kingb537f942014-04-25 12:56:01 +01002064 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2065 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Adrian Hunterd519c862014-12-05 19:25:29 +02002066out_unlock:
Aisheng Dong2b35bd82013-12-23 19:13:04 +08002067 spin_unlock_irqrestore(&host->lock, flags);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002068 sdhci_runtime_pm_put(host);
Arindam Nathb513ea22011-05-05 12:19:04 +05302069
2070 return err;
2071}
2072
Adrian Huntercb849642015-02-06 14:12:59 +02002073static int sdhci_select_drive_strength(struct mmc_card *card,
2074 unsigned int max_dtr, int host_drv,
2075 int card_drv, int *drv_type)
2076{
2077 struct sdhci_host *host = mmc_priv(card->host);
2078
2079 if (!host->ops->select_drive_strength)
2080 return 0;
2081
2082 return host->ops->select_drive_strength(host, card, max_dtr, host_drv,
2083 card_drv, drv_type);
2084}
Kevin Liu52983382013-01-31 11:31:37 +08002085
2086static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302087{
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302088 /* Host Controller v3.00 defines preset value registers */
2089 if (host->version < SDHCI_SPEC_300)
2090 return;
2091
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302092 /*
2093 * We only enable or disable Preset Value if they are not already
2094 * enabled or disabled respectively. Otherwise, we bail out.
2095 */
Russell Kingda91a8f2014-04-25 13:00:12 +01002096 if (host->preset_enabled != enable) {
2097 u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2098
2099 if (enable)
2100 ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
2101 else
2102 ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
2103
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302104 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
Russell Kingda91a8f2014-04-25 13:00:12 +01002105
2106 if (enable)
2107 host->flags |= SDHCI_PV_ENABLED;
2108 else
2109 host->flags &= ~SDHCI_PV_ENABLED;
2110
2111 host->preset_enabled = enable;
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302112 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002113}
2114
Haibo Chen348487c2014-12-09 17:04:05 +08002115static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
2116 int err)
2117{
2118 struct sdhci_host *host = mmc_priv(mmc);
2119 struct mmc_data *data = mrq->data;
2120
2121 if (host->flags & SDHCI_REQ_USE_DMA) {
Haibo Chend31911b2015-08-25 10:02:11 +08002122 if (data->host_cookie == COOKIE_GIVEN ||
2123 data->host_cookie == COOKIE_MAPPED)
Haibo Chen348487c2014-12-09 17:04:05 +08002124 dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2125 data->flags & MMC_DATA_WRITE ?
2126 DMA_TO_DEVICE : DMA_FROM_DEVICE);
Haibo Chend31911b2015-08-25 10:02:11 +08002127 data->host_cookie = COOKIE_UNMAPPED;
Haibo Chen348487c2014-12-09 17:04:05 +08002128 }
2129}
2130
2131static int sdhci_pre_dma_transfer(struct sdhci_host *host,
Haibo Chend31911b2015-08-25 10:02:11 +08002132 struct mmc_data *data)
Haibo Chen348487c2014-12-09 17:04:05 +08002133{
2134 int sg_count;
2135
Haibo Chend31911b2015-08-25 10:02:11 +08002136 if (data->host_cookie == COOKIE_MAPPED) {
2137 data->host_cookie = COOKIE_GIVEN;
2138 return data->sg_count;
Haibo Chen348487c2014-12-09 17:04:05 +08002139 }
2140
Haibo Chend31911b2015-08-25 10:02:11 +08002141 WARN_ON(data->host_cookie == COOKIE_GIVEN);
Haibo Chen348487c2014-12-09 17:04:05 +08002142
Haibo Chend31911b2015-08-25 10:02:11 +08002143 sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2144 data->flags & MMC_DATA_WRITE ?
2145 DMA_TO_DEVICE : DMA_FROM_DEVICE);
Haibo Chen348487c2014-12-09 17:04:05 +08002146
2147 if (sg_count == 0)
Haibo Chend31911b2015-08-25 10:02:11 +08002148 return -ENOSPC;
Haibo Chen348487c2014-12-09 17:04:05 +08002149
Haibo Chend31911b2015-08-25 10:02:11 +08002150 data->sg_count = sg_count;
2151 data->host_cookie = COOKIE_MAPPED;
Haibo Chen348487c2014-12-09 17:04:05 +08002152
2153 return sg_count;
2154}
2155
2156static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
2157 bool is_first_req)
2158{
2159 struct sdhci_host *host = mmc_priv(mmc);
2160
Haibo Chend31911b2015-08-25 10:02:11 +08002161 mrq->data->host_cookie = COOKIE_UNMAPPED;
Haibo Chen348487c2014-12-09 17:04:05 +08002162
2163 if (host->flags & SDHCI_REQ_USE_DMA)
Haibo Chend31911b2015-08-25 10:02:11 +08002164 sdhci_pre_dma_transfer(host, mrq->data);
Haibo Chen348487c2014-12-09 17:04:05 +08002165}
2166
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002167static void sdhci_card_event(struct mmc_host *mmc)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002168{
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002169 struct sdhci_host *host = mmc_priv(mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002170 unsigned long flags;
Krzysztof Kozlowski28367662015-01-05 10:50:15 +01002171 int present;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002172
Christian Daudt722e1282013-06-20 14:26:36 -07002173 /* First check if client has provided their own card event */
2174 if (host->ops->card_event)
2175 host->ops->card_event(host);
2176
Krzysztof Kozlowski28367662015-01-05 10:50:15 +01002177 present = sdhci_do_get_cd(host);
2178
Pierre Ossmand129bce2006-03-24 03:18:17 -08002179 spin_lock_irqsave(&host->lock, flags);
2180
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002181 /* Check host->mrq first in case we are runtime suspended */
Krzysztof Kozlowski28367662015-01-05 10:50:15 +01002182 if (host->mrq && !present) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302183 pr_err("%s: Card removed during transfer!\n",
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002184 mmc_hostname(host->mmc));
Girish K Sa3c76eb2011-10-11 11:44:09 +05302185 pr_err("%s: Resetting controller.\n",
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002186 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08002187
Russell King03231f92014-04-25 12:57:12 +01002188 sdhci_do_reset(host, SDHCI_RESET_CMD);
2189 sdhci_do_reset(host, SDHCI_RESET_DATA);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002190
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002191 host->mrq->cmd->error = -ENOMEDIUM;
2192 tasklet_schedule(&host->finish_tasklet);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002193 }
2194
2195 spin_unlock_irqrestore(&host->lock, flags);
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002196}
2197
2198static const struct mmc_host_ops sdhci_ops = {
2199 .request = sdhci_request,
Haibo Chen348487c2014-12-09 17:04:05 +08002200 .post_req = sdhci_post_req,
2201 .pre_req = sdhci_pre_req,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002202 .set_ios = sdhci_set_ios,
Kevin Liu94144a42013-02-28 17:35:53 +08002203 .get_cd = sdhci_get_cd,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002204 .get_ro = sdhci_get_ro,
2205 .hw_reset = sdhci_hw_reset,
2206 .enable_sdio_irq = sdhci_enable_sdio_irq,
2207 .start_signal_voltage_switch = sdhci_start_signal_voltage_switch,
Adrian Hunterb5540ce2014-12-05 19:25:31 +02002208 .prepare_hs400_tuning = sdhci_prepare_hs400_tuning,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002209 .execute_tuning = sdhci_execute_tuning,
Adrian Huntercb849642015-02-06 14:12:59 +02002210 .select_drive_strength = sdhci_select_drive_strength,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002211 .card_event = sdhci_card_event,
Kevin Liu20b92a32012-12-17 19:29:26 +08002212 .card_busy = sdhci_card_busy,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002213};
2214
2215/*****************************************************************************\
2216 * *
2217 * Tasklets *
2218 * *
2219\*****************************************************************************/
2220
Pierre Ossmand129bce2006-03-24 03:18:17 -08002221static void sdhci_tasklet_finish(unsigned long param)
2222{
2223 struct sdhci_host *host;
2224 unsigned long flags;
2225 struct mmc_request *mrq;
2226
2227 host = (struct sdhci_host*)param;
2228
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002229 spin_lock_irqsave(&host->lock, flags);
2230
Chris Ball0c9c99a2011-04-27 17:35:31 -04002231 /*
2232 * If this tasklet gets rescheduled while running, it will
2233 * be run again afterwards but without any active request.
2234 */
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002235 if (!host->mrq) {
2236 spin_unlock_irqrestore(&host->lock, flags);
Chris Ball0c9c99a2011-04-27 17:35:31 -04002237 return;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002238 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002239
2240 del_timer(&host->timer);
2241
2242 mrq = host->mrq;
2243
Pierre Ossmand129bce2006-03-24 03:18:17 -08002244 /*
2245 * The controller needs a reset of internal state machines
2246 * upon error conditions.
2247 */
Pierre Ossman1e728592008-04-16 19:13:13 +02002248 if (!(host->flags & SDHCI_DEVICE_DEAD) &&
Ben Dooksb7b4d342011-04-27 14:24:19 +01002249 ((mrq->cmd && mrq->cmd->error) ||
Andrew Gabbasovfce9d332014-10-01 07:14:08 -05002250 (mrq->sbc && mrq->sbc->error) ||
2251 (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
2252 (mrq->data->stop && mrq->data->stop->error))) ||
2253 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
Pierre Ossman645289d2006-06-30 02:22:33 -07002254
2255 /* Some controllers need this kick or reset won't work here */
Andy Shevchenko8213af32013-01-07 16:31:08 +02002256 if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
Pierre Ossman645289d2006-06-30 02:22:33 -07002257 /* This is to force an update */
Russell King17710592014-04-25 12:58:55 +01002258 host->ops->set_clock(host, host->clock);
Pierre Ossman645289d2006-06-30 02:22:33 -07002259
2260 /* Spec says we should do both at the same time, but Ricoh
2261 controllers do not like that. */
Russell King03231f92014-04-25 12:57:12 +01002262 sdhci_do_reset(host, SDHCI_RESET_CMD);
2263 sdhci_do_reset(host, SDHCI_RESET_DATA);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002264 }
2265
2266 host->mrq = NULL;
2267 host->cmd = NULL;
2268 host->data = NULL;
2269
Pierre Ossmanf9134312008-12-21 17:01:48 +01002270#ifndef SDHCI_USE_LEDS_CLASS
Pierre Ossmand129bce2006-03-24 03:18:17 -08002271 sdhci_deactivate_led(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01002272#endif
Pierre Ossmand129bce2006-03-24 03:18:17 -08002273
Pierre Ossman5f25a662006-10-04 02:15:39 -07002274 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08002275 spin_unlock_irqrestore(&host->lock, flags);
2276
2277 mmc_request_done(host->mmc, mrq);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002278 sdhci_runtime_pm_put(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002279}
2280
2281static void sdhci_timeout_timer(unsigned long data)
2282{
2283 struct sdhci_host *host;
2284 unsigned long flags;
2285
2286 host = (struct sdhci_host*)data;
2287
2288 spin_lock_irqsave(&host->lock, flags);
2289
2290 if (host->mrq) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01002291 pr_err("%s: Timeout waiting for hardware interrupt.\n",
2292 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08002293 sdhci_dumpregs(host);
2294
2295 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +02002296 host->data->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002297 sdhci_finish_data(host);
2298 } else {
2299 if (host->cmd)
Pierre Ossman17b04292007-07-22 22:18:46 +02002300 host->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002301 else
Pierre Ossman17b04292007-07-22 22:18:46 +02002302 host->mrq->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002303
2304 tasklet_schedule(&host->finish_tasklet);
2305 }
2306 }
2307
Pierre Ossman5f25a662006-10-04 02:15:39 -07002308 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08002309 spin_unlock_irqrestore(&host->lock, flags);
2310}
2311
2312/*****************************************************************************\
2313 * *
2314 * Interrupt handling *
2315 * *
2316\*****************************************************************************/
2317
Adrian Hunter61541392014-09-24 10:27:27 +03002318static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *mask)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002319{
2320 BUG_ON(intmask == 0);
2321
2322 if (!host->cmd) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01002323 pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
2324 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002325 sdhci_dumpregs(host);
2326 return;
2327 }
2328
Pierre Ossman43b58b32007-07-25 23:15:27 +02002329 if (intmask & SDHCI_INT_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02002330 host->cmd->error = -ETIMEDOUT;
2331 else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
2332 SDHCI_INT_INDEX))
2333 host->cmd->error = -EILSEQ;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002334
Pierre Ossmane8095172008-07-25 01:09:08 +02002335 if (host->cmd->error) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08002336 tasklet_schedule(&host->finish_tasklet);
Pierre Ossmane8095172008-07-25 01:09:08 +02002337 return;
2338 }
2339
2340 /*
2341 * The host can send and interrupt when the busy state has
2342 * ended, allowing us to wait without wasting CPU cycles.
2343 * Unfortunately this is overloaded on the "data complete"
2344 * interrupt, so we need to take some care when handling
2345 * it.
2346 *
2347 * Note: The 1.0 specification is a bit ambiguous about this
2348 * feature so there might be some problems with older
2349 * controllers.
2350 */
2351 if (host->cmd->flags & MMC_RSP_BUSY) {
2352 if (host->cmd->data)
Marek Vasut2e4456f2015-11-18 10:47:02 +01002353 DBG("Cannot wait for busy signal when also doing a data transfer");
Chanho Mine99783a2014-08-30 12:40:40 +09002354 else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ)
2355 && !host->busy_handle) {
2356 /* Mark that command complete before busy is ended */
2357 host->busy_handle = 1;
Pierre Ossmane8095172008-07-25 01:09:08 +02002358 return;
Chanho Mine99783a2014-08-30 12:40:40 +09002359 }
Ben Dooksf9454052009-02-20 20:33:08 +03002360
2361 /* The controller does not support the end-of-busy IRQ,
2362 * fall through and take the SDHCI_INT_RESPONSE */
Adrian Hunter61541392014-09-24 10:27:27 +03002363 } else if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
2364 host->cmd->opcode == MMC_STOP_TRANSMISSION && !host->data) {
2365 *mask &= ~SDHCI_INT_DATA_END;
Pierre Ossmane8095172008-07-25 01:09:08 +02002366 }
2367
2368 if (intmask & SDHCI_INT_RESPONSE)
Pierre Ossman43b58b32007-07-25 23:15:27 +02002369 sdhci_finish_command(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002370}
2371
George G. Davis0957c332010-02-18 12:32:12 -05002372#ifdef CONFIG_MMC_DEBUG
Adrian Hunter08621b12014-11-04 12:42:38 +02002373static void sdhci_adma_show_error(struct sdhci_host *host)
Ben Dooks6882a8c2009-06-14 13:52:38 +01002374{
2375 const char *name = mmc_hostname(host->mmc);
Adrian Hunter1c3d5f62014-11-04 12:42:41 +02002376 void *desc = host->adma_table;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002377
2378 sdhci_dumpregs(host);
2379
2380 while (true) {
Adrian Huntere57a5f62014-11-04 12:42:46 +02002381 struct sdhci_adma2_64_desc *dma_desc = desc;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002382
Adrian Huntere57a5f62014-11-04 12:42:46 +02002383 if (host->flags & SDHCI_USE_64_BIT_DMA)
2384 DBG("%s: %p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
2385 name, desc, le32_to_cpu(dma_desc->addr_hi),
2386 le32_to_cpu(dma_desc->addr_lo),
2387 le16_to_cpu(dma_desc->len),
2388 le16_to_cpu(dma_desc->cmd));
2389 else
2390 DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
2391 name, desc, le32_to_cpu(dma_desc->addr_lo),
2392 le16_to_cpu(dma_desc->len),
2393 le16_to_cpu(dma_desc->cmd));
Ben Dooks6882a8c2009-06-14 13:52:38 +01002394
Adrian Hunter76fe3792014-11-04 12:42:42 +02002395 desc += host->desc_sz;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002396
Adrian Hunter05452302014-11-04 12:42:45 +02002397 if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
Ben Dooks6882a8c2009-06-14 13:52:38 +01002398 break;
2399 }
2400}
2401#else
Adrian Hunter08621b12014-11-04 12:42:38 +02002402static void sdhci_adma_show_error(struct sdhci_host *host) { }
Ben Dooks6882a8c2009-06-14 13:52:38 +01002403#endif
2404
Pierre Ossmand129bce2006-03-24 03:18:17 -08002405static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
2406{
Girish K S069c9f12012-01-06 09:56:39 +05302407 u32 command;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002408 BUG_ON(intmask == 0);
2409
Arindam Nathb513ea22011-05-05 12:19:04 +05302410 /* CMD19 generates _only_ Buffer Read Ready interrupt */
2411 if (intmask & SDHCI_INT_DATA_AVAIL) {
Girish K S069c9f12012-01-06 09:56:39 +05302412 command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
2413 if (command == MMC_SEND_TUNING_BLOCK ||
2414 command == MMC_SEND_TUNING_BLOCK_HS200) {
Arindam Nathb513ea22011-05-05 12:19:04 +05302415 host->tuning_done = 1;
2416 wake_up(&host->buf_ready_int);
2417 return;
2418 }
2419 }
2420
Pierre Ossmand129bce2006-03-24 03:18:17 -08002421 if (!host->data) {
2422 /*
Pierre Ossmane8095172008-07-25 01:09:08 +02002423 * The "data complete" interrupt is also used to
2424 * indicate that a busy state has ended. See comment
2425 * above in sdhci_cmd_irq().
Pierre Ossmand129bce2006-03-24 03:18:17 -08002426 */
Pierre Ossmane8095172008-07-25 01:09:08 +02002427 if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
Matthieu CASTETc5abd5e2014-08-14 16:03:17 +02002428 if (intmask & SDHCI_INT_DATA_TIMEOUT) {
2429 host->cmd->error = -ETIMEDOUT;
2430 tasklet_schedule(&host->finish_tasklet);
2431 return;
2432 }
Pierre Ossmane8095172008-07-25 01:09:08 +02002433 if (intmask & SDHCI_INT_DATA_END) {
Chanho Mine99783a2014-08-30 12:40:40 +09002434 /*
2435 * Some cards handle busy-end interrupt
2436 * before the command completed, so make
2437 * sure we do things in the proper order.
2438 */
2439 if (host->busy_handle)
2440 sdhci_finish_command(host);
2441 else
2442 host->busy_handle = 1;
Pierre Ossmane8095172008-07-25 01:09:08 +02002443 return;
2444 }
2445 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002446
Marek Vasut2e4456f2015-11-18 10:47:02 +01002447 pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
2448 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002449 sdhci_dumpregs(host);
2450
2451 return;
2452 }
2453
2454 if (intmask & SDHCI_INT_DATA_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02002455 host->data->error = -ETIMEDOUT;
Aries Lee22113ef2010-12-15 08:14:24 +01002456 else if (intmask & SDHCI_INT_DATA_END_BIT)
2457 host->data->error = -EILSEQ;
2458 else if ((intmask & SDHCI_INT_DATA_CRC) &&
2459 SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
2460 != MMC_BUS_TEST_R)
Pierre Ossman17b04292007-07-22 22:18:46 +02002461 host->data->error = -EILSEQ;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002462 else if (intmask & SDHCI_INT_ADMA_ERROR) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302463 pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
Adrian Hunter08621b12014-11-04 12:42:38 +02002464 sdhci_adma_show_error(host);
Pierre Ossman2134a922008-06-28 18:28:51 +02002465 host->data->error = -EIO;
Haijun Zhanga4071fb2012-12-04 10:41:28 +08002466 if (host->ops->adma_workaround)
2467 host->ops->adma_workaround(host, intmask);
Ben Dooks6882a8c2009-06-14 13:52:38 +01002468 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002469
Pierre Ossman17b04292007-07-22 22:18:46 +02002470 if (host->data->error)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002471 sdhci_finish_data(host);
2472 else {
Pierre Ossmana406f5a2006-07-02 16:50:59 +01002473 if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
Pierre Ossmand129bce2006-03-24 03:18:17 -08002474 sdhci_transfer_pio(host);
2475
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002476 /*
2477 * We currently don't do anything fancy with DMA
2478 * boundaries, but as we can't disable the feature
2479 * we need to at least restart the transfer.
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002480 *
2481 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
2482 * should return a valid address to continue from, but as
2483 * some controllers are faulty, don't trust them.
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002484 */
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002485 if (intmask & SDHCI_INT_DMA_END) {
2486 u32 dmastart, dmanow;
2487 dmastart = sg_dma_address(host->data->sg);
2488 dmanow = dmastart + host->data->bytes_xfered;
2489 /*
2490 * Force update to the next DMA block boundary.
2491 */
2492 dmanow = (dmanow &
2493 ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
2494 SDHCI_DEFAULT_BOUNDARY_SIZE;
2495 host->data->bytes_xfered = dmanow - dmastart;
2496 DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
2497 " next 0x%08x\n",
2498 mmc_hostname(host->mmc), dmastart,
2499 host->data->bytes_xfered, dmanow);
2500 sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
2501 }
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002502
Pierre Ossmane538fbe2007-08-12 16:46:32 +02002503 if (intmask & SDHCI_INT_DATA_END) {
2504 if (host->cmd) {
2505 /*
2506 * Data managed to finish before the
2507 * command completed. Make sure we do
2508 * things in the proper order.
2509 */
2510 host->data_early = 1;
2511 } else {
2512 sdhci_finish_data(host);
2513 }
2514 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002515 }
2516}
2517
David Howells7d12e782006-10-05 14:55:46 +01002518static irqreturn_t sdhci_irq(int irq, void *dev_id)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002519{
Russell King781e9892014-04-25 12:55:46 +01002520 irqreturn_t result = IRQ_NONE;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002521 struct sdhci_host *host = dev_id;
Russell King41005002014-04-25 12:55:36 +01002522 u32 intmask, mask, unexpected = 0;
Russell King781e9892014-04-25 12:55:46 +01002523 int max_loops = 16;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002524
2525 spin_lock(&host->lock);
2526
Russell Kingbe138552014-04-25 12:55:56 +01002527 if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002528 spin_unlock(&host->lock);
Adrian Hunter655bca72014-03-11 10:09:36 +02002529 return IRQ_NONE;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002530 }
2531
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002532 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
Mark Lord62df67a52007-03-06 13:30:13 +01002533 if (!intmask || intmask == 0xffffffff) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08002534 result = IRQ_NONE;
2535 goto out;
2536 }
2537
Russell King41005002014-04-25 12:55:36 +01002538 do {
2539 /* Clear selected interrupts. */
2540 mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
2541 SDHCI_INT_BUS_POWER);
2542 sdhci_writel(host, mask, SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002543
Russell King41005002014-04-25 12:55:36 +01002544 DBG("*** %s got interrupt: 0x%08x\n",
2545 mmc_hostname(host->mmc), intmask);
2546
2547 if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2548 u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
2549 SDHCI_CARD_PRESENT;
2550
2551 /*
2552 * There is a observation on i.mx esdhc. INSERT
2553 * bit will be immediately set again when it gets
2554 * cleared, if a card is inserted. We have to mask
2555 * the irq to prevent interrupt storm which will
2556 * freeze the system. And the REMOVE gets the
2557 * same situation.
2558 *
2559 * More testing are needed here to ensure it works
2560 * for other platforms though.
2561 */
Russell Kingb537f942014-04-25 12:56:01 +01002562 host->ier &= ~(SDHCI_INT_CARD_INSERT |
2563 SDHCI_INT_CARD_REMOVE);
2564 host->ier |= present ? SDHCI_INT_CARD_REMOVE :
2565 SDHCI_INT_CARD_INSERT;
2566 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2567 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Russell King41005002014-04-25 12:55:36 +01002568
2569 sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
2570 SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
Russell King3560db82014-04-25 12:55:51 +01002571
2572 host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
2573 SDHCI_INT_CARD_REMOVE);
2574 result = IRQ_WAKE_THREAD;
Russell King41005002014-04-25 12:55:36 +01002575 }
2576
2577 if (intmask & SDHCI_INT_CMD_MASK)
Adrian Hunter61541392014-09-24 10:27:27 +03002578 sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK,
2579 &intmask);
Russell King41005002014-04-25 12:55:36 +01002580
2581 if (intmask & SDHCI_INT_DATA_MASK)
2582 sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2583
2584 if (intmask & SDHCI_INT_BUS_POWER)
2585 pr_err("%s: Card is consuming too much power!\n",
2586 mmc_hostname(host->mmc));
2587
Russell King781e9892014-04-25 12:55:46 +01002588 if (intmask & SDHCI_INT_CARD_INT) {
2589 sdhci_enable_sdio_irq_nolock(host, false);
2590 host->thread_isr |= SDHCI_INT_CARD_INT;
2591 result = IRQ_WAKE_THREAD;
2592 }
Russell King41005002014-04-25 12:55:36 +01002593
2594 intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
2595 SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
2596 SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
2597 SDHCI_INT_CARD_INT);
2598
2599 if (intmask) {
2600 unexpected |= intmask;
2601 sdhci_writel(host, intmask, SDHCI_INT_STATUS);
2602 }
2603
Russell King781e9892014-04-25 12:55:46 +01002604 if (result == IRQ_NONE)
2605 result = IRQ_HANDLED;
Russell King41005002014-04-25 12:55:36 +01002606
2607 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
Russell King41005002014-04-25 12:55:36 +01002608 } while (intmask && --max_loops);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002609out:
2610 spin_unlock(&host->lock);
2611
Alexander Stein6379b232012-03-14 09:52:10 +01002612 if (unexpected) {
2613 pr_err("%s: Unexpected interrupt 0x%08x.\n",
2614 mmc_hostname(host->mmc), unexpected);
2615 sdhci_dumpregs(host);
2616 }
Pierre Ossmanf75979b2007-09-04 07:59:18 +02002617
Pierre Ossmand129bce2006-03-24 03:18:17 -08002618 return result;
2619}
2620
Russell King781e9892014-04-25 12:55:46 +01002621static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
2622{
2623 struct sdhci_host *host = dev_id;
2624 unsigned long flags;
2625 u32 isr;
2626
2627 spin_lock_irqsave(&host->lock, flags);
2628 isr = host->thread_isr;
2629 host->thread_isr = 0;
2630 spin_unlock_irqrestore(&host->lock, flags);
2631
Russell King3560db82014-04-25 12:55:51 +01002632 if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2633 sdhci_card_event(host->mmc);
2634 mmc_detect_change(host->mmc, msecs_to_jiffies(200));
2635 }
2636
Russell King781e9892014-04-25 12:55:46 +01002637 if (isr & SDHCI_INT_CARD_INT) {
2638 sdio_run_irqs(host->mmc);
2639
2640 spin_lock_irqsave(&host->lock, flags);
2641 if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2642 sdhci_enable_sdio_irq_nolock(host, true);
2643 spin_unlock_irqrestore(&host->lock, flags);
2644 }
2645
2646 return isr ? IRQ_HANDLED : IRQ_NONE;
2647}
2648
Pierre Ossmand129bce2006-03-24 03:18:17 -08002649/*****************************************************************************\
2650 * *
2651 * Suspend/resume *
2652 * *
2653\*****************************************************************************/
2654
2655#ifdef CONFIG_PM
Kevin Liuad080d72013-01-05 17:21:33 +08002656void sdhci_enable_irq_wakeups(struct sdhci_host *host)
2657{
2658 u8 val;
2659 u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
2660 | SDHCI_WAKE_ON_INT;
2661
2662 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2663 val |= mask ;
2664 /* Avoid fake wake up */
2665 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
2666 val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
2667 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2668}
2669EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);
2670
Fabio Estevam0b10f472014-08-30 14:53:13 -03002671static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
Kevin Liuad080d72013-01-05 17:21:33 +08002672{
2673 u8 val;
2674 u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
2675 | SDHCI_WAKE_ON_INT;
2676
2677 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2678 val &= ~mask;
2679 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2680}
Pierre Ossmand129bce2006-03-24 03:18:17 -08002681
Manuel Lauss29495aa2011-11-03 11:09:45 +01002682int sdhci_suspend_host(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002683{
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002684 sdhci_disable_card_detection(host);
2685
Adrian Hunter66c39dfc2015-05-07 13:10:21 +03002686 mmc_retune_timer_stop(host->mmc);
2687 mmc_retune_needed(host->mmc);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302688
Kevin Liuad080d72013-01-05 17:21:33 +08002689 if (!device_may_wakeup(mmc_dev(host->mmc))) {
Russell Kingb537f942014-04-25 12:56:01 +01002690 host->ier = 0;
2691 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
2692 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Kevin Liuad080d72013-01-05 17:21:33 +08002693 free_irq(host->irq, host);
2694 } else {
2695 sdhci_enable_irq_wakeups(host);
2696 enable_irq_wake(host->irq);
2697 }
Ulf Hansson4ee14ec2013-09-25 14:15:24 +02002698 return 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002699}
2700
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002701EXPORT_SYMBOL_GPL(sdhci_suspend_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002702
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002703int sdhci_resume_host(struct sdhci_host *host)
2704{
Ulf Hansson4ee14ec2013-09-25 14:15:24 +02002705 int ret = 0;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002706
Richard Röjforsa13abc72009-09-22 16:45:30 -07002707 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002708 if (host->ops->enable_dma)
2709 host->ops->enable_dma(host);
2710 }
2711
Adrian Hunter6308d292012-02-07 14:48:54 +02002712 if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
2713 (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
2714 /* Card keeps power but host controller does not */
2715 sdhci_init(host, 0);
2716 host->pwr = 0;
2717 host->clock = 0;
2718 sdhci_do_set_ios(host, &host->mmc->ios);
2719 } else {
2720 sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
2721 mmiowb();
2722 }
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002723
Haibo Chen14a7b41642015-09-15 18:32:58 +08002724 if (!device_may_wakeup(mmc_dev(host->mmc))) {
2725 ret = request_threaded_irq(host->irq, sdhci_irq,
2726 sdhci_thread_irq, IRQF_SHARED,
2727 mmc_hostname(host->mmc), host);
2728 if (ret)
2729 return ret;
2730 } else {
2731 sdhci_disable_irq_wakeups(host);
2732 disable_irq_wake(host->irq);
2733 }
2734
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002735 sdhci_enable_card_detection(host);
2736
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -08002737 return ret;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002738}
2739
2740EXPORT_SYMBOL_GPL(sdhci_resume_host);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002741
2742static int sdhci_runtime_pm_get(struct sdhci_host *host)
2743{
2744 return pm_runtime_get_sync(host->mmc->parent);
2745}
2746
2747static int sdhci_runtime_pm_put(struct sdhci_host *host)
2748{
2749 pm_runtime_mark_last_busy(host->mmc->parent);
2750 return pm_runtime_put_autosuspend(host->mmc->parent);
2751}
2752
Adrian Hunterf0710a52013-05-06 12:17:32 +03002753static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
2754{
2755 if (host->runtime_suspended || host->bus_on)
2756 return;
2757 host->bus_on = true;
2758 pm_runtime_get_noresume(host->mmc->parent);
2759}
2760
2761static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
2762{
2763 if (host->runtime_suspended || !host->bus_on)
2764 return;
2765 host->bus_on = false;
2766 pm_runtime_put_noidle(host->mmc->parent);
2767}
2768
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002769int sdhci_runtime_suspend_host(struct sdhci_host *host)
2770{
2771 unsigned long flags;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002772
Adrian Hunter66c39dfc2015-05-07 13:10:21 +03002773 mmc_retune_timer_stop(host->mmc);
2774 mmc_retune_needed(host->mmc);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002775
2776 spin_lock_irqsave(&host->lock, flags);
Russell Kingb537f942014-04-25 12:56:01 +01002777 host->ier &= SDHCI_INT_CARD_INT;
2778 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2779 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002780 spin_unlock_irqrestore(&host->lock, flags);
2781
Russell King781e9892014-04-25 12:55:46 +01002782 synchronize_hardirq(host->irq);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002783
2784 spin_lock_irqsave(&host->lock, flags);
2785 host->runtime_suspended = true;
2786 spin_unlock_irqrestore(&host->lock, flags);
2787
Markus Pargmann8a125ba2014-06-04 15:24:29 +02002788 return 0;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002789}
2790EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);
2791
2792int sdhci_runtime_resume_host(struct sdhci_host *host)
2793{
2794 unsigned long flags;
Markus Pargmann8a125ba2014-06-04 15:24:29 +02002795 int host_flags = host->flags;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002796
2797 if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2798 if (host->ops->enable_dma)
2799 host->ops->enable_dma(host);
2800 }
2801
2802 sdhci_init(host, 0);
2803
2804 /* Force clock and power re-program */
2805 host->pwr = 0;
2806 host->clock = 0;
Jisheng Zhang3396e732015-01-29 17:42:12 +08002807 sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002808 sdhci_do_set_ios(host, &host->mmc->ios);
2809
Kevin Liu52983382013-01-31 11:31:37 +08002810 if ((host_flags & SDHCI_PV_ENABLED) &&
2811 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
2812 spin_lock_irqsave(&host->lock, flags);
2813 sdhci_enable_preset_value(host, true);
2814 spin_unlock_irqrestore(&host->lock, flags);
2815 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002816
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002817 spin_lock_irqsave(&host->lock, flags);
2818
2819 host->runtime_suspended = false;
2820
2821 /* Enable SDIO IRQ */
Russell Kingef104332014-04-25 12:55:41 +01002822 if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002823 sdhci_enable_sdio_irq_nolock(host, true);
2824
2825 /* Enable Card Detection */
2826 sdhci_enable_card_detection(host);
2827
2828 spin_unlock_irqrestore(&host->lock, flags);
2829
Markus Pargmann8a125ba2014-06-04 15:24:29 +02002830 return 0;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002831}
2832EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);
2833
Rafael J. Wysocki162d6f92014-12-05 03:05:33 +01002834#endif /* CONFIG_PM */
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002835
Pierre Ossmand129bce2006-03-24 03:18:17 -08002836/*****************************************************************************\
2837 * *
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002838 * Device allocation/registration *
Pierre Ossmand129bce2006-03-24 03:18:17 -08002839 * *
2840\*****************************************************************************/
2841
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002842struct sdhci_host *sdhci_alloc_host(struct device *dev,
2843 size_t priv_size)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002844{
Pierre Ossmand129bce2006-03-24 03:18:17 -08002845 struct mmc_host *mmc;
2846 struct sdhci_host *host;
2847
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002848 WARN_ON(dev == NULL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002849
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002850 mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002851 if (!mmc)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002852 return ERR_PTR(-ENOMEM);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002853
2854 host = mmc_priv(mmc);
2855 host->mmc = mmc;
2856
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002857 return host;
2858}
Pierre Ossman8a4da142006-10-04 02:15:40 -07002859
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002860EXPORT_SYMBOL_GPL(sdhci_alloc_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002861
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002862int sdhci_add_host(struct sdhci_host *host)
2863{
2864 struct mmc_host *mmc;
Philip Rakitybd6a8c32012-06-27 21:49:27 -07002865 u32 caps[2] = {0, 0};
Arindam Nathf2119df2011-05-05 12:18:57 +05302866 u32 max_current_caps;
2867 unsigned int ocr_avail;
Adrian Hunterf5fa92e2014-09-24 10:27:32 +03002868 unsigned int override_timeout_clk;
Dong Aisheng59241752015-07-22 20:53:07 +08002869 u32 max_clk;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002870 int ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002871
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002872 WARN_ON(host == NULL);
2873 if (host == NULL)
2874 return -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002875
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002876 mmc = host->mmc;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002877
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002878 if (debug_quirks)
2879 host->quirks = debug_quirks;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002880 if (debug_quirks2)
2881 host->quirks2 = debug_quirks2;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002882
Adrian Hunterf5fa92e2014-09-24 10:27:32 +03002883 override_timeout_clk = host->timeout_clk;
2884
Russell King03231f92014-04-25 12:57:12 +01002885 sdhci_do_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand96649e2006-06-30 02:22:30 -07002886
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002887 host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
Pierre Ossman2134a922008-06-28 18:28:51 +02002888 host->version = (host->version & SDHCI_SPEC_VER_MASK)
2889 >> SDHCI_SPEC_VER_SHIFT;
Zhangfei Gao85105c52010-08-06 07:10:01 +08002890 if (host->version > SDHCI_SPEC_300) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01002891 pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
2892 mmc_hostname(mmc), host->version);
Pierre Ossman4a965502006-06-30 02:22:29 -07002893 }
2894
Arindam Nathf2119df2011-05-05 12:18:57 +05302895 caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
Maxim Levitskyccc92c22010-08-10 18:01:42 -07002896 sdhci_readl(host, SDHCI_CAPABILITIES);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002897
Philip Rakitybd6a8c32012-06-27 21:49:27 -07002898 if (host->version >= SDHCI_SPEC_300)
2899 caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
2900 host->caps1 :
2901 sdhci_readl(host, SDHCI_CAPABILITIES_1);
Arindam Nathf2119df2011-05-05 12:18:57 +05302902
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002903 if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
Richard Röjforsa13abc72009-09-22 16:45:30 -07002904 host->flags |= SDHCI_USE_SDMA;
Arindam Nathf2119df2011-05-05 12:18:57 +05302905 else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
Richard Röjforsa13abc72009-09-22 16:45:30 -07002906 DBG("Controller doesn't have SDMA capability\n");
Pierre Ossman67435272006-06-30 02:22:31 -07002907 else
Richard Röjforsa13abc72009-09-22 16:45:30 -07002908 host->flags |= SDHCI_USE_SDMA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002909
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002910 if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
Richard Röjforsa13abc72009-09-22 16:45:30 -07002911 (host->flags & SDHCI_USE_SDMA)) {
Rolf Eike Beercee687c2007-11-02 15:22:30 +01002912 DBG("Disabling DMA as it is marked broken\n");
Richard Röjforsa13abc72009-09-22 16:45:30 -07002913 host->flags &= ~SDHCI_USE_SDMA;
Feng Tang7c168e32007-09-30 12:44:18 +02002914 }
2915
Arindam Nathf2119df2011-05-05 12:18:57 +05302916 if ((host->version >= SDHCI_SPEC_200) &&
2917 (caps[0] & SDHCI_CAN_DO_ADMA2))
Richard Röjforsa13abc72009-09-22 16:45:30 -07002918 host->flags |= SDHCI_USE_ADMA;
Pierre Ossman2134a922008-06-28 18:28:51 +02002919
2920 if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
2921 (host->flags & SDHCI_USE_ADMA)) {
2922 DBG("Disabling ADMA as it is marked broken\n");
2923 host->flags &= ~SDHCI_USE_ADMA;
2924 }
2925
Adrian Huntere57a5f62014-11-04 12:42:46 +02002926 /*
2927 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
2928 * and *must* do 64-bit DMA. A driver has the opportunity to change
2929 * that during the first call to ->enable_dma(). Similarly
2930 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
2931 * implement.
2932 */
2933 if (sdhci_readl(host, SDHCI_CAPABILITIES) & SDHCI_CAN_64BIT)
2934 host->flags |= SDHCI_USE_64_BIT_DMA;
2935
Richard Röjforsa13abc72009-09-22 16:45:30 -07002936 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002937 if (host->ops->enable_dma) {
2938 if (host->ops->enable_dma(host)) {
Joe Perches66061102014-09-12 14:56:56 -07002939 pr_warn("%s: No suitable DMA available - falling back to PIO\n",
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002940 mmc_hostname(mmc));
Richard Röjforsa13abc72009-09-22 16:45:30 -07002941 host->flags &=
2942 ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002943 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002944 }
2945 }
2946
Adrian Huntere57a5f62014-11-04 12:42:46 +02002947 /* SDMA does not support 64-bit DMA */
2948 if (host->flags & SDHCI_USE_64_BIT_DMA)
2949 host->flags &= ~SDHCI_USE_SDMA;
2950
Pierre Ossman2134a922008-06-28 18:28:51 +02002951 if (host->flags & SDHCI_USE_ADMA) {
2952 /*
Adrian Hunter76fe3792014-11-04 12:42:42 +02002953 * The DMA descriptor table size is calculated as the maximum
2954 * number of segments times 2, to allow for an alignment
2955 * descriptor for each segment, plus 1 for a nop end descriptor,
2956 * all multipled by the descriptor size.
Pierre Ossman2134a922008-06-28 18:28:51 +02002957 */
Adrian Huntere57a5f62014-11-04 12:42:46 +02002958 if (host->flags & SDHCI_USE_64_BIT_DMA) {
2959 host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
2960 SDHCI_ADMA2_64_DESC_SZ;
2961 host->align_buffer_sz = SDHCI_MAX_SEGS *
2962 SDHCI_ADMA2_64_ALIGN;
2963 host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
2964 host->align_sz = SDHCI_ADMA2_64_ALIGN;
2965 host->align_mask = SDHCI_ADMA2_64_ALIGN - 1;
2966 } else {
2967 host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
2968 SDHCI_ADMA2_32_DESC_SZ;
2969 host->align_buffer_sz = SDHCI_MAX_SEGS *
2970 SDHCI_ADMA2_32_ALIGN;
2971 host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
2972 host->align_sz = SDHCI_ADMA2_32_ALIGN;
2973 host->align_mask = SDHCI_ADMA2_32_ALIGN - 1;
2974 }
Adrian Hunter4efaa6f2014-11-04 12:42:39 +02002975 host->adma_table = dma_alloc_coherent(mmc_dev(mmc),
Adrian Hunter76fe3792014-11-04 12:42:42 +02002976 host->adma_table_sz,
Adrian Hunter4efaa6f2014-11-04 12:42:39 +02002977 &host->adma_addr,
2978 GFP_KERNEL);
Adrian Hunter76fe3792014-11-04 12:42:42 +02002979 host->align_buffer = kmalloc(host->align_buffer_sz, GFP_KERNEL);
Adrian Hunter4efaa6f2014-11-04 12:42:39 +02002980 if (!host->adma_table || !host->align_buffer) {
Peng Fan7ac02032015-06-22 11:41:23 +08002981 if (host->adma_table)
2982 dma_free_coherent(mmc_dev(mmc),
2983 host->adma_table_sz,
2984 host->adma_table,
2985 host->adma_addr);
Pierre Ossman2134a922008-06-28 18:28:51 +02002986 kfree(host->align_buffer);
Joe Perches66061102014-09-12 14:56:56 -07002987 pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
Pierre Ossman2134a922008-06-28 18:28:51 +02002988 mmc_hostname(mmc));
2989 host->flags &= ~SDHCI_USE_ADMA;
Adrian Hunter4efaa6f2014-11-04 12:42:39 +02002990 host->adma_table = NULL;
Russell Kingd1e49f72014-04-25 12:58:34 +01002991 host->align_buffer = NULL;
Adrian Hunter76fe3792014-11-04 12:42:42 +02002992 } else if (host->adma_addr & host->align_mask) {
Joe Perches66061102014-09-12 14:56:56 -07002993 pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
2994 mmc_hostname(mmc));
Russell Kingd1e49f72014-04-25 12:58:34 +01002995 host->flags &= ~SDHCI_USE_ADMA;
Adrian Hunter76fe3792014-11-04 12:42:42 +02002996 dma_free_coherent(mmc_dev(mmc), host->adma_table_sz,
Adrian Hunter4efaa6f2014-11-04 12:42:39 +02002997 host->adma_table, host->adma_addr);
Russell Kingd1e49f72014-04-25 12:58:34 +01002998 kfree(host->align_buffer);
Adrian Hunter4efaa6f2014-11-04 12:42:39 +02002999 host->adma_table = NULL;
Russell Kingd1e49f72014-04-25 12:58:34 +01003000 host->align_buffer = NULL;
Pierre Ossman2134a922008-06-28 18:28:51 +02003001 }
3002 }
3003
Pierre Ossman76591502008-07-21 00:32:11 +02003004 /*
3005 * If we use DMA, then it's up to the caller to set the DMA
3006 * mask, but PIO does not need the hw shim so we set a new
3007 * mask here in that case.
3008 */
Richard Röjforsa13abc72009-09-22 16:45:30 -07003009 if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
Pierre Ossman76591502008-07-21 00:32:11 +02003010 host->dma_mask = DMA_BIT_MASK(64);
Markus Mayer4e743f12014-07-03 13:27:42 -07003011 mmc_dev(mmc)->dma_mask = &host->dma_mask;
Pierre Ossman76591502008-07-21 00:32:11 +02003012 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003013
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04003014 if (host->version >= SDHCI_SPEC_300)
Arindam Nathf2119df2011-05-05 12:18:57 +05303015 host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04003016 >> SDHCI_CLOCK_BASE_SHIFT;
3017 else
Arindam Nathf2119df2011-05-05 12:18:57 +05303018 host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04003019 >> SDHCI_CLOCK_BASE_SHIFT;
3020
Pierre Ossmand129bce2006-03-24 03:18:17 -08003021 host->max_clk *= 1000000;
Anton Vorontsovf27f47e2010-05-26 14:41:53 -07003022 if (host->max_clk == 0 || host->quirks &
3023 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
Ben Dooks4240ff02009-03-17 00:13:57 +03003024 if (!host->ops->get_max_clock) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01003025 pr_err("%s: Hardware doesn't specify base clock frequency.\n",
3026 mmc_hostname(mmc));
Ben Dooks4240ff02009-03-17 00:13:57 +03003027 return -ENODEV;
3028 }
3029 host->max_clk = host->ops->get_max_clock(host);
3030 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003031
3032 /*
Arindam Nathc3ed3872011-05-05 12:19:06 +05303033 * In case of Host Controller v3.00, find out whether clock
3034 * multiplier is supported.
3035 */
3036 host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
3037 SDHCI_CLOCK_MUL_SHIFT;
3038
3039 /*
3040 * In case the value in Clock Multiplier is 0, then programmable
3041 * clock mode is not supported, otherwise the actual clock
3042 * multiplier is one more than the value of Clock Multiplier
3043 * in the Capabilities Register.
3044 */
3045 if (host->clk_mul)
3046 host->clk_mul += 1;
3047
3048 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08003049 * Set host parameters.
3050 */
3051 mmc->ops = &sdhci_ops;
Dong Aisheng59241752015-07-22 20:53:07 +08003052 max_clk = host->max_clk;
3053
Marek Szyprowskice5f0362010-08-10 18:01:56 -07003054 if (host->ops->get_min_clock)
Anton Vorontsova9e58f22009-07-29 15:04:16 -07003055 mmc->f_min = host->ops->get_min_clock(host);
Arindam Nathc3ed3872011-05-05 12:19:06 +05303056 else if (host->version >= SDHCI_SPEC_300) {
3057 if (host->clk_mul) {
3058 mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
Dong Aisheng59241752015-07-22 20:53:07 +08003059 max_clk = host->max_clk * host->clk_mul;
Arindam Nathc3ed3872011-05-05 12:19:06 +05303060 } else
3061 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
3062 } else
Zhangfei Gao03975262010-09-20 15:15:18 -04003063 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
Philip Rakity15ec4462010-11-19 16:48:39 -05003064
Dong Aisheng59241752015-07-22 20:53:07 +08003065 if (!mmc->f_max || (mmc->f_max && (mmc->f_max > max_clk)))
3066 mmc->f_max = max_clk;
3067
Aisheng Dong28aab052014-08-27 15:26:31 +08003068 if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
3069 host->timeout_clk = (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >>
3070 SDHCI_TIMEOUT_CLK_SHIFT;
3071 if (host->timeout_clk == 0) {
3072 if (host->ops->get_timeout_clock) {
3073 host->timeout_clk =
3074 host->ops->get_timeout_clock(host);
3075 } else {
3076 pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
3077 mmc_hostname(mmc));
3078 return -ENODEV;
3079 }
Andy Shevchenko272308c2011-08-03 18:36:00 +03003080 }
Andy Shevchenko272308c2011-08-03 18:36:00 +03003081
Aisheng Dong28aab052014-08-27 15:26:31 +08003082 if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
3083 host->timeout_clk *= 1000;
Andy Shevchenko272308c2011-08-03 18:36:00 +03003084
Aisheng Dong28aab052014-08-27 15:26:31 +08003085 mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
Aisheng Donga6ff5ae2014-08-27 15:26:27 +08003086 host->ops->get_max_timeout_count(host) : 1 << 27;
Aisheng Dong28aab052014-08-27 15:26:31 +08003087 mmc->max_busy_timeout /= host->timeout_clk;
3088 }
Adrian Hunter58d12462011-06-28 17:16:03 +03003089
Adrian Hunterf5fa92e2014-09-24 10:27:32 +03003090 if (override_timeout_clk)
3091 host->timeout_clk = override_timeout_clk;
3092
Andrei Warkentine89d4562011-05-23 15:06:37 -05003093 mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
Russell King781e9892014-04-25 12:55:46 +01003094 mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
Andrei Warkentine89d4562011-05-23 15:06:37 -05003095
3096 if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
3097 host->flags |= SDHCI_AUTO_CMD12;
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04003098
Andrei Warkentin8edf63712011-05-23 15:06:39 -05003099 /* Auto-CMD23 stuff only works in ADMA or PIO. */
Andrei Warkentin4f3d3e92011-05-25 10:42:50 -04003100 if ((host->version >= SDHCI_SPEC_300) &&
Andrei Warkentin8edf63712011-05-23 15:06:39 -05003101 ((host->flags & SDHCI_USE_ADMA) ||
Scott Branden3bfa6f02015-02-09 16:06:28 -08003102 !(host->flags & SDHCI_USE_SDMA)) &&
3103 !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
Andrei Warkentin8edf63712011-05-23 15:06:39 -05003104 host->flags |= SDHCI_AUTO_CMD23;
3105 DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
3106 } else {
3107 DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
3108 }
3109
Philip Rakity15ec4462010-11-19 16:48:39 -05003110 /*
3111 * A controller may support 8-bit width, but the board itself
3112 * might not have the pins brought out. Boards that support
3113 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
3114 * their platform code before calling sdhci_add_host(), and we
3115 * won't assume 8-bit width for hosts without that CAP.
3116 */
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04003117 if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
Philip Rakity15ec4462010-11-19 16:48:39 -05003118 mmc->caps |= MMC_CAP_4_BIT_DATA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003119
Jerry Huang63ef5d82012-10-25 13:47:19 +08003120 if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
3121 mmc->caps &= ~MMC_CAP_CMD23;
3122
Arindam Nathf2119df2011-05-05 12:18:57 +05303123 if (caps[0] & SDHCI_CAN_DO_HISPD)
Zhangfei Gaoa29e7e12010-08-16 21:15:32 -04003124 mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
Pierre Ossmancd9277c2007-02-18 12:07:47 +01003125
Jaehoon Chung176d1ed2010-09-27 09:42:20 +01003126 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
Ivan T. Ivanovc31d22e2015-07-06 15:16:20 +03003127 !(mmc->caps & MMC_CAP_NONREMOVABLE) &&
3128 IS_ERR_VALUE(mmc_gpio_get_cd(host->mmc)))
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03003129 mmc->caps |= MMC_CAP_NEEDS_POLL;
3130
Tim Kryger3a48edc2014-06-13 10:13:56 -07003131 /* If there are external regulators, get them */
3132 if (mmc_regulator_get_supply(mmc) == -EPROBE_DEFER)
3133 return -EPROBE_DEFER;
3134
Philip Rakity6231f3d2012-07-23 15:56:23 -07003135 /* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
Tim Kryger3a48edc2014-06-13 10:13:56 -07003136 if (!IS_ERR(mmc->supply.vqmmc)) {
3137 ret = regulator_enable(mmc->supply.vqmmc);
3138 if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
3139 1950000))
Kevin Liu8363c372012-11-17 17:55:51 -05003140 caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
3141 SDHCI_SUPPORT_SDR50 |
3142 SDHCI_SUPPORT_DDR50);
Chris Balla3361ab2013-03-11 17:51:53 -04003143 if (ret) {
3144 pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
3145 mmc_hostname(mmc), ret);
Adrian Hunter4bb74312014-11-06 15:19:04 +02003146 mmc->supply.vqmmc = ERR_PTR(-EINVAL);
Chris Balla3361ab2013-03-11 17:51:53 -04003147 }
Kevin Liu8363c372012-11-17 17:55:51 -05003148 }
Philip Rakity6231f3d2012-07-23 15:56:23 -07003149
Daniel Drake6a661802012-11-25 13:01:19 -05003150 if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
3151 caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
3152 SDHCI_SUPPORT_DDR50);
3153
Al Cooper4188bba2012-03-16 15:54:17 -04003154 /* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
3155 if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
3156 SDHCI_SUPPORT_DDR50))
Arindam Nathf2119df2011-05-05 12:18:57 +05303157 mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
3158
3159 /* SDR104 supports also implies SDR50 support */
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003160 if (caps[1] & SDHCI_SUPPORT_SDR104) {
Arindam Nathf2119df2011-05-05 12:18:57 +05303161 mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003162 /* SD3.0: SDR104 is supported so (for eMMC) the caps2
3163 * field can be promoted to support HS200.
3164 */
Adrian Hunter549c0b12014-11-06 15:19:05 +02003165 if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
David Cohen13868bf2013-10-29 10:58:26 -07003166 mmc->caps2 |= MMC_CAP2_HS200;
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003167 } else if (caps[1] & SDHCI_SUPPORT_SDR50)
Arindam Nathf2119df2011-05-05 12:18:57 +05303168 mmc->caps |= MMC_CAP_UHS_SDR50;
3169
Adrian Huntere9fb05d2014-11-06 15:19:06 +02003170 if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
3171 (caps[1] & SDHCI_SUPPORT_HS400))
3172 mmc->caps2 |= MMC_CAP2_HS400;
3173
Adrian Hunter549c0b12014-11-06 15:19:05 +02003174 if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
3175 (IS_ERR(mmc->supply.vqmmc) ||
3176 !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
3177 1300000)))
3178 mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;
3179
Micky Ching9107ebb2014-02-21 18:40:35 +08003180 if ((caps[1] & SDHCI_SUPPORT_DDR50) &&
3181 !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
Arindam Nathf2119df2011-05-05 12:18:57 +05303182 mmc->caps |= MMC_CAP_UHS_DDR50;
3183
Girish K S069c9f12012-01-06 09:56:39 +05303184 /* Does the host need tuning for SDR50? */
Arindam Nathb513ea22011-05-05 12:19:04 +05303185 if (caps[1] & SDHCI_USE_SDR50_TUNING)
3186 host->flags |= SDHCI_SDR50_NEEDS_TUNING;
3187
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003188 /* Does the host need tuning for SDR104 / HS200? */
Girish K S069c9f12012-01-06 09:56:39 +05303189 if (mmc->caps2 & MMC_CAP2_HS200)
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003190 host->flags |= SDHCI_SDR104_NEEDS_TUNING;
Girish K S069c9f12012-01-06 09:56:39 +05303191
Arindam Nathd6d50a12011-05-05 12:18:59 +05303192 /* Driver Type(s) (A, C, D) supported by the host */
3193 if (caps[1] & SDHCI_DRIVER_TYPE_A)
3194 mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
3195 if (caps[1] & SDHCI_DRIVER_TYPE_C)
3196 mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
3197 if (caps[1] & SDHCI_DRIVER_TYPE_D)
3198 mmc->caps |= MMC_CAP_DRIVER_TYPE_D;
3199
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303200 /* Initial value for re-tuning timer count */
3201 host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
3202 SDHCI_RETUNING_TIMER_COUNT_SHIFT;
3203
3204 /*
3205 * In case Re-tuning Timer is not disabled, the actual value of
3206 * re-tuning timer will be 2 ^ (n - 1).
3207 */
3208 if (host->tuning_count)
3209 host->tuning_count = 1 << (host->tuning_count - 1);
3210
3211 /* Re-tuning mode supported by the Host Controller */
3212 host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
3213 SDHCI_RETUNING_MODE_SHIFT;
3214
Takashi Iwai8f230f42010-12-08 10:04:30 +01003215 ocr_avail = 0;
Philip Rakitybad37e12012-05-27 18:36:44 -07003216
Arindam Nathf2119df2011-05-05 12:18:57 +05303217 /*
3218 * According to SD Host Controller spec v3.00, if the Host System
3219 * can afford more than 150mA, Host Driver should set XPC to 1. Also
3220 * the value is meaningful only if Voltage Support in the Capabilities
3221 * register is set. The actual current value is 4 times the register
3222 * value.
3223 */
3224 max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
Tim Kryger3a48edc2014-06-13 10:13:56 -07003225 if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
Chuanxiao.Dongae906032014-08-01 14:00:13 +08003226 int curr = regulator_get_current_limit(mmc->supply.vmmc);
Philip Rakitybad37e12012-05-27 18:36:44 -07003227 if (curr > 0) {
3228
3229 /* convert to SDHCI_MAX_CURRENT format */
3230 curr = curr/1000; /* convert to mA */
3231 curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;
3232
3233 curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
3234 max_current_caps =
3235 (curr << SDHCI_MAX_CURRENT_330_SHIFT) |
3236 (curr << SDHCI_MAX_CURRENT_300_SHIFT) |
3237 (curr << SDHCI_MAX_CURRENT_180_SHIFT);
3238 }
3239 }
Arindam Nathf2119df2011-05-05 12:18:57 +05303240
3241 if (caps[0] & SDHCI_CAN_VDD_330) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003242 ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
Arindam Nathf2119df2011-05-05 12:18:57 +05303243
Aaron Lu55c46652012-07-04 13:31:48 +08003244 mmc->max_current_330 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303245 SDHCI_MAX_CURRENT_330_MASK) >>
3246 SDHCI_MAX_CURRENT_330_SHIFT) *
3247 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303248 }
3249 if (caps[0] & SDHCI_CAN_VDD_300) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003250 ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
Arindam Nathf2119df2011-05-05 12:18:57 +05303251
Aaron Lu55c46652012-07-04 13:31:48 +08003252 mmc->max_current_300 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303253 SDHCI_MAX_CURRENT_300_MASK) >>
3254 SDHCI_MAX_CURRENT_300_SHIFT) *
3255 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303256 }
3257 if (caps[0] & SDHCI_CAN_VDD_180) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003258 ocr_avail |= MMC_VDD_165_195;
3259
Aaron Lu55c46652012-07-04 13:31:48 +08003260 mmc->max_current_180 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303261 SDHCI_MAX_CURRENT_180_MASK) >>
3262 SDHCI_MAX_CURRENT_180_SHIFT) *
3263 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303264 }
3265
Ulf Hansson5fd26c72015-06-05 11:40:08 +02003266 /* If OCR set by host, use it instead. */
3267 if (host->ocr_mask)
3268 ocr_avail = host->ocr_mask;
3269
3270 /* If OCR set by external regulators, give it highest prio. */
Tim Kryger3a48edc2014-06-13 10:13:56 -07003271 if (mmc->ocr_avail)
Tim Kryger52221612014-06-25 00:25:34 -07003272 ocr_avail = mmc->ocr_avail;
Tim Kryger3a48edc2014-06-13 10:13:56 -07003273
Takashi Iwai8f230f42010-12-08 10:04:30 +01003274 mmc->ocr_avail = ocr_avail;
3275 mmc->ocr_avail_sdio = ocr_avail;
3276 if (host->ocr_avail_sdio)
3277 mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
3278 mmc->ocr_avail_sd = ocr_avail;
3279 if (host->ocr_avail_sd)
3280 mmc->ocr_avail_sd &= host->ocr_avail_sd;
3281 else /* normal SD controllers don't support 1.8V */
3282 mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
3283 mmc->ocr_avail_mmc = ocr_avail;
3284 if (host->ocr_avail_mmc)
3285 mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
Pierre Ossman146ad662006-06-30 02:22:23 -07003286
3287 if (mmc->ocr_avail == 0) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01003288 pr_err("%s: Hardware doesn't report any support voltages.\n",
3289 mmc_hostname(mmc));
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003290 return -ENODEV;
Pierre Ossman146ad662006-06-30 02:22:23 -07003291 }
3292
Pierre Ossmand129bce2006-03-24 03:18:17 -08003293 spin_lock_init(&host->lock);
3294
3295 /*
Pierre Ossman2134a922008-06-28 18:28:51 +02003296 * Maximum number of segments. Depends on if the hardware
3297 * can do scatter/gather or not.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003298 */
Pierre Ossman2134a922008-06-28 18:28:51 +02003299 if (host->flags & SDHCI_USE_ADMA)
Adrian Hunter4fb213f2014-11-04 12:42:43 +02003300 mmc->max_segs = SDHCI_MAX_SEGS;
Richard Röjforsa13abc72009-09-22 16:45:30 -07003301 else if (host->flags & SDHCI_USE_SDMA)
Martin K. Petersena36274e2010-09-10 01:33:59 -04003302 mmc->max_segs = 1;
Pierre Ossman2134a922008-06-28 18:28:51 +02003303 else /* PIO */
Adrian Hunter4fb213f2014-11-04 12:42:43 +02003304 mmc->max_segs = SDHCI_MAX_SEGS;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003305
3306 /*
Adrian Hunterac005312014-12-05 19:25:28 +02003307 * Maximum number of sectors in one transfer. Limited by SDMA boundary
3308 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
3309 * is less anyway.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003310 */
Pierre Ossman55db8902006-11-21 17:55:45 +01003311 mmc->max_req_size = 524288;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003312
3313 /*
3314 * Maximum segment size. Could be one segment with the maximum number
Pierre Ossman2134a922008-06-28 18:28:51 +02003315 * of bytes. When doing hardware scatter/gather, each entry cannot
3316 * be larger than 64 KiB though.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003317 */
Olof Johansson30652aa2011-01-01 18:37:32 -06003318 if (host->flags & SDHCI_USE_ADMA) {
3319 if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
3320 mmc->max_seg_size = 65535;
3321 else
3322 mmc->max_seg_size = 65536;
3323 } else {
Pierre Ossman2134a922008-06-28 18:28:51 +02003324 mmc->max_seg_size = mmc->max_req_size;
Olof Johansson30652aa2011-01-01 18:37:32 -06003325 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003326
3327 /*
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01003328 * Maximum block size. This varies from controller to controller and
3329 * is specified in the capabilities register.
3330 */
Anton Vorontsov0633f652009-03-17 00:14:03 +03003331 if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
3332 mmc->max_blk_size = 2;
3333 } else {
Arindam Nathf2119df2011-05-05 12:18:57 +05303334 mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
Anton Vorontsov0633f652009-03-17 00:14:03 +03003335 SDHCI_MAX_BLOCK_SHIFT;
3336 if (mmc->max_blk_size >= 3) {
Joe Perches66061102014-09-12 14:56:56 -07003337 pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
3338 mmc_hostname(mmc));
Anton Vorontsov0633f652009-03-17 00:14:03 +03003339 mmc->max_blk_size = 0;
3340 }
3341 }
3342
3343 mmc->max_blk_size = 512 << mmc->max_blk_size;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01003344
3345 /*
Pierre Ossman55db8902006-11-21 17:55:45 +01003346 * Maximum block count.
3347 */
Ben Dooks1388eef2009-06-14 12:40:53 +01003348 mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
Pierre Ossman55db8902006-11-21 17:55:45 +01003349
3350 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08003351 * Init tasklets.
3352 */
Pierre Ossmand129bce2006-03-24 03:18:17 -08003353 tasklet_init(&host->finish_tasklet,
3354 sdhci_tasklet_finish, (unsigned long)host);
3355
Al Viroe4cad1b2006-10-10 22:47:07 +01003356 setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003357
Adrian Hunter250fb7b42014-12-05 19:41:10 +02003358 init_waitqueue_head(&host->buf_ready_int);
Arindam Nathb513ea22011-05-05 12:19:04 +05303359
Shawn Guo2af502c2013-07-05 14:38:55 +08003360 sdhci_init(host, 0);
3361
Russell King781e9892014-04-25 12:55:46 +01003362 ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
3363 IRQF_SHARED, mmc_hostname(mmc), host);
Mark Brown0fc81ee2012-07-02 14:26:15 +01003364 if (ret) {
3365 pr_err("%s: Failed to request IRQ %d: %d\n",
3366 mmc_hostname(mmc), host->irq, ret);
Pierre Ossman8ef1a142006-06-30 02:22:21 -07003367 goto untasklet;
Mark Brown0fc81ee2012-07-02 14:26:15 +01003368 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003369
Pierre Ossmand129bce2006-03-24 03:18:17 -08003370#ifdef CONFIG_MMC_DEBUG
3371 sdhci_dumpregs(host);
3372#endif
3373
Pierre Ossmanf9134312008-12-21 17:01:48 +01003374#ifdef SDHCI_USE_LEDS_CLASS
Helmut Schaa5dbace02009-02-14 16:22:39 +01003375 snprintf(host->led_name, sizeof(host->led_name),
3376 "%s::", mmc_hostname(mmc));
3377 host->led.name = host->led_name;
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003378 host->led.brightness = LED_OFF;
3379 host->led.default_trigger = mmc_hostname(mmc);
3380 host->led.brightness_set = sdhci_led_control;
3381
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003382 ret = led_classdev_register(mmc_dev(mmc), &host->led);
Mark Brown0fc81ee2012-07-02 14:26:15 +01003383 if (ret) {
3384 pr_err("%s: Failed to register LED device: %d\n",
3385 mmc_hostname(mmc), ret);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003386 goto reset;
Mark Brown0fc81ee2012-07-02 14:26:15 +01003387 }
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003388#endif
3389
Pierre Ossman5f25a662006-10-04 02:15:39 -07003390 mmiowb();
3391
Pierre Ossmand129bce2006-03-24 03:18:17 -08003392 mmc_add_host(mmc);
3393
Girish K Sa3c76eb2011-10-11 11:44:09 +05303394 pr_info("%s: SDHCI controller on %s [%s] using %s\n",
Kay Sieversd1b26862008-11-08 21:37:46 +01003395 mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
Adrian Huntere57a5f62014-11-04 12:42:46 +02003396 (host->flags & SDHCI_USE_ADMA) ?
3397 (host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
Richard Röjforsa13abc72009-09-22 16:45:30 -07003398 (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003399
Anton Vorontsov7260cf52009-03-17 00:13:48 +03003400 sdhci_enable_card_detection(host);
3401
Pierre Ossmand129bce2006-03-24 03:18:17 -08003402 return 0;
3403
Pierre Ossmanf9134312008-12-21 17:01:48 +01003404#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003405reset:
Russell King03231f92014-04-25 12:57:12 +01003406 sdhci_do_reset(host, SDHCI_RESET_ALL);
Russell Kingb537f942014-04-25 12:56:01 +01003407 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
3408 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003409 free_irq(host->irq, host);
3410#endif
Pierre Ossman8ef1a142006-06-30 02:22:21 -07003411untasklet:
Pierre Ossmand129bce2006-03-24 03:18:17 -08003412 tasklet_kill(&host->finish_tasklet);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003413
3414 return ret;
3415}
3416
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003417EXPORT_SYMBOL_GPL(sdhci_add_host);
3418
Pierre Ossman1e728592008-04-16 19:13:13 +02003419void sdhci_remove_host(struct sdhci_host *host, int dead)
Pierre Ossmand129bce2006-03-24 03:18:17 -08003420{
Tim Kryger3a48edc2014-06-13 10:13:56 -07003421 struct mmc_host *mmc = host->mmc;
Pierre Ossman1e728592008-04-16 19:13:13 +02003422 unsigned long flags;
3423
3424 if (dead) {
3425 spin_lock_irqsave(&host->lock, flags);
3426
3427 host->flags |= SDHCI_DEVICE_DEAD;
3428
3429 if (host->mrq) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05303430 pr_err("%s: Controller removed during "
Markus Mayer4e743f12014-07-03 13:27:42 -07003431 " transfer!\n", mmc_hostname(mmc));
Pierre Ossman1e728592008-04-16 19:13:13 +02003432
3433 host->mrq->cmd->error = -ENOMEDIUM;
3434 tasklet_schedule(&host->finish_tasklet);
3435 }
3436
3437 spin_unlock_irqrestore(&host->lock, flags);
3438 }
3439
Anton Vorontsov7260cf52009-03-17 00:13:48 +03003440 sdhci_disable_card_detection(host);
3441
Markus Mayer4e743f12014-07-03 13:27:42 -07003442 mmc_remove_host(mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003443
Pierre Ossmanf9134312008-12-21 17:01:48 +01003444#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003445 led_classdev_unregister(&host->led);
3446#endif
3447
Pierre Ossman1e728592008-04-16 19:13:13 +02003448 if (!dead)
Russell King03231f92014-04-25 12:57:12 +01003449 sdhci_do_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003450
Russell Kingb537f942014-04-25 12:56:01 +01003451 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
3452 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003453 free_irq(host->irq, host);
3454
3455 del_timer_sync(&host->timer);
3456
Pierre Ossmand129bce2006-03-24 03:18:17 -08003457 tasklet_kill(&host->finish_tasklet);
Pierre Ossman2134a922008-06-28 18:28:51 +02003458
Tim Kryger3a48edc2014-06-13 10:13:56 -07003459 if (!IS_ERR(mmc->supply.vqmmc))
3460 regulator_disable(mmc->supply.vqmmc);
Philip Rakity6231f3d2012-07-23 15:56:23 -07003461
Adrian Hunter4efaa6f2014-11-04 12:42:39 +02003462 if (host->adma_table)
Adrian Hunter76fe3792014-11-04 12:42:42 +02003463 dma_free_coherent(mmc_dev(mmc), host->adma_table_sz,
Adrian Hunter4efaa6f2014-11-04 12:42:39 +02003464 host->adma_table, host->adma_addr);
Pierre Ossman2134a922008-06-28 18:28:51 +02003465 kfree(host->align_buffer);
3466
Adrian Hunter4efaa6f2014-11-04 12:42:39 +02003467 host->adma_table = NULL;
Pierre Ossman2134a922008-06-28 18:28:51 +02003468 host->align_buffer = NULL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003469}
3470
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003471EXPORT_SYMBOL_GPL(sdhci_remove_host);
3472
3473void sdhci_free_host(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08003474{
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003475 mmc_free_host(host->mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003476}
3477
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003478EXPORT_SYMBOL_GPL(sdhci_free_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003479
3480/*****************************************************************************\
3481 * *
3482 * Driver init/exit *
3483 * *
3484\*****************************************************************************/
3485
3486static int __init sdhci_drv_init(void)
3487{
Girish K Sa3c76eb2011-10-11 11:44:09 +05303488 pr_info(DRIVER_NAME
Pierre Ossman52fbf9c2007-02-09 08:23:41 +01003489 ": Secure Digital Host Controller Interface driver\n");
Girish K Sa3c76eb2011-10-11 11:44:09 +05303490 pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003491
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003492 return 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003493}
3494
3495static void __exit sdhci_drv_exit(void)
3496{
Pierre Ossmand129bce2006-03-24 03:18:17 -08003497}
3498
3499module_init(sdhci_drv_init);
3500module_exit(sdhci_drv_exit);
3501
Pierre Ossmandf673b22006-06-30 02:22:31 -07003502module_param(debug_quirks, uint, 0444);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03003503module_param(debug_quirks2, uint, 0444);
Pierre Ossman67435272006-06-30 02:22:31 -07003504
Pierre Ossman32710e82009-04-08 20:14:54 +02003505MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003506MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003507MODULE_LICENSE("GPL");
Pierre Ossman67435272006-06-30 02:22:31 -07003508
Pierre Ossmandf673b22006-06-30 02:22:31 -07003509MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03003510MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");