Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Based on arch/arm/include/asm/processor.h |
| 3 | * |
| 4 | * Copyright (C) 1995-1999 Russell King |
| 5 | * Copyright (C) 2012 ARM Ltd. |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License version 2 as |
| 9 | * published by the Free Software Foundation. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License |
| 17 | * along with this program. If not, see <http://www.gnu.org/licenses/>. |
| 18 | */ |
| 19 | #ifndef __ASM_PROCESSOR_H |
| 20 | #define __ASM_PROCESSOR_H |
| 21 | |
Yury Norov | eef94a3 | 2017-08-31 11:30:50 +0300 | [diff] [blame] | 22 | #define TASK_SIZE_64 (UL(1) << VA_BITS) |
| 23 | |
| 24 | #ifndef __ASSEMBLY__ |
| 25 | |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 26 | /* |
| 27 | * Default implementation of macro that returns current |
| 28 | * instruction pointer ("program counter"). |
| 29 | */ |
| 30 | #define current_text_addr() ({ __label__ _l; _l: &&_l;}) |
| 31 | |
| 32 | #ifdef __KERNEL__ |
| 33 | |
| 34 | #include <linux/string.h> |
| 35 | |
Will Deacon | cd5e10b | 2016-02-02 12:46:23 +0000 | [diff] [blame] | 36 | #include <asm/alternative.h> |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 37 | #include <asm/fpsimd.h> |
| 38 | #include <asm/hw_breakpoint.h> |
Will Deacon | afb83cc | 2016-02-10 10:07:30 +0000 | [diff] [blame] | 39 | #include <asm/lse.h> |
Paul Walmsley | 2ec4560 | 2015-01-05 17:38:41 -0700 | [diff] [blame] | 40 | #include <asm/pgtable-hwdef.h> |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 41 | #include <asm/ptrace.h> |
| 42 | #include <asm/types.h> |
| 43 | |
Yury Norov | eef94a3 | 2017-08-31 11:30:50 +0300 | [diff] [blame] | 44 | /* |
| 45 | * TASK_SIZE - the maximum size of a user space task. |
| 46 | * TASK_UNMAPPED_BASE - the lower boundary of the mmap VM area. |
| 47 | */ |
| 48 | #ifdef CONFIG_COMPAT |
| 49 | #define TASK_SIZE_32 UL(0x100000000) |
| 50 | #define TASK_SIZE (test_thread_flag(TIF_32BIT) ? \ |
| 51 | TASK_SIZE_32 : TASK_SIZE_64) |
| 52 | #define TASK_SIZE_OF(tsk) (test_tsk_thread_flag(tsk, TIF_32BIT) ? \ |
| 53 | TASK_SIZE_32 : TASK_SIZE_64) |
| 54 | #else |
| 55 | #define TASK_SIZE TASK_SIZE_64 |
| 56 | #endif /* CONFIG_COMPAT */ |
| 57 | |
| 58 | #define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 4)) |
| 59 | |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 60 | #define STACK_TOP_MAX TASK_SIZE_64 |
| 61 | #ifdef CONFIG_COMPAT |
| 62 | #define AARCH32_VECTORS_BASE 0xffff0000 |
| 63 | #define STACK_TOP (test_thread_flag(TIF_32BIT) ? \ |
| 64 | AARCH32_VECTORS_BASE : STACK_TOP_MAX) |
| 65 | #else |
| 66 | #define STACK_TOP STACK_TOP_MAX |
| 67 | #endif /* CONFIG_COMPAT */ |
Will Deacon | f483a85 | 2012-11-08 16:00:16 +0000 | [diff] [blame] | 68 | |
Catalin Marinas | a1e50a8 | 2015-02-05 18:01:53 +0000 | [diff] [blame] | 69 | extern phys_addr_t arm64_dma_phys_limit; |
| 70 | #define ARCH_LOW_ADDRESS_LIMIT (arm64_dma_phys_limit - 1) |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 71 | |
| 72 | struct debug_info { |
Chris Redmon | fda89d9 | 2017-03-16 18:10:43 -0400 | [diff] [blame] | 73 | #ifdef CONFIG_HAVE_HW_BREAKPOINT |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 74 | /* Have we suspended stepping by a debugger? */ |
| 75 | int suspended_step; |
| 76 | /* Allow breakpoints and watchpoints to be disabled for this thread. */ |
| 77 | int bps_disabled; |
| 78 | int wps_disabled; |
| 79 | /* Hardware breakpoints pinned to this task. */ |
| 80 | struct perf_event *hbp_break[ARM_MAX_BRP]; |
| 81 | struct perf_event *hbp_watch[ARM_MAX_WRP]; |
Chris Redmon | fda89d9 | 2017-03-16 18:10:43 -0400 | [diff] [blame] | 82 | #endif |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 83 | }; |
| 84 | |
| 85 | struct cpu_context { |
| 86 | unsigned long x19; |
| 87 | unsigned long x20; |
| 88 | unsigned long x21; |
| 89 | unsigned long x22; |
| 90 | unsigned long x23; |
| 91 | unsigned long x24; |
| 92 | unsigned long x25; |
| 93 | unsigned long x26; |
| 94 | unsigned long x27; |
| 95 | unsigned long x28; |
| 96 | unsigned long fp; |
| 97 | unsigned long sp; |
| 98 | unsigned long pc; |
| 99 | }; |
| 100 | |
| 101 | struct thread_struct { |
| 102 | struct cpu_context cpu_context; /* cpu context */ |
Will Deacon | d00a381 | 2015-05-27 15:39:40 +0100 | [diff] [blame] | 103 | unsigned long tp_value; /* TLS register */ |
| 104 | #ifdef CONFIG_COMPAT |
| 105 | unsigned long tp2_value; |
| 106 | #endif |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 107 | struct fpsimd_state fpsimd_state; |
Dave Martin | bc0ee47 | 2017-10-31 15:51:05 +0000 | [diff] [blame] | 108 | void *sve_state; /* SVE registers, if any */ |
| 109 | unsigned int sve_vl; /* SVE vector length */ |
Dave Martin | 79ab047 | 2017-10-31 15:51:06 +0000 | [diff] [blame] | 110 | unsigned int sve_vl_onexec; /* SVE vl after next exec */ |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 111 | unsigned long fault_address; /* fault info */ |
Catalin Marinas | 9141300 | 2014-04-06 23:04:12 +0100 | [diff] [blame] | 112 | unsigned long fault_code; /* ESR_EL1 value */ |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 113 | struct debug_info debug; /* debugging */ |
| 114 | }; |
| 115 | |
Kees Cook | 9e8084d | 2017-08-16 14:05:09 -0700 | [diff] [blame^] | 116 | /* |
| 117 | * Everything usercopied to/from thread_struct is statically-sized, so |
| 118 | * no hardened usercopy whitelist is needed. |
| 119 | */ |
| 120 | static inline void arch_thread_struct_whitelist(unsigned long *offset, |
| 121 | unsigned long *size) |
| 122 | { |
| 123 | *offset = *size = 0; |
| 124 | } |
| 125 | |
Will Deacon | d00a381 | 2015-05-27 15:39:40 +0100 | [diff] [blame] | 126 | #ifdef CONFIG_COMPAT |
| 127 | #define task_user_tls(t) \ |
| 128 | ({ \ |
| 129 | unsigned long *__tls; \ |
| 130 | if (is_compat_thread(task_thread_info(t))) \ |
| 131 | __tls = &(t)->thread.tp2_value; \ |
| 132 | else \ |
| 133 | __tls = &(t)->thread.tp_value; \ |
| 134 | __tls; \ |
| 135 | }) |
| 136 | #else |
| 137 | #define task_user_tls(t) (&(t)->thread.tp_value) |
| 138 | #endif |
| 139 | |
Dave Martin | 936eb65 | 2017-06-21 16:00:44 +0100 | [diff] [blame] | 140 | /* Sync TPIDR_EL0 back to thread_struct for current */ |
| 141 | void tls_preserve_current_state(void); |
| 142 | |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 143 | #define INIT_THREAD { } |
| 144 | |
| 145 | static inline void start_thread_common(struct pt_regs *regs, unsigned long pc) |
| 146 | { |
| 147 | memset(regs, 0, sizeof(*regs)); |
Dave Martin | 17c2895 | 2017-08-01 15:35:54 +0100 | [diff] [blame] | 148 | forget_syscall(regs); |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 149 | regs->pc = pc; |
| 150 | } |
| 151 | |
| 152 | static inline void start_thread(struct pt_regs *regs, unsigned long pc, |
| 153 | unsigned long sp) |
| 154 | { |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 155 | start_thread_common(regs, pc); |
| 156 | regs->pstate = PSR_MODE_EL0t; |
| 157 | regs->sp = sp; |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 158 | } |
| 159 | |
| 160 | #ifdef CONFIG_COMPAT |
| 161 | static inline void compat_start_thread(struct pt_regs *regs, unsigned long pc, |
| 162 | unsigned long sp) |
| 163 | { |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 164 | start_thread_common(regs, pc); |
| 165 | regs->pstate = COMPAT_PSR_MODE_USR; |
| 166 | if (pc & 1) |
| 167 | regs->pstate |= COMPAT_PSR_T_BIT; |
Will Deacon | a795a38 | 2013-10-11 14:52:12 +0100 | [diff] [blame] | 168 | |
| 169 | #ifdef __AARCH64EB__ |
| 170 | regs->pstate |= COMPAT_PSR_E_BIT; |
| 171 | #endif |
| 172 | |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 173 | regs->compat_sp = sp; |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 174 | } |
| 175 | #endif |
| 176 | |
| 177 | /* Forward declaration, a strange C thing */ |
| 178 | struct task_struct; |
| 179 | |
| 180 | /* Free all resources held by a thread. */ |
| 181 | extern void release_thread(struct task_struct *); |
| 182 | |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 183 | unsigned long get_wchan(struct task_struct *p); |
| 184 | |
Peter Crosthwaite | 1baa82f | 2015-03-02 19:19:14 +0000 | [diff] [blame] | 185 | static inline void cpu_relax(void) |
| 186 | { |
| 187 | asm volatile("yield" ::: "memory"); |
| 188 | } |
| 189 | |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 190 | /* Thread switching */ |
| 191 | extern struct task_struct *cpu_switch_to(struct task_struct *prev, |
| 192 | struct task_struct *next); |
| 193 | |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 194 | #define task_pt_regs(p) \ |
Ard Biesheuvel | 34be98f | 2017-07-20 17:15:45 +0100 | [diff] [blame] | 195 | ((struct pt_regs *)(THREAD_SIZE + task_stack_page(p)) - 1) |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 196 | |
Catalin Marinas | ebe6152 | 2014-07-10 11:37:40 +0100 | [diff] [blame] | 197 | #define KSTK_EIP(tsk) ((unsigned long)task_pt_regs(tsk)->pc) |
Will Deacon | 3168a74 | 2014-08-29 16:11:10 +0100 | [diff] [blame] | 198 | #define KSTK_ESP(tsk) user_stack_pointer(task_pt_regs(tsk)) |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 199 | |
| 200 | /* |
| 201 | * Prefetching support |
| 202 | */ |
| 203 | #define ARCH_HAS_PREFETCH |
| 204 | static inline void prefetch(const void *ptr) |
| 205 | { |
| 206 | asm volatile("prfm pldl1keep, %a0\n" : : "p" (ptr)); |
| 207 | } |
| 208 | |
| 209 | #define ARCH_HAS_PREFETCHW |
| 210 | static inline void prefetchw(const void *ptr) |
| 211 | { |
| 212 | asm volatile("prfm pstl1keep, %a0\n" : : "p" (ptr)); |
| 213 | } |
| 214 | |
| 215 | #define ARCH_HAS_SPINLOCK_PREFETCH |
Will Deacon | cd5e10b | 2016-02-02 12:46:23 +0000 | [diff] [blame] | 216 | static inline void spin_lock_prefetch(const void *ptr) |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 217 | { |
Will Deacon | cd5e10b | 2016-02-02 12:46:23 +0000 | [diff] [blame] | 218 | asm volatile(ARM64_LSE_ATOMIC_INSN( |
| 219 | "prfm pstl1strm, %a0", |
| 220 | "nop") : : "p" (ptr)); |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 221 | } |
| 222 | |
| 223 | #define HAVE_ARCH_PICK_MMAP_LAYOUT |
| 224 | |
| 225 | #endif |
| 226 | |
James Morse | 2a6dcb2 | 2016-10-18 11:27:46 +0100 | [diff] [blame] | 227 | int cpu_enable_pan(void *__unused); |
James Morse | 2a6dcb2 | 2016-10-18 11:27:46 +0100 | [diff] [blame] | 228 | int cpu_enable_cache_maint_trap(void *__unused); |
James Morse | 338d4f4 | 2015-07-22 19:05:54 +0100 | [diff] [blame] | 229 | |
Dave Martin | 2d2123b | 2017-10-31 15:51:14 +0000 | [diff] [blame] | 230 | /* Userspace interface for PR_SVE_{SET,GET}_VL prctl()s: */ |
| 231 | #define SVE_SET_VL(arg) sve_set_current_vl(arg) |
| 232 | #define SVE_GET_VL() sve_get_current_vl() |
| 233 | |
Yury Norov | eef94a3 | 2017-08-31 11:30:50 +0300 | [diff] [blame] | 234 | #endif /* __ASSEMBLY__ */ |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 235 | #endif /* __ASM_PROCESSOR_H */ |