blob: b4c89fa6f109ec0502380ce2f1e749aa21fb8049 [file] [log] [blame]
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001/*
2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License, version 2, as
4 * published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
9 * GNU General Public License for more details.
10 *
11 * You should have received a copy of the GNU General Public License
12 * along with this program; if not, write to the Free Software
13 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
14 *
15 * Copyright IBM Corp. 2007
Scott Wood4cd35f62011-06-14 18:34:31 -050016 * Copyright 2010-2011 Freescale Semiconductor, Inc.
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050017 *
18 * Authors: Hollis Blanchard <hollisb@us.ibm.com>
19 * Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com>
Scott Woodd30f6e42011-12-20 15:34:43 +000020 * Scott Wood <scottwood@freescale.com>
21 * Varun Sethi <varun.sethi@freescale.com>
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050022 */
23
24#include <linux/errno.h>
25#include <linux/err.h>
26#include <linux/kvm_host.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/gfp.h>
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050028#include <linux/module.h>
29#include <linux/vmalloc.h>
30#include <linux/fs.h>
Hollis Blanchard7924bd42008-12-02 15:51:55 -060031
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050032#include <asm/cputable.h>
33#include <asm/uaccess.h>
34#include <asm/kvm_ppc.h>
Hollis Blanchardd9fbd032008-11-05 09:36:13 -060035#include <asm/cacheflush.h>
Scott Woodd30f6e42011-12-20 15:34:43 +000036#include <asm/dbell.h>
37#include <asm/hw_irq.h>
38#include <asm/irq.h>
Mihai Caramanb50df192012-10-11 06:13:19 +000039#include <asm/time.h>
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050040
Scott Woodd30f6e42011-12-20 15:34:43 +000041#include "timing.h"
Hollis Blanchard75f74f02008-11-05 09:36:16 -060042#include "booke.h"
Aneesh Kumar K.Vdba291f2013-10-07 22:17:58 +053043
44#define CREATE_TRACE_POINTS
45#include "trace_booke.h"
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050046
Hollis Blanchardd9fbd032008-11-05 09:36:13 -060047unsigned long kvmppc_booke_handlers;
48
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050049#define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
50#define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
51
52struct kvm_stats_debugfs_item debugfs_entries[] = {
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050053 { "mmio", VCPU_STAT(mmio_exits) },
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050054 { "sig", VCPU_STAT(signal_exits) },
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050055 { "itlb_r", VCPU_STAT(itlb_real_miss_exits) },
56 { "itlb_v", VCPU_STAT(itlb_virt_miss_exits) },
57 { "dtlb_r", VCPU_STAT(dtlb_real_miss_exits) },
58 { "dtlb_v", VCPU_STAT(dtlb_virt_miss_exits) },
59 { "sysc", VCPU_STAT(syscall_exits) },
60 { "isi", VCPU_STAT(isi_exits) },
61 { "dsi", VCPU_STAT(dsi_exits) },
62 { "inst_emu", VCPU_STAT(emulated_inst_exits) },
63 { "dec", VCPU_STAT(dec_exits) },
64 { "ext_intr", VCPU_STAT(ext_intr_exits) },
Hollis Blanchard45c5eb62008-04-25 17:55:49 -050065 { "halt_wakeup", VCPU_STAT(halt_wakeup) },
Scott Woodd30f6e42011-12-20 15:34:43 +000066 { "doorbell", VCPU_STAT(dbell_exits) },
67 { "guest doorbell", VCPU_STAT(gdbell_exits) },
Alexander Grafcf1c5ca2012-08-01 12:56:51 +020068 { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050069 { NULL }
70};
71
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050072/* TODO: use vcpu_printf() */
73void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu)
74{
75 int i;
76
Alexander Graf666e7252010-07-29 14:47:43 +020077 printk("pc: %08lx msr: %08llx\n", vcpu->arch.pc, vcpu->arch.shared->msr);
Hollis Blanchard5cf8ca22008-11-05 09:36:19 -060078 printk("lr: %08lx ctr: %08lx\n", vcpu->arch.lr, vcpu->arch.ctr);
Alexander Grafde7906c2010-07-29 14:47:46 +020079 printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0,
80 vcpu->arch.shared->srr1);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050081
82 printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions);
83
84 for (i = 0; i < 32; i += 4) {
Hollis Blanchard5cf8ca22008-11-05 09:36:19 -060085 printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i,
Alexander Graf8e5b26b2010-01-08 02:58:01 +010086 kvmppc_get_gpr(vcpu, i),
87 kvmppc_get_gpr(vcpu, i+1),
88 kvmppc_get_gpr(vcpu, i+2),
89 kvmppc_get_gpr(vcpu, i+3));
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050090 }
91}
92
Scott Wood4cd35f62011-06-14 18:34:31 -050093#ifdef CONFIG_SPE
94void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu)
95{
96 preempt_disable();
97 enable_kernel_spe();
98 kvmppc_save_guest_spe(vcpu);
99 vcpu->arch.shadow_msr &= ~MSR_SPE;
100 preempt_enable();
101}
102
103static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu)
104{
105 preempt_disable();
106 enable_kernel_spe();
107 kvmppc_load_guest_spe(vcpu);
108 vcpu->arch.shadow_msr |= MSR_SPE;
109 preempt_enable();
110}
111
112static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
113{
114 if (vcpu->arch.shared->msr & MSR_SPE) {
115 if (!(vcpu->arch.shadow_msr & MSR_SPE))
116 kvmppc_vcpu_enable_spe(vcpu);
117 } else if (vcpu->arch.shadow_msr & MSR_SPE) {
118 kvmppc_vcpu_disable_spe(vcpu);
119 }
120}
121#else
122static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
123{
124}
125#endif
126
Alexander Graf7a08c272012-08-16 13:10:16 +0200127static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu)
128{
129#if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV)
130 /* We always treat the FP bit as enabled from the host
131 perspective, so only need to adjust the shadow MSR */
132 vcpu->arch.shadow_msr &= ~MSR_FP;
133 vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP;
134#endif
135}
136
Bharat Bhushance11e482013-07-04 12:27:47 +0530137static void kvmppc_vcpu_sync_debug(struct kvm_vcpu *vcpu)
138{
139 /* Synchronize guest's desire to get debug interrupts into shadow MSR */
140#ifndef CONFIG_KVM_BOOKE_HV
141 vcpu->arch.shadow_msr &= ~MSR_DE;
142 vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_DE;
143#endif
144
145 /* Force enable debug interrupts when user space wants to debug */
146 if (vcpu->guest_debug) {
147#ifdef CONFIG_KVM_BOOKE_HV
148 /*
149 * Since there is no shadow MSR, sync MSR_DE into the guest
150 * visible MSR.
151 */
152 vcpu->arch.shared->msr |= MSR_DE;
153#else
154 vcpu->arch.shadow_msr |= MSR_DE;
155 vcpu->arch.shared->msr &= ~MSR_DE;
156#endif
157 }
158}
159
Liu Yudd9ebf1f2011-06-14 18:35:14 -0500160/*
161 * Helper function for "full" MSR writes. No need to call this if only
162 * EE/CE/ME/DE/RI are changing.
163 */
Scott Wood4cd35f62011-06-14 18:34:31 -0500164void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr)
165{
Liu Yudd9ebf1f2011-06-14 18:35:14 -0500166 u32 old_msr = vcpu->arch.shared->msr;
Scott Wood4cd35f62011-06-14 18:34:31 -0500167
Scott Woodd30f6e42011-12-20 15:34:43 +0000168#ifdef CONFIG_KVM_BOOKE_HV
169 new_msr |= MSR_GS;
170#endif
171
Scott Wood4cd35f62011-06-14 18:34:31 -0500172 vcpu->arch.shared->msr = new_msr;
173
Liu Yudd9ebf1f2011-06-14 18:35:14 -0500174 kvmppc_mmu_msr_notify(vcpu, old_msr);
Scott Wood4cd35f62011-06-14 18:34:31 -0500175 kvmppc_vcpu_sync_spe(vcpu);
Alexander Graf7a08c272012-08-16 13:10:16 +0200176 kvmppc_vcpu_sync_fpu(vcpu);
Bharat Bhushance11e482013-07-04 12:27:47 +0530177 kvmppc_vcpu_sync_debug(vcpu);
Scott Wood4cd35f62011-06-14 18:34:31 -0500178}
179
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600180static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu,
181 unsigned int priority)
Hollis Blanchard9dd921c2008-11-05 09:36:14 -0600182{
Alexander Graf63460462012-08-08 00:44:52 +0200183 trace_kvm_booke_queue_irqprio(vcpu, priority);
Hollis Blanchard9dd921c2008-11-05 09:36:14 -0600184 set_bit(priority, &vcpu->arch.pending_exceptions);
185}
186
Alexander Graf8de12012014-06-18 21:56:55 +0200187void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu,
188 ulong dear_flags, ulong esr_flags)
Hollis Blanchard9dd921c2008-11-05 09:36:14 -0600189{
Liu Yudaf5e272010-02-02 19:44:35 +0800190 vcpu->arch.queued_dear = dear_flags;
191 vcpu->arch.queued_esr = esr_flags;
192 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS);
193}
194
Alexander Graf8de12012014-06-18 21:56:55 +0200195void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu,
196 ulong dear_flags, ulong esr_flags)
Liu Yudaf5e272010-02-02 19:44:35 +0800197{
198 vcpu->arch.queued_dear = dear_flags;
199 vcpu->arch.queued_esr = esr_flags;
200 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE);
201}
202
Alexander Graf8de12012014-06-18 21:56:55 +0200203void kvmppc_core_queue_itlb_miss(struct kvm_vcpu *vcpu)
204{
205 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS);
206}
207
208void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu, ulong esr_flags)
Liu Yudaf5e272010-02-02 19:44:35 +0800209{
210 vcpu->arch.queued_esr = esr_flags;
211 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE);
212}
213
Alexander Graf011da892013-01-31 14:17:38 +0100214static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags,
215 ulong esr_flags)
216{
217 vcpu->arch.queued_dear = dear_flags;
218 vcpu->arch.queued_esr = esr_flags;
219 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT);
220}
221
Liu Yudaf5e272010-02-02 19:44:35 +0800222void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags)
223{
224 vcpu->arch.queued_esr = esr_flags;
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600225 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM);
Hollis Blanchard9dd921c2008-11-05 09:36:14 -0600226}
227
228void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu)
229{
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600230 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER);
Hollis Blanchard9dd921c2008-11-05 09:36:14 -0600231}
232
233int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu)
234{
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600235 return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
Hollis Blanchard9dd921c2008-11-05 09:36:14 -0600236}
237
Alexander Graf7706664d2009-12-21 20:21:24 +0100238void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu)
239{
240 clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
241}
242
Hollis Blanchard9dd921c2008-11-05 09:36:14 -0600243void kvmppc_core_queue_external(struct kvm_vcpu *vcpu,
244 struct kvm_interrupt *irq)
245{
Alexander Grafc5335f12010-08-30 14:03:24 +0200246 unsigned int prio = BOOKE_IRQPRIO_EXTERNAL;
247
248 if (irq->irq == KVM_INTERRUPT_SET_LEVEL)
249 prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL;
250
251 kvmppc_booke_queue_irqprio(vcpu, prio);
Hollis Blanchard9dd921c2008-11-05 09:36:14 -0600252}
253
Paul Mackerras4fe27d22013-02-14 14:00:25 +0000254void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu)
Alexander Graf4496f972010-04-07 10:03:25 +0200255{
256 clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions);
Alexander Grafc5335f12010-08-30 14:03:24 +0200257 clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions);
Alexander Graf4496f972010-04-07 10:03:25 +0200258}
259
Bharat Bhushanf61c94b2012-08-08 20:38:19 +0000260static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu)
261{
262 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG);
263}
264
265static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu)
266{
267 clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions);
268}
269
Scott Woodd30f6e42011-12-20 15:34:43 +0000270static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
271{
Bharat Bhushan31579ee2014-07-17 17:01:36 +0530272 kvmppc_set_srr0(vcpu, srr0);
273 kvmppc_set_srr1(vcpu, srr1);
Scott Woodd30f6e42011-12-20 15:34:43 +0000274}
275
276static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
277{
278 vcpu->arch.csrr0 = srr0;
279 vcpu->arch.csrr1 = srr1;
280}
281
282static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
283{
284 if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) {
285 vcpu->arch.dsrr0 = srr0;
286 vcpu->arch.dsrr1 = srr1;
287 } else {
288 set_guest_csrr(vcpu, srr0, srr1);
289 }
290}
291
292static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
293{
294 vcpu->arch.mcsrr0 = srr0;
295 vcpu->arch.mcsrr1 = srr1;
296}
297
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600298/* Deliver the interrupt of the corresponding priority, if possible. */
299static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu,
300 unsigned int priority)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500301{
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600302 int allowed = 0;
Alexander Graf79300f82012-02-15 19:12:29 +0000303 ulong msr_mask = 0;
Alexander Graf1c810632013-01-04 18:12:48 +0100304 bool update_esr = false, update_dear = false, update_epr = false;
Alexander Graf5c6cedf2010-07-29 14:47:49 +0200305 ulong crit_raw = vcpu->arch.shared->critical;
306 ulong crit_r1 = kvmppc_get_gpr(vcpu, 1);
307 bool crit;
Alexander Grafc5335f12010-08-30 14:03:24 +0200308 bool keep_irq = false;
Scott Woodd30f6e42011-12-20 15:34:43 +0000309 enum int_class int_class;
Mihai Caraman95e90b42012-10-11 06:13:26 +0000310 ulong new_msr = vcpu->arch.shared->msr;
Alexander Graf5c6cedf2010-07-29 14:47:49 +0200311
312 /* Truncate crit indicators in 32 bit mode */
313 if (!(vcpu->arch.shared->msr & MSR_SF)) {
314 crit_raw &= 0xffffffff;
315 crit_r1 &= 0xffffffff;
316 }
317
318 /* Critical section when crit == r1 */
319 crit = (crit_raw == crit_r1);
320 /* ... and we're in supervisor mode */
321 crit = crit && !(vcpu->arch.shared->msr & MSR_PR);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500322
Alexander Grafc5335f12010-08-30 14:03:24 +0200323 if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) {
324 priority = BOOKE_IRQPRIO_EXTERNAL;
325 keep_irq = true;
326 }
327
Scott Wood5df554ad2013-04-12 14:08:46 +0000328 if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags)
Alexander Graf1c810632013-01-04 18:12:48 +0100329 update_epr = true;
330
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600331 switch (priority) {
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600332 case BOOKE_IRQPRIO_DTLB_MISS:
Liu Yudaf5e272010-02-02 19:44:35 +0800333 case BOOKE_IRQPRIO_DATA_STORAGE:
Alexander Graf011da892013-01-31 14:17:38 +0100334 case BOOKE_IRQPRIO_ALIGNMENT:
Liu Yudaf5e272010-02-02 19:44:35 +0800335 update_dear = true;
336 /* fall through */
337 case BOOKE_IRQPRIO_INST_STORAGE:
338 case BOOKE_IRQPRIO_PROGRAM:
339 update_esr = true;
340 /* fall through */
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600341 case BOOKE_IRQPRIO_ITLB_MISS:
342 case BOOKE_IRQPRIO_SYSCALL:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600343 case BOOKE_IRQPRIO_FP_UNAVAIL:
Hollis Blanchardbb3a8a12009-01-03 16:23:13 -0600344 case BOOKE_IRQPRIO_SPE_UNAVAIL:
345 case BOOKE_IRQPRIO_SPE_FP_DATA:
346 case BOOKE_IRQPRIO_SPE_FP_ROUND:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600347 case BOOKE_IRQPRIO_AP_UNAVAIL:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600348 allowed = 1;
Alexander Graf79300f82012-02-15 19:12:29 +0000349 msr_mask = MSR_CE | MSR_ME | MSR_DE;
Scott Woodd30f6e42011-12-20 15:34:43 +0000350 int_class = INT_CLASS_NONCRIT;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500351 break;
Bharat Bhushanf61c94b2012-08-08 20:38:19 +0000352 case BOOKE_IRQPRIO_WATCHDOG:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600353 case BOOKE_IRQPRIO_CRITICAL:
Alexander Graf4ab96912012-02-15 13:28:48 +0000354 case BOOKE_IRQPRIO_DBELL_CRIT:
Alexander Graf666e7252010-07-29 14:47:43 +0200355 allowed = vcpu->arch.shared->msr & MSR_CE;
Scott Woodd30f6e42011-12-20 15:34:43 +0000356 allowed = allowed && !crit;
Alexander Graf79300f82012-02-15 19:12:29 +0000357 msr_mask = MSR_ME;
Scott Woodd30f6e42011-12-20 15:34:43 +0000358 int_class = INT_CLASS_CRIT;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500359 break;
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600360 case BOOKE_IRQPRIO_MACHINE_CHECK:
Alexander Graf666e7252010-07-29 14:47:43 +0200361 allowed = vcpu->arch.shared->msr & MSR_ME;
Scott Woodd30f6e42011-12-20 15:34:43 +0000362 allowed = allowed && !crit;
Scott Woodd30f6e42011-12-20 15:34:43 +0000363 int_class = INT_CLASS_MC;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500364 break;
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600365 case BOOKE_IRQPRIO_DECREMENTER:
366 case BOOKE_IRQPRIO_FIT:
Scott Wooddfd4d472011-11-17 12:39:59 +0000367 keep_irq = true;
368 /* fall through */
369 case BOOKE_IRQPRIO_EXTERNAL:
Alexander Graf4ab96912012-02-15 13:28:48 +0000370 case BOOKE_IRQPRIO_DBELL:
Alexander Graf666e7252010-07-29 14:47:43 +0200371 allowed = vcpu->arch.shared->msr & MSR_EE;
Alexander Graf5c6cedf2010-07-29 14:47:49 +0200372 allowed = allowed && !crit;
Alexander Graf79300f82012-02-15 19:12:29 +0000373 msr_mask = MSR_CE | MSR_ME | MSR_DE;
Scott Woodd30f6e42011-12-20 15:34:43 +0000374 int_class = INT_CLASS_NONCRIT;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500375 break;
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600376 case BOOKE_IRQPRIO_DEBUG:
Alexander Graf666e7252010-07-29 14:47:43 +0200377 allowed = vcpu->arch.shared->msr & MSR_DE;
Scott Woodd30f6e42011-12-20 15:34:43 +0000378 allowed = allowed && !crit;
Alexander Graf79300f82012-02-15 19:12:29 +0000379 msr_mask = MSR_ME;
Scott Woodd30f6e42011-12-20 15:34:43 +0000380 int_class = INT_CLASS_CRIT;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500381 break;
382 }
383
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600384 if (allowed) {
Scott Woodd30f6e42011-12-20 15:34:43 +0000385 switch (int_class) {
386 case INT_CLASS_NONCRIT:
387 set_guest_srr(vcpu, vcpu->arch.pc,
388 vcpu->arch.shared->msr);
389 break;
390 case INT_CLASS_CRIT:
391 set_guest_csrr(vcpu, vcpu->arch.pc,
392 vcpu->arch.shared->msr);
393 break;
394 case INT_CLASS_DBG:
395 set_guest_dsrr(vcpu, vcpu->arch.pc,
396 vcpu->arch.shared->msr);
397 break;
398 case INT_CLASS_MC:
399 set_guest_mcsrr(vcpu, vcpu->arch.pc,
400 vcpu->arch.shared->msr);
401 break;
402 }
403
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600404 vcpu->arch.pc = vcpu->arch.ivpr | vcpu->arch.ivor[priority];
Liu Yudaf5e272010-02-02 19:44:35 +0800405 if (update_esr == true)
Bharat Bhushandc168542014-07-17 17:01:38 +0530406 kvmppc_set_esr(vcpu, vcpu->arch.queued_esr);
Liu Yudaf5e272010-02-02 19:44:35 +0800407 if (update_dear == true)
Bharat Bhushana5414d42014-07-17 17:01:37 +0530408 kvmppc_set_dar(vcpu, vcpu->arch.queued_dear);
Scott Wood5df554ad2013-04-12 14:08:46 +0000409 if (update_epr == true) {
410 if (vcpu->arch.epr_flags & KVMPPC_EPR_USER)
411 kvm_make_request(KVM_REQ_EPR_EXIT, vcpu);
Scott Woodeb1e4f42013-04-12 14:08:47 +0000412 else if (vcpu->arch.epr_flags & KVMPPC_EPR_KERNEL) {
413 BUG_ON(vcpu->arch.irq_type != KVMPPC_IRQ_MPIC);
414 kvmppc_mpic_set_epr(vcpu);
415 }
Scott Wood5df554ad2013-04-12 14:08:46 +0000416 }
Mihai Caraman95e90b42012-10-11 06:13:26 +0000417
418 new_msr &= msr_mask;
419#if defined(CONFIG_64BIT)
420 if (vcpu->arch.epcr & SPRN_EPCR_ICM)
421 new_msr |= MSR_CM;
422#endif
423 kvmppc_set_msr(vcpu, new_msr);
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600424
Alexander Grafc5335f12010-08-30 14:03:24 +0200425 if (!keep_irq)
426 clear_bit(priority, &vcpu->arch.pending_exceptions);
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600427 }
428
Scott Woodd30f6e42011-12-20 15:34:43 +0000429#ifdef CONFIG_KVM_BOOKE_HV
430 /*
431 * If an interrupt is pending but masked, raise a guest doorbell
432 * so that we are notified when the guest enables the relevant
433 * MSR bit.
434 */
435 if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE)
436 kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT);
437 if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE)
438 kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT);
439 if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK)
440 kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC);
441#endif
442
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600443 return allowed;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500444}
445
Bharat Bhushanf61c94b2012-08-08 20:38:19 +0000446/*
447 * Return the number of jiffies until the next timeout. If the timeout is
448 * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA
449 * because the larger value can break the timer APIs.
450 */
451static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu)
452{
453 u64 tb, wdt_tb, wdt_ticks = 0;
454 u64 nr_jiffies = 0;
455 u32 period = TCR_GET_WP(vcpu->arch.tcr);
456
457 wdt_tb = 1ULL << (63 - period);
458 tb = get_tb();
459 /*
460 * The watchdog timeout will hapeen when TB bit corresponding
461 * to watchdog will toggle from 0 to 1.
462 */
463 if (tb & wdt_tb)
464 wdt_ticks = wdt_tb;
465
466 wdt_ticks += wdt_tb - (tb & (wdt_tb - 1));
467
468 /* Convert timebase ticks to jiffies */
469 nr_jiffies = wdt_ticks;
470
471 if (do_div(nr_jiffies, tb_ticks_per_jiffy))
472 nr_jiffies++;
473
474 return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA);
475}
476
477static void arm_next_watchdog(struct kvm_vcpu *vcpu)
478{
479 unsigned long nr_jiffies;
480 unsigned long flags;
481
482 /*
483 * If TSR_ENW and TSR_WIS are not set then no need to exit to
484 * userspace, so clear the KVM_REQ_WATCHDOG request.
485 */
486 if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS))
487 clear_bit(KVM_REQ_WATCHDOG, &vcpu->requests);
488
489 spin_lock_irqsave(&vcpu->arch.wdt_lock, flags);
490 nr_jiffies = watchdog_next_timeout(vcpu);
491 /*
492 * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA
493 * then do not run the watchdog timer as this can break timer APIs.
494 */
495 if (nr_jiffies < NEXT_TIMER_MAX_DELTA)
496 mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies);
497 else
498 del_timer(&vcpu->arch.wdt_timer);
499 spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags);
500}
501
502void kvmppc_watchdog_func(unsigned long data)
503{
504 struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data;
505 u32 tsr, new_tsr;
506 int final;
507
508 do {
509 new_tsr = tsr = vcpu->arch.tsr;
510 final = 0;
511
512 /* Time out event */
513 if (tsr & TSR_ENW) {
514 if (tsr & TSR_WIS)
515 final = 1;
516 else
517 new_tsr = tsr | TSR_WIS;
518 } else {
519 new_tsr = tsr | TSR_ENW;
520 }
521 } while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr);
522
523 if (new_tsr & TSR_WIS) {
524 smp_wmb();
525 kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
526 kvm_vcpu_kick(vcpu);
527 }
528
529 /*
530 * If this is final watchdog expiry and some action is required
531 * then exit to userspace.
532 */
533 if (final && (vcpu->arch.tcr & TCR_WRC_MASK) &&
534 vcpu->arch.watchdog_enabled) {
535 smp_wmb();
536 kvm_make_request(KVM_REQ_WATCHDOG, vcpu);
537 kvm_vcpu_kick(vcpu);
538 }
539
540 /*
541 * Stop running the watchdog timer after final expiration to
542 * prevent the host from being flooded with timers if the
543 * guest sets a short period.
544 * Timers will resume when TSR/TCR is updated next time.
545 */
546 if (!final)
547 arm_next_watchdog(vcpu);
548}
549
Scott Wooddfd4d472011-11-17 12:39:59 +0000550static void update_timer_ints(struct kvm_vcpu *vcpu)
551{
552 if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS))
553 kvmppc_core_queue_dec(vcpu);
554 else
555 kvmppc_core_dequeue_dec(vcpu);
Bharat Bhushanf61c94b2012-08-08 20:38:19 +0000556
557 if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS))
558 kvmppc_core_queue_watchdog(vcpu);
559 else
560 kvmppc_core_dequeue_watchdog(vcpu);
Scott Wooddfd4d472011-11-17 12:39:59 +0000561}
562
Scott Woodc59a6a32011-11-08 18:23:25 -0600563static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500564{
565 unsigned long *pending = &vcpu->arch.pending_exceptions;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500566 unsigned int priority;
567
Hollis Blanchard9ab80842008-11-05 09:36:22 -0600568 priority = __ffs(*pending);
Alexander Graf8b3a00f2012-02-16 14:12:46 +0000569 while (priority < BOOKE_IRQPRIO_MAX) {
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600570 if (kvmppc_booke_irqprio_deliver(vcpu, priority))
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500571 break;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500572
573 priority = find_next_bit(pending,
574 BITS_PER_BYTE * sizeof(*pending),
575 priority + 1);
576 }
Alexander Graf90bba352010-07-29 14:47:51 +0200577
578 /* Tell the guest about our interrupt status */
Scott Wood29ac26e2011-11-08 18:23:27 -0600579 vcpu->arch.shared->int_pending = !!*pending;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500580}
581
Scott Woodc59a6a32011-11-08 18:23:25 -0600582/* Check pending exceptions and deliver one, if possible. */
Alexander Grafa8e4ef82012-02-16 14:07:37 +0000583int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu)
Scott Woodc59a6a32011-11-08 18:23:25 -0600584{
Alexander Grafa8e4ef82012-02-16 14:07:37 +0000585 int r = 0;
Scott Woodc59a6a32011-11-08 18:23:25 -0600586 WARN_ON_ONCE(!irqs_disabled());
587
588 kvmppc_core_check_exceptions(vcpu);
589
Alexander Grafb8c649a2012-12-20 04:52:39 +0000590 if (vcpu->requests) {
591 /* Exception delivery raised request; start over */
592 return 1;
593 }
594
Scott Woodc59a6a32011-11-08 18:23:25 -0600595 if (vcpu->arch.shared->msr & MSR_WE) {
596 local_irq_enable();
597 kvm_vcpu_block(vcpu);
Alexander Graf966cd0f2012-03-14 16:55:08 +0100598 clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
Scott Wood6c85f522014-01-09 19:18:40 -0600599 hard_irq_disable();
Scott Woodc59a6a32011-11-08 18:23:25 -0600600
601 kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS);
Alexander Grafa8e4ef82012-02-16 14:07:37 +0000602 r = 1;
Scott Woodc59a6a32011-11-08 18:23:25 -0600603 };
Alexander Grafa8e4ef82012-02-16 14:07:37 +0000604
605 return r;
606}
607
Alexander Graf7c973a22012-08-13 12:50:35 +0200608int kvmppc_core_check_requests(struct kvm_vcpu *vcpu)
Alexander Graf4ffc6352012-08-08 20:31:13 +0200609{
Alexander Graf7c973a22012-08-13 12:50:35 +0200610 int r = 1; /* Indicate we want to get back into the guest */
611
Alexander Graf2d8185d2012-08-10 12:31:12 +0200612 if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu))
613 update_timer_ints(vcpu);
Alexander Graf862d31f2012-07-31 00:19:50 +0200614#if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC)
Alexander Graf2d8185d2012-08-10 12:31:12 +0200615 if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
616 kvmppc_core_flush_tlb(vcpu);
Alexander Graf862d31f2012-07-31 00:19:50 +0200617#endif
Alexander Graf7c973a22012-08-13 12:50:35 +0200618
Bharat Bhushanf61c94b2012-08-08 20:38:19 +0000619 if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) {
620 vcpu->run->exit_reason = KVM_EXIT_WATCHDOG;
621 r = 0;
622 }
623
Alexander Graf1c810632013-01-04 18:12:48 +0100624 if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) {
625 vcpu->run->epr.epr = 0;
626 vcpu->arch.epr_needed = true;
627 vcpu->run->exit_reason = KVM_EXIT_EPR;
628 r = 0;
629 }
630
Alexander Graf7c973a22012-08-13 12:50:35 +0200631 return r;
Alexander Graf4ffc6352012-08-08 20:31:13 +0200632}
633
Paul Mackerrasdf6909e52011-06-29 00:19:50 +0000634int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
635{
Alexander Graf7ee78852012-08-13 12:44:41 +0200636 int ret, s;
Scott Woodf5f97212013-11-22 15:52:29 -0600637 struct debug_reg debug;
Paul Mackerrasdf6909e52011-06-29 00:19:50 +0000638
Alexander Grafaf8f38b2011-08-10 13:57:08 +0200639 if (!vcpu->arch.sane) {
640 kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
641 return -EINVAL;
642 }
643
Alexander Graf7ee78852012-08-13 12:44:41 +0200644 s = kvmppc_prepare_to_enter(vcpu);
645 if (s <= 0) {
Alexander Graf7ee78852012-08-13 12:44:41 +0200646 ret = s;
Scott Wood1d1ef222011-11-08 16:11:59 -0600647 goto out;
648 }
Scott Wood6c85f522014-01-09 19:18:40 -0600649 /* interrupts now hard-disabled */
Scott Wood1d1ef222011-11-08 16:11:59 -0600650
Scott Wood8fae8452011-12-20 15:34:45 +0000651#ifdef CONFIG_PPC_FPU
652 /* Save userspace FPU state in stack */
653 enable_kernel_fp();
Scott Wood8fae8452011-12-20 15:34:45 +0000654
655 /*
656 * Since we can't trap on MSR_FP in GS-mode, we consider the guest
657 * as always using the FPU. Kernel usage of FP (via
658 * enable_kernel_fp()) in this thread must not occur while
659 * vcpu->fpu_active is set.
660 */
661 vcpu->fpu_active = 1;
662
663 kvmppc_load_guest_fp(vcpu);
664#endif
665
Bharat Bhushance11e482013-07-04 12:27:47 +0530666 /* Switch to guest debug context */
Scott Woodf5f97212013-11-22 15:52:29 -0600667 debug = vcpu->arch.shadow_dbg_reg;
668 switch_booke_debug_regs(&debug);
669 debug = current->thread.debug;
Bharat Bhushance11e482013-07-04 12:27:47 +0530670 current->thread.debug = vcpu->arch.shadow_dbg_reg;
671
Bharat Bhushan08c9a182013-11-18 11:18:54 +0530672 vcpu->arch.pgdir = current->mm->pgd;
Scott Wood5f1c2482013-07-10 17:47:39 -0500673 kvmppc_fix_ee_before_entry();
Scott Woodf8941fbe2013-06-11 11:38:31 -0500674
Paul Mackerrasdf6909e52011-06-29 00:19:50 +0000675 ret = __kvmppc_vcpu_run(kvm_run, vcpu);
Scott Wood8fae8452011-12-20 15:34:45 +0000676
Alexander Graf24afa372012-08-12 12:42:30 +0200677 /* No need for kvm_guest_exit. It's done in handle_exit.
678 We also get here with interrupts enabled. */
679
Bharat Bhushance11e482013-07-04 12:27:47 +0530680 /* Switch back to user space debug context */
Scott Woodf5f97212013-11-22 15:52:29 -0600681 switch_booke_debug_regs(&debug);
682 current->thread.debug = debug;
Bharat Bhushance11e482013-07-04 12:27:47 +0530683
Scott Wood8fae8452011-12-20 15:34:45 +0000684#ifdef CONFIG_PPC_FPU
685 kvmppc_save_guest_fp(vcpu);
686
687 vcpu->fpu_active = 0;
Scott Wood8fae8452011-12-20 15:34:45 +0000688#endif
689
Scott Wood1d1ef222011-11-08 16:11:59 -0600690out:
Alexander Grafd69c6432012-08-08 20:44:20 +0200691 vcpu->mode = OUTSIDE_GUEST_MODE;
Paul Mackerrasdf6909e52011-06-29 00:19:50 +0000692 return ret;
693}
694
Scott Woodd30f6e42011-12-20 15:34:43 +0000695static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu)
696{
697 enum emulation_result er;
698
699 er = kvmppc_emulate_instruction(run, vcpu);
700 switch (er) {
701 case EMULATE_DONE:
702 /* don't overwrite subtypes, just account kvm_stats */
703 kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS);
704 /* Future optimization: only reload non-volatiles if
705 * they were actually modified by emulation. */
706 return RESUME_GUEST_NV;
707
Mihai Caraman51f04722014-07-23 19:06:21 +0300708 case EMULATE_AGAIN:
709 return RESUME_GUEST;
710
Scott Woodd30f6e42011-12-20 15:34:43 +0000711 case EMULATE_FAIL:
Scott Woodd30f6e42011-12-20 15:34:43 +0000712 printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n",
713 __func__, vcpu->arch.pc, vcpu->arch.last_inst);
714 /* For debugging, encode the failing instruction and
715 * report it to userspace. */
716 run->hw.hardware_exit_reason = ~0ULL << 32;
717 run->hw.hardware_exit_reason |= vcpu->arch.last_inst;
Alexander Grafd1ff5492012-02-16 13:24:03 +0000718 kvmppc_core_queue_program(vcpu, ESR_PIL);
Scott Woodd30f6e42011-12-20 15:34:43 +0000719 return RESUME_HOST;
720
Bharat Bhushan9b4f5302013-04-08 00:32:15 +0000721 case EMULATE_EXIT_USER:
722 return RESUME_HOST;
723
Scott Woodd30f6e42011-12-20 15:34:43 +0000724 default:
725 BUG();
726 }
727}
728
Bharat Bhushance11e482013-07-04 12:27:47 +0530729static int kvmppc_handle_debug(struct kvm_run *run, struct kvm_vcpu *vcpu)
730{
731 struct debug_reg *dbg_reg = &(vcpu->arch.shadow_dbg_reg);
732 u32 dbsr = vcpu->arch.dbsr;
733
734 run->debug.arch.status = 0;
735 run->debug.arch.address = vcpu->arch.pc;
736
737 if (dbsr & (DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4)) {
738 run->debug.arch.status |= KVMPPC_DEBUG_BREAKPOINT;
739 } else {
740 if (dbsr & (DBSR_DAC1W | DBSR_DAC2W))
741 run->debug.arch.status |= KVMPPC_DEBUG_WATCH_WRITE;
742 else if (dbsr & (DBSR_DAC1R | DBSR_DAC2R))
743 run->debug.arch.status |= KVMPPC_DEBUG_WATCH_READ;
744 if (dbsr & (DBSR_DAC1R | DBSR_DAC1W))
745 run->debug.arch.address = dbg_reg->dac1;
746 else if (dbsr & (DBSR_DAC2R | DBSR_DAC2W))
747 run->debug.arch.address = dbg_reg->dac2;
748 }
749
750 return RESUME_HOST;
751}
752
Alexander Graf4e642cc2012-02-20 23:57:26 +0100753static void kvmppc_fill_pt_regs(struct pt_regs *regs)
754{
755 ulong r1, ip, msr, lr;
756
757 asm("mr %0, 1" : "=r"(r1));
758 asm("mflr %0" : "=r"(lr));
759 asm("mfmsr %0" : "=r"(msr));
760 asm("bl 1f; 1: mflr %0" : "=r"(ip));
761
762 memset(regs, 0, sizeof(*regs));
763 regs->gpr[1] = r1;
764 regs->nip = ip;
765 regs->msr = msr;
766 regs->link = lr;
767}
768
Bharat Bhushan6328e592012-06-20 05:56:53 +0000769/*
770 * For interrupts needed to be handled by host interrupt handlers,
771 * corresponding host handler are called from here in similar way
772 * (but not exact) as they are called from low level handler
773 * (such as from arch/powerpc/kernel/head_fsl_booke.S).
774 */
Alexander Graf4e642cc2012-02-20 23:57:26 +0100775static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu,
776 unsigned int exit_nr)
777{
778 struct pt_regs regs;
779
780 switch (exit_nr) {
781 case BOOKE_INTERRUPT_EXTERNAL:
782 kvmppc_fill_pt_regs(&regs);
783 do_IRQ(&regs);
784 break;
785 case BOOKE_INTERRUPT_DECREMENTER:
786 kvmppc_fill_pt_regs(&regs);
787 timer_interrupt(&regs);
788 break;
Tiejun Chen5f17ce82013-05-13 10:00:45 +0800789#if defined(CONFIG_PPC_DOORBELL)
Alexander Graf4e642cc2012-02-20 23:57:26 +0100790 case BOOKE_INTERRUPT_DOORBELL:
791 kvmppc_fill_pt_regs(&regs);
792 doorbell_exception(&regs);
793 break;
794#endif
795 case BOOKE_INTERRUPT_MACHINE_CHECK:
796 /* FIXME */
797 break;
Alexander Graf7cc1e8e2012-02-22 16:26:34 +0100798 case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
799 kvmppc_fill_pt_regs(&regs);
800 performance_monitor_exception(&regs);
801 break;
Bharat Bhushan6328e592012-06-20 05:56:53 +0000802 case BOOKE_INTERRUPT_WATCHDOG:
803 kvmppc_fill_pt_regs(&regs);
804#ifdef CONFIG_BOOKE_WDT
805 WatchdogException(&regs);
806#else
807 unknown_exception(&regs);
808#endif
809 break;
810 case BOOKE_INTERRUPT_CRITICAL:
811 unknown_exception(&regs);
812 break;
Bharat Bhushance11e482013-07-04 12:27:47 +0530813 case BOOKE_INTERRUPT_DEBUG:
814 /* Save DBSR before preemption is enabled */
815 vcpu->arch.dbsr = mfspr(SPRN_DBSR);
816 kvmppc_clear_dbsr();
817 break;
Alexander Graf4e642cc2012-02-20 23:57:26 +0100818 }
819}
820
Mihai Caramanf5250472014-07-23 19:06:22 +0300821static int kvmppc_resume_inst_load(struct kvm_run *run, struct kvm_vcpu *vcpu,
822 enum emulation_result emulated, u32 last_inst)
823{
824 switch (emulated) {
825 case EMULATE_AGAIN:
826 return RESUME_GUEST;
827
828 case EMULATE_FAIL:
829 pr_debug("%s: load instruction from guest address %lx failed\n",
830 __func__, vcpu->arch.pc);
831 /* For debugging, encode the failing instruction and
832 * report it to userspace. */
833 run->hw.hardware_exit_reason = ~0ULL << 32;
834 run->hw.hardware_exit_reason |= last_inst;
835 kvmppc_core_queue_program(vcpu, ESR_PIL);
836 return RESUME_HOST;
837
838 default:
839 BUG();
840 }
841}
842
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500843/**
844 * kvmppc_handle_exit
845 *
846 * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV)
847 */
848int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu,
849 unsigned int exit_nr)
850{
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500851 int r = RESUME_HOST;
Alexander Graf7ee78852012-08-13 12:44:41 +0200852 int s;
Scott Woodf1e89022013-06-06 19:16:31 -0500853 int idx;
Mihai Caramanf5250472014-07-23 19:06:22 +0300854 u32 last_inst = KVM_INST_FETCH_FAILED;
855 enum emulation_result emulated = EMULATE_DONE;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500856
Hollis Blanchard73e75b42008-12-02 15:51:57 -0600857 /* update before a new last_exit_type is rewritten */
858 kvmppc_update_timing_stats(vcpu);
859
Alexander Graf4e642cc2012-02-20 23:57:26 +0100860 /* restart interrupts if they were meant for the host */
861 kvmppc_restart_interrupt(vcpu, exit_nr);
Scott Woodd30f6e42011-12-20 15:34:43 +0000862
Mihai Caramanf5250472014-07-23 19:06:22 +0300863 /*
864 * get last instruction before beeing preempted
865 * TODO: for e6500 check also BOOKE_INTERRUPT_LRAT_ERROR & ESR_DATA
866 */
867 switch (exit_nr) {
868 case BOOKE_INTERRUPT_DATA_STORAGE:
869 case BOOKE_INTERRUPT_DTLB_MISS:
870 case BOOKE_INTERRUPT_HV_PRIV:
871 emulated = kvmppc_get_last_inst(vcpu, false, &last_inst);
872 break;
873 default:
874 break;
875 }
876
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500877 local_irq_enable();
878
Alexander Graf97c95052012-08-02 15:10:00 +0200879 trace_kvm_exit(exit_nr, vcpu);
Alexander Graf706fb732012-08-12 11:29:09 +0200880 kvm_guest_exit();
Alexander Graf97c95052012-08-02 15:10:00 +0200881
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500882 run->exit_reason = KVM_EXIT_UNKNOWN;
883 run->ready_for_interrupt_injection = 1;
884
Mihai Caramanf5250472014-07-23 19:06:22 +0300885 if (emulated != EMULATE_DONE) {
886 r = kvmppc_resume_inst_load(run, vcpu, emulated, last_inst);
887 goto out;
888 }
889
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500890 switch (exit_nr) {
891 case BOOKE_INTERRUPT_MACHINE_CHECK:
Alexander Grafc35c9d82012-02-20 12:21:18 +0100892 printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR));
893 kvmppc_dump_vcpu(vcpu);
894 /* For debugging, send invalid exit reason to user space */
895 run->hw.hardware_exit_reason = ~1ULL << 32;
896 run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR);
897 r = RESUME_HOST;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500898 break;
899
900 case BOOKE_INTERRUPT_EXTERNAL:
Hollis Blanchard7b701592008-12-02 15:51:58 -0600901 kvmppc_account_exit(vcpu, EXT_INTR_EXITS);
Hollis Blanchard1b6766c2008-11-05 09:36:21 -0600902 r = RESUME_GUEST;
903 break;
904
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500905 case BOOKE_INTERRUPT_DECREMENTER:
Hollis Blanchard7b701592008-12-02 15:51:58 -0600906 kvmppc_account_exit(vcpu, DEC_EXITS);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500907 r = RESUME_GUEST;
908 break;
909
Bharat Bhushan6328e592012-06-20 05:56:53 +0000910 case BOOKE_INTERRUPT_WATCHDOG:
911 r = RESUME_GUEST;
912 break;
913
Scott Woodd30f6e42011-12-20 15:34:43 +0000914 case BOOKE_INTERRUPT_DOORBELL:
915 kvmppc_account_exit(vcpu, DBELL_EXITS);
Scott Woodd30f6e42011-12-20 15:34:43 +0000916 r = RESUME_GUEST;
917 break;
918
919 case BOOKE_INTERRUPT_GUEST_DBELL_CRIT:
920 kvmppc_account_exit(vcpu, GDBELL_EXITS);
921
922 /*
923 * We are here because there is a pending guest interrupt
924 * which could not be delivered as MSR_CE or MSR_ME was not
925 * set. Once we break from here we will retry delivery.
926 */
927 r = RESUME_GUEST;
928 break;
929
930 case BOOKE_INTERRUPT_GUEST_DBELL:
931 kvmppc_account_exit(vcpu, GDBELL_EXITS);
932
933 /*
934 * We are here because there is a pending guest interrupt
935 * which could not be delivered as MSR_EE was not set. Once
936 * we break from here we will retry delivery.
937 */
938 r = RESUME_GUEST;
939 break;
940
Alexander Graf95f2e922012-02-20 22:45:12 +0100941 case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
942 r = RESUME_GUEST;
943 break;
944
Scott Woodd30f6e42011-12-20 15:34:43 +0000945 case BOOKE_INTERRUPT_HV_PRIV:
946 r = emulation_exit(run, vcpu);
947 break;
948
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500949 case BOOKE_INTERRUPT_PROGRAM:
Scott Woodd30f6e42011-12-20 15:34:43 +0000950 if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) {
Alexander Graf02685972012-02-20 12:33:22 +0100951 /*
952 * Program traps generated by user-level software must
953 * be handled by the guest kernel.
954 *
955 * In GS mode, hypervisor privileged instructions trap
956 * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are
957 * actual program interrupts, handled by the guest.
958 */
Liu Yudaf5e272010-02-02 19:44:35 +0800959 kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500960 r = RESUME_GUEST;
Hollis Blanchard7b701592008-12-02 15:51:58 -0600961 kvmppc_account_exit(vcpu, USR_PR_INST);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500962 break;
963 }
964
Scott Woodd30f6e42011-12-20 15:34:43 +0000965 r = emulation_exit(run, vcpu);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500966 break;
967
Christian Ehrhardtde368dc2008-04-29 18:18:23 +0200968 case BOOKE_INTERRUPT_FP_UNAVAIL:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600969 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL);
Hollis Blanchard7b701592008-12-02 15:51:58 -0600970 kvmppc_account_exit(vcpu, FP_UNAVAIL);
Christian Ehrhardtde368dc2008-04-29 18:18:23 +0200971 r = RESUME_GUEST;
972 break;
973
Scott Wood4cd35f62011-06-14 18:34:31 -0500974#ifdef CONFIG_SPE
975 case BOOKE_INTERRUPT_SPE_UNAVAIL: {
976 if (vcpu->arch.shared->msr & MSR_SPE)
977 kvmppc_vcpu_enable_spe(vcpu);
978 else
979 kvmppc_booke_queue_irqprio(vcpu,
980 BOOKE_IRQPRIO_SPE_UNAVAIL);
Hollis Blanchardbb3a8a12009-01-03 16:23:13 -0600981 r = RESUME_GUEST;
982 break;
Scott Wood4cd35f62011-06-14 18:34:31 -0500983 }
Hollis Blanchardbb3a8a12009-01-03 16:23:13 -0600984
985 case BOOKE_INTERRUPT_SPE_FP_DATA:
986 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA);
987 r = RESUME_GUEST;
988 break;
989
990 case BOOKE_INTERRUPT_SPE_FP_ROUND:
991 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND);
992 r = RESUME_GUEST;
993 break;
Scott Wood4cd35f62011-06-14 18:34:31 -0500994#else
995 case BOOKE_INTERRUPT_SPE_UNAVAIL:
996 /*
997 * Guest wants SPE, but host kernel doesn't support it. Send
998 * an "unimplemented operation" program check to the guest.
999 */
1000 kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV);
1001 r = RESUME_GUEST;
1002 break;
1003
1004 /*
1005 * These really should never happen without CONFIG_SPE,
1006 * as we should never enable the real MSR[SPE] in the guest.
1007 */
1008 case BOOKE_INTERRUPT_SPE_FP_DATA:
1009 case BOOKE_INTERRUPT_SPE_FP_ROUND:
1010 printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n",
1011 __func__, exit_nr, vcpu->arch.pc);
1012 run->hw.hardware_exit_reason = exit_nr;
1013 r = RESUME_HOST;
1014 break;
1015#endif
Hollis Blanchardbb3a8a12009-01-03 16:23:13 -06001016
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001017 case BOOKE_INTERRUPT_DATA_STORAGE:
Liu Yudaf5e272010-02-02 19:44:35 +08001018 kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear,
1019 vcpu->arch.fault_esr);
Hollis Blanchard7b701592008-12-02 15:51:58 -06001020 kvmppc_account_exit(vcpu, DSI_EXITS);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001021 r = RESUME_GUEST;
1022 break;
1023
1024 case BOOKE_INTERRUPT_INST_STORAGE:
Liu Yudaf5e272010-02-02 19:44:35 +08001025 kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr);
Hollis Blanchard7b701592008-12-02 15:51:58 -06001026 kvmppc_account_exit(vcpu, ISI_EXITS);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001027 r = RESUME_GUEST;
1028 break;
1029
Alexander Graf011da892013-01-31 14:17:38 +01001030 case BOOKE_INTERRUPT_ALIGNMENT:
1031 kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear,
1032 vcpu->arch.fault_esr);
1033 r = RESUME_GUEST;
1034 break;
1035
Scott Woodd30f6e42011-12-20 15:34:43 +00001036#ifdef CONFIG_KVM_BOOKE_HV
1037 case BOOKE_INTERRUPT_HV_SYSCALL:
1038 if (!(vcpu->arch.shared->msr & MSR_PR)) {
1039 kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
1040 } else {
1041 /*
1042 * hcall from guest userspace -- send privileged
1043 * instruction program check.
1044 */
1045 kvmppc_core_queue_program(vcpu, ESR_PPR);
1046 }
1047
1048 r = RESUME_GUEST;
1049 break;
1050#else
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001051 case BOOKE_INTERRUPT_SYSCALL:
Alexander Graf2a342ed2010-07-29 14:47:48 +02001052 if (!(vcpu->arch.shared->msr & MSR_PR) &&
1053 (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) {
1054 /* KVM PV hypercalls */
1055 kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
1056 r = RESUME_GUEST;
1057 } else {
1058 /* Guest syscalls */
1059 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL);
1060 }
Hollis Blanchard7b701592008-12-02 15:51:58 -06001061 kvmppc_account_exit(vcpu, SYSCALL_EXITS);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001062 r = RESUME_GUEST;
1063 break;
Scott Woodd30f6e42011-12-20 15:34:43 +00001064#endif
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001065
1066 case BOOKE_INTERRUPT_DTLB_MISS: {
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001067 unsigned long eaddr = vcpu->arch.fault_dear;
Hollis Blanchard7924bd42008-12-02 15:51:55 -06001068 int gtlb_index;
Hollis Blanchard475e7cd2009-01-03 16:23:00 -06001069 gpa_t gpaddr;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001070 gfn_t gfn;
1071
Alexander Grafbf7ca4b2012-02-15 23:40:00 +00001072#ifdef CONFIG_KVM_E500V2
Scott Wooda4cd8b22011-06-14 18:34:41 -05001073 if (!(vcpu->arch.shared->msr & MSR_PR) &&
1074 (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) {
1075 kvmppc_map_magic(vcpu);
1076 kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
1077 r = RESUME_GUEST;
1078
1079 break;
1080 }
1081#endif
1082
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001083 /* Check the guest TLB. */
Hollis Blanchardfa86b8d2009-01-03 16:23:03 -06001084 gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr);
Hollis Blanchard7924bd42008-12-02 15:51:55 -06001085 if (gtlb_index < 0) {
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001086 /* The guest didn't have a mapping for it. */
Liu Yudaf5e272010-02-02 19:44:35 +08001087 kvmppc_core_queue_dtlb_miss(vcpu,
1088 vcpu->arch.fault_dear,
1089 vcpu->arch.fault_esr);
Hollis Blanchardb52a6382009-01-03 16:23:11 -06001090 kvmppc_mmu_dtlb_miss(vcpu);
Hollis Blanchard7b701592008-12-02 15:51:58 -06001091 kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001092 r = RESUME_GUEST;
1093 break;
1094 }
1095
Scott Woodf1e89022013-06-06 19:16:31 -05001096 idx = srcu_read_lock(&vcpu->kvm->srcu);
1097
Hollis Blanchardbe8d1ca2009-01-03 16:23:02 -06001098 gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
Hollis Blanchard475e7cd2009-01-03 16:23:00 -06001099 gfn = gpaddr >> PAGE_SHIFT;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001100
1101 if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
1102 /* The guest TLB had a mapping, but the shadow TLB
1103 * didn't, and it is RAM. This could be because:
1104 * a) the entry is mapping the host kernel, or
1105 * b) the guest used a large mapping which we're faking
1106 * Either way, we need to satisfy the fault without
1107 * invoking the guest. */
Hollis Blanchard58a96212009-01-03 16:23:01 -06001108 kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
Hollis Blanchard7b701592008-12-02 15:51:58 -06001109 kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001110 r = RESUME_GUEST;
1111 } else {
1112 /* Guest has mapped and accessed a page which is not
1113 * actually RAM. */
Hollis Blanchard475e7cd2009-01-03 16:23:00 -06001114 vcpu->arch.paddr_accessed = gpaddr;
Alexander Graf6020c0f2012-03-12 02:26:30 +01001115 vcpu->arch.vaddr_accessed = eaddr;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001116 r = kvmppc_emulate_mmio(run, vcpu);
Hollis Blanchard7b701592008-12-02 15:51:58 -06001117 kvmppc_account_exit(vcpu, MMIO_EXITS);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001118 }
1119
Scott Woodf1e89022013-06-06 19:16:31 -05001120 srcu_read_unlock(&vcpu->kvm->srcu, idx);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001121 break;
1122 }
1123
1124 case BOOKE_INTERRUPT_ITLB_MISS: {
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001125 unsigned long eaddr = vcpu->arch.pc;
Hollis Blanchard89168612008-12-02 15:51:53 -06001126 gpa_t gpaddr;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001127 gfn_t gfn;
Hollis Blanchard7924bd42008-12-02 15:51:55 -06001128 int gtlb_index;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001129
1130 r = RESUME_GUEST;
1131
1132 /* Check the guest TLB. */
Hollis Blanchardfa86b8d2009-01-03 16:23:03 -06001133 gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr);
Hollis Blanchard7924bd42008-12-02 15:51:55 -06001134 if (gtlb_index < 0) {
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001135 /* The guest didn't have a mapping for it. */
Hollis Blanchardd4cf3892008-11-05 09:36:23 -06001136 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS);
Hollis Blanchardb52a6382009-01-03 16:23:11 -06001137 kvmppc_mmu_itlb_miss(vcpu);
Hollis Blanchard7b701592008-12-02 15:51:58 -06001138 kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001139 break;
1140 }
1141
Hollis Blanchard7b701592008-12-02 15:51:58 -06001142 kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001143
Scott Woodf1e89022013-06-06 19:16:31 -05001144 idx = srcu_read_lock(&vcpu->kvm->srcu);
1145
Hollis Blanchardbe8d1ca2009-01-03 16:23:02 -06001146 gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
Hollis Blanchard89168612008-12-02 15:51:53 -06001147 gfn = gpaddr >> PAGE_SHIFT;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001148
1149 if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
1150 /* The guest TLB had a mapping, but the shadow TLB
1151 * didn't. This could be because:
1152 * a) the entry is mapping the host kernel, or
1153 * b) the guest used a large mapping which we're faking
1154 * Either way, we need to satisfy the fault without
1155 * invoking the guest. */
Hollis Blanchard58a96212009-01-03 16:23:01 -06001156 kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001157 } else {
1158 /* Guest mapped and leaped at non-RAM! */
Hollis Blanchardd4cf3892008-11-05 09:36:23 -06001159 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001160 }
1161
Scott Woodf1e89022013-06-06 19:16:31 -05001162 srcu_read_unlock(&vcpu->kvm->srcu, idx);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001163 break;
1164 }
1165
Hollis Blanchard6a0ab732008-07-25 13:54:49 -05001166 case BOOKE_INTERRUPT_DEBUG: {
Bharat Bhushance11e482013-07-04 12:27:47 +05301167 r = kvmppc_handle_debug(run, vcpu);
1168 if (r == RESUME_HOST)
1169 run->exit_reason = KVM_EXIT_DEBUG;
Hollis Blanchard7b701592008-12-02 15:51:58 -06001170 kvmppc_account_exit(vcpu, DEBUG_EXITS);
Hollis Blanchard6a0ab732008-07-25 13:54:49 -05001171 break;
1172 }
1173
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001174 default:
1175 printk(KERN_EMERG "exit_nr %d\n", exit_nr);
1176 BUG();
1177 }
1178
Mihai Caramanf5250472014-07-23 19:06:22 +03001179out:
Alexander Grafa8e4ef82012-02-16 14:07:37 +00001180 /*
1181 * To avoid clobbering exit_reason, only check for signals if we
1182 * aren't already exiting to userspace for some other reason.
1183 */
Alexander Graf03660ba2012-02-28 12:00:41 +01001184 if (!(r & RESUME_HOST)) {
Alexander Graf7ee78852012-08-13 12:44:41 +02001185 s = kvmppc_prepare_to_enter(vcpu);
Scott Wood6c85f522014-01-09 19:18:40 -06001186 if (s <= 0)
Alexander Graf7ee78852012-08-13 12:44:41 +02001187 r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV);
Scott Wood6c85f522014-01-09 19:18:40 -06001188 else {
1189 /* interrupts now hard-disabled */
Scott Wood5f1c2482013-07-10 17:47:39 -05001190 kvmppc_fix_ee_before_entry();
Alexander Graf03660ba2012-02-28 12:00:41 +01001191 }
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001192 }
1193
1194 return r;
1195}
1196
Bharat Bhushand26f22c2013-02-24 18:57:11 +00001197static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr)
1198{
1199 u32 old_tsr = vcpu->arch.tsr;
1200
1201 vcpu->arch.tsr = new_tsr;
1202
1203 if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS))
1204 arm_next_watchdog(vcpu);
1205
1206 update_timer_ints(vcpu);
1207}
1208
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001209/* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */
1210int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
1211{
Hollis Blanchard082decf2010-08-07 10:33:56 -07001212 int i;
Alexander Grafaf8f38b2011-08-10 13:57:08 +02001213 int r;
Hollis Blanchard082decf2010-08-07 10:33:56 -07001214
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001215 vcpu->arch.pc = 0;
Scott Woodb5904972011-11-08 18:23:30 -06001216 vcpu->arch.shared->pir = vcpu->vcpu_id;
Alexander Graf8e5b26b2010-01-08 02:58:01 +01001217 kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */
Scott Woodd30f6e42011-12-20 15:34:43 +00001218 kvmppc_set_msr(vcpu, 0);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001219
Scott Woodd30f6e42011-12-20 15:34:43 +00001220#ifndef CONFIG_KVM_BOOKE_HV
Bharat Bhushance11e482013-07-04 12:27:47 +05301221 vcpu->arch.shadow_msr = MSR_USER | MSR_IS | MSR_DS;
Hollis Blanchard49dd2c42008-07-25 13:54:53 -05001222 vcpu->arch.shadow_pid = 1;
Scott Woodd30f6e42011-12-20 15:34:43 +00001223 vcpu->arch.shared->msr = 0;
1224#endif
Hollis Blanchard49dd2c42008-07-25 13:54:53 -05001225
Hollis Blanchard082decf2010-08-07 10:33:56 -07001226 /* Eye-catching numbers so we know if the guest takes an interrupt
1227 * before it's programmed its own IVPR/IVORs. */
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001228 vcpu->arch.ivpr = 0x55550000;
Hollis Blanchard082decf2010-08-07 10:33:56 -07001229 for (i = 0; i < BOOKE_IRQPRIO_MAX; i++)
1230 vcpu->arch.ivor[i] = 0x7700 | i * 4;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001231
Hollis Blanchard73e75b42008-12-02 15:51:57 -06001232 kvmppc_init_timing_stats(vcpu);
1233
Alexander Grafaf8f38b2011-08-10 13:57:08 +02001234 r = kvmppc_core_vcpu_setup(vcpu);
1235 kvmppc_sanity_check(vcpu);
1236 return r;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001237}
1238
Bharat Bhushanf61c94b2012-08-08 20:38:19 +00001239int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu)
1240{
1241 /* setup watchdog timer once */
1242 spin_lock_init(&vcpu->arch.wdt_lock);
1243 setup_timer(&vcpu->arch.wdt_timer, kvmppc_watchdog_func,
1244 (unsigned long)vcpu);
1245
1246 return 0;
1247}
1248
1249void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu)
1250{
1251 del_timer_sync(&vcpu->arch.wdt_timer);
1252}
1253
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001254int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1255{
1256 int i;
1257
1258 regs->pc = vcpu->arch.pc;
Alexander Graf992b5b22010-01-08 02:58:02 +01001259 regs->cr = kvmppc_get_cr(vcpu);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001260 regs->ctr = vcpu->arch.ctr;
1261 regs->lr = vcpu->arch.lr;
Alexander Graf992b5b22010-01-08 02:58:02 +01001262 regs->xer = kvmppc_get_xer(vcpu);
Alexander Graf666e7252010-07-29 14:47:43 +02001263 regs->msr = vcpu->arch.shared->msr;
Bharat Bhushan31579ee2014-07-17 17:01:36 +05301264 regs->srr0 = kvmppc_get_srr0(vcpu);
1265 regs->srr1 = kvmppc_get_srr1(vcpu);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001266 regs->pid = vcpu->arch.pid;
Bharat Bhushanc1b8a012014-07-17 17:01:39 +05301267 regs->sprg0 = kvmppc_get_sprg0(vcpu);
1268 regs->sprg1 = kvmppc_get_sprg1(vcpu);
1269 regs->sprg2 = kvmppc_get_sprg2(vcpu);
1270 regs->sprg3 = kvmppc_get_sprg3(vcpu);
1271 regs->sprg4 = kvmppc_get_sprg4(vcpu);
1272 regs->sprg5 = kvmppc_get_sprg5(vcpu);
1273 regs->sprg6 = kvmppc_get_sprg6(vcpu);
1274 regs->sprg7 = kvmppc_get_sprg7(vcpu);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001275
1276 for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
Alexander Graf8e5b26b2010-01-08 02:58:01 +01001277 regs->gpr[i] = kvmppc_get_gpr(vcpu, i);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001278
1279 return 0;
1280}
1281
1282int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1283{
1284 int i;
1285
1286 vcpu->arch.pc = regs->pc;
Alexander Graf992b5b22010-01-08 02:58:02 +01001287 kvmppc_set_cr(vcpu, regs->cr);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001288 vcpu->arch.ctr = regs->ctr;
1289 vcpu->arch.lr = regs->lr;
Alexander Graf992b5b22010-01-08 02:58:02 +01001290 kvmppc_set_xer(vcpu, regs->xer);
Hollis Blanchardb8fd68a2008-11-05 09:36:20 -06001291 kvmppc_set_msr(vcpu, regs->msr);
Bharat Bhushan31579ee2014-07-17 17:01:36 +05301292 kvmppc_set_srr0(vcpu, regs->srr0);
1293 kvmppc_set_srr1(vcpu, regs->srr1);
Scott Wood5ce941e2011-04-27 17:24:21 -05001294 kvmppc_set_pid(vcpu, regs->pid);
Bharat Bhushanc1b8a012014-07-17 17:01:39 +05301295 kvmppc_set_sprg0(vcpu, regs->sprg0);
1296 kvmppc_set_sprg1(vcpu, regs->sprg1);
1297 kvmppc_set_sprg2(vcpu, regs->sprg2);
1298 kvmppc_set_sprg3(vcpu, regs->sprg3);
1299 kvmppc_set_sprg4(vcpu, regs->sprg4);
1300 kvmppc_set_sprg5(vcpu, regs->sprg5);
1301 kvmppc_set_sprg6(vcpu, regs->sprg6);
1302 kvmppc_set_sprg7(vcpu, regs->sprg7);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001303
Alexander Graf8e5b26b2010-01-08 02:58:01 +01001304 for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
1305 kvmppc_set_gpr(vcpu, i, regs->gpr[i]);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001306
1307 return 0;
1308}
1309
Scott Wood5ce941e2011-04-27 17:24:21 -05001310static void get_sregs_base(struct kvm_vcpu *vcpu,
1311 struct kvm_sregs *sregs)
1312{
1313 u64 tb = get_tb();
1314
1315 sregs->u.e.features |= KVM_SREGS_E_BASE;
1316
1317 sregs->u.e.csrr0 = vcpu->arch.csrr0;
1318 sregs->u.e.csrr1 = vcpu->arch.csrr1;
1319 sregs->u.e.mcsr = vcpu->arch.mcsr;
Bharat Bhushandc168542014-07-17 17:01:38 +05301320 sregs->u.e.esr = kvmppc_get_esr(vcpu);
Bharat Bhushana5414d42014-07-17 17:01:37 +05301321 sregs->u.e.dear = kvmppc_get_dar(vcpu);
Scott Wood5ce941e2011-04-27 17:24:21 -05001322 sregs->u.e.tsr = vcpu->arch.tsr;
1323 sregs->u.e.tcr = vcpu->arch.tcr;
1324 sregs->u.e.dec = kvmppc_get_dec(vcpu, tb);
1325 sregs->u.e.tb = tb;
1326 sregs->u.e.vrsave = vcpu->arch.vrsave;
1327}
1328
1329static int set_sregs_base(struct kvm_vcpu *vcpu,
1330 struct kvm_sregs *sregs)
1331{
1332 if (!(sregs->u.e.features & KVM_SREGS_E_BASE))
1333 return 0;
1334
1335 vcpu->arch.csrr0 = sregs->u.e.csrr0;
1336 vcpu->arch.csrr1 = sregs->u.e.csrr1;
1337 vcpu->arch.mcsr = sregs->u.e.mcsr;
Bharat Bhushandc168542014-07-17 17:01:38 +05301338 kvmppc_set_esr(vcpu, sregs->u.e.esr);
Bharat Bhushana5414d42014-07-17 17:01:37 +05301339 kvmppc_set_dar(vcpu, sregs->u.e.dear);
Scott Wood5ce941e2011-04-27 17:24:21 -05001340 vcpu->arch.vrsave = sregs->u.e.vrsave;
Scott Wooddfd4d472011-11-17 12:39:59 +00001341 kvmppc_set_tcr(vcpu, sregs->u.e.tcr);
Scott Wood5ce941e2011-04-27 17:24:21 -05001342
Scott Wooddfd4d472011-11-17 12:39:59 +00001343 if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) {
Scott Wood5ce941e2011-04-27 17:24:21 -05001344 vcpu->arch.dec = sregs->u.e.dec;
Scott Wooddfd4d472011-11-17 12:39:59 +00001345 kvmppc_emulate_dec(vcpu);
1346 }
Scott Wood5ce941e2011-04-27 17:24:21 -05001347
Bharat Bhushand26f22c2013-02-24 18:57:11 +00001348 if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR)
1349 kvmppc_set_tsr(vcpu, sregs->u.e.tsr);
Scott Wood5ce941e2011-04-27 17:24:21 -05001350
1351 return 0;
1352}
1353
1354static void get_sregs_arch206(struct kvm_vcpu *vcpu,
1355 struct kvm_sregs *sregs)
1356{
1357 sregs->u.e.features |= KVM_SREGS_E_ARCH206;
1358
Scott Wood841741f2011-09-02 17:39:37 -05001359 sregs->u.e.pir = vcpu->vcpu_id;
Scott Wood5ce941e2011-04-27 17:24:21 -05001360 sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0;
1361 sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1;
1362 sregs->u.e.decar = vcpu->arch.decar;
1363 sregs->u.e.ivpr = vcpu->arch.ivpr;
1364}
1365
1366static int set_sregs_arch206(struct kvm_vcpu *vcpu,
1367 struct kvm_sregs *sregs)
1368{
1369 if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206))
1370 return 0;
1371
Scott Wood841741f2011-09-02 17:39:37 -05001372 if (sregs->u.e.pir != vcpu->vcpu_id)
Scott Wood5ce941e2011-04-27 17:24:21 -05001373 return -EINVAL;
1374
1375 vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0;
1376 vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1;
1377 vcpu->arch.decar = sregs->u.e.decar;
1378 vcpu->arch.ivpr = sregs->u.e.ivpr;
1379
1380 return 0;
1381}
1382
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +05301383int kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
Scott Wood5ce941e2011-04-27 17:24:21 -05001384{
1385 sregs->u.e.features |= KVM_SREGS_E_IVOR;
1386
1387 sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL];
1388 sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK];
1389 sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE];
1390 sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE];
1391 sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL];
1392 sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT];
1393 sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM];
1394 sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL];
1395 sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL];
1396 sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL];
1397 sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER];
1398 sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT];
1399 sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG];
1400 sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS];
1401 sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS];
1402 sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG];
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +05301403 return 0;
Scott Wood5ce941e2011-04-27 17:24:21 -05001404}
1405
1406int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
1407{
1408 if (!(sregs->u.e.features & KVM_SREGS_E_IVOR))
1409 return 0;
1410
1411 vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0];
1412 vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1];
1413 vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2];
1414 vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3];
1415 vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4];
1416 vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5];
1417 vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6];
1418 vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7];
1419 vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8];
1420 vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9];
1421 vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10];
1422 vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11];
1423 vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12];
1424 vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13];
1425 vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14];
1426 vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15];
1427
1428 return 0;
1429}
1430
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001431int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
1432 struct kvm_sregs *sregs)
1433{
Scott Wood5ce941e2011-04-27 17:24:21 -05001434 sregs->pvr = vcpu->arch.pvr;
1435
1436 get_sregs_base(vcpu, sregs);
1437 get_sregs_arch206(vcpu, sregs);
Aneesh Kumar K.Vcbbc58d2013-10-07 22:18:01 +05301438 return vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001439}
1440
1441int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
1442 struct kvm_sregs *sregs)
1443{
Scott Wood5ce941e2011-04-27 17:24:21 -05001444 int ret;
1445
1446 if (vcpu->arch.pvr != sregs->pvr)
1447 return -EINVAL;
1448
1449 ret = set_sregs_base(vcpu, sregs);
1450 if (ret < 0)
1451 return ret;
1452
1453 ret = set_sregs_arch206(vcpu, sregs);
1454 if (ret < 0)
1455 return ret;
1456
Aneesh Kumar K.Vcbbc58d2013-10-07 22:18:01 +05301457 return vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001458}
1459
Paul Mackerras31f34382011-12-12 12:26:50 +00001460int kvm_vcpu_ioctl_get_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg)
1461{
Mihai Caraman35b299e2013-04-11 00:03:07 +00001462 int r = 0;
1463 union kvmppc_one_reg val;
1464 int size;
Mihai Caraman35b299e2013-04-11 00:03:07 +00001465
1466 size = one_reg_size(reg->id);
1467 if (size > sizeof(val))
1468 return -EINVAL;
Bharat Bhushan6df8d3f2012-08-08 21:17:55 +00001469
1470 switch (reg->id) {
1471 case KVM_REG_PPC_IAC1:
Bharat Bhushan547465e2013-07-04 12:27:46 +05301472 val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac1);
Bharat Bhushan6df8d3f2012-08-08 21:17:55 +00001473 break;
Bharat Bhushan547465e2013-07-04 12:27:46 +05301474 case KVM_REG_PPC_IAC2:
1475 val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac2);
1476 break;
1477#if CONFIG_PPC_ADV_DEBUG_IACS > 2
1478 case KVM_REG_PPC_IAC3:
1479 val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac3);
1480 break;
1481 case KVM_REG_PPC_IAC4:
1482 val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac4);
1483 break;
1484#endif
Bharat Bhushan6df8d3f2012-08-08 21:17:55 +00001485 case KVM_REG_PPC_DAC1:
Bharat Bhushan547465e2013-07-04 12:27:46 +05301486 val = get_reg_val(reg->id, vcpu->arch.dbg_reg.dac1);
1487 break;
Mihai Caraman35b299e2013-04-11 00:03:07 +00001488 case KVM_REG_PPC_DAC2:
Bharat Bhushan547465e2013-07-04 12:27:46 +05301489 val = get_reg_val(reg->id, vcpu->arch.dbg_reg.dac2);
Bharat Bhushan6df8d3f2012-08-08 21:17:55 +00001490 break;
Alexander Graf324b3e62013-01-04 18:28:51 +01001491 case KVM_REG_PPC_EPR: {
Bharat Bhushan34f754b2014-07-17 17:01:40 +05301492 u32 epr = kvmppc_get_epr(vcpu);
Mihai Caraman35b299e2013-04-11 00:03:07 +00001493 val = get_reg_val(reg->id, epr);
Alexander Graf324b3e62013-01-04 18:28:51 +01001494 break;
1495 }
Mihai Caraman352df1d2012-10-11 06:13:29 +00001496#if defined(CONFIG_64BIT)
1497 case KVM_REG_PPC_EPCR:
Mihai Caraman35b299e2013-04-11 00:03:07 +00001498 val = get_reg_val(reg->id, vcpu->arch.epcr);
Mihai Caraman352df1d2012-10-11 06:13:29 +00001499 break;
1500#endif
Bharat Bhushan78accda2013-02-24 18:57:12 +00001501 case KVM_REG_PPC_TCR:
Mihai Caraman35b299e2013-04-11 00:03:07 +00001502 val = get_reg_val(reg->id, vcpu->arch.tcr);
Bharat Bhushan78accda2013-02-24 18:57:12 +00001503 break;
1504 case KVM_REG_PPC_TSR:
Mihai Caraman35b299e2013-04-11 00:03:07 +00001505 val = get_reg_val(reg->id, vcpu->arch.tsr);
Bharat Bhushan78accda2013-02-24 18:57:12 +00001506 break;
Mihai Caraman35b299e2013-04-11 00:03:07 +00001507 case KVM_REG_PPC_DEBUG_INST:
Bharat Bhushanb12c7842013-07-04 12:27:45 +05301508 val = get_reg_val(reg->id, KVMPPC_INST_EHPRIV_DEBUG);
Bharat Bhushan8c32a2e2013-03-20 20:24:58 +00001509 break;
Paul Mackerras8b75cbb2013-09-20 14:52:37 +10001510 case KVM_REG_PPC_VRSAVE:
1511 val = get_reg_val(reg->id, vcpu->arch.vrsave);
Bharat Bhushan8c32a2e2013-03-20 20:24:58 +00001512 break;
Bharat Bhushan6df8d3f2012-08-08 21:17:55 +00001513 default:
Aneesh Kumar K.Vcbbc58d2013-10-07 22:18:01 +05301514 r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, reg->id, &val);
Bharat Bhushan6df8d3f2012-08-08 21:17:55 +00001515 break;
1516 }
Mihai Caraman35b299e2013-04-11 00:03:07 +00001517
1518 if (r)
1519 return r;
1520
1521 if (copy_to_user((char __user *)(unsigned long)reg->addr, &val, size))
1522 r = -EFAULT;
1523
Bharat Bhushan6df8d3f2012-08-08 21:17:55 +00001524 return r;
Paul Mackerras31f34382011-12-12 12:26:50 +00001525}
1526
1527int kvm_vcpu_ioctl_set_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg)
1528{
Mihai Caraman35b299e2013-04-11 00:03:07 +00001529 int r = 0;
1530 union kvmppc_one_reg val;
1531 int size;
Mihai Caraman35b299e2013-04-11 00:03:07 +00001532
1533 size = one_reg_size(reg->id);
1534 if (size > sizeof(val))
1535 return -EINVAL;
1536
1537 if (copy_from_user(&val, (char __user *)(unsigned long)reg->addr, size))
1538 return -EFAULT;
Bharat Bhushan6df8d3f2012-08-08 21:17:55 +00001539
1540 switch (reg->id) {
1541 case KVM_REG_PPC_IAC1:
Bharat Bhushan547465e2013-07-04 12:27:46 +05301542 vcpu->arch.dbg_reg.iac1 = set_reg_val(reg->id, val);
Bharat Bhushan6df8d3f2012-08-08 21:17:55 +00001543 break;
Bharat Bhushan547465e2013-07-04 12:27:46 +05301544 case KVM_REG_PPC_IAC2:
1545 vcpu->arch.dbg_reg.iac2 = set_reg_val(reg->id, val);
1546 break;
1547#if CONFIG_PPC_ADV_DEBUG_IACS > 2
1548 case KVM_REG_PPC_IAC3:
1549 vcpu->arch.dbg_reg.iac3 = set_reg_val(reg->id, val);
1550 break;
1551 case KVM_REG_PPC_IAC4:
1552 vcpu->arch.dbg_reg.iac4 = set_reg_val(reg->id, val);
1553 break;
1554#endif
Bharat Bhushan6df8d3f2012-08-08 21:17:55 +00001555 case KVM_REG_PPC_DAC1:
Bharat Bhushan547465e2013-07-04 12:27:46 +05301556 vcpu->arch.dbg_reg.dac1 = set_reg_val(reg->id, val);
1557 break;
Mihai Caraman35b299e2013-04-11 00:03:07 +00001558 case KVM_REG_PPC_DAC2:
Bharat Bhushan547465e2013-07-04 12:27:46 +05301559 vcpu->arch.dbg_reg.dac2 = set_reg_val(reg->id, val);
Bharat Bhushan6df8d3f2012-08-08 21:17:55 +00001560 break;
Alexander Graf324b3e62013-01-04 18:28:51 +01001561 case KVM_REG_PPC_EPR: {
Mihai Caraman35b299e2013-04-11 00:03:07 +00001562 u32 new_epr = set_reg_val(reg->id, val);
1563 kvmppc_set_epr(vcpu, new_epr);
Alexander Graf324b3e62013-01-04 18:28:51 +01001564 break;
1565 }
Mihai Caraman352df1d2012-10-11 06:13:29 +00001566#if defined(CONFIG_64BIT)
1567 case KVM_REG_PPC_EPCR: {
Mihai Caraman35b299e2013-04-11 00:03:07 +00001568 u32 new_epcr = set_reg_val(reg->id, val);
1569 kvmppc_set_epcr(vcpu, new_epcr);
Mihai Caraman352df1d2012-10-11 06:13:29 +00001570 break;
1571 }
1572#endif
Bharat Bhushan78accda2013-02-24 18:57:12 +00001573 case KVM_REG_PPC_OR_TSR: {
Mihai Caraman35b299e2013-04-11 00:03:07 +00001574 u32 tsr_bits = set_reg_val(reg->id, val);
Bharat Bhushan78accda2013-02-24 18:57:12 +00001575 kvmppc_set_tsr_bits(vcpu, tsr_bits);
1576 break;
1577 }
1578 case KVM_REG_PPC_CLEAR_TSR: {
Mihai Caraman35b299e2013-04-11 00:03:07 +00001579 u32 tsr_bits = set_reg_val(reg->id, val);
Bharat Bhushan78accda2013-02-24 18:57:12 +00001580 kvmppc_clr_tsr_bits(vcpu, tsr_bits);
1581 break;
1582 }
1583 case KVM_REG_PPC_TSR: {
Mihai Caraman35b299e2013-04-11 00:03:07 +00001584 u32 tsr = set_reg_val(reg->id, val);
Bharat Bhushan78accda2013-02-24 18:57:12 +00001585 kvmppc_set_tsr(vcpu, tsr);
1586 break;
1587 }
1588 case KVM_REG_PPC_TCR: {
Mihai Caraman35b299e2013-04-11 00:03:07 +00001589 u32 tcr = set_reg_val(reg->id, val);
Bharat Bhushan78accda2013-02-24 18:57:12 +00001590 kvmppc_set_tcr(vcpu, tcr);
1591 break;
1592 }
Paul Mackerras8b75cbb2013-09-20 14:52:37 +10001593 case KVM_REG_PPC_VRSAVE:
1594 vcpu->arch.vrsave = set_reg_val(reg->id, val);
1595 break;
Bharat Bhushan6df8d3f2012-08-08 21:17:55 +00001596 default:
Aneesh Kumar K.Vcbbc58d2013-10-07 22:18:01 +05301597 r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, reg->id, &val);
Bharat Bhushan6df8d3f2012-08-08 21:17:55 +00001598 break;
1599 }
Mihai Caraman35b299e2013-04-11 00:03:07 +00001600
Bharat Bhushan6df8d3f2012-08-08 21:17:55 +00001601 return r;
Paul Mackerras31f34382011-12-12 12:26:50 +00001602}
1603
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001604int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1605{
1606 return -ENOTSUPP;
1607}
1608
1609int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1610{
1611 return -ENOTSUPP;
1612}
1613
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001614int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
1615 struct kvm_translation *tr)
1616{
Avi Kivity98001d82010-05-13 11:05:49 +03001617 int r;
1618
Avi Kivity98001d82010-05-13 11:05:49 +03001619 r = kvmppc_core_vcpu_translate(vcpu, tr);
Avi Kivity98001d82010-05-13 11:05:49 +03001620 return r;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001621}
Hollis Blanchardd9fbd032008-11-05 09:36:13 -06001622
Alexander Graf4e755752009-10-30 05:47:01 +00001623int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
1624{
1625 return -ENOTSUPP;
1626}
1627
Aneesh Kumar K.V55870272013-10-07 22:18:00 +05301628void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free,
Paul Mackerrasa66b48c2012-09-11 13:27:46 +00001629 struct kvm_memory_slot *dont)
1630{
1631}
1632
Aneesh Kumar K.V55870272013-10-07 22:18:00 +05301633int kvmppc_core_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot,
Paul Mackerrasa66b48c2012-09-11 13:27:46 +00001634 unsigned long npages)
1635{
1636 return 0;
1637}
1638
Paul Mackerrasf9e05542011-06-29 00:19:22 +00001639int kvmppc_core_prepare_memory_region(struct kvm *kvm,
Paul Mackerrasa66b48c2012-09-11 13:27:46 +00001640 struct kvm_memory_slot *memslot,
Paul Mackerrasf9e05542011-06-29 00:19:22 +00001641 struct kvm_userspace_memory_region *mem)
1642{
1643 return 0;
1644}
1645
1646void kvmppc_core_commit_memory_region(struct kvm *kvm,
Paul Mackerrasdfe49db2012-09-11 13:28:18 +00001647 struct kvm_userspace_memory_region *mem,
Takuya Yoshikawa84826442013-02-27 19:45:25 +09001648 const struct kvm_memory_slot *old)
Paul Mackerrasdfe49db2012-09-11 13:28:18 +00001649{
1650}
1651
1652void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot)
Paul Mackerrasf9e05542011-06-29 00:19:22 +00001653{
1654}
1655
Mihai Caraman38f98822012-10-11 06:13:27 +00001656void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr)
1657{
1658#if defined(CONFIG_64BIT)
1659 vcpu->arch.epcr = new_epcr;
1660#ifdef CONFIG_KVM_BOOKE_HV
1661 vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM;
1662 if (vcpu->arch.epcr & SPRN_EPCR_ICM)
1663 vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM;
1664#endif
1665#endif
1666}
1667
Scott Wooddfd4d472011-11-17 12:39:59 +00001668void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr)
1669{
1670 vcpu->arch.tcr = new_tcr;
Bharat Bhushanf61c94b2012-08-08 20:38:19 +00001671 arm_next_watchdog(vcpu);
Scott Wooddfd4d472011-11-17 12:39:59 +00001672 update_timer_ints(vcpu);
1673}
1674
1675void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
1676{
1677 set_bits(tsr_bits, &vcpu->arch.tsr);
1678 smp_wmb();
1679 kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1680 kvm_vcpu_kick(vcpu);
1681}
1682
1683void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
1684{
1685 clear_bits(tsr_bits, &vcpu->arch.tsr);
Bharat Bhushanf61c94b2012-08-08 20:38:19 +00001686
1687 /*
1688 * We may have stopped the watchdog due to
1689 * being stuck on final expiration.
1690 */
1691 if (tsr_bits & (TSR_ENW | TSR_WIS))
1692 arm_next_watchdog(vcpu);
1693
Scott Wooddfd4d472011-11-17 12:39:59 +00001694 update_timer_ints(vcpu);
1695}
1696
1697void kvmppc_decrementer_func(unsigned long data)
1698{
1699 struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data;
1700
Bharat Bhushan21bd0002012-05-20 23:21:23 +00001701 if (vcpu->arch.tcr & TCR_ARE) {
1702 vcpu->arch.dec = vcpu->arch.decar;
1703 kvmppc_emulate_dec(vcpu);
1704 }
1705
Scott Wooddfd4d472011-11-17 12:39:59 +00001706 kvmppc_set_tsr_bits(vcpu, TSR_DIS);
1707}
1708
Bharat Bhushance11e482013-07-04 12:27:47 +05301709static int kvmppc_booke_add_breakpoint(struct debug_reg *dbg_reg,
1710 uint64_t addr, int index)
1711{
1712 switch (index) {
1713 case 0:
1714 dbg_reg->dbcr0 |= DBCR0_IAC1;
1715 dbg_reg->iac1 = addr;
1716 break;
1717 case 1:
1718 dbg_reg->dbcr0 |= DBCR0_IAC2;
1719 dbg_reg->iac2 = addr;
1720 break;
1721#if CONFIG_PPC_ADV_DEBUG_IACS > 2
1722 case 2:
1723 dbg_reg->dbcr0 |= DBCR0_IAC3;
1724 dbg_reg->iac3 = addr;
1725 break;
1726 case 3:
1727 dbg_reg->dbcr0 |= DBCR0_IAC4;
1728 dbg_reg->iac4 = addr;
1729 break;
1730#endif
1731 default:
1732 return -EINVAL;
1733 }
1734
1735 dbg_reg->dbcr0 |= DBCR0_IDM;
1736 return 0;
1737}
1738
1739static int kvmppc_booke_add_watchpoint(struct debug_reg *dbg_reg, uint64_t addr,
1740 int type, int index)
1741{
1742 switch (index) {
1743 case 0:
1744 if (type & KVMPPC_DEBUG_WATCH_READ)
1745 dbg_reg->dbcr0 |= DBCR0_DAC1R;
1746 if (type & KVMPPC_DEBUG_WATCH_WRITE)
1747 dbg_reg->dbcr0 |= DBCR0_DAC1W;
1748 dbg_reg->dac1 = addr;
1749 break;
1750 case 1:
1751 if (type & KVMPPC_DEBUG_WATCH_READ)
1752 dbg_reg->dbcr0 |= DBCR0_DAC2R;
1753 if (type & KVMPPC_DEBUG_WATCH_WRITE)
1754 dbg_reg->dbcr0 |= DBCR0_DAC2W;
1755 dbg_reg->dac2 = addr;
1756 break;
1757 default:
1758 return -EINVAL;
1759 }
1760
1761 dbg_reg->dbcr0 |= DBCR0_IDM;
1762 return 0;
1763}
1764void kvm_guest_protect_msr(struct kvm_vcpu *vcpu, ulong prot_bitmap, bool set)
1765{
1766 /* XXX: Add similar MSR protection for BookE-PR */
1767#ifdef CONFIG_KVM_BOOKE_HV
1768 BUG_ON(prot_bitmap & ~(MSRP_UCLEP | MSRP_DEP | MSRP_PMMP));
1769 if (set) {
1770 if (prot_bitmap & MSR_UCLE)
1771 vcpu->arch.shadow_msrp |= MSRP_UCLEP;
1772 if (prot_bitmap & MSR_DE)
1773 vcpu->arch.shadow_msrp |= MSRP_DEP;
1774 if (prot_bitmap & MSR_PMM)
1775 vcpu->arch.shadow_msrp |= MSRP_PMMP;
1776 } else {
1777 if (prot_bitmap & MSR_UCLE)
1778 vcpu->arch.shadow_msrp &= ~MSRP_UCLEP;
1779 if (prot_bitmap & MSR_DE)
1780 vcpu->arch.shadow_msrp &= ~MSRP_DEP;
1781 if (prot_bitmap & MSR_PMM)
1782 vcpu->arch.shadow_msrp &= ~MSRP_PMMP;
1783 }
1784#endif
1785}
1786
Alexander Graf7d15c06f2014-06-20 13:52:36 +02001787int kvmppc_xlate(struct kvm_vcpu *vcpu, ulong eaddr, enum xlate_instdata xlid,
1788 enum xlate_readwrite xlrw, struct kvmppc_pte *pte)
1789{
1790 int gtlb_index;
1791 gpa_t gpaddr;
1792
1793#ifdef CONFIG_KVM_E500V2
1794 if (!(vcpu->arch.shared->msr & MSR_PR) &&
1795 (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) {
1796 pte->eaddr = eaddr;
1797 pte->raddr = (vcpu->arch.magic_page_pa & PAGE_MASK) |
1798 (eaddr & ~PAGE_MASK);
1799 pte->vpage = eaddr >> PAGE_SHIFT;
1800 pte->may_read = true;
1801 pte->may_write = true;
1802 pte->may_execute = true;
1803
1804 return 0;
1805 }
1806#endif
1807
1808 /* Check the guest TLB. */
1809 switch (xlid) {
1810 case XLATE_INST:
1811 gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr);
1812 break;
1813 case XLATE_DATA:
1814 gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr);
1815 break;
1816 default:
1817 BUG();
1818 }
1819
1820 /* Do we have a TLB entry at all? */
1821 if (gtlb_index < 0)
1822 return -ENOENT;
1823
1824 gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
1825
1826 pte->eaddr = eaddr;
1827 pte->raddr = (gpaddr & PAGE_MASK) | (eaddr & ~PAGE_MASK);
1828 pte->vpage = eaddr >> PAGE_SHIFT;
1829
1830 /* XXX read permissions from the guest TLB */
1831 pte->may_read = true;
1832 pte->may_write = true;
1833 pte->may_execute = true;
1834
1835 return 0;
1836}
1837
Bharat Bhushance11e482013-07-04 12:27:47 +05301838int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
1839 struct kvm_guest_debug *dbg)
1840{
1841 struct debug_reg *dbg_reg;
1842 int n, b = 0, w = 0;
1843
1844 if (!(dbg->control & KVM_GUESTDBG_ENABLE)) {
1845 vcpu->arch.shadow_dbg_reg.dbcr0 = 0;
1846 vcpu->guest_debug = 0;
1847 kvm_guest_protect_msr(vcpu, MSR_DE, false);
1848 return 0;
1849 }
1850
1851 kvm_guest_protect_msr(vcpu, MSR_DE, true);
1852 vcpu->guest_debug = dbg->control;
1853 vcpu->arch.shadow_dbg_reg.dbcr0 = 0;
1854 /* Set DBCR0_EDM in guest visible DBCR0 register. */
1855 vcpu->arch.dbg_reg.dbcr0 = DBCR0_EDM;
1856
1857 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
1858 vcpu->arch.shadow_dbg_reg.dbcr0 |= DBCR0_IDM | DBCR0_IC;
1859
1860 /* Code below handles only HW breakpoints */
1861 dbg_reg = &(vcpu->arch.shadow_dbg_reg);
1862
1863#ifdef CONFIG_KVM_BOOKE_HV
1864 /*
1865 * On BookE-HV (e500mc) the guest is always executed with MSR.GS=1
1866 * DBCR1 and DBCR2 are set to trigger debug events when MSR.PR is 0
1867 */
1868 dbg_reg->dbcr1 = 0;
1869 dbg_reg->dbcr2 = 0;
1870#else
1871 /*
1872 * On BookE-PR (e500v2) the guest is always executed with MSR.PR=1
1873 * We set DBCR1 and DBCR2 to only trigger debug events when MSR.PR
1874 * is set.
1875 */
1876 dbg_reg->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | DBCR1_IAC3US |
1877 DBCR1_IAC4US;
1878 dbg_reg->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
1879#endif
1880
1881 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
1882 return 0;
1883
1884 for (n = 0; n < (KVMPPC_BOOKE_IAC_NUM + KVMPPC_BOOKE_DAC_NUM); n++) {
1885 uint64_t addr = dbg->arch.bp[n].addr;
1886 uint32_t type = dbg->arch.bp[n].type;
1887
1888 if (type == KVMPPC_DEBUG_NONE)
1889 continue;
1890
1891 if (type & !(KVMPPC_DEBUG_WATCH_READ |
1892 KVMPPC_DEBUG_WATCH_WRITE |
1893 KVMPPC_DEBUG_BREAKPOINT))
1894 return -EINVAL;
1895
1896 if (type & KVMPPC_DEBUG_BREAKPOINT) {
1897 /* Setting H/W breakpoint */
1898 if (kvmppc_booke_add_breakpoint(dbg_reg, addr, b++))
1899 return -EINVAL;
1900 } else {
1901 /* Setting H/W watchpoint */
1902 if (kvmppc_booke_add_watchpoint(dbg_reg, addr,
1903 type, w++))
1904 return -EINVAL;
1905 }
1906 }
1907
1908 return 0;
1909}
1910
Scott Wood94fa9d92011-12-20 15:34:22 +00001911void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1912{
Paul Mackerrasa47d72f2012-09-20 19:35:51 +00001913 vcpu->cpu = smp_processor_id();
Scott Woodd30f6e42011-12-20 15:34:43 +00001914 current->thread.kvm_vcpu = vcpu;
Scott Wood94fa9d92011-12-20 15:34:22 +00001915}
1916
1917void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu)
1918{
Scott Woodd30f6e42011-12-20 15:34:43 +00001919 current->thread.kvm_vcpu = NULL;
Paul Mackerrasa47d72f2012-09-20 19:35:51 +00001920 vcpu->cpu = -1;
Bharat Bhushance11e482013-07-04 12:27:47 +05301921
1922 /* Clear pending debug event in DBSR */
1923 kvmppc_clear_dbsr();
Scott Wood94fa9d92011-12-20 15:34:22 +00001924}
1925
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +05301926void kvmppc_mmu_destroy(struct kvm_vcpu *vcpu)
1927{
Aneesh Kumar K.Vcbbc58d2013-10-07 22:18:01 +05301928 vcpu->kvm->arch.kvm_ops->mmu_destroy(vcpu);
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +05301929}
1930
1931int kvmppc_core_init_vm(struct kvm *kvm)
1932{
Aneesh Kumar K.Vcbbc58d2013-10-07 22:18:01 +05301933 return kvm->arch.kvm_ops->init_vm(kvm);
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +05301934}
1935
1936struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id)
1937{
Aneesh Kumar K.Vcbbc58d2013-10-07 22:18:01 +05301938 return kvm->arch.kvm_ops->vcpu_create(kvm, id);
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +05301939}
1940
1941void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu)
1942{
Aneesh Kumar K.Vcbbc58d2013-10-07 22:18:01 +05301943 vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu);
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +05301944}
1945
1946void kvmppc_core_destroy_vm(struct kvm *kvm)
1947{
Aneesh Kumar K.Vcbbc58d2013-10-07 22:18:01 +05301948 kvm->arch.kvm_ops->destroy_vm(kvm);
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +05301949}
1950
1951void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1952{
Aneesh Kumar K.Vcbbc58d2013-10-07 22:18:01 +05301953 vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu);
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +05301954}
1955
1956void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu)
1957{
Aneesh Kumar K.Vcbbc58d2013-10-07 22:18:01 +05301958 vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu);
Hollis Blanchardd9fbd032008-11-05 09:36:13 -06001959}
1960
1961int __init kvmppc_booke_init(void)
1962{
Scott Woodd30f6e42011-12-20 15:34:43 +00001963#ifndef CONFIG_KVM_BOOKE_HV
Hollis Blanchardd9fbd032008-11-05 09:36:13 -06001964 unsigned long ivor[16];
Bharat Bhushan1d542d92013-01-15 22:24:39 +00001965 unsigned long *handler = kvmppc_booke_handler_addr;
Hollis Blanchardd9fbd032008-11-05 09:36:13 -06001966 unsigned long max_ivor = 0;
Bharat Bhushan1d542d92013-01-15 22:24:39 +00001967 unsigned long handler_len;
Hollis Blanchardd9fbd032008-11-05 09:36:13 -06001968 int i;
1969
1970 /* We install our own exception handlers by hijacking IVPR. IVPR must
1971 * be 16-bit aligned, so we need a 64KB allocation. */
1972 kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO,
1973 VCPU_SIZE_ORDER);
1974 if (!kvmppc_booke_handlers)
1975 return -ENOMEM;
1976
1977 /* XXX make sure our handlers are smaller than Linux's */
1978
1979 /* Copy our interrupt handlers to match host IVORs. That way we don't
1980 * have to swap the IVORs on every guest/host transition. */
1981 ivor[0] = mfspr(SPRN_IVOR0);
1982 ivor[1] = mfspr(SPRN_IVOR1);
1983 ivor[2] = mfspr(SPRN_IVOR2);
1984 ivor[3] = mfspr(SPRN_IVOR3);
1985 ivor[4] = mfspr(SPRN_IVOR4);
1986 ivor[5] = mfspr(SPRN_IVOR5);
1987 ivor[6] = mfspr(SPRN_IVOR6);
1988 ivor[7] = mfspr(SPRN_IVOR7);
1989 ivor[8] = mfspr(SPRN_IVOR8);
1990 ivor[9] = mfspr(SPRN_IVOR9);
1991 ivor[10] = mfspr(SPRN_IVOR10);
1992 ivor[11] = mfspr(SPRN_IVOR11);
1993 ivor[12] = mfspr(SPRN_IVOR12);
1994 ivor[13] = mfspr(SPRN_IVOR13);
1995 ivor[14] = mfspr(SPRN_IVOR14);
1996 ivor[15] = mfspr(SPRN_IVOR15);
1997
1998 for (i = 0; i < 16; i++) {
1999 if (ivor[i] > max_ivor)
Bharat Bhushan1d542d92013-01-15 22:24:39 +00002000 max_ivor = i;
Hollis Blanchardd9fbd032008-11-05 09:36:13 -06002001
Bharat Bhushan1d542d92013-01-15 22:24:39 +00002002 handler_len = handler[i + 1] - handler[i];
Hollis Blanchardd9fbd032008-11-05 09:36:13 -06002003 memcpy((void *)kvmppc_booke_handlers + ivor[i],
Bharat Bhushan1d542d92013-01-15 22:24:39 +00002004 (void *)handler[i], handler_len);
Hollis Blanchardd9fbd032008-11-05 09:36:13 -06002005 }
Bharat Bhushan1d542d92013-01-15 22:24:39 +00002006
2007 handler_len = handler[max_ivor + 1] - handler[max_ivor];
2008 flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers +
2009 ivor[max_ivor] + handler_len);
Scott Woodd30f6e42011-12-20 15:34:43 +00002010#endif /* !BOOKE_HV */
Hollis Blancharddb93f572008-11-05 09:36:18 -06002011 return 0;
Hollis Blanchardd9fbd032008-11-05 09:36:13 -06002012}
2013
Hollis Blancharddb93f572008-11-05 09:36:18 -06002014void __exit kvmppc_booke_exit(void)
Hollis Blanchardd9fbd032008-11-05 09:36:13 -06002015{
2016 free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER);
2017 kvm_exit();
2018}