blob: 7410f6c962e7b2889d8fa239a9f5bcb9c8f4d332 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <linux/string.h>
29#include <linux/bitops.h>
30#include <drm/drmP.h>
31#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070032#include "i915_drv.h"
33
Daniel Vetter3271dca2015-07-24 17:40:15 +020034/**
35 * DOC: buffer object tiling
Eric Anholt673a3942008-07-30 12:06:12 -070036 *
Daniel Vetter3271dca2015-07-24 17:40:15 +020037 * i915_gem_set_tiling() and i915_gem_get_tiling() is the userspace interface to
38 * declare fence register requirements.
Eric Anholt673a3942008-07-30 12:06:12 -070039 *
Daniel Vetter3271dca2015-07-24 17:40:15 +020040 * In principle GEM doesn't care at all about the internal data layout of an
41 * object, and hence it also doesn't care about tiling or swizzling. There's two
42 * exceptions:
Eric Anholt673a3942008-07-30 12:06:12 -070043 *
Daniel Vetter3271dca2015-07-24 17:40:15 +020044 * - For X and Y tiling the hardware provides detilers for CPU access, so called
45 * fences. Since there's only a limited amount of them the kernel must manage
46 * these, and therefore userspace must tell the kernel the object tiling if it
47 * wants to use fences for detiling.
48 * - On gen3 and gen4 platforms have a swizzling pattern for tiled objects which
49 * depends upon the physical page frame number. When swapping such objects the
50 * page frame number might change and the kernel must be able to fix this up
51 * and hence now the tiling. Note that on a subset of platforms with
52 * asymmetric memory channel population the swizzling pattern changes in an
53 * unknown way, and for those the kernel simply forbids swapping completely.
Eric Anholt673a3942008-07-30 12:06:12 -070054 *
Daniel Vetter3271dca2015-07-24 17:40:15 +020055 * Since neither of this applies for new tiling layouts on modern platforms like
56 * W, Ys and Yf tiling GEM only allows object tiling to be set to X or Y tiled.
57 * Anything else can be handled in userspace entirely without the kernel's
58 * invovlement.
Eric Anholt673a3942008-07-30 12:06:12 -070059 */
60
Jesse Barnes0f973f22009-01-26 17:10:45 -080061/* Check pitch constriants for all chips & tiling formats */
Chris Wilsona00b10c2010-09-24 21:15:47 +010062static bool
Jesse Barnes0f973f22009-01-26 17:10:45 -080063i915_tiling_ok(struct drm_device *dev, int stride, int size, int tiling_mode)
64{
Chris Wilson0ee537a2011-03-06 09:03:16 +000065 int tile_width;
Jesse Barnes0f973f22009-01-26 17:10:45 -080066
67 /* Linear is always fine */
68 if (tiling_mode == I915_TILING_NONE)
69 return true;
70
Chris Wilsona6c45cf2010-09-17 00:32:17 +010071 if (IS_GEN2(dev) ||
Eric Anholte76a16d2009-05-26 17:44:56 -070072 (tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev)))
Jesse Barnes0f973f22009-01-26 17:10:45 -080073 tile_width = 128;
74 else
75 tile_width = 512;
76
Daniel Vetter8d7773a2009-03-29 14:09:41 +020077 /* check maximum stride & object size */
Ville Syrjälä3a062472013-04-09 11:45:05 +030078 /* i965+ stores the end address of the gtt mapping in the fence
79 * reg, so dont bother to check the size */
80 if (INTEL_INFO(dev)->gen >= 7) {
81 if (stride / 128 > GEN7_FENCE_MAX_PITCH_VAL)
82 return false;
83 } else if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter8d7773a2009-03-29 14:09:41 +020084 if (stride / 128 > I965_FENCE_MAX_PITCH_VAL)
85 return false;
Chris Wilsona6c45cf2010-09-17 00:32:17 +010086 } else {
Daniel Vetterc36a2a62010-04-17 15:12:03 +020087 if (stride > 8192)
Daniel Vetter8d7773a2009-03-29 14:09:41 +020088 return false;
Eric Anholte76a16d2009-05-26 17:44:56 -070089
Daniel Vetterc36a2a62010-04-17 15:12:03 +020090 if (IS_GEN3(dev)) {
91 if (size > I830_FENCE_MAX_SIZE_VAL << 20)
92 return false;
93 } else {
94 if (size > I830_FENCE_MAX_SIZE_VAL << 19)
95 return false;
96 }
Daniel Vetter8d7773a2009-03-29 14:09:41 +020097 }
98
Ville Syrjäläfe48d8d2013-04-09 20:09:13 +030099 if (stride < tile_width)
100 return false;
101
Jesse Barnes0f973f22009-01-26 17:10:45 -0800102 /* 965+ just needs multiples of tile width */
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100103 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes0f973f22009-01-26 17:10:45 -0800104 if (stride & (tile_width - 1))
105 return false;
106 return true;
107 }
108
109 /* Pre-965 needs power of two tile widths */
Jesse Barnes0f973f22009-01-26 17:10:45 -0800110 if (stride & (stride - 1))
111 return false;
112
Jesse Barnes0f973f22009-01-26 17:10:45 -0800113 return true;
114}
115
Chris Wilsona00b10c2010-09-24 21:15:47 +0100116/* Is the current GTT allocation valid for the change in tiling? */
117static bool
Chris Wilson05394f32010-11-08 19:18:58 +0000118i915_gem_object_fence_ok(struct drm_i915_gem_object *obj, int tiling_mode)
Chris Wilson52dc7d32009-06-06 09:46:01 +0100119{
Chris Wilsona00b10c2010-09-24 21:15:47 +0100120 u32 size;
Chris Wilson52dc7d32009-06-06 09:46:01 +0100121
122 if (tiling_mode == I915_TILING_NONE)
123 return true;
124
Chris Wilson05394f32010-11-08 19:18:58 +0000125 if (INTEL_INFO(obj->base.dev)->gen >= 4)
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100126 return true;
127
Chris Wilson05394f32010-11-08 19:18:58 +0000128 if (INTEL_INFO(obj->base.dev)->gen == 3) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700129 if (i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK)
Chris Wilsondf153152010-11-15 05:25:58 +0000130 return false;
131 } else {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700132 if (i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK)
Chris Wilsondf153152010-11-15 05:25:58 +0000133 return false;
134 }
135
Imre Deak0fa87792013-01-07 21:47:35 +0200136 size = i915_gem_get_gtt_size(obj->base.dev, obj->base.size, tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700137 if (i915_gem_obj_ggtt_size(obj) != size)
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100138 return false;
139
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700140 if (i915_gem_obj_ggtt_offset(obj) & (size - 1))
Chris Wilsondf153152010-11-15 05:25:58 +0000141 return false;
Chris Wilson52dc7d32009-06-06 09:46:01 +0100142
143 return true;
144}
145
Eric Anholt673a3942008-07-30 12:06:12 -0700146/**
Daniel Vetter3271dca2015-07-24 17:40:15 +0200147 * i915_gem_set_tiling - IOCTL handler to set tiling mode
148 * @dev: DRM device
149 * @data: data pointer for the ioctl
150 * @file: DRM file for the ioctl call
151 *
Eric Anholt673a3942008-07-30 12:06:12 -0700152 * Sets the tiling mode of an object, returning the required swizzling of
153 * bit 6 of addresses in the object.
Daniel Vetter3271dca2015-07-24 17:40:15 +0200154 *
155 * Called by the user via ioctl.
156 *
157 * Returns:
158 * Zero on success, negative errno on failure.
Eric Anholt673a3942008-07-30 12:06:12 -0700159 */
160int
161i915_gem_set_tiling(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000162 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700163{
164 struct drm_i915_gem_set_tiling *args = data;
Jani Nikula50227e12014-03-31 14:27:21 +0300165 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000166 struct drm_i915_gem_object *obj;
Chris Wilson47ae63e2011-03-07 12:32:44 +0000167 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700168
Chris Wilson05394f32010-11-08 19:18:58 +0000169 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000170 if (&obj->base == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100171 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -0700172
Chris Wilson05394f32010-11-08 19:18:58 +0000173 if (!i915_tiling_ok(dev,
174 args->stride, obj->base.size, args->tiling_mode)) {
175 drm_gem_object_unreference_unlocked(&obj->base);
Jesse Barnes0f973f22009-01-26 17:10:45 -0800176 return -EINVAL;
Chris Wilson72daad42009-01-30 21:10:22 +0000177 }
Jesse Barnes0f973f22009-01-26 17:10:45 -0800178
Imre Deake64e6bd2015-11-09 20:16:26 +0200179 intel_runtime_pm_get(dev_priv);
180
Chris Wilson6c31a612015-02-12 07:53:18 +0000181 mutex_lock(&dev->struct_mutex);
Chris Wilson1f30a612015-04-15 16:39:59 +0100182 if (obj->pin_display || obj->framebuffer_references) {
Chris Wilson6c31a612015-02-12 07:53:18 +0000183 ret = -EBUSY;
184 goto err;
Daniel Vetter31770bd2010-04-23 23:01:01 +0200185 }
186
Eric Anholt673a3942008-07-30 12:06:12 -0700187 if (args->tiling_mode == I915_TILING_NONE) {
Eric Anholt673a3942008-07-30 12:06:12 -0700188 args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
Chris Wilson52dc7d32009-06-06 09:46:01 +0100189 args->stride = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700190 } else {
191 if (args->tiling_mode == I915_TILING_X)
192 args->swizzle_mode = dev_priv->mm.bit_6_swizzle_x;
193 else
194 args->swizzle_mode = dev_priv->mm.bit_6_swizzle_y;
Eric Anholt280b7132009-03-12 16:56:27 -0700195
196 /* Hide bit 17 swizzling from the user. This prevents old Mesa
197 * from aborting the application on sw fallbacks to bit 17,
198 * and we use the pread/pwrite bit17 paths to swizzle for it.
199 * If there was a user that was relying on the swizzle
200 * information for drm_intel_bo_map()ed reads/writes this would
201 * break it, but we don't have any of those.
202 */
203 if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_17)
204 args->swizzle_mode = I915_BIT_6_SWIZZLE_9;
205 if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_10_17)
206 args->swizzle_mode = I915_BIT_6_SWIZZLE_9_10;
207
Eric Anholt673a3942008-07-30 12:06:12 -0700208 /* If we can't handle the swizzling, make it untiled. */
209 if (args->swizzle_mode == I915_BIT_6_SWIZZLE_UNKNOWN) {
210 args->tiling_mode = I915_TILING_NONE;
211 args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
Chris Wilson52dc7d32009-06-06 09:46:01 +0100212 args->stride = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700213 }
214 }
Jesse Barnes0f973f22009-01-26 17:10:45 -0800215
Chris Wilson05394f32010-11-08 19:18:58 +0000216 if (args->tiling_mode != obj->tiling_mode ||
217 args->stride != obj->stride) {
Chris Wilson52dc7d32009-06-06 09:46:01 +0100218 /* We need to rebind the object if its current allocation
219 * no longer meets the alignment restrictions for its new
220 * tiling mode. Otherwise we can just leave it alone, but
Chris Wilson1869b622012-04-21 16:23:24 +0100221 * need to ensure that any fence register is updated before
222 * the next fenced (either through the GTT or by the BLT unit
223 * on older GPUs) access.
Chris Wilson5d82e3e2012-04-21 16:23:23 +0100224 *
225 * After updating the tiling parameters, we then flag whether
226 * we need to update an associated fence register. Note this
227 * has to also include the unfenced register the GPU uses
228 * whilst executing a fenced command for an untiled object.
Jesse Barnes0f973f22009-01-26 17:10:45 -0800229 */
Chris Wilsone9d784d2014-11-06 08:40:35 +0000230 if (obj->map_and_fenceable &&
231 !i915_gem_object_fence_ok(obj, args->tiling_mode))
232 ret = i915_gem_object_ggtt_unbind(obj);
Chris Wilson467cffb2011-03-07 10:42:03 +0000233
234 if (ret == 0) {
Daniel Vetter656bfa32014-11-20 09:26:30 +0100235 if (obj->pages &&
236 obj->madv == I915_MADV_WILLNEED &&
237 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
238 if (args->tiling_mode == I915_TILING_NONE)
239 i915_gem_object_unpin_pages(obj);
240 if (obj->tiling_mode == I915_TILING_NONE)
241 i915_gem_object_pin_pages(obj);
242 }
243
Chris Wilson5d82e3e2012-04-21 16:23:23 +0100244 obj->fence_dirty =
John Harrison97b2a6a2014-11-24 18:49:26 +0000245 obj->last_fenced_req ||
Chris Wilson5d82e3e2012-04-21 16:23:23 +0100246 obj->fence_reg != I915_FENCE_REG_NONE;
247
Chris Wilson467cffb2011-03-07 10:42:03 +0000248 obj->tiling_mode = args->tiling_mode;
249 obj->stride = args->stride;
Chris Wilson1869b622012-04-21 16:23:24 +0100250
251 /* Force the fence to be reacquired for GTT access */
252 i915_gem_release_mmap(obj);
Chris Wilson467cffb2011-03-07 10:42:03 +0000253 }
Chris Wilson52dc7d32009-06-06 09:46:01 +0100254 }
Chris Wilson467cffb2011-03-07 10:42:03 +0000255 /* we have to maintain this existing ABI... */
256 args->stride = obj->stride;
257 args->tiling_mode = obj->tiling_mode;
Chris Wilsone9b73c62012-12-03 21:03:14 +0000258
259 /* Try to preallocate memory required to save swizzling on put-pages */
260 if (i915_gem_object_needs_bit17_swizzle(obj)) {
261 if (obj->bit_17 == NULL) {
Daniel Vettera1e22652013-09-21 00:35:38 +0200262 obj->bit_17 = kcalloc(BITS_TO_LONGS(obj->base.size >> PAGE_SHIFT),
Chris Wilsone9b73c62012-12-03 21:03:14 +0000263 sizeof(long), GFP_KERNEL);
264 }
265 } else {
266 kfree(obj->bit_17);
267 obj->bit_17 = NULL;
268 }
269
Chris Wilson6c31a612015-02-12 07:53:18 +0000270err:
Chris Wilson05394f32010-11-08 19:18:58 +0000271 drm_gem_object_unreference(&obj->base);
Chris Wilsond6873102009-02-08 19:07:51 +0000272 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700273
Imre Deake64e6bd2015-11-09 20:16:26 +0200274 intel_runtime_pm_put(dev_priv);
275
Chris Wilson467cffb2011-03-07 10:42:03 +0000276 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700277}
278
279/**
Daniel Vetter3271dca2015-07-24 17:40:15 +0200280 * i915_gem_get_tiling - IOCTL handler to get tiling mode
281 * @dev: DRM device
282 * @data: data pointer for the ioctl
283 * @file: DRM file for the ioctl call
284 *
Eric Anholt673a3942008-07-30 12:06:12 -0700285 * Returns the current tiling mode and required bit 6 swizzling for the object.
Daniel Vetter3271dca2015-07-24 17:40:15 +0200286 *
287 * Called by the user via ioctl.
288 *
289 * Returns:
290 * Zero on success, negative errno on failure.
Eric Anholt673a3942008-07-30 12:06:12 -0700291 */
292int
293i915_gem_get_tiling(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000294 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700295{
296 struct drm_i915_gem_get_tiling *args = data;
Jani Nikula50227e12014-03-31 14:27:21 +0300297 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000298 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -0700299
Chris Wilson05394f32010-11-08 19:18:58 +0000300 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000301 if (&obj->base == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100302 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -0700303
304 mutex_lock(&dev->struct_mutex);
305
Chris Wilson05394f32010-11-08 19:18:58 +0000306 args->tiling_mode = obj->tiling_mode;
307 switch (obj->tiling_mode) {
Eric Anholt673a3942008-07-30 12:06:12 -0700308 case I915_TILING_X:
309 args->swizzle_mode = dev_priv->mm.bit_6_swizzle_x;
310 break;
311 case I915_TILING_Y:
312 args->swizzle_mode = dev_priv->mm.bit_6_swizzle_y;
313 break;
314 case I915_TILING_NONE:
315 args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
316 break;
317 default:
318 DRM_ERROR("unknown tiling mode\n");
319 }
320
Eric Anholt280b7132009-03-12 16:56:27 -0700321 /* Hide bit 17 from the user -- see comment in i915_gem_set_tiling */
Chris Wilson5eb3e5a2015-06-28 09:19:26 +0100322 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
323 args->phys_swizzle_mode = I915_BIT_6_SWIZZLE_UNKNOWN;
324 else
325 args->phys_swizzle_mode = args->swizzle_mode;
Eric Anholt280b7132009-03-12 16:56:27 -0700326 if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_17)
327 args->swizzle_mode = I915_BIT_6_SWIZZLE_9;
328 if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_10_17)
329 args->swizzle_mode = I915_BIT_6_SWIZZLE_9_10;
330
Chris Wilson05394f32010-11-08 19:18:58 +0000331 drm_gem_object_unreference(&obj->base);
Chris Wilsond6873102009-02-08 19:07:51 +0000332 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700333
334 return 0;
335}