Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1 | /* |
| 2 | * omap_hwmod macros, structures |
| 3 | * |
Paul Walmsley | 550c809 | 2011-02-28 11:58:14 -0700 | [diff] [blame] | 4 | * Copyright (C) 2009-2011 Nokia Corporation |
Benoit Cousson | eaac329 | 2011-07-10 05:56:31 -0600 | [diff] [blame] | 5 | * Copyright (C) 2011 Texas Instruments, Inc. |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 6 | * Paul Walmsley |
| 7 | * |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 8 | * Created in collaboration with (alphabetical order): Benoît Cousson, |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 9 | * Kevin Hilman, Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari |
| 10 | * Poussa, Anand Sawant, Santosh Shilimkar, Richard Woodruff |
| 11 | * |
| 12 | * This program is free software; you can redistribute it and/or modify |
| 13 | * it under the terms of the GNU General Public License version 2 as |
| 14 | * published by the Free Software Foundation. |
| 15 | * |
| 16 | * These headers and macros are used to define OMAP on-chip module |
| 17 | * data and their integration with other OMAP modules and Linux. |
Paul Walmsley | 74ff3a6 | 2010-09-21 15:02:23 -0600 | [diff] [blame] | 18 | * Copious documentation and references can also be found in the |
| 19 | * omap_hwmod code, in arch/arm/mach-omap2/omap_hwmod.c (as of this |
| 20 | * writing). |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 21 | * |
| 22 | * To do: |
| 23 | * - add interconnect error log structures |
| 24 | * - add pinmuxing |
| 25 | * - init_conn_id_bit (CONNID_BIT_VECTOR) |
| 26 | * - implement default hwmod SMS/SDRC flags? |
Paul Walmsley | b56b7bc | 2010-12-14 12:42:36 -0700 | [diff] [blame] | 27 | * - move Linux-specific data ("non-ROM data") out |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 28 | * |
| 29 | */ |
| 30 | #ifndef __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H |
| 31 | #define __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H |
| 32 | |
| 33 | #include <linux/kernel.h> |
Paul Walmsley | a2debdb | 2011-02-23 00:14:07 -0700 | [diff] [blame] | 34 | #include <linux/init.h> |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 35 | #include <linux/list.h> |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 36 | #include <linux/ioport.h> |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 37 | #include <linux/spinlock.h> |
Tony Lindgren | ce491cf | 2009-10-20 09:40:47 -0700 | [diff] [blame] | 38 | #include <plat/cpu.h> |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 39 | |
| 40 | struct omap_device; |
| 41 | |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 42 | extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type1; |
| 43 | extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type2; |
| 44 | |
| 45 | /* |
| 46 | * OCP SYSCONFIG bit shifts/masks TYPE1. These are for IPs compliant |
| 47 | * with the original PRCM protocol defined for OMAP2420 |
| 48 | */ |
| 49 | #define SYSC_TYPE1_MIDLEMODE_SHIFT 12 |
Vaibhav Hiremath | 4ce107cc | 2012-02-17 16:56:01 +0530 | [diff] [blame] | 50 | #define SYSC_TYPE1_MIDLEMODE_MASK (0x3 << SYSC_TYPE1_MIDLEMODE_SHIFT) |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 51 | #define SYSC_TYPE1_CLOCKACTIVITY_SHIFT 8 |
Vaibhav Hiremath | 4ce107cc | 2012-02-17 16:56:01 +0530 | [diff] [blame] | 52 | #define SYSC_TYPE1_CLOCKACTIVITY_MASK (0x3 << SYSC_TYPE1_CLOCKACTIVITY_SHIFT) |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 53 | #define SYSC_TYPE1_SIDLEMODE_SHIFT 3 |
Vaibhav Hiremath | 4ce107cc | 2012-02-17 16:56:01 +0530 | [diff] [blame] | 54 | #define SYSC_TYPE1_SIDLEMODE_MASK (0x3 << SYSC_TYPE1_SIDLEMODE_SHIFT) |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 55 | #define SYSC_TYPE1_ENAWAKEUP_SHIFT 2 |
Vaibhav Hiremath | 4ce107cc | 2012-02-17 16:56:01 +0530 | [diff] [blame] | 56 | #define SYSC_TYPE1_ENAWAKEUP_MASK (1 << SYSC_TYPE1_ENAWAKEUP_SHIFT) |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 57 | #define SYSC_TYPE1_SOFTRESET_SHIFT 1 |
Vaibhav Hiremath | 4ce107cc | 2012-02-17 16:56:01 +0530 | [diff] [blame] | 58 | #define SYSC_TYPE1_SOFTRESET_MASK (1 << SYSC_TYPE1_SOFTRESET_SHIFT) |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 59 | #define SYSC_TYPE1_AUTOIDLE_SHIFT 0 |
Vaibhav Hiremath | 4ce107cc | 2012-02-17 16:56:01 +0530 | [diff] [blame] | 60 | #define SYSC_TYPE1_AUTOIDLE_MASK (1 << SYSC_TYPE1_AUTOIDLE_SHIFT) |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 61 | |
| 62 | /* |
| 63 | * OCP SYSCONFIG bit shifts/masks TYPE2. These are for IPs compliant |
| 64 | * with the new PRCM protocol defined for new OMAP4 IPs. |
| 65 | */ |
| 66 | #define SYSC_TYPE2_SOFTRESET_SHIFT 0 |
| 67 | #define SYSC_TYPE2_SOFTRESET_MASK (1 << SYSC_TYPE2_SOFTRESET_SHIFT) |
| 68 | #define SYSC_TYPE2_SIDLEMODE_SHIFT 2 |
| 69 | #define SYSC_TYPE2_SIDLEMODE_MASK (0x3 << SYSC_TYPE2_SIDLEMODE_SHIFT) |
| 70 | #define SYSC_TYPE2_MIDLEMODE_SHIFT 4 |
| 71 | #define SYSC_TYPE2_MIDLEMODE_MASK (0x3 << SYSC_TYPE2_MIDLEMODE_SHIFT) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 72 | |
| 73 | /* OCP SYSSTATUS bit shifts/masks */ |
| 74 | #define SYSS_RESETDONE_SHIFT 0 |
| 75 | #define SYSS_RESETDONE_MASK (1 << SYSS_RESETDONE_SHIFT) |
| 76 | |
| 77 | /* Master standby/slave idle mode flags */ |
| 78 | #define HWMOD_IDLEMODE_FORCE (1 << 0) |
| 79 | #define HWMOD_IDLEMODE_NO (1 << 1) |
| 80 | #define HWMOD_IDLEMODE_SMART (1 << 2) |
Benoit Cousson | 86009eb | 2010-12-21 21:31:28 -0700 | [diff] [blame] | 81 | #define HWMOD_IDLEMODE_SMART_WKUP (1 << 3) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 82 | |
Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 83 | /* modulemode control type (SW or HW) */ |
| 84 | #define MODULEMODE_HWCTRL 1 |
| 85 | #define MODULEMODE_SWCTRL 2 |
| 86 | |
| 87 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 88 | /** |
Tony Lindgren | 9796b32 | 2010-12-22 18:42:35 -0800 | [diff] [blame] | 89 | * struct omap_hwmod_mux_info - hwmod specific mux configuration |
| 90 | * @pads: array of omap_device_pad entries |
| 91 | * @nr_pads: number of omap_device_pad entries |
| 92 | * |
| 93 | * Note that this is currently built during init as needed. |
| 94 | */ |
| 95 | struct omap_hwmod_mux_info { |
| 96 | int nr_pads; |
| 97 | struct omap_device_pad *pads; |
Tony Lindgren | 029268e | 2011-03-11 11:32:25 -0800 | [diff] [blame] | 98 | int nr_pads_dynamic; |
| 99 | struct omap_device_pad **pads_dynamic; |
Tero Kristo | 13a3fe5 | 2011-12-16 14:36:59 -0700 | [diff] [blame] | 100 | int *irqs; |
Tony Lindgren | 029268e | 2011-03-11 11:32:25 -0800 | [diff] [blame] | 101 | bool enabled; |
Tony Lindgren | 9796b32 | 2010-12-22 18:42:35 -0800 | [diff] [blame] | 102 | }; |
| 103 | |
| 104 | /** |
Paul Walmsley | 718bfd7 | 2009-12-08 16:34:16 -0700 | [diff] [blame] | 105 | * struct omap_hwmod_irq_info - MPU IRQs used by the hwmod |
| 106 | * @name: name of the IRQ channel (module local name) |
Paul Walmsley | 212738a | 2011-07-09 19:14:06 -0600 | [diff] [blame] | 107 | * @irq: IRQ channel ID (should be non-negative except -1 = terminator) |
Paul Walmsley | 718bfd7 | 2009-12-08 16:34:16 -0700 | [diff] [blame] | 108 | * |
| 109 | * @name should be something short, e.g., "tx" or "rx". It is for use |
| 110 | * by platform_get_resource_byname(). It is defined locally to the |
| 111 | * hwmod. |
| 112 | */ |
| 113 | struct omap_hwmod_irq_info { |
| 114 | const char *name; |
Paul Walmsley | 212738a | 2011-07-09 19:14:06 -0600 | [diff] [blame] | 115 | s16 irq; |
Paul Walmsley | 718bfd7 | 2009-12-08 16:34:16 -0700 | [diff] [blame] | 116 | }; |
| 117 | |
| 118 | /** |
| 119 | * struct omap_hwmod_dma_info - DMA channels used by the hwmod |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 120 | * @name: name of the DMA channel (module local name) |
Paul Walmsley | bc61495 | 2011-07-09 19:14:07 -0600 | [diff] [blame] | 121 | * @dma_req: DMA request ID (should be non-negative except -1 = terminator) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 122 | * |
| 123 | * @name should be something short, e.g., "tx" or "rx". It is for use |
| 124 | * by platform_get_resource_byname(). It is defined locally to the |
| 125 | * hwmod. |
| 126 | */ |
| 127 | struct omap_hwmod_dma_info { |
| 128 | const char *name; |
Paul Walmsley | bc61495 | 2011-07-09 19:14:07 -0600 | [diff] [blame] | 129 | s16 dma_req; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 130 | }; |
| 131 | |
| 132 | /** |
Benoît Cousson | 5365efb | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 133 | * struct omap_hwmod_rst_info - IPs reset lines use by hwmod |
| 134 | * @name: name of the reset line (module local name) |
| 135 | * @rst_shift: Offset of the reset bit |
omar ramirez | cc1226e | 2011-03-04 13:32:44 -0700 | [diff] [blame] | 136 | * @st_shift: Offset of the reset status bit (OMAP2/3 only) |
Benoît Cousson | 5365efb | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 137 | * |
| 138 | * @name should be something short, e.g., "cpu0" or "rst". It is defined |
| 139 | * locally to the hwmod. |
| 140 | */ |
| 141 | struct omap_hwmod_rst_info { |
| 142 | const char *name; |
| 143 | u8 rst_shift; |
omar ramirez | cc1226e | 2011-03-04 13:32:44 -0700 | [diff] [blame] | 144 | u8 st_shift; |
Benoît Cousson | 5365efb | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 145 | }; |
| 146 | |
| 147 | /** |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 148 | * struct omap_hwmod_opt_clk - optional clocks used by this hwmod |
| 149 | * @role: "sys", "32k", "tv", etc -- for use in clk_get() |
Paul Walmsley | 50ebdac | 2010-02-22 22:09:31 -0700 | [diff] [blame] | 150 | * @clk: opt clock: OMAP clock name |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 151 | * @_clk: pointer to the struct clk (filled in at runtime) |
| 152 | * |
| 153 | * The module's interface clock and main functional clock should not |
| 154 | * be added as optional clocks. |
| 155 | */ |
| 156 | struct omap_hwmod_opt_clk { |
| 157 | const char *role; |
Paul Walmsley | 50ebdac | 2010-02-22 22:09:31 -0700 | [diff] [blame] | 158 | const char *clk; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 159 | struct clk *_clk; |
| 160 | }; |
| 161 | |
| 162 | |
| 163 | /* omap_hwmod_omap2_firewall.flags bits */ |
| 164 | #define OMAP_FIREWALL_L3 (1 << 0) |
| 165 | #define OMAP_FIREWALL_L4 (1 << 1) |
| 166 | |
| 167 | /** |
| 168 | * struct omap_hwmod_omap2_firewall - OMAP2/3 device firewall data |
| 169 | * @l3_perm_bit: bit shift for L3_PM_*_PERMISSION_* |
| 170 | * @l4_fw_region: L4 firewall region ID |
| 171 | * @l4_prot_group: L4 protection group ID |
| 172 | * @flags: (see omap_hwmod_omap2_firewall.flags macros above) |
| 173 | */ |
| 174 | struct omap_hwmod_omap2_firewall { |
| 175 | u8 l3_perm_bit; |
| 176 | u8 l4_fw_region; |
| 177 | u8 l4_prot_group; |
| 178 | u8 flags; |
| 179 | }; |
| 180 | |
| 181 | |
| 182 | /* |
| 183 | * omap_hwmod_addr_space.flags bits |
| 184 | * |
| 185 | * ADDR_MAP_ON_INIT: Map this address space during omap_hwmod init. |
| 186 | * ADDR_TYPE_RT: Address space contains module register target data. |
| 187 | */ |
Paul Walmsley | b56b7bc | 2010-12-14 12:42:36 -0700 | [diff] [blame] | 188 | #define ADDR_MAP_ON_INIT (1 << 0) /* XXX does not belong */ |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 189 | #define ADDR_TYPE_RT (1 << 1) |
| 190 | |
| 191 | /** |
Kishon Vijay Abraham I | cd50380 | 2011-02-24 12:51:45 -0800 | [diff] [blame] | 192 | * struct omap_hwmod_addr_space - address space handled by the hwmod |
| 193 | * @name: name of the address space |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 194 | * @pa_start: starting physical address |
| 195 | * @pa_end: ending physical address |
| 196 | * @flags: (see omap_hwmod_addr_space.flags macros above) |
| 197 | * |
| 198 | * Address space doesn't necessarily follow physical interconnect |
| 199 | * structure. GPMC is one example. |
| 200 | */ |
| 201 | struct omap_hwmod_addr_space { |
Kishon Vijay Abraham I | cd50380 | 2011-02-24 12:51:45 -0800 | [diff] [blame] | 202 | const char *name; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 203 | u32 pa_start; |
| 204 | u32 pa_end; |
| 205 | u8 flags; |
| 206 | }; |
| 207 | |
| 208 | |
| 209 | /* |
| 210 | * omap_hwmod_ocp_if.user bits: these indicate the initiators that use this |
| 211 | * interface to interact with the hwmod. Used to add sleep dependencies |
| 212 | * when the module is enabled or disabled. |
| 213 | */ |
| 214 | #define OCP_USER_MPU (1 << 0) |
| 215 | #define OCP_USER_SDMA (1 << 1) |
| 216 | |
| 217 | /* omap_hwmod_ocp_if.flags bits */ |
Benoit Cousson | 33f7ec8 | 2010-05-20 12:31:09 -0600 | [diff] [blame] | 218 | #define OCPIF_SWSUP_IDLE (1 << 0) |
| 219 | #define OCPIF_CAN_BURST (1 << 1) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 220 | |
| 221 | /** |
| 222 | * struct omap_hwmod_ocp_if - OCP interface data |
| 223 | * @master: struct omap_hwmod that initiates OCP transactions on this link |
| 224 | * @slave: struct omap_hwmod that responds to OCP transactions on this link |
| 225 | * @addr: address space associated with this link |
Paul Walmsley | 50ebdac | 2010-02-22 22:09:31 -0700 | [diff] [blame] | 226 | * @clk: interface clock: OMAP clock name |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 227 | * @_clk: pointer to the interface struct clk (filled in at runtime) |
| 228 | * @fw: interface firewall data |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 229 | * @width: OCP data width |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 230 | * @user: initiators using this interface (see OCP_USER_* macros above) |
| 231 | * @flags: OCP interface flags (see OCPIF_* macros above) |
| 232 | * |
| 233 | * It may also be useful to add a tag_cnt field for OCP2.x devices. |
| 234 | * |
| 235 | * Parameter names beginning with an underscore are managed internally by |
| 236 | * the omap_hwmod code and should not be set during initialization. |
| 237 | */ |
| 238 | struct omap_hwmod_ocp_if { |
| 239 | struct omap_hwmod *master; |
| 240 | struct omap_hwmod *slave; |
| 241 | struct omap_hwmod_addr_space *addr; |
Paul Walmsley | 50ebdac | 2010-02-22 22:09:31 -0700 | [diff] [blame] | 242 | const char *clk; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 243 | struct clk *_clk; |
| 244 | union { |
| 245 | struct omap_hwmod_omap2_firewall omap2; |
| 246 | } fw; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 247 | u8 width; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 248 | u8 user; |
| 249 | u8 flags; |
| 250 | }; |
| 251 | |
| 252 | |
| 253 | /* Macros for use in struct omap_hwmod_sysconfig */ |
| 254 | |
| 255 | /* Flags for use in omap_hwmod_sysconfig.idlemodes */ |
Benoit Cousson | 86009eb | 2010-12-21 21:31:28 -0700 | [diff] [blame] | 256 | #define MASTER_STANDBY_SHIFT 4 |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 257 | #define SLAVE_IDLE_SHIFT 0 |
| 258 | #define SIDLE_FORCE (HWMOD_IDLEMODE_FORCE << SLAVE_IDLE_SHIFT) |
| 259 | #define SIDLE_NO (HWMOD_IDLEMODE_NO << SLAVE_IDLE_SHIFT) |
| 260 | #define SIDLE_SMART (HWMOD_IDLEMODE_SMART << SLAVE_IDLE_SHIFT) |
Benoit Cousson | 86009eb | 2010-12-21 21:31:28 -0700 | [diff] [blame] | 261 | #define SIDLE_SMART_WKUP (HWMOD_IDLEMODE_SMART_WKUP << SLAVE_IDLE_SHIFT) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 262 | #define MSTANDBY_FORCE (HWMOD_IDLEMODE_FORCE << MASTER_STANDBY_SHIFT) |
| 263 | #define MSTANDBY_NO (HWMOD_IDLEMODE_NO << MASTER_STANDBY_SHIFT) |
| 264 | #define MSTANDBY_SMART (HWMOD_IDLEMODE_SMART << MASTER_STANDBY_SHIFT) |
Benoit Cousson | 724019b | 2011-07-01 22:54:00 +0200 | [diff] [blame] | 265 | #define MSTANDBY_SMART_WKUP (HWMOD_IDLEMODE_SMART_WKUP << MASTER_STANDBY_SHIFT) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 266 | |
| 267 | /* omap_hwmod_sysconfig.sysc_flags capability flags */ |
| 268 | #define SYSC_HAS_AUTOIDLE (1 << 0) |
| 269 | #define SYSC_HAS_SOFTRESET (1 << 1) |
| 270 | #define SYSC_HAS_ENAWAKEUP (1 << 2) |
| 271 | #define SYSC_HAS_EMUFREE (1 << 3) |
| 272 | #define SYSC_HAS_CLOCKACTIVITY (1 << 4) |
| 273 | #define SYSC_HAS_SIDLEMODE (1 << 5) |
| 274 | #define SYSC_HAS_MIDLEMODE (1 << 6) |
Benoit Cousson | 2cb0681 | 2010-09-21 18:57:59 +0200 | [diff] [blame] | 275 | #define SYSS_HAS_RESET_STATUS (1 << 7) |
Thara Gopinath | 883edfd | 2010-01-19 17:30:51 -0700 | [diff] [blame] | 276 | #define SYSC_NO_CACHE (1 << 8) /* XXX SW flag, belongs elsewhere */ |
Benoit Cousson | 2cb0681 | 2010-09-21 18:57:59 +0200 | [diff] [blame] | 277 | #define SYSC_HAS_RESET_STATUS (1 << 9) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 278 | |
| 279 | /* omap_hwmod_sysconfig.clockact flags */ |
| 280 | #define CLOCKACT_TEST_BOTH 0x0 |
| 281 | #define CLOCKACT_TEST_MAIN 0x1 |
| 282 | #define CLOCKACT_TEST_ICLK 0x2 |
| 283 | #define CLOCKACT_TEST_NONE 0x3 |
| 284 | |
| 285 | /** |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 286 | * struct omap_hwmod_sysc_fields - hwmod OCP_SYSCONFIG register field offsets. |
| 287 | * @midle_shift: Offset of the midle bit |
| 288 | * @clkact_shift: Offset of the clockactivity bit |
| 289 | * @sidle_shift: Offset of the sidle bit |
| 290 | * @enwkup_shift: Offset of the enawakeup bit |
| 291 | * @srst_shift: Offset of the softreset bit |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 292 | * @autoidle_shift: Offset of the autoidle bit |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 293 | */ |
| 294 | struct omap_hwmod_sysc_fields { |
| 295 | u8 midle_shift; |
| 296 | u8 clkact_shift; |
| 297 | u8 sidle_shift; |
| 298 | u8 enwkup_shift; |
| 299 | u8 srst_shift; |
| 300 | u8 autoidle_shift; |
| 301 | }; |
| 302 | |
| 303 | /** |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 304 | * struct omap_hwmod_class_sysconfig - hwmod class OCP_SYS* data |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 305 | * @rev_offs: IP block revision register offset (from module base addr) |
| 306 | * @sysc_offs: OCP_SYSCONFIG register offset (from module base addr) |
| 307 | * @syss_offs: OCP_SYSSTATUS register offset (from module base addr) |
| 308 | * @idlemodes: One or more of {SIDLE,MSTANDBY}_{OFF,FORCE,SMART} |
| 309 | * @sysc_flags: SYS{C,S}_HAS* flags indicating SYSCONFIG bits supported |
| 310 | * @clockact: the default value of the module CLOCKACTIVITY bits |
| 311 | * |
| 312 | * @clockact describes to the module which clocks are likely to be |
| 313 | * disabled when the PRCM issues its idle request to the module. Some |
| 314 | * modules have separate clockdomains for the interface clock and main |
| 315 | * functional clock, and can check whether they should acknowledge the |
| 316 | * idle request based on the internal module functionality that has |
| 317 | * been associated with the clocks marked in @clockact. This field is |
| 318 | * only used if HWMOD_SET_DEFAULT_CLOCKACT is set (see below) |
| 319 | * |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 320 | * @sysc_fields: structure containing the offset positions of various bits in |
| 321 | * SYSCONFIG register. This can be populated using omap_hwmod_sysc_type1 or |
| 322 | * omap_hwmod_sysc_type2 defined in omap_hwmod_common_data.c depending on |
| 323 | * whether the device ip is compliant with the original PRCM protocol |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 324 | * defined for OMAP2420 or the new PRCM protocol for new OMAP4 IPs. |
| 325 | * If the device follows a different scheme for the sysconfig register , |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 326 | * then this field has to be populated with the correct offset structure. |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 327 | */ |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 328 | struct omap_hwmod_class_sysconfig { |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 329 | u16 rev_offs; |
| 330 | u16 sysc_offs; |
| 331 | u16 syss_offs; |
Thara Gopinath | 56dc79a | 2010-03-31 04:16:29 -0600 | [diff] [blame] | 332 | u16 sysc_flags; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 333 | u8 idlemodes; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 334 | u8 clockact; |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 335 | struct omap_hwmod_sysc_fields *sysc_fields; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 336 | }; |
| 337 | |
| 338 | /** |
| 339 | * struct omap_hwmod_omap2_prcm - OMAP2/3-specific PRCM data |
| 340 | * @module_offs: PRCM submodule offset from the start of the PRM/CM |
| 341 | * @prcm_reg_id: PRCM register ID (e.g., 3 for CM_AUTOIDLE3) |
| 342 | * @module_bit: register bit shift for AUTOIDLE, WKST, WKEN, GRPSEL regs |
| 343 | * @idlest_reg_id: IDLEST register ID (e.g., 3 for CM_IDLEST3) |
| 344 | * @idlest_idle_bit: register bit shift for CM_IDLEST slave idle bit |
| 345 | * @idlest_stdby_bit: register bit shift for CM_IDLEST master standby bit |
| 346 | * |
| 347 | * @prcm_reg_id and @module_bit are specific to the AUTOIDLE, WKST, |
| 348 | * WKEN, GRPSEL registers. In an ideal world, no extra information |
| 349 | * would be needed for IDLEST information, but alas, there are some |
| 350 | * exceptions, so @idlest_reg_id, @idlest_idle_bit, @idlest_stdby_bit |
| 351 | * are needed for the IDLEST registers (c.f. 2430 I2CHS, 3430 USBHOST) |
| 352 | */ |
| 353 | struct omap_hwmod_omap2_prcm { |
| 354 | s16 module_offs; |
| 355 | u8 prcm_reg_id; |
| 356 | u8 module_bit; |
| 357 | u8 idlest_reg_id; |
| 358 | u8 idlest_idle_bit; |
| 359 | u8 idlest_stdby_bit; |
| 360 | }; |
| 361 | |
| 362 | |
| 363 | /** |
| 364 | * struct omap_hwmod_omap4_prcm - OMAP4-specific PRCM data |
Benoit Cousson | 53934aa | 2010-05-20 12:31:08 -0600 | [diff] [blame] | 365 | * @clkctrl_reg: PRCM address of the clock control register |
Uwe Kleine-König | b595076 | 2010-11-01 15:38:34 -0400 | [diff] [blame] | 366 | * @rstctrl_reg: address of the XXX_RSTCTRL register located in the PRM |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 367 | * @submodule_wkdep_bit: bit shift of the WKDEP range |
| 368 | */ |
| 369 | struct omap_hwmod_omap4_prcm { |
Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 370 | u16 clkctrl_offs; |
Benoit Cousson | eaac329 | 2011-07-10 05:56:31 -0600 | [diff] [blame] | 371 | u16 rstctrl_offs; |
Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 372 | u16 context_offs; |
Benoit Cousson | 53934aa | 2010-05-20 12:31:08 -0600 | [diff] [blame] | 373 | u8 submodule_wkdep_bit; |
Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 374 | u8 modulemode; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 375 | }; |
| 376 | |
| 377 | |
| 378 | /* |
| 379 | * omap_hwmod.flags definitions |
| 380 | * |
| 381 | * HWMOD_SWSUP_SIDLE: omap_hwmod code should manually bring module in and out |
| 382 | * of idle, rather than relying on module smart-idle |
| 383 | * HWMOD_SWSUP_MSTDBY: omap_hwmod code should manually bring module in and out |
| 384 | * of standby, rather than relying on module smart-standby |
| 385 | * HWMOD_INIT_NO_RESET: don't reset this module at boot - important for |
Paul Walmsley | b56b7bc | 2010-12-14 12:42:36 -0700 | [diff] [blame] | 386 | * SDRAM controller, etc. XXX probably belongs outside the main hwmod file |
Paul Walmsley | 550c809 | 2011-02-28 11:58:14 -0700 | [diff] [blame] | 387 | * XXX Should be HWMOD_SETUP_NO_RESET |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 388 | * HWMOD_INIT_NO_IDLE: don't idle this module at boot - important for SDRAM |
Paul Walmsley | b56b7bc | 2010-12-14 12:42:36 -0700 | [diff] [blame] | 389 | * controller, etc. XXX probably belongs outside the main hwmod file |
Paul Walmsley | 550c809 | 2011-02-28 11:58:14 -0700 | [diff] [blame] | 390 | * XXX Should be HWMOD_SETUP_NO_IDLE |
Paul Walmsley | 4d2274c | 2011-03-03 15:22:42 -0700 | [diff] [blame] | 391 | * HWMOD_NO_OCP_AUTOIDLE: disable module autoidle (OCP_SYSCONFIG.AUTOIDLE) |
Paul Walmsley | 726072e | 2009-12-08 16:34:15 -0700 | [diff] [blame] | 392 | * when module is enabled, rather than the default, which is to |
| 393 | * enable autoidle |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 394 | * HWMOD_SET_DEFAULT_CLOCKACT: program CLOCKACTIVITY bits at startup |
Paul Walmsley | bd36179 | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 395 | * HWMOD_NO_IDLEST: this module does not have idle status - this is the case |
Benoit Cousson | 33f7ec8 | 2010-05-20 12:31:09 -0600 | [diff] [blame] | 396 | * only for few initiator modules on OMAP2 & 3. |
Benoit Cousson | 96835af | 2010-09-21 18:57:58 +0200 | [diff] [blame] | 397 | * HWMOD_CONTROL_OPT_CLKS_IN_RESET: Enable all optional clocks during reset. |
| 398 | * This is needed for devices like DSS that require optional clocks enabled |
| 399 | * in order to complete the reset. Optional clocks will be disabled |
| 400 | * again after the reset. |
Rajendra Nayak | cc7a1d2 | 2010-10-08 10:23:22 -0700 | [diff] [blame] | 401 | * HWMOD_16BIT_REG: Module has 16bit registers |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 402 | */ |
| 403 | #define HWMOD_SWSUP_SIDLE (1 << 0) |
| 404 | #define HWMOD_SWSUP_MSTANDBY (1 << 1) |
| 405 | #define HWMOD_INIT_NO_RESET (1 << 2) |
| 406 | #define HWMOD_INIT_NO_IDLE (1 << 3) |
Paul Walmsley | 726072e | 2009-12-08 16:34:15 -0700 | [diff] [blame] | 407 | #define HWMOD_NO_OCP_AUTOIDLE (1 << 4) |
| 408 | #define HWMOD_SET_DEFAULT_CLOCKACT (1 << 5) |
Benoit Cousson | 33f7ec8 | 2010-05-20 12:31:09 -0600 | [diff] [blame] | 409 | #define HWMOD_NO_IDLEST (1 << 6) |
Benoit Cousson | 96835af | 2010-09-21 18:57:58 +0200 | [diff] [blame] | 410 | #define HWMOD_CONTROL_OPT_CLKS_IN_RESET (1 << 7) |
Rajendra Nayak | cc7a1d2 | 2010-10-08 10:23:22 -0700 | [diff] [blame] | 411 | #define HWMOD_16BIT_REG (1 << 8) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 412 | |
| 413 | /* |
| 414 | * omap_hwmod._int_flags definitions |
| 415 | * These are for internal use only and are managed by the omap_hwmod code. |
| 416 | * |
| 417 | * _HWMOD_NO_MPU_PORT: no path exists for the MPU to write to this module |
| 418 | * _HWMOD_WAKEUP_ENABLED: set when the omap_hwmod code has enabled ENAWAKEUP |
| 419 | * _HWMOD_SYSCONFIG_LOADED: set when the OCP_SYSCONFIG value has been cached |
Rajendra Nayak | aacf094 | 2011-12-16 05:50:12 -0700 | [diff] [blame] | 420 | * _HWMOD_SKIP_ENABLE: set if hwmod enabled during init (HWMOD_INIT_NO_IDLE) - |
| 421 | * causes the first call to _enable() to only update the pinmux |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 422 | */ |
| 423 | #define _HWMOD_NO_MPU_PORT (1 << 0) |
| 424 | #define _HWMOD_WAKEUP_ENABLED (1 << 1) |
| 425 | #define _HWMOD_SYSCONFIG_LOADED (1 << 2) |
Rajendra Nayak | aacf094 | 2011-12-16 05:50:12 -0700 | [diff] [blame] | 426 | #define _HWMOD_SKIP_ENABLE (1 << 3) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 427 | |
| 428 | /* |
| 429 | * omap_hwmod._state definitions |
| 430 | * |
| 431 | * INITIALIZED: reset (optionally), initialized, enabled, disabled |
| 432 | * (optionally) |
| 433 | * |
| 434 | * |
| 435 | */ |
| 436 | #define _HWMOD_STATE_UNKNOWN 0 |
| 437 | #define _HWMOD_STATE_REGISTERED 1 |
| 438 | #define _HWMOD_STATE_CLKS_INITED 2 |
| 439 | #define _HWMOD_STATE_INITIALIZED 3 |
| 440 | #define _HWMOD_STATE_ENABLED 4 |
| 441 | #define _HWMOD_STATE_IDLE 5 |
| 442 | #define _HWMOD_STATE_DISABLED 6 |
| 443 | |
| 444 | /** |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 445 | * struct omap_hwmod_class - the type of an IP block |
| 446 | * @name: name of the hwmod_class |
| 447 | * @sysc: device SYSCONFIG/SYSSTATUS register data |
| 448 | * @rev: revision of the IP class |
Paul Walmsley | e4dc8f5 | 2010-12-14 12:42:34 -0700 | [diff] [blame] | 449 | * @pre_shutdown: ptr to fn to be executed immediately prior to device shutdown |
Paul Walmsley | bd36179 | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 450 | * @reset: ptr to fn to be executed in place of the standard hwmod reset fn |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 451 | * |
| 452 | * Represent the class of a OMAP hardware "modules" (e.g. timer, |
| 453 | * smartreflex, gpio, uart...) |
Paul Walmsley | e4dc8f5 | 2010-12-14 12:42:34 -0700 | [diff] [blame] | 454 | * |
| 455 | * @pre_shutdown is a function that will be run immediately before |
| 456 | * hwmod clocks are disabled, etc. It is intended for use for hwmods |
| 457 | * like the MPU watchdog, which cannot be disabled with the standard |
| 458 | * omap_hwmod_shutdown(). The function should return 0 upon success, |
| 459 | * or some negative error upon failure. Returning an error will cause |
| 460 | * omap_hwmod_shutdown() to abort the device shutdown and return an |
| 461 | * error. |
Paul Walmsley | bd36179 | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 462 | * |
| 463 | * If @reset is defined, then the function it points to will be |
| 464 | * executed in place of the standard hwmod _reset() code in |
| 465 | * mach-omap2/omap_hwmod.c. This is needed for IP blocks which have |
| 466 | * unusual reset sequences - usually processor IP blocks like the IVA. |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 467 | */ |
| 468 | struct omap_hwmod_class { |
| 469 | const char *name; |
| 470 | struct omap_hwmod_class_sysconfig *sysc; |
| 471 | u32 rev; |
Paul Walmsley | e4dc8f5 | 2010-12-14 12:42:34 -0700 | [diff] [blame] | 472 | int (*pre_shutdown)(struct omap_hwmod *oh); |
Paul Walmsley | bd36179 | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 473 | int (*reset)(struct omap_hwmod *oh); |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 474 | }; |
| 475 | |
| 476 | /** |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 477 | * struct omap_hwmod - integration data for OMAP hardware "modules" (IP blocks) |
| 478 | * @name: name of the hwmod |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 479 | * @class: struct omap_hwmod_class * to the class of this hwmod |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 480 | * @od: struct omap_device currently associated with this hwmod (internal use) |
Paul Walmsley | 212738a | 2011-07-09 19:14:06 -0600 | [diff] [blame] | 481 | * @mpu_irqs: ptr to an array of MPU IRQs |
Paul Walmsley | bc61495 | 2011-07-09 19:14:07 -0600 | [diff] [blame] | 482 | * @sdma_reqs: ptr to an array of System DMA request IDs |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 483 | * @prcm: PRCM data pertaining to this hwmod |
Paul Walmsley | 50ebdac | 2010-02-22 22:09:31 -0700 | [diff] [blame] | 484 | * @main_clk: main clock: OMAP clock name |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 485 | * @_clk: pointer to the main struct clk (filled in at runtime) |
| 486 | * @opt_clks: other device clocks that drivers can request (0..*) |
Thara Gopinath | 3b92408c | 2010-08-18 16:21:58 +0530 | [diff] [blame] | 487 | * @voltdm: pointer to voltage domain (filled in at runtime) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 488 | * @masters: ptr to array of OCP ifs that this hwmod can initiate on |
| 489 | * @slaves: ptr to array of OCP ifs that this hwmod can respond on |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 490 | * @dev_attr: arbitrary device attributes that can be passed to the driver |
| 491 | * @_sysc_cache: internal-use hwmod flags |
Paul Walmsley | db2a60b | 2010-07-26 16:34:33 -0600 | [diff] [blame] | 492 | * @_mpu_rt_va: cached register target start address (internal use) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 493 | * @_mpu_port_index: cached MPU register target slave ID (internal use) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 494 | * @opt_clks_cnt: number of @opt_clks |
| 495 | * @master_cnt: number of @master entries |
| 496 | * @slaves_cnt: number of @slave entries |
| 497 | * @response_lat: device OCP response latency (in interface clock cycles) |
| 498 | * @_int_flags: internal-use hwmod flags |
| 499 | * @_state: internal-use hwmod state |
Paul Walmsley | 2092e5c | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 500 | * @_postsetup_state: internal-use state to leave the hwmod in after _setup() |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 501 | * @flags: hwmod flags (documented below) |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 502 | * @_lock: spinlock serializing operations on this hwmod |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 503 | * @node: list node for hwmod list (internal use) |
| 504 | * |
Paul Walmsley | 50ebdac | 2010-02-22 22:09:31 -0700 | [diff] [blame] | 505 | * @main_clk refers to this module's "main clock," which for our |
| 506 | * purposes is defined as "the functional clock needed for register |
| 507 | * accesses to complete." Modules may not have a main clock if the |
| 508 | * interface clock also serves as a main clock. |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 509 | * |
| 510 | * Parameter names beginning with an underscore are managed internally by |
| 511 | * the omap_hwmod code and should not be set during initialization. |
| 512 | */ |
| 513 | struct omap_hwmod { |
| 514 | const char *name; |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 515 | struct omap_hwmod_class *class; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 516 | struct omap_device *od; |
Tony Lindgren | 9796b32 | 2010-12-22 18:42:35 -0800 | [diff] [blame] | 517 | struct omap_hwmod_mux_info *mux; |
Paul Walmsley | 718bfd7 | 2009-12-08 16:34:16 -0700 | [diff] [blame] | 518 | struct omap_hwmod_irq_info *mpu_irqs; |
Benoit Cousson | 9ee9fff | 2010-09-21 10:34:08 -0600 | [diff] [blame] | 519 | struct omap_hwmod_dma_info *sdma_reqs; |
Benoît Cousson | 5365efb | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 520 | struct omap_hwmod_rst_info *rst_lines; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 521 | union { |
| 522 | struct omap_hwmod_omap2_prcm omap2; |
| 523 | struct omap_hwmod_omap4_prcm omap4; |
| 524 | } prcm; |
Paul Walmsley | 50ebdac | 2010-02-22 22:09:31 -0700 | [diff] [blame] | 525 | const char *main_clk; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 526 | struct clk *_clk; |
| 527 | struct omap_hwmod_opt_clk *opt_clks; |
Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 528 | char *clkdm_name; |
Benoit Cousson | 6ae7699 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 529 | struct clockdomain *clkdm; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 530 | struct omap_hwmod_ocp_if **masters; /* connect to *_IA */ |
| 531 | struct omap_hwmod_ocp_if **slaves; /* connect to *_TA */ |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 532 | void *dev_attr; |
| 533 | u32 _sysc_cache; |
Paul Walmsley | db2a60b | 2010-07-26 16:34:33 -0600 | [diff] [blame] | 534 | void __iomem *_mpu_rt_va; |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 535 | spinlock_t _lock; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 536 | struct list_head node; |
| 537 | u16 flags; |
| 538 | u8 _mpu_port_index; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 539 | u8 response_lat; |
Benoît Cousson | 5365efb | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 540 | u8 rst_lines_cnt; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 541 | u8 opt_clks_cnt; |
| 542 | u8 masters_cnt; |
| 543 | u8 slaves_cnt; |
| 544 | u8 hwmods_cnt; |
| 545 | u8 _int_flags; |
| 546 | u8 _state; |
Paul Walmsley | 2092e5c | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 547 | u8 _postsetup_state; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 548 | }; |
| 549 | |
Paul Walmsley | 550c809 | 2011-02-28 11:58:14 -0700 | [diff] [blame] | 550 | int omap_hwmod_register(struct omap_hwmod **ohs); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 551 | struct omap_hwmod *omap_hwmod_lookup(const char *name); |
Paul Walmsley | 97d60162 | 2010-07-26 16:34:30 -0600 | [diff] [blame] | 552 | int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data), |
| 553 | void *data); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 554 | |
Paul Walmsley | a2debdb | 2011-02-23 00:14:07 -0700 | [diff] [blame] | 555 | int __init omap_hwmod_setup_one(const char *name); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 556 | |
| 557 | int omap_hwmod_enable(struct omap_hwmod *oh); |
Kevin Hilman | 8482402 | 2010-07-26 16:34:29 -0600 | [diff] [blame] | 558 | int _omap_hwmod_enable(struct omap_hwmod *oh); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 559 | int omap_hwmod_idle(struct omap_hwmod *oh); |
Kevin Hilman | 8482402 | 2010-07-26 16:34:29 -0600 | [diff] [blame] | 560 | int _omap_hwmod_idle(struct omap_hwmod *oh); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 561 | int omap_hwmod_shutdown(struct omap_hwmod *oh); |
| 562 | |
Paul Walmsley | aee48e3 | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 563 | int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name); |
| 564 | int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name); |
| 565 | int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name); |
| 566 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 567 | int omap_hwmod_enable_clocks(struct omap_hwmod *oh); |
| 568 | int omap_hwmod_disable_clocks(struct omap_hwmod *oh); |
| 569 | |
Kevin Hilman | 46273e6 | 2010-01-26 20:13:03 -0700 | [diff] [blame] | 570 | int omap_hwmod_set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode); |
Kishon Vijay Abraham I | 9599217 | 2011-03-10 03:50:08 -0700 | [diff] [blame] | 571 | int omap_hwmod_set_ocp_autoidle(struct omap_hwmod *oh, u8 autoidle); |
Kevin Hilman | 46273e6 | 2010-01-26 20:13:03 -0700 | [diff] [blame] | 572 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 573 | int omap_hwmod_reset(struct omap_hwmod *oh); |
| 574 | void omap_hwmod_ocp_barrier(struct omap_hwmod *oh); |
| 575 | |
Rajendra Nayak | cc7a1d2 | 2010-10-08 10:23:22 -0700 | [diff] [blame] | 576 | void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs); |
| 577 | u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs); |
Avinash.H.M | 6d3c55f | 2011-07-10 05:27:16 -0600 | [diff] [blame] | 578 | int omap_hwmod_softreset(struct omap_hwmod *oh); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 579 | |
| 580 | int omap_hwmod_count_resources(struct omap_hwmod *oh); |
| 581 | int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res); |
| 582 | |
| 583 | struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh); |
Paul Walmsley | db2a60b | 2010-07-26 16:34:33 -0600 | [diff] [blame] | 584 | void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 585 | |
| 586 | int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh, |
| 587 | struct omap_hwmod *init_oh); |
| 588 | int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh, |
| 589 | struct omap_hwmod *init_oh); |
| 590 | |
| 591 | int omap_hwmod_set_clockact_both(struct omap_hwmod *oh); |
| 592 | int omap_hwmod_set_clockact_main(struct omap_hwmod *oh); |
| 593 | int omap_hwmod_set_clockact_iclk(struct omap_hwmod *oh); |
| 594 | int omap_hwmod_set_clockact_none(struct omap_hwmod *oh); |
| 595 | |
| 596 | int omap_hwmod_enable_wakeup(struct omap_hwmod *oh); |
| 597 | int omap_hwmod_disable_wakeup(struct omap_hwmod *oh); |
| 598 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 599 | int omap_hwmod_for_each_by_class(const char *classname, |
| 600 | int (*fn)(struct omap_hwmod *oh, |
| 601 | void *user), |
| 602 | void *user); |
| 603 | |
Paul Walmsley | 2092e5c | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 604 | int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state); |
Tomi Valkeinen | fc01387 | 2011-06-09 16:56:23 +0300 | [diff] [blame] | 605 | int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh); |
Paul Walmsley | 2092e5c | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 606 | |
Paul Walmsley | 43b0164 | 2011-03-10 03:50:07 -0700 | [diff] [blame] | 607 | int omap_hwmod_no_setup_reset(struct omap_hwmod *oh); |
| 608 | |
Tero Kristo | abc2d54 | 2011-12-16 14:36:59 -0700 | [diff] [blame] | 609 | int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx); |
| 610 | |
Paul Walmsley | 7359154 | 2010-02-22 22:09:32 -0700 | [diff] [blame] | 611 | /* |
| 612 | * Chip variant-specific hwmod init routines - XXX should be converted |
| 613 | * to use initcalls once the initial boot ordering is straightened out |
| 614 | */ |
| 615 | extern int omap2420_hwmod_init(void); |
| 616 | extern int omap2430_hwmod_init(void); |
| 617 | extern int omap3xxx_hwmod_init(void); |
Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 618 | extern int omap44xx_hwmod_init(void); |
Paul Walmsley | 7359154 | 2010-02-22 22:09:32 -0700 | [diff] [blame] | 619 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 620 | #endif |