blob: 4d0d2407b71c3a9dad41b09f0e36b0c58db39e18 [file] [log] [blame]
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
Dong Nguyen43b86af2010-07-21 16:56:08 -070023#include <linux/pci.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070024#include <linux/irq.h>
Sarah Sharp8df75f42010-04-02 15:34:16 -070025#include <linux/log2.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070026#include <linux/module.h>
Sarah Sharpb0567b32009-08-07 14:04:36 -070027#include <linux/moduleparam.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Alexis R. Cortes71c731a2012-08-03 14:00:27 -050029#include <linux/dmi.h>
James Hogan008eb952013-07-26 13:34:43 +010030#include <linux/dma-mapping.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070031
32#include "xhci.h"
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +030033#include "xhci-trace.h"
Sarah Sharp66d4ead2009-04-27 19:52:28 -070034
35#define DRIVER_AUTHOR "Sarah Sharp"
36#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
37
Sarah Sharpb0567b32009-08-07 14:04:36 -070038/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
39static int link_quirk;
40module_param(link_quirk, int, S_IRUGO | S_IWUSR);
41MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
42
Takashi Iwai4e6a1ee2013-12-09 12:42:48 +010043static unsigned int quirks;
44module_param(quirks, uint, S_IRUGO);
45MODULE_PARM_DESC(quirks, "Bit flags for quirks to be enabled as default");
46
Sarah Sharp66d4ead2009-04-27 19:52:28 -070047/* TODO: copied from ehci-hcd.c - can this be refactored? */
48/*
Sarah Sharp2611bd182012-10-25 13:27:51 -070049 * xhci_handshake - spin reading hc until handshake completes or fails
Sarah Sharp66d4ead2009-04-27 19:52:28 -070050 * @ptr: address of hc register to be read
51 * @mask: bits to look at in result of read
52 * @done: value of those bits when handshake succeeds
53 * @usec: timeout in microseconds
54 *
55 * Returns negative errno, or zero on success
56 *
57 * Success happens when the "mask" bits have the specified value (hardware
58 * handshake done). There are two failure modes: "usec" have passed (major
59 * hardware flakeout), or the register reads as all-ones (hardware removed).
60 */
Sarah Sharp2611bd182012-10-25 13:27:51 -070061int xhci_handshake(struct xhci_hcd *xhci, void __iomem *ptr,
Sarah Sharp66d4ead2009-04-27 19:52:28 -070062 u32 mask, u32 done, int usec)
63{
64 u32 result;
65
66 do {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020067 result = readl(ptr);
Sarah Sharp66d4ead2009-04-27 19:52:28 -070068 if (result == ~(u32)0) /* card removed */
69 return -ENODEV;
70 result &= mask;
71 if (result == done)
72 return 0;
73 udelay(1);
74 usec--;
75 } while (usec > 0);
76 return -ETIMEDOUT;
77}
78
79/*
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070080 * Disable interrupts and begin the xHCI halting process.
81 */
82void xhci_quiesce(struct xhci_hcd *xhci)
83{
84 u32 halted;
85 u32 cmd;
86 u32 mask;
87
88 mask = ~(XHCI_IRQS);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020089 halted = readl(&xhci->op_regs->status) & STS_HALT;
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070090 if (!halted)
91 mask &= ~CMD_RUN;
92
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020093 cmd = readl(&xhci->op_regs->command);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070094 cmd &= mask;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +020095 writel(cmd, &xhci->op_regs->command);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070096}
97
98/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -070099 * Force HC into halt state.
100 *
101 * Disable any IRQs and clear the run/stop bit.
102 * HC will complete any current and actively pipelined transactions, and
Andiry Xubdfca502011-01-06 15:43:39 +0800103 * should halt within 16 ms of the run/stop bit being cleared.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700104 * Read HC Halted bit in the status register to see when the HC is finished.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700105 */
106int xhci_halt(struct xhci_hcd *xhci)
107{
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800108 int ret;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300109 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Halt the HC");
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -0700110 xhci_quiesce(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700111
Sarah Sharp2611bd182012-10-25 13:27:51 -0700112 ret = xhci_handshake(xhci, &xhci->op_regs->status,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700113 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
Elric Fuc181bc52012-06-27 16:30:57 +0800114 if (!ret) {
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800115 xhci->xhc_state |= XHCI_STATE_HALTED;
Elric Fuc181bc52012-06-27 16:30:57 +0800116 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
117 } else
Sarah Sharp5af98bb2012-03-16 12:58:20 -0700118 xhci_warn(xhci, "Host not halted after %u microseconds.\n",
119 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800120 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700121}
122
123/*
Sarah Sharped074532010-05-24 13:25:21 -0700124 * Set the run bit and wait for the host to be running.
125 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800126static int xhci_start(struct xhci_hcd *xhci)
Sarah Sharped074532010-05-24 13:25:21 -0700127{
128 u32 temp;
129 int ret;
130
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200131 temp = readl(&xhci->op_regs->command);
Sarah Sharped074532010-05-24 13:25:21 -0700132 temp |= (CMD_RUN);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300133 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Turn on HC, cmd = 0x%x.",
Sarah Sharped074532010-05-24 13:25:21 -0700134 temp);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200135 writel(temp, &xhci->op_regs->command);
Sarah Sharped074532010-05-24 13:25:21 -0700136
137 /*
138 * Wait for the HCHalted Status bit to be 0 to indicate the host is
139 * running.
140 */
Sarah Sharp2611bd182012-10-25 13:27:51 -0700141 ret = xhci_handshake(xhci, &xhci->op_regs->status,
Sarah Sharped074532010-05-24 13:25:21 -0700142 STS_HALT, 0, XHCI_MAX_HALT_USEC);
143 if (ret == -ETIMEDOUT)
144 xhci_err(xhci, "Host took too long to start, "
145 "waited %u microseconds.\n",
146 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800147 if (!ret)
148 xhci->xhc_state &= ~XHCI_STATE_HALTED;
Sarah Sharped074532010-05-24 13:25:21 -0700149 return ret;
150}
151
152/*
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800153 * Reset a halted HC.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700154 *
155 * This resets pipelines, timers, counters, state machines, etc.
156 * Transactions will be terminated immediately, and operational registers
157 * will be set to their defaults.
158 */
159int xhci_reset(struct xhci_hcd *xhci)
160{
161 u32 command;
162 u32 state;
Andiry Xuf370b992012-04-14 02:54:30 +0800163 int ret, i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700164
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200165 state = readl(&xhci->op_regs->status);
Sarah Sharpd3512f62009-07-27 12:03:50 -0700166 if ((state & STS_HALT) == 0) {
167 xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
168 return 0;
169 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700170
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300171 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Reset the HC");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200172 command = readl(&xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700173 command |= CMD_RESET;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200174 writel(command, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700175
Sarah Sharp2611bd182012-10-25 13:27:51 -0700176 ret = xhci_handshake(xhci, &xhci->op_regs->command,
Sarah Sharp22ceac12012-07-23 16:06:08 -0700177 CMD_RESET, 0, 10 * 1000 * 1000);
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700178 if (ret)
179 return ret;
180
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300181 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
182 "Wait for controller to be ready for doorbell rings");
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700183 /*
184 * xHCI cannot write to any doorbells or operational registers other
185 * than status until the "Controller Not Ready" flag is cleared.
186 */
Sarah Sharp2611bd182012-10-25 13:27:51 -0700187 ret = xhci_handshake(xhci, &xhci->op_regs->status,
Sarah Sharp22ceac12012-07-23 16:06:08 -0700188 STS_CNR, 0, 10 * 1000 * 1000);
Andiry Xuf370b992012-04-14 02:54:30 +0800189
190 for (i = 0; i < 2; ++i) {
191 xhci->bus_state[i].port_c_suspend = 0;
192 xhci->bus_state[i].suspended_ports = 0;
193 xhci->bus_state[i].resuming_ports = 0;
194 }
195
196 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700197}
198
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700199#ifdef CONFIG_PCI
200static int xhci_free_msi(struct xhci_hcd *xhci)
Dong Nguyen43b86af2010-07-21 16:56:08 -0700201{
202 int i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700203
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700204 if (!xhci->msix_entries)
205 return -EINVAL;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700206
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700207 for (i = 0; i < xhci->msix_count; i++)
208 if (xhci->msix_entries[i].vector)
209 free_irq(xhci->msix_entries[i].vector,
210 xhci_to_hcd(xhci));
211 return 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700212}
213
214/*
215 * Set up MSI
216 */
217static int xhci_setup_msi(struct xhci_hcd *xhci)
218{
219 int ret;
220 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
221
222 ret = pci_enable_msi(pdev);
223 if (ret) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300224 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
225 "failed to allocate MSI entry");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700226 return ret;
227 }
228
Alex Shi851ec162013-05-24 10:54:19 +0800229 ret = request_irq(pdev->irq, xhci_msi_irq,
Dong Nguyen43b86af2010-07-21 16:56:08 -0700230 0, "xhci_hcd", xhci_to_hcd(xhci));
231 if (ret) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300232 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
233 "disable MSI interrupt");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700234 pci_disable_msi(pdev);
235 }
236
237 return ret;
238}
239
240/*
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700241 * Free IRQs
242 * free all IRQs request
243 */
244static void xhci_free_irq(struct xhci_hcd *xhci)
245{
246 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
247 int ret;
248
249 /* return if using legacy interrupt */
Felipe Balbicd704692012-02-29 16:46:23 +0200250 if (xhci_to_hcd(xhci)->irq > 0)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700251 return;
252
253 ret = xhci_free_msi(xhci);
254 if (!ret)
255 return;
Felipe Balbicd704692012-02-29 16:46:23 +0200256 if (pdev->irq > 0)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700257 free_irq(pdev->irq, xhci_to_hcd(xhci));
258
259 return;
260}
261
262/*
Dong Nguyen43b86af2010-07-21 16:56:08 -0700263 * Set up MSI-X
264 */
265static int xhci_setup_msix(struct xhci_hcd *xhci)
266{
267 int i, ret = 0;
Andiry Xu00292272010-12-27 17:39:02 +0800268 struct usb_hcd *hcd = xhci_to_hcd(xhci);
269 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700270
271 /*
272 * calculate number of msi-x vectors supported.
273 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
274 * with max number of interrupters based on the xhci HCSPARAMS1.
275 * - num_online_cpus: maximum msi-x vectors per CPUs core.
276 * Add additional 1 vector to ensure always available interrupt.
277 */
278 xhci->msix_count = min(num_online_cpus() + 1,
279 HCS_MAX_INTRS(xhci->hcs_params1));
280
281 xhci->msix_entries =
282 kmalloc((sizeof(struct msix_entry))*xhci->msix_count,
Greg Kroah-Hartman86871972010-11-11 09:41:02 -0800283 GFP_KERNEL);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700284 if (!xhci->msix_entries) {
285 xhci_err(xhci, "Failed to allocate MSI-X entries\n");
286 return -ENOMEM;
287 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700288
289 for (i = 0; i < xhci->msix_count; i++) {
290 xhci->msix_entries[i].entry = i;
291 xhci->msix_entries[i].vector = 0;
292 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700293
Alexander Gordeeva62445a2014-05-08 19:25:58 +0300294 ret = pci_enable_msix_exact(pdev, xhci->msix_entries, xhci->msix_count);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700295 if (ret) {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300296 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
297 "Failed to enable MSI-X");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700298 goto free_entries;
299 }
300
Dong Nguyen43b86af2010-07-21 16:56:08 -0700301 for (i = 0; i < xhci->msix_count; i++) {
302 ret = request_irq(xhci->msix_entries[i].vector,
Alex Shi851ec162013-05-24 10:54:19 +0800303 xhci_msi_irq,
Dong Nguyen43b86af2010-07-21 16:56:08 -0700304 0, "xhci_hcd", xhci_to_hcd(xhci));
305 if (ret)
306 goto disable_msix;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700307 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700308
Andiry Xu00292272010-12-27 17:39:02 +0800309 hcd->msix_enabled = 1;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700310 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700311
312disable_msix:
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300313 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "disable MSI-X interrupt");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700314 xhci_free_irq(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700315 pci_disable_msix(pdev);
316free_entries:
317 kfree(xhci->msix_entries);
318 xhci->msix_entries = NULL;
319 return ret;
320}
321
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700322/* Free any IRQs and disable MSI-X */
323static void xhci_cleanup_msix(struct xhci_hcd *xhci)
324{
Andiry Xu00292272010-12-27 17:39:02 +0800325 struct usb_hcd *hcd = xhci_to_hcd(xhci);
326 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700327
Jack Pham90053552013-11-15 14:53:14 -0800328 if (xhci->quirks & XHCI_PLAT)
329 return;
330
Dong Nguyen43b86af2010-07-21 16:56:08 -0700331 xhci_free_irq(xhci);
332
333 if (xhci->msix_entries) {
334 pci_disable_msix(pdev);
335 kfree(xhci->msix_entries);
336 xhci->msix_entries = NULL;
337 } else {
338 pci_disable_msi(pdev);
339 }
340
Andiry Xu00292272010-12-27 17:39:02 +0800341 hcd->msix_enabled = 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700342 return;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700343}
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700344
Olof Johanssond5c82fe2013-07-23 11:58:20 -0700345static void __maybe_unused xhci_msix_sync_irqs(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700346{
347 int i;
348
349 if (xhci->msix_entries) {
350 for (i = 0; i < xhci->msix_count; i++)
351 synchronize_irq(xhci->msix_entries[i].vector);
352 }
353}
354
355static int xhci_try_enable_msi(struct usb_hcd *hcd)
356{
357 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp52fb6122013-08-08 10:08:34 -0700358 struct pci_dev *pdev;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700359 int ret;
360
Sarah Sharp52fb6122013-08-08 10:08:34 -0700361 /* The xhci platform device has set up IRQs through usb_add_hcd. */
362 if (xhci->quirks & XHCI_PLAT)
363 return 0;
364
365 pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700366 /*
367 * Some Fresco Logic host controllers advertise MSI, but fail to
368 * generate interrupts. Don't even try to enable MSI.
369 */
370 if (xhci->quirks & XHCI_BROKEN_MSI)
Hannes Reinecke00eed9c2013-03-04 17:14:43 +0100371 goto legacy_irq;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700372
373 /* unregister the legacy interrupt */
374 if (hcd->irq)
375 free_irq(hcd->irq, hcd);
Felipe Balbicd704692012-02-29 16:46:23 +0200376 hcd->irq = 0;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700377
378 ret = xhci_setup_msix(xhci);
379 if (ret)
380 /* fall back to msi*/
381 ret = xhci_setup_msi(xhci);
382
383 if (!ret)
Felipe Balbicd704692012-02-29 16:46:23 +0200384 /* hcd->irq is 0, we have MSI */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700385 return 0;
386
Sarah Sharp68d07f62012-02-13 16:25:57 -0800387 if (!pdev->irq) {
388 xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
389 return -EINVAL;
390 }
391
Hannes Reinecke00eed9c2013-03-04 17:14:43 +0100392 legacy_irq:
Adrian Huang79699432014-02-27 11:26:03 +0000393 if (!strlen(hcd->irq_descr))
394 snprintf(hcd->irq_descr, sizeof(hcd->irq_descr), "%s:usb%d",
395 hcd->driver->description, hcd->self.busnum);
396
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700397 /* fall back to legacy interrupt*/
398 ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
399 hcd->irq_descr, hcd);
400 if (ret) {
401 xhci_err(xhci, "request interrupt %d failed\n",
402 pdev->irq);
403 return ret;
404 }
405 hcd->irq = pdev->irq;
406 return 0;
407}
408
409#else
410
David Cohen01bb59e2014-04-25 19:20:16 +0300411static inline int xhci_try_enable_msi(struct usb_hcd *hcd)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700412{
413 return 0;
414}
415
David Cohen01bb59e2014-04-25 19:20:16 +0300416static inline void xhci_cleanup_msix(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700417{
418}
419
David Cohen01bb59e2014-04-25 19:20:16 +0300420static inline void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700421{
422}
423
424#endif
425
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500426static void compliance_mode_recovery(unsigned long arg)
427{
428 struct xhci_hcd *xhci;
429 struct usb_hcd *hcd;
430 u32 temp;
431 int i;
432
433 xhci = (struct xhci_hcd *)arg;
434
435 for (i = 0; i < xhci->num_usb3_ports; i++) {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200436 temp = readl(xhci->usb3_ports[i]);
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500437 if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
438 /*
439 * Compliance Mode Detected. Letting USB Core
440 * handle the Warm Reset
441 */
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300442 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
443 "Compliance mode detected->port %d",
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500444 i + 1);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300445 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
446 "Attempting compliance mode recovery");
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500447 hcd = xhci->shared_hcd;
448
449 if (hcd->state == HC_STATE_SUSPENDED)
450 usb_hcd_resume_root_hub(hcd);
451
452 usb_hcd_poll_rh_status(hcd);
453 }
454 }
455
456 if (xhci->port_status_u0 != ((1 << xhci->num_usb3_ports)-1))
457 mod_timer(&xhci->comp_mode_recovery_timer,
458 jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
459}
460
461/*
462 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
463 * that causes ports behind that hardware to enter compliance mode sometimes.
464 * The quirk creates a timer that polls every 2 seconds the link state of
465 * each host controller's port and recovers it by issuing a Warm reset
466 * if Compliance mode is detected, otherwise the port will become "dead" (no
467 * device connections or disconnections will be detected anymore). Becasue no
468 * status event is generated when entering compliance mode (per xhci spec),
469 * this quirk is needed on systems that have the failing hardware installed.
470 */
471static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
472{
473 xhci->port_status_u0 = 0;
474 init_timer(&xhci->comp_mode_recovery_timer);
475
476 xhci->comp_mode_recovery_timer.data = (unsigned long) xhci;
477 xhci->comp_mode_recovery_timer.function = compliance_mode_recovery;
478 xhci->comp_mode_recovery_timer.expires = jiffies +
479 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);
480
481 set_timer_slack(&xhci->comp_mode_recovery_timer,
482 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
483 add_timer(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300484 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
485 "Compliance mode recovery timer initialized");
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500486}
487
488/*
489 * This function identifies the systems that have installed the SN65LVPE502CP
490 * USB3.0 re-driver and that need the Compliance Mode Quirk.
491 * Systems:
492 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
493 */
Andrew Brestickere1cd9722014-10-03 11:35:27 +0300494static bool xhci_compliance_mode_recovery_timer_quirk_check(void)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500495{
496 const char *dmi_product_name, *dmi_sys_vendor;
497
498 dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
499 dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
Vivek Gautam457a73d2012-09-22 18:11:19 +0530500 if (!dmi_product_name || !dmi_sys_vendor)
501 return false;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500502
503 if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
504 return false;
505
506 if (strstr(dmi_product_name, "Z420") ||
507 strstr(dmi_product_name, "Z620") ||
Alexis R. Cortes47080972012-10-17 14:09:12 -0500508 strstr(dmi_product_name, "Z820") ||
Alexis R. Cortesb0e4e602012-11-08 16:59:27 -0600509 strstr(dmi_product_name, "Z1 Workstation"))
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500510 return true;
511
512 return false;
513}
514
515static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
516{
517 return (xhci->port_status_u0 == ((1 << xhci->num_usb3_ports)-1));
518}
519
520
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700521/*
522 * Initialize memory for HCD and xHC (one-time init).
523 *
524 * Program the PAGESIZE register, initialize the device context array, create
525 * device contexts (?), set up a command ring segment (or two?), create event
526 * ring (one for now).
527 */
528int xhci_init(struct usb_hcd *hcd)
529{
530 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
531 int retval = 0;
532
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300533 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_init");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700534 spin_lock_init(&xhci->lock);
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -0700535 if (xhci->hci_version == 0x95 && link_quirk) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300536 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
537 "QUIRK: Not clearing Link TRB chain bits.");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700538 xhci->quirks |= XHCI_LINK_TRB_QUIRK;
539 } else {
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300540 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
541 "xHCI doesn't need link TRB QUIRK");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700542 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700543 retval = xhci_mem_init(xhci, GFP_KERNEL);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300544 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Finished xhci_init");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700545
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500546 /* Initializing Compliance Mode Recovery Data If Needed */
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700547 if (xhci_compliance_mode_recovery_timer_quirk_check()) {
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500548 xhci->quirks |= XHCI_COMP_MODE_QUIRK;
549 compliance_mode_recovery_timer_init(xhci);
550 }
551
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700552 return retval;
553}
554
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700555/*-------------------------------------------------------------------------*/
556
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700557
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800558static int xhci_run_finished(struct xhci_hcd *xhci)
559{
560 if (xhci_start(xhci)) {
561 xhci_halt(xhci);
562 return -ENODEV;
563 }
564 xhci->shared_hcd->state = HC_STATE_RUNNING;
Elric Fuc181bc52012-06-27 16:30:57 +0800565 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800566
567 if (xhci->quirks & XHCI_NEC_HOST)
568 xhci_ring_cmd_db(xhci);
569
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300570 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
571 "Finished xhci_run for USB3 roothub");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800572 return 0;
573}
574
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700575/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700576 * Start the HC after it was halted.
577 *
578 * This function is called by the USB core when the HC driver is added.
579 * Its opposite is xhci_stop().
580 *
581 * xhci_init() must be called once before this function can be called.
582 * Reset the HC, enable device slot contexts, program DCBAAP, and
583 * set command ring pointer and event ring pointer.
584 *
585 * Setup MSI-X vectors and enable interrupts.
586 */
587int xhci_run(struct usb_hcd *hcd)
588{
589 u32 temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700590 u64 temp_64;
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700591 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700592 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700593
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800594 /* Start the xHCI host controller running only after the USB 2.0 roothub
595 * is setup.
596 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700597
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700598 hcd->uses_new_polling = 1;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800599 if (!usb_hcd_is_primary_hcd(hcd))
600 return xhci_run_finished(xhci);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700601
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300602 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_run");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700603
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700604 ret = xhci_try_enable_msi(hcd);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700605 if (ret)
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700606 return ret;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700607
Sarah Sharp66e49d82009-07-27 12:03:46 -0700608 xhci_dbg(xhci, "Command ring memory map follows:\n");
609 xhci_debug_ring(xhci, xhci->cmd_ring);
610 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
611 xhci_dbg_cmd_ptrs(xhci);
612
613 xhci_dbg(xhci, "ERST memory map follows:\n");
614 xhci_dbg_erst(xhci, &xhci->erst);
615 xhci_dbg(xhci, "Event ring:\n");
616 xhci_debug_ring(xhci, xhci->event_ring);
617 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800618 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharp66e49d82009-07-27 12:03:46 -0700619 temp_64 &= ~ERST_PTR_MASK;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300620 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
621 "ERST deq = 64'h%0lx", (long unsigned int) temp_64);
Sarah Sharp66e49d82009-07-27 12:03:46 -0700622
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300623 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
624 "// Set the interrupt modulation register");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200625 temp = readl(&xhci->ir_set->irq_control);
Sarah Sharpa4d88302009-05-14 11:44:26 -0700626 temp &= ~ER_IRQ_INTERVAL_MASK;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700627 temp |= (u32) 160;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200628 writel(temp, &xhci->ir_set->irq_control);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700629
630 /* Set the HCD state before we enable the irqs */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200631 temp = readl(&xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700632 temp |= (CMD_EIE);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300633 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
634 "// Enable interrupts, cmd = 0x%x.", temp);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200635 writel(temp, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700636
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200637 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300638 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
639 "// Enabling event ring interrupter %p by writing 0x%x to irq_pending",
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700640 xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200641 writel(ER_IRQ_ENABLE(temp), &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800642 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700643
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300644 if (xhci->quirks & XHCI_NEC_HOST) {
645 struct xhci_command *command;
646 command = xhci_alloc_command(xhci, false, false, GFP_KERNEL);
647 if (!command)
648 return -ENOMEM;
649 xhci_queue_vendor_command(xhci, command, 0, 0, 0,
Sarah Sharp02386342010-05-24 13:25:28 -0700650 TRB_TYPE(TRB_NEC_GET_FW));
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300651 }
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300652 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
653 "Finished xhci_run for USB2 roothub");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700654 return 0;
655}
Andrew Bresticker436e8c72014-10-03 11:35:28 +0300656EXPORT_SYMBOL_GPL(xhci_run);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700657
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800658static void xhci_only_stop_hcd(struct usb_hcd *hcd)
659{
660 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
661
662 spin_lock_irq(&xhci->lock);
663 xhci_halt(xhci);
664
665 /* The shared_hcd is going to be deallocated shortly (the USB core only
666 * calls this function when allocation fails in usb_add_hcd(), or
667 * usb_remove_hcd() is called). So we need to unset xHCI's pointer.
668 */
669 xhci->shared_hcd = NULL;
670 spin_unlock_irq(&xhci->lock);
671}
672
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700673/*
674 * Stop xHCI driver.
675 *
676 * This function is called by the USB core when the HC driver is removed.
677 * Its opposite is xhci_run().
678 *
679 * Disable device contexts, disable IRQs, and quiesce the HC.
680 * Reset the HC, finish any completed transactions, and cleanup memory.
681 */
682void xhci_stop(struct usb_hcd *hcd)
683{
684 u32 temp;
685 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
686
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800687 if (!usb_hcd_is_primary_hcd(hcd)) {
688 xhci_only_stop_hcd(xhci->shared_hcd);
689 return;
690 }
691
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700692 spin_lock_irq(&xhci->lock);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800693 /* Make sure the xHC is halted for a USB3 roothub
694 * (xhci_stop() could be called as part of failed init).
695 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700696 xhci_halt(xhci);
697 xhci_reset(xhci);
698 spin_unlock_irq(&xhci->lock);
699
Zhang Rui40a9fb12010-12-17 13:17:04 -0800700 xhci_cleanup_msix(xhci);
701
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500702 /* Deleting Compliance Mode Recovery Timer */
703 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
Tony Camuso58b1d792013-04-05 14:27:07 -0400704 (!(xhci_all_ports_seen_u0(xhci)))) {
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500705 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300706 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
707 "%s: compliance mode recovery timer deleted",
Tony Camuso58b1d792013-04-05 14:27:07 -0400708 __func__);
709 }
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500710
Andiry Xuc41136b2011-03-22 17:08:14 +0800711 if (xhci->quirks & XHCI_AMD_PLL_FIX)
712 usb_amd_dev_put();
713
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300714 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
715 "// Disabling event ring interrupts");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200716 temp = readl(&xhci->op_regs->status);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200717 writel(temp & ~STS_EINT, &xhci->op_regs->status);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200718 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200719 writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800720 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700721
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300722 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "cleaning up memory");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700723 xhci_mem_cleanup(xhci);
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300724 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
725 "xhci_stop completed - status = %x",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200726 readl(&xhci->op_regs->status));
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700727}
728
729/*
730 * Shutdown HC (not bus-specific)
731 *
732 * This is called when the machine is rebooting or halting. We assume that the
733 * machine will be powered off, and the HC's internal state will be reset.
734 * Don't bother to free memory.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800735 *
736 * This will only ever be called with the main usb_hcd (the USB3 roothub).
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700737 */
738void xhci_shutdown(struct usb_hcd *hcd)
739{
740 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
741
Dan Carpenter052c7f92012-08-13 19:57:03 +0300742 if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
Sarah Sharpe95829f2012-07-23 18:59:30 +0300743 usb_disable_xhci_ports(to_pci_dev(hcd->self.controller));
744
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700745 spin_lock_irq(&xhci->lock);
746 xhci_halt(xhci);
Takashi Iwai638298d2013-09-12 08:11:06 +0200747 /* Workaround for spurious wakeups at shutdown with HSW */
748 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
749 xhci_reset(xhci);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700750 spin_unlock_irq(&xhci->lock);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700751
Zhang Rui40a9fb12010-12-17 13:17:04 -0800752 xhci_cleanup_msix(xhci);
753
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300754 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
755 "xhci_shutdown completed - status = %x",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200756 readl(&xhci->op_regs->status));
Takashi Iwai638298d2013-09-12 08:11:06 +0200757
758 /* Yet another workaround for spurious wakeups at shutdown with HSW */
759 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
760 pci_set_power_state(to_pci_dev(hcd->self.controller), PCI_D3hot);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700761}
762
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -0700763#ifdef CONFIG_PM
Andiry Xu5535b1d52010-10-14 07:23:06 -0700764static void xhci_save_registers(struct xhci_hcd *xhci)
765{
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200766 xhci->s3.command = readl(&xhci->op_regs->command);
767 xhci->s3.dev_nt = readl(&xhci->op_regs->dev_notification);
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800768 xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200769 xhci->s3.config_reg = readl(&xhci->op_regs->config_reg);
770 xhci->s3.erst_size = readl(&xhci->ir_set->erst_size);
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800771 xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
772 xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200773 xhci->s3.irq_pending = readl(&xhci->ir_set->irq_pending);
774 xhci->s3.irq_control = readl(&xhci->ir_set->irq_control);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700775}
776
777static void xhci_restore_registers(struct xhci_hcd *xhci)
778{
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200779 writel(xhci->s3.command, &xhci->op_regs->command);
780 writel(xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
Sarah Sharp477632d2014-01-29 14:02:00 -0800781 xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200782 writel(xhci->s3.config_reg, &xhci->op_regs->config_reg);
783 writel(xhci->s3.erst_size, &xhci->ir_set->erst_size);
Sarah Sharp477632d2014-01-29 14:02:00 -0800784 xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
785 xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200786 writel(xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
787 writel(xhci->s3.irq_control, &xhci->ir_set->irq_control);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700788}
789
Sarah Sharp89821322010-11-12 11:59:31 -0800790static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
791{
792 u64 val_64;
793
794 /* step 2: initialize command ring buffer */
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800795 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Sarah Sharp89821322010-11-12 11:59:31 -0800796 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
797 (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
798 xhci->cmd_ring->dequeue) &
799 (u64) ~CMD_RING_RSVD_BITS) |
800 xhci->cmd_ring->cycle_state;
Xenia Ragiadakoud195fcf2013-08-14 06:33:55 +0300801 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
802 "// Setting command ring address to 0x%llx",
Sarah Sharp89821322010-11-12 11:59:31 -0800803 (long unsigned long) val_64);
Sarah Sharp477632d2014-01-29 14:02:00 -0800804 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
Sarah Sharp89821322010-11-12 11:59:31 -0800805}
806
807/*
808 * The whole command ring must be cleared to zero when we suspend the host.
809 *
810 * The host doesn't save the command ring pointer in the suspend well, so we
811 * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
812 * aligned, because of the reserved bits in the command ring dequeue pointer
813 * register. Therefore, we can't just set the dequeue pointer back in the
814 * middle of the ring (TRBs are 16-byte aligned).
815 */
816static void xhci_clear_command_ring(struct xhci_hcd *xhci)
817{
818 struct xhci_ring *ring;
819 struct xhci_segment *seg;
820
821 ring = xhci->cmd_ring;
822 seg = ring->deq_seg;
823 do {
Andiry Xu158886c2011-11-30 16:37:41 +0800824 memset(seg->trbs, 0,
825 sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
826 seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
827 cpu_to_le32(~TRB_CYCLE);
Sarah Sharp89821322010-11-12 11:59:31 -0800828 seg = seg->next;
829 } while (seg != ring->deq_seg);
830
831 /* Reset the software enqueue and dequeue pointers */
832 ring->deq_seg = ring->first_seg;
833 ring->dequeue = ring->first_seg->trbs;
834 ring->enq_seg = ring->deq_seg;
835 ring->enqueue = ring->dequeue;
836
Andiry Xub008df62012-03-05 17:49:34 +0800837 ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
Sarah Sharp89821322010-11-12 11:59:31 -0800838 /*
839 * Ring is now zeroed, so the HW should look for change of ownership
840 * when the cycle bit is set to 1.
841 */
842 ring->cycle_state = 1;
843
844 /*
845 * Reset the hardware dequeue pointer.
846 * Yes, this will need to be re-written after resume, but we're paranoid
847 * and want to make sure the hardware doesn't access bogus memory
848 * because, say, the BIOS or an SMI started the host without changing
849 * the command ring pointers.
850 */
851 xhci_set_cmd_ring_deq(xhci);
852}
853
Andiry Xu5535b1d52010-10-14 07:23:06 -0700854/*
855 * Stop HC (not bus-specific)
856 *
857 * This is called when the machine transition into S3/S4 mode.
858 *
859 */
860int xhci_suspend(struct xhci_hcd *xhci)
861{
862 int rc = 0;
Oliver Neukum455f5892013-09-30 15:50:54 +0200863 unsigned int delay = XHCI_MAX_HALT_USEC;
Andiry Xu5535b1d52010-10-14 07:23:06 -0700864 struct usb_hcd *hcd = xhci_to_hcd(xhci);
865 u32 command;
866
Felipe Balbi77b84762012-10-19 10:55:16 +0300867 if (hcd->state != HC_STATE_SUSPENDED ||
868 xhci->shared_hcd->state != HC_STATE_SUSPENDED)
869 return -EINVAL;
870
Sarah Sharpc52804a2012-11-27 12:30:23 -0800871 /* Don't poll the roothubs on bus suspend. */
872 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
873 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
874 del_timer_sync(&hcd->rh_timer);
Al Cooper14e61a12014-08-20 16:41:57 +0300875 clear_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
876 del_timer_sync(&xhci->shared_hcd->rh_timer);
Sarah Sharpc52804a2012-11-27 12:30:23 -0800877
Andiry Xu5535b1d52010-10-14 07:23:06 -0700878 spin_lock_irq(&xhci->lock);
879 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
Sarah Sharpb32093792011-03-07 11:24:07 -0800880 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700881 /* step 1: stop endpoint */
882 /* skipped assuming that port suspend has done */
883
884 /* step 2: clear Run/Stop bit */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200885 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700886 command &= ~CMD_RUN;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200887 writel(command, &xhci->op_regs->command);
Oliver Neukum455f5892013-09-30 15:50:54 +0200888
889 /* Some chips from Fresco Logic need an extraordinary delay */
890 delay *= (xhci->quirks & XHCI_SLOW_SUSPEND) ? 10 : 1;
891
Sarah Sharp2611bd182012-10-25 13:27:51 -0700892 if (xhci_handshake(xhci, &xhci->op_regs->status,
Oliver Neukum455f5892013-09-30 15:50:54 +0200893 STS_HALT, STS_HALT, delay)) {
Andiry Xu5535b1d52010-10-14 07:23:06 -0700894 xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
895 spin_unlock_irq(&xhci->lock);
896 return -ETIMEDOUT;
897 }
Sarah Sharp89821322010-11-12 11:59:31 -0800898 xhci_clear_command_ring(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700899
900 /* step 3: save registers */
901 xhci_save_registers(xhci);
902
903 /* step 4: set CSS flag */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200904 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700905 command |= CMD_CSS;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200906 writel(command, &xhci->op_regs->command);
Sarah Sharp2611bd182012-10-25 13:27:51 -0700907 if (xhci_handshake(xhci, &xhci->op_regs->status,
908 STS_SAVE, 0, 10 * 1000)) {
Andiry Xu622eb782012-06-13 10:51:57 +0800909 xhci_warn(xhci, "WARN: xHC save state timeout\n");
Andiry Xu5535b1d52010-10-14 07:23:06 -0700910 spin_unlock_irq(&xhci->lock);
911 return -ETIMEDOUT;
912 }
Andiry Xu5535b1d52010-10-14 07:23:06 -0700913 spin_unlock_irq(&xhci->lock);
914
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500915 /*
916 * Deleting Compliance Mode Recovery Timer because the xHCI Host
917 * is about to be suspended.
918 */
919 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
920 (!(xhci_all_ports_seen_u0(xhci)))) {
921 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300922 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
923 "%s: compliance mode recovery timer deleted",
Tony Camuso58b1d792013-04-05 14:27:07 -0400924 __func__);
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500925 }
926
Andiry Xu00292272010-12-27 17:39:02 +0800927 /* step 5: remove core well power */
928 /* synchronize irq when using MSI-X */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700929 xhci_msix_sync_irqs(xhci);
Andiry Xu00292272010-12-27 17:39:02 +0800930
Andiry Xu5535b1d52010-10-14 07:23:06 -0700931 return rc;
932}
Andrew Bresticker436e8c72014-10-03 11:35:28 +0300933EXPORT_SYMBOL_GPL(xhci_suspend);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700934
935/*
936 * start xHC (not bus-specific)
937 *
938 * This is called when the machine transition from S3/S4 mode.
939 *
940 */
941int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
942{
Wang, Yud6236f62014-06-24 17:14:44 +0300943 u32 command, temp = 0, status;
Andiry Xu5535b1d52010-10-14 07:23:06 -0700944 struct usb_hcd *hcd = xhci_to_hcd(xhci);
Sarah Sharp65b22f92010-12-17 12:35:05 -0800945 struct usb_hcd *secondary_hcd;
Alan Sternf69e31202011-11-03 11:37:10 -0400946 int retval = 0;
Tony Camuso77df9e02013-02-21 16:11:27 -0500947 bool comp_timer_running = false;
Andiry Xu5535b1d52010-10-14 07:23:06 -0700948
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800949 /* Wait a bit if either of the roothubs need to settle from the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300950 * transition into bus suspend.
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800951 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800952 if (time_before(jiffies, xhci->bus_state[0].next_statechange) ||
953 time_before(jiffies,
954 xhci->bus_state[1].next_statechange))
Andiry Xu5535b1d52010-10-14 07:23:06 -0700955 msleep(100);
956
Alan Sternf69e31202011-11-03 11:37:10 -0400957 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
958 set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
959
Andiry Xu5535b1d52010-10-14 07:23:06 -0700960 spin_lock_irq(&xhci->lock);
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200961 if (xhci->quirks & XHCI_RESET_ON_RESUME)
962 hibernated = true;
Andiry Xu5535b1d52010-10-14 07:23:06 -0700963
964 if (!hibernated) {
965 /* step 1: restore register */
966 xhci_restore_registers(xhci);
967 /* step 2: initialize command ring buffer */
Sarah Sharp89821322010-11-12 11:59:31 -0800968 xhci_set_cmd_ring_deq(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700969 /* step 3: restore state and start state*/
970 /* step 3: set CRS flag */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200971 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700972 command |= CMD_CRS;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200973 writel(command, &xhci->op_regs->command);
Sarah Sharp2611bd182012-10-25 13:27:51 -0700974 if (xhci_handshake(xhci, &xhci->op_regs->status,
Andiry Xu622eb782012-06-13 10:51:57 +0800975 STS_RESTORE, 0, 10 * 1000)) {
976 xhci_warn(xhci, "WARN: xHC restore state timeout\n");
Andiry Xu5535b1d52010-10-14 07:23:06 -0700977 spin_unlock_irq(&xhci->lock);
978 return -ETIMEDOUT;
979 }
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200980 temp = readl(&xhci->op_regs->status);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700981 }
982
983 /* If restore operation fails, re-initialize the HC during resume */
984 if ((temp & STS_SRE) || hibernated) {
Tony Camuso77df9e02013-02-21 16:11:27 -0500985
986 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
987 !(xhci_all_ports_seen_u0(xhci))) {
988 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300989 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
990 "Compliance Mode Recovery Timer deleted!");
Tony Camuso77df9e02013-02-21 16:11:27 -0500991 }
992
Sarah Sharpfedd3832011-04-12 17:43:19 -0700993 /* Let the USB core know _both_ roothubs lost power. */
994 usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
995 usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700996
997 xhci_dbg(xhci, "Stop HCD\n");
998 xhci_halt(xhci);
999 xhci_reset(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001000 spin_unlock_irq(&xhci->lock);
Andiry Xu00292272010-12-27 17:39:02 +08001001 xhci_cleanup_msix(xhci);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001002
Andiry Xu5535b1d52010-10-14 07:23:06 -07001003 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001004 temp = readl(&xhci->op_regs->status);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001005 writel(temp & ~STS_EINT, &xhci->op_regs->status);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001006 temp = readl(&xhci->ir_set->irq_pending);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001007 writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -08001008 xhci_print_ir_set(xhci, 0);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001009
1010 xhci_dbg(xhci, "cleaning up memory\n");
1011 xhci_mem_cleanup(xhci);
1012 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001013 readl(&xhci->op_regs->status));
Andiry Xu5535b1d52010-10-14 07:23:06 -07001014
Sarah Sharp65b22f92010-12-17 12:35:05 -08001015 /* USB core calls the PCI reinit and start functions twice:
1016 * first with the primary HCD, and then with the secondary HCD.
1017 * If we don't do the same, the host will never be started.
1018 */
1019 if (!usb_hcd_is_primary_hcd(hcd))
1020 secondary_hcd = hcd;
1021 else
1022 secondary_hcd = xhci->shared_hcd;
1023
1024 xhci_dbg(xhci, "Initialize the xhci_hcd\n");
1025 retval = xhci_init(hcd->primary_hcd);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001026 if (retval)
1027 return retval;
Tony Camuso77df9e02013-02-21 16:11:27 -05001028 comp_timer_running = true;
1029
Sarah Sharp65b22f92010-12-17 12:35:05 -08001030 xhci_dbg(xhci, "Start the primary HCD\n");
1031 retval = xhci_run(hcd->primary_hcd);
Sarah Sharpb32093792011-03-07 11:24:07 -08001032 if (!retval) {
Alan Sternf69e31202011-11-03 11:37:10 -04001033 xhci_dbg(xhci, "Start the secondary HCD\n");
1034 retval = xhci_run(secondary_hcd);
Sarah Sharpb32093792011-03-07 11:24:07 -08001035 }
Andiry Xu5535b1d52010-10-14 07:23:06 -07001036 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharpb32093792011-03-07 11:24:07 -08001037 xhci->shared_hcd->state = HC_STATE_SUSPENDED;
Alan Sternf69e31202011-11-03 11:37:10 -04001038 goto done;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001039 }
1040
Andiry Xu5535b1d52010-10-14 07:23:06 -07001041 /* step 4: set Run/Stop bit */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001042 command = readl(&xhci->op_regs->command);
Andiry Xu5535b1d52010-10-14 07:23:06 -07001043 command |= CMD_RUN;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001044 writel(command, &xhci->op_regs->command);
Sarah Sharp2611bd182012-10-25 13:27:51 -07001045 xhci_handshake(xhci, &xhci->op_regs->status, STS_HALT,
Andiry Xu5535b1d52010-10-14 07:23:06 -07001046 0, 250 * 1000);
1047
1048 /* step 5: walk topology and initialize portsc,
1049 * portpmsc and portli
1050 */
1051 /* this is done in bus_resume */
1052
1053 /* step 6: restart each of the previously
1054 * Running endpoints by ringing their doorbells
1055 */
1056
Andiry Xu5535b1d52010-10-14 07:23:06 -07001057 spin_unlock_irq(&xhci->lock);
Alan Sternf69e31202011-11-03 11:37:10 -04001058
1059 done:
1060 if (retval == 0) {
Wang, Yud6236f62014-06-24 17:14:44 +03001061 /* Resume root hubs only when have pending events. */
1062 status = readl(&xhci->op_regs->status);
1063 if (status & STS_EINT) {
1064 usb_hcd_resume_root_hub(hcd);
1065 usb_hcd_resume_root_hub(xhci->shared_hcd);
1066 }
Alan Sternf69e31202011-11-03 11:37:10 -04001067 }
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001068
1069 /*
1070 * If system is subject to the Quirk, Compliance Mode Timer needs to
1071 * be re-initialized Always after a system resume. Ports are subject
1072 * to suffer the Compliance Mode issue again. It doesn't matter if
1073 * ports have entered previously to U0 before system's suspension.
1074 */
Tony Camuso77df9e02013-02-21 16:11:27 -05001075 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) && !comp_timer_running)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001076 compliance_mode_recovery_timer_init(xhci);
1077
Sarah Sharpc52804a2012-11-27 12:30:23 -08001078 /* Re-enable port polling. */
1079 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1080 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1081 usb_hcd_poll_rh_status(hcd);
Al Cooper14e61a12014-08-20 16:41:57 +03001082 set_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
1083 usb_hcd_poll_rh_status(xhci->shared_hcd);
Sarah Sharpc52804a2012-11-27 12:30:23 -08001084
Alan Sternf69e31202011-11-03 11:37:10 -04001085 return retval;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001086}
Andrew Bresticker436e8c72014-10-03 11:35:28 +03001087EXPORT_SYMBOL_GPL(xhci_resume);
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -07001088#endif /* CONFIG_PM */
1089
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001090/*-------------------------------------------------------------------------*/
1091
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001092/**
1093 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
1094 * HCDs. Find the index for an endpoint given its descriptor. Use the return
1095 * value to right shift 1 for the bitmask.
1096 *
1097 * Index = (epnum * 2) + direction - 1,
1098 * where direction = 0 for OUT, 1 for IN.
1099 * For control endpoints, the IN index is used (OUT index is unused), so
1100 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
1101 */
1102unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
1103{
1104 unsigned int index;
1105 if (usb_endpoint_xfer_control(desc))
1106 index = (unsigned int) (usb_endpoint_num(desc)*2);
1107 else
1108 index = (unsigned int) (usb_endpoint_num(desc)*2) +
1109 (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
1110 return index;
1111}
1112
Julius Werner01c5f442013-04-15 15:55:04 -07001113/* The reverse operation to xhci_get_endpoint_index. Calculate the USB endpoint
1114 * address from the XHCI endpoint index.
1115 */
1116unsigned int xhci_get_endpoint_address(unsigned int ep_index)
1117{
1118 unsigned int number = DIV_ROUND_UP(ep_index, 2);
1119 unsigned int direction = ep_index % 2 ? USB_DIR_OUT : USB_DIR_IN;
1120 return direction | number;
1121}
1122
Sarah Sharpf94e01862009-04-27 19:58:38 -07001123/* Find the flag for this endpoint (for use in the control context). Use the
1124 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1125 * bit 1, etc.
1126 */
1127unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
1128{
1129 return 1 << (xhci_get_endpoint_index(desc) + 1);
1130}
1131
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001132/* Find the flag for this endpoint (for use in the control context). Use the
1133 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1134 * bit 1, etc.
1135 */
1136unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
1137{
1138 return 1 << (ep_index + 1);
1139}
1140
Sarah Sharpf94e01862009-04-27 19:58:38 -07001141/* Compute the last valid endpoint context index. Basically, this is the
1142 * endpoint index plus one. For slot contexts with more than valid endpoint,
1143 * we find the most significant bit set in the added contexts flags.
1144 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
1145 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
1146 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001147unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001148{
1149 return fls(added_ctxs) - 1;
1150}
1151
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001152/* Returns 1 if the arguments are OK;
1153 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
1154 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -08001155static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
Andiry Xu64927732010-10-14 07:22:45 -07001156 struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
1157 const char *func) {
1158 struct xhci_hcd *xhci;
1159 struct xhci_virt_device *virt_dev;
1160
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001161 if (!hcd || (check_ep && !ep) || !udev) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001162 pr_debug("xHCI %s called with invalid args\n", func);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001163 return -EINVAL;
1164 }
1165 if (!udev->parent) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001166 pr_debug("xHCI %s called for root hub\n", func);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001167 return 0;
1168 }
Andiry Xu64927732010-10-14 07:22:45 -07001169
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001170 xhci = hcd_to_xhci(hcd);
Andiry Xu64927732010-10-14 07:22:45 -07001171 if (check_virt_dev) {
sifram.rajas@gmail.com73ddc242011-09-02 11:06:00 -07001172 if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001173 xhci_dbg(xhci, "xHCI %s called with unaddressed device\n",
1174 func);
Andiry Xu64927732010-10-14 07:22:45 -07001175 return -EINVAL;
1176 }
1177
1178 virt_dev = xhci->devs[udev->slot_id];
1179 if (virt_dev->udev != udev) {
Xenia Ragiadakou5c1127d2013-07-02 17:49:26 +03001180 xhci_dbg(xhci, "xHCI %s called with udev and "
Andiry Xu64927732010-10-14 07:22:45 -07001181 "virt_dev does not match\n", func);
1182 return -EINVAL;
1183 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001184 }
Andiry Xu64927732010-10-14 07:22:45 -07001185
Sarah Sharp203a8662013-07-24 10:27:13 -07001186 if (xhci->xhc_state & XHCI_STATE_HALTED)
1187 return -ENODEV;
1188
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001189 return 1;
1190}
1191
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001192static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001193 struct usb_device *udev, struct xhci_command *command,
1194 bool ctx_change, bool must_succeed);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001195
1196/*
1197 * Full speed devices may have a max packet size greater than 8 bytes, but the
1198 * USB core doesn't know that until it reads the first 8 bytes of the
1199 * descriptor. If the usb_device's max packet size changes after that point,
1200 * we need to issue an evaluate context command and wait on it.
1201 */
1202static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
1203 unsigned int ep_index, struct urb *urb)
1204{
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001205 struct xhci_container_ctx *out_ctx;
1206 struct xhci_input_control_ctx *ctrl_ctx;
1207 struct xhci_ep_ctx *ep_ctx;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001208 struct xhci_command *command;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001209 int max_packet_size;
1210 int hw_max_packet_size;
1211 int ret = 0;
1212
1213 out_ctx = xhci->devs[slot_id]->out_ctx;
1214 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001215 hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07001216 max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001217 if (hw_max_packet_size != max_packet_size) {
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001218 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1219 "Max Packet Size for ep 0 changed.");
1220 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1221 "Max packet size in usb_device = %d",
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001222 max_packet_size);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001223 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1224 "Max packet size in xHCI HW = %d",
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001225 hw_max_packet_size);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001226 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1227 "Issuing evaluate context command.");
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001228
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001229 /* Set up the input context flags for the command */
1230 /* FIXME: This won't work if a non-default control endpoint
1231 * changes max packet sizes.
1232 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001233
1234 command = xhci_alloc_command(xhci, false, true, GFP_KERNEL);
1235 if (!command)
1236 return -ENOMEM;
1237
1238 command->in_ctx = xhci->devs[slot_id]->in_ctx;
1239 ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001240 if (!ctrl_ctx) {
1241 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1242 __func__);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001243 ret = -ENOMEM;
1244 goto command_cleanup;
Sarah Sharp92f8e762013-04-23 17:11:14 -07001245 }
1246 /* Set up the modified control endpoint 0 */
1247 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
1248 xhci->devs[slot_id]->out_ctx, ep_index);
1249
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001250 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001251 ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
1252 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
1253
Matt Evans28ccd292011-03-29 13:40:46 +11001254 ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001255 ctrl_ctx->drop_flags = 0;
1256
1257 xhci_dbg(xhci, "Slot %d input context\n", slot_id);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001258 xhci_dbg_ctx(xhci, command->in_ctx, ep_index);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001259 xhci_dbg(xhci, "Slot %d output context\n", slot_id);
1260 xhci_dbg_ctx(xhci, out_ctx, ep_index);
1261
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001262 ret = xhci_configure_endpoint(xhci, urb->dev, command,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001263 true, false);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001264
1265 /* Clean up the input context for later use by bandwidth
1266 * functions.
1267 */
Matt Evans28ccd292011-03-29 13:40:46 +11001268 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001269command_cleanup:
1270 kfree(command->completion);
1271 kfree(command);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001272 }
1273 return ret;
1274}
1275
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001276/*
1277 * non-error returns are a promise to giveback() the urb later
1278 * we drop ownership so next owner (or urb unlink) can get it
1279 */
1280int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
1281{
1282 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Andiry Xu2ffdea22011-09-02 11:05:57 -07001283 struct xhci_td *buffer;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001284 unsigned long flags;
1285 int ret = 0;
1286 unsigned int slot_id, ep_index;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001287 struct urb_priv *urb_priv;
1288 int size, i;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001289
Andiry Xu64927732010-10-14 07:22:45 -07001290 if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
1291 true, true, __func__) <= 0)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001292 return -EINVAL;
1293
1294 slot_id = urb->dev->slot_id;
1295 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001296
Alan Stern541c7d42010-06-22 16:39:10 -04001297 if (!HCD_HW_ACCESSIBLE(hcd)) {
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001298 if (!in_interrupt())
1299 xhci_dbg(xhci, "urb submitted during PCI suspend\n");
1300 ret = -ESHUTDOWN;
1301 goto exit;
1302 }
Andiry Xu8e51adc2010-07-22 15:23:31 -07001303
1304 if (usb_endpoint_xfer_isoc(&urb->ep->desc))
1305 size = urb->number_of_packets;
1306 else
1307 size = 1;
1308
1309 urb_priv = kzalloc(sizeof(struct urb_priv) +
1310 size * sizeof(struct xhci_td *), mem_flags);
1311 if (!urb_priv)
1312 return -ENOMEM;
1313
Andiry Xu2ffdea22011-09-02 11:05:57 -07001314 buffer = kzalloc(size * sizeof(struct xhci_td), mem_flags);
1315 if (!buffer) {
1316 kfree(urb_priv);
1317 return -ENOMEM;
1318 }
1319
Andiry Xu8e51adc2010-07-22 15:23:31 -07001320 for (i = 0; i < size; i++) {
Andiry Xu2ffdea22011-09-02 11:05:57 -07001321 urb_priv->td[i] = buffer;
1322 buffer++;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001323 }
1324
1325 urb_priv->length = size;
1326 urb_priv->td_cnt = 0;
1327 urb->hcpriv = urb_priv;
1328
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001329 if (usb_endpoint_xfer_control(&urb->ep->desc)) {
1330 /* Check to see if the max packet size for the default control
1331 * endpoint changed during FS device enumeration
1332 */
1333 if (urb->dev->speed == USB_SPEED_FULL) {
1334 ret = xhci_check_maxpacket(xhci, slot_id,
1335 ep_index, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001336 if (ret < 0) {
1337 xhci_urb_free_priv(xhci, urb_priv);
1338 urb->hcpriv = NULL;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001339 return ret;
Sarah Sharpd13565c2011-07-22 14:34:34 -07001340 }
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001341 }
1342
Sarah Sharpb11069f2009-07-27 12:03:23 -07001343 /* We have a spinlock and interrupts disabled, so we must pass
1344 * atomic context to this function, which may allocate memory.
1345 */
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001346 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001347 if (xhci->xhc_state & XHCI_STATE_DYING)
1348 goto dying;
Sarah Sharpb11069f2009-07-27 12:03:23 -07001349 ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
Sarah Sharp23e3be12009-04-29 19:05:20 -07001350 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001351 if (ret)
1352 goto free_priv;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001353 spin_unlock_irqrestore(&xhci->lock, flags);
1354 } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
1355 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001356 if (xhci->xhc_state & XHCI_STATE_DYING)
1357 goto dying;
Sarah Sharp8df75f42010-04-02 15:34:16 -07001358 if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1359 EP_GETTING_STREAMS) {
1360 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1361 "is transitioning to using streams.\n");
1362 ret = -EINVAL;
1363 } else if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1364 EP_GETTING_NO_STREAMS) {
1365 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1366 "is transitioning to "
1367 "not having streams.\n");
1368 ret = -EINVAL;
1369 } else {
1370 ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
1371 slot_id, ep_index);
1372 }
Sarah Sharpd13565c2011-07-22 14:34:34 -07001373 if (ret)
1374 goto free_priv;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001375 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp624defa2009-09-02 12:14:28 -07001376 } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
1377 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001378 if (xhci->xhc_state & XHCI_STATE_DYING)
1379 goto dying;
Sarah Sharp624defa2009-09-02 12:14:28 -07001380 ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
1381 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001382 if (ret)
1383 goto free_priv;
Sarah Sharp624defa2009-09-02 12:14:28 -07001384 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001385 } else {
Andiry Xu787f4e52010-07-22 15:23:52 -07001386 spin_lock_irqsave(&xhci->lock, flags);
1387 if (xhci->xhc_state & XHCI_STATE_DYING)
1388 goto dying;
1389 ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
1390 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001391 if (ret)
1392 goto free_priv;
Andiry Xu787f4e52010-07-22 15:23:52 -07001393 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001394 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001395exit:
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001396 return ret;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001397dying:
1398 xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for "
1399 "non-responsive xHCI host.\n",
1400 urb->ep->desc.bEndpointAddress, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001401 ret = -ESHUTDOWN;
1402free_priv:
1403 xhci_urb_free_priv(xhci, urb_priv);
1404 urb->hcpriv = NULL;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001405 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001406 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001407}
1408
Sarah Sharp021bff92010-07-29 22:12:20 -07001409/* Get the right ring for the given URB.
1410 * If the endpoint supports streams, boundary check the URB's stream ID.
1411 * If the endpoint doesn't support streams, return the singular endpoint ring.
1412 */
1413static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
1414 struct urb *urb)
1415{
1416 unsigned int slot_id;
1417 unsigned int ep_index;
1418 unsigned int stream_id;
1419 struct xhci_virt_ep *ep;
1420
1421 slot_id = urb->dev->slot_id;
1422 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1423 stream_id = urb->stream_id;
1424 ep = &xhci->devs[slot_id]->eps[ep_index];
1425 /* Common case: no streams */
1426 if (!(ep->ep_state & EP_HAS_STREAMS))
1427 return ep->ring;
1428
1429 if (stream_id == 0) {
1430 xhci_warn(xhci,
1431 "WARN: Slot ID %u, ep index %u has streams, "
1432 "but URB has no stream ID.\n",
1433 slot_id, ep_index);
1434 return NULL;
1435 }
1436
1437 if (stream_id < ep->stream_info->num_streams)
1438 return ep->stream_info->stream_rings[stream_id];
1439
1440 xhci_warn(xhci,
1441 "WARN: Slot ID %u, ep index %u has "
1442 "stream IDs 1 to %u allocated, "
1443 "but stream ID %u is requested.\n",
1444 slot_id, ep_index,
1445 ep->stream_info->num_streams - 1,
1446 stream_id);
1447 return NULL;
1448}
1449
Sarah Sharpae636742009-04-29 19:02:31 -07001450/*
1451 * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
1452 * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
1453 * should pick up where it left off in the TD, unless a Set Transfer Ring
1454 * Dequeue Pointer is issued.
1455 *
1456 * The TRBs that make up the buffers for the canceled URB will be "removed" from
1457 * the ring. Since the ring is a contiguous structure, they can't be physically
1458 * removed. Instead, there are two options:
1459 *
1460 * 1) If the HC is in the middle of processing the URB to be canceled, we
1461 * simply move the ring's dequeue pointer past those TRBs using the Set
1462 * Transfer Ring Dequeue Pointer command. This will be the common case,
1463 * when drivers timeout on the last submitted URB and attempt to cancel.
1464 *
1465 * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
1466 * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
1467 * HC will need to invalidate the any TRBs it has cached after the stop
1468 * endpoint command, as noted in the xHCI 0.95 errata.
1469 *
1470 * 3) The TD may have completed by the time the Stop Endpoint Command
1471 * completes, so software needs to handle that case too.
1472 *
1473 * This function should protect against the TD enqueueing code ringing the
1474 * doorbell while this code is waiting for a Stop Endpoint command to complete.
1475 * It also needs to account for multiple cancellations on happening at the same
1476 * time for the same endpoint.
1477 *
1478 * Note that this function can be called in any context, or so says
1479 * usb_hcd_unlink_urb()
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001480 */
1481int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1482{
Sarah Sharpae636742009-04-29 19:02:31 -07001483 unsigned long flags;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001484 int ret, i;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001485 u32 temp;
Sarah Sharpae636742009-04-29 19:02:31 -07001486 struct xhci_hcd *xhci;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001487 struct urb_priv *urb_priv;
Sarah Sharpae636742009-04-29 19:02:31 -07001488 struct xhci_td *td;
1489 unsigned int ep_index;
1490 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001491 struct xhci_virt_ep *ep;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001492 struct xhci_command *command;
Sarah Sharpae636742009-04-29 19:02:31 -07001493
1494 xhci = hcd_to_xhci(hcd);
1495 spin_lock_irqsave(&xhci->lock, flags);
1496 /* Make sure the URB hasn't completed or been unlinked already */
1497 ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1498 if (ret || !urb->hcpriv)
1499 goto done;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001500 temp = readl(&xhci->op_regs->status);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -08001501 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_HALTED)) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001502 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1503 "HW died, freeing TD.");
Andiry Xu8e51adc2010-07-22 15:23:31 -07001504 urb_priv = urb->hcpriv;
Sarah Sharp585df1d2011-08-02 15:43:40 -07001505 for (i = urb_priv->td_cnt; i < urb_priv->length; i++) {
1506 td = urb_priv->td[i];
1507 if (!list_empty(&td->td_list))
1508 list_del_init(&td->td_list);
1509 if (!list_empty(&td->cancelled_td_list))
1510 list_del_init(&td->cancelled_td_list);
1511 }
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001512
1513 usb_hcd_unlink_urb_from_ep(hcd, urb);
1514 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp214f76f2010-10-26 11:22:02 -07001515 usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
Andiry Xu8e51adc2010-07-22 15:23:31 -07001516 xhci_urb_free_priv(xhci, urb_priv);
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001517 return ret;
1518 }
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001519 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
1520 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001521 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1522 "Ep 0x%x: URB %p to be canceled on "
1523 "non-responsive xHCI host.",
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001524 urb->ep->desc.bEndpointAddress, urb);
1525 /* Let the stop endpoint command watchdog timer (which set this
1526 * state) finish cleaning up the endpoint TD lists. We must
1527 * have caught it in the middle of dropping a lock and giving
1528 * back an URB.
1529 */
1530 goto done;
1531 }
Sarah Sharpae636742009-04-29 19:02:31 -07001532
Sarah Sharpae636742009-04-29 19:02:31 -07001533 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001534 ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001535 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
1536 if (!ep_ring) {
1537 ret = -EINVAL;
1538 goto done;
1539 }
1540
Andiry Xu8e51adc2010-07-22 15:23:31 -07001541 urb_priv = urb->hcpriv;
Sarah Sharp79688ac2011-12-19 16:56:04 -08001542 i = urb_priv->td_cnt;
1543 if (i < urb_priv->length)
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001544 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1545 "Cancel URB %p, dev %s, ep 0x%x, "
1546 "starting at offset 0x%llx",
Sarah Sharp79688ac2011-12-19 16:56:04 -08001547 urb, urb->dev->devpath,
1548 urb->ep->desc.bEndpointAddress,
1549 (unsigned long long) xhci_trb_virt_to_dma(
1550 urb_priv->td[i]->start_seg,
1551 urb_priv->td[i]->first_trb));
Andiry Xu8e51adc2010-07-22 15:23:31 -07001552
Sarah Sharp79688ac2011-12-19 16:56:04 -08001553 for (; i < urb_priv->length; i++) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001554 td = urb_priv->td[i];
1555 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
1556 }
1557
Sarah Sharpae636742009-04-29 19:02:31 -07001558 /* Queue a stop endpoint command, but only if this is
1559 * the first cancellation to be handled.
1560 */
Sarah Sharp678539c2009-10-27 10:55:52 -07001561 if (!(ep->ep_state & EP_HALT_PENDING)) {
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001562 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
Hans de Goedea0ee6192014-07-25 22:01:21 +02001563 if (!command) {
1564 ret = -ENOMEM;
1565 goto done;
1566 }
Sarah Sharp678539c2009-10-27 10:55:52 -07001567 ep->ep_state |= EP_HALT_PENDING;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001568 ep->stop_cmds_pending++;
1569 ep->stop_cmd_timer.expires = jiffies +
1570 XHCI_STOP_EP_CMD_TIMEOUT * HZ;
1571 add_timer(&ep->stop_cmd_timer);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001572 xhci_queue_stop_endpoint(xhci, command, urb->dev->slot_id,
1573 ep_index, 0);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001574 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -07001575 }
1576done:
1577 spin_unlock_irqrestore(&xhci->lock, flags);
1578 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001579}
1580
Sarah Sharpf94e01862009-04-27 19:58:38 -07001581/* Drop an endpoint from a new bandwidth configuration for this device.
1582 * Only one call to this function is allowed per endpoint before
1583 * check_bandwidth() or reset_bandwidth() must be called.
1584 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1585 * add the endpoint to the schedule with possibly new parameters denoted by a
1586 * different endpoint descriptor in usb_host_endpoint.
1587 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1588 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001589 *
1590 * The USB core will not allow URBs to be queued to an endpoint that is being
1591 * disabled, so there's no need for mutual exclusion to protect
1592 * the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001593 */
1594int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1595 struct usb_host_endpoint *ep)
1596{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001597 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001598 struct xhci_container_ctx *in_ctx, *out_ctx;
1599 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001600 unsigned int ep_index;
1601 struct xhci_ep_ctx *ep_ctx;
1602 u32 drop_flag;
Julius Wernerd6759132014-06-24 17:14:42 +03001603 u32 new_add_flags, new_drop_flags;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001604 int ret;
1605
Andiry Xu64927732010-10-14 07:22:45 -07001606 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001607 if (ret <= 0)
1608 return ret;
1609 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001610 if (xhci->xhc_state & XHCI_STATE_DYING)
1611 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001612
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001613 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001614 drop_flag = xhci_get_endpoint_flag(&ep->desc);
1615 if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
1616 xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
1617 __func__, drop_flag);
1618 return 0;
1619 }
1620
Sarah Sharpf94e01862009-04-27 19:58:38 -07001621 in_ctx = xhci->devs[udev->slot_id]->in_ctx;
John Yound115b042009-07-27 12:05:15 -07001622 out_ctx = xhci->devs[udev->slot_id]->out_ctx;
1623 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001624 if (!ctrl_ctx) {
1625 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1626 __func__);
1627 return 0;
1628 }
1629
Sarah Sharpf94e01862009-04-27 19:58:38 -07001630 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001631 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001632 /* If the HC already knows the endpoint is disabled,
1633 * or the HCD has noted it is disabled, ignore this request
1634 */
Matt Evansf5960b62011-06-01 10:22:55 +10001635 if (((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1636 cpu_to_le32(EP_STATE_DISABLED)) ||
Matt Evans28ccd292011-03-29 13:40:46 +11001637 le32_to_cpu(ctrl_ctx->drop_flags) &
1638 xhci_get_endpoint_flag(&ep->desc)) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001639 xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
1640 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001641 return 0;
1642 }
1643
Matt Evans28ccd292011-03-29 13:40:46 +11001644 ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
1645 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001646
Matt Evans28ccd292011-03-29 13:40:46 +11001647 ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
1648 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001649
Sarah Sharpf94e01862009-04-27 19:58:38 -07001650 xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
1651
Julius Wernerd6759132014-06-24 17:14:42 +03001652 xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
Sarah Sharpf94e01862009-04-27 19:58:38 -07001653 (unsigned int) ep->desc.bEndpointAddress,
1654 udev->slot_id,
1655 (unsigned int) new_drop_flags,
Julius Wernerd6759132014-06-24 17:14:42 +03001656 (unsigned int) new_add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001657 return 0;
1658}
1659
1660/* Add an endpoint to a new possible bandwidth configuration for this device.
1661 * Only one call to this function is allowed per endpoint before
1662 * check_bandwidth() or reset_bandwidth() must be called.
1663 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1664 * add the endpoint to the schedule with possibly new parameters denoted by a
1665 * different endpoint descriptor in usb_host_endpoint.
1666 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1667 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001668 *
1669 * The USB core will not allow URBs to be queued to an endpoint until the
1670 * configuration or alt setting is installed in the device, so there's no need
1671 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001672 */
1673int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1674 struct usb_host_endpoint *ep)
1675{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001676 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001677 struct xhci_container_ctx *in_ctx, *out_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001678 unsigned int ep_index;
John Yound115b042009-07-27 12:05:15 -07001679 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001680 u32 added_ctxs;
Julius Wernerd6759132014-06-24 17:14:42 +03001681 u32 new_add_flags, new_drop_flags;
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001682 struct xhci_virt_device *virt_dev;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001683 int ret = 0;
1684
Andiry Xu64927732010-10-14 07:22:45 -07001685 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001686 if (ret <= 0) {
1687 /* So we won't queue a reset ep command for a root hub */
1688 ep->hcpriv = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001689 return ret;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001690 }
Sarah Sharpf94e01862009-04-27 19:58:38 -07001691 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001692 if (xhci->xhc_state & XHCI_STATE_DYING)
1693 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001694
1695 added_ctxs = xhci_get_endpoint_flag(&ep->desc);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001696 if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
1697 /* FIXME when we have to issue an evaluate endpoint command to
1698 * deal with ep0 max packet size changing once we get the
1699 * descriptors
1700 */
1701 xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
1702 __func__, added_ctxs);
1703 return 0;
1704 }
1705
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001706 virt_dev = xhci->devs[udev->slot_id];
1707 in_ctx = virt_dev->in_ctx;
1708 out_ctx = virt_dev->out_ctx;
John Yound115b042009-07-27 12:05:15 -07001709 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001710 if (!ctrl_ctx) {
1711 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1712 __func__);
1713 return 0;
1714 }
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001715
Sarah Sharp92f8e762013-04-23 17:11:14 -07001716 ep_index = xhci_get_endpoint_index(&ep->desc);
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001717 /* If this endpoint is already in use, and the upper layers are trying
1718 * to add it again without dropping it, reject the addition.
1719 */
1720 if (virt_dev->eps[ep_index].ring &&
1721 !(le32_to_cpu(ctrl_ctx->drop_flags) &
1722 xhci_get_endpoint_flag(&ep->desc))) {
1723 xhci_warn(xhci, "Trying to add endpoint 0x%x "
1724 "without dropping it.\n",
1725 (unsigned int) ep->desc.bEndpointAddress);
1726 return -EINVAL;
1727 }
1728
Sarah Sharpf94e01862009-04-27 19:58:38 -07001729 /* If the HCD has already noted the endpoint is enabled,
1730 * ignore this request.
1731 */
Matt Evans28ccd292011-03-29 13:40:46 +11001732 if (le32_to_cpu(ctrl_ctx->add_flags) &
1733 xhci_get_endpoint_flag(&ep->desc)) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001734 xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
1735 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001736 return 0;
1737 }
1738
Sarah Sharpf88ba782009-05-14 11:44:22 -07001739 /*
1740 * Configuration and alternate setting changes must be done in
1741 * process context, not interrupt context (or so documenation
1742 * for usb_set_interface() and usb_set_configuration() claim).
1743 */
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001744 if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
Sarah Sharpf94e01862009-04-27 19:58:38 -07001745 dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
1746 __func__, ep->desc.bEndpointAddress);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001747 return -ENOMEM;
1748 }
1749
Matt Evans28ccd292011-03-29 13:40:46 +11001750 ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
1751 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001752
1753 /* If xhci_endpoint_disable() was called for this endpoint, but the
1754 * xHC hasn't been notified yet through the check_bandwidth() call,
1755 * this re-adds a new state for the endpoint from the new endpoint
1756 * descriptors. We must drop and re-add this endpoint, so we leave the
1757 * drop flags alone.
1758 */
Matt Evans28ccd292011-03-29 13:40:46 +11001759 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001760
Sarah Sharpa1587d92009-07-27 12:03:15 -07001761 /* Store the usb_device pointer for later use */
1762 ep->hcpriv = udev;
1763
Julius Wernerd6759132014-06-24 17:14:42 +03001764 xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
Sarah Sharpf94e01862009-04-27 19:58:38 -07001765 (unsigned int) ep->desc.bEndpointAddress,
1766 udev->slot_id,
1767 (unsigned int) new_drop_flags,
Julius Wernerd6759132014-06-24 17:14:42 +03001768 (unsigned int) new_add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001769 return 0;
1770}
1771
John Yound115b042009-07-27 12:05:15 -07001772static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001773{
John Yound115b042009-07-27 12:05:15 -07001774 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001775 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001776 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001777 int i;
1778
Sarah Sharp92f8e762013-04-23 17:11:14 -07001779 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1780 if (!ctrl_ctx) {
1781 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1782 __func__);
1783 return;
1784 }
1785
Sarah Sharpf94e01862009-04-27 19:58:38 -07001786 /* When a device's add flag and drop flag are zero, any subsequent
1787 * configure endpoint command will leave that endpoint's state
1788 * untouched. Make sure we don't leave any old state in the input
1789 * endpoint contexts.
1790 */
John Yound115b042009-07-27 12:05:15 -07001791 ctrl_ctx->drop_flags = 0;
1792 ctrl_ctx->add_flags = 0;
1793 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001794 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001795 /* Endpoint 0 is always valid */
Matt Evans28ccd292011-03-29 13:40:46 +11001796 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001797 for (i = 1; i < 31; ++i) {
John Yound115b042009-07-27 12:05:15 -07001798 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001799 ep_ctx->ep_info = 0;
1800 ep_ctx->ep_info2 = 0;
Sarah Sharp8e595a52009-07-27 12:03:31 -07001801 ep_ctx->deq = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001802 ep_ctx->tx_info = 0;
1803 }
1804}
1805
Sarah Sharpf2217e82009-08-07 14:04:43 -07001806static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001807 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001808{
1809 int ret;
1810
Sarah Sharp913a8a32009-09-04 10:53:13 -07001811 switch (*cmd_status) {
Mathias Nymanc311e392014-05-08 19:26:03 +03001812 case COMP_CMD_ABORT:
1813 case COMP_CMD_STOP:
1814 xhci_warn(xhci, "Timeout while waiting for configure endpoint command\n");
1815 ret = -ETIME;
1816 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001817 case COMP_ENOMEM:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001818 dev_warn(&udev->dev,
1819 "Not enough host controller resources for new device state.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001820 ret = -ENOMEM;
1821 /* FIXME: can we allocate more resources for the HC? */
1822 break;
1823 case COMP_BW_ERR:
Hans de Goede71d85722012-01-04 23:29:18 +01001824 case COMP_2ND_BW_ERR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001825 dev_warn(&udev->dev,
1826 "Not enough bandwidth for new device state.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001827 ret = -ENOSPC;
1828 /* FIXME: can we go back to the old state? */
1829 break;
1830 case COMP_TRB_ERR:
1831 /* the HCD set up something wrong */
1832 dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
1833 "add flag = 1, "
1834 "and endpoint is not disabled.\n");
1835 ret = -EINVAL;
1836 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001837 case COMP_DEV_ERR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001838 dev_warn(&udev->dev,
1839 "ERROR: Incompatible device for endpoint configure command.\n");
Alex Hef6ba6fe2011-06-08 18:34:06 +08001840 ret = -ENODEV;
1841 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001842 case COMP_SUCCESS:
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001843 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1844 "Successful Endpoint Configure command");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001845 ret = 0;
1846 break;
1847 default:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001848 xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
1849 *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001850 ret = -EINVAL;
1851 break;
1852 }
1853 return ret;
1854}
1855
1856static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001857 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001858{
1859 int ret;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001860 struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
Sarah Sharpf2217e82009-08-07 14:04:43 -07001861
Sarah Sharp913a8a32009-09-04 10:53:13 -07001862 switch (*cmd_status) {
Mathias Nymanc311e392014-05-08 19:26:03 +03001863 case COMP_CMD_ABORT:
1864 case COMP_CMD_STOP:
1865 xhci_warn(xhci, "Timeout while waiting for evaluate context command\n");
1866 ret = -ETIME;
1867 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001868 case COMP_EINVAL:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001869 dev_warn(&udev->dev,
1870 "WARN: xHCI driver setup invalid evaluate context command.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001871 ret = -EINVAL;
1872 break;
1873 case COMP_EBADSLT:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001874 dev_warn(&udev->dev,
1875 "WARN: slot not enabled for evaluate context command.\n");
Sarah Sharpb8031342012-10-16 13:26:22 -07001876 ret = -EINVAL;
1877 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001878 case COMP_CTX_STATE:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001879 dev_warn(&udev->dev,
1880 "WARN: invalid context state for evaluate context command.\n");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001881 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
1882 ret = -EINVAL;
1883 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001884 case COMP_DEV_ERR:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001885 dev_warn(&udev->dev,
1886 "ERROR: Incompatible device for evaluate context command.\n");
Alex Hef6ba6fe2011-06-08 18:34:06 +08001887 ret = -ENODEV;
1888 break;
Alex He1bb73a82011-05-05 18:14:12 +08001889 case COMP_MEL_ERR:
1890 /* Max Exit Latency too large error */
1891 dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
1892 ret = -EINVAL;
1893 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001894 case COMP_SUCCESS:
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001895 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1896 "Successful evaluate context command");
Sarah Sharpf2217e82009-08-07 14:04:43 -07001897 ret = 0;
1898 break;
1899 default:
Oliver Neukum288c0f42014-06-02 15:25:17 +02001900 xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
1901 *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001902 ret = -EINVAL;
1903 break;
1904 }
1905 return ret;
1906}
1907
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001908static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07001909 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001910{
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001911 u32 valid_add_flags;
1912 u32 valid_drop_flags;
1913
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001914 /* Ignore the slot flag (bit 0), and the default control endpoint flag
1915 * (bit 1). The default control endpoint is added during the Address
1916 * Device command and is never removed until the slot is disabled.
1917 */
Xenia Ragiadakouef734002013-09-09 21:03:06 +03001918 valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
1919 valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001920
1921 /* Use hweight32 to count the number of ones in the add flags, or
1922 * number of endpoints added. Don't count endpoints that are changed
1923 * (both added and dropped).
1924 */
1925 return hweight32(valid_add_flags) -
1926 hweight32(valid_add_flags & valid_drop_flags);
1927}
1928
1929static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07001930 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001931{
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001932 u32 valid_add_flags;
1933 u32 valid_drop_flags;
1934
Xenia Ragiadakou78d1ff02013-09-09 21:03:07 +03001935 valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
1936 valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001937
1938 return hweight32(valid_drop_flags) -
1939 hweight32(valid_add_flags & valid_drop_flags);
1940}
1941
1942/*
1943 * We need to reserve the new number of endpoints before the configure endpoint
1944 * command completes. We can't subtract the dropped endpoints from the number
1945 * of active endpoints until the command completes because we can oversubscribe
1946 * the host in this case:
1947 *
1948 * - the first configure endpoint command drops more endpoints than it adds
1949 * - a second configure endpoint command that adds more endpoints is queued
1950 * - the first configure endpoint command fails, so the config is unchanged
1951 * - the second command may succeed, even though there isn't enough resources
1952 *
1953 * Must be called with xhci->lock held.
1954 */
1955static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07001956 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001957{
1958 u32 added_eps;
1959
Sarah Sharp92f8e762013-04-23 17:11:14 -07001960 added_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001961 if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001962 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1963 "Not enough ep ctxs: "
1964 "%u active, need to add %u, limit is %u.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001965 xhci->num_active_eps, added_eps,
1966 xhci->limit_active_eps);
1967 return -ENOMEM;
1968 }
1969 xhci->num_active_eps += added_eps;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001970 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1971 "Adding %u ep ctxs, %u now active.", added_eps,
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001972 xhci->num_active_eps);
1973 return 0;
1974}
1975
1976/*
1977 * The configure endpoint was failed by the xHC for some other reason, so we
1978 * need to revert the resources that failed configuration would have used.
1979 *
1980 * Must be called with xhci->lock held.
1981 */
1982static void xhci_free_host_resources(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07001983 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001984{
1985 u32 num_failed_eps;
1986
Sarah Sharp92f8e762013-04-23 17:11:14 -07001987 num_failed_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001988 xhci->num_active_eps -= num_failed_eps;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001989 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1990 "Removing %u failed ep ctxs, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001991 num_failed_eps,
1992 xhci->num_active_eps);
1993}
1994
1995/*
1996 * Now that the command has completed, clean up the active endpoint count by
1997 * subtracting out the endpoints that were dropped (but not changed).
1998 *
1999 * Must be called with xhci->lock held.
2000 */
2001static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002002 struct xhci_input_control_ctx *ctrl_ctx)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002003{
2004 u32 num_dropped_eps;
2005
Sarah Sharp92f8e762013-04-23 17:11:14 -07002006 num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002007 xhci->num_active_eps -= num_dropped_eps;
2008 if (num_dropped_eps)
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002009 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2010 "Removing %u dropped ep ctxs, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002011 num_dropped_eps,
2012 xhci->num_active_eps);
2013}
2014
Felipe Balbied384bd2012-08-07 14:10:03 +03002015static unsigned int xhci_get_block_size(struct usb_device *udev)
Sarah Sharpc29eea62011-09-02 11:05:52 -07002016{
2017 switch (udev->speed) {
2018 case USB_SPEED_LOW:
2019 case USB_SPEED_FULL:
2020 return FS_BLOCK;
2021 case USB_SPEED_HIGH:
2022 return HS_BLOCK;
2023 case USB_SPEED_SUPER:
2024 return SS_BLOCK;
2025 case USB_SPEED_UNKNOWN:
2026 case USB_SPEED_WIRELESS:
2027 default:
2028 /* Should never happen */
2029 return 1;
2030 }
2031}
2032
Felipe Balbied384bd2012-08-07 14:10:03 +03002033static unsigned int
2034xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
Sarah Sharpc29eea62011-09-02 11:05:52 -07002035{
2036 if (interval_bw->overhead[LS_OVERHEAD_TYPE])
2037 return LS_OVERHEAD;
2038 if (interval_bw->overhead[FS_OVERHEAD_TYPE])
2039 return FS_OVERHEAD;
2040 return HS_OVERHEAD;
2041}
2042
2043/* If we are changing a LS/FS device under a HS hub,
2044 * make sure (if we are activating a new TT) that the HS bus has enough
2045 * bandwidth for this new TT.
2046 */
2047static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
2048 struct xhci_virt_device *virt_dev,
2049 int old_active_eps)
2050{
2051 struct xhci_interval_bw_table *bw_table;
2052 struct xhci_tt_bw_info *tt_info;
2053
2054 /* Find the bandwidth table for the root port this TT is attached to. */
2055 bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
2056 tt_info = virt_dev->tt_info;
2057 /* If this TT already had active endpoints, the bandwidth for this TT
2058 * has already been added. Removing all periodic endpoints (and thus
2059 * making the TT enactive) will only decrease the bandwidth used.
2060 */
2061 if (old_active_eps)
2062 return 0;
2063 if (old_active_eps == 0 && tt_info->active_eps != 0) {
2064 if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
2065 return -ENOMEM;
2066 return 0;
2067 }
2068 /* Not sure why we would have no new active endpoints...
2069 *
2070 * Maybe because of an Evaluate Context change for a hub update or a
2071 * control endpoint 0 max packet size change?
2072 * FIXME: skip the bandwidth calculation in that case.
2073 */
2074 return 0;
2075}
2076
Sarah Sharp2b698992011-09-13 16:41:13 -07002077static int xhci_check_ss_bw(struct xhci_hcd *xhci,
2078 struct xhci_virt_device *virt_dev)
2079{
2080 unsigned int bw_reserved;
2081
2082 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
2083 if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
2084 return -ENOMEM;
2085
2086 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
2087 if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
2088 return -ENOMEM;
2089
2090 return 0;
2091}
2092
Sarah Sharpc29eea62011-09-02 11:05:52 -07002093/*
2094 * This algorithm is a very conservative estimate of the worst-case scheduling
2095 * scenario for any one interval. The hardware dynamically schedules the
2096 * packets, so we can't tell which microframe could be the limiting factor in
2097 * the bandwidth scheduling. This only takes into account periodic endpoints.
2098 *
2099 * Obviously, we can't solve an NP complete problem to find the minimum worst
2100 * case scenario. Instead, we come up with an estimate that is no less than
2101 * the worst case bandwidth used for any one microframe, but may be an
2102 * over-estimate.
2103 *
2104 * We walk the requirements for each endpoint by interval, starting with the
2105 * smallest interval, and place packets in the schedule where there is only one
2106 * possible way to schedule packets for that interval. In order to simplify
2107 * this algorithm, we record the largest max packet size for each interval, and
2108 * assume all packets will be that size.
2109 *
2110 * For interval 0, we obviously must schedule all packets for each interval.
2111 * The bandwidth for interval 0 is just the amount of data to be transmitted
2112 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
2113 * the number of packets).
2114 *
2115 * For interval 1, we have two possible microframes to schedule those packets
2116 * in. For this algorithm, if we can schedule the same number of packets for
2117 * each possible scheduling opportunity (each microframe), we will do so. The
2118 * remaining number of packets will be saved to be transmitted in the gaps in
2119 * the next interval's scheduling sequence.
2120 *
2121 * As we move those remaining packets to be scheduled with interval 2 packets,
2122 * we have to double the number of remaining packets to transmit. This is
2123 * because the intervals are actually powers of 2, and we would be transmitting
2124 * the previous interval's packets twice in this interval. We also have to be
2125 * sure that when we look at the largest max packet size for this interval, we
2126 * also look at the largest max packet size for the remaining packets and take
2127 * the greater of the two.
2128 *
2129 * The algorithm continues to evenly distribute packets in each scheduling
2130 * opportunity, and push the remaining packets out, until we get to the last
2131 * interval. Then those packets and their associated overhead are just added
2132 * to the bandwidth used.
Sarah Sharp2e279802011-09-02 11:05:50 -07002133 */
2134static int xhci_check_bw_table(struct xhci_hcd *xhci,
2135 struct xhci_virt_device *virt_dev,
2136 int old_active_eps)
2137{
Sarah Sharpc29eea62011-09-02 11:05:52 -07002138 unsigned int bw_reserved;
2139 unsigned int max_bandwidth;
2140 unsigned int bw_used;
2141 unsigned int block_size;
2142 struct xhci_interval_bw_table *bw_table;
2143 unsigned int packet_size = 0;
2144 unsigned int overhead = 0;
2145 unsigned int packets_transmitted = 0;
2146 unsigned int packets_remaining = 0;
2147 unsigned int i;
2148
Sarah Sharp2b698992011-09-13 16:41:13 -07002149 if (virt_dev->udev->speed == USB_SPEED_SUPER)
2150 return xhci_check_ss_bw(xhci, virt_dev);
2151
Sarah Sharpc29eea62011-09-02 11:05:52 -07002152 if (virt_dev->udev->speed == USB_SPEED_HIGH) {
2153 max_bandwidth = HS_BW_LIMIT;
2154 /* Convert percent of bus BW reserved to blocks reserved */
2155 bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
2156 } else {
2157 max_bandwidth = FS_BW_LIMIT;
2158 bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
2159 }
2160
2161 bw_table = virt_dev->bw_table;
2162 /* We need to translate the max packet size and max ESIT payloads into
2163 * the units the hardware uses.
2164 */
2165 block_size = xhci_get_block_size(virt_dev->udev);
2166
2167 /* If we are manipulating a LS/FS device under a HS hub, double check
2168 * that the HS bus has enough bandwidth if we are activing a new TT.
2169 */
2170 if (virt_dev->tt_info) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002171 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2172 "Recalculating BW for rootport %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002173 virt_dev->real_port);
2174 if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
2175 xhci_warn(xhci, "Not enough bandwidth on HS bus for "
2176 "newly activated TT.\n");
2177 return -ENOMEM;
2178 }
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002179 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2180 "Recalculating BW for TT slot %u port %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002181 virt_dev->tt_info->slot_id,
2182 virt_dev->tt_info->ttport);
2183 } else {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002184 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2185 "Recalculating BW for rootport %u",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002186 virt_dev->real_port);
2187 }
2188
2189 /* Add in how much bandwidth will be used for interval zero, or the
2190 * rounded max ESIT payload + number of packets * largest overhead.
2191 */
2192 bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
2193 bw_table->interval_bw[0].num_packets *
2194 xhci_get_largest_overhead(&bw_table->interval_bw[0]);
2195
2196 for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
2197 unsigned int bw_added;
2198 unsigned int largest_mps;
2199 unsigned int interval_overhead;
2200
2201 /*
2202 * How many packets could we transmit in this interval?
2203 * If packets didn't fit in the previous interval, we will need
2204 * to transmit that many packets twice within this interval.
2205 */
2206 packets_remaining = 2 * packets_remaining +
2207 bw_table->interval_bw[i].num_packets;
2208
2209 /* Find the largest max packet size of this or the previous
2210 * interval.
2211 */
2212 if (list_empty(&bw_table->interval_bw[i].endpoints))
2213 largest_mps = 0;
2214 else {
2215 struct xhci_virt_ep *virt_ep;
2216 struct list_head *ep_entry;
2217
2218 ep_entry = bw_table->interval_bw[i].endpoints.next;
2219 virt_ep = list_entry(ep_entry,
2220 struct xhci_virt_ep, bw_endpoint_list);
2221 /* Convert to blocks, rounding up */
2222 largest_mps = DIV_ROUND_UP(
2223 virt_ep->bw_info.max_packet_size,
2224 block_size);
2225 }
2226 if (largest_mps > packet_size)
2227 packet_size = largest_mps;
2228
2229 /* Use the larger overhead of this or the previous interval. */
2230 interval_overhead = xhci_get_largest_overhead(
2231 &bw_table->interval_bw[i]);
2232 if (interval_overhead > overhead)
2233 overhead = interval_overhead;
2234
2235 /* How many packets can we evenly distribute across
2236 * (1 << (i + 1)) possible scheduling opportunities?
2237 */
2238 packets_transmitted = packets_remaining >> (i + 1);
2239
2240 /* Add in the bandwidth used for those scheduled packets */
2241 bw_added = packets_transmitted * (overhead + packet_size);
2242
2243 /* How many packets do we have remaining to transmit? */
2244 packets_remaining = packets_remaining % (1 << (i + 1));
2245
2246 /* What largest max packet size should those packets have? */
2247 /* If we've transmitted all packets, don't carry over the
2248 * largest packet size.
2249 */
2250 if (packets_remaining == 0) {
2251 packet_size = 0;
2252 overhead = 0;
2253 } else if (packets_transmitted > 0) {
2254 /* Otherwise if we do have remaining packets, and we've
2255 * scheduled some packets in this interval, take the
2256 * largest max packet size from endpoints with this
2257 * interval.
2258 */
2259 packet_size = largest_mps;
2260 overhead = interval_overhead;
2261 }
2262 /* Otherwise carry over packet_size and overhead from the last
2263 * time we had a remainder.
2264 */
2265 bw_used += bw_added;
2266 if (bw_used > max_bandwidth) {
2267 xhci_warn(xhci, "Not enough bandwidth. "
2268 "Proposed: %u, Max: %u\n",
2269 bw_used, max_bandwidth);
2270 return -ENOMEM;
2271 }
2272 }
2273 /*
2274 * Ok, we know we have some packets left over after even-handedly
2275 * scheduling interval 15. We don't know which microframes they will
2276 * fit into, so we over-schedule and say they will be scheduled every
2277 * microframe.
2278 */
2279 if (packets_remaining > 0)
2280 bw_used += overhead + packet_size;
2281
2282 if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
2283 unsigned int port_index = virt_dev->real_port - 1;
2284
2285 /* OK, we're manipulating a HS device attached to a
2286 * root port bandwidth domain. Include the number of active TTs
2287 * in the bandwidth used.
2288 */
2289 bw_used += TT_HS_OVERHEAD *
2290 xhci->rh_bw[port_index].num_active_tts;
2291 }
2292
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002293 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2294 "Final bandwidth: %u, Limit: %u, Reserved: %u, "
2295 "Available: %u " "percent",
Sarah Sharpc29eea62011-09-02 11:05:52 -07002296 bw_used, max_bandwidth, bw_reserved,
2297 (max_bandwidth - bw_used - bw_reserved) * 100 /
2298 max_bandwidth);
2299
2300 bw_used += bw_reserved;
2301 if (bw_used > max_bandwidth) {
2302 xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
2303 bw_used, max_bandwidth);
2304 return -ENOMEM;
2305 }
2306
2307 bw_table->bw_used = bw_used;
Sarah Sharp2e279802011-09-02 11:05:50 -07002308 return 0;
2309}
2310
2311static bool xhci_is_async_ep(unsigned int ep_type)
2312{
2313 return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
2314 ep_type != ISOC_IN_EP &&
2315 ep_type != INT_IN_EP);
2316}
2317
Sarah Sharp2b698992011-09-13 16:41:13 -07002318static bool xhci_is_sync_in_ep(unsigned int ep_type)
2319{
Sarah Sharp392a07a2012-10-25 13:44:12 -07002320 return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
Sarah Sharp2b698992011-09-13 16:41:13 -07002321}
2322
2323static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
2324{
2325 unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);
2326
2327 if (ep_bw->ep_interval == 0)
2328 return SS_OVERHEAD_BURST +
2329 (ep_bw->mult * ep_bw->num_packets *
2330 (SS_OVERHEAD + mps));
2331 return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
2332 (SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
2333 1 << ep_bw->ep_interval);
2334
2335}
2336
Sarah Sharp2e279802011-09-02 11:05:50 -07002337void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
2338 struct xhci_bw_info *ep_bw,
2339 struct xhci_interval_bw_table *bw_table,
2340 struct usb_device *udev,
2341 struct xhci_virt_ep *virt_ep,
2342 struct xhci_tt_bw_info *tt_info)
2343{
2344 struct xhci_interval_bw *interval_bw;
2345 int normalized_interval;
2346
Sarah Sharp2b698992011-09-13 16:41:13 -07002347 if (xhci_is_async_ep(ep_bw->type))
Sarah Sharp2e279802011-09-02 11:05:50 -07002348 return;
2349
Sarah Sharp2b698992011-09-13 16:41:13 -07002350 if (udev->speed == USB_SPEED_SUPER) {
2351 if (xhci_is_sync_in_ep(ep_bw->type))
2352 xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
2353 xhci_get_ss_bw_consumed(ep_bw);
2354 else
2355 xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
2356 xhci_get_ss_bw_consumed(ep_bw);
2357 return;
2358 }
2359
2360 /* SuperSpeed endpoints never get added to intervals in the table, so
2361 * this check is only valid for HS/FS/LS devices.
2362 */
2363 if (list_empty(&virt_ep->bw_endpoint_list))
2364 return;
Sarah Sharp2e279802011-09-02 11:05:50 -07002365 /* For LS/FS devices, we need to translate the interval expressed in
2366 * microframes to frames.
2367 */
2368 if (udev->speed == USB_SPEED_HIGH)
2369 normalized_interval = ep_bw->ep_interval;
2370 else
2371 normalized_interval = ep_bw->ep_interval - 3;
2372
2373 if (normalized_interval == 0)
2374 bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
2375 interval_bw = &bw_table->interval_bw[normalized_interval];
2376 interval_bw->num_packets -= ep_bw->num_packets;
2377 switch (udev->speed) {
2378 case USB_SPEED_LOW:
2379 interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
2380 break;
2381 case USB_SPEED_FULL:
2382 interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
2383 break;
2384 case USB_SPEED_HIGH:
2385 interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
2386 break;
2387 case USB_SPEED_SUPER:
2388 case USB_SPEED_UNKNOWN:
2389 case USB_SPEED_WIRELESS:
2390 /* Should never happen because only LS/FS/HS endpoints will get
2391 * added to the endpoint list.
2392 */
2393 return;
2394 }
2395 if (tt_info)
2396 tt_info->active_eps -= 1;
2397 list_del_init(&virt_ep->bw_endpoint_list);
2398}
2399
2400static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
2401 struct xhci_bw_info *ep_bw,
2402 struct xhci_interval_bw_table *bw_table,
2403 struct usb_device *udev,
2404 struct xhci_virt_ep *virt_ep,
2405 struct xhci_tt_bw_info *tt_info)
2406{
2407 struct xhci_interval_bw *interval_bw;
2408 struct xhci_virt_ep *smaller_ep;
2409 int normalized_interval;
2410
2411 if (xhci_is_async_ep(ep_bw->type))
2412 return;
2413
Sarah Sharp2b698992011-09-13 16:41:13 -07002414 if (udev->speed == USB_SPEED_SUPER) {
2415 if (xhci_is_sync_in_ep(ep_bw->type))
2416 xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
2417 xhci_get_ss_bw_consumed(ep_bw);
2418 else
2419 xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
2420 xhci_get_ss_bw_consumed(ep_bw);
2421 return;
2422 }
2423
Sarah Sharp2e279802011-09-02 11:05:50 -07002424 /* For LS/FS devices, we need to translate the interval expressed in
2425 * microframes to frames.
2426 */
2427 if (udev->speed == USB_SPEED_HIGH)
2428 normalized_interval = ep_bw->ep_interval;
2429 else
2430 normalized_interval = ep_bw->ep_interval - 3;
2431
2432 if (normalized_interval == 0)
2433 bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
2434 interval_bw = &bw_table->interval_bw[normalized_interval];
2435 interval_bw->num_packets += ep_bw->num_packets;
2436 switch (udev->speed) {
2437 case USB_SPEED_LOW:
2438 interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
2439 break;
2440 case USB_SPEED_FULL:
2441 interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
2442 break;
2443 case USB_SPEED_HIGH:
2444 interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
2445 break;
2446 case USB_SPEED_SUPER:
2447 case USB_SPEED_UNKNOWN:
2448 case USB_SPEED_WIRELESS:
2449 /* Should never happen because only LS/FS/HS endpoints will get
2450 * added to the endpoint list.
2451 */
2452 return;
2453 }
2454
2455 if (tt_info)
2456 tt_info->active_eps += 1;
2457 /* Insert the endpoint into the list, largest max packet size first. */
2458 list_for_each_entry(smaller_ep, &interval_bw->endpoints,
2459 bw_endpoint_list) {
2460 if (ep_bw->max_packet_size >=
2461 smaller_ep->bw_info.max_packet_size) {
2462 /* Add the new ep before the smaller endpoint */
2463 list_add_tail(&virt_ep->bw_endpoint_list,
2464 &smaller_ep->bw_endpoint_list);
2465 return;
2466 }
2467 }
2468 /* Add the new endpoint at the end of the list. */
2469 list_add_tail(&virt_ep->bw_endpoint_list,
2470 &interval_bw->endpoints);
2471}
2472
2473void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2474 struct xhci_virt_device *virt_dev,
2475 int old_active_eps)
2476{
2477 struct xhci_root_port_bw_info *rh_bw_info;
2478 if (!virt_dev->tt_info)
2479 return;
2480
2481 rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
2482 if (old_active_eps == 0 &&
2483 virt_dev->tt_info->active_eps != 0) {
2484 rh_bw_info->num_active_tts += 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002485 rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002486 } else if (old_active_eps != 0 &&
2487 virt_dev->tt_info->active_eps == 0) {
2488 rh_bw_info->num_active_tts -= 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002489 rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002490 }
2491}
2492
2493static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
2494 struct xhci_virt_device *virt_dev,
2495 struct xhci_container_ctx *in_ctx)
2496{
2497 struct xhci_bw_info ep_bw_info[31];
2498 int i;
2499 struct xhci_input_control_ctx *ctrl_ctx;
2500 int old_active_eps = 0;
2501
Sarah Sharp2e279802011-09-02 11:05:50 -07002502 if (virt_dev->tt_info)
2503 old_active_eps = virt_dev->tt_info->active_eps;
2504
2505 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002506 if (!ctrl_ctx) {
2507 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2508 __func__);
2509 return -ENOMEM;
2510 }
Sarah Sharp2e279802011-09-02 11:05:50 -07002511
2512 for (i = 0; i < 31; i++) {
2513 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2514 continue;
2515
2516 /* Make a copy of the BW info in case we need to revert this */
2517 memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
2518 sizeof(ep_bw_info[i]));
2519 /* Drop the endpoint from the interval table if the endpoint is
2520 * being dropped or changed.
2521 */
2522 if (EP_IS_DROPPED(ctrl_ctx, i))
2523 xhci_drop_ep_from_interval_table(xhci,
2524 &virt_dev->eps[i].bw_info,
2525 virt_dev->bw_table,
2526 virt_dev->udev,
2527 &virt_dev->eps[i],
2528 virt_dev->tt_info);
2529 }
2530 /* Overwrite the information stored in the endpoints' bw_info */
2531 xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
2532 for (i = 0; i < 31; i++) {
2533 /* Add any changed or added endpoints to the interval table */
2534 if (EP_IS_ADDED(ctrl_ctx, i))
2535 xhci_add_ep_to_interval_table(xhci,
2536 &virt_dev->eps[i].bw_info,
2537 virt_dev->bw_table,
2538 virt_dev->udev,
2539 &virt_dev->eps[i],
2540 virt_dev->tt_info);
2541 }
2542
2543 if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
2544 /* Ok, this fits in the bandwidth we have.
2545 * Update the number of active TTs.
2546 */
2547 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
2548 return 0;
2549 }
2550
2551 /* We don't have enough bandwidth for this, revert the stored info. */
2552 for (i = 0; i < 31; i++) {
2553 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2554 continue;
2555
2556 /* Drop the new copies of any added or changed endpoints from
2557 * the interval table.
2558 */
2559 if (EP_IS_ADDED(ctrl_ctx, i)) {
2560 xhci_drop_ep_from_interval_table(xhci,
2561 &virt_dev->eps[i].bw_info,
2562 virt_dev->bw_table,
2563 virt_dev->udev,
2564 &virt_dev->eps[i],
2565 virt_dev->tt_info);
2566 }
2567 /* Revert the endpoint back to its old information */
2568 memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
2569 sizeof(ep_bw_info[i]));
2570 /* Add any changed or dropped endpoints back into the table */
2571 if (EP_IS_DROPPED(ctrl_ctx, i))
2572 xhci_add_ep_to_interval_table(xhci,
2573 &virt_dev->eps[i].bw_info,
2574 virt_dev->bw_table,
2575 virt_dev->udev,
2576 &virt_dev->eps[i],
2577 virt_dev->tt_info);
2578 }
2579 return -ENOMEM;
2580}
2581
2582
Sarah Sharpf2217e82009-08-07 14:04:43 -07002583/* Issue a configure endpoint command or evaluate context command
2584 * and wait for it to finish.
2585 */
2586static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002587 struct usb_device *udev,
2588 struct xhci_command *command,
2589 bool ctx_change, bool must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07002590{
2591 int ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002592 unsigned long flags;
Sarah Sharp92f8e762013-04-23 17:11:14 -07002593 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002594 struct xhci_virt_device *virt_dev;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002595
2596 if (!command)
2597 return -EINVAL;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002598
2599 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002600 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002601
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002602 ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002603 if (!ctrl_ctx) {
Emil Goode1f215692013-06-25 15:49:36 -07002604 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002605 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2606 __func__);
2607 return -ENOMEM;
2608 }
Sarah Sharp750645f2011-09-02 11:05:43 -07002609
2610 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
Sarah Sharp92f8e762013-04-23 17:11:14 -07002611 xhci_reserve_host_resources(xhci, ctrl_ctx)) {
Sarah Sharp750645f2011-09-02 11:05:43 -07002612 spin_unlock_irqrestore(&xhci->lock, flags);
2613 xhci_warn(xhci, "Not enough host resources, "
2614 "active endpoint contexts = %u\n",
2615 xhci->num_active_eps);
2616 return -ENOMEM;
2617 }
Sarah Sharp2e279802011-09-02 11:05:50 -07002618 if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002619 xhci_reserve_bandwidth(xhci, virt_dev, command->in_ctx)) {
Sarah Sharp2e279802011-09-02 11:05:50 -07002620 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
Sarah Sharp92f8e762013-04-23 17:11:14 -07002621 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharp2e279802011-09-02 11:05:50 -07002622 spin_unlock_irqrestore(&xhci->lock, flags);
2623 xhci_warn(xhci, "Not enough bandwidth\n");
2624 return -ENOMEM;
2625 }
Sarah Sharp750645f2011-09-02 11:05:43 -07002626
Sarah Sharpf2217e82009-08-07 14:04:43 -07002627 if (!ctx_change)
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002628 ret = xhci_queue_configure_endpoint(xhci, command,
2629 command->in_ctx->dma,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002630 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002631 else
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002632 ret = xhci_queue_evaluate_context(xhci, command,
2633 command->in_ctx->dma,
Sarah Sharp4b266542012-05-07 15:34:26 -07002634 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002635 if (ret < 0) {
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002636 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
Sarah Sharp92f8e762013-04-23 17:11:14 -07002637 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002638 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03002639 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
2640 "FIXME allocate a new ring segment");
Sarah Sharpf2217e82009-08-07 14:04:43 -07002641 return -ENOMEM;
2642 }
2643 xhci_ring_cmd_db(xhci);
2644 spin_unlock_irqrestore(&xhci->lock, flags);
2645
2646 /* Wait for the configure endpoint command to complete */
Mathias Nymanc311e392014-05-08 19:26:03 +03002647 wait_for_completion(command->completion);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002648
2649 if (!ctx_change)
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002650 ret = xhci_configure_endpoint_result(xhci, udev,
2651 &command->status);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002652 else
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002653 ret = xhci_evaluate_context_result(xhci, udev,
2654 &command->status);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002655
2656 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
2657 spin_lock_irqsave(&xhci->lock, flags);
2658 /* If the command failed, remove the reserved resources.
2659 * Otherwise, clean up the estimate to include dropped eps.
2660 */
2661 if (ret)
Sarah Sharp92f8e762013-04-23 17:11:14 -07002662 xhci_free_host_resources(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002663 else
Sarah Sharp92f8e762013-04-23 17:11:14 -07002664 xhci_finish_resource_reservation(xhci, ctrl_ctx);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002665 spin_unlock_irqrestore(&xhci->lock, flags);
2666 }
2667 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002668}
2669
Hans de Goededf613832013-10-04 00:29:45 +02002670static void xhci_check_bw_drop_ep_streams(struct xhci_hcd *xhci,
2671 struct xhci_virt_device *vdev, int i)
2672{
2673 struct xhci_virt_ep *ep = &vdev->eps[i];
2674
2675 if (ep->ep_state & EP_HAS_STREAMS) {
2676 xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on set_interface, freeing streams.\n",
2677 xhci_get_endpoint_address(i));
2678 xhci_free_stream_info(xhci, ep->stream_info);
2679 ep->stream_info = NULL;
2680 ep->ep_state &= ~EP_HAS_STREAMS;
2681 }
2682}
2683
Sarah Sharpf88ba782009-05-14 11:44:22 -07002684/* Called after one or more calls to xhci_add_endpoint() or
2685 * xhci_drop_endpoint(). If this call fails, the USB core is expected
2686 * to call xhci_reset_bandwidth().
2687 *
2688 * Since we are in the middle of changing either configuration or
2689 * installing a new alt setting, the USB core won't allow URBs to be
2690 * enqueued for any endpoint on the old config or interface. Nothing
2691 * else should be touching the xhci->devs[slot_id] structure, so we
2692 * don't need to take the xhci->lock for manipulating that.
2693 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002694int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2695{
2696 int i;
2697 int ret = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002698 struct xhci_hcd *xhci;
2699 struct xhci_virt_device *virt_dev;
John Yound115b042009-07-27 12:05:15 -07002700 struct xhci_input_control_ctx *ctrl_ctx;
2701 struct xhci_slot_ctx *slot_ctx;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002702 struct xhci_command *command;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002703
Andiry Xu64927732010-10-14 07:22:45 -07002704 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002705 if (ret <= 0)
2706 return ret;
2707 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07002708 if (xhci->xhc_state & XHCI_STATE_DYING)
2709 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002710
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002711 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002712 virt_dev = xhci->devs[udev->slot_id];
2713
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002714 command = xhci_alloc_command(xhci, false, true, GFP_KERNEL);
2715 if (!command)
2716 return -ENOMEM;
2717
2718 command->in_ctx = virt_dev->in_ctx;
2719
Sarah Sharpf94e01862009-04-27 19:58:38 -07002720 /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002721 ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07002722 if (!ctrl_ctx) {
2723 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2724 __func__);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002725 ret = -ENOMEM;
2726 goto command_cleanup;
Sarah Sharp92f8e762013-04-23 17:11:14 -07002727 }
Matt Evans28ccd292011-03-29 13:40:46 +11002728 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
2729 ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
2730 ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
Sarah Sharp2dc37532011-09-02 11:05:40 -07002731
2732 /* Don't issue the command if there's no endpoints to update. */
2733 if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002734 ctrl_ctx->drop_flags == 0) {
2735 ret = 0;
2736 goto command_cleanup;
2737 }
Julius Wernerd6759132014-06-24 17:14:42 +03002738 /* Fix up Context Entries field. Minimum value is EP0 == BIT(1). */
John Yound115b042009-07-27 12:05:15 -07002739 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Julius Wernerd6759132014-06-24 17:14:42 +03002740 for (i = 31; i >= 1; i--) {
2741 __le32 le32 = cpu_to_le32(BIT(i));
2742
2743 if ((virt_dev->eps[i-1].ring && !(ctrl_ctx->drop_flags & le32))
2744 || (ctrl_ctx->add_flags & le32) || i == 1) {
2745 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
2746 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(i));
2747 break;
2748 }
2749 }
2750 xhci_dbg(xhci, "New Input Control Context:\n");
John Yound115b042009-07-27 12:05:15 -07002751 xhci_dbg_ctx(xhci, virt_dev->in_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11002752 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07002753
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002754 ret = xhci_configure_endpoint(xhci, udev, command,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002755 false, false);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002756 if (ret)
Sarah Sharpf94e01862009-04-27 19:58:38 -07002757 /* Callee should call reset_bandwidth() */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002758 goto command_cleanup;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002759
2760 xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
John Yound115b042009-07-27 12:05:15 -07002761 xhci_dbg_ctx(xhci, virt_dev->out_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11002762 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07002763
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002764 /* Free any rings that were dropped, but not changed. */
2765 for (i = 1; i < 31; ++i) {
Matt Evans4819fef2011-06-01 13:01:07 +10002766 if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
Hans de Goededf613832013-10-04 00:29:45 +02002767 !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))) {
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002768 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
Hans de Goededf613832013-10-04 00:29:45 +02002769 xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
2770 }
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002771 }
John Yound115b042009-07-27 12:05:15 -07002772 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002773 /*
2774 * Install any rings for completely new endpoints or changed endpoints,
2775 * and free or cache any old rings from changed endpoints.
2776 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002777 for (i = 1; i < 31; ++i) {
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002778 if (!virt_dev->eps[i].new_ring)
2779 continue;
2780 /* Only cache or free the old ring if it exists.
2781 * It may not if this is the first add of an endpoint.
2782 */
2783 if (virt_dev->eps[i].ring) {
Sarah Sharp412566b2009-12-09 15:59:01 -08002784 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002785 }
Hans de Goededf613832013-10-04 00:29:45 +02002786 xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002787 virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
2788 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002789 }
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002790command_cleanup:
2791 kfree(command->completion);
2792 kfree(command);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002793
Sarah Sharpf94e01862009-04-27 19:58:38 -07002794 return ret;
2795}
2796
2797void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2798{
Sarah Sharpf94e01862009-04-27 19:58:38 -07002799 struct xhci_hcd *xhci;
2800 struct xhci_virt_device *virt_dev;
2801 int i, ret;
2802
Andiry Xu64927732010-10-14 07:22:45 -07002803 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002804 if (ret <= 0)
2805 return;
2806 xhci = hcd_to_xhci(hcd);
2807
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002808 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002809 virt_dev = xhci->devs[udev->slot_id];
2810 /* Free any rings allocated for added endpoints */
2811 for (i = 0; i < 31; ++i) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002812 if (virt_dev->eps[i].new_ring) {
2813 xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
2814 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002815 }
2816 }
John Yound115b042009-07-27 12:05:15 -07002817 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002818}
2819
Sarah Sharp5270b952009-09-04 10:53:11 -07002820static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002821 struct xhci_container_ctx *in_ctx,
2822 struct xhci_container_ctx *out_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002823 struct xhci_input_control_ctx *ctrl_ctx,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002824 u32 add_flags, u32 drop_flags)
Sarah Sharp5270b952009-09-04 10:53:11 -07002825{
Matt Evans28ccd292011-03-29 13:40:46 +11002826 ctrl_ctx->add_flags = cpu_to_le32(add_flags);
2827 ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002828 xhci_slot_copy(xhci, in_ctx, out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002829 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharp5270b952009-09-04 10:53:11 -07002830
Sarah Sharp913a8a32009-09-04 10:53:13 -07002831 xhci_dbg(xhci, "Input Context:\n");
2832 xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
Sarah Sharp5270b952009-09-04 10:53:11 -07002833}
2834
Dmitry Torokhov8212a492011-02-08 13:55:59 -08002835static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002836 unsigned int slot_id, unsigned int ep_index,
2837 struct xhci_dequeue_state *deq_state)
2838{
Sarah Sharp92f8e762013-04-23 17:11:14 -07002839 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002840 struct xhci_container_ctx *in_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002841 struct xhci_ep_ctx *ep_ctx;
2842 u32 added_ctxs;
2843 dma_addr_t addr;
2844
Sarah Sharp92f8e762013-04-23 17:11:14 -07002845 in_ctx = xhci->devs[slot_id]->in_ctx;
2846 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
2847 if (!ctrl_ctx) {
2848 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2849 __func__);
2850 return;
2851 }
2852
Sarah Sharp913a8a32009-09-04 10:53:13 -07002853 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
2854 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002855 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
2856 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
2857 deq_state->new_deq_ptr);
2858 if (addr == 0) {
2859 xhci_warn(xhci, "WARN Cannot submit config ep after "
2860 "reset ep command\n");
2861 xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
2862 deq_state->new_deq_seg,
2863 deq_state->new_deq_ptr);
2864 return;
2865 }
Matt Evans28ccd292011-03-29 13:40:46 +11002866 ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002867
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002868 added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002869 xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07002870 xhci->devs[slot_id]->out_ctx, ctrl_ctx,
2871 added_ctxs, added_ctxs);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002872}
2873
Sarah Sharp82d10092009-08-07 14:04:52 -07002874void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002875 struct usb_device *udev, unsigned int ep_index)
Sarah Sharp82d10092009-08-07 14:04:52 -07002876{
2877 struct xhci_dequeue_state deq_state;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002878 struct xhci_virt_ep *ep;
Sarah Sharp82d10092009-08-07 14:04:52 -07002879
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03002880 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
2881 "Cleaning up stalled endpoint ring");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002882 ep = &xhci->devs[udev->slot_id]->eps[ep_index];
Sarah Sharp82d10092009-08-07 14:04:52 -07002883 /* We need to move the HW's dequeue pointer past this TD,
2884 * or it will attempt to resend it on the next doorbell ring.
2885 */
2886 xhci_find_new_dequeue_state(xhci, udev->slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002887 ep_index, ep->stopped_stream, ep->stopped_td,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002888 &deq_state);
Sarah Sharp82d10092009-08-07 14:04:52 -07002889
Mathias Nyman365038d2014-08-19 15:17:58 +03002890 if (!deq_state.new_deq_ptr || !deq_state.new_deq_seg)
2891 return;
2892
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002893 /* HW with the reset endpoint quirk will use the saved dequeue state to
2894 * issue a configure endpoint command later.
2895 */
2896 if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03002897 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
2898 "Queueing new dequeue state");
Hans de Goede1e3452e2014-08-20 16:41:52 +03002899 xhci_queue_new_dequeue_state(xhci, udev->slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002900 ep_index, ep->stopped_stream, &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002901 } else {
2902 /* Better hope no one uses the input context between now and the
2903 * reset endpoint completion!
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002904 * XXX: No idea how this hardware will react when stream rings
2905 * are enabled.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002906 */
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03002907 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2908 "Setting up input context for "
2909 "configure endpoint command");
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002910 xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
2911 ep_index, &deq_state);
2912 }
Sarah Sharp82d10092009-08-07 14:04:52 -07002913}
2914
Mathias Nyman8e71a322014-11-18 11:27:12 +02002915/* Called when clearing halted device. The core should have sent the control
2916 * message to clear the device halt condition. The host side of the halt should
2917 * already be cleared with a reset endpoint command issued when the STALL tx
2918 * event was received.
2919 *
Sarah Sharpa1587d92009-07-27 12:03:15 -07002920 * Context: in_interrupt
2921 */
Mathias Nyman8e71a322014-11-18 11:27:12 +02002922
Sarah Sharpa1587d92009-07-27 12:03:15 -07002923void xhci_endpoint_reset(struct usb_hcd *hcd,
2924 struct usb_host_endpoint *ep)
2925{
2926 struct xhci_hcd *xhci;
Sarah Sharpa1587d92009-07-27 12:03:15 -07002927
2928 xhci = hcd_to_xhci(hcd);
Sarah Sharpa1587d92009-07-27 12:03:15 -07002929
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002930 /*
Mathias Nyman8e71a322014-11-18 11:27:12 +02002931 * We might need to implement the config ep cmd in xhci 4.8.1 note:
2932 * The Reset Endpoint Command may only be issued to endpoints in the
2933 * Halted state. If software wishes reset the Data Toggle or Sequence
2934 * Number of an endpoint that isn't in the Halted state, then software
2935 * may issue a Configure Endpoint Command with the Drop and Add bits set
2936 * for the target endpoint. that is in the Stopped state.
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002937 */
Sarah Sharpa1587d92009-07-27 12:03:15 -07002938
Mathias Nyman8e71a322014-11-18 11:27:12 +02002939 /* For now just print debug to follow the situation */
2940 xhci_dbg(xhci, "Endpoint 0x%x ep reset callback called\n",
2941 ep->desc.bEndpointAddress);
Sarah Sharpa1587d92009-07-27 12:03:15 -07002942}
2943
Sarah Sharp8df75f42010-04-02 15:34:16 -07002944static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
2945 struct usb_device *udev, struct usb_host_endpoint *ep,
2946 unsigned int slot_id)
2947{
2948 int ret;
2949 unsigned int ep_index;
2950 unsigned int ep_state;
2951
2952 if (!ep)
2953 return -EINVAL;
Andiry Xu64927732010-10-14 07:22:45 -07002954 ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
Sarah Sharp8df75f42010-04-02 15:34:16 -07002955 if (ret <= 0)
2956 return -EINVAL;
Hans de Goedea3901532013-10-04 17:05:55 +02002957 if (usb_ss_max_streams(&ep->ss_ep_comp) == 0) {
Sarah Sharp8df75f42010-04-02 15:34:16 -07002958 xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
2959 " descriptor for ep 0x%x does not support streams\n",
2960 ep->desc.bEndpointAddress);
2961 return -EINVAL;
2962 }
2963
2964 ep_index = xhci_get_endpoint_index(&ep->desc);
2965 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
2966 if (ep_state & EP_HAS_STREAMS ||
2967 ep_state & EP_GETTING_STREAMS) {
2968 xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
2969 "already has streams set up.\n",
2970 ep->desc.bEndpointAddress);
2971 xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
2972 "dynamic stream context array reallocation.\n");
2973 return -EINVAL;
2974 }
2975 if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
2976 xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
2977 "endpoint 0x%x; URBs are pending.\n",
2978 ep->desc.bEndpointAddress);
2979 return -EINVAL;
2980 }
2981 return 0;
2982}
2983
2984static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
2985 unsigned int *num_streams, unsigned int *num_stream_ctxs)
2986{
2987 unsigned int max_streams;
2988
2989 /* The stream context array size must be a power of two */
2990 *num_stream_ctxs = roundup_pow_of_two(*num_streams);
2991 /*
2992 * Find out how many primary stream array entries the host controller
2993 * supports. Later we may use secondary stream arrays (similar to 2nd
2994 * level page entries), but that's an optional feature for xHCI host
2995 * controllers. xHCs must support at least 4 stream IDs.
2996 */
2997 max_streams = HCC_MAX_PSA(xhci->hcc_params);
2998 if (*num_stream_ctxs > max_streams) {
2999 xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
3000 max_streams);
3001 *num_stream_ctxs = max_streams;
3002 *num_streams = max_streams;
3003 }
3004}
3005
3006/* Returns an error code if one of the endpoint already has streams.
3007 * This does not change any data structures, it only checks and gathers
3008 * information.
3009 */
3010static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
3011 struct usb_device *udev,
3012 struct usb_host_endpoint **eps, unsigned int num_eps,
3013 unsigned int *num_streams, u32 *changed_ep_bitmask)
3014{
Sarah Sharp8df75f42010-04-02 15:34:16 -07003015 unsigned int max_streams;
3016 unsigned int endpoint_flag;
3017 int i;
3018 int ret;
3019
3020 for (i = 0; i < num_eps; i++) {
3021 ret = xhci_check_streams_endpoint(xhci, udev,
3022 eps[i], udev->slot_id);
3023 if (ret < 0)
3024 return ret;
3025
Felipe Balbi18b7ede2012-01-02 13:35:41 +02003026 max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003027 if (max_streams < (*num_streams - 1)) {
3028 xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
3029 eps[i]->desc.bEndpointAddress,
3030 max_streams);
3031 *num_streams = max_streams+1;
3032 }
3033
3034 endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
3035 if (*changed_ep_bitmask & endpoint_flag)
3036 return -EINVAL;
3037 *changed_ep_bitmask |= endpoint_flag;
3038 }
3039 return 0;
3040}
3041
3042static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
3043 struct usb_device *udev,
3044 struct usb_host_endpoint **eps, unsigned int num_eps)
3045{
3046 u32 changed_ep_bitmask = 0;
3047 unsigned int slot_id;
3048 unsigned int ep_index;
3049 unsigned int ep_state;
3050 int i;
3051
3052 slot_id = udev->slot_id;
3053 if (!xhci->devs[slot_id])
3054 return 0;
3055
3056 for (i = 0; i < num_eps; i++) {
3057 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3058 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3059 /* Are streams already being freed for the endpoint? */
3060 if (ep_state & EP_GETTING_NO_STREAMS) {
3061 xhci_warn(xhci, "WARN Can't disable streams for "
Joe Perches03e64e92013-07-16 19:25:59 -07003062 "endpoint 0x%x, "
3063 "streams are being disabled already\n",
Sarah Sharp8df75f42010-04-02 15:34:16 -07003064 eps[i]->desc.bEndpointAddress);
3065 return 0;
3066 }
3067 /* Are there actually any streams to free? */
3068 if (!(ep_state & EP_HAS_STREAMS) &&
3069 !(ep_state & EP_GETTING_STREAMS)) {
3070 xhci_warn(xhci, "WARN Can't disable streams for "
Joe Perches03e64e92013-07-16 19:25:59 -07003071 "endpoint 0x%x, "
3072 "streams are already disabled!\n",
Sarah Sharp8df75f42010-04-02 15:34:16 -07003073 eps[i]->desc.bEndpointAddress);
3074 xhci_warn(xhci, "WARN xhci_free_streams() called "
3075 "with non-streams endpoint\n");
3076 return 0;
3077 }
3078 changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
3079 }
3080 return changed_ep_bitmask;
3081}
3082
3083/*
3084 * The USB device drivers use this function (though the HCD interface in USB
3085 * core) to prepare a set of bulk endpoints to use streams. Streams are used to
3086 * coordinate mass storage command queueing across multiple endpoints (basically
3087 * a stream ID == a task ID).
3088 *
3089 * Setting up streams involves allocating the same size stream context array
3090 * for each endpoint and issuing a configure endpoint command for all endpoints.
3091 *
3092 * Don't allow the call to succeed if one endpoint only supports one stream
3093 * (which means it doesn't support streams at all).
3094 *
3095 * Drivers may get less stream IDs than they asked for, if the host controller
3096 * hardware or endpoints claim they can't support the number of requested
3097 * stream IDs.
3098 */
3099int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
3100 struct usb_host_endpoint **eps, unsigned int num_eps,
3101 unsigned int num_streams, gfp_t mem_flags)
3102{
3103 int i, ret;
3104 struct xhci_hcd *xhci;
3105 struct xhci_virt_device *vdev;
3106 struct xhci_command *config_cmd;
Sarah Sharp92f8e762013-04-23 17:11:14 -07003107 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003108 unsigned int ep_index;
3109 unsigned int num_stream_ctxs;
3110 unsigned long flags;
3111 u32 changed_ep_bitmask = 0;
3112
3113 if (!eps)
3114 return -EINVAL;
3115
3116 /* Add one to the number of streams requested to account for
3117 * stream 0 that is reserved for xHCI usage.
3118 */
3119 num_streams += 1;
3120 xhci = hcd_to_xhci(hcd);
3121 xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
3122 num_streams);
3123
Hans de Goedef7920882013-11-15 12:14:38 +01003124 /* MaxPSASize value 0 (2 streams) means streams are not supported */
Hans de Goede8f873c12014-07-25 22:01:18 +02003125 if ((xhci->quirks & XHCI_BROKEN_STREAMS) ||
3126 HCC_MAX_PSA(xhci->hcc_params) < 4) {
Hans de Goedef7920882013-11-15 12:14:38 +01003127 xhci_dbg(xhci, "xHCI controller does not support streams.\n");
3128 return -ENOSYS;
3129 }
3130
Sarah Sharp8df75f42010-04-02 15:34:16 -07003131 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
3132 if (!config_cmd) {
3133 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
3134 return -ENOMEM;
3135 }
Sarah Sharp92f8e762013-04-23 17:11:14 -07003136 ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
3137 if (!ctrl_ctx) {
3138 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3139 __func__);
3140 xhci_free_command(xhci, config_cmd);
3141 return -ENOMEM;
3142 }
Sarah Sharp8df75f42010-04-02 15:34:16 -07003143
3144 /* Check to make sure all endpoints are not already configured for
3145 * streams. While we're at it, find the maximum number of streams that
3146 * all the endpoints will support and check for duplicate endpoints.
3147 */
3148 spin_lock_irqsave(&xhci->lock, flags);
3149 ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
3150 num_eps, &num_streams, &changed_ep_bitmask);
3151 if (ret < 0) {
3152 xhci_free_command(xhci, config_cmd);
3153 spin_unlock_irqrestore(&xhci->lock, flags);
3154 return ret;
3155 }
3156 if (num_streams <= 1) {
3157 xhci_warn(xhci, "WARN: endpoints can't handle "
3158 "more than one stream.\n");
3159 xhci_free_command(xhci, config_cmd);
3160 spin_unlock_irqrestore(&xhci->lock, flags);
3161 return -EINVAL;
3162 }
3163 vdev = xhci->devs[udev->slot_id];
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003164 /* Mark each endpoint as being in transition, so
Sarah Sharp8df75f42010-04-02 15:34:16 -07003165 * xhci_urb_enqueue() will reject all URBs.
3166 */
3167 for (i = 0; i < num_eps; i++) {
3168 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3169 vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
3170 }
3171 spin_unlock_irqrestore(&xhci->lock, flags);
3172
3173 /* Setup internal data structures and allocate HW data structures for
3174 * streams (but don't install the HW structures in the input context
3175 * until we're sure all memory allocation succeeded).
3176 */
3177 xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
3178 xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
3179 num_stream_ctxs, num_streams);
3180
3181 for (i = 0; i < num_eps; i++) {
3182 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3183 vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
3184 num_stream_ctxs,
3185 num_streams, mem_flags);
3186 if (!vdev->eps[ep_index].stream_info)
3187 goto cleanup;
3188 /* Set maxPstreams in endpoint context and update deq ptr to
3189 * point to stream context array. FIXME
3190 */
3191 }
3192
3193 /* Set up the input context for a configure endpoint command. */
3194 for (i = 0; i < num_eps; i++) {
3195 struct xhci_ep_ctx *ep_ctx;
3196
3197 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3198 ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
3199
3200 xhci_endpoint_copy(xhci, config_cmd->in_ctx,
3201 vdev->out_ctx, ep_index);
3202 xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
3203 vdev->eps[ep_index].stream_info);
3204 }
3205 /* Tell the HW to drop its old copy of the endpoint context info
3206 * and add the updated copy from the input context.
3207 */
3208 xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07003209 vdev->out_ctx, ctrl_ctx,
3210 changed_ep_bitmask, changed_ep_bitmask);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003211
3212 /* Issue and wait for the configure endpoint command */
3213 ret = xhci_configure_endpoint(xhci, udev, config_cmd,
3214 false, false);
3215
3216 /* xHC rejected the configure endpoint command for some reason, so we
3217 * leave the old ring intact and free our internal streams data
3218 * structure.
3219 */
3220 if (ret < 0)
3221 goto cleanup;
3222
3223 spin_lock_irqsave(&xhci->lock, flags);
3224 for (i = 0; i < num_eps; i++) {
3225 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3226 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3227 xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
3228 udev->slot_id, ep_index);
3229 vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
3230 }
3231 xhci_free_command(xhci, config_cmd);
3232 spin_unlock_irqrestore(&xhci->lock, flags);
3233
3234 /* Subtract 1 for stream 0, which drivers can't use */
3235 return num_streams - 1;
3236
3237cleanup:
3238 /* If it didn't work, free the streams! */
3239 for (i = 0; i < num_eps; i++) {
3240 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3241 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003242 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003243 /* FIXME Unset maxPstreams in endpoint context and
3244 * update deq ptr to point to normal string ring.
3245 */
3246 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3247 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3248 xhci_endpoint_zero(xhci, vdev, eps[i]);
3249 }
3250 xhci_free_command(xhci, config_cmd);
3251 return -ENOMEM;
3252}
3253
3254/* Transition the endpoint from using streams to being a "normal" endpoint
3255 * without streams.
3256 *
3257 * Modify the endpoint context state, submit a configure endpoint command,
3258 * and free all endpoint rings for streams if that completes successfully.
3259 */
3260int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
3261 struct usb_host_endpoint **eps, unsigned int num_eps,
3262 gfp_t mem_flags)
3263{
3264 int i, ret;
3265 struct xhci_hcd *xhci;
3266 struct xhci_virt_device *vdev;
3267 struct xhci_command *command;
Sarah Sharp92f8e762013-04-23 17:11:14 -07003268 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003269 unsigned int ep_index;
3270 unsigned long flags;
3271 u32 changed_ep_bitmask;
3272
3273 xhci = hcd_to_xhci(hcd);
3274 vdev = xhci->devs[udev->slot_id];
3275
3276 /* Set up a configure endpoint command to remove the streams rings */
3277 spin_lock_irqsave(&xhci->lock, flags);
3278 changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
3279 udev, eps, num_eps);
3280 if (changed_ep_bitmask == 0) {
3281 spin_unlock_irqrestore(&xhci->lock, flags);
3282 return -EINVAL;
3283 }
3284
3285 /* Use the xhci_command structure from the first endpoint. We may have
3286 * allocated too many, but the driver may call xhci_free_streams() for
3287 * each endpoint it grouped into one call to xhci_alloc_streams().
3288 */
3289 ep_index = xhci_get_endpoint_index(&eps[0]->desc);
3290 command = vdev->eps[ep_index].stream_info->free_streams_command;
Sarah Sharp92f8e762013-04-23 17:11:14 -07003291 ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
3292 if (!ctrl_ctx) {
Emil Goode1f215692013-06-25 15:49:36 -07003293 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003294 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3295 __func__);
3296 return -EINVAL;
3297 }
3298
Sarah Sharp8df75f42010-04-02 15:34:16 -07003299 for (i = 0; i < num_eps; i++) {
3300 struct xhci_ep_ctx *ep_ctx;
3301
3302 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3303 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
3304 xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
3305 EP_GETTING_NO_STREAMS;
3306
3307 xhci_endpoint_copy(xhci, command->in_ctx,
3308 vdev->out_ctx, ep_index);
3309 xhci_setup_no_streams_ep_input_ctx(xhci, ep_ctx,
3310 &vdev->eps[ep_index]);
3311 }
3312 xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
Sarah Sharp92f8e762013-04-23 17:11:14 -07003313 vdev->out_ctx, ctrl_ctx,
3314 changed_ep_bitmask, changed_ep_bitmask);
Sarah Sharp8df75f42010-04-02 15:34:16 -07003315 spin_unlock_irqrestore(&xhci->lock, flags);
3316
3317 /* Issue and wait for the configure endpoint command,
3318 * which must succeed.
3319 */
3320 ret = xhci_configure_endpoint(xhci, udev, command,
3321 false, true);
3322
3323 /* xHC rejected the configure endpoint command for some reason, so we
3324 * leave the streams rings intact.
3325 */
3326 if (ret < 0)
3327 return ret;
3328
3329 spin_lock_irqsave(&xhci->lock, flags);
3330 for (i = 0; i < num_eps; i++) {
3331 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3332 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003333 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003334 /* FIXME Unset maxPstreams in endpoint context and
3335 * update deq ptr to point to normal string ring.
3336 */
3337 vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
3338 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3339 }
3340 spin_unlock_irqrestore(&xhci->lock, flags);
3341
3342 return 0;
3343}
3344
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003345/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003346 * Deletes endpoint resources for endpoints that were active before a Reset
3347 * Device command, or a Disable Slot command. The Reset Device command leaves
3348 * the control endpoint intact, whereas the Disable Slot command deletes it.
3349 *
3350 * Must be called with xhci->lock held.
3351 */
3352void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
3353 struct xhci_virt_device *virt_dev, bool drop_control_ep)
3354{
3355 int i;
3356 unsigned int num_dropped_eps = 0;
3357 unsigned int drop_flags = 0;
3358
3359 for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
3360 if (virt_dev->eps[i].ring) {
3361 drop_flags |= 1 << i;
3362 num_dropped_eps++;
3363 }
3364 }
3365 xhci->num_active_eps -= num_dropped_eps;
3366 if (num_dropped_eps)
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003367 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3368 "Dropped %u ep ctxs, flags = 0x%x, "
3369 "%u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003370 num_dropped_eps, drop_flags,
3371 xhci->num_active_eps);
3372}
3373
3374/*
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003375 * This submits a Reset Device Command, which will set the device state to 0,
3376 * set the device address to 0, and disable all the endpoints except the default
3377 * control endpoint. The USB core should come back and call
3378 * xhci_address_device(), and then re-set up the configuration. If this is
3379 * called because of a usb_reset_and_verify_device(), then the old alternate
3380 * settings will be re-installed through the normal bandwidth allocation
3381 * functions.
3382 *
3383 * Wait for the Reset Device command to finish. Remove all structures
3384 * associated with the endpoints that were disabled. Clear the input device
3385 * structure? Cache the rings? Reset the control endpoint 0 max packet size?
Andiry Xuf0615c42010-10-14 07:22:48 -07003386 *
3387 * If the virt_dev to be reset does not exist or does not match the udev,
3388 * it means the device is lost, possibly due to the xHC restore error and
3389 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
3390 * re-allocate the device.
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003391 */
Andiry Xuf0615c42010-10-14 07:22:48 -07003392int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003393{
3394 int ret, i;
3395 unsigned long flags;
3396 struct xhci_hcd *xhci;
3397 unsigned int slot_id;
3398 struct xhci_virt_device *virt_dev;
3399 struct xhci_command *reset_device_cmd;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003400 int last_freed_endpoint;
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003401 struct xhci_slot_ctx *slot_ctx;
Sarah Sharp2e279802011-09-02 11:05:50 -07003402 int old_active_eps = 0;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003403
Andiry Xuf0615c42010-10-14 07:22:48 -07003404 ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003405 if (ret <= 0)
3406 return ret;
3407 xhci = hcd_to_xhci(hcd);
3408 slot_id = udev->slot_id;
3409 virt_dev = xhci->devs[slot_id];
Andiry Xuf0615c42010-10-14 07:22:48 -07003410 if (!virt_dev) {
3411 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3412 "not exist. Re-allocate the device\n", slot_id);
3413 ret = xhci_alloc_dev(hcd, udev);
3414 if (ret == 1)
3415 return 0;
3416 else
3417 return -EINVAL;
3418 }
3419
3420 if (virt_dev->udev != udev) {
3421 /* If the virt_dev and the udev does not match, this virt_dev
3422 * may belong to another udev.
3423 * Re-allocate the device.
3424 */
3425 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3426 "not match the udev. Re-allocate the device\n",
3427 slot_id);
3428 ret = xhci_alloc_dev(hcd, udev);
3429 if (ret == 1)
3430 return 0;
3431 else
3432 return -EINVAL;
3433 }
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003434
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003435 /* If device is not setup, there is no point in resetting it */
3436 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3437 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3438 SLOT_STATE_DISABLED)
3439 return 0;
3440
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003441 xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
3442 /* Allocate the command structure that holds the struct completion.
3443 * Assume we're in process context, since the normal device reset
3444 * process has to wait for the device anyway. Storage devices are
3445 * reset as part of error handling, so use GFP_NOIO instead of
3446 * GFP_KERNEL.
3447 */
3448 reset_device_cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
3449 if (!reset_device_cmd) {
3450 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
3451 return -ENOMEM;
3452 }
3453
3454 /* Attempt to submit the Reset Device command to the command ring */
3455 spin_lock_irqsave(&xhci->lock, flags);
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08003456
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003457 ret = xhci_queue_reset_device(xhci, reset_device_cmd, slot_id);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003458 if (ret) {
3459 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003460 spin_unlock_irqrestore(&xhci->lock, flags);
3461 goto command_cleanup;
3462 }
3463 xhci_ring_cmd_db(xhci);
3464 spin_unlock_irqrestore(&xhci->lock, flags);
3465
3466 /* Wait for the Reset Device command to finish */
Mathias Nymanc311e392014-05-08 19:26:03 +03003467 wait_for_completion(reset_device_cmd->completion);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003468
3469 /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
3470 * unless we tried to reset a slot ID that wasn't enabled,
3471 * or the device wasn't in the addressed or configured state.
3472 */
3473 ret = reset_device_cmd->status;
3474 switch (ret) {
Mathias Nymanc311e392014-05-08 19:26:03 +03003475 case COMP_CMD_ABORT:
3476 case COMP_CMD_STOP:
3477 xhci_warn(xhci, "Timeout waiting for reset device command\n");
3478 ret = -ETIME;
3479 goto command_cleanup;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003480 case COMP_EBADSLT: /* 0.95 completion code for bad slot ID */
3481 case COMP_CTX_STATE: /* 0.96 completion code for same thing */
Xenia Ragiadakou38a532a2013-07-02 17:49:25 +03003482 xhci_dbg(xhci, "Can't reset device (slot ID %u) in %s state\n",
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003483 slot_id,
3484 xhci_get_slot_state(xhci, virt_dev->out_ctx));
Xenia Ragiadakou38a532a2013-07-02 17:49:25 +03003485 xhci_dbg(xhci, "Not freeing device rings.\n");
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003486 /* Don't treat this as an error. May change my mind later. */
3487 ret = 0;
3488 goto command_cleanup;
3489 case COMP_SUCCESS:
3490 xhci_dbg(xhci, "Successful reset device command.\n");
3491 break;
3492 default:
3493 if (xhci_is_vendor_info_code(xhci, ret))
3494 break;
3495 xhci_warn(xhci, "Unknown completion code %u for "
3496 "reset device command.\n", ret);
3497 ret = -EINVAL;
3498 goto command_cleanup;
3499 }
3500
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003501 /* Free up host controller endpoint resources */
3502 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3503 spin_lock_irqsave(&xhci->lock, flags);
3504 /* Don't delete the default control endpoint resources */
3505 xhci_free_device_endpoint_resources(xhci, virt_dev, false);
3506 spin_unlock_irqrestore(&xhci->lock, flags);
3507 }
3508
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003509 /* Everything but endpoint 0 is disabled, so free or cache the rings. */
3510 last_freed_endpoint = 1;
3511 for (i = 1; i < 31; ++i) {
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003512 struct xhci_virt_ep *ep = &virt_dev->eps[i];
3513
3514 if (ep->ep_state & EP_HAS_STREAMS) {
Hans de Goededf613832013-10-04 00:29:45 +02003515 xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on device reset, freeing streams.\n",
3516 xhci_get_endpoint_address(i));
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003517 xhci_free_stream_info(xhci, ep->stream_info);
3518 ep->stream_info = NULL;
3519 ep->ep_state &= ~EP_HAS_STREAMS;
3520 }
3521
3522 if (ep->ring) {
3523 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
3524 last_freed_endpoint = i;
3525 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003526 if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
3527 xhci_drop_ep_from_interval_table(xhci,
3528 &virt_dev->eps[i].bw_info,
3529 virt_dev->bw_table,
3530 udev,
3531 &virt_dev->eps[i],
3532 virt_dev->tt_info);
Sarah Sharp9af5d712011-09-02 11:05:48 -07003533 xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003534 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003535 /* If necessary, update the number of active TTs on this root port */
3536 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
3537
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003538 xhci_dbg(xhci, "Output context after successful reset device cmd:\n");
3539 xhci_dbg_ctx(xhci, virt_dev->out_ctx, last_freed_endpoint);
3540 ret = 0;
3541
3542command_cleanup:
3543 xhci_free_command(xhci, reset_device_cmd);
3544 return ret;
3545}
3546
3547/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003548 * At this point, the struct usb_device is about to go away, the device has
3549 * disconnected, and all traffic has been stopped and the endpoints have been
3550 * disabled. Free any HC data structures associated with that device.
3551 */
3552void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
3553{
3554 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003555 struct xhci_virt_device *virt_dev;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003556 unsigned long flags;
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003557 u32 state;
Andiry Xu64927732010-10-14 07:22:45 -07003558 int i, ret;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003559 struct xhci_command *command;
3560
3561 command = xhci_alloc_command(xhci, false, false, GFP_KERNEL);
3562 if (!command)
3563 return;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003564
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003565#ifndef CONFIG_USB_DEFAULT_PERSIST
3566 /*
3567 * We called pm_runtime_get_noresume when the device was attached.
3568 * Decrement the counter here to allow controller to runtime suspend
3569 * if no devices remain.
3570 */
3571 if (xhci->quirks & XHCI_RESET_ON_RESUME)
Sarah Sharpe7ecf062013-08-28 09:31:04 -07003572 pm_runtime_put_noidle(hcd->self.controller);
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003573#endif
3574
Andiry Xu64927732010-10-14 07:22:45 -07003575 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003576 /* If the host is halted due to driver unload, we still need to free the
3577 * device.
3578 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003579 if (ret <= 0 && ret != -ENODEV) {
3580 kfree(command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003581 return;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003582 }
Andiry Xu64927732010-10-14 07:22:45 -07003583
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003584 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003585
3586 /* Stop any wayward timer functions (which may grab the lock) */
3587 for (i = 0; i < 31; ++i) {
3588 virt_dev->eps[i].ep_state &= ~EP_HALT_PENDING;
3589 del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
3590 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003591
3592 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003593 /* Don't disable the slot if the host controller is dead. */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02003594 state = readl(&xhci->op_regs->status);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003595 if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
3596 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003597 xhci_free_virt_device(xhci, udev->slot_id);
3598 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003599 kfree(command);
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003600 return;
3601 }
3602
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003603 if (xhci_queue_slot_control(xhci, command, TRB_DISABLE_SLOT,
3604 udev->slot_id)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003605 spin_unlock_irqrestore(&xhci->lock, flags);
3606 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3607 return;
3608 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003609 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003610 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003611
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003612 /*
3613 * Event command completion handler will free any data structures
Sarah Sharpf88ba782009-05-14 11:44:22 -07003614 * associated with the slot. XXX Can free sleep?
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003615 */
3616}
3617
3618/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003619 * Checks if we have enough host controller resources for the default control
3620 * endpoint.
3621 *
3622 * Must be called with xhci->lock held.
3623 */
3624static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
3625{
3626 if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003627 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3628 "Not enough ep ctxs: "
3629 "%u active, need to add 1, limit is %u.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003630 xhci->num_active_eps, xhci->limit_active_eps);
3631 return -ENOMEM;
3632 }
3633 xhci->num_active_eps += 1;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03003634 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3635 "Adding 1 ep ctx, %u now active.",
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003636 xhci->num_active_eps);
3637 return 0;
3638}
3639
3640
3641/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003642 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
3643 * timed out, or allocating memory failed. Returns 1 on success.
3644 */
3645int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
3646{
3647 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3648 unsigned long flags;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003649 int ret;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003650 struct xhci_command *command;
3651
3652 command = xhci_alloc_command(xhci, false, false, GFP_KERNEL);
3653 if (!command)
3654 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003655
3656 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003657 command->completion = &xhci->addr_dev;
3658 ret = xhci_queue_slot_control(xhci, command, TRB_ENABLE_SLOT, 0);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003659 if (ret) {
3660 spin_unlock_irqrestore(&xhci->lock, flags);
3661 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003662 kfree(command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003663 return 0;
3664 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003665 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003666 spin_unlock_irqrestore(&xhci->lock, flags);
3667
Mathias Nymanc311e392014-05-08 19:26:03 +03003668 wait_for_completion(command->completion);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003669
Mathias Nymanc311e392014-05-08 19:26:03 +03003670 if (!xhci->slot_id || command->status != COMP_SUCCESS) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003671 xhci_err(xhci, "Error while assigning device slot ID\n");
Sarah Sharpbe982032014-05-08 19:25:59 +03003672 xhci_err(xhci, "Max number of devices this xHCI host supports is %u.\n",
3673 HCS_MAX_SLOTS(
3674 readl(&xhci->cap_regs->hcs_params1)));
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003675 kfree(command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003676 return 0;
3677 }
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003678
3679 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3680 spin_lock_irqsave(&xhci->lock, flags);
3681 ret = xhci_reserve_host_control_ep_resources(xhci);
3682 if (ret) {
3683 spin_unlock_irqrestore(&xhci->lock, flags);
3684 xhci_warn(xhci, "Not enough host resources, "
3685 "active endpoint contexts = %u\n",
3686 xhci->num_active_eps);
3687 goto disable_slot;
3688 }
3689 spin_unlock_irqrestore(&xhci->lock, flags);
3690 }
3691 /* Use GFP_NOIO, since this function can be called from
Sarah Sharpa6d940d2010-12-28 13:08:42 -08003692 * xhci_discover_or_reset_device(), which may be called as part of
3693 * mass storage driver error handling.
3694 */
3695 if (!xhci_alloc_virt_device(xhci, xhci->slot_id, udev, GFP_NOIO)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003696 xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003697 goto disable_slot;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003698 }
3699 udev->slot_id = xhci->slot_id;
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003700
3701#ifndef CONFIG_USB_DEFAULT_PERSIST
3702 /*
3703 * If resetting upon resume, we can't put the controller into runtime
3704 * suspend if there is a device attached.
3705 */
3706 if (xhci->quirks & XHCI_RESET_ON_RESUME)
Sarah Sharpe7ecf062013-08-28 09:31:04 -07003707 pm_runtime_get_noresume(hcd->self.controller);
Shawn Nematbakhshc8476fb2013-08-19 10:36:13 -07003708#endif
3709
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003710
3711 kfree(command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003712 /* Is this a LS or FS device under a HS hub? */
3713 /* Hub or peripherial? */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003714 return 1;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003715
3716disable_slot:
3717 /* Disable slot, if we can do it without mem alloc */
3718 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003719 command->completion = NULL;
3720 command->status = 0;
3721 if (!xhci_queue_slot_control(xhci, command, TRB_DISABLE_SLOT,
3722 udev->slot_id))
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003723 xhci_ring_cmd_db(xhci);
3724 spin_unlock_irqrestore(&xhci->lock, flags);
3725 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003726}
3727
3728/*
Dan Williams48fc7db2013-12-05 17:07:27 -08003729 * Issue an Address Device command and optionally send a corresponding
3730 * SetAddress request to the device.
Petr Mladek37ebb542014-09-19 17:32:23 +02003731 * We should be protected by the usb_address0_mutex in hub_wq's hub_port_init,
3732 * so we should only issue and wait on one address command at the same time.
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003733 */
Dan Williams48fc7db2013-12-05 17:07:27 -08003734static int xhci_setup_device(struct usb_hcd *hcd, struct usb_device *udev,
3735 enum xhci_setup_dev setup)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003736{
Dan Williams6f8ffc02013-11-22 01:20:01 -08003737 const char *act = setup == SETUP_CONTEXT_ONLY ? "context" : "address";
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003738 unsigned long flags;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003739 struct xhci_virt_device *virt_dev;
3740 int ret = 0;
3741 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
John Yound115b042009-07-27 12:05:15 -07003742 struct xhci_slot_ctx *slot_ctx;
3743 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8e595a52009-07-27 12:03:31 -07003744 u64 temp_64;
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003745 struct xhci_command *command;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003746
3747 if (!udev->slot_id) {
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003748 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3749 "Bad Slot ID %d", udev->slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003750 return -EINVAL;
3751 }
3752
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003753 virt_dev = xhci->devs[udev->slot_id];
3754
Matt Evans7ed603e2011-03-29 13:40:56 +11003755 if (WARN_ON(!virt_dev)) {
3756 /*
3757 * In plug/unplug torture test with an NEC controller,
3758 * a zero-dereference was observed once due to virt_dev = 0.
3759 * Print useful debug rather than crash if it is observed again!
3760 */
3761 xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
3762 udev->slot_id);
3763 return -EINVAL;
3764 }
3765
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003766 command = xhci_alloc_command(xhci, false, false, GFP_KERNEL);
3767 if (!command)
3768 return -ENOMEM;
3769
3770 command->in_ctx = virt_dev->in_ctx;
3771 command->completion = &xhci->addr_dev;
3772
Andiry Xuf0615c42010-10-14 07:22:48 -07003773 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003774 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
3775 if (!ctrl_ctx) {
3776 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3777 __func__);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003778 kfree(command);
Sarah Sharp92f8e762013-04-23 17:11:14 -07003779 return -EINVAL;
3780 }
Andiry Xuf0615c42010-10-14 07:22:48 -07003781 /*
3782 * If this is the first Set Address since device plug-in or
3783 * virt_device realloaction after a resume with an xHCI power loss,
3784 * then set up the slot context.
3785 */
3786 if (!slot_ctx->dev_info)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003787 xhci_setup_addressable_virt_dev(xhci, udev);
Andiry Xuf0615c42010-10-14 07:22:48 -07003788 /* Otherwise, update the control endpoint ring enqueue pointer. */
Sarah Sharp2d1ee592010-07-09 17:08:54 +02003789 else
3790 xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
Sarah Sharpd31c2852011-11-03 13:06:08 -07003791 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
3792 ctrl_ctx->drop_flags = 0;
3793
Sarah Sharp66e49d82009-07-27 12:03:46 -07003794 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003795 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03003796 trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02003797 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003798
Sarah Sharpf88ba782009-05-14 11:44:22 -07003799 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003800 ret = xhci_queue_address_device(xhci, command, virt_dev->in_ctx->dma,
Dan Williams48fc7db2013-12-05 17:07:27 -08003801 udev->slot_id, setup);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003802 if (ret) {
3803 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003804 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3805 "FIXME: allocate a command ring segment");
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003806 kfree(command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003807 return ret;
3808 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003809 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003810 spin_unlock_irqrestore(&xhci->lock, flags);
3811
3812 /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
Mathias Nymanc311e392014-05-08 19:26:03 +03003813 wait_for_completion(command->completion);
3814
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003815 /* FIXME: From section 4.3.4: "Software shall be responsible for timing
3816 * the SetAddress() "recovery interval" required by USB and aborting the
3817 * command on a timeout.
3818 */
Mathias Nyman9ea18332014-05-08 19:26:02 +03003819 switch (command->status) {
Mathias Nymanc311e392014-05-08 19:26:03 +03003820 case COMP_CMD_ABORT:
3821 case COMP_CMD_STOP:
3822 xhci_warn(xhci, "Timeout while waiting for setup device command\n");
3823 ret = -ETIME;
3824 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003825 case COMP_CTX_STATE:
3826 case COMP_EBADSLT:
Dan Williams6f8ffc02013-11-22 01:20:01 -08003827 xhci_err(xhci, "Setup ERROR: setup %s command for slot %d.\n",
3828 act, udev->slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003829 ret = -EINVAL;
3830 break;
3831 case COMP_TX_ERR:
Dan Williams6f8ffc02013-11-22 01:20:01 -08003832 dev_warn(&udev->dev, "Device not responding to setup %s.\n", act);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003833 ret = -EPROTO;
3834 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08003835 case COMP_DEV_ERR:
Dan Williams6f8ffc02013-11-22 01:20:01 -08003836 dev_warn(&udev->dev,
3837 "ERROR: Incompatible device for setup %s command\n", act);
Alex Hef6ba6fe2011-06-08 18:34:06 +08003838 ret = -ENODEV;
3839 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003840 case COMP_SUCCESS:
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003841 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
Dan Williams6f8ffc02013-11-22 01:20:01 -08003842 "Successful setup %s command", act);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003843 break;
3844 default:
Dan Williams6f8ffc02013-11-22 01:20:01 -08003845 xhci_err(xhci,
3846 "ERROR: unexpected setup %s command completion code 0x%x.\n",
Mathias Nyman9ea18332014-05-08 19:26:02 +03003847 act, command->status);
Sarah Sharp66e49d82009-07-27 12:03:46 -07003848 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003849 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03003850 trace_xhci_address_ctx(xhci, virt_dev->out_ctx, 1);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003851 ret = -EINVAL;
3852 break;
3853 }
3854 if (ret) {
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003855 kfree(command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003856 return ret;
3857 }
Sarah Sharpf7b2e402014-01-30 13:27:49 -08003858 temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003859 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3860 "Op regs DCBAA ptr = %#016llx", temp_64);
3861 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3862 "Slot ID %d dcbaa entry @%p = %#016llx",
3863 udev->slot_id,
3864 &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
3865 (unsigned long long)
3866 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
3867 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3868 "Output Context DMA address = %#08llx",
John Yound115b042009-07-27 12:05:15 -07003869 (unsigned long long)virt_dev->out_ctx->dma);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003870 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003871 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03003872 trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02003873 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003874 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003875 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003876 /*
3877 * USB core uses address 1 for the roothubs, so we add one to the
3878 * address given back to us by the HC.
3879 */
John Yound115b042009-07-27 12:05:15 -07003880 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
Xenia Ragiadakou1d27fab2013-08-06 07:52:47 +03003881 trace_xhci_address_ctx(xhci, virt_dev->out_ctx,
Xenia Ragiadakou0c052aa2013-11-15 03:18:07 +02003882 le32_to_cpu(slot_ctx->dev_info) >> 27);
Sarah Sharpf94e01862009-04-27 19:58:38 -07003883 /* Zero the input context control for later use */
John Yound115b042009-07-27 12:05:15 -07003884 ctrl_ctx->add_flags = 0;
3885 ctrl_ctx->drop_flags = 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003886
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03003887 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
Dan Williamsa2cdc342013-10-16 12:25:44 -07003888 "Internal device address = %d",
3889 le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003890 kfree(command);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003891 return 0;
3892}
3893
Dan Williams48fc7db2013-12-05 17:07:27 -08003894int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
3895{
3896 return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ADDRESS);
3897}
3898
3899int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev)
3900{
3901 return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ONLY);
3902}
3903
Lan Tianyu3f5eb142013-03-19 16:48:12 +08003904/*
3905 * Transfer the port index into real index in the HW port status
3906 * registers. Caculate offset between the port's PORTSC register
3907 * and port status base. Divide the number of per port register
3908 * to get the real index. The raw port number bases 1.
3909 */
3910int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1)
3911{
3912 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3913 __le32 __iomem *base_addr = &xhci->op_regs->port_status_base;
3914 __le32 __iomem *addr;
3915 int raw_port;
3916
3917 if (hcd->speed != HCD_USB3)
3918 addr = xhci->usb2_ports[port1 - 1];
3919 else
3920 addr = xhci->usb3_ports[port1 - 1];
3921
3922 raw_port = (addr - base_addr)/NUM_PORT_REGS + 1;
3923 return raw_port;
3924}
3925
Mathias Nymana558ccd2013-05-23 17:14:30 +03003926/*
3927 * Issue an Evaluate Context command to change the Maximum Exit Latency in the
3928 * slot context. If that succeeds, store the new MEL in the xhci_virt_device.
3929 */
Olof Johanssond5c82fe2013-07-23 11:58:20 -07003930static int __maybe_unused xhci_change_max_exit_latency(struct xhci_hcd *xhci,
Mathias Nymana558ccd2013-05-23 17:14:30 +03003931 struct usb_device *udev, u16 max_exit_latency)
3932{
3933 struct xhci_virt_device *virt_dev;
3934 struct xhci_command *command;
3935 struct xhci_input_control_ctx *ctrl_ctx;
3936 struct xhci_slot_ctx *slot_ctx;
3937 unsigned long flags;
3938 int ret;
3939
3940 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nyman96044692014-09-11 13:55:50 +03003941
3942 virt_dev = xhci->devs[udev->slot_id];
3943
3944 /*
3945 * virt_dev might not exists yet if xHC resumed from hibernate (S4) and
3946 * xHC was re-initialized. Exit latency will be set later after
3947 * hub_port_finish_reset() is done and xhci->devs[] are re-allocated
3948 */
3949
3950 if (!virt_dev || max_exit_latency == virt_dev->current_mel) {
Mathias Nymana558ccd2013-05-23 17:14:30 +03003951 spin_unlock_irqrestore(&xhci->lock, flags);
3952 return 0;
3953 }
3954
3955 /* Attempt to issue an Evaluate Context command to change the MEL. */
Mathias Nymana558ccd2013-05-23 17:14:30 +03003956 command = xhci->lpm_command;
Sarah Sharp92f8e762013-04-23 17:11:14 -07003957 ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
3958 if (!ctrl_ctx) {
3959 spin_unlock_irqrestore(&xhci->lock, flags);
3960 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3961 __func__);
3962 return -ENOMEM;
3963 }
3964
Mathias Nymana558ccd2013-05-23 17:14:30 +03003965 xhci_slot_copy(xhci, command->in_ctx, virt_dev->out_ctx);
3966 spin_unlock_irqrestore(&xhci->lock, flags);
3967
Mathias Nymana558ccd2013-05-23 17:14:30 +03003968 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
3969 slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
3970 slot_ctx->dev_info2 &= cpu_to_le32(~((u32) MAX_EXIT));
3971 slot_ctx->dev_info2 |= cpu_to_le32(max_exit_latency);
3972
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03003973 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
3974 "Set up evaluate context for LPM MEL change.");
Mathias Nymana558ccd2013-05-23 17:14:30 +03003975 xhci_dbg(xhci, "Slot %u Input Context:\n", udev->slot_id);
3976 xhci_dbg_ctx(xhci, command->in_ctx, 0);
3977
3978 /* Issue and wait for the evaluate context command. */
3979 ret = xhci_configure_endpoint(xhci, udev, command,
3980 true, true);
3981 xhci_dbg(xhci, "Slot %u Output Context:\n", udev->slot_id);
3982 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 0);
3983
3984 if (!ret) {
3985 spin_lock_irqsave(&xhci->lock, flags);
3986 virt_dev->current_mel = max_exit_latency;
3987 spin_unlock_irqrestore(&xhci->lock, flags);
3988 }
3989 return ret;
3990}
3991
Alan Stern84ebc102013-03-27 16:14:46 -04003992#ifdef CONFIG_PM_RUNTIME
Andiry Xu95743232011-09-23 14:19:51 -07003993
3994/* BESL to HIRD Encoding array for USB2 LPM */
3995static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
3996 3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};
3997
3998/* Calculate HIRD/BESL for USB2 PORTPMSC*/
Andiry Xuf99298b2011-12-12 16:45:28 +08003999static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
4000 struct usb_device *udev)
Andiry Xu95743232011-09-23 14:19:51 -07004001{
Andiry Xuf99298b2011-12-12 16:45:28 +08004002 int u2del, besl, besl_host;
4003 int besl_device = 0;
4004 u32 field;
Andiry Xu95743232011-09-23 14:19:51 -07004005
Andiry Xuf99298b2011-12-12 16:45:28 +08004006 u2del = HCS_U2_LATENCY(xhci->hcs_params3);
4007 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4008
4009 if (field & USB_BESL_SUPPORT) {
4010 for (besl_host = 0; besl_host < 16; besl_host++) {
4011 if (xhci_besl_encoding[besl_host] >= u2del)
Andiry Xu95743232011-09-23 14:19:51 -07004012 break;
4013 }
Andiry Xuf99298b2011-12-12 16:45:28 +08004014 /* Use baseline BESL value as default */
4015 if (field & USB_BESL_BASELINE_VALID)
4016 besl_device = USB_GET_BESL_BASELINE(field);
4017 else if (field & USB_BESL_DEEP_VALID)
4018 besl_device = USB_GET_BESL_DEEP(field);
Andiry Xu95743232011-09-23 14:19:51 -07004019 } else {
4020 if (u2del <= 50)
Andiry Xuf99298b2011-12-12 16:45:28 +08004021 besl_host = 0;
Andiry Xu95743232011-09-23 14:19:51 -07004022 else
Andiry Xuf99298b2011-12-12 16:45:28 +08004023 besl_host = (u2del - 51) / 75 + 1;
Andiry Xu95743232011-09-23 14:19:51 -07004024 }
4025
Andiry Xuf99298b2011-12-12 16:45:28 +08004026 besl = besl_host + besl_device;
4027 if (besl > 15)
4028 besl = 15;
4029
4030 return besl;
Andiry Xu95743232011-09-23 14:19:51 -07004031}
4032
Mathias Nymana558ccd2013-05-23 17:14:30 +03004033/* Calculate BESLD, L1 timeout and HIRDM for USB2 PORTHLPMC */
4034static int xhci_calculate_usb2_hw_lpm_params(struct usb_device *udev)
4035{
4036 u32 field;
4037 int l1;
4038 int besld = 0;
4039 int hirdm = 0;
4040
4041 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4042
4043 /* xHCI l1 is set in steps of 256us, xHCI 1.0 section 5.4.11.2 */
Mathias Nyman17f34862013-05-23 17:14:31 +03004044 l1 = udev->l1_params.timeout / 256;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004045
4046 /* device has preferred BESLD */
4047 if (field & USB_BESL_DEEP_VALID) {
4048 besld = USB_GET_BESL_DEEP(field);
4049 hirdm = 1;
4050 }
4051
4052 return PORT_BESLD(besld) | PORT_L1_TIMEOUT(l1) | PORT_HIRDM(hirdm);
4053}
4054
Andiry Xu65580b432011-09-23 14:19:52 -07004055int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4056 struct usb_device *udev, int enable)
4057{
4058 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4059 __le32 __iomem **port_array;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004060 __le32 __iomem *pm_addr, *hlpm_addr;
4061 u32 pm_val, hlpm_val, field;
Andiry Xu65580b432011-09-23 14:19:52 -07004062 unsigned int port_num;
4063 unsigned long flags;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004064 int hird, exit_latency;
4065 int ret;
Andiry Xu65580b432011-09-23 14:19:52 -07004066
4067 if (hcd->speed == HCD_USB3 || !xhci->hw_lpm_support ||
4068 !udev->lpm_capable)
4069 return -EPERM;
4070
4071 if (!udev->parent || udev->parent->parent ||
4072 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4073 return -EPERM;
4074
4075 if (udev->usb2_hw_lpm_capable != 1)
4076 return -EPERM;
4077
4078 spin_lock_irqsave(&xhci->lock, flags);
4079
4080 port_array = xhci->usb2_ports;
4081 port_num = udev->portnum - 1;
Mathias Nymanb6e76372013-05-23 17:14:29 +03004082 pm_addr = port_array[port_num] + PORTPMSC;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004083 pm_val = readl(pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004084 hlpm_addr = port_array[port_num] + PORTHLPMC;
4085 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
Andiry Xu65580b432011-09-23 14:19:52 -07004086
4087 xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
Lin Wang654a55d2014-05-08 19:25:54 +03004088 enable ? "enable" : "disable", port_num + 1);
Andiry Xu65580b432011-09-23 14:19:52 -07004089
Andiry Xu65580b432011-09-23 14:19:52 -07004090 if (enable) {
Mathias Nymana558ccd2013-05-23 17:14:30 +03004091 /* Host supports BESL timeout instead of HIRD */
4092 if (udev->usb2_hw_lpm_besl_capable) {
4093 /* if device doesn't have a preferred BESL value use a
4094 * default one which works with mixed HIRD and BESL
4095 * systems. See XHCI_DEFAULT_BESL definition in xhci.h
4096 */
4097 if ((field & USB_BESL_SUPPORT) &&
4098 (field & USB_BESL_BASELINE_VALID))
4099 hird = USB_GET_BESL_BASELINE(field);
4100 else
Mathias Nyman17f34862013-05-23 17:14:31 +03004101 hird = udev->l1_params.besl;
Mathias Nymana558ccd2013-05-23 17:14:30 +03004102
4103 exit_latency = xhci_besl_encoding[hird];
4104 spin_unlock_irqrestore(&xhci->lock, flags);
4105
4106 /* USB 3.0 code dedicate one xhci->lpm_command->in_ctx
4107 * input context for link powermanagement evaluate
4108 * context commands. It is protected by hcd->bandwidth
4109 * mutex and is shared by all devices. We need to set
4110 * the max ext latency in USB 2 BESL LPM as well, so
4111 * use the same mutex and xhci_change_max_exit_latency()
4112 */
4113 mutex_lock(hcd->bandwidth_mutex);
4114 ret = xhci_change_max_exit_latency(xhci, udev,
4115 exit_latency);
4116 mutex_unlock(hcd->bandwidth_mutex);
4117
4118 if (ret < 0)
4119 return ret;
4120 spin_lock_irqsave(&xhci->lock, flags);
4121
4122 hlpm_val = xhci_calculate_usb2_hw_lpm_params(udev);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004123 writel(hlpm_val, hlpm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004124 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004125 readl(hlpm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004126 } else {
4127 hird = xhci_calculate_hird_besl(xhci, udev);
4128 }
4129
4130 pm_val &= ~PORT_HIRD_MASK;
Sarah Sharp58e21f72013-10-07 17:17:20 -07004131 pm_val |= PORT_HIRD(hird) | PORT_RWE | PORT_L1DS(udev->slot_id);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004132 writel(pm_val, pm_addr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004133 pm_val = readl(pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004134 pm_val |= PORT_HLE;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004135 writel(pm_val, pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004136 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004137 readl(pm_addr);
Andiry Xu65580b432011-09-23 14:19:52 -07004138 } else {
Sarah Sharp58e21f72013-10-07 17:17:20 -07004139 pm_val &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK | PORT_L1DS_MASK);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02004140 writel(pm_val, pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004141 /* flush write */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004142 readl(pm_addr);
Mathias Nymana558ccd2013-05-23 17:14:30 +03004143 if (udev->usb2_hw_lpm_besl_capable) {
4144 spin_unlock_irqrestore(&xhci->lock, flags);
4145 mutex_lock(hcd->bandwidth_mutex);
4146 xhci_change_max_exit_latency(xhci, udev, 0);
4147 mutex_unlock(hcd->bandwidth_mutex);
4148 return 0;
4149 }
Andiry Xu65580b432011-09-23 14:19:52 -07004150 }
4151
4152 spin_unlock_irqrestore(&xhci->lock, flags);
4153 return 0;
4154}
4155
Mathias Nymanb630d4b2013-05-23 17:14:28 +03004156/* check if a usb2 port supports a given extened capability protocol
4157 * only USB2 ports extended protocol capability values are cached.
4158 * Return 1 if capability is supported
4159 */
4160static int xhci_check_usb2_port_capability(struct xhci_hcd *xhci, int port,
4161 unsigned capability)
4162{
4163 u32 port_offset, port_count;
4164 int i;
4165
4166 for (i = 0; i < xhci->num_ext_caps; i++) {
4167 if (xhci->ext_caps[i] & capability) {
4168 /* port offsets starts at 1 */
4169 port_offset = XHCI_EXT_PORT_OFF(xhci->ext_caps[i]) - 1;
4170 port_count = XHCI_EXT_PORT_COUNT(xhci->ext_caps[i]);
4171 if (port >= port_offset &&
4172 port < port_offset + port_count)
4173 return 1;
4174 }
4175 }
4176 return 0;
4177}
4178
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004179int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4180{
4181 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Mathias Nymanb630d4b2013-05-23 17:14:28 +03004182 int portnum = udev->portnum - 1;
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004183
Sarah Sharpde68bab2013-09-30 17:26:28 +03004184 if (hcd->speed == HCD_USB3 || !xhci->sw_lpm_support ||
4185 !udev->lpm_capable)
4186 return 0;
4187
4188 /* we only support lpm for non-hub device connected to root hub yet */
4189 if (!udev->parent || udev->parent->parent ||
4190 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4191 return 0;
4192
4193 if (xhci->hw_lpm_support == 1 &&
4194 xhci_check_usb2_port_capability(
4195 xhci, portnum, XHCI_HLC)) {
4196 udev->usb2_hw_lpm_capable = 1;
4197 udev->l1_params.timeout = XHCI_L1_TIMEOUT;
4198 udev->l1_params.besl = XHCI_DEFAULT_BESL;
4199 if (xhci_check_usb2_port_capability(xhci, portnum,
4200 XHCI_BLC))
4201 udev->usb2_hw_lpm_besl_capable = 1;
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004202 }
4203
4204 return 0;
4205}
4206
4207#else
4208
4209int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4210 struct usb_device *udev, int enable)
4211{
4212 return 0;
4213}
4214
4215int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4216{
4217 return 0;
4218}
4219
Alan Stern84ebc102013-03-27 16:14:46 -04004220#endif /* CONFIG_PM_RUNTIME */
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004221
Sarah Sharp3b3db022012-05-09 10:55:03 -07004222/*---------------------- USB 3.0 Link PM functions ------------------------*/
4223
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004224#ifdef CONFIG_PM
Sarah Sharpe3567d22012-05-16 13:36:24 -07004225/* Service interval in nanoseconds = 2^(bInterval - 1) * 125us * 1000ns / 1us */
4226static unsigned long long xhci_service_interval_to_ns(
4227 struct usb_endpoint_descriptor *desc)
4228{
Oliver Neukum16b45fd2012-10-17 10:16:16 +02004229 return (1ULL << (desc->bInterval - 1)) * 125 * 1000;
Sarah Sharpe3567d22012-05-16 13:36:24 -07004230}
4231
Sarah Sharp3b3db022012-05-09 10:55:03 -07004232static u16 xhci_get_timeout_no_hub_lpm(struct usb_device *udev,
4233 enum usb3_link_state state)
4234{
4235 unsigned long long sel;
4236 unsigned long long pel;
4237 unsigned int max_sel_pel;
4238 char *state_name;
4239
4240 switch (state) {
4241 case USB3_LPM_U1:
4242 /* Convert SEL and PEL stored in nanoseconds to microseconds */
4243 sel = DIV_ROUND_UP(udev->u1_params.sel, 1000);
4244 pel = DIV_ROUND_UP(udev->u1_params.pel, 1000);
4245 max_sel_pel = USB3_LPM_MAX_U1_SEL_PEL;
4246 state_name = "U1";
4247 break;
4248 case USB3_LPM_U2:
4249 sel = DIV_ROUND_UP(udev->u2_params.sel, 1000);
4250 pel = DIV_ROUND_UP(udev->u2_params.pel, 1000);
4251 max_sel_pel = USB3_LPM_MAX_U2_SEL_PEL;
4252 state_name = "U2";
4253 break;
4254 default:
4255 dev_warn(&udev->dev, "%s: Can't get timeout for non-U1 or U2 state.\n",
4256 __func__);
Sarah Sharpe25e62a2012-06-07 11:10:32 -07004257 return USB3_LPM_DISABLED;
Sarah Sharp3b3db022012-05-09 10:55:03 -07004258 }
4259
4260 if (sel <= max_sel_pel && pel <= max_sel_pel)
4261 return USB3_LPM_DEVICE_INITIATED;
4262
4263 if (sel > max_sel_pel)
4264 dev_dbg(&udev->dev, "Device-initiated %s disabled "
4265 "due to long SEL %llu ms\n",
4266 state_name, sel);
4267 else
4268 dev_dbg(&udev->dev, "Device-initiated %s disabled "
Joe Perches03e64e92013-07-16 19:25:59 -07004269 "due to long PEL %llu ms\n",
Sarah Sharp3b3db022012-05-09 10:55:03 -07004270 state_name, pel);
4271 return USB3_LPM_DISABLED;
4272}
4273
Pratyush Anand9502c462014-07-04 17:01:23 +03004274/* The U1 timeout should be the maximum of the following values:
Sarah Sharpe3567d22012-05-16 13:36:24 -07004275 * - For control endpoints, U1 system exit latency (SEL) * 3
4276 * - For bulk endpoints, U1 SEL * 5
4277 * - For interrupt endpoints:
4278 * - Notification EPs, U1 SEL * 3
4279 * - Periodic EPs, max(105% of bInterval, U1 SEL * 2)
4280 * - For isochronous endpoints, max(105% of bInterval, U1 SEL * 2)
4281 */
Pratyush Anand9502c462014-07-04 17:01:23 +03004282static unsigned long long xhci_calculate_intel_u1_timeout(
4283 struct usb_device *udev,
Sarah Sharpe3567d22012-05-16 13:36:24 -07004284 struct usb_endpoint_descriptor *desc)
4285{
4286 unsigned long long timeout_ns;
4287 int ep_type;
4288 int intr_type;
4289
4290 ep_type = usb_endpoint_type(desc);
4291 switch (ep_type) {
4292 case USB_ENDPOINT_XFER_CONTROL:
4293 timeout_ns = udev->u1_params.sel * 3;
4294 break;
4295 case USB_ENDPOINT_XFER_BULK:
4296 timeout_ns = udev->u1_params.sel * 5;
4297 break;
4298 case USB_ENDPOINT_XFER_INT:
4299 intr_type = usb_endpoint_interrupt_type(desc);
4300 if (intr_type == USB_ENDPOINT_INTR_NOTIFICATION) {
4301 timeout_ns = udev->u1_params.sel * 3;
4302 break;
4303 }
4304 /* Otherwise the calculation is the same as isoc eps */
4305 case USB_ENDPOINT_XFER_ISOC:
4306 timeout_ns = xhci_service_interval_to_ns(desc);
Sarah Sharpc88db162012-05-21 08:44:33 -07004307 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns * 105, 100);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004308 if (timeout_ns < udev->u1_params.sel * 2)
4309 timeout_ns = udev->u1_params.sel * 2;
4310 break;
4311 default:
4312 return 0;
4313 }
4314
Pratyush Anand9502c462014-07-04 17:01:23 +03004315 return timeout_ns;
4316}
4317
4318/* Returns the hub-encoded U1 timeout value. */
4319static u16 xhci_calculate_u1_timeout(struct xhci_hcd *xhci,
4320 struct usb_device *udev,
4321 struct usb_endpoint_descriptor *desc)
4322{
4323 unsigned long long timeout_ns;
4324
4325 if (xhci->quirks & XHCI_INTEL_HOST)
4326 timeout_ns = xhci_calculate_intel_u1_timeout(udev, desc);
4327 else
4328 timeout_ns = udev->u1_params.sel;
4329
4330 /* The U1 timeout is encoded in 1us intervals.
4331 * Don't return a timeout of zero, because that's USB3_LPM_DISABLED.
4332 */
Sarah Sharpe3567d22012-05-16 13:36:24 -07004333 if (timeout_ns == USB3_LPM_DISABLED)
Pratyush Anand9502c462014-07-04 17:01:23 +03004334 timeout_ns = 1;
4335 else
4336 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 1000);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004337
4338 /* If the necessary timeout value is bigger than what we can set in the
4339 * USB 3.0 hub, we have to disable hub-initiated U1.
4340 */
4341 if (timeout_ns <= USB3_LPM_U1_MAX_TIMEOUT)
4342 return timeout_ns;
4343 dev_dbg(&udev->dev, "Hub-initiated U1 disabled "
4344 "due to long timeout %llu ms\n", timeout_ns);
4345 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U1);
4346}
4347
Pratyush Anand9502c462014-07-04 17:01:23 +03004348/* The U2 timeout should be the maximum of:
Sarah Sharpe3567d22012-05-16 13:36:24 -07004349 * - 10 ms (to avoid the bandwidth impact on the scheduler)
4350 * - largest bInterval of any active periodic endpoint (to avoid going
4351 * into lower power link states between intervals).
4352 * - the U2 Exit Latency of the device
4353 */
Pratyush Anand9502c462014-07-04 17:01:23 +03004354static unsigned long long xhci_calculate_intel_u2_timeout(
4355 struct usb_device *udev,
Sarah Sharpe3567d22012-05-16 13:36:24 -07004356 struct usb_endpoint_descriptor *desc)
4357{
4358 unsigned long long timeout_ns;
4359 unsigned long long u2_del_ns;
4360
4361 timeout_ns = 10 * 1000 * 1000;
4362
4363 if ((usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) &&
4364 (xhci_service_interval_to_ns(desc) > timeout_ns))
4365 timeout_ns = xhci_service_interval_to_ns(desc);
4366
Oliver Neukum966e7a82012-10-17 12:17:50 +02004367 u2_del_ns = le16_to_cpu(udev->bos->ss_cap->bU2DevExitLat) * 1000ULL;
Sarah Sharpe3567d22012-05-16 13:36:24 -07004368 if (u2_del_ns > timeout_ns)
4369 timeout_ns = u2_del_ns;
4370
Pratyush Anand9502c462014-07-04 17:01:23 +03004371 return timeout_ns;
4372}
4373
4374/* Returns the hub-encoded U2 timeout value. */
4375static u16 xhci_calculate_u2_timeout(struct xhci_hcd *xhci,
4376 struct usb_device *udev,
4377 struct usb_endpoint_descriptor *desc)
4378{
4379 unsigned long long timeout_ns;
4380
4381 if (xhci->quirks & XHCI_INTEL_HOST)
4382 timeout_ns = xhci_calculate_intel_u2_timeout(udev, desc);
4383 else
4384 timeout_ns = udev->u2_params.sel;
4385
Sarah Sharpe3567d22012-05-16 13:36:24 -07004386 /* The U2 timeout is encoded in 256us intervals */
Sarah Sharpc88db162012-05-21 08:44:33 -07004387 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 256 * 1000);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004388 /* If the necessary timeout value is bigger than what we can set in the
4389 * USB 3.0 hub, we have to disable hub-initiated U2.
4390 */
4391 if (timeout_ns <= USB3_LPM_U2_MAX_TIMEOUT)
4392 return timeout_ns;
4393 dev_dbg(&udev->dev, "Hub-initiated U2 disabled "
4394 "due to long timeout %llu ms\n", timeout_ns);
4395 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U2);
4396}
4397
Sarah Sharp3b3db022012-05-09 10:55:03 -07004398static u16 xhci_call_host_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4399 struct usb_device *udev,
4400 struct usb_endpoint_descriptor *desc,
4401 enum usb3_link_state state,
4402 u16 *timeout)
4403{
Pratyush Anand9502c462014-07-04 17:01:23 +03004404 if (state == USB3_LPM_U1)
4405 return xhci_calculate_u1_timeout(xhci, udev, desc);
4406 else if (state == USB3_LPM_U2)
4407 return xhci_calculate_u2_timeout(xhci, udev, desc);
Sarah Sharpe3567d22012-05-16 13:36:24 -07004408
Sarah Sharp3b3db022012-05-09 10:55:03 -07004409 return USB3_LPM_DISABLED;
4410}
4411
4412static int xhci_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4413 struct usb_device *udev,
4414 struct usb_endpoint_descriptor *desc,
4415 enum usb3_link_state state,
4416 u16 *timeout)
4417{
4418 u16 alt_timeout;
4419
4420 alt_timeout = xhci_call_host_update_timeout_for_endpoint(xhci, udev,
4421 desc, state, timeout);
4422
4423 /* If we found we can't enable hub-initiated LPM, or
4424 * the U1 or U2 exit latency was too high to allow
4425 * device-initiated LPM as well, just stop searching.
4426 */
4427 if (alt_timeout == USB3_LPM_DISABLED ||
4428 alt_timeout == USB3_LPM_DEVICE_INITIATED) {
4429 *timeout = alt_timeout;
4430 return -E2BIG;
4431 }
4432 if (alt_timeout > *timeout)
4433 *timeout = alt_timeout;
4434 return 0;
4435}
4436
4437static int xhci_update_timeout_for_interface(struct xhci_hcd *xhci,
4438 struct usb_device *udev,
4439 struct usb_host_interface *alt,
4440 enum usb3_link_state state,
4441 u16 *timeout)
4442{
4443 int j;
4444
4445 for (j = 0; j < alt->desc.bNumEndpoints; j++) {
4446 if (xhci_update_timeout_for_endpoint(xhci, udev,
4447 &alt->endpoint[j].desc, state, timeout))
4448 return -E2BIG;
4449 continue;
4450 }
4451 return 0;
4452}
4453
Sarah Sharpe3567d22012-05-16 13:36:24 -07004454static int xhci_check_intel_tier_policy(struct usb_device *udev,
4455 enum usb3_link_state state)
4456{
4457 struct usb_device *parent;
4458 unsigned int num_hubs;
4459
4460 if (state == USB3_LPM_U2)
4461 return 0;
4462
4463 /* Don't enable U1 if the device is on a 2nd tier hub or lower. */
4464 for (parent = udev->parent, num_hubs = 0; parent->parent;
4465 parent = parent->parent)
4466 num_hubs++;
4467
4468 if (num_hubs < 2)
4469 return 0;
4470
4471 dev_dbg(&udev->dev, "Disabling U1 link state for device"
4472 " below second-tier hub.\n");
4473 dev_dbg(&udev->dev, "Plug device into first-tier hub "
4474 "to decrease power consumption.\n");
4475 return -E2BIG;
4476}
4477
Sarah Sharp3b3db022012-05-09 10:55:03 -07004478static int xhci_check_tier_policy(struct xhci_hcd *xhci,
4479 struct usb_device *udev,
4480 enum usb3_link_state state)
4481{
Sarah Sharpe3567d22012-05-16 13:36:24 -07004482 if (xhci->quirks & XHCI_INTEL_HOST)
4483 return xhci_check_intel_tier_policy(udev, state);
Pratyush Anand9502c462014-07-04 17:01:23 +03004484 else
4485 return 0;
Sarah Sharp3b3db022012-05-09 10:55:03 -07004486}
4487
4488/* Returns the U1 or U2 timeout that should be enabled.
4489 * If the tier check or timeout setting functions return with a non-zero exit
4490 * code, that means the timeout value has been finalized and we shouldn't look
4491 * at any more endpoints.
4492 */
4493static u16 xhci_calculate_lpm_timeout(struct usb_hcd *hcd,
4494 struct usb_device *udev, enum usb3_link_state state)
4495{
4496 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4497 struct usb_host_config *config;
4498 char *state_name;
4499 int i;
4500 u16 timeout = USB3_LPM_DISABLED;
4501
4502 if (state == USB3_LPM_U1)
4503 state_name = "U1";
4504 else if (state == USB3_LPM_U2)
4505 state_name = "U2";
4506 else {
4507 dev_warn(&udev->dev, "Can't enable unknown link state %i\n",
4508 state);
4509 return timeout;
4510 }
4511
4512 if (xhci_check_tier_policy(xhci, udev, state) < 0)
4513 return timeout;
4514
4515 /* Gather some information about the currently installed configuration
4516 * and alternate interface settings.
4517 */
4518 if (xhci_update_timeout_for_endpoint(xhci, udev, &udev->ep0.desc,
4519 state, &timeout))
4520 return timeout;
4521
4522 config = udev->actconfig;
4523 if (!config)
4524 return timeout;
4525
Xenia Ragiadakou64ba4192013-08-26 23:29:46 +03004526 for (i = 0; i < config->desc.bNumInterfaces; i++) {
Sarah Sharp3b3db022012-05-09 10:55:03 -07004527 struct usb_driver *driver;
4528 struct usb_interface *intf = config->interface[i];
4529
4530 if (!intf)
4531 continue;
4532
4533 /* Check if any currently bound drivers want hub-initiated LPM
4534 * disabled.
4535 */
4536 if (intf->dev.driver) {
4537 driver = to_usb_driver(intf->dev.driver);
4538 if (driver && driver->disable_hub_initiated_lpm) {
4539 dev_dbg(&udev->dev, "Hub-initiated %s disabled "
4540 "at request of driver %s\n",
4541 state_name, driver->name);
4542 return xhci_get_timeout_no_hub_lpm(udev, state);
4543 }
4544 }
4545
4546 /* Not sure how this could happen... */
4547 if (!intf->cur_altsetting)
4548 continue;
4549
4550 if (xhci_update_timeout_for_interface(xhci, udev,
4551 intf->cur_altsetting,
4552 state, &timeout))
4553 return timeout;
4554 }
4555 return timeout;
4556}
4557
Sarah Sharp3b3db022012-05-09 10:55:03 -07004558static int calculate_max_exit_latency(struct usb_device *udev,
4559 enum usb3_link_state state_changed,
4560 u16 hub_encoded_timeout)
4561{
4562 unsigned long long u1_mel_us = 0;
4563 unsigned long long u2_mel_us = 0;
4564 unsigned long long mel_us = 0;
4565 bool disabling_u1;
4566 bool disabling_u2;
4567 bool enabling_u1;
4568 bool enabling_u2;
4569
4570 disabling_u1 = (state_changed == USB3_LPM_U1 &&
4571 hub_encoded_timeout == USB3_LPM_DISABLED);
4572 disabling_u2 = (state_changed == USB3_LPM_U2 &&
4573 hub_encoded_timeout == USB3_LPM_DISABLED);
4574
4575 enabling_u1 = (state_changed == USB3_LPM_U1 &&
4576 hub_encoded_timeout != USB3_LPM_DISABLED);
4577 enabling_u2 = (state_changed == USB3_LPM_U2 &&
4578 hub_encoded_timeout != USB3_LPM_DISABLED);
4579
4580 /* If U1 was already enabled and we're not disabling it,
4581 * or we're going to enable U1, account for the U1 max exit latency.
4582 */
4583 if ((udev->u1_params.timeout != USB3_LPM_DISABLED && !disabling_u1) ||
4584 enabling_u1)
4585 u1_mel_us = DIV_ROUND_UP(udev->u1_params.mel, 1000);
4586 if ((udev->u2_params.timeout != USB3_LPM_DISABLED && !disabling_u2) ||
4587 enabling_u2)
4588 u2_mel_us = DIV_ROUND_UP(udev->u2_params.mel, 1000);
4589
4590 if (u1_mel_us > u2_mel_us)
4591 mel_us = u1_mel_us;
4592 else
4593 mel_us = u2_mel_us;
4594 /* xHCI host controller max exit latency field is only 16 bits wide. */
4595 if (mel_us > MAX_EXIT) {
4596 dev_warn(&udev->dev, "Link PM max exit latency of %lluus "
4597 "is too big.\n", mel_us);
4598 return -E2BIG;
4599 }
4600 return mel_us;
4601}
4602
4603/* Returns the USB3 hub-encoded value for the U1/U2 timeout. */
4604int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
4605 struct usb_device *udev, enum usb3_link_state state)
4606{
4607 struct xhci_hcd *xhci;
4608 u16 hub_encoded_timeout;
4609 int mel;
4610 int ret;
4611
4612 xhci = hcd_to_xhci(hcd);
4613 /* The LPM timeout values are pretty host-controller specific, so don't
4614 * enable hub-initiated timeouts unless the vendor has provided
4615 * information about their timeout algorithm.
4616 */
4617 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4618 !xhci->devs[udev->slot_id])
4619 return USB3_LPM_DISABLED;
4620
4621 hub_encoded_timeout = xhci_calculate_lpm_timeout(hcd, udev, state);
4622 mel = calculate_max_exit_latency(udev, state, hub_encoded_timeout);
4623 if (mel < 0) {
4624 /* Max Exit Latency is too big, disable LPM. */
4625 hub_encoded_timeout = USB3_LPM_DISABLED;
4626 mel = 0;
4627 }
4628
4629 ret = xhci_change_max_exit_latency(xhci, udev, mel);
4630 if (ret)
4631 return ret;
4632 return hub_encoded_timeout;
4633}
4634
4635int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
4636 struct usb_device *udev, enum usb3_link_state state)
4637{
4638 struct xhci_hcd *xhci;
4639 u16 mel;
4640 int ret;
4641
4642 xhci = hcd_to_xhci(hcd);
4643 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4644 !xhci->devs[udev->slot_id])
4645 return 0;
4646
4647 mel = calculate_max_exit_latency(udev, state, USB3_LPM_DISABLED);
4648 ret = xhci_change_max_exit_latency(xhci, udev, mel);
4649 if (ret)
4650 return ret;
4651 return 0;
4652}
Sarah Sharpb01bcbf2012-05-21 07:54:42 -07004653#else /* CONFIG_PM */
4654
4655int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
4656 struct usb_device *udev, enum usb3_link_state state)
4657{
4658 return USB3_LPM_DISABLED;
4659}
4660
4661int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
4662 struct usb_device *udev, enum usb3_link_state state)
4663{
4664 return 0;
4665}
4666#endif /* CONFIG_PM */
4667
Sarah Sharp3b3db022012-05-09 10:55:03 -07004668/*-------------------------------------------------------------------------*/
4669
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004670/* Once a hub descriptor is fetched for a device, we need to update the xHC's
4671 * internal data structures for the device.
4672 */
4673int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
4674 struct usb_tt *tt, gfp_t mem_flags)
4675{
4676 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4677 struct xhci_virt_device *vdev;
4678 struct xhci_command *config_cmd;
4679 struct xhci_input_control_ctx *ctrl_ctx;
4680 struct xhci_slot_ctx *slot_ctx;
4681 unsigned long flags;
4682 unsigned think_time;
4683 int ret;
4684
4685 /* Ignore root hubs */
4686 if (!hdev->parent)
4687 return 0;
4688
4689 vdev = xhci->devs[hdev->slot_id];
4690 if (!vdev) {
4691 xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
4692 return -EINVAL;
4693 }
Sarah Sharpa1d78c12009-12-09 15:59:03 -08004694 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004695 if (!config_cmd) {
4696 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
4697 return -ENOMEM;
4698 }
Sarah Sharp92f8e762013-04-23 17:11:14 -07004699 ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
4700 if (!ctrl_ctx) {
4701 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4702 __func__);
4703 xhci_free_command(xhci, config_cmd);
4704 return -ENOMEM;
4705 }
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004706
4707 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp839c8172011-09-02 11:05:47 -07004708 if (hdev->speed == USB_SPEED_HIGH &&
4709 xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
4710 xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
4711 xhci_free_command(xhci, config_cmd);
4712 spin_unlock_irqrestore(&xhci->lock, flags);
4713 return -ENOMEM;
4714 }
4715
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004716 xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004717 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004718 slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004719 slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004720 if (tt->multi)
Matt Evans28ccd292011-03-29 13:40:46 +11004721 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004722 if (xhci->hci_version > 0x95) {
4723 xhci_dbg(xhci, "xHCI version %x needs hub "
4724 "TT think time and number of ports\n",
4725 (unsigned int) xhci->hci_version);
Matt Evans28ccd292011-03-29 13:40:46 +11004726 slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004727 /* Set TT think time - convert from ns to FS bit times.
4728 * 0 = 8 FS bit times, 1 = 16 FS bit times,
4729 * 2 = 24 FS bit times, 3 = 32 FS bit times.
Andiry Xu700b4172011-05-05 18:14:05 +08004730 *
4731 * xHCI 1.0: this field shall be 0 if the device is not a
4732 * High-spped hub.
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004733 */
4734 think_time = tt->think_time;
4735 if (think_time != 0)
4736 think_time = (think_time / 666) - 1;
Andiry Xu700b4172011-05-05 18:14:05 +08004737 if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
4738 slot_ctx->tt_info |=
4739 cpu_to_le32(TT_THINK_TIME(think_time));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004740 } else {
4741 xhci_dbg(xhci, "xHCI version %x doesn't need hub "
4742 "TT think time or number of ports\n",
4743 (unsigned int) xhci->hci_version);
4744 }
4745 slot_ctx->dev_state = 0;
4746 spin_unlock_irqrestore(&xhci->lock, flags);
4747
4748 xhci_dbg(xhci, "Set up %s for hub device.\n",
4749 (xhci->hci_version > 0x95) ?
4750 "configure endpoint" : "evaluate context");
4751 xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
4752 xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
4753
4754 /* Issue and wait for the configure endpoint or
4755 * evaluate context command.
4756 */
4757 if (xhci->hci_version > 0x95)
4758 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4759 false, false);
4760 else
4761 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4762 true, false);
4763
4764 xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
4765 xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
4766
4767 xhci_free_command(xhci, config_cmd);
4768 return ret;
4769}
4770
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004771int xhci_get_frame(struct usb_hcd *hcd)
4772{
4773 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4774 /* EHCI mods by the periodic size. Why? */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004775 return readl(&xhci->run_regs->microframe_index) >> 3;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004776}
4777
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004778int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
4779{
4780 struct xhci_hcd *xhci;
4781 struct device *dev = hcd->self.controller;
4782 int retval;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004783
Sarah Sharp1386ff72014-01-31 11:45:02 -08004784 /* Accept arbitrarily long scatter-gather lists */
4785 hcd->self.sg_tablesize = ~0;
Ming Leifc760512013-08-08 21:48:23 +08004786
Mathias Nymane2ed5112014-03-07 17:06:57 +02004787 /* support to build packet from discontinuous buffers */
4788 hcd->self.no_sg_constraint = 1;
4789
Hans de Goede19181bc2012-07-04 09:18:02 +02004790 /* XHCI controllers don't stop the ep queue on short packets :| */
4791 hcd->self.no_stop_on_short = 1;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004792
4793 if (usb_hcd_is_primary_hcd(hcd)) {
4794 xhci = kzalloc(sizeof(struct xhci_hcd), GFP_KERNEL);
4795 if (!xhci)
4796 return -ENOMEM;
4797 *((struct xhci_hcd **) hcd->hcd_priv) = xhci;
4798 xhci->main_hcd = hcd;
4799 /* Mark the first roothub as being USB 2.0.
4800 * The xHCI driver will register the USB 3.0 roothub.
4801 */
4802 hcd->speed = HCD_USB2;
4803 hcd->self.root_hub->speed = USB_SPEED_HIGH;
4804 /*
4805 * USB 2.0 roothub under xHCI has an integrated TT,
4806 * (rate matching hub) as opposed to having an OHCI/UHCI
4807 * companion controller.
4808 */
4809 hcd->has_tt = 1;
4810 } else {
4811 /* xHCI private pointer was set in xhci_pci_probe for the second
4812 * registered roothub.
4813 */
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004814 return 0;
4815 }
4816
4817 xhci->cap_regs = hcd->regs;
4818 xhci->op_regs = hcd->regs +
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004819 HC_LENGTH(readl(&xhci->cap_regs->hc_capbase));
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004820 xhci->run_regs = hcd->regs +
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004821 (readl(&xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004822 /* Cache read-only capability registers */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004823 xhci->hcs_params1 = readl(&xhci->cap_regs->hcs_params1);
4824 xhci->hcs_params2 = readl(&xhci->cap_regs->hcs_params2);
4825 xhci->hcs_params3 = readl(&xhci->cap_regs->hcs_params3);
4826 xhci->hcc_params = readl(&xhci->cap_regs->hc_capbase);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004827 xhci->hci_version = HC_VERSION(xhci->hcc_params);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02004828 xhci->hcc_params = readl(&xhci->cap_regs->hcc_params);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004829 xhci_print_registers(xhci);
4830
Takashi Iwai4e6a1ee2013-12-09 12:42:48 +01004831 xhci->quirks = quirks;
4832
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004833 get_quirks(dev, xhci);
4834
George Cherian07f3cb72013-07-01 10:59:12 +05304835 /* In xhci controllers which follow xhci 1.0 spec gives a spurious
4836 * success event after a short transfer. This quirk will ignore such
4837 * spurious event.
4838 */
4839 if (xhci->hci_version > 0x96)
4840 xhci->quirks |= XHCI_SPURIOUS_SUCCESS;
4841
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004842 /* Make sure the HC is halted. */
4843 retval = xhci_halt(xhci);
4844 if (retval)
4845 goto error;
4846
4847 xhci_dbg(xhci, "Resetting HCD\n");
4848 /* Reset the internal HC memory state and registers. */
4849 retval = xhci_reset(xhci);
4850 if (retval)
4851 goto error;
4852 xhci_dbg(xhci, "Reset complete\n");
4853
Xenia Ragiadakouc10cf112013-08-14 05:55:19 +03004854 /* Set dma_mask and coherent_dma_mask to 64-bits,
4855 * if xHC supports 64-bit addressing */
4856 if (HCC_64BIT_ADDR(xhci->hcc_params) &&
4857 !dma_set_mask(dev, DMA_BIT_MASK(64))) {
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004858 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
Xenia Ragiadakouc10cf112013-08-14 05:55:19 +03004859 dma_set_coherent_mask(dev, DMA_BIT_MASK(64));
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004860 }
4861
4862 xhci_dbg(xhci, "Calling HCD init\n");
4863 /* Initialize HCD and host controller data structures. */
4864 retval = xhci_init(hcd);
4865 if (retval)
4866 goto error;
4867 xhci_dbg(xhci, "Called HCD init\n");
4868 return 0;
4869error:
4870 kfree(xhci);
4871 return retval;
4872}
Andrew Bresticker436e8c72014-10-03 11:35:28 +03004873EXPORT_SYMBOL_GPL(xhci_gen_setup);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004874
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03004875static const struct hc_driver xhci_hc_driver = {
4876 .description = "xhci-hcd",
4877 .product_desc = "xHCI Host Controller",
4878 .hcd_priv_size = sizeof(struct xhci_hcd *),
4879
4880 /*
4881 * generic hardware linkage
4882 */
4883 .irq = xhci_irq,
4884 .flags = HCD_MEMORY | HCD_USB3 | HCD_SHARED,
4885
4886 /*
4887 * basic lifecycle operations
4888 */
4889 .reset = NULL, /* set in xhci_init_driver() */
4890 .start = xhci_run,
4891 .stop = xhci_stop,
4892 .shutdown = xhci_shutdown,
4893
4894 /*
4895 * managing i/o requests and associated device resources
4896 */
4897 .urb_enqueue = xhci_urb_enqueue,
4898 .urb_dequeue = xhci_urb_dequeue,
4899 .alloc_dev = xhci_alloc_dev,
4900 .free_dev = xhci_free_dev,
4901 .alloc_streams = xhci_alloc_streams,
4902 .free_streams = xhci_free_streams,
4903 .add_endpoint = xhci_add_endpoint,
4904 .drop_endpoint = xhci_drop_endpoint,
4905 .endpoint_reset = xhci_endpoint_reset,
4906 .check_bandwidth = xhci_check_bandwidth,
4907 .reset_bandwidth = xhci_reset_bandwidth,
4908 .address_device = xhci_address_device,
4909 .enable_device = xhci_enable_device,
4910 .update_hub_device = xhci_update_hub_device,
4911 .reset_device = xhci_discover_or_reset_device,
4912
4913 /*
4914 * scheduling support
4915 */
4916 .get_frame_number = xhci_get_frame,
4917
4918 /*
4919 * root hub support
4920 */
4921 .hub_control = xhci_hub_control,
4922 .hub_status_data = xhci_hub_status_data,
4923 .bus_suspend = xhci_bus_suspend,
4924 .bus_resume = xhci_bus_resume,
4925
4926 /*
4927 * call back when device connected and addressed
4928 */
4929 .update_device = xhci_update_device,
4930 .set_usb2_hw_lpm = xhci_set_usb2_hardware_lpm,
4931 .enable_usb3_lpm_timeout = xhci_enable_usb3_lpm_timeout,
4932 .disable_usb3_lpm_timeout = xhci_disable_usb3_lpm_timeout,
4933 .find_raw_port_number = xhci_find_raw_port_number,
4934};
4935
4936void xhci_init_driver(struct hc_driver *drv, int (*setup_fn)(struct usb_hcd *))
4937{
4938 BUG_ON(!setup_fn);
4939 *drv = xhci_hc_driver;
4940 drv->reset = setup_fn;
4941}
4942EXPORT_SYMBOL_GPL(xhci_init_driver);
4943
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004944MODULE_DESCRIPTION(DRIVER_DESC);
4945MODULE_AUTHOR(DRIVER_AUTHOR);
4946MODULE_LICENSE("GPL");
4947
4948static int __init xhci_hcd_init(void)
4949{
Sarah Sharp98441972009-05-14 11:44:18 -07004950 /*
4951 * Check the compiler generated sizes of structures that must be laid
4952 * out in specific ways for hardware access.
4953 */
4954 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
4955 BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
4956 BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
4957 /* xhci_device_control has eight fields, and also
4958 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
4959 */
Sarah Sharp98441972009-05-14 11:44:18 -07004960 BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
4961 BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
4962 BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
4963 BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 7*32/8);
4964 BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
4965 /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
4966 BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004967 return 0;
4968}
4969module_init(xhci_hcd_init);