blob: eb9e9d5a101f4a986caf12c1c1272bdcb9e93ef6 [file] [log] [blame]
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001/*
2 * V4L2 Driver for PXA camera host
3 *
4 * Copyright (C) 2006, Sascha Hauer, Pengutronix
5 * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
Robert Jarzmik283e4a82016-09-06 06:04:20 -03006 * Copyright (C) 2016, Robert Jarzmik <robert.jarzmik@free.fr>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030014#include <linux/init.h>
15#include <linux/module.h>
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -030016#include <linux/io.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030017#include <linux/delay.h>
Robert Jarzmik283e4a82016-09-06 06:04:20 -030018#include <linux/device.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030019#include <linux/dma-mapping.h>
Sachin Kamat8efdb132013-03-04 05:15:19 -030020#include <linux/err.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030021#include <linux/errno.h>
22#include <linux/fs.h>
23#include <linux/interrupt.h>
24#include <linux/kernel.h>
25#include <linux/mm.h>
26#include <linux/moduleparam.h>
Robert Jarzmik283e4a82016-09-06 06:04:20 -030027#include <linux/of.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030028#include <linux/time.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030029#include <linux/platform_device.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030030#include <linux/clk.h>
Jonathan Camerond514eda2009-11-04 14:18:04 -030031#include <linux/sched.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Robert Jarzmik1e77d552015-09-06 08:42:13 -030033#include <linux/dmaengine.h>
34#include <linux/dma-mapping.h>
35#include <linux/dma/pxa-dma.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030036
Robert Jarzmik283e4a82016-09-06 06:04:20 -030037#include <media/v4l2-async.h>
38#include <media/v4l2-clk.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030039#include <media/v4l2-common.h>
Robert Jarzmik283e4a82016-09-06 06:04:20 -030040#include <media/v4l2-device.h>
41#include <media/v4l2-ioctl.h>
Robert Jarzmike9a1d942014-06-29 11:19:59 -030042#include <media/v4l2-of.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030043
Robert Jarzmik283e4a82016-09-06 06:04:20 -030044#include <media/videobuf2-dma-sg.h>
45
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030046#include <linux/videodev2.h>
47
Mauro Carvalho Chehaba71daaa2015-11-17 07:11:13 -020048#include <linux/platform_data/media/camera-pxa.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030049
Mauro Carvalho Chehab64dc3c12011-06-25 11:28:37 -030050#define PXA_CAM_VERSION "0.0.6"
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030051#define PXA_CAM_DRV_NAME "pxa27x-camera"
52
Robert Jarzmik283e4a82016-09-06 06:04:20 -030053#define DEFAULT_WIDTH 640
54#define DEFAULT_HEIGHT 480
55
Eric Miao5ca11fa2008-12-18 11:15:50 -030056/* Camera Interface */
57#define CICR0 0x0000
58#define CICR1 0x0004
59#define CICR2 0x0008
60#define CICR3 0x000C
61#define CICR4 0x0010
62#define CISR 0x0014
63#define CIFR 0x0018
64#define CITOR 0x001C
65#define CIBR0 0x0028
66#define CIBR1 0x0030
67#define CIBR2 0x0038
68
69#define CICR0_DMAEN (1 << 31) /* DMA request enable */
70#define CICR0_PAR_EN (1 << 30) /* Parity enable */
71#define CICR0_SL_CAP_EN (1 << 29) /* Capture enable for slave mode */
72#define CICR0_ENB (1 << 28) /* Camera interface enable */
73#define CICR0_DIS (1 << 27) /* Camera interface disable */
74#define CICR0_SIM (0x7 << 24) /* Sensor interface mode mask */
75#define CICR0_TOM (1 << 9) /* Time-out mask */
76#define CICR0_RDAVM (1 << 8) /* Receive-data-available mask */
77#define CICR0_FEM (1 << 7) /* FIFO-empty mask */
78#define CICR0_EOLM (1 << 6) /* End-of-line mask */
79#define CICR0_PERRM (1 << 5) /* Parity-error mask */
80#define CICR0_QDM (1 << 4) /* Quick-disable mask */
81#define CICR0_CDM (1 << 3) /* Disable-done mask */
82#define CICR0_SOFM (1 << 2) /* Start-of-frame mask */
83#define CICR0_EOFM (1 << 1) /* End-of-frame mask */
84#define CICR0_FOM (1 << 0) /* FIFO-overrun mask */
85
86#define CICR1_TBIT (1 << 31) /* Transparency bit */
87#define CICR1_RGBT_CONV (0x3 << 29) /* RGBT conversion mask */
88#define CICR1_PPL (0x7ff << 15) /* Pixels per line mask */
89#define CICR1_RGB_CONV (0x7 << 12) /* RGB conversion mask */
90#define CICR1_RGB_F (1 << 11) /* RGB format */
91#define CICR1_YCBCR_F (1 << 10) /* YCbCr format */
92#define CICR1_RGB_BPP (0x7 << 7) /* RGB bis per pixel mask */
93#define CICR1_RAW_BPP (0x3 << 5) /* Raw bis per pixel mask */
94#define CICR1_COLOR_SP (0x3 << 3) /* Color space mask */
95#define CICR1_DW (0x7 << 0) /* Data width mask */
96
97#define CICR2_BLW (0xff << 24) /* Beginning-of-line pixel clock
98 wait count mask */
99#define CICR2_ELW (0xff << 16) /* End-of-line pixel clock
100 wait count mask */
101#define CICR2_HSW (0x3f << 10) /* Horizontal sync pulse width mask */
102#define CICR2_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock
103 wait count mask */
104#define CICR2_FSW (0x7 << 0) /* Frame stabilization
105 wait count mask */
106
107#define CICR3_BFW (0xff << 24) /* Beginning-of-frame line clock
108 wait count mask */
109#define CICR3_EFW (0xff << 16) /* End-of-frame line clock
110 wait count mask */
111#define CICR3_VSW (0x3f << 10) /* Vertical sync pulse width mask */
112#define CICR3_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock
113 wait count mask */
114#define CICR3_LPF (0x7ff << 0) /* Lines per frame mask */
115
116#define CICR4_MCLK_DLY (0x3 << 24) /* MCLK Data Capture Delay mask */
117#define CICR4_PCLK_EN (1 << 23) /* Pixel clock enable */
118#define CICR4_PCP (1 << 22) /* Pixel clock polarity */
119#define CICR4_HSP (1 << 21) /* Horizontal sync polarity */
120#define CICR4_VSP (1 << 20) /* Vertical sync polarity */
121#define CICR4_MCLK_EN (1 << 19) /* MCLK enable */
122#define CICR4_FR_RATE (0x7 << 8) /* Frame rate mask */
123#define CICR4_DIV (0xff << 0) /* Clock divisor mask */
124
125#define CISR_FTO (1 << 15) /* FIFO time-out */
126#define CISR_RDAV_2 (1 << 14) /* Channel 2 receive data available */
127#define CISR_RDAV_1 (1 << 13) /* Channel 1 receive data available */
128#define CISR_RDAV_0 (1 << 12) /* Channel 0 receive data available */
129#define CISR_FEMPTY_2 (1 << 11) /* Channel 2 FIFO empty */
130#define CISR_FEMPTY_1 (1 << 10) /* Channel 1 FIFO empty */
131#define CISR_FEMPTY_0 (1 << 9) /* Channel 0 FIFO empty */
132#define CISR_EOL (1 << 8) /* End of line */
133#define CISR_PAR_ERR (1 << 7) /* Parity error */
134#define CISR_CQD (1 << 6) /* Camera interface quick disable */
135#define CISR_CDD (1 << 5) /* Camera interface disable done */
136#define CISR_SOF (1 << 4) /* Start of frame */
137#define CISR_EOF (1 << 3) /* End of frame */
138#define CISR_IFO_2 (1 << 2) /* FIFO overrun for Channel 2 */
139#define CISR_IFO_1 (1 << 1) /* FIFO overrun for Channel 1 */
140#define CISR_IFO_0 (1 << 0) /* FIFO overrun for Channel 0 */
141
142#define CIFR_FLVL2 (0x7f << 23) /* FIFO 2 level mask */
143#define CIFR_FLVL1 (0x7f << 16) /* FIFO 1 level mask */
144#define CIFR_FLVL0 (0xff << 8) /* FIFO 0 level mask */
145#define CIFR_THL_0 (0x3 << 4) /* Threshold Level for Channel 0 FIFO */
146#define CIFR_RESET_F (1 << 3) /* Reset input FIFOs */
147#define CIFR_FEN2 (1 << 2) /* FIFO enable for channel 2 */
148#define CIFR_FEN1 (1 << 1) /* FIFO enable for channel 1 */
149#define CIFR_FEN0 (1 << 0) /* FIFO enable for channel 0 */
150
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300151#define CICR0_SIM_MP (0 << 24)
152#define CICR0_SIM_SP (1 << 24)
153#define CICR0_SIM_MS (2 << 24)
154#define CICR0_SIM_EP (3 << 24)
155#define CICR0_SIM_ES (4 << 24)
156
157#define CICR1_DW_VAL(x) ((x) & CICR1_DW) /* Data bus width */
158#define CICR1_PPL_VAL(x) (((x) << 15) & CICR1_PPL) /* Pixels per line */
Mike Rapoporta5462e52008-04-22 10:36:32 -0300159#define CICR1_COLOR_SP_VAL(x) (((x) << 3) & CICR1_COLOR_SP) /* color space */
160#define CICR1_RGB_BPP_VAL(x) (((x) << 7) & CICR1_RGB_BPP) /* bpp for rgb */
161#define CICR1_RGBT_CONV_VAL(x) (((x) << 29) & CICR1_RGBT_CONV) /* rgbt conv */
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300162
163#define CICR2_BLW_VAL(x) (((x) << 24) & CICR2_BLW) /* Beginning-of-line pixel clock wait count */
164#define CICR2_ELW_VAL(x) (((x) << 16) & CICR2_ELW) /* End-of-line pixel clock wait count */
165#define CICR2_HSW_VAL(x) (((x) << 10) & CICR2_HSW) /* Horizontal sync pulse width */
166#define CICR2_BFPW_VAL(x) (((x) << 3) & CICR2_BFPW) /* Beginning-of-frame pixel clock wait count */
167#define CICR2_FSW_VAL(x) (((x) << 0) & CICR2_FSW) /* Frame stabilization wait count */
168
169#define CICR3_BFW_VAL(x) (((x) << 24) & CICR3_BFW) /* Beginning-of-frame line clock wait count */
170#define CICR3_EFW_VAL(x) (((x) << 16) & CICR3_EFW) /* End-of-frame line clock wait count */
171#define CICR3_VSW_VAL(x) (((x) << 11) & CICR3_VSW) /* Vertical sync pulse width */
172#define CICR3_LPF_VAL(x) (((x) << 0) & CICR3_LPF) /* Lines per frame */
173
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300174#define CICR0_IRQ_MASK (CICR0_TOM | CICR0_RDAVM | CICR0_FEM | CICR0_EOLM | \
175 CICR0_PERRM | CICR0_QDM | CICR0_CDM | CICR0_SOFM | \
176 CICR0_EOFM | CICR0_FOM)
177
Robert Jarzmikb36bcbd2016-09-06 06:04:16 -0300178#define sensor_call(cam, o, f, args...) \
Robert Jarzmik283e4a82016-09-06 06:04:20 -0300179 v4l2_subdev_call(cam->sensor, o, f, ##args)
180
181/*
182 * Format handling
183 */
Hans Verkuil34b27b12016-09-11 05:51:54 -0300184
185/**
186 * enum pxa_mbus_packing - data packing types on the media-bus
187 * @PXA_MBUS_PACKING_NONE: no packing, bit-for-bit transfer to RAM, one
188 * sample represents one pixel
189 * @PXA_MBUS_PACKING_2X8_PADHI: 16 bits transferred in 2 8-bit samples, in the
190 * possibly incomplete byte high bits are padding
191 * @PXA_MBUS_PACKING_EXTEND16: sample width (e.g., 10 bits) has to be extended
192 * to 16 bits
193 */
194enum pxa_mbus_packing {
195 PXA_MBUS_PACKING_NONE,
196 PXA_MBUS_PACKING_2X8_PADHI,
197 PXA_MBUS_PACKING_EXTEND16,
198};
199
200/**
201 * enum pxa_mbus_order - sample order on the media bus
202 * @PXA_MBUS_ORDER_LE: least significant sample first
203 * @PXA_MBUS_ORDER_BE: most significant sample first
204 */
205enum pxa_mbus_order {
206 PXA_MBUS_ORDER_LE,
207 PXA_MBUS_ORDER_BE,
208};
209
210/**
211 * enum pxa_mbus_layout - planes layout in memory
212 * @PXA_MBUS_LAYOUT_PACKED: color components packed
213 * @PXA_MBUS_LAYOUT_PLANAR_2Y_U_V: YUV components stored in 3 planes (4:2:2)
214 * @PXA_MBUS_LAYOUT_PLANAR_2Y_C: YUV components stored in a luma and a
215 * chroma plane (C plane is half the size
216 * of Y plane)
217 * @PXA_MBUS_LAYOUT_PLANAR_Y_C: YUV components stored in a luma and a
218 * chroma plane (C plane is the same size
219 * as Y plane)
220 */
221enum pxa_mbus_layout {
222 PXA_MBUS_LAYOUT_PACKED = 0,
223 PXA_MBUS_LAYOUT_PLANAR_2Y_U_V,
224 PXA_MBUS_LAYOUT_PLANAR_2Y_C,
225 PXA_MBUS_LAYOUT_PLANAR_Y_C,
226};
227
228/**
229 * struct pxa_mbus_pixelfmt - Data format on the media bus
230 * @name: Name of the format
231 * @fourcc: Fourcc code, that will be obtained if the data is
232 * stored in memory in the following way:
233 * @packing: Type of sample-packing, that has to be used
234 * @order: Sample order when storing in memory
235 * @bits_per_sample: How many bits the bridge has to sample
236 */
237struct pxa_mbus_pixelfmt {
238 const char *name;
239 u32 fourcc;
240 enum pxa_mbus_packing packing;
241 enum pxa_mbus_order order;
242 enum pxa_mbus_layout layout;
243 u8 bits_per_sample;
244};
245
246/**
247 * struct pxa_mbus_lookup - Lookup FOURCC IDs by mediabus codes for pass-through
248 * @code: mediabus pixel-code
249 * @fmt: pixel format description
250 */
251struct pxa_mbus_lookup {
252 u32 code;
253 struct pxa_mbus_pixelfmt fmt;
254};
255
256static const struct pxa_mbus_lookup mbus_fmt[] = {
257{
258 .code = MEDIA_BUS_FMT_YUYV8_2X8,
259 .fmt = {
260 .fourcc = V4L2_PIX_FMT_YUYV,
261 .name = "YUYV",
262 .bits_per_sample = 8,
263 .packing = PXA_MBUS_PACKING_2X8_PADHI,
264 .order = PXA_MBUS_ORDER_LE,
265 .layout = PXA_MBUS_LAYOUT_PACKED,
266 },
267}, {
268 .code = MEDIA_BUS_FMT_YVYU8_2X8,
269 .fmt = {
270 .fourcc = V4L2_PIX_FMT_YVYU,
271 .name = "YVYU",
272 .bits_per_sample = 8,
273 .packing = PXA_MBUS_PACKING_2X8_PADHI,
274 .order = PXA_MBUS_ORDER_LE,
275 .layout = PXA_MBUS_LAYOUT_PACKED,
276 },
277}, {
278 .code = MEDIA_BUS_FMT_UYVY8_2X8,
279 .fmt = {
280 .fourcc = V4L2_PIX_FMT_UYVY,
281 .name = "UYVY",
282 .bits_per_sample = 8,
283 .packing = PXA_MBUS_PACKING_2X8_PADHI,
284 .order = PXA_MBUS_ORDER_LE,
285 .layout = PXA_MBUS_LAYOUT_PACKED,
286 },
287}, {
288 .code = MEDIA_BUS_FMT_VYUY8_2X8,
289 .fmt = {
290 .fourcc = V4L2_PIX_FMT_VYUY,
291 .name = "VYUY",
292 .bits_per_sample = 8,
293 .packing = PXA_MBUS_PACKING_2X8_PADHI,
294 .order = PXA_MBUS_ORDER_LE,
295 .layout = PXA_MBUS_LAYOUT_PACKED,
296 },
297}, {
298 .code = MEDIA_BUS_FMT_RGB555_2X8_PADHI_LE,
299 .fmt = {
300 .fourcc = V4L2_PIX_FMT_RGB555,
301 .name = "RGB555",
302 .bits_per_sample = 8,
303 .packing = PXA_MBUS_PACKING_2X8_PADHI,
304 .order = PXA_MBUS_ORDER_LE,
305 .layout = PXA_MBUS_LAYOUT_PACKED,
306 },
307}, {
308 .code = MEDIA_BUS_FMT_RGB555_2X8_PADHI_BE,
309 .fmt = {
310 .fourcc = V4L2_PIX_FMT_RGB555X,
311 .name = "RGB555X",
312 .bits_per_sample = 8,
313 .packing = PXA_MBUS_PACKING_2X8_PADHI,
314 .order = PXA_MBUS_ORDER_BE,
315 .layout = PXA_MBUS_LAYOUT_PACKED,
316 },
317}, {
318 .code = MEDIA_BUS_FMT_RGB565_2X8_LE,
319 .fmt = {
320 .fourcc = V4L2_PIX_FMT_RGB565,
321 .name = "RGB565",
322 .bits_per_sample = 8,
323 .packing = PXA_MBUS_PACKING_2X8_PADHI,
324 .order = PXA_MBUS_ORDER_LE,
325 .layout = PXA_MBUS_LAYOUT_PACKED,
326 },
327}, {
328 .code = MEDIA_BUS_FMT_RGB565_2X8_BE,
329 .fmt = {
330 .fourcc = V4L2_PIX_FMT_RGB565X,
331 .name = "RGB565X",
332 .bits_per_sample = 8,
333 .packing = PXA_MBUS_PACKING_2X8_PADHI,
334 .order = PXA_MBUS_ORDER_BE,
335 .layout = PXA_MBUS_LAYOUT_PACKED,
336 },
337}, {
338 .code = MEDIA_BUS_FMT_SBGGR8_1X8,
339 .fmt = {
340 .fourcc = V4L2_PIX_FMT_SBGGR8,
341 .name = "Bayer 8 BGGR",
342 .bits_per_sample = 8,
343 .packing = PXA_MBUS_PACKING_NONE,
344 .order = PXA_MBUS_ORDER_LE,
345 .layout = PXA_MBUS_LAYOUT_PACKED,
346 },
347}, {
Petr Cvek30a42a12017-05-01 01:20:45 -0300348 .code = MEDIA_BUS_FMT_SGBRG8_1X8,
349 .fmt = {
350 .fourcc = V4L2_PIX_FMT_SGBRG8,
351 .name = "Bayer 8 GBRG",
352 .bits_per_sample = 8,
353 .packing = PXA_MBUS_PACKING_NONE,
354 .order = PXA_MBUS_ORDER_LE,
355 .layout = PXA_MBUS_LAYOUT_PACKED,
356 },
357}, {
358 .code = MEDIA_BUS_FMT_SGRBG8_1X8,
359 .fmt = {
360 .fourcc = V4L2_PIX_FMT_SGRBG8,
361 .name = "Bayer 8 GRBG",
362 .bits_per_sample = 8,
363 .packing = PXA_MBUS_PACKING_NONE,
364 .order = PXA_MBUS_ORDER_LE,
365 .layout = PXA_MBUS_LAYOUT_PACKED,
366 },
367}, {
368 .code = MEDIA_BUS_FMT_SRGGB8_1X8,
369 .fmt = {
370 .fourcc = V4L2_PIX_FMT_SRGGB8,
371 .name = "Bayer 8 RGGB",
372 .bits_per_sample = 8,
373 .packing = PXA_MBUS_PACKING_NONE,
374 .order = PXA_MBUS_ORDER_LE,
375 .layout = PXA_MBUS_LAYOUT_PACKED,
376 },
377}, {
Hans Verkuil34b27b12016-09-11 05:51:54 -0300378 .code = MEDIA_BUS_FMT_SBGGR10_1X10,
379 .fmt = {
380 .fourcc = V4L2_PIX_FMT_SBGGR10,
381 .name = "Bayer 10 BGGR",
382 .bits_per_sample = 10,
383 .packing = PXA_MBUS_PACKING_EXTEND16,
384 .order = PXA_MBUS_ORDER_LE,
385 .layout = PXA_MBUS_LAYOUT_PACKED,
386 },
387}, {
388 .code = MEDIA_BUS_FMT_Y8_1X8,
389 .fmt = {
390 .fourcc = V4L2_PIX_FMT_GREY,
391 .name = "Grey",
392 .bits_per_sample = 8,
393 .packing = PXA_MBUS_PACKING_NONE,
394 .order = PXA_MBUS_ORDER_LE,
395 .layout = PXA_MBUS_LAYOUT_PACKED,
396 },
397}, {
398 .code = MEDIA_BUS_FMT_Y10_1X10,
399 .fmt = {
400 .fourcc = V4L2_PIX_FMT_Y10,
401 .name = "Grey 10bit",
402 .bits_per_sample = 10,
403 .packing = PXA_MBUS_PACKING_EXTEND16,
404 .order = PXA_MBUS_ORDER_LE,
405 .layout = PXA_MBUS_LAYOUT_PACKED,
406 },
407}, {
408 .code = MEDIA_BUS_FMT_SBGGR10_2X8_PADHI_LE,
409 .fmt = {
410 .fourcc = V4L2_PIX_FMT_SBGGR10,
411 .name = "Bayer 10 BGGR",
412 .bits_per_sample = 8,
413 .packing = PXA_MBUS_PACKING_2X8_PADHI,
414 .order = PXA_MBUS_ORDER_LE,
415 .layout = PXA_MBUS_LAYOUT_PACKED,
416 },
417}, {
418 .code = MEDIA_BUS_FMT_SBGGR10_2X8_PADHI_BE,
419 .fmt = {
420 .fourcc = V4L2_PIX_FMT_SBGGR10,
421 .name = "Bayer 10 BGGR",
422 .bits_per_sample = 8,
423 .packing = PXA_MBUS_PACKING_2X8_PADHI,
424 .order = PXA_MBUS_ORDER_BE,
425 .layout = PXA_MBUS_LAYOUT_PACKED,
426 },
427}, {
428 .code = MEDIA_BUS_FMT_RGB444_2X8_PADHI_BE,
429 .fmt = {
430 .fourcc = V4L2_PIX_FMT_RGB444,
431 .name = "RGB444",
432 .bits_per_sample = 8,
433 .packing = PXA_MBUS_PACKING_2X8_PADHI,
434 .order = PXA_MBUS_ORDER_BE,
435 .layout = PXA_MBUS_LAYOUT_PACKED,
436 },
437}, {
438 .code = MEDIA_BUS_FMT_UYVY8_1X16,
439 .fmt = {
440 .fourcc = V4L2_PIX_FMT_UYVY,
441 .name = "UYVY 16bit",
442 .bits_per_sample = 16,
443 .packing = PXA_MBUS_PACKING_EXTEND16,
444 .order = PXA_MBUS_ORDER_LE,
445 .layout = PXA_MBUS_LAYOUT_PACKED,
446 },
447}, {
448 .code = MEDIA_BUS_FMT_VYUY8_1X16,
449 .fmt = {
450 .fourcc = V4L2_PIX_FMT_VYUY,
451 .name = "VYUY 16bit",
452 .bits_per_sample = 16,
453 .packing = PXA_MBUS_PACKING_EXTEND16,
454 .order = PXA_MBUS_ORDER_LE,
455 .layout = PXA_MBUS_LAYOUT_PACKED,
456 },
457}, {
458 .code = MEDIA_BUS_FMT_YUYV8_1X16,
459 .fmt = {
460 .fourcc = V4L2_PIX_FMT_YUYV,
461 .name = "YUYV 16bit",
462 .bits_per_sample = 16,
463 .packing = PXA_MBUS_PACKING_EXTEND16,
464 .order = PXA_MBUS_ORDER_LE,
465 .layout = PXA_MBUS_LAYOUT_PACKED,
466 },
467}, {
468 .code = MEDIA_BUS_FMT_YVYU8_1X16,
469 .fmt = {
470 .fourcc = V4L2_PIX_FMT_YVYU,
471 .name = "YVYU 16bit",
472 .bits_per_sample = 16,
473 .packing = PXA_MBUS_PACKING_EXTEND16,
474 .order = PXA_MBUS_ORDER_LE,
475 .layout = PXA_MBUS_LAYOUT_PACKED,
476 },
477}, {
Hans Verkuil34b27b12016-09-11 05:51:54 -0300478 .code = MEDIA_BUS_FMT_SGRBG10_DPCM8_1X8,
479 .fmt = {
480 .fourcc = V4L2_PIX_FMT_SGRBG10DPCM8,
481 .name = "Bayer 10 BGGR DPCM 8",
482 .bits_per_sample = 8,
483 .packing = PXA_MBUS_PACKING_NONE,
484 .order = PXA_MBUS_ORDER_LE,
485 .layout = PXA_MBUS_LAYOUT_PACKED,
486 },
487}, {
488 .code = MEDIA_BUS_FMT_SGBRG10_1X10,
489 .fmt = {
490 .fourcc = V4L2_PIX_FMT_SGBRG10,
491 .name = "Bayer 10 GBRG",
492 .bits_per_sample = 10,
493 .packing = PXA_MBUS_PACKING_EXTEND16,
494 .order = PXA_MBUS_ORDER_LE,
495 .layout = PXA_MBUS_LAYOUT_PACKED,
496 },
497}, {
498 .code = MEDIA_BUS_FMT_SGRBG10_1X10,
499 .fmt = {
500 .fourcc = V4L2_PIX_FMT_SGRBG10,
501 .name = "Bayer 10 GRBG",
502 .bits_per_sample = 10,
503 .packing = PXA_MBUS_PACKING_EXTEND16,
504 .order = PXA_MBUS_ORDER_LE,
505 .layout = PXA_MBUS_LAYOUT_PACKED,
506 },
507}, {
508 .code = MEDIA_BUS_FMT_SRGGB10_1X10,
509 .fmt = {
510 .fourcc = V4L2_PIX_FMT_SRGGB10,
511 .name = "Bayer 10 RGGB",
512 .bits_per_sample = 10,
513 .packing = PXA_MBUS_PACKING_EXTEND16,
514 .order = PXA_MBUS_ORDER_LE,
515 .layout = PXA_MBUS_LAYOUT_PACKED,
516 },
517}, {
518 .code = MEDIA_BUS_FMT_SBGGR12_1X12,
519 .fmt = {
520 .fourcc = V4L2_PIX_FMT_SBGGR12,
521 .name = "Bayer 12 BGGR",
522 .bits_per_sample = 12,
523 .packing = PXA_MBUS_PACKING_EXTEND16,
524 .order = PXA_MBUS_ORDER_LE,
525 .layout = PXA_MBUS_LAYOUT_PACKED,
526 },
527}, {
528 .code = MEDIA_BUS_FMT_SGBRG12_1X12,
529 .fmt = {
530 .fourcc = V4L2_PIX_FMT_SGBRG12,
531 .name = "Bayer 12 GBRG",
532 .bits_per_sample = 12,
533 .packing = PXA_MBUS_PACKING_EXTEND16,
534 .order = PXA_MBUS_ORDER_LE,
535 .layout = PXA_MBUS_LAYOUT_PACKED,
536 },
537}, {
538 .code = MEDIA_BUS_FMT_SGRBG12_1X12,
539 .fmt = {
540 .fourcc = V4L2_PIX_FMT_SGRBG12,
541 .name = "Bayer 12 GRBG",
542 .bits_per_sample = 12,
543 .packing = PXA_MBUS_PACKING_EXTEND16,
544 .order = PXA_MBUS_ORDER_LE,
545 .layout = PXA_MBUS_LAYOUT_PACKED,
546 },
547}, {
548 .code = MEDIA_BUS_FMT_SRGGB12_1X12,
549 .fmt = {
550 .fourcc = V4L2_PIX_FMT_SRGGB12,
551 .name = "Bayer 12 RGGB",
552 .bits_per_sample = 12,
553 .packing = PXA_MBUS_PACKING_EXTEND16,
554 .order = PXA_MBUS_ORDER_LE,
555 .layout = PXA_MBUS_LAYOUT_PACKED,
556 },
557},
558};
559
560static s32 pxa_mbus_bytes_per_line(u32 width, const struct pxa_mbus_pixelfmt *mf)
561{
562 if (mf->layout != PXA_MBUS_LAYOUT_PACKED)
563 return width * mf->bits_per_sample / 8;
564
565 switch (mf->packing) {
566 case PXA_MBUS_PACKING_NONE:
567 return width * mf->bits_per_sample / 8;
568 case PXA_MBUS_PACKING_2X8_PADHI:
569 case PXA_MBUS_PACKING_EXTEND16:
570 return width * 2;
571 }
572 return -EINVAL;
573}
574
575static s32 pxa_mbus_image_size(const struct pxa_mbus_pixelfmt *mf,
576 u32 bytes_per_line, u32 height)
577{
578 switch (mf->packing) {
579 case PXA_MBUS_PACKING_2X8_PADHI:
580 return bytes_per_line * height * 2;
581 default:
582 return -EINVAL;
583 }
584}
585
586static const struct pxa_mbus_pixelfmt *pxa_mbus_find_fmtdesc(
587 u32 code,
588 const struct pxa_mbus_lookup *lookup,
589 int n)
590{
591 int i;
592
593 for (i = 0; i < n; i++)
594 if (lookup[i].code == code)
595 return &lookup[i].fmt;
596
597 return NULL;
598}
599
600static const struct pxa_mbus_pixelfmt *pxa_mbus_get_fmtdesc(
601 u32 code)
602{
603 return pxa_mbus_find_fmtdesc(code, mbus_fmt, ARRAY_SIZE(mbus_fmt));
604}
605
606static unsigned int pxa_mbus_config_compatible(const struct v4l2_mbus_config *cfg,
607 unsigned int flags)
608{
609 unsigned long common_flags;
610 bool hsync = true, vsync = true, pclk, data, mode;
611 bool mipi_lanes, mipi_clock;
612
613 common_flags = cfg->flags & flags;
614
615 switch (cfg->type) {
616 case V4L2_MBUS_PARALLEL:
617 hsync = common_flags & (V4L2_MBUS_HSYNC_ACTIVE_HIGH |
618 V4L2_MBUS_HSYNC_ACTIVE_LOW);
619 vsync = common_flags & (V4L2_MBUS_VSYNC_ACTIVE_HIGH |
620 V4L2_MBUS_VSYNC_ACTIVE_LOW);
621 /* fall through */
622 case V4L2_MBUS_BT656:
623 pclk = common_flags & (V4L2_MBUS_PCLK_SAMPLE_RISING |
624 V4L2_MBUS_PCLK_SAMPLE_FALLING);
625 data = common_flags & (V4L2_MBUS_DATA_ACTIVE_HIGH |
626 V4L2_MBUS_DATA_ACTIVE_LOW);
627 mode = common_flags & (V4L2_MBUS_MASTER | V4L2_MBUS_SLAVE);
628 return (!hsync || !vsync || !pclk || !data || !mode) ?
629 0 : common_flags;
630 case V4L2_MBUS_CSI2:
631 mipi_lanes = common_flags & V4L2_MBUS_CSI2_LANES;
632 mipi_clock = common_flags & (V4L2_MBUS_CSI2_NONCONTINUOUS_CLOCK |
633 V4L2_MBUS_CSI2_CONTINUOUS_CLOCK);
634 return (!mipi_lanes || !mipi_clock) ? 0 : common_flags;
635 }
636 return 0;
637}
638
Robert Jarzmik283e4a82016-09-06 06:04:20 -0300639/**
640 * struct soc_camera_format_xlate - match between host and sensor formats
641 * @code: code of a sensor provided format
642 * @host_fmt: host format after host translation from code
643 *
644 * Host and sensor translation structure. Used in table of host and sensor
645 * formats matchings in soc_camera_device. A host can override the generic list
646 * generation by implementing get_formats(), and use it for format checks and
647 * format setup.
648 */
649struct soc_camera_format_xlate {
650 u32 code;
Hans Verkuil34b27b12016-09-11 05:51:54 -0300651 const struct pxa_mbus_pixelfmt *host_fmt;
Robert Jarzmik283e4a82016-09-06 06:04:20 -0300652};
Robert Jarzmikb36bcbd2016-09-06 06:04:16 -0300653
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300654/*
655 * Structures
656 */
Mike Rapoporta5462e52008-04-22 10:36:32 -0300657enum pxa_camera_active_dma {
658 DMA_Y = 0x1,
659 DMA_U = 0x2,
660 DMA_V = 0x4,
661};
662
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300663/* buffer for one video frame */
664struct pxa_buffer {
665 /* common v4l buffer stuff -- must be first */
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300666 struct vb2_v4l2_buffer vbuf;
667 struct list_head queue;
Boris BREZILLON27ffaeb2014-11-10 14:28:31 -0300668 u32 code;
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300669 int nb_planes;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300670 /* our descriptor lists for Y, U and V channels */
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300671 struct dma_async_tx_descriptor *descs[3];
672 dma_cookie_t cookie[3];
673 struct scatterlist *sg[3];
674 int sg_len[3];
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300675 size_t plane_sizes[3];
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -0300676 int inwork;
677 enum pxa_camera_active_dma active_dma;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300678};
679
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300680struct pxa_camera_dev {
Robert Jarzmik283e4a82016-09-06 06:04:20 -0300681 struct v4l2_device v4l2_dev;
682 struct video_device vdev;
683 struct v4l2_async_notifier notifier;
684 struct vb2_queue vb2_vq;
685 struct v4l2_subdev *sensor;
686 struct soc_camera_format_xlate *user_formats;
687 const struct soc_camera_format_xlate *current_fmt;
688 struct v4l2_pix_format current_pix;
689
690 struct v4l2_async_subdev asd;
691 struct v4l2_async_subdev *asds[1];
692
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -0300693 /*
694 * PXA27x is only supposed to handle one camera on its Quick Capture
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300695 * interface. If anyone ever builds hardware to enable more than
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -0300696 * one camera, they will have to modify this driver too
697 */
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300698 struct clk *clk;
699
700 unsigned int irq;
701 void __iomem *base;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300702
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -0300703 int channels;
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300704 struct dma_chan *dma_chans[3];
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300705
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300706 struct pxacamera_platform_data *pdata;
707 struct resource *res;
708 unsigned long platform_flags;
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300709 unsigned long ciclk;
710 unsigned long mclk;
711 u32 mclk_divisor;
Robert Jarzmik283e4a82016-09-06 06:04:20 -0300712 struct v4l2_clk *mclk_clk;
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -0300713 u16 width_flags; /* max 10 bits */
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300714
715 struct list_head capture;
716
717 spinlock_t lock;
Robert Jarzmik283e4a82016-09-06 06:04:20 -0300718 struct mutex mlock;
Robert Jarzmik61634972016-09-06 06:04:18 -0300719 unsigned int buf_sequence;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300720
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300721 struct pxa_buffer *active;
Robert Jarzmike623ebe2015-09-06 08:42:11 -0300722 struct tasklet_struct task_eof;
Robert Jarzmik3f6ac492008-08-02 07:10:04 -0300723
724 u32 save_cicr[5];
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300725};
726
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -0300727struct pxa_cam {
728 unsigned long flags;
729};
730
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300731static const char *pxa_cam_driver_description = "PXA_Camera";
732
Robert Jarzmik283e4a82016-09-06 06:04:20 -0300733/*
734 * Format translation functions
735 */
Mauro Carvalho Chehab8f05b342016-09-09 10:58:58 -0300736static const struct soc_camera_format_xlate
Hans Verkuil34b27b12016-09-11 05:51:54 -0300737*pxa_mbus_xlate_by_fourcc(struct soc_camera_format_xlate *user_formats,
Mauro Carvalho Chehab8f05b342016-09-09 10:58:58 -0300738 unsigned int fourcc)
Robert Jarzmik295ab492016-09-06 06:04:17 -0300739{
Robert Jarzmik283e4a82016-09-06 06:04:20 -0300740 unsigned int i;
Robert Jarzmik295ab492016-09-06 06:04:17 -0300741
Robert Jarzmik283e4a82016-09-06 06:04:20 -0300742 for (i = 0; user_formats[i].code; i++)
743 if (user_formats[i].host_fmt->fourcc == fourcc)
744 return user_formats + i;
745 return NULL;
746}
747
Hans Verkuil34b27b12016-09-11 05:51:54 -0300748static struct soc_camera_format_xlate *pxa_mbus_build_fmts_xlate(
Robert Jarzmik283e4a82016-09-06 06:04:20 -0300749 struct v4l2_device *v4l2_dev, struct v4l2_subdev *subdev,
750 int (*get_formats)(struct v4l2_device *, unsigned int,
751 struct soc_camera_format_xlate *xlate))
752{
753 unsigned int i, fmts = 0, raw_fmts = 0;
754 int ret;
755 struct v4l2_subdev_mbus_code_enum code = {
756 .which = V4L2_SUBDEV_FORMAT_ACTIVE,
757 };
758 struct soc_camera_format_xlate *user_formats;
759
760 while (!v4l2_subdev_call(subdev, pad, enum_mbus_code, NULL, &code)) {
761 raw_fmts++;
762 code.index++;
763 }
764
765 /*
766 * First pass - only count formats this host-sensor
767 * configuration can provide
768 */
769 for (i = 0; i < raw_fmts; i++) {
770 ret = get_formats(v4l2_dev, i, NULL);
771 if (ret < 0)
772 return ERR_PTR(ret);
773 fmts += ret;
774 }
775
776 if (!fmts)
777 return ERR_PTR(-ENXIO);
778
779 user_formats = kcalloc(fmts + 1, sizeof(*user_formats), GFP_KERNEL);
780 if (!user_formats)
781 return ERR_PTR(-ENOMEM);
782
783 /* Second pass - actually fill data formats */
784 fmts = 0;
785 for (i = 0; i < raw_fmts; i++) {
786 ret = get_formats(v4l2_dev, i, user_formats + fmts);
787 if (ret < 0)
788 goto egfmt;
789 fmts += ret;
790 }
791 user_formats[fmts].code = 0;
792
793 return user_formats;
794egfmt:
795 kfree(user_formats);
796 return ERR_PTR(ret);
Robert Jarzmik295ab492016-09-06 06:04:17 -0300797}
798
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300799/*
800 * Videobuf operations
801 */
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300802static struct pxa_buffer *vb2_to_pxa_buffer(struct vb2_buffer *vb)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300803{
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300804 struct vb2_v4l2_buffer *vbuf = to_vb2_v4l2_buffer(vb);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300805
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300806 return container_of(vbuf, struct pxa_buffer, vbuf);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300807}
808
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300809static struct device *pcdev_to_dev(struct pxa_camera_dev *pcdev)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300810{
Robert Jarzmik283e4a82016-09-06 06:04:20 -0300811 return pcdev->v4l2_dev.dev;
812}
813
814static struct pxa_camera_dev *v4l2_dev_to_pcdev(struct v4l2_device *v4l2_dev)
815{
816 return container_of(v4l2_dev, struct pxa_camera_dev, v4l2_dev);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300817}
818
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300819static void pxa_camera_dma_irq(struct pxa_camera_dev *pcdev,
Robert Jarzmike58539182015-09-06 08:42:12 -0300820 enum pxa_camera_active_dma act_dma);
821
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300822static void pxa_camera_dma_irq_y(void *data)
Robert Jarzmike58539182015-09-06 08:42:12 -0300823{
824 struct pxa_camera_dev *pcdev = data;
825
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300826 pxa_camera_dma_irq(pcdev, DMA_Y);
Robert Jarzmike58539182015-09-06 08:42:12 -0300827}
828
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300829static void pxa_camera_dma_irq_u(void *data)
Robert Jarzmike58539182015-09-06 08:42:12 -0300830{
831 struct pxa_camera_dev *pcdev = data;
832
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300833 pxa_camera_dma_irq(pcdev, DMA_U);
Robert Jarzmike58539182015-09-06 08:42:12 -0300834}
835
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300836static void pxa_camera_dma_irq_v(void *data)
Robert Jarzmike58539182015-09-06 08:42:12 -0300837{
838 struct pxa_camera_dev *pcdev = data;
839
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300840 pxa_camera_dma_irq(pcdev, DMA_V);
Robert Jarzmike58539182015-09-06 08:42:12 -0300841}
842
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300843/**
844 * pxa_init_dma_channel - init dma descriptors
845 * @pcdev: pxa camera device
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300846 * @vb: videobuffer2 buffer
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300847 * @dma: dma video buffer
848 * @channel: dma channel (0 => 'Y', 1 => 'U', 2 => 'V')
849 * @cibr: camera Receive Buffer Register
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300850 *
851 * Prepares the pxa dma descriptors to transfer one camera channel.
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300852 *
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300853 * Returns 0 if success or -ENOMEM if no memory is available
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300854 */
Mike Rapoporta5462e52008-04-22 10:36:32 -0300855static int pxa_init_dma_channel(struct pxa_camera_dev *pcdev,
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300856 struct pxa_buffer *buf, int channel,
857 struct scatterlist *sg, int sglen)
Mike Rapoporta5462e52008-04-22 10:36:32 -0300858{
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300859 struct dma_chan *dma_chan = pcdev->dma_chans[channel];
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300860 struct dma_async_tx_descriptor *tx;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300861
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300862 tx = dmaengine_prep_slave_sg(dma_chan, sg, sglen, DMA_DEV_TO_MEM,
863 DMA_PREP_INTERRUPT | DMA_CTRL_REUSE);
864 if (!tx) {
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300865 dev_err(pcdev_to_dev(pcdev),
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300866 "dmaengine_prep_slave_sg failed\n");
867 goto fail;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300868 }
869
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300870 tx->callback_param = pcdev;
871 switch (channel) {
872 case 0:
873 tx->callback = pxa_camera_dma_irq_y;
874 break;
875 case 1:
876 tx->callback = pxa_camera_dma_irq_u;
877 break;
878 case 2:
879 tx->callback = pxa_camera_dma_irq_v;
880 break;
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300881 }
882
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300883 buf->descs[channel] = tx;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300884 return 0;
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300885fail:
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300886 dev_dbg(pcdev_to_dev(pcdev),
887 "%s (vb=%p) dma_tx=%p\n",
888 __func__, buf, tx);
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300889
890 return -ENOMEM;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300891}
892
Robert Jarzmik256b0232009-03-31 03:44:21 -0300893static void pxa_videobuf_set_actdma(struct pxa_camera_dev *pcdev,
894 struct pxa_buffer *buf)
895{
896 buf->active_dma = DMA_Y;
Robert Jarzmik283e4a82016-09-06 06:04:20 -0300897 if (buf->nb_planes == 3)
Robert Jarzmik256b0232009-03-31 03:44:21 -0300898 buf->active_dma |= DMA_U | DMA_V;
899}
900
Robert Jarzmik256b0232009-03-31 03:44:21 -0300901/**
902 * pxa_dma_start_channels - start DMA channel for active buffer
903 * @pcdev: pxa camera device
904 *
905 * Initialize DMA channels to the beginning of the active video buffer, and
906 * start these channels.
907 */
908static void pxa_dma_start_channels(struct pxa_camera_dev *pcdev)
909{
910 int i;
Robert Jarzmik256b0232009-03-31 03:44:21 -0300911
912 for (i = 0; i < pcdev->channels; i++) {
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300913 dev_dbg(pcdev_to_dev(pcdev),
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300914 "%s (channel=%d)\n", __func__, i);
915 dma_async_issue_pending(pcdev->dma_chans[i]);
Robert Jarzmik256b0232009-03-31 03:44:21 -0300916 }
917}
918
919static void pxa_dma_stop_channels(struct pxa_camera_dev *pcdev)
920{
921 int i;
922
923 for (i = 0; i < pcdev->channels; i++) {
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300924 dev_dbg(pcdev_to_dev(pcdev),
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300925 "%s (channel=%d)\n", __func__, i);
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300926 dmaengine_terminate_all(pcdev->dma_chans[i]);
Robert Jarzmik256b0232009-03-31 03:44:21 -0300927 }
928}
929
Robert Jarzmik256b0232009-03-31 03:44:21 -0300930static void pxa_dma_add_tail_buf(struct pxa_camera_dev *pcdev,
931 struct pxa_buffer *buf)
932{
933 int i;
Robert Jarzmik256b0232009-03-31 03:44:21 -0300934
935 for (i = 0; i < pcdev->channels; i++) {
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300936 buf->cookie[i] = dmaengine_submit(buf->descs[i]);
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300937 dev_dbg(pcdev_to_dev(pcdev),
Robert Jarzmik1e77d552015-09-06 08:42:13 -0300938 "%s (channel=%d) : submit vb=%p cookie=%d\n",
939 __func__, i, buf, buf->descs[i]->cookie);
Guennadi Liakhovetskiae7410e2009-03-31 03:44:22 -0300940 }
Robert Jarzmik256b0232009-03-31 03:44:21 -0300941}
942
943/**
944 * pxa_camera_start_capture - start video capturing
945 * @pcdev: camera device
946 *
947 * Launch capturing. DMA channels should not be active yet. They should get
948 * activated at the end of frame interrupt, to capture only whole frames, and
949 * never begin the capture of a partial frame.
950 */
951static void pxa_camera_start_capture(struct pxa_camera_dev *pcdev)
952{
Stefan Herbrechtsmeiera47f6be2010-04-20 03:51:29 -0300953 unsigned long cicr0;
Robert Jarzmik256b0232009-03-31 03:44:21 -0300954
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300955 dev_dbg(pcdev_to_dev(pcdev), "%s\n", __func__);
Robert Jarzmike623ebe2015-09-06 08:42:11 -0300956 __raw_writel(__raw_readl(pcdev->base + CISR), pcdev->base + CISR);
Robert Jarzmik256b0232009-03-31 03:44:21 -0300957 /* Enable End-Of-Frame Interrupt */
958 cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_ENB;
959 cicr0 &= ~CICR0_EOFM;
960 __raw_writel(cicr0, pcdev->base + CICR0);
961}
962
963static void pxa_camera_stop_capture(struct pxa_camera_dev *pcdev)
964{
965 unsigned long cicr0;
966
967 pxa_dma_stop_channels(pcdev);
968
969 cicr0 = __raw_readl(pcdev->base + CICR0) & ~CICR0_ENB;
970 __raw_writel(cicr0, pcdev->base + CICR0);
971
Robert Jarzmik8c62e222009-03-31 03:44:22 -0300972 pcdev->active = NULL;
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300973 dev_dbg(pcdev_to_dev(pcdev), "%s\n", __func__);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300974}
975
Mike Rapoporta5462e52008-04-22 10:36:32 -0300976static void pxa_camera_wakeup(struct pxa_camera_dev *pcdev,
Robert Jarzmikfcdf9bb2016-09-06 06:04:22 -0300977 struct pxa_buffer *buf,
978 enum vb2_buffer_state state)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300979{
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300980 struct vb2_buffer *vb = &buf->vbuf.vb2_buf;
Robert Jarzmik61634972016-09-06 06:04:18 -0300981 struct vb2_v4l2_buffer *vbuf = to_vb2_v4l2_buffer(vb);
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300982
Mike Rapoporta5462e52008-04-22 10:36:32 -0300983 /* _init is used to debug races, see comment in pxa_camera_reqbufs() */
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300984 list_del_init(&buf->queue);
985 vb->timestamp = ktime_get_ns();
Robert Jarzmik61634972016-09-06 06:04:18 -0300986 vbuf->sequence = pcdev->buf_sequence++;
987 vbuf->field = V4L2_FIELD_NONE;
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300988 vb2_buffer_done(vb, VB2_BUF_STATE_DONE);
Colin Ian King53cf7002016-08-18 12:54:57 -0300989 dev_dbg(pcdev_to_dev(pcdev), "%s dequeued buffer (buf=0x%p)\n",
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300990 __func__, buf);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300991
992 if (list_empty(&pcdev->capture)) {
Robert Jarzmik256b0232009-03-31 03:44:21 -0300993 pxa_camera_stop_capture(pcdev);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300994 return;
995 }
996
997 pcdev->active = list_entry(pcdev->capture.next,
Robert Jarzmike009ebd2016-09-06 06:04:14 -0300998 struct pxa_buffer, queue);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300999}
1000
Robert Jarzmik256b0232009-03-31 03:44:21 -03001001/**
1002 * pxa_camera_check_link_miss - check missed DMA linking
1003 * @pcdev: camera device
1004 *
1005 * The DMA chaining is done with DMA running. This means a tiny temporal window
1006 * remains, where a buffer is queued on the chain, while the chain is already
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001007 * stopped. This means the tailed buffer would never be transferred by DMA.
Robert Jarzmik256b0232009-03-31 03:44:21 -03001008 * This function restarts the capture for this corner case, where :
1009 * - DADR() == DADDR_STOP
1010 * - a videobuffer is queued on the pcdev->capture list
1011 *
1012 * Please check the "DMA hot chaining timeslice issue" in
1013 * Documentation/video4linux/pxa_camera.txt
1014 *
1015 * Context: should only be called within the dma irq handler
1016 */
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001017static void pxa_camera_check_link_miss(struct pxa_camera_dev *pcdev,
1018 dma_cookie_t last_submitted,
1019 dma_cookie_t last_issued)
Robert Jarzmik256b0232009-03-31 03:44:21 -03001020{
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001021 bool is_dma_stopped = last_submitted != last_issued;
Robert Jarzmik256b0232009-03-31 03:44:21 -03001022
Robert Jarzmike009ebd2016-09-06 06:04:14 -03001023 dev_dbg(pcdev_to_dev(pcdev),
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001024 "%s : top queued buffer=%p, is_dma_stopped=%d\n",
Robert Jarzmik256b0232009-03-31 03:44:21 -03001025 __func__, pcdev->active, is_dma_stopped);
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001026
Robert Jarzmik256b0232009-03-31 03:44:21 -03001027 if (pcdev->active && is_dma_stopped)
1028 pxa_camera_start_capture(pcdev);
1029}
1030
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001031static void pxa_camera_dma_irq(struct pxa_camera_dev *pcdev,
Mike Rapoporta5462e52008-04-22 10:36:32 -03001032 enum pxa_camera_active_dma act_dma)
1033{
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001034 struct pxa_buffer *buf, *last_buf;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001035 unsigned long flags;
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001036 u32 camera_status, overrun;
1037 int chan;
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001038 enum dma_status last_status;
1039 dma_cookie_t last_issued;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001040
1041 spin_lock_irqsave(&pcdev->lock, flags);
1042
Robert Jarzmik256b0232009-03-31 03:44:21 -03001043 camera_status = __raw_readl(pcdev->base + CISR);
Robert Jarzmik295ab492016-09-06 06:04:17 -03001044 dev_dbg(pcdev_to_dev(pcdev), "camera dma irq, cisr=0x%x dma=%d\n",
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001045 camera_status, act_dma);
Robert Jarzmik256b0232009-03-31 03:44:21 -03001046 overrun = CISR_IFO_0;
1047 if (pcdev->channels == 3)
1048 overrun |= CISR_IFO_1 | CISR_IFO_2;
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03001049
Robert Jarzmik8c62e222009-03-31 03:44:22 -03001050 /*
1051 * pcdev->active should not be NULL in DMA irq handler.
1052 *
1053 * But there is one corner case : if capture was stopped due to an
1054 * overrun of channel 1, and at that same channel 2 was completed.
1055 *
1056 * When handling the overrun in DMA irq for channel 1, we'll stop the
1057 * capture and restart it (and thus set pcdev->active to NULL). But the
1058 * DMA irq handler will already be pending for channel 2. So on entering
1059 * the DMA irq handler for channel 2 there will be no active buffer, yet
1060 * that is normal.
1061 */
1062 if (!pcdev->active)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001063 goto out;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001064
Robert Jarzmike009ebd2016-09-06 06:04:14 -03001065 buf = pcdev->active;
1066 WARN_ON(buf->inwork || list_empty(&buf->queue));
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001067
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001068 /*
1069 * It's normal if the last frame creates an overrun, as there
1070 * are no more DMA descriptors to fetch from QCI fifos
1071 */
1072 switch (act_dma) {
1073 case DMA_U:
1074 chan = 1;
1075 break;
1076 case DMA_V:
1077 chan = 2;
1078 break;
1079 default:
1080 chan = 0;
1081 break;
1082 }
1083 last_buf = list_entry(pcdev->capture.prev,
Robert Jarzmike009ebd2016-09-06 06:04:14 -03001084 struct pxa_buffer, queue);
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001085 last_status = dma_async_is_tx_complete(pcdev->dma_chans[chan],
1086 last_buf->cookie[chan],
1087 NULL, &last_issued);
1088 if (camera_status & overrun &&
1089 last_status != DMA_COMPLETE) {
Robert Jarzmik295ab492016-09-06 06:04:17 -03001090 dev_dbg(pcdev_to_dev(pcdev), "FIFO overrun! CISR: %x\n",
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001091 camera_status);
1092 pxa_camera_stop_capture(pcdev);
Robert Jarzmike009ebd2016-09-06 06:04:14 -03001093 list_for_each_entry(buf, &pcdev->capture, queue)
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001094 pxa_dma_add_tail_buf(pcdev, buf);
1095 pxa_camera_start_capture(pcdev);
1096 goto out;
1097 }
1098 buf->active_dma &= ~act_dma;
1099 if (!buf->active_dma) {
Robert Jarzmikfcdf9bb2016-09-06 06:04:22 -03001100 pxa_camera_wakeup(pcdev, buf, VB2_BUF_STATE_DONE);
Robert Jarzmik1e77d552015-09-06 08:42:13 -03001101 pxa_camera_check_link_miss(pcdev, last_buf->cookie[chan],
1102 last_issued);
Robert Jarzmik256b0232009-03-31 03:44:21 -03001103 }
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001104
1105out:
1106 spin_unlock_irqrestore(&pcdev->lock, flags);
1107}
1108
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -03001109static u32 mclk_get_divisor(struct platform_device *pdev,
1110 struct pxa_camera_dev *pcdev)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001111{
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001112 unsigned long mclk = pcdev->mclk;
1113 u32 div;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001114 unsigned long lcdclk;
1115
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001116 lcdclk = clk_get_rate(pcdev->clk);
1117 pcdev->ciclk = lcdclk;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001118
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001119 /* mclk <= ciclk / 4 (27.4.2) */
1120 if (mclk > lcdclk / 4) {
1121 mclk = lcdclk / 4;
Robert Jarzmik295ab492016-09-06 06:04:17 -03001122 dev_warn(pcdev_to_dev(pcdev),
1123 "Limiting master clock to %lu\n", mclk);
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001124 }
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001125
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001126 /* We verify mclk != 0, so if anyone breaks it, here comes their Oops */
1127 div = (lcdclk + 2 * mclk - 1) / (2 * mclk) - 1;
1128
1129 /* If we're not supplying MCLK, leave it at 0 */
1130 if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
1131 pcdev->mclk = lcdclk / (2 * (div + 1));
1132
Robert Jarzmik295ab492016-09-06 06:04:17 -03001133 dev_dbg(pcdev_to_dev(pcdev), "LCD clock %luHz, target freq %luHz, divisor %u\n",
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -03001134 lcdclk, mclk, div);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001135
1136 return div;
1137}
1138
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001139static void recalculate_fifo_timeout(struct pxa_camera_dev *pcdev,
1140 unsigned long pclk)
1141{
1142 /* We want a timeout > 1 pixel time, not ">=" */
1143 u32 ciclk_per_pixel = pcdev->ciclk / pclk + 1;
1144
1145 __raw_writel(ciclk_per_pixel, pcdev->base + CITOR);
1146}
1147
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03001148static void pxa_camera_activate(struct pxa_camera_dev *pcdev)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001149{
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001150 u32 cicr4 = 0;
1151
Eric Miao5ca11fa2008-12-18 11:15:50 -03001152 /* disable all interrupts */
1153 __raw_writel(0x3ff, pcdev->base + CICR0);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001154
1155 if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
1156 cicr4 |= CICR4_PCLK_EN;
1157 if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
1158 cicr4 |= CICR4_MCLK_EN;
1159 if (pcdev->platform_flags & PXA_CAMERA_PCP)
1160 cicr4 |= CICR4_PCP;
1161 if (pcdev->platform_flags & PXA_CAMERA_HSP)
1162 cicr4 |= CICR4_HSP;
1163 if (pcdev->platform_flags & PXA_CAMERA_VSP)
1164 cicr4 |= CICR4_VSP;
1165
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001166 __raw_writel(pcdev->mclk_divisor | cicr4, pcdev->base + CICR4);
1167
1168 if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
1169 /* Initialise the timeout under the assumption pclk = mclk */
1170 recalculate_fifo_timeout(pcdev, pcdev->mclk);
1171 else
1172 /* "Safe default" - 13MHz */
1173 recalculate_fifo_timeout(pcdev, 13000000);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001174
Philipp Zabel91acd9622012-03-15 15:13:31 -03001175 clk_prepare_enable(pcdev->clk);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001176}
1177
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03001178static void pxa_camera_deactivate(struct pxa_camera_dev *pcdev)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001179{
Philipp Zabel91acd9622012-03-15 15:13:31 -03001180 clk_disable_unprepare(pcdev->clk);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001181}
1182
Robert Jarzmike623ebe2015-09-06 08:42:11 -03001183static void pxa_camera_eof(unsigned long arg)
1184{
1185 struct pxa_camera_dev *pcdev = (struct pxa_camera_dev *)arg;
1186 unsigned long cifr;
1187 struct pxa_buffer *buf;
Robert Jarzmike623ebe2015-09-06 08:42:11 -03001188
Robert Jarzmike009ebd2016-09-06 06:04:14 -03001189 dev_dbg(pcdev_to_dev(pcdev),
Robert Jarzmike623ebe2015-09-06 08:42:11 -03001190 "Camera interrupt status 0x%x\n",
1191 __raw_readl(pcdev->base + CISR));
1192
1193 /* Reset the FIFOs */
1194 cifr = __raw_readl(pcdev->base + CIFR) | CIFR_RESET_F;
1195 __raw_writel(cifr, pcdev->base + CIFR);
1196
1197 pcdev->active = list_first_entry(&pcdev->capture,
Robert Jarzmike009ebd2016-09-06 06:04:14 -03001198 struct pxa_buffer, queue);
1199 buf = pcdev->active;
Robert Jarzmike623ebe2015-09-06 08:42:11 -03001200 pxa_videobuf_set_actdma(pcdev, buf);
1201
1202 pxa_dma_start_channels(pcdev);
1203}
1204
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001205static irqreturn_t pxa_camera_irq(int irq, void *data)
1206{
1207 struct pxa_camera_dev *pcdev = data;
Robert Jarzmike623ebe2015-09-06 08:42:11 -03001208 unsigned long status, cicr0;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001209
Eric Miao5ca11fa2008-12-18 11:15:50 -03001210 status = __raw_readl(pcdev->base + CISR);
Robert Jarzmike009ebd2016-09-06 06:04:14 -03001211 dev_dbg(pcdev_to_dev(pcdev),
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001212 "Camera interrupt status 0x%lx\n", status);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001213
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -03001214 if (!status)
1215 return IRQ_NONE;
1216
Eric Miao5ca11fa2008-12-18 11:15:50 -03001217 __raw_writel(status, pcdev->base + CISR);
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -03001218
1219 if (status & CISR_EOF) {
Eric Miao5ca11fa2008-12-18 11:15:50 -03001220 cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_EOFM;
1221 __raw_writel(cicr0, pcdev->base + CICR0);
Robert Jarzmike623ebe2015-09-06 08:42:11 -03001222 tasklet_schedule(&pcdev->task_eof);
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -03001223 }
1224
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001225 return IRQ_HANDLED;
1226}
1227
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001228static int test_platform_param(struct pxa_camera_dev *pcdev,
1229 unsigned char buswidth, unsigned long *flags)
1230{
1231 /*
1232 * Platform specified synchronization and pixel clock polarities are
1233 * only a recommendation and are only used during probing. The PXA270
1234 * quick capture interface supports both.
1235 */
1236 *flags = (pcdev->platform_flags & PXA_CAMERA_MASTER ?
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001237 V4L2_MBUS_MASTER : V4L2_MBUS_SLAVE) |
1238 V4L2_MBUS_HSYNC_ACTIVE_HIGH |
1239 V4L2_MBUS_HSYNC_ACTIVE_LOW |
1240 V4L2_MBUS_VSYNC_ACTIVE_HIGH |
1241 V4L2_MBUS_VSYNC_ACTIVE_LOW |
1242 V4L2_MBUS_DATA_ACTIVE_HIGH |
1243 V4L2_MBUS_PCLK_SAMPLE_RISING |
1244 V4L2_MBUS_PCLK_SAMPLE_FALLING;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001245
1246 /* If requested data width is supported by the platform, use it */
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001247 if ((1 << (buswidth - 1)) & pcdev->width_flags)
1248 return 0;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001249
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001250 return -EINVAL;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001251}
1252
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001253static void pxa_camera_setup_cicr(struct pxa_camera_dev *pcdev,
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001254 unsigned long flags, __u32 pixfmt)
1255{
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001256 unsigned long dw, bpp;
Guennadi Liakhovetski32536102009-12-11 11:14:46 -03001257 u32 cicr0, cicr1, cicr2, cicr3, cicr4 = 0, y_skip_top;
Robert Jarzmikb36bcbd2016-09-06 06:04:16 -03001258 int ret = sensor_call(pcdev, sensor, g_skip_top_lines, &y_skip_top);
Guennadi Liakhovetski32536102009-12-11 11:14:46 -03001259
1260 if (ret < 0)
1261 y_skip_top = 0;
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001262
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -03001263 /*
1264 * Datawidth is now guaranteed to be equal to one of the three values.
1265 * We fix bit-per-pixel equal to data-width...
1266 */
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001267 switch (pcdev->current_fmt->host_fmt->bits_per_sample) {
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001268 case 10:
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001269 dw = 4;
1270 bpp = 0x40;
1271 break;
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001272 case 9:
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001273 dw = 3;
1274 bpp = 0x20;
1275 break;
1276 default:
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -03001277 /*
1278 * Actually it can only be 8 now,
1279 * default is just to silence compiler warnings
1280 */
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001281 case 8:
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001282 dw = 2;
1283 bpp = 0;
1284 }
1285
1286 if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
1287 cicr4 |= CICR4_PCLK_EN;
1288 if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
1289 cicr4 |= CICR4_MCLK_EN;
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001290 if (flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001291 cicr4 |= CICR4_PCP;
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001292 if (flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001293 cicr4 |= CICR4_HSP;
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001294 if (flags & V4L2_MBUS_VSYNC_ACTIVE_LOW)
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001295 cicr4 |= CICR4_VSP;
1296
1297 cicr0 = __raw_readl(pcdev->base + CICR0);
1298 if (cicr0 & CICR0_ENB)
1299 __raw_writel(cicr0 & ~CICR0_ENB, pcdev->base + CICR0);
1300
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001301 cicr1 = CICR1_PPL_VAL(pcdev->current_pix.width - 1) | bpp | dw;
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001302
1303 switch (pixfmt) {
1304 case V4L2_PIX_FMT_YUV422P:
1305 pcdev->channels = 3;
1306 cicr1 |= CICR1_YCBCR_F;
1307 /*
1308 * Normally, pxa bus wants as input UYVY format. We allow all
1309 * reorderings of the YUV422 format, as no processing is done,
1310 * and the YUV stream is just passed through without any
1311 * transformation. Note that UYVY is the only format that
1312 * should be used if pxa framebuffer Overlay2 is used.
1313 */
Mauro Carvalho Chehab06eeefe2017-05-18 08:13:28 -03001314 /* fall through */
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001315 case V4L2_PIX_FMT_UYVY:
1316 case V4L2_PIX_FMT_VYUY:
1317 case V4L2_PIX_FMT_YUYV:
1318 case V4L2_PIX_FMT_YVYU:
1319 cicr1 |= CICR1_COLOR_SP_VAL(2);
1320 break;
1321 case V4L2_PIX_FMT_RGB555:
1322 cicr1 |= CICR1_RGB_BPP_VAL(1) | CICR1_RGBT_CONV_VAL(2) |
1323 CICR1_TBIT | CICR1_COLOR_SP_VAL(1);
1324 break;
1325 case V4L2_PIX_FMT_RGB565:
1326 cicr1 |= CICR1_COLOR_SP_VAL(1) | CICR1_RGB_BPP_VAL(2);
1327 break;
1328 }
1329
1330 cicr2 = 0;
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001331 cicr3 = CICR3_LPF_VAL(pcdev->current_pix.height - 1) |
Guennadi Liakhovetski32536102009-12-11 11:14:46 -03001332 CICR3_BFW_VAL(min((u32)255, y_skip_top));
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001333 cicr4 |= pcdev->mclk_divisor;
1334
1335 __raw_writel(cicr1, pcdev->base + CICR1);
1336 __raw_writel(cicr2, pcdev->base + CICR2);
1337 __raw_writel(cicr3, pcdev->base + CICR3);
1338 __raw_writel(cicr4, pcdev->base + CICR4);
1339
1340 /* CIF interrupts are not used, only DMA */
1341 cicr0 = (cicr0 & CICR0_ENB) | (pcdev->platform_flags & PXA_CAMERA_MASTER ?
1342 CICR0_SIM_MP : (CICR0_SL_CAP_EN | CICR0_SIM_SP));
1343 cicr0 |= CICR0_DMAEN | CICR0_IRQ_MASK;
1344 __raw_writel(cicr0, pcdev->base + CICR0);
1345}
1346
Robert Jarzmik6f284352016-09-06 06:04:15 -03001347/*
1348 * Videobuf2 section
1349 */
1350static void pxa_buffer_cleanup(struct pxa_buffer *buf)
1351{
1352 int i;
1353
1354 for (i = 0; i < 3 && buf->descs[i]; i++) {
1355 dmaengine_desc_free(buf->descs[i]);
1356 kfree(buf->sg[i]);
1357 buf->descs[i] = NULL;
1358 buf->sg[i] = NULL;
1359 buf->sg_len[i] = 0;
1360 buf->plane_sizes[i] = 0;
1361 }
1362 buf->nb_planes = 0;
1363}
1364
1365static int pxa_buffer_init(struct pxa_camera_dev *pcdev,
1366 struct pxa_buffer *buf)
1367{
1368 struct vb2_buffer *vb = &buf->vbuf.vb2_buf;
1369 struct sg_table *sgt = vb2_dma_sg_plane_desc(vb, 0);
1370 int nb_channels = pcdev->channels;
1371 int i, ret = 0;
1372 unsigned long size = vb2_plane_size(vb, 0);
1373
1374 switch (nb_channels) {
1375 case 1:
1376 buf->plane_sizes[0] = size;
1377 break;
1378 case 3:
1379 buf->plane_sizes[0] = size / 2;
1380 buf->plane_sizes[1] = size / 4;
1381 buf->plane_sizes[2] = size / 4;
1382 break;
1383 default:
1384 return -EINVAL;
1385 };
1386 buf->nb_planes = nb_channels;
1387
1388 ret = sg_split(sgt->sgl, sgt->nents, 0, nb_channels,
1389 buf->plane_sizes, buf->sg, buf->sg_len, GFP_KERNEL);
1390 if (ret < 0) {
1391 dev_err(pcdev_to_dev(pcdev),
1392 "sg_split failed: %d\n", ret);
1393 return ret;
1394 }
1395 for (i = 0; i < nb_channels; i++) {
1396 ret = pxa_init_dma_channel(pcdev, buf, i,
1397 buf->sg[i], buf->sg_len[i]);
1398 if (ret) {
1399 pxa_buffer_cleanup(buf);
1400 return ret;
1401 }
1402 }
1403 INIT_LIST_HEAD(&buf->queue);
1404
1405 return ret;
1406}
1407
1408static void pxac_vb2_cleanup(struct vb2_buffer *vb)
1409{
1410 struct pxa_buffer *buf = vb2_to_pxa_buffer(vb);
1411 struct pxa_camera_dev *pcdev = vb2_get_drv_priv(vb->vb2_queue);
1412
1413 dev_dbg(pcdev_to_dev(pcdev),
1414 "%s(vb=%p)\n", __func__, vb);
1415 pxa_buffer_cleanup(buf);
1416}
1417
1418static void pxac_vb2_queue(struct vb2_buffer *vb)
1419{
1420 struct pxa_buffer *buf = vb2_to_pxa_buffer(vb);
1421 struct pxa_camera_dev *pcdev = vb2_get_drv_priv(vb->vb2_queue);
1422
1423 dev_dbg(pcdev_to_dev(pcdev),
1424 "%s(vb=%p) nb_channels=%d size=%lu active=%p\n",
1425 __func__, vb, pcdev->channels, vb2_get_plane_payload(vb, 0),
1426 pcdev->active);
1427
1428 list_add_tail(&buf->queue, &pcdev->capture);
1429
1430 pxa_dma_add_tail_buf(pcdev, buf);
1431}
1432
1433/*
1434 * Please check the DMA prepared buffer structure in :
1435 * Documentation/video4linux/pxa_camera.txt
1436 * Please check also in pxa_camera_check_link_miss() to understand why DMA chain
1437 * modification while DMA chain is running will work anyway.
1438 */
1439static int pxac_vb2_prepare(struct vb2_buffer *vb)
1440{
1441 struct pxa_camera_dev *pcdev = vb2_get_drv_priv(vb->vb2_queue);
1442 struct pxa_buffer *buf = vb2_to_pxa_buffer(vb);
Robert Jarzmik6f284352016-09-06 06:04:15 -03001443 int ret = 0;
1444
1445 switch (pcdev->channels) {
1446 case 1:
1447 case 3:
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001448 vb2_set_plane_payload(vb, 0, pcdev->current_pix.sizeimage);
Robert Jarzmik6f284352016-09-06 06:04:15 -03001449 break;
1450 default:
1451 return -EINVAL;
1452 }
1453
1454 dev_dbg(pcdev_to_dev(pcdev),
1455 "%s (vb=%p) nb_channels=%d size=%lu\n",
1456 __func__, vb, pcdev->channels, vb2_get_plane_payload(vb, 0));
1457
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001458 WARN_ON(!pcdev->current_fmt);
Robert Jarzmik6f284352016-09-06 06:04:15 -03001459
1460#ifdef DEBUG
1461 /*
1462 * This can be useful if you want to see if we actually fill
1463 * the buffer with something
1464 */
1465 for (i = 0; i < vb->num_planes; i++)
1466 memset((void *)vb2_plane_vaddr(vb, i),
1467 0xaa, vb2_get_plane_payload(vb, i));
1468#endif
1469
1470 /*
1471 * I think, in buf_prepare you only have to protect global data,
1472 * the actual buffer is yours
1473 */
1474 buf->inwork = 0;
1475 pxa_videobuf_set_actdma(pcdev, buf);
1476
1477 return ret;
1478}
1479
1480static int pxac_vb2_init(struct vb2_buffer *vb)
1481{
1482 struct pxa_camera_dev *pcdev = vb2_get_drv_priv(vb->vb2_queue);
1483 struct pxa_buffer *buf = vb2_to_pxa_buffer(vb);
1484
1485 dev_dbg(pcdev_to_dev(pcdev),
1486 "%s(nb_channels=%d)\n",
1487 __func__, pcdev->channels);
1488
1489 return pxa_buffer_init(pcdev, buf);
1490}
1491
1492static int pxac_vb2_queue_setup(struct vb2_queue *vq,
1493 unsigned int *nbufs,
1494 unsigned int *num_planes, unsigned int sizes[],
1495 struct device *alloc_devs[])
1496{
1497 struct pxa_camera_dev *pcdev = vb2_get_drv_priv(vq);
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001498 int size = pcdev->current_pix.sizeimage;
Robert Jarzmik6f284352016-09-06 06:04:15 -03001499
1500 dev_dbg(pcdev_to_dev(pcdev),
1501 "%s(vq=%p nbufs=%d num_planes=%d size=%d)\n",
1502 __func__, vq, *nbufs, *num_planes, size);
1503 /*
1504 * Called from VIDIOC_REQBUFS or in compatibility mode For YUV422P
1505 * format, even if there are 3 planes Y, U and V, we reply there is only
1506 * one plane, containing Y, U and V data, one after the other.
1507 */
1508 if (*num_planes)
1509 return sizes[0] < size ? -EINVAL : 0;
1510
1511 *num_planes = 1;
1512 switch (pcdev->channels) {
1513 case 1:
1514 case 3:
1515 sizes[0] = size;
1516 break;
1517 default:
1518 return -EINVAL;
1519 }
1520
1521 if (!*nbufs)
1522 *nbufs = 1;
1523
1524 return 0;
1525}
1526
1527static int pxac_vb2_start_streaming(struct vb2_queue *vq, unsigned int count)
1528{
1529 struct pxa_camera_dev *pcdev = vb2_get_drv_priv(vq);
1530
1531 dev_dbg(pcdev_to_dev(pcdev), "%s(count=%d) active=%p\n",
1532 __func__, count, pcdev->active);
1533
Robert Jarzmik61634972016-09-06 06:04:18 -03001534 pcdev->buf_sequence = 0;
Robert Jarzmik6f284352016-09-06 06:04:15 -03001535 if (!pcdev->active)
1536 pxa_camera_start_capture(pcdev);
1537
1538 return 0;
1539}
1540
1541static void pxac_vb2_stop_streaming(struct vb2_queue *vq)
1542{
Robert Jarzmikfcdf9bb2016-09-06 06:04:22 -03001543 struct pxa_camera_dev *pcdev = vb2_get_drv_priv(vq);
1544 struct pxa_buffer *buf, *tmp;
1545
1546 dev_dbg(pcdev_to_dev(pcdev), "%s active=%p\n",
1547 __func__, pcdev->active);
1548 pxa_camera_stop_capture(pcdev);
1549
1550 list_for_each_entry_safe(buf, tmp, &pcdev->capture, queue)
1551 pxa_camera_wakeup(pcdev, buf, VB2_BUF_STATE_ERROR);
Robert Jarzmik6f284352016-09-06 06:04:15 -03001552}
1553
1554static struct vb2_ops pxac_vb2_ops = {
1555 .queue_setup = pxac_vb2_queue_setup,
1556 .buf_init = pxac_vb2_init,
1557 .buf_prepare = pxac_vb2_prepare,
1558 .buf_queue = pxac_vb2_queue,
1559 .buf_cleanup = pxac_vb2_cleanup,
1560 .start_streaming = pxac_vb2_start_streaming,
1561 .stop_streaming = pxac_vb2_stop_streaming,
1562 .wait_prepare = vb2_ops_wait_prepare,
1563 .wait_finish = vb2_ops_wait_finish,
1564};
1565
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001566static int pxa_camera_init_videobuf2(struct pxa_camera_dev *pcdev)
Robert Jarzmik6f284352016-09-06 06:04:15 -03001567{
Robert Jarzmik6f284352016-09-06 06:04:15 -03001568 int ret;
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001569 struct vb2_queue *vq = &pcdev->vb2_vq;
Robert Jarzmik6f284352016-09-06 06:04:15 -03001570
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001571 memset(vq, 0, sizeof(*vq));
Robert Jarzmik6f284352016-09-06 06:04:15 -03001572 vq->type = V4L2_BUF_TYPE_VIDEO_CAPTURE;
1573 vq->io_modes = VB2_MMAP | VB2_USERPTR | VB2_DMABUF;
1574 vq->drv_priv = pcdev;
1575 vq->timestamp_flags = V4L2_BUF_FLAG_TIMESTAMP_MONOTONIC;
1576 vq->buf_struct_size = sizeof(struct pxa_buffer);
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001577 vq->dev = pcdev->v4l2_dev.dev;
Robert Jarzmik6f284352016-09-06 06:04:15 -03001578
1579 vq->ops = &pxac_vb2_ops;
1580 vq->mem_ops = &vb2_dma_sg_memops;
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001581 vq->lock = &pcdev->mlock;
Robert Jarzmik6f284352016-09-06 06:04:15 -03001582
1583 ret = vb2_queue_init(vq);
1584 dev_dbg(pcdev_to_dev(pcdev),
1585 "vb2_queue_init(vq=%p): %d\n", vq, ret);
1586
1587 return ret;
1588}
1589
1590/*
1591 * Video ioctls section
1592 */
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001593static int pxa_camera_set_bus_param(struct pxa_camera_dev *pcdev)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001594{
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001595 struct v4l2_mbus_config cfg = {.type = V4L2_MBUS_PARALLEL,};
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001596 u32 pixfmt = pcdev->current_fmt->host_fmt->fourcc;
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001597 unsigned long bus_flags, common_flags;
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001598 int ret;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001599
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001600 ret = test_platform_param(pcdev,
1601 pcdev->current_fmt->host_fmt->bits_per_sample,
Guennadi Liakhovetskid2dcad42011-05-18 06:49:54 -03001602 &bus_flags);
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001603 if (ret < 0)
1604 return ret;
1605
Robert Jarzmikb36bcbd2016-09-06 06:04:16 -03001606 ret = sensor_call(pcdev, video, g_mbus_config, &cfg);
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001607 if (!ret) {
Hans Verkuil34b27b12016-09-11 05:51:54 -03001608 common_flags = pxa_mbus_config_compatible(&cfg,
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001609 bus_flags);
1610 if (!common_flags) {
Robert Jarzmik295ab492016-09-06 06:04:17 -03001611 dev_warn(pcdev_to_dev(pcdev),
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001612 "Flags incompatible: camera 0x%x, host 0x%lx\n",
1613 cfg.flags, bus_flags);
1614 return -EINVAL;
1615 }
1616 } else if (ret != -ENOIOCTLCMD) {
1617 return ret;
1618 } else {
1619 common_flags = bus_flags;
1620 }
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001621
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -03001622 pcdev->channels = 1;
1623
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001624 /* Make choises, based on platform preferences */
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001625 if ((common_flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH) &&
1626 (common_flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)) {
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001627 if (pcdev->platform_flags & PXA_CAMERA_HSP)
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001628 common_flags &= ~V4L2_MBUS_HSYNC_ACTIVE_HIGH;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001629 else
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001630 common_flags &= ~V4L2_MBUS_HSYNC_ACTIVE_LOW;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001631 }
1632
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001633 if ((common_flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH) &&
1634 (common_flags & V4L2_MBUS_VSYNC_ACTIVE_LOW)) {
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001635 if (pcdev->platform_flags & PXA_CAMERA_VSP)
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001636 common_flags &= ~V4L2_MBUS_VSYNC_ACTIVE_HIGH;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001637 else
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001638 common_flags &= ~V4L2_MBUS_VSYNC_ACTIVE_LOW;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001639 }
1640
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001641 if ((common_flags & V4L2_MBUS_PCLK_SAMPLE_RISING) &&
1642 (common_flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)) {
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001643 if (pcdev->platform_flags & PXA_CAMERA_PCP)
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001644 common_flags &= ~V4L2_MBUS_PCLK_SAMPLE_RISING;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001645 else
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001646 common_flags &= ~V4L2_MBUS_PCLK_SAMPLE_FALLING;
1647 }
1648
1649 cfg.flags = common_flags;
Robert Jarzmikb36bcbd2016-09-06 06:04:16 -03001650 ret = sensor_call(pcdev, video, s_mbus_config, &cfg);
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001651 if (ret < 0 && ret != -ENOIOCTLCMD) {
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001652 dev_dbg(pcdev_to_dev(pcdev),
1653 "camera s_mbus_config(0x%lx) returned %d\n",
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001654 common_flags, ret);
1655 return ret;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001656 }
1657
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001658 pxa_camera_setup_cicr(pcdev, common_flags, pixfmt);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001659
1660 return 0;
1661}
1662
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001663static int pxa_camera_try_bus_param(struct pxa_camera_dev *pcdev,
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001664 unsigned char buswidth)
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001665{
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001666 struct v4l2_mbus_config cfg = {.type = V4L2_MBUS_PARALLEL,};
1667 unsigned long bus_flags, common_flags;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001668 int ret = test_platform_param(pcdev, buswidth, &bus_flags);
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001669
1670 if (ret < 0)
1671 return ret;
1672
Robert Jarzmikb36bcbd2016-09-06 06:04:16 -03001673 ret = sensor_call(pcdev, video, g_mbus_config, &cfg);
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001674 if (!ret) {
Hans Verkuil34b27b12016-09-11 05:51:54 -03001675 common_flags = pxa_mbus_config_compatible(&cfg,
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001676 bus_flags);
1677 if (!common_flags) {
Robert Jarzmik295ab492016-09-06 06:04:17 -03001678 dev_warn(pcdev_to_dev(pcdev),
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001679 "Flags incompatible: camera 0x%x, host 0x%lx\n",
1680 cfg.flags, bus_flags);
1681 return -EINVAL;
1682 }
1683 } else if (ret == -ENOIOCTLCMD) {
1684 ret = 0;
1685 }
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001686
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03001687 return ret;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001688}
1689
Hans Verkuil34b27b12016-09-11 05:51:54 -03001690static const struct pxa_mbus_pixelfmt pxa_camera_formats[] = {
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001691 {
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001692 .fourcc = V4L2_PIX_FMT_YUV422P,
1693 .name = "Planar YUV422 16 bit",
1694 .bits_per_sample = 8,
Hans Verkuil34b27b12016-09-11 05:51:54 -03001695 .packing = PXA_MBUS_PACKING_2X8_PADHI,
1696 .order = PXA_MBUS_ORDER_LE,
1697 .layout = PXA_MBUS_LAYOUT_PLANAR_2Y_U_V,
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001698 },
1699};
1700
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001701/* This will be corrected as we get more formats */
Hans Verkuil34b27b12016-09-11 05:51:54 -03001702static bool pxa_camera_packing_supported(const struct pxa_mbus_pixelfmt *fmt)
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001703{
Hans Verkuil34b27b12016-09-11 05:51:54 -03001704 return fmt->packing == PXA_MBUS_PACKING_NONE ||
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001705 (fmt->bits_per_sample == 8 &&
Hans Verkuil34b27b12016-09-11 05:51:54 -03001706 fmt->packing == PXA_MBUS_PACKING_2X8_PADHI) ||
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001707 (fmt->bits_per_sample > 8 &&
Hans Verkuil34b27b12016-09-11 05:51:54 -03001708 fmt->packing == PXA_MBUS_PACKING_EXTEND16);
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001709}
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001710
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001711static int pxa_camera_get_formats(struct v4l2_device *v4l2_dev,
1712 unsigned int idx,
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001713 struct soc_camera_format_xlate *xlate)
1714{
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001715 struct pxa_camera_dev *pcdev = v4l2_dev_to_pcdev(v4l2_dev);
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001716 int formats = 0, ret;
Hans Verkuilebcff5f2015-04-09 04:01:33 -03001717 struct v4l2_subdev_mbus_code_enum code = {
1718 .which = V4L2_SUBDEV_FORMAT_ACTIVE,
1719 .index = idx,
1720 };
Hans Verkuil34b27b12016-09-11 05:51:54 -03001721 const struct pxa_mbus_pixelfmt *fmt;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001722
Robert Jarzmikb36bcbd2016-09-06 06:04:16 -03001723 ret = sensor_call(pcdev, pad, enum_mbus_code, NULL, &code);
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001724 if (ret < 0)
1725 /* No more formats */
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001726 return 0;
1727
Hans Verkuil34b27b12016-09-11 05:51:54 -03001728 fmt = pxa_mbus_get_fmtdesc(code.code);
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001729 if (!fmt) {
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001730 dev_err(pcdev_to_dev(pcdev),
1731 "Invalid format code #%u: %d\n", idx, code.code);
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001732 return 0;
1733 }
1734
1735 /* This also checks support for the requested bits-per-sample */
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001736 ret = pxa_camera_try_bus_param(pcdev, fmt->bits_per_sample);
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001737 if (ret < 0)
1738 return 0;
1739
Hans Verkuilebcff5f2015-04-09 04:01:33 -03001740 switch (code.code) {
Boris BREZILLON27ffaeb2014-11-10 14:28:31 -03001741 case MEDIA_BUS_FMT_UYVY8_2X8:
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001742 formats++;
1743 if (xlate) {
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001744 xlate->host_fmt = &pxa_camera_formats[0];
Hans Verkuilebcff5f2015-04-09 04:01:33 -03001745 xlate->code = code.code;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001746 xlate++;
Robert Jarzmik295ab492016-09-06 06:04:17 -03001747 dev_dbg(pcdev_to_dev(pcdev),
1748 "Providing format %s using code %d\n",
Hans Verkuilebcff5f2015-04-09 04:01:33 -03001749 pxa_camera_formats[0].name, code.code);
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001750 }
Robert Jarzmik855f5aa2016-09-06 06:04:24 -03001751 /* fall through */
Boris BREZILLON27ffaeb2014-11-10 14:28:31 -03001752 case MEDIA_BUS_FMT_VYUY8_2X8:
1753 case MEDIA_BUS_FMT_YUYV8_2X8:
1754 case MEDIA_BUS_FMT_YVYU8_2X8:
1755 case MEDIA_BUS_FMT_RGB565_2X8_LE:
1756 case MEDIA_BUS_FMT_RGB555_2X8_PADHI_LE:
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001757 if (xlate)
Robert Jarzmik295ab492016-09-06 06:04:17 -03001758 dev_dbg(pcdev_to_dev(pcdev),
1759 "Providing format %s packed\n",
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001760 fmt->name);
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001761 break;
1762 default:
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001763 if (!pxa_camera_packing_supported(fmt))
1764 return 0;
1765 if (xlate)
Robert Jarzmik295ab492016-09-06 06:04:17 -03001766 dev_dbg(pcdev_to_dev(pcdev),
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001767 "Providing format %s in pass-through mode\n",
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001768 fmt->name);
Robert Jarzmik855f5aa2016-09-06 06:04:24 -03001769 break;
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001770 }
1771
1772 /* Generic pass-through */
1773 formats++;
1774 if (xlate) {
1775 xlate->host_fmt = fmt;
Hans Verkuilebcff5f2015-04-09 04:01:33 -03001776 xlate->code = code.code;
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001777 xlate++;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001778 }
1779
1780 return formats;
1781}
1782
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001783static int pxa_camera_build_formats(struct pxa_camera_dev *pcdev)
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001784{
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001785 struct soc_camera_format_xlate *xlate;
1786
Hans Verkuil34b27b12016-09-11 05:51:54 -03001787 xlate = pxa_mbus_build_fmts_xlate(&pcdev->v4l2_dev, pcdev->sensor,
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001788 pxa_camera_get_formats);
1789 if (IS_ERR(xlate))
1790 return PTR_ERR(xlate);
1791
1792 pcdev->user_formats = xlate;
1793 return 0;
1794}
1795
1796static void pxa_camera_destroy_formats(struct pxa_camera_dev *pcdev)
1797{
1798 kfree(pcdev->user_formats);
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001799}
1800
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001801static int pxa_camera_check_frame(u32 width, u32 height)
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001802{
1803 /* limit to pxa hardware capabilities */
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001804 return height < 32 || height > 2048 || width < 48 || width > 2048 ||
1805 (width & 0x01);
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001806}
1807
Robert Jarzmikcdd657e2016-09-06 06:04:21 -03001808#ifdef CONFIG_VIDEO_ADV_DEBUG
1809static int pxac_vidioc_g_register(struct file *file, void *priv,
1810 struct v4l2_dbg_register *reg)
1811{
1812 struct pxa_camera_dev *pcdev = video_drvdata(file);
1813
1814 if (reg->reg > CIBR2)
1815 return -ERANGE;
1816
1817 reg->val = __raw_readl(pcdev->base + reg->reg);
1818 reg->size = sizeof(__u32);
1819 return 0;
1820}
1821
1822static int pxac_vidioc_s_register(struct file *file, void *priv,
1823 const struct v4l2_dbg_register *reg)
1824{
1825 struct pxa_camera_dev *pcdev = video_drvdata(file);
1826
1827 if (reg->reg > CIBR2)
1828 return -ERANGE;
1829 if (reg->size != sizeof(__u32))
1830 return -EINVAL;
1831 __raw_writel(reg->val, pcdev->base + reg->reg);
1832 return 0;
1833}
1834#endif
1835
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001836static int pxac_vidioc_enum_fmt_vid_cap(struct file *filp, void *priv,
1837 struct v4l2_fmtdesc *f)
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001838{
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001839 struct pxa_camera_dev *pcdev = video_drvdata(filp);
Hans Verkuil34b27b12016-09-11 05:51:54 -03001840 const struct pxa_mbus_pixelfmt *format;
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001841 unsigned int idx;
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001842
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001843 for (idx = 0; pcdev->user_formats[idx].code; idx++);
1844 if (f->index >= idx)
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001845 return -EINVAL;
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001846
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001847 format = pcdev->user_formats[f->index].host_fmt;
1848 f->pixelformat = format->fourcc;
1849 return 0;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001850}
1851
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001852static int pxac_vidioc_g_fmt_vid_cap(struct file *filp, void *priv,
1853 struct v4l2_format *f)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001854{
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001855 struct pxa_camera_dev *pcdev = video_drvdata(filp);
1856 struct v4l2_pix_format *pix = &f->fmt.pix;
1857
1858 pix->width = pcdev->current_pix.width;
1859 pix->height = pcdev->current_pix.height;
1860 pix->bytesperline = pcdev->current_pix.bytesperline;
1861 pix->sizeimage = pcdev->current_pix.sizeimage;
1862 pix->field = pcdev->current_pix.field;
1863 pix->pixelformat = pcdev->current_fmt->host_fmt->fourcc;
1864 pix->colorspace = pcdev->current_pix.colorspace;
1865 dev_dbg(pcdev_to_dev(pcdev), "current_fmt->fourcc: 0x%08x\n",
1866 pcdev->current_fmt->host_fmt->fourcc);
1867 return 0;
1868}
1869
1870static int pxac_vidioc_try_fmt_vid_cap(struct file *filp, void *priv,
1871 struct v4l2_format *f)
1872{
1873 struct pxa_camera_dev *pcdev = video_drvdata(filp);
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001874 const struct soc_camera_format_xlate *xlate;
1875 struct v4l2_pix_format *pix = &f->fmt.pix;
Hans Verkuil5eab4982015-04-09 04:05:35 -03001876 struct v4l2_subdev_pad_config pad_cfg;
1877 struct v4l2_subdev_format format = {
1878 .which = V4L2_SUBDEV_FORMAT_TRY,
1879 };
1880 struct v4l2_mbus_framefmt *mf = &format.format;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001881 __u32 pixfmt = pix->pixelformat;
Guennadi Liakhovetskibf507152008-12-18 11:53:51 -03001882 int ret;
Guennadi Liakhovetskia2c8c682008-12-01 09:44:53 -03001883
Hans Verkuil34b27b12016-09-11 05:51:54 -03001884 xlate = pxa_mbus_xlate_by_fourcc(pcdev->user_formats, pixfmt);
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001885 if (!xlate) {
Robert Jarzmik295ab492016-09-06 06:04:17 -03001886 dev_warn(pcdev_to_dev(pcdev), "Format %x not found\n", pixfmt);
Guennadi Liakhovetski25c4d742008-12-01 09:44:59 -03001887 return -EINVAL;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001888 }
Guennadi Liakhovetski25c4d742008-12-01 09:44:59 -03001889
Robert Jarzmik92a83372009-03-31 03:44:21 -03001890 /*
Trent Piepho4a6b8df2009-05-30 21:45:46 -03001891 * Limit to pxa hardware capabilities. YUV422P planar format requires
1892 * images size to be a multiple of 16 bytes. If not, zeros will be
1893 * inserted between Y and U planes, and U and V planes, which violates
1894 * the YUV422P standard.
Robert Jarzmik92a83372009-03-31 03:44:21 -03001895 */
Trent Piepho4a6b8df2009-05-30 21:45:46 -03001896 v4l_bound_align_image(&pix->width, 48, 2048, 1,
1897 &pix->height, 32, 2048, 0,
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001898 pixfmt == V4L2_PIX_FMT_YUV422P ? 4 : 0);
Robert Jarzmik92a83372009-03-31 03:44:21 -03001899
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001900 v4l2_fill_mbus_format(mf, pix, xlate->code);
Robert Jarzmikb36bcbd2016-09-06 06:04:16 -03001901 ret = sensor_call(pcdev, pad, set_fmt, &pad_cfg, &format);
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001902 if (ret < 0)
1903 return ret;
Guennadi Liakhovetski06daa1a2008-12-18 12:52:08 -03001904
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001905 v4l2_fill_pix_format(pix, mf);
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001906
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001907 /* Only progressive video supported so far */
Hans Verkuil5eab4982015-04-09 04:05:35 -03001908 switch (mf->field) {
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001909 case V4L2_FIELD_ANY:
1910 case V4L2_FIELD_NONE:
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001911 pix->field = V4L2_FIELD_NONE;
Guennadi Liakhovetski760697b2009-12-11 11:46:49 -03001912 break;
1913 default:
1914 /* TODO: support interlaced at least in pass-through mode */
Robert Jarzmik295ab492016-09-06 06:04:17 -03001915 dev_err(pcdev_to_dev(pcdev), "Field type %d unsupported.\n",
Hans Verkuil5eab4982015-04-09 04:05:35 -03001916 mf->field);
Guennadi Liakhovetski06daa1a2008-12-18 12:52:08 -03001917 return -EINVAL;
1918 }
1919
Hans Verkuil34b27b12016-09-11 05:51:54 -03001920 ret = pxa_mbus_bytes_per_line(pix->width, xlate->host_fmt);
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001921 if (ret < 0)
1922 return ret;
1923
1924 pix->bytesperline = ret;
Hans Verkuil34b27b12016-09-11 05:51:54 -03001925 ret = pxa_mbus_image_size(xlate->host_fmt, pix->bytesperline,
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001926 pix->height);
1927 if (ret < 0)
1928 return ret;
1929
1930 pix->sizeimage = ret;
1931 return 0;
1932}
1933
1934static int pxac_vidioc_s_fmt_vid_cap(struct file *filp, void *priv,
1935 struct v4l2_format *f)
1936{
1937 struct pxa_camera_dev *pcdev = video_drvdata(filp);
1938 const struct soc_camera_format_xlate *xlate;
1939 struct v4l2_pix_format *pix = &f->fmt.pix;
1940 struct v4l2_subdev_format format = {
1941 .which = V4L2_SUBDEV_FORMAT_ACTIVE,
1942 };
1943 unsigned long flags;
1944 int ret, is_busy;
1945
1946 dev_dbg(pcdev_to_dev(pcdev),
1947 "s_fmt_vid_cap(pix=%dx%d:%x)\n",
1948 pix->width, pix->height, pix->pixelformat);
1949
1950 spin_lock_irqsave(&pcdev->lock, flags);
1951 is_busy = pcdev->active || vb2_is_busy(&pcdev->vb2_vq);
1952 spin_unlock_irqrestore(&pcdev->lock, flags);
1953
1954 if (is_busy)
1955 return -EBUSY;
1956
1957 ret = pxac_vidioc_try_fmt_vid_cap(filp, priv, f);
1958 if (ret)
1959 return ret;
1960
Hans Verkuil34b27b12016-09-11 05:51:54 -03001961 xlate = pxa_mbus_xlate_by_fourcc(pcdev->user_formats,
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001962 pix->pixelformat);
1963 v4l2_fill_mbus_format(&format.format, pix, xlate->code);
1964 ret = sensor_call(pcdev, pad, set_fmt, NULL, &format);
1965 if (ret < 0) {
1966 dev_warn(pcdev_to_dev(pcdev),
1967 "Failed to configure for format %x\n",
1968 pix->pixelformat);
1969 } else if (pxa_camera_check_frame(pix->width, pix->height)) {
1970 dev_warn(pcdev_to_dev(pcdev),
1971 "Camera driver produced an unsupported frame %dx%d\n",
1972 pix->width, pix->height);
1973 return -EINVAL;
1974 }
1975
1976 pcdev->current_fmt = xlate;
1977 pcdev->current_pix = *pix;
1978
1979 ret = pxa_camera_set_bus_param(pcdev);
Guennadi Liakhovetskibf507152008-12-18 11:53:51 -03001980 return ret;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001981}
1982
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001983static int pxac_vidioc_querycap(struct file *file, void *priv,
1984 struct v4l2_capability *cap)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001985{
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001986 strlcpy(cap->bus_info, "platform:pxa-camera", sizeof(cap->bus_info));
1987 strlcpy(cap->driver, PXA_CAM_DRV_NAME, sizeof(cap->driver));
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001988 strlcpy(cap->card, pxa_cam_driver_description, sizeof(cap->card));
Guennadi Liakhovetski7d96c3e2015-01-18 16:30:11 -03001989 cap->device_caps = V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_STREAMING;
1990 cap->capabilities = cap->device_caps | V4L2_CAP_DEVICE_CAPS;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001991
1992 return 0;
1993}
1994
Robert Jarzmik283e4a82016-09-06 06:04:20 -03001995static int pxac_vidioc_enum_input(struct file *file, void *priv,
1996 struct v4l2_input *i)
1997{
1998 if (i->index > 0)
1999 return -EINVAL;
2000
2001 i->type = V4L2_INPUT_TYPE_CAMERA;
2002 strlcpy(i->name, "Camera", sizeof(i->name));
2003
2004 return 0;
2005}
2006
2007static int pxac_vidioc_g_input(struct file *file, void *priv, unsigned int *i)
2008{
2009 *i = 0;
2010
2011 return 0;
2012}
2013
2014static int pxac_vidioc_s_input(struct file *file, void *priv, unsigned int i)
2015{
2016 if (i > 0)
2017 return -EINVAL;
2018
2019 return 0;
2020}
2021
2022static int pxac_fops_camera_open(struct file *filp)
2023{
2024 struct pxa_camera_dev *pcdev = video_drvdata(filp);
2025 int ret;
2026
2027 mutex_lock(&pcdev->mlock);
2028 ret = v4l2_fh_open(filp);
2029 if (ret < 0)
2030 goto out;
2031
2032 ret = sensor_call(pcdev, core, s_power, 1);
2033 if (ret)
2034 v4l2_fh_release(filp);
2035out:
2036 mutex_unlock(&pcdev->mlock);
2037 return ret;
2038}
2039
2040static int pxac_fops_camera_release(struct file *filp)
2041{
2042 struct pxa_camera_dev *pcdev = video_drvdata(filp);
2043 int ret;
2044
2045 ret = vb2_fop_release(filp);
2046 if (ret < 0)
2047 return ret;
2048
2049 mutex_lock(&pcdev->mlock);
2050 ret = sensor_call(pcdev, core, s_power, 0);
2051 mutex_unlock(&pcdev->mlock);
2052
2053 return ret;
2054}
2055
2056static const struct v4l2_file_operations pxa_camera_fops = {
2057 .owner = THIS_MODULE,
2058 .open = pxac_fops_camera_open,
2059 .release = pxac_fops_camera_release,
2060 .read = vb2_fop_read,
2061 .poll = vb2_fop_poll,
2062 .mmap = vb2_fop_mmap,
2063 .unlocked_ioctl = video_ioctl2,
2064};
2065
2066static const struct v4l2_ioctl_ops pxa_camera_ioctl_ops = {
2067 .vidioc_querycap = pxac_vidioc_querycap,
2068
2069 .vidioc_enum_input = pxac_vidioc_enum_input,
2070 .vidioc_g_input = pxac_vidioc_g_input,
2071 .vidioc_s_input = pxac_vidioc_s_input,
2072
2073 .vidioc_enum_fmt_vid_cap = pxac_vidioc_enum_fmt_vid_cap,
2074 .vidioc_g_fmt_vid_cap = pxac_vidioc_g_fmt_vid_cap,
2075 .vidioc_s_fmt_vid_cap = pxac_vidioc_s_fmt_vid_cap,
2076 .vidioc_try_fmt_vid_cap = pxac_vidioc_try_fmt_vid_cap,
2077
2078 .vidioc_reqbufs = vb2_ioctl_reqbufs,
2079 .vidioc_create_bufs = vb2_ioctl_create_bufs,
2080 .vidioc_querybuf = vb2_ioctl_querybuf,
2081 .vidioc_qbuf = vb2_ioctl_qbuf,
2082 .vidioc_dqbuf = vb2_ioctl_dqbuf,
2083 .vidioc_expbuf = vb2_ioctl_expbuf,
2084 .vidioc_streamon = vb2_ioctl_streamon,
2085 .vidioc_streamoff = vb2_ioctl_streamoff,
Robert Jarzmikcdd657e2016-09-06 06:04:21 -03002086#ifdef CONFIG_VIDEO_ADV_DEBUG
2087 .vidioc_g_register = pxac_vidioc_g_register,
2088 .vidioc_s_register = pxac_vidioc_s_register,
2089#endif
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002090};
2091
2092static struct v4l2_clk_ops pxa_camera_mclk_ops = {
2093};
2094
2095static const struct video_device pxa_camera_videodev_template = {
2096 .name = "pxa-camera",
2097 .minor = -1,
2098 .fops = &pxa_camera_fops,
2099 .ioctl_ops = &pxa_camera_ioctl_ops,
2100 .release = video_device_release_empty,
2101 .device_caps = V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_STREAMING,
2102};
2103
2104static int pxa_camera_sensor_bound(struct v4l2_async_notifier *notifier,
2105 struct v4l2_subdev *subdev,
2106 struct v4l2_async_subdev *asd)
2107{
2108 int err;
2109 struct v4l2_device *v4l2_dev = notifier->v4l2_dev;
2110 struct pxa_camera_dev *pcdev = v4l2_dev_to_pcdev(v4l2_dev);
2111 struct video_device *vdev = &pcdev->vdev;
2112 struct v4l2_pix_format *pix = &pcdev->current_pix;
2113 struct v4l2_subdev_format format = {
2114 .which = V4L2_SUBDEV_FORMAT_ACTIVE,
2115 };
2116 struct v4l2_mbus_framefmt *mf = &format.format;
2117
2118 dev_info(pcdev_to_dev(pcdev), "%s(): trying to bind a device\n",
2119 __func__);
2120 mutex_lock(&pcdev->mlock);
2121 *vdev = pxa_camera_videodev_template;
2122 vdev->v4l2_dev = v4l2_dev;
2123 vdev->lock = &pcdev->mlock;
2124 pcdev->sensor = subdev;
2125 pcdev->vdev.queue = &pcdev->vb2_vq;
2126 pcdev->vdev.v4l2_dev = &pcdev->v4l2_dev;
2127 pcdev->vdev.ctrl_handler = subdev->ctrl_handler;
2128 video_set_drvdata(&pcdev->vdev, pcdev);
2129
2130 err = pxa_camera_build_formats(pcdev);
2131 if (err) {
2132 dev_err(pcdev_to_dev(pcdev), "building formats failed: %d\n",
2133 err);
2134 goto out;
2135 }
2136
2137 pcdev->current_fmt = pcdev->user_formats;
2138 pix->field = V4L2_FIELD_NONE;
2139 pix->width = DEFAULT_WIDTH;
2140 pix->height = DEFAULT_HEIGHT;
2141 pix->bytesperline =
Hans Verkuil34b27b12016-09-11 05:51:54 -03002142 pxa_mbus_bytes_per_line(pix->width,
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002143 pcdev->current_fmt->host_fmt);
2144 pix->sizeimage =
Hans Verkuil34b27b12016-09-11 05:51:54 -03002145 pxa_mbus_image_size(pcdev->current_fmt->host_fmt,
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002146 pix->bytesperline, pix->height);
2147 pix->pixelformat = pcdev->current_fmt->host_fmt->fourcc;
2148 v4l2_fill_mbus_format(mf, pix, pcdev->current_fmt->code);
Robert Jarzmikc771f422016-09-23 15:41:39 -03002149
2150 err = sensor_call(pcdev, core, s_power, 1);
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002151 if (err)
2152 goto out;
2153
Robert Jarzmikc771f422016-09-23 15:41:39 -03002154 err = sensor_call(pcdev, pad, set_fmt, NULL, &format);
2155 if (err)
2156 goto out_sensor_poweroff;
2157
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002158 v4l2_fill_pix_format(pix, mf);
2159 pr_info("%s(): colorspace=0x%x pixfmt=0x%x\n",
2160 __func__, pix->colorspace, pix->pixelformat);
2161
2162 err = pxa_camera_init_videobuf2(pcdev);
2163 if (err)
Robert Jarzmikc771f422016-09-23 15:41:39 -03002164 goto out_sensor_poweroff;
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002165
2166 err = video_register_device(&pcdev->vdev, VFL_TYPE_GRABBER, -1);
2167 if (err) {
2168 v4l2_err(v4l2_dev, "register video device failed: %d\n", err);
2169 pcdev->sensor = NULL;
2170 } else {
2171 dev_info(pcdev_to_dev(pcdev),
2172 "PXA Camera driver attached to camera %s\n",
2173 subdev->name);
2174 }
Robert Jarzmikc771f422016-09-23 15:41:39 -03002175
2176out_sensor_poweroff:
2177 err = sensor_call(pcdev, core, s_power, 0);
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002178out:
2179 mutex_unlock(&pcdev->mlock);
2180 return err;
2181}
2182
2183static void pxa_camera_sensor_unbind(struct v4l2_async_notifier *notifier,
2184 struct v4l2_subdev *subdev,
2185 struct v4l2_async_subdev *asd)
2186{
2187 struct pxa_camera_dev *pcdev = v4l2_dev_to_pcdev(notifier->v4l2_dev);
2188
2189 mutex_lock(&pcdev->mlock);
2190 dev_info(pcdev_to_dev(pcdev),
2191 "PXA Camera driver detached from camera %s\n",
2192 subdev->name);
2193
2194 /* disable capture, disable interrupts */
2195 __raw_writel(0x3ff, pcdev->base + CICR0);
2196
2197 /* Stop DMA engine */
2198 pxa_dma_stop_channels(pcdev);
2199
2200 pxa_camera_destroy_formats(pcdev);
Petr Cveke3b4d102017-04-24 22:51:58 -03002201
2202 if (pcdev->mclk_clk) {
2203 v4l2_clk_unregister(pcdev->mclk_clk);
2204 pcdev->mclk_clk = NULL;
2205 }
2206
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002207 video_unregister_device(&pcdev->vdev);
2208 pcdev->sensor = NULL;
2209
2210 mutex_unlock(&pcdev->mlock);
2211}
2212
Robert Jarzmik6f284352016-09-06 06:04:15 -03002213/*
2214 * Driver probe, remove, suspend and resume operations
2215 */
Guennadi Liakhovetski72540262011-06-29 11:45:01 -03002216static int pxa_camera_suspend(struct device *dev)
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03002217{
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002218 struct pxa_camera_dev *pcdev = dev_get_drvdata(dev);
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03002219 int i = 0, ret = 0;
2220
Eric Miao5ca11fa2008-12-18 11:15:50 -03002221 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR0);
2222 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR1);
2223 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR2);
2224 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR3);
2225 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR4);
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03002226
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002227 if (pcdev->sensor) {
Robert Jarzmikb36bcbd2016-09-06 06:04:16 -03002228 ret = sensor_call(pcdev, core, s_power, 0);
Guennadi Liakhovetski497833c2011-06-07 05:50:15 -03002229 if (ret == -ENOIOCTLCMD)
2230 ret = 0;
2231 }
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03002232
2233 return ret;
2234}
2235
Guennadi Liakhovetski72540262011-06-29 11:45:01 -03002236static int pxa_camera_resume(struct device *dev)
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03002237{
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002238 struct pxa_camera_dev *pcdev = dev_get_drvdata(dev);
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03002239 int i = 0, ret = 0;
2240
Eric Miao5ca11fa2008-12-18 11:15:50 -03002241 __raw_writel(pcdev->save_cicr[i++] & ~CICR0_ENB, pcdev->base + CICR0);
2242 __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR1);
2243 __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR2);
2244 __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR3);
2245 __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR4);
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03002246
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002247 if (pcdev->sensor) {
Robert Jarzmikb36bcbd2016-09-06 06:04:16 -03002248 ret = sensor_call(pcdev, core, s_power, 1);
Guennadi Liakhovetski497833c2011-06-07 05:50:15 -03002249 if (ret == -ENOIOCTLCMD)
2250 ret = 0;
2251 }
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03002252
2253 /* Restart frame capture if active buffer exists */
Robert Jarzmik256b0232009-03-31 03:44:21 -03002254 if (!ret && pcdev->active)
2255 pxa_camera_start_capture(pcdev);
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03002256
2257 return ret;
2258}
2259
Robert Jarzmike9a1d942014-06-29 11:19:59 -03002260static int pxa_camera_pdata_from_dt(struct device *dev,
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002261 struct pxa_camera_dev *pcdev,
2262 struct v4l2_async_subdev *asd)
Robert Jarzmike9a1d942014-06-29 11:19:59 -03002263{
2264 u32 mclk_rate;
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002265 struct device_node *remote, *np = dev->of_node;
Robert Jarzmike9a1d942014-06-29 11:19:59 -03002266 struct v4l2_of_endpoint ep;
2267 int err = of_property_read_u32(np, "clock-frequency",
2268 &mclk_rate);
2269 if (!err) {
2270 pcdev->platform_flags |= PXA_CAMERA_MCLK_EN;
2271 pcdev->mclk = mclk_rate;
2272 }
2273
2274 np = of_graph_get_next_endpoint(np, NULL);
2275 if (!np) {
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002276 dev_err(dev, "could not find endpoint\n");
Robert Jarzmike9a1d942014-06-29 11:19:59 -03002277 return -EINVAL;
2278 }
2279
2280 err = v4l2_of_parse_endpoint(np, &ep);
2281 if (err) {
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002282 dev_err(dev, "could not parse endpoint\n");
Robert Jarzmike9a1d942014-06-29 11:19:59 -03002283 goto out;
2284 }
2285
2286 switch (ep.bus.parallel.bus_width) {
2287 case 4:
2288 pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_4;
2289 break;
2290 case 5:
2291 pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_5;
2292 break;
2293 case 8:
2294 pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_8;
2295 break;
2296 case 9:
2297 pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_9;
2298 break;
2299 case 10:
2300 pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_10;
2301 break;
2302 default:
2303 break;
Mauro Carvalho Chehabc611c902014-09-03 15:51:45 -03002304 }
Robert Jarzmike9a1d942014-06-29 11:19:59 -03002305
2306 if (ep.bus.parallel.flags & V4L2_MBUS_MASTER)
2307 pcdev->platform_flags |= PXA_CAMERA_MASTER;
2308 if (ep.bus.parallel.flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH)
2309 pcdev->platform_flags |= PXA_CAMERA_HSP;
2310 if (ep.bus.parallel.flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH)
2311 pcdev->platform_flags |= PXA_CAMERA_VSP;
2312 if (ep.bus.parallel.flags & V4L2_MBUS_PCLK_SAMPLE_RISING)
2313 pcdev->platform_flags |= PXA_CAMERA_PCLK_EN | PXA_CAMERA_PCP;
2314 if (ep.bus.parallel.flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)
2315 pcdev->platform_flags |= PXA_CAMERA_PCLK_EN;
2316
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002317 asd->match_type = V4L2_ASYNC_MATCH_OF;
2318 remote = of_graph_get_remote_port(np);
2319 if (remote) {
2320 asd->match.of.node = remote;
2321 of_node_put(remote);
2322 } else {
2323 dev_notice(dev, "no remote for %s\n", of_node_full_name(np));
2324 }
2325
Robert Jarzmike9a1d942014-06-29 11:19:59 -03002326out:
2327 of_node_put(np);
2328
2329 return err;
2330}
2331
Greg Kroah-Hartman4c62e972012-12-21 13:17:53 -08002332static int pxa_camera_probe(struct platform_device *pdev)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002333{
2334 struct pxa_camera_dev *pcdev;
2335 struct resource *res;
2336 void __iomem *base;
Robert Jarzmik1e77d552015-09-06 08:42:13 -03002337 struct dma_slave_config config = {
2338 .src_addr_width = 0,
2339 .src_maxburst = 8,
2340 .direction = DMA_DEV_TO_MEM,
2341 };
2342 dma_cap_mask_t mask;
2343 struct pxad_param params;
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002344 char clk_name[V4L2_CLK_NAME_SIZE];
Guennadi Liakhovetski02da4652008-06-13 09:03:45 -03002345 int irq;
Robert Jarzmik1e77d552015-09-06 08:42:13 -03002346 int err = 0, i;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002347
2348 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2349 irq = platform_get_irq(pdev, 0);
Julia Lawall47de2012013-01-07 09:51:21 -03002350 if (!res || irq < 0)
2351 return -ENODEV;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002352
Julia Lawall47de2012013-01-07 09:51:21 -03002353 pcdev = devm_kzalloc(&pdev->dev, sizeof(*pcdev), GFP_KERNEL);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002354 if (!pcdev) {
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03002355 dev_err(&pdev->dev, "Could not allocate pcdev\n");
Julia Lawall47de2012013-01-07 09:51:21 -03002356 return -ENOMEM;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002357 }
2358
Julia Lawall47de2012013-01-07 09:51:21 -03002359 pcdev->clk = devm_clk_get(&pdev->dev, NULL);
2360 if (IS_ERR(pcdev->clk))
2361 return PTR_ERR(pcdev->clk);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002362
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002363 pcdev->res = res;
2364
2365 pcdev->pdata = pdev->dev.platform_data;
Robert Jarzmike9a1d942014-06-29 11:19:59 -03002366 if (&pdev->dev.of_node && !pcdev->pdata) {
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002367 err = pxa_camera_pdata_from_dt(&pdev->dev, pcdev, &pcdev->asd);
Robert Jarzmike9a1d942014-06-29 11:19:59 -03002368 } else {
2369 pcdev->platform_flags = pcdev->pdata->flags;
2370 pcdev->mclk = pcdev->pdata->mclk_10khz * 10000;
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002371 pcdev->asd.match_type = V4L2_ASYNC_MATCH_I2C;
2372 pcdev->asd.match.i2c.adapter_id =
2373 pcdev->pdata->sensor_i2c_adapter_id;
2374 pcdev->asd.match.i2c.address = pcdev->pdata->sensor_i2c_address;
Robert Jarzmike9a1d942014-06-29 11:19:59 -03002375 }
2376 if (err < 0)
2377 return err;
2378
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03002379 if (!(pcdev->platform_flags & (PXA_CAMERA_DATAWIDTH_8 |
2380 PXA_CAMERA_DATAWIDTH_9 | PXA_CAMERA_DATAWIDTH_10))) {
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -03002381 /*
2382 * Platform hasn't set available data widths. This is bad.
2383 * Warn and use a default.
2384 */
Mauro Carvalho Chehab759a4ed2016-10-18 17:44:24 -02002385 dev_warn(&pdev->dev, "WARNING! Platform hasn't set available data widths, using default 10 bit\n");
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002386 pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_10;
2387 }
Guennadi Liakhovetski679419a2011-07-27 16:37:45 -03002388 if (pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_8)
2389 pcdev->width_flags = 1 << 7;
2390 if (pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_9)
2391 pcdev->width_flags |= 1 << 8;
2392 if (pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_10)
2393 pcdev->width_flags |= 1 << 9;
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03002394 if (!pcdev->mclk) {
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002395 dev_warn(&pdev->dev,
Mauro Carvalho Chehab759a4ed2016-10-18 17:44:24 -02002396 "mclk == 0! Please, fix your platform data. Using default 20MHz\n");
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03002397 pcdev->mclk = 20000000;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002398 }
2399
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -03002400 pcdev->mclk_divisor = mclk_get_divisor(pdev, pcdev);
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03002401
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002402 INIT_LIST_HEAD(&pcdev->capture);
2403 spin_lock_init(&pcdev->lock);
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002404 mutex_init(&pcdev->mlock);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002405
2406 /*
2407 * Request the regions.
2408 */
Sachin Kamat8efdb132013-03-04 05:15:19 -03002409 base = devm_ioremap_resource(&pdev->dev, res);
2410 if (IS_ERR(base))
2411 return PTR_ERR(base);
2412
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002413 pcdev->irq = irq;
2414 pcdev->base = base;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002415
2416 /* request dma */
Robert Jarzmik1e77d552015-09-06 08:42:13 -03002417 dma_cap_zero(mask);
2418 dma_cap_set(DMA_SLAVE, mask);
2419 dma_cap_set(DMA_PRIVATE, mask);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002420
Robert Jarzmik1e77d552015-09-06 08:42:13 -03002421 params.prio = 0;
2422 params.drcmr = 68;
2423 pcdev->dma_chans[0] =
2424 dma_request_slave_channel_compat(mask, pxad_filter_fn,
2425 &params, &pdev->dev, "CI_Y");
2426 if (!pcdev->dma_chans[0]) {
2427 dev_err(&pdev->dev, "Can't request DMA for Y\n");
2428 return -ENODEV;
2429 }
2430
2431 params.drcmr = 69;
2432 pcdev->dma_chans[1] =
2433 dma_request_slave_channel_compat(mask, pxad_filter_fn,
2434 &params, &pdev->dev, "CI_U");
2435 if (!pcdev->dma_chans[1]) {
2436 dev_err(&pdev->dev, "Can't request DMA for Y\n");
Wei Yongjuna2755e12016-09-14 23:21:45 -03002437 err = -ENODEV;
Mike Rapoporta5462e52008-04-22 10:36:32 -03002438 goto exit_free_dma_y;
2439 }
Mike Rapoporta5462e52008-04-22 10:36:32 -03002440
Robert Jarzmik1e77d552015-09-06 08:42:13 -03002441 params.drcmr = 70;
2442 pcdev->dma_chans[2] =
2443 dma_request_slave_channel_compat(mask, pxad_filter_fn,
2444 &params, &pdev->dev, "CI_V");
2445 if (!pcdev->dma_chans[2]) {
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03002446 dev_err(&pdev->dev, "Can't request DMA for V\n");
Wei Yongjuna2755e12016-09-14 23:21:45 -03002447 err = -ENODEV;
Mike Rapoporta5462e52008-04-22 10:36:32 -03002448 goto exit_free_dma_u;
2449 }
Mike Rapoporta5462e52008-04-22 10:36:32 -03002450
Robert Jarzmik1e77d552015-09-06 08:42:13 -03002451 for (i = 0; i < 3; i++) {
2452 config.src_addr = pcdev->res->start + CIBR0 + i * 8;
2453 err = dmaengine_slave_config(pcdev->dma_chans[i], &config);
2454 if (err < 0) {
2455 dev_err(&pdev->dev, "dma slave config failed: %d\n",
2456 err);
2457 goto exit_free_dma;
2458 }
2459 }
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002460
2461 /* request irq */
Julia Lawall47de2012013-01-07 09:51:21 -03002462 err = devm_request_irq(&pdev->dev, pcdev->irq, pxa_camera_irq, 0,
2463 PXA_CAM_DRV_NAME, pcdev);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002464 if (err) {
Julia Lawall47de2012013-01-07 09:51:21 -03002465 dev_err(&pdev->dev, "Camera interrupt register failed\n");
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002466 goto exit_free_dma;
2467 }
2468
Robert Jarzmike623ebe2015-09-06 08:42:11 -03002469 tasklet_init(&pcdev->task_eof, pxa_camera_eof, (unsigned long)pcdev);
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03002470
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002471 pxa_camera_activate(pcdev);
2472
2473 dev_set_drvdata(&pdev->dev, pcdev);
2474 err = v4l2_device_register(&pdev->dev, &pcdev->v4l2_dev);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002475 if (err)
Julia Lawall47de2012013-01-07 09:51:21 -03002476 goto exit_free_dma;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002477
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002478 pcdev->asds[0] = &pcdev->asd;
2479 pcdev->notifier.subdevs = pcdev->asds;
2480 pcdev->notifier.num_subdevs = 1;
2481 pcdev->notifier.bound = pxa_camera_sensor_bound;
2482 pcdev->notifier.unbind = pxa_camera_sensor_unbind;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002483
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002484 if (!of_have_populated_dt())
2485 pcdev->asd.match_type = V4L2_ASYNC_MATCH_I2C;
2486
2487 err = pxa_camera_init_videobuf2(pcdev);
2488 if (err)
2489 goto exit_free_v4l2dev;
2490
2491 if (pcdev->mclk) {
2492 v4l2_clk_name_i2c(clk_name, sizeof(clk_name),
2493 pcdev->asd.match.i2c.adapter_id,
2494 pcdev->asd.match.i2c.address);
2495
2496 pcdev->mclk_clk = v4l2_clk_register(&pxa_camera_mclk_ops,
2497 clk_name, NULL);
Wei Yongjuna2755e12016-09-14 23:21:45 -03002498 if (IS_ERR(pcdev->mclk_clk)) {
2499 err = PTR_ERR(pcdev->mclk_clk);
2500 goto exit_free_v4l2dev;
2501 }
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002502 }
2503
2504 err = v4l2_async_notifier_register(&pcdev->v4l2_dev, &pcdev->notifier);
2505 if (err)
2506 goto exit_free_clk;
2507
2508 return 0;
2509exit_free_clk:
2510 v4l2_clk_unregister(pcdev->mclk_clk);
2511exit_free_v4l2dev:
2512 v4l2_device_unregister(&pcdev->v4l2_dev);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002513exit_free_dma:
Robert Jarzmik1e77d552015-09-06 08:42:13 -03002514 dma_release_channel(pcdev->dma_chans[2]);
Mike Rapoporta5462e52008-04-22 10:36:32 -03002515exit_free_dma_u:
Robert Jarzmik1e77d552015-09-06 08:42:13 -03002516 dma_release_channel(pcdev->dma_chans[1]);
Mike Rapoporta5462e52008-04-22 10:36:32 -03002517exit_free_dma_y:
Robert Jarzmik1e77d552015-09-06 08:42:13 -03002518 dma_release_channel(pcdev->dma_chans[0]);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002519 return err;
2520}
2521
Greg Kroah-Hartman4c62e972012-12-21 13:17:53 -08002522static int pxa_camera_remove(struct platform_device *pdev)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002523{
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002524 struct pxa_camera_dev *pcdev = dev_get_drvdata(&pdev->dev);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002525
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002526 pxa_camera_deactivate(pcdev);
Robert Jarzmik1e77d552015-09-06 08:42:13 -03002527 dma_release_channel(pcdev->dma_chans[0]);
2528 dma_release_channel(pcdev->dma_chans[1]);
2529 dma_release_channel(pcdev->dma_chans[2]);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002530
Petr Cveke3b4d102017-04-24 22:51:58 -03002531 v4l2_async_notifier_unregister(&pcdev->notifier);
2532
2533 if (pcdev->mclk_clk) {
2534 v4l2_clk_unregister(pcdev->mclk_clk);
2535 pcdev->mclk_clk = NULL;
2536 }
2537
Robert Jarzmik283e4a82016-09-06 06:04:20 -03002538 v4l2_device_unregister(&pcdev->v4l2_dev);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002539
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03002540 dev_info(&pdev->dev, "PXA Camera driver unloaded\n");
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002541
2542 return 0;
2543}
2544
Sachin Kamat56a49192013-04-03 02:00:39 -03002545static const struct dev_pm_ops pxa_camera_pm = {
Guennadi Liakhovetski72540262011-06-29 11:45:01 -03002546 .suspend = pxa_camera_suspend,
2547 .resume = pxa_camera_resume,
2548};
2549
Robert Jarzmike9a1d942014-06-29 11:19:59 -03002550static const struct of_device_id pxa_camera_of_match[] = {
2551 { .compatible = "marvell,pxa270-qci", },
2552 {},
2553};
2554MODULE_DEVICE_TABLE(of, pxa_camera_of_match);
2555
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002556static struct platform_driver pxa_camera_driver = {
Sachin Kamat6003b2a2013-04-03 02:00:38 -03002557 .driver = {
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002558 .name = PXA_CAM_DRV_NAME,
Guennadi Liakhovetski72540262011-06-29 11:45:01 -03002559 .pm = &pxa_camera_pm,
Robert Jarzmike9a1d942014-06-29 11:19:59 -03002560 .of_match_table = of_match_ptr(pxa_camera_of_match),
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002561 },
2562 .probe = pxa_camera_probe,
Greg Kroah-Hartman4c62e972012-12-21 13:17:53 -08002563 .remove = pxa_camera_remove,
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002564};
2565
Axel Lin1d6629b2012-01-10 03:21:49 -03002566module_platform_driver(pxa_camera_driver);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03002567
2568MODULE_DESCRIPTION("PXA27x SoC Camera Host driver");
2569MODULE_AUTHOR("Guennadi Liakhovetski <kernel@pengutronix.de>");
2570MODULE_LICENSE("GPL");
Mauro Carvalho Chehab64dc3c12011-06-25 11:28:37 -03002571MODULE_VERSION(PXA_CAM_VERSION);
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -03002572MODULE_ALIAS("platform:" PXA_CAM_DRV_NAME);