blob: 7d7010acf1482576d69228e7ec7e2db42df666e8 [file] [log] [blame]
Joseph Chand61e0bf2008-10-15 22:03:23 -07001/*
2 * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
3 * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
4
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public
7 * License as published by the Free Software Foundation;
8 * either version 2, or (at your option) any later version.
9
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
12 * the implied warranty of MERCHANTABILITY or FITNESS FOR
13 * A PARTICULAR PURPOSE.See the GNU General Public License
14 * for more details.
15
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc.,
19 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
20 */
Jonathan Corbetec668412010-05-05 14:44:55 -060021
22#include <linux/via-core.h>
Joseph Chand61e0bf2008-10-15 22:03:23 -070023#include "global.h"
24
Joseph Chand61e0bf2008-10-15 22:03:23 -070025static struct pll_map pll_value[] = {
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +000026 {25175000,
27 {99, 7, 3},
28 {85, 3, 4}, /* ignoring bit difference: 0x00008000 */
29 {141, 5, 4},
30 {141, 5, 4} },
31 {29581000,
32 {33, 4, 2},
33 {66, 2, 4}, /* ignoring bit difference: 0x00808000 */
34 {166, 5, 4}, /* ignoring bit difference: 0x00008000 */
35 {165, 5, 4} },
36 {26880000,
37 {15, 4, 1},
38 {30, 2, 3}, /* ignoring bit difference: 0x00808000 */
39 {150, 5, 4},
40 {150, 5, 4} },
41 {31500000,
42 {53, 3, 3}, /* ignoring bit difference: 0x00008000 */
43 {141, 4, 4}, /* ignoring bit difference: 0x00008000 */
44 {176, 5, 4},
45 {176, 5, 4} },
46 {31728000,
47 {31, 7, 1},
48 {177, 5, 4}, /* ignoring bit difference: 0x00008000 */
49 {177, 5, 4},
50 {142, 4, 4} },
51 {32688000,
52 {73, 4, 3},
53 {146, 4, 4}, /* ignoring bit difference: 0x00008000 */
54 {183, 5, 4},
55 {146, 4, 4} },
56 {36000000,
57 {101, 5, 3}, /* ignoring bit difference: 0x00008000 */
58 {161, 4, 4}, /* ignoring bit difference: 0x00008000 */
59 {202, 5, 4},
60 {161, 4, 4} },
61 {40000000,
62 {89, 4, 3},
63 {89, 4, 3}, /* ignoring bit difference: 0x00008000 */
64 {112, 5, 3},
65 {112, 5, 3} },
66 {41291000,
67 {23, 4, 1},
68 {69, 3, 3}, /* ignoring bit difference: 0x00008000 */
69 {115, 5, 3},
70 {115, 5, 3} },
71 {43163000,
72 {121, 5, 3},
73 {121, 5, 3}, /* ignoring bit difference: 0x00008000 */
74 {121, 5, 3},
75 {121, 5, 3} },
76 {45250000,
77 {127, 5, 3},
78 {127, 5, 3}, /* ignoring bit difference: 0x00808000 */
79 {127, 5, 3},
80 {127, 5, 3} },
81 {46000000,
82 {90, 7, 2},
83 {103, 4, 3}, /* ignoring bit difference: 0x00008000 */
84 {129, 5, 3},
85 {103, 4, 3} },
86 {46996000,
87 {105, 4, 3}, /* ignoring bit difference: 0x00008000 */
88 {131, 5, 3}, /* ignoring bit difference: 0x00808000 */
89 {131, 5, 3}, /* ignoring bit difference: 0x00808000 */
90 {105, 4, 3} },
91 {48000000,
92 {67, 20, 0},
93 {134, 5, 3}, /* ignoring bit difference: 0x00808000 */
94 {134, 5, 3},
95 {134, 5, 3} },
96 {48875000,
97 {99, 29, 0},
98 {82, 3, 3}, /* ignoring bit difference: 0x00808000 */
99 {82, 3, 3}, /* ignoring bit difference: 0x00808000 */
100 {137, 5, 3} },
101 {49500000,
102 {83, 6, 2},
103 {83, 3, 3}, /* ignoring bit difference: 0x00008000 */
104 {138, 5, 3},
105 {83, 3, 3} },
106 {52406000,
107 {117, 4, 3},
108 {117, 4, 3}, /* ignoring bit difference: 0x00008000 */
109 {117, 4, 3},
110 {88, 3, 3} },
111 {52977000,
112 {37, 5, 1},
113 {148, 5, 3}, /* ignoring bit difference: 0x00808000 */
114 {148, 5, 3},
115 {148, 5, 3} },
116 {56250000,
117 {55, 7, 1}, /* ignoring bit difference: 0x00008000 */
118 {126, 4, 3}, /* ignoring bit difference: 0x00008000 */
119 {157, 5, 3},
120 {157, 5, 3} },
121 {57275000,
122 {0, 0, 0},
123 {2, 2, 0},
124 {2, 2, 0},
125 {157, 5, 3} }, /* ignoring bit difference: 0x00808000 */
126 {60466000,
127 {76, 9, 1},
128 {169, 5, 3}, /* ignoring bit difference: 0x00808000 */
129 {169, 5, 3}, /* FIXED: old = {72, 2, 3} */
130 {169, 5, 3} },
131 {61500000,
132 {86, 20, 0},
133 {172, 5, 3}, /* ignoring bit difference: 0x00808000 */
134 {172, 5, 3},
135 {172, 5, 3} },
136 {65000000,
137 {109, 6, 2}, /* ignoring bit difference: 0x00008000 */
138 {109, 3, 3}, /* ignoring bit difference: 0x00008000 */
139 {109, 3, 3},
140 {109, 3, 3} },
141 {65178000,
142 {91, 5, 2},
143 {182, 5, 3}, /* ignoring bit difference: 0x00808000 */
144 {109, 3, 3},
145 {182, 5, 3} },
146 {66750000,
147 {75, 4, 2},
148 {150, 4, 3}, /* ignoring bit difference: 0x00808000 */
149 {150, 4, 3},
150 {112, 3, 3} },
151 {68179000,
152 {19, 4, 0},
153 {114, 3, 3}, /* ignoring bit difference: 0x00008000 */
154 {190, 5, 3},
155 {191, 5, 3} },
156 {69924000,
157 {83, 17, 0},
158 {195, 5, 3}, /* ignoring bit difference: 0x00808000 */
159 {195, 5, 3},
160 {195, 5, 3} },
161 {70159000,
162 {98, 20, 0},
163 {196, 5, 3}, /* ignoring bit difference: 0x00808000 */
164 {196, 5, 3},
165 {195, 5, 3} },
166 {72000000,
167 {121, 24, 0},
168 {161, 4, 3}, /* ignoring bit difference: 0x00808000 */
169 {161, 4, 3},
170 {161, 4, 3} },
171 {78750000,
172 {33, 3, 1},
173 {66, 3, 2}, /* ignoring bit difference: 0x00008000 */
174 {110, 5, 2},
175 {110, 5, 2} },
176 {80136000,
177 {28, 5, 0},
178 {68, 3, 2}, /* ignoring bit difference: 0x00008000 */
179 {112, 5, 2},
180 {112, 5, 2} },
181 {83375000,
182 {93, 2, 3},
183 {93, 4, 2}, /* ignoring bit difference: 0x00800000 */
184 {93, 4, 2}, /* ignoring bit difference: 0x00800000 */
185 {117, 5, 2} },
186 {83950000,
187 {41, 7, 0},
188 {117, 5, 2}, /* ignoring bit difference: 0x00008000 */
189 {117, 5, 2},
190 {117, 5, 2} },
191 {84750000,
192 {118, 5, 2},
193 {118, 5, 2}, /* ignoring bit difference: 0x00808000 */
194 {118, 5, 2},
195 {118, 5, 2} },
196 {85860000,
197 {84, 7, 1},
198 {120, 5, 2}, /* ignoring bit difference: 0x00808000 */
199 {120, 5, 2},
200 {118, 5, 2} },
201 {88750000,
202 {31, 5, 0},
203 {124, 5, 2}, /* ignoring bit difference: 0x00808000 */
204 {174, 7, 2}, /* ignoring bit difference: 0x00808000 */
205 {124, 5, 2} },
206 {94500000,
207 {33, 5, 0},
208 {132, 5, 2}, /* ignoring bit difference: 0x00008000 */
209 {132, 5, 2},
210 {132, 5, 2} },
211 {97750000,
212 {82, 6, 1},
213 {137, 5, 2}, /* ignoring bit difference: 0x00808000 */
214 {137, 5, 2},
215 {137, 5, 2} },
216 {101000000,
217 {127, 9, 1},
218 {141, 5, 2}, /* ignoring bit difference: 0x00808000 */
219 {141, 5, 2},
220 {141, 5, 2} },
221 {106500000,
222 {119, 4, 2},
223 {119, 4, 2}, /* ignoring bit difference: 0x00808000 */
224 {119, 4, 2},
225 {149, 5, 2} },
226 {108000000,
227 {121, 4, 2},
228 {121, 4, 2}, /* ignoring bit difference: 0x00808000 */
229 {151, 5, 2},
230 {151, 5, 2} },
231 {113309000,
232 {95, 12, 0},
233 {95, 3, 2}, /* ignoring bit difference: 0x00808000 */
234 {95, 3, 2},
235 {159, 5, 2} },
236 {118840000,
237 {83, 5, 1},
238 {166, 5, 2}, /* ignoring bit difference: 0x00808000 */
239 {166, 5, 2},
240 {166, 5, 2} },
241 {119000000,
242 {108, 13, 0},
243 {133, 4, 2}, /* ignoring bit difference: 0x00808000 */
244 {133, 4, 2},
245 {167, 5, 2} },
246 {121750000,
247 {85, 5, 1},
248 {170, 5, 2}, /* ignoring bit difference: 0x00808000 */
249 {68, 2, 2},
250 {0, 0, 0} },
251 {125104000,
252 {53, 6, 0}, /* ignoring bit difference: 0x00008000 */
253 {106, 3, 2}, /* ignoring bit difference: 0x00008000 */
254 {175, 5, 2},
255 {0, 0, 0} },
256 {135000000,
257 {94, 5, 1},
258 {28, 3, 0}, /* ignoring bit difference: 0x00804000 */
259 {151, 4, 2},
260 {189, 5, 2} },
261 {136700000,
262 {115, 12, 0},
263 {191, 5, 2}, /* ignoring bit difference: 0x00808000 */
264 {191, 5, 2},
265 {191, 5, 2} },
266 {138400000,
267 {87, 9, 0},
268 {116, 3, 2}, /* ignoring bit difference: 0x00808000 */
269 {116, 3, 2},
270 {194, 5, 2} },
271 {146760000,
272 {103, 5, 1},
273 {206, 5, 2}, /* ignoring bit difference: 0x00808000 */
274 {206, 5, 2},
275 {206, 5, 2} },
276 {153920000,
277 {86, 8, 0},
278 {86, 4, 1}, /* ignoring bit difference: 0x00808000 */
279 {86, 4, 1},
280 {86, 4, 1} }, /* FIXED: old = {84, 2, 1} */
281 {156000000,
282 {109, 5, 1},
283 {109, 5, 1}, /* ignoring bit difference: 0x00808000 */
284 {109, 5, 1},
285 {108, 5, 1} },
286 {157500000,
287 {55, 5, 0}, /* ignoring bit difference: 0x00008000 */
288 {22, 2, 0}, /* ignoring bit difference: 0x00802000 */
289 {110, 5, 1},
290 {110, 5, 1} },
291 {162000000,
292 {113, 5, 1},
293 {113, 5, 1}, /* ignoring bit difference: 0x00808000 */
294 {113, 5, 1},
295 {113, 5, 1} },
296 {187000000,
297 {118, 9, 0},
298 {131, 5, 1}, /* ignoring bit difference: 0x00808000 */
299 {131, 5, 1},
300 {131, 5, 1} },
301 {193295000,
302 {108, 8, 0},
303 {81, 3, 1}, /* ignoring bit difference: 0x00808000 */
304 {135, 5, 1},
305 {135, 5, 1} },
306 {202500000,
307 {99, 7, 0},
308 {85, 3, 1}, /* ignoring bit difference: 0x00808000 */
309 {142, 5, 1},
310 {142, 5, 1} },
311 {204000000,
312 {100, 7, 0},
313 {143, 5, 1}, /* ignoring bit difference: 0x00808000 */
314 {143, 5, 1},
315 {143, 5, 1} },
316 {218500000,
317 {92, 6, 0},
318 {153, 5, 1}, /* ignoring bit difference: 0x00808000 */
319 {153, 5, 1},
320 {153, 5, 1} },
321 {234000000,
322 {98, 6, 0},
323 {98, 3, 1}, /* ignoring bit difference: 0x00008000 */
324 {98, 3, 1},
325 {164, 5, 1} },
326 {267250000,
327 {112, 6, 0},
328 {112, 3, 1}, /* ignoring bit difference: 0x00808000 */
329 {187, 5, 1},
330 {187, 5, 1} },
331 {297500000,
332 {102, 5, 0}, /* ignoring bit difference: 0x00008000 */
333 {166, 4, 1}, /* ignoring bit difference: 0x00008000 */
334 {208, 5, 1},
335 {208, 5, 1} },
336 {74481000,
337 {26, 5, 0},
338 {125, 3, 3}, /* ignoring bit difference: 0x00808000 */
339 {208, 5, 3},
340 {209, 5, 3} },
341 {172798000,
342 {121, 5, 1},
343 {121, 5, 1}, /* ignoring bit difference: 0x00808000 */
344 {121, 5, 1},
345 {121, 5, 1} },
346 {122614000,
347 {60, 7, 0},
348 {137, 4, 2}, /* ignoring bit difference: 0x00808000 */
349 {137, 4, 2},
350 {172, 5, 2} },
351 {74270000,
352 {83, 8, 1},
353 {208, 5, 3},
354 {208, 5, 3},
355 {0, 0, 0} },
356 {148500000,
357 {83, 8, 0},
358 {208, 5, 2},
359 {166, 4, 2},
360 {208, 5, 2} }
Joseph Chand61e0bf2008-10-15 22:03:23 -0700361};
362
363static struct fifo_depth_select display_fifo_depth_reg = {
364 /* IGA1 FIFO Depth_Select */
365 {IGA1_FIFO_DEPTH_SELECT_REG_NUM, {{SR17, 0, 7} } },
366 /* IGA2 FIFO Depth_Select */
367 {IGA2_FIFO_DEPTH_SELECT_REG_NUM,
368 {{CR68, 4, 7}, {CR94, 7, 7}, {CR95, 7, 7} } }
369};
370
371static struct fifo_threshold_select fifo_threshold_select_reg = {
372 /* IGA1 FIFO Threshold Select */
373 {IGA1_FIFO_THRESHOLD_REG_NUM, {{SR16, 0, 5}, {SR16, 7, 7} } },
374 /* IGA2 FIFO Threshold Select */
375 {IGA2_FIFO_THRESHOLD_REG_NUM, {{CR68, 0, 3}, {CR95, 4, 6} } }
376};
377
378static struct fifo_high_threshold_select fifo_high_threshold_select_reg = {
379 /* IGA1 FIFO High Threshold Select */
380 {IGA1_FIFO_HIGH_THRESHOLD_REG_NUM, {{SR18, 0, 5}, {SR18, 7, 7} } },
381 /* IGA2 FIFO High Threshold Select */
382 {IGA2_FIFO_HIGH_THRESHOLD_REG_NUM, {{CR92, 0, 3}, {CR95, 0, 2} } }
383};
384
385static struct display_queue_expire_num display_queue_expire_num_reg = {
386 /* IGA1 Display Queue Expire Num */
387 {IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{SR22, 0, 4} } },
388 /* IGA2 Display Queue Expire Num */
389 {IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{CR94, 0, 6} } }
390};
391
392/* Definition Fetch Count Registers*/
393static struct fetch_count fetch_count_reg = {
394 /* IGA1 Fetch Count Register */
395 {IGA1_FETCH_COUNT_REG_NUM, {{SR1C, 0, 7}, {SR1D, 0, 1} } },
396 /* IGA2 Fetch Count Register */
397 {IGA2_FETCH_COUNT_REG_NUM, {{CR65, 0, 7}, {CR67, 2, 3} } }
398};
399
400static struct iga1_crtc_timing iga1_crtc_reg = {
401 /* IGA1 Horizontal Total */
402 {IGA1_HOR_TOTAL_REG_NUM, {{CR00, 0, 7}, {CR36, 3, 3} } },
403 /* IGA1 Horizontal Addressable Video */
404 {IGA1_HOR_ADDR_REG_NUM, {{CR01, 0, 7} } },
405 /* IGA1 Horizontal Blank Start */
406 {IGA1_HOR_BLANK_START_REG_NUM, {{CR02, 0, 7} } },
407 /* IGA1 Horizontal Blank End */
408 {IGA1_HOR_BLANK_END_REG_NUM,
409 {{CR03, 0, 4}, {CR05, 7, 7}, {CR33, 5, 5} } },
410 /* IGA1 Horizontal Sync Start */
411 {IGA1_HOR_SYNC_START_REG_NUM, {{CR04, 0, 7}, {CR33, 4, 4} } },
412 /* IGA1 Horizontal Sync End */
413 {IGA1_HOR_SYNC_END_REG_NUM, {{CR05, 0, 4} } },
414 /* IGA1 Vertical Total */
415 {IGA1_VER_TOTAL_REG_NUM,
416 {{CR06, 0, 7}, {CR07, 0, 0}, {CR07, 5, 5}, {CR35, 0, 0} } },
417 /* IGA1 Vertical Addressable Video */
418 {IGA1_VER_ADDR_REG_NUM,
419 {{CR12, 0, 7}, {CR07, 1, 1}, {CR07, 6, 6}, {CR35, 2, 2} } },
420 /* IGA1 Vertical Blank Start */
421 {IGA1_VER_BLANK_START_REG_NUM,
422 {{CR15, 0, 7}, {CR07, 3, 3}, {CR09, 5, 5}, {CR35, 3, 3} } },
423 /* IGA1 Vertical Blank End */
424 {IGA1_VER_BLANK_END_REG_NUM, {{CR16, 0, 7} } },
425 /* IGA1 Vertical Sync Start */
426 {IGA1_VER_SYNC_START_REG_NUM,
427 {{CR10, 0, 7}, {CR07, 2, 2}, {CR07, 7, 7}, {CR35, 1, 1} } },
428 /* IGA1 Vertical Sync End */
429 {IGA1_VER_SYNC_END_REG_NUM, {{CR11, 0, 3} } }
430};
431
432static struct iga2_crtc_timing iga2_crtc_reg = {
433 /* IGA2 Horizontal Total */
434 {IGA2_HOR_TOTAL_REG_NUM, {{CR50, 0, 7}, {CR55, 0, 3} } },
435 /* IGA2 Horizontal Addressable Video */
436 {IGA2_HOR_ADDR_REG_NUM, {{CR51, 0, 7}, {CR55, 4, 6} } },
437 /* IGA2 Horizontal Blank Start */
438 {IGA2_HOR_BLANK_START_REG_NUM, {{CR52, 0, 7}, {CR54, 0, 2} } },
439 /* IGA2 Horizontal Blank End */
440 {IGA2_HOR_BLANK_END_REG_NUM,
441 {{CR53, 0, 7}, {CR54, 3, 5}, {CR5D, 6, 6} } },
442 /* IGA2 Horizontal Sync Start */
443 {IGA2_HOR_SYNC_START_REG_NUM,
444 {{CR56, 0, 7}, {CR54, 6, 7}, {CR5C, 7, 7}, {CR5D, 7, 7} } },
445 /* IGA2 Horizontal Sync End */
446 {IGA2_HOR_SYNC_END_REG_NUM, {{CR57, 0, 7}, {CR5C, 6, 6} } },
447 /* IGA2 Vertical Total */
448 {IGA2_VER_TOTAL_REG_NUM, {{CR58, 0, 7}, {CR5D, 0, 2} } },
449 /* IGA2 Vertical Addressable Video */
450 {IGA2_VER_ADDR_REG_NUM, {{CR59, 0, 7}, {CR5D, 3, 5} } },
451 /* IGA2 Vertical Blank Start */
452 {IGA2_VER_BLANK_START_REG_NUM, {{CR5A, 0, 7}, {CR5C, 0, 2} } },
453 /* IGA2 Vertical Blank End */
454 {IGA2_VER_BLANK_END_REG_NUM, {{CR5B, 0, 7}, {CR5C, 3, 5} } },
455 /* IGA2 Vertical Sync Start */
456 {IGA2_VER_SYNC_START_REG_NUM, {{CR5E, 0, 7}, {CR5F, 5, 7} } },
457 /* IGA2 Vertical Sync End */
458 {IGA2_VER_SYNC_END_REG_NUM, {{CR5F, 0, 4} } }
459};
460
461static struct rgbLUT palLUT_table[] = {
462 /* {R,G,B} */
463 /* Index 0x00~0x03 */
464 {0x00, 0x00, 0x00}, {0x00, 0x00, 0x2A}, {0x00, 0x2A, 0x00}, {0x00,
465 0x2A,
466 0x2A},
467 /* Index 0x04~0x07 */
468 {0x2A, 0x00, 0x00}, {0x2A, 0x00, 0x2A}, {0x2A, 0x15, 0x00}, {0x2A,
469 0x2A,
470 0x2A},
471 /* Index 0x08~0x0B */
472 {0x15, 0x15, 0x15}, {0x15, 0x15, 0x3F}, {0x15, 0x3F, 0x15}, {0x15,
473 0x3F,
474 0x3F},
475 /* Index 0x0C~0x0F */
476 {0x3F, 0x15, 0x15}, {0x3F, 0x15, 0x3F}, {0x3F, 0x3F, 0x15}, {0x3F,
477 0x3F,
478 0x3F},
479 /* Index 0x10~0x13 */
480 {0x00, 0x00, 0x00}, {0x05, 0x05, 0x05}, {0x08, 0x08, 0x08}, {0x0B,
481 0x0B,
482 0x0B},
483 /* Index 0x14~0x17 */
484 {0x0E, 0x0E, 0x0E}, {0x11, 0x11, 0x11}, {0x14, 0x14, 0x14}, {0x18,
485 0x18,
486 0x18},
487 /* Index 0x18~0x1B */
488 {0x1C, 0x1C, 0x1C}, {0x20, 0x20, 0x20}, {0x24, 0x24, 0x24}, {0x28,
489 0x28,
490 0x28},
491 /* Index 0x1C~0x1F */
492 {0x2D, 0x2D, 0x2D}, {0x32, 0x32, 0x32}, {0x38, 0x38, 0x38}, {0x3F,
493 0x3F,
494 0x3F},
495 /* Index 0x20~0x23 */
496 {0x00, 0x00, 0x3F}, {0x10, 0x00, 0x3F}, {0x1F, 0x00, 0x3F}, {0x2F,
497 0x00,
498 0x3F},
499 /* Index 0x24~0x27 */
500 {0x3F, 0x00, 0x3F}, {0x3F, 0x00, 0x2F}, {0x3F, 0x00, 0x1F}, {0x3F,
501 0x00,
502 0x10},
503 /* Index 0x28~0x2B */
504 {0x3F, 0x00, 0x00}, {0x3F, 0x10, 0x00}, {0x3F, 0x1F, 0x00}, {0x3F,
505 0x2F,
506 0x00},
507 /* Index 0x2C~0x2F */
508 {0x3F, 0x3F, 0x00}, {0x2F, 0x3F, 0x00}, {0x1F, 0x3F, 0x00}, {0x10,
509 0x3F,
510 0x00},
511 /* Index 0x30~0x33 */
512 {0x00, 0x3F, 0x00}, {0x00, 0x3F, 0x10}, {0x00, 0x3F, 0x1F}, {0x00,
513 0x3F,
514 0x2F},
515 /* Index 0x34~0x37 */
516 {0x00, 0x3F, 0x3F}, {0x00, 0x2F, 0x3F}, {0x00, 0x1F, 0x3F}, {0x00,
517 0x10,
518 0x3F},
519 /* Index 0x38~0x3B */
520 {0x1F, 0x1F, 0x3F}, {0x27, 0x1F, 0x3F}, {0x2F, 0x1F, 0x3F}, {0x37,
521 0x1F,
522 0x3F},
523 /* Index 0x3C~0x3F */
524 {0x3F, 0x1F, 0x3F}, {0x3F, 0x1F, 0x37}, {0x3F, 0x1F, 0x2F}, {0x3F,
525 0x1F,
526 0x27},
527 /* Index 0x40~0x43 */
528 {0x3F, 0x1F, 0x1F}, {0x3F, 0x27, 0x1F}, {0x3F, 0x2F, 0x1F}, {0x3F,
529 0x3F,
530 0x1F},
531 /* Index 0x44~0x47 */
532 {0x3F, 0x3F, 0x1F}, {0x37, 0x3F, 0x1F}, {0x2F, 0x3F, 0x1F}, {0x27,
533 0x3F,
534 0x1F},
535 /* Index 0x48~0x4B */
536 {0x1F, 0x3F, 0x1F}, {0x1F, 0x3F, 0x27}, {0x1F, 0x3F, 0x2F}, {0x1F,
537 0x3F,
538 0x37},
539 /* Index 0x4C~0x4F */
540 {0x1F, 0x3F, 0x3F}, {0x1F, 0x37, 0x3F}, {0x1F, 0x2F, 0x3F}, {0x1F,
541 0x27,
542 0x3F},
543 /* Index 0x50~0x53 */
544 {0x2D, 0x2D, 0x3F}, {0x31, 0x2D, 0x3F}, {0x36, 0x2D, 0x3F}, {0x3A,
545 0x2D,
546 0x3F},
547 /* Index 0x54~0x57 */
548 {0x3F, 0x2D, 0x3F}, {0x3F, 0x2D, 0x3A}, {0x3F, 0x2D, 0x36}, {0x3F,
549 0x2D,
550 0x31},
551 /* Index 0x58~0x5B */
552 {0x3F, 0x2D, 0x2D}, {0x3F, 0x31, 0x2D}, {0x3F, 0x36, 0x2D}, {0x3F,
553 0x3A,
554 0x2D},
555 /* Index 0x5C~0x5F */
556 {0x3F, 0x3F, 0x2D}, {0x3A, 0x3F, 0x2D}, {0x36, 0x3F, 0x2D}, {0x31,
557 0x3F,
558 0x2D},
559 /* Index 0x60~0x63 */
560 {0x2D, 0x3F, 0x2D}, {0x2D, 0x3F, 0x31}, {0x2D, 0x3F, 0x36}, {0x2D,
561 0x3F,
562 0x3A},
563 /* Index 0x64~0x67 */
564 {0x2D, 0x3F, 0x3F}, {0x2D, 0x3A, 0x3F}, {0x2D, 0x36, 0x3F}, {0x2D,
565 0x31,
566 0x3F},
567 /* Index 0x68~0x6B */
568 {0x00, 0x00, 0x1C}, {0x07, 0x00, 0x1C}, {0x0E, 0x00, 0x1C}, {0x15,
569 0x00,
570 0x1C},
571 /* Index 0x6C~0x6F */
572 {0x1C, 0x00, 0x1C}, {0x1C, 0x00, 0x15}, {0x1C, 0x00, 0x0E}, {0x1C,
573 0x00,
574 0x07},
575 /* Index 0x70~0x73 */
576 {0x1C, 0x00, 0x00}, {0x1C, 0x07, 0x00}, {0x1C, 0x0E, 0x00}, {0x1C,
577 0x15,
578 0x00},
579 /* Index 0x74~0x77 */
580 {0x1C, 0x1C, 0x00}, {0x15, 0x1C, 0x00}, {0x0E, 0x1C, 0x00}, {0x07,
581 0x1C,
582 0x00},
583 /* Index 0x78~0x7B */
584 {0x00, 0x1C, 0x00}, {0x00, 0x1C, 0x07}, {0x00, 0x1C, 0x0E}, {0x00,
585 0x1C,
586 0x15},
587 /* Index 0x7C~0x7F */
588 {0x00, 0x1C, 0x1C}, {0x00, 0x15, 0x1C}, {0x00, 0x0E, 0x1C}, {0x00,
589 0x07,
590 0x1C},
591 /* Index 0x80~0x83 */
592 {0x0E, 0x0E, 0x1C}, {0x11, 0x0E, 0x1C}, {0x15, 0x0E, 0x1C}, {0x18,
593 0x0E,
594 0x1C},
595 /* Index 0x84~0x87 */
596 {0x1C, 0x0E, 0x1C}, {0x1C, 0x0E, 0x18}, {0x1C, 0x0E, 0x15}, {0x1C,
597 0x0E,
598 0x11},
599 /* Index 0x88~0x8B */
600 {0x1C, 0x0E, 0x0E}, {0x1C, 0x11, 0x0E}, {0x1C, 0x15, 0x0E}, {0x1C,
601 0x18,
602 0x0E},
603 /* Index 0x8C~0x8F */
604 {0x1C, 0x1C, 0x0E}, {0x18, 0x1C, 0x0E}, {0x15, 0x1C, 0x0E}, {0x11,
605 0x1C,
606 0x0E},
607 /* Index 0x90~0x93 */
608 {0x0E, 0x1C, 0x0E}, {0x0E, 0x1C, 0x11}, {0x0E, 0x1C, 0x15}, {0x0E,
609 0x1C,
610 0x18},
611 /* Index 0x94~0x97 */
612 {0x0E, 0x1C, 0x1C}, {0x0E, 0x18, 0x1C}, {0x0E, 0x15, 0x1C}, {0x0E,
613 0x11,
614 0x1C},
615 /* Index 0x98~0x9B */
616 {0x14, 0x14, 0x1C}, {0x16, 0x14, 0x1C}, {0x18, 0x14, 0x1C}, {0x1A,
617 0x14,
618 0x1C},
619 /* Index 0x9C~0x9F */
620 {0x1C, 0x14, 0x1C}, {0x1C, 0x14, 0x1A}, {0x1C, 0x14, 0x18}, {0x1C,
621 0x14,
622 0x16},
623 /* Index 0xA0~0xA3 */
624 {0x1C, 0x14, 0x14}, {0x1C, 0x16, 0x14}, {0x1C, 0x18, 0x14}, {0x1C,
625 0x1A,
626 0x14},
627 /* Index 0xA4~0xA7 */
628 {0x1C, 0x1C, 0x14}, {0x1A, 0x1C, 0x14}, {0x18, 0x1C, 0x14}, {0x16,
629 0x1C,
630 0x14},
631 /* Index 0xA8~0xAB */
632 {0x14, 0x1C, 0x14}, {0x14, 0x1C, 0x16}, {0x14, 0x1C, 0x18}, {0x14,
633 0x1C,
634 0x1A},
635 /* Index 0xAC~0xAF */
636 {0x14, 0x1C, 0x1C}, {0x14, 0x1A, 0x1C}, {0x14, 0x18, 0x1C}, {0x14,
637 0x16,
638 0x1C},
639 /* Index 0xB0~0xB3 */
640 {0x00, 0x00, 0x10}, {0x04, 0x00, 0x10}, {0x08, 0x00, 0x10}, {0x0C,
641 0x00,
642 0x10},
643 /* Index 0xB4~0xB7 */
644 {0x10, 0x00, 0x10}, {0x10, 0x00, 0x0C}, {0x10, 0x00, 0x08}, {0x10,
645 0x00,
646 0x04},
647 /* Index 0xB8~0xBB */
648 {0x10, 0x00, 0x00}, {0x10, 0x04, 0x00}, {0x10, 0x08, 0x00}, {0x10,
649 0x0C,
650 0x00},
651 /* Index 0xBC~0xBF */
652 {0x10, 0x10, 0x00}, {0x0C, 0x10, 0x00}, {0x08, 0x10, 0x00}, {0x04,
653 0x10,
654 0x00},
655 /* Index 0xC0~0xC3 */
656 {0x00, 0x10, 0x00}, {0x00, 0x10, 0x04}, {0x00, 0x10, 0x08}, {0x00,
657 0x10,
658 0x0C},
659 /* Index 0xC4~0xC7 */
660 {0x00, 0x10, 0x10}, {0x00, 0x0C, 0x10}, {0x00, 0x08, 0x10}, {0x00,
661 0x04,
662 0x10},
663 /* Index 0xC8~0xCB */
664 {0x08, 0x08, 0x10}, {0x0A, 0x08, 0x10}, {0x0C, 0x08, 0x10}, {0x0E,
665 0x08,
666 0x10},
667 /* Index 0xCC~0xCF */
668 {0x10, 0x08, 0x10}, {0x10, 0x08, 0x0E}, {0x10, 0x08, 0x0C}, {0x10,
669 0x08,
670 0x0A},
671 /* Index 0xD0~0xD3 */
672 {0x10, 0x08, 0x08}, {0x10, 0x0A, 0x08}, {0x10, 0x0C, 0x08}, {0x10,
673 0x0E,
674 0x08},
675 /* Index 0xD4~0xD7 */
676 {0x10, 0x10, 0x08}, {0x0E, 0x10, 0x08}, {0x0C, 0x10, 0x08}, {0x0A,
677 0x10,
678 0x08},
679 /* Index 0xD8~0xDB */
680 {0x08, 0x10, 0x08}, {0x08, 0x10, 0x0A}, {0x08, 0x10, 0x0C}, {0x08,
681 0x10,
682 0x0E},
683 /* Index 0xDC~0xDF */
684 {0x08, 0x10, 0x10}, {0x08, 0x0E, 0x10}, {0x08, 0x0C, 0x10}, {0x08,
685 0x0A,
686 0x10},
687 /* Index 0xE0~0xE3 */
688 {0x0B, 0x0B, 0x10}, {0x0C, 0x0B, 0x10}, {0x0D, 0x0B, 0x10}, {0x0F,
689 0x0B,
690 0x10},
691 /* Index 0xE4~0xE7 */
692 {0x10, 0x0B, 0x10}, {0x10, 0x0B, 0x0F}, {0x10, 0x0B, 0x0D}, {0x10,
693 0x0B,
694 0x0C},
695 /* Index 0xE8~0xEB */
696 {0x10, 0x0B, 0x0B}, {0x10, 0x0C, 0x0B}, {0x10, 0x0D, 0x0B}, {0x10,
697 0x0F,
698 0x0B},
699 /* Index 0xEC~0xEF */
700 {0x10, 0x10, 0x0B}, {0x0F, 0x10, 0x0B}, {0x0D, 0x10, 0x0B}, {0x0C,
701 0x10,
702 0x0B},
703 /* Index 0xF0~0xF3 */
704 {0x0B, 0x10, 0x0B}, {0x0B, 0x10, 0x0C}, {0x0B, 0x10, 0x0D}, {0x0B,
705 0x10,
706 0x0F},
707 /* Index 0xF4~0xF7 */
708 {0x0B, 0x10, 0x10}, {0x0B, 0x0F, 0x10}, {0x0B, 0x0D, 0x10}, {0x0B,
709 0x0C,
710 0x10},
711 /* Index 0xF8~0xFB */
712 {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
713 0x00,
714 0x00},
715 /* Index 0xFC~0xFF */
716 {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
717 0x00,
718 0x00}
719};
720
Florian Tobias Schandinat2a918392010-09-05 01:33:28 +0000721static struct via_device_mapping device_mapping[] = {
Florian Tobias Schandinata2aa9f92010-09-19 04:40:15 +0000722 {VIA_LDVP0, "LDVP0"},
723 {VIA_LDVP1, "LDVP1"},
724 {VIA_DVP0, "DVP0"},
Florian Tobias Schandinat2a918392010-09-05 01:33:28 +0000725 {VIA_CRT, "CRT"},
726 {VIA_DVP1, "DVP1"},
727 {VIA_LVDS1, "LVDS1"},
728 {VIA_LVDS2, "LVDS2"}
729};
730
Joseph Chand61e0bf2008-10-15 22:03:23 -0700731static void load_fix_bit_crtc_reg(void);
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +0000732static void __devinit init_gfx_chip_info(int chip_type);
733static void __devinit init_tmds_chip_info(void);
734static void __devinit init_lvds_chip_info(void);
Joseph Chand61e0bf2008-10-15 22:03:23 -0700735static void device_screen_off(void);
736static void device_screen_on(void);
737static void set_display_channel(void);
738static void device_off(void);
739static void device_on(void);
740static void enable_second_display_channel(void);
Florian Tobias Schandinatbc684882010-08-11 00:37:58 +0000741static void disable_second_display_channel(void);
Joseph Chand61e0bf2008-10-15 22:03:23 -0700742
Joseph Chand61e0bf2008-10-15 22:03:23 -0700743void viafb_lock_crt(void)
744{
745 viafb_write_reg_mask(CR11, VIACR, BIT7, BIT7);
746}
747
748void viafb_unlock_crt(void)
749{
750 viafb_write_reg_mask(CR11, VIACR, 0, BIT7);
751 viafb_write_reg_mask(CR47, VIACR, 0, BIT0);
752}
753
Joseph Chand61e0bf2008-10-15 22:03:23 -0700754void write_dac_reg(u8 index, u8 r, u8 g, u8 b)
755{
756 outb(index, LUT_INDEX_WRITE);
757 outb(r, LUT_DATA);
758 outb(g, LUT_DATA);
759 outb(b, LUT_DATA);
760}
761
Florian Tobias Schandinat18d9dc02010-08-10 02:44:44 +0000762static u32 get_dvi_devices(int output_interface)
763{
764 switch (output_interface) {
765 case INTERFACE_DVP0:
Florian Tobias Schandinata2aa9f92010-09-19 04:40:15 +0000766 return VIA_DVP0 | VIA_LDVP0;
Florian Tobias Schandinat18d9dc02010-08-10 02:44:44 +0000767
768 case INTERFACE_DVP1:
769 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
Florian Tobias Schandinata2aa9f92010-09-19 04:40:15 +0000770 return VIA_LDVP1;
Florian Tobias Schandinat18d9dc02010-08-10 02:44:44 +0000771 else
772 return VIA_DVP1;
773
774 case INTERFACE_DFP_HIGH:
775 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
776 return 0;
777 else
Florian Tobias Schandinata2aa9f92010-09-19 04:40:15 +0000778 return VIA_LVDS2 | VIA_DVP0;
Florian Tobias Schandinat18d9dc02010-08-10 02:44:44 +0000779
780 case INTERFACE_DFP_LOW:
781 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
782 return 0;
783 else
784 return VIA_DVP1 | VIA_LVDS1;
785
786 case INTERFACE_TMDS:
787 return VIA_LVDS1;
788 }
789
790 return 0;
791}
792
793static u32 get_lcd_devices(int output_interface)
794{
795 switch (output_interface) {
796 case INTERFACE_DVP0:
Florian Tobias Schandinata2aa9f92010-09-19 04:40:15 +0000797 return VIA_DVP0;
Florian Tobias Schandinat18d9dc02010-08-10 02:44:44 +0000798
799 case INTERFACE_DVP1:
800 return VIA_DVP1;
801
802 case INTERFACE_DFP_HIGH:
Florian Tobias Schandinata2aa9f92010-09-19 04:40:15 +0000803 return VIA_LVDS2 | VIA_DVP0;
Florian Tobias Schandinat18d9dc02010-08-10 02:44:44 +0000804
805 case INTERFACE_DFP_LOW:
806 return VIA_LVDS1 | VIA_DVP1;
807
808 case INTERFACE_DFP:
809 return VIA_LVDS1 | VIA_LVDS2;
810
811 case INTERFACE_LVDS0:
812 case INTERFACE_LVDS0LVDS1:
813 return VIA_LVDS1;
814
815 case INTERFACE_LVDS1:
816 return VIA_LVDS2;
817 }
818
819 return 0;
820}
821
Joseph Chand61e0bf2008-10-15 22:03:23 -0700822/*Set IGA path for each device*/
823void viafb_set_iga_path(void)
824{
825
826 if (viafb_SAMM_ON == 1) {
827 if (viafb_CRT_ON) {
828 if (viafb_primary_dev == CRT_Device)
829 viaparinfo->crt_setting_info->iga_path = IGA1;
830 else
831 viaparinfo->crt_setting_info->iga_path = IGA2;
832 }
833
834 if (viafb_DVI_ON) {
835 if (viafb_primary_dev == DVI_Device)
836 viaparinfo->tmds_setting_info->iga_path = IGA1;
837 else
838 viaparinfo->tmds_setting_info->iga_path = IGA2;
839 }
840
841 if (viafb_LCD_ON) {
842 if (viafb_primary_dev == LCD_Device) {
843 if (viafb_dual_fb &&
844 (viaparinfo->chip_info->gfx_chip_name ==
845 UNICHROME_CLE266)) {
846 viaparinfo->
847 lvds_setting_info->iga_path = IGA2;
848 viaparinfo->
849 crt_setting_info->iga_path = IGA1;
850 viaparinfo->
851 tmds_setting_info->iga_path = IGA1;
852 } else
853 viaparinfo->
854 lvds_setting_info->iga_path = IGA1;
855 } else {
856 viaparinfo->lvds_setting_info->iga_path = IGA2;
857 }
858 }
859 if (viafb_LCD2_ON) {
860 if (LCD2_Device == viafb_primary_dev)
861 viaparinfo->lvds_setting_info2->iga_path = IGA1;
862 else
863 viaparinfo->lvds_setting_info2->iga_path = IGA2;
864 }
865 } else {
866 viafb_SAMM_ON = 0;
867
868 if (viafb_CRT_ON && viafb_LCD_ON) {
869 viaparinfo->crt_setting_info->iga_path = IGA1;
870 viaparinfo->lvds_setting_info->iga_path = IGA2;
871 } else if (viafb_CRT_ON && viafb_DVI_ON) {
872 viaparinfo->crt_setting_info->iga_path = IGA1;
873 viaparinfo->tmds_setting_info->iga_path = IGA2;
874 } else if (viafb_LCD_ON && viafb_DVI_ON) {
875 viaparinfo->tmds_setting_info->iga_path = IGA1;
876 viaparinfo->lvds_setting_info->iga_path = IGA2;
877 } else if (viafb_LCD_ON && viafb_LCD2_ON) {
878 viaparinfo->lvds_setting_info->iga_path = IGA2;
879 viaparinfo->lvds_setting_info2->iga_path = IGA2;
880 } else if (viafb_CRT_ON) {
881 viaparinfo->crt_setting_info->iga_path = IGA1;
882 } else if (viafb_LCD_ON) {
883 viaparinfo->lvds_setting_info->iga_path = IGA2;
884 } else if (viafb_DVI_ON) {
885 viaparinfo->tmds_setting_info->iga_path = IGA1;
886 }
887 }
Florian Tobias Schandinat18d9dc02010-08-10 02:44:44 +0000888
889 viaparinfo->shared->iga1_devices = 0;
890 viaparinfo->shared->iga2_devices = 0;
891 if (viafb_CRT_ON) {
892 if (viaparinfo->crt_setting_info->iga_path == IGA1)
893 viaparinfo->shared->iga1_devices |= VIA_CRT;
894 else
895 viaparinfo->shared->iga2_devices |= VIA_CRT;
896 }
897
898 if (viafb_DVI_ON) {
899 if (viaparinfo->tmds_setting_info->iga_path == IGA1)
900 viaparinfo->shared->iga1_devices |= get_dvi_devices(
901 viaparinfo->chip_info->
902 tmds_chip_info.output_interface);
903 else
904 viaparinfo->shared->iga2_devices |= get_dvi_devices(
905 viaparinfo->chip_info->
906 tmds_chip_info.output_interface);
907 }
908
909 if (viafb_LCD_ON) {
910 if (viaparinfo->lvds_setting_info->iga_path == IGA1)
911 viaparinfo->shared->iga1_devices |= get_lcd_devices(
912 viaparinfo->chip_info->
913 lvds_chip_info.output_interface);
914 else
915 viaparinfo->shared->iga2_devices |= get_lcd_devices(
916 viaparinfo->chip_info->
917 lvds_chip_info.output_interface);
918 }
919
920 if (viafb_LCD2_ON) {
921 if (viaparinfo->lvds_setting_info2->iga_path == IGA1)
922 viaparinfo->shared->iga1_devices |= get_lcd_devices(
923 viaparinfo->chip_info->
924 lvds_chip_info2.output_interface);
925 else
926 viaparinfo->shared->iga2_devices |= get_lcd_devices(
927 viaparinfo->chip_info->
928 lvds_chip_info2.output_interface);
929 }
Joseph Chand61e0bf2008-10-15 22:03:23 -0700930}
931
Florian Tobias Schandinat415559f2010-03-10 15:21:40 -0800932static void set_color_register(u8 index, u8 red, u8 green, u8 blue)
933{
934 outb(0xFF, 0x3C6); /* bit mask of palette */
935 outb(index, 0x3C8);
936 outb(red, 0x3C9);
937 outb(green, 0x3C9);
938 outb(blue, 0x3C9);
939}
940
941void viafb_set_primary_color_register(u8 index, u8 red, u8 green, u8 blue)
942{
943 viafb_write_reg_mask(0x1A, VIASR, 0x00, 0x01);
944 set_color_register(index, red, green, blue);
945}
946
947void viafb_set_secondary_color_register(u8 index, u8 red, u8 green, u8 blue)
948{
949 viafb_write_reg_mask(0x1A, VIASR, 0x01, 0x01);
950 set_color_register(index, red, green, blue);
951}
952
Florian Tobias Schandinata54be172010-07-28 23:06:04 +0000953static void set_source_common(u8 index, u8 offset, u8 iga)
954{
955 u8 value, mask = 1 << offset;
956
957 switch (iga) {
958 case IGA1:
959 value = 0x00;
960 break;
961 case IGA2:
962 value = mask;
963 break;
964 default:
965 printk(KERN_WARNING "viafb: Unsupported source: %d\n", iga);
966 return;
967 }
968
969 via_write_reg_mask(VIACR, index, value, mask);
970}
971
972static void set_crt_source(u8 iga)
973{
974 u8 value;
975
976 switch (iga) {
977 case IGA1:
978 value = 0x00;
979 break;
980 case IGA2:
981 value = 0x40;
982 break;
983 default:
984 printk(KERN_WARNING "viafb: Unsupported source: %d\n", iga);
985 return;
986 }
987
988 via_write_reg_mask(VIASR, 0x16, value, 0x40);
989}
990
Florian Tobias Schandinata2aa9f92010-09-19 04:40:15 +0000991static inline void set_ldvp0_source(u8 iga)
Florian Tobias Schandinata54be172010-07-28 23:06:04 +0000992{
993 set_source_common(0x6C, 7, iga);
994}
995
Florian Tobias Schandinata2aa9f92010-09-19 04:40:15 +0000996static inline void set_ldvp1_source(u8 iga)
Florian Tobias Schandinata54be172010-07-28 23:06:04 +0000997{
998 set_source_common(0x93, 7, iga);
999}
1000
Florian Tobias Schandinata2aa9f92010-09-19 04:40:15 +00001001static inline void set_dvp0_source(u8 iga)
Florian Tobias Schandinata54be172010-07-28 23:06:04 +00001002{
1003 set_source_common(0x96, 4, iga);
1004}
1005
1006static inline void set_dvp1_source(u8 iga)
1007{
1008 set_source_common(0x9B, 4, iga);
1009}
1010
1011static inline void set_lvds1_source(u8 iga)
1012{
1013 set_source_common(0x99, 4, iga);
1014}
1015
1016static inline void set_lvds2_source(u8 iga)
1017{
1018 set_source_common(0x97, 4, iga);
1019}
1020
Florian Tobias Schandinatbc684882010-08-11 00:37:58 +00001021void via_set_source(u32 devices, u8 iga)
Joseph Chand61e0bf2008-10-15 22:03:23 -07001022{
Florian Tobias Schandinata2aa9f92010-09-19 04:40:15 +00001023 if (devices & VIA_LDVP0)
1024 set_ldvp0_source(iga);
1025 if (devices & VIA_LDVP1)
1026 set_ldvp1_source(iga);
1027 if (devices & VIA_DVP0)
1028 set_dvp0_source(iga);
Florian Tobias Schandinatbc684882010-08-11 00:37:58 +00001029 if (devices & VIA_CRT)
1030 set_crt_source(iga);
1031 if (devices & VIA_DVP1)
1032 set_dvp1_source(iga);
1033 if (devices & VIA_LVDS1)
1034 set_lvds1_source(iga);
1035 if (devices & VIA_LVDS2)
1036 set_lvds2_source(iga);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001037}
1038
Florian Tobias Schandinat6f9422d2010-09-07 14:28:26 +00001039static void set_crt_state(u8 state)
1040{
1041 u8 value;
1042
1043 switch (state) {
1044 case VIA_STATE_ON:
1045 value = 0x00;
1046 break;
1047 case VIA_STATE_STANDBY:
1048 value = 0x10;
1049 break;
1050 case VIA_STATE_SUSPEND:
1051 value = 0x20;
1052 break;
1053 case VIA_STATE_OFF:
1054 value = 0x30;
1055 break;
1056 default:
1057 return;
1058 }
1059
1060 via_write_reg_mask(VIACR, 0x36, value, 0x30);
1061}
1062
Florian Tobias Schandinata2aa9f92010-09-19 04:40:15 +00001063static void set_dvp0_state(u8 state)
Florian Tobias Schandinat6f9422d2010-09-07 14:28:26 +00001064{
1065 u8 value;
1066
1067 switch (state) {
1068 case VIA_STATE_ON:
1069 value = 0xC0;
1070 break;
1071 case VIA_STATE_OFF:
1072 value = 0x00;
1073 break;
1074 default:
1075 return;
1076 }
1077
1078 via_write_reg_mask(VIASR, 0x1E, value, 0xC0);
1079}
1080
1081static void set_dvp1_state(u8 state)
1082{
1083 u8 value;
1084
1085 switch (state) {
1086 case VIA_STATE_ON:
1087 value = 0x30;
1088 break;
1089 case VIA_STATE_OFF:
1090 value = 0x00;
1091 break;
1092 default:
1093 return;
1094 }
1095
1096 via_write_reg_mask(VIASR, 0x1E, value, 0x30);
1097}
1098
1099static void set_lvds1_state(u8 state)
1100{
1101 u8 value;
1102
1103 switch (state) {
1104 case VIA_STATE_ON:
1105 value = 0x03;
1106 break;
1107 case VIA_STATE_OFF:
1108 value = 0x00;
1109 break;
1110 default:
1111 return;
1112 }
1113
1114 via_write_reg_mask(VIASR, 0x2A, value, 0x03);
1115}
1116
1117static void set_lvds2_state(u8 state)
1118{
1119 u8 value;
1120
1121 switch (state) {
1122 case VIA_STATE_ON:
1123 value = 0x0C;
1124 break;
1125 case VIA_STATE_OFF:
1126 value = 0x00;
1127 break;
1128 default:
1129 return;
1130 }
1131
1132 via_write_reg_mask(VIASR, 0x2A, value, 0x0C);
1133}
1134
1135void via_set_state(u32 devices, u8 state)
1136{
1137 /*
1138 TODO: Can we enable/disable these devices? How?
Florian Tobias Schandinata2aa9f92010-09-19 04:40:15 +00001139 if (devices & VIA_LDVP0)
1140 if (devices & VIA_LDVP1)
Florian Tobias Schandinat6f9422d2010-09-07 14:28:26 +00001141 */
Florian Tobias Schandinata2aa9f92010-09-19 04:40:15 +00001142 if (devices & VIA_DVP0)
1143 set_dvp0_state(state);
Florian Tobias Schandinat6f9422d2010-09-07 14:28:26 +00001144 if (devices & VIA_CRT)
1145 set_crt_state(state);
1146 if (devices & VIA_DVP1)
1147 set_dvp1_state(state);
1148 if (devices & VIA_LVDS1)
1149 set_lvds1_state(state);
1150 if (devices & VIA_LVDS2)
1151 set_lvds2_state(state);
1152}
1153
Florian Tobias Schandinat7f0e1532010-09-18 23:47:28 +00001154void via_set_sync_polarity(u32 devices, u8 polarity)
1155{
1156 if (polarity & ~(VIA_HSYNC_NEGATIVE | VIA_VSYNC_NEGATIVE)) {
1157 printk(KERN_WARNING "viafb: Unsupported polarity: %d\n",
1158 polarity);
1159 return;
1160 }
1161
1162 if (devices & VIA_CRT)
1163 via_write_misc_reg_mask(polarity << 6, 0xC0);
1164 if (devices & VIA_DVP1)
1165 via_write_reg_mask(VIACR, 0x9B, polarity << 5, 0x60);
1166 if (devices & VIA_LVDS1)
1167 via_write_reg_mask(VIACR, 0x99, polarity << 5, 0x60);
1168 if (devices & VIA_LVDS2)
1169 via_write_reg_mask(VIACR, 0x97, polarity << 5, 0x60);
1170}
1171
Florian Tobias Schandinat2a918392010-09-05 01:33:28 +00001172u32 via_parse_odev(char *input, char **end)
1173{
1174 char *ptr = input;
1175 u32 odev = 0;
1176 bool next = true;
1177 int i, len;
1178
1179 while (next) {
1180 next = false;
1181 for (i = 0; i < ARRAY_SIZE(device_mapping); i++) {
1182 len = strlen(device_mapping[i].name);
1183 if (!strncmp(ptr, device_mapping[i].name, len)) {
1184 odev |= device_mapping[i].device;
1185 ptr += len;
1186 if (*ptr == ',') {
1187 ptr++;
1188 next = true;
1189 }
1190 }
1191 }
1192 }
1193
1194 *end = ptr;
1195 return odev;
1196}
1197
1198void via_odev_to_seq(struct seq_file *m, u32 odev)
1199{
1200 int i, count = 0;
1201
1202 for (i = 0; i < ARRAY_SIZE(device_mapping); i++) {
1203 if (odev & device_mapping[i].device) {
1204 if (count > 0)
1205 seq_putc(m, ',');
1206
1207 seq_puts(m, device_mapping[i].name);
1208 count++;
1209 }
1210 }
1211
1212 seq_putc(m, '\n');
1213}
1214
Joseph Chand61e0bf2008-10-15 22:03:23 -07001215static void load_fix_bit_crtc_reg(void)
1216{
1217 /* always set to 1 */
1218 viafb_write_reg_mask(CR03, VIACR, 0x80, BIT7);
1219 /* line compare should set all bits = 1 (extend modes) */
1220 viafb_write_reg(CR18, VIACR, 0xff);
1221 /* line compare should set all bits = 1 (extend modes) */
1222 viafb_write_reg_mask(CR07, VIACR, 0x10, BIT4);
1223 /* line compare should set all bits = 1 (extend modes) */
1224 viafb_write_reg_mask(CR09, VIACR, 0x40, BIT6);
1225 /* line compare should set all bits = 1 (extend modes) */
1226 viafb_write_reg_mask(CR35, VIACR, 0x10, BIT4);
1227 /* line compare should set all bits = 1 (extend modes) */
1228 viafb_write_reg_mask(CR33, VIACR, 0x06, BIT0 + BIT1 + BIT2);
1229 /*viafb_write_reg_mask(CR32, VIACR, 0x01, BIT0); */
1230 /* extend mode always set to e3h */
1231 viafb_write_reg(CR17, VIACR, 0xe3);
1232 /* extend mode always set to 0h */
1233 viafb_write_reg(CR08, VIACR, 0x00);
1234 /* extend mode always set to 0h */
1235 viafb_write_reg(CR14, VIACR, 0x00);
1236
1237 /* If K8M800, enable Prefetch Mode. */
1238 if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
1239 || (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890))
1240 viafb_write_reg_mask(CR33, VIACR, 0x08, BIT3);
1241 if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
1242 && (viaparinfo->chip_info->gfx_chip_revision == CLE266_REVISION_AX))
1243 viafb_write_reg_mask(SR1A, VIASR, 0x02, BIT1);
1244
1245}
1246
1247void viafb_load_reg(int timing_value, int viafb_load_reg_num,
1248 struct io_register *reg,
1249 int io_type)
1250{
1251 int reg_mask;
1252 int bit_num = 0;
1253 int data;
1254 int i, j;
1255 int shift_next_reg;
1256 int start_index, end_index, cr_index;
1257 u16 get_bit;
1258
1259 for (i = 0; i < viafb_load_reg_num; i++) {
1260 reg_mask = 0;
1261 data = 0;
1262 start_index = reg[i].start_bit;
1263 end_index = reg[i].end_bit;
1264 cr_index = reg[i].io_addr;
1265
1266 shift_next_reg = bit_num;
1267 for (j = start_index; j <= end_index; j++) {
1268 /*if (bit_num==8) timing_value = timing_value >>8; */
1269 reg_mask = reg_mask | (BIT0 << j);
1270 get_bit = (timing_value & (BIT0 << bit_num));
1271 data =
1272 data | ((get_bit >> shift_next_reg) << start_index);
1273 bit_num++;
1274 }
1275 if (io_type == VIACR)
1276 viafb_write_reg_mask(cr_index, VIACR, data, reg_mask);
1277 else
1278 viafb_write_reg_mask(cr_index, VIASR, data, reg_mask);
1279 }
1280
1281}
1282
1283/* Write Registers */
1284void viafb_write_regx(struct io_reg RegTable[], int ItemNum)
1285{
1286 int i;
Joseph Chand61e0bf2008-10-15 22:03:23 -07001287
1288 /*DEBUG_MSG(KERN_INFO "Table Size : %x!!\n",ItemNum ); */
1289
Florian Tobias Schandinat384c3042010-04-17 19:44:54 +00001290 for (i = 0; i < ItemNum; i++)
1291 via_write_reg_mask(RegTable[i].port, RegTable[i].index,
1292 RegTable[i].value, RegTable[i].mask);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001293}
1294
Joseph Chand61e0bf2008-10-15 22:03:23 -07001295void viafb_load_fetch_count_reg(int h_addr, int bpp_byte, int set_iga)
1296{
1297 int reg_value;
1298 int viafb_load_reg_num;
1299 struct io_register *reg = NULL;
1300
1301 switch (set_iga) {
Joseph Chand61e0bf2008-10-15 22:03:23 -07001302 case IGA1:
1303 reg_value = IGA1_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
1304 viafb_load_reg_num = fetch_count_reg.
1305 iga1_fetch_count_reg.reg_num;
1306 reg = fetch_count_reg.iga1_fetch_count_reg.reg;
1307 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
Florian Tobias Schandinat4bbac052010-03-10 15:21:36 -08001308 break;
Joseph Chand61e0bf2008-10-15 22:03:23 -07001309 case IGA2:
1310 reg_value = IGA2_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
1311 viafb_load_reg_num = fetch_count_reg.
1312 iga2_fetch_count_reg.reg_num;
1313 reg = fetch_count_reg.iga2_fetch_count_reg.reg;
1314 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
1315 break;
1316 }
1317
1318}
1319
1320void viafb_load_FIFO_reg(int set_iga, int hor_active, int ver_active)
1321{
1322 int reg_value;
1323 int viafb_load_reg_num;
1324 struct io_register *reg = NULL;
1325 int iga1_fifo_max_depth = 0, iga1_fifo_threshold =
1326 0, iga1_fifo_high_threshold = 0, iga1_display_queue_expire_num = 0;
1327 int iga2_fifo_max_depth = 0, iga2_fifo_threshold =
1328 0, iga2_fifo_high_threshold = 0, iga2_display_queue_expire_num = 0;
1329
1330 if (set_iga == IGA1) {
1331 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
1332 iga1_fifo_max_depth = K800_IGA1_FIFO_MAX_DEPTH;
1333 iga1_fifo_threshold = K800_IGA1_FIFO_THRESHOLD;
1334 iga1_fifo_high_threshold =
1335 K800_IGA1_FIFO_HIGH_THRESHOLD;
1336 /* If resolution > 1280x1024, expire length = 64, else
1337 expire length = 128 */
1338 if ((hor_active > 1280) && (ver_active > 1024))
1339 iga1_display_queue_expire_num = 16;
1340 else
1341 iga1_display_queue_expire_num =
1342 K800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1343
1344 }
1345
1346 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
1347 iga1_fifo_max_depth = P880_IGA1_FIFO_MAX_DEPTH;
1348 iga1_fifo_threshold = P880_IGA1_FIFO_THRESHOLD;
1349 iga1_fifo_high_threshold =
1350 P880_IGA1_FIFO_HIGH_THRESHOLD;
1351 iga1_display_queue_expire_num =
1352 P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1353
1354 /* If resolution > 1280x1024, expire length = 64, else
1355 expire length = 128 */
1356 if ((hor_active > 1280) && (ver_active > 1024))
1357 iga1_display_queue_expire_num = 16;
1358 else
1359 iga1_display_queue_expire_num =
1360 P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1361 }
1362
1363 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
1364 iga1_fifo_max_depth = CN700_IGA1_FIFO_MAX_DEPTH;
1365 iga1_fifo_threshold = CN700_IGA1_FIFO_THRESHOLD;
1366 iga1_fifo_high_threshold =
1367 CN700_IGA1_FIFO_HIGH_THRESHOLD;
1368
1369 /* If resolution > 1280x1024, expire length = 64,
1370 else expire length = 128 */
1371 if ((hor_active > 1280) && (ver_active > 1024))
1372 iga1_display_queue_expire_num = 16;
1373 else
1374 iga1_display_queue_expire_num =
1375 CN700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1376 }
1377
1378 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
1379 iga1_fifo_max_depth = CX700_IGA1_FIFO_MAX_DEPTH;
1380 iga1_fifo_threshold = CX700_IGA1_FIFO_THRESHOLD;
1381 iga1_fifo_high_threshold =
1382 CX700_IGA1_FIFO_HIGH_THRESHOLD;
1383 iga1_display_queue_expire_num =
1384 CX700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1385 }
1386
1387 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
1388 iga1_fifo_max_depth = K8M890_IGA1_FIFO_MAX_DEPTH;
1389 iga1_fifo_threshold = K8M890_IGA1_FIFO_THRESHOLD;
1390 iga1_fifo_high_threshold =
1391 K8M890_IGA1_FIFO_HIGH_THRESHOLD;
1392 iga1_display_queue_expire_num =
1393 K8M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1394 }
1395
1396 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
1397 iga1_fifo_max_depth = P4M890_IGA1_FIFO_MAX_DEPTH;
1398 iga1_fifo_threshold = P4M890_IGA1_FIFO_THRESHOLD;
1399 iga1_fifo_high_threshold =
1400 P4M890_IGA1_FIFO_HIGH_THRESHOLD;
1401 iga1_display_queue_expire_num =
1402 P4M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1403 }
1404
1405 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
1406 iga1_fifo_max_depth = P4M900_IGA1_FIFO_MAX_DEPTH;
1407 iga1_fifo_threshold = P4M900_IGA1_FIFO_THRESHOLD;
1408 iga1_fifo_high_threshold =
1409 P4M900_IGA1_FIFO_HIGH_THRESHOLD;
1410 iga1_display_queue_expire_num =
1411 P4M900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1412 }
1413
1414 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
1415 iga1_fifo_max_depth = VX800_IGA1_FIFO_MAX_DEPTH;
1416 iga1_fifo_threshold = VX800_IGA1_FIFO_THRESHOLD;
1417 iga1_fifo_high_threshold =
1418 VX800_IGA1_FIFO_HIGH_THRESHOLD;
1419 iga1_display_queue_expire_num =
1420 VX800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1421 }
1422
Harald Welte0306ab12009-09-22 16:47:35 -07001423 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
1424 iga1_fifo_max_depth = VX855_IGA1_FIFO_MAX_DEPTH;
1425 iga1_fifo_threshold = VX855_IGA1_FIFO_THRESHOLD;
1426 iga1_fifo_high_threshold =
1427 VX855_IGA1_FIFO_HIGH_THRESHOLD;
1428 iga1_display_queue_expire_num =
1429 VX855_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1430 }
1431
Joseph Chand61e0bf2008-10-15 22:03:23 -07001432 /* Set Display FIFO Depath Select */
1433 reg_value = IGA1_FIFO_DEPTH_SELECT_FORMULA(iga1_fifo_max_depth);
1434 viafb_load_reg_num =
1435 display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg_num;
1436 reg = display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg;
1437 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
1438
1439 /* Set Display FIFO Threshold Select */
1440 reg_value = IGA1_FIFO_THRESHOLD_FORMULA(iga1_fifo_threshold);
1441 viafb_load_reg_num =
1442 fifo_threshold_select_reg.
1443 iga1_fifo_threshold_select_reg.reg_num;
1444 reg =
1445 fifo_threshold_select_reg.
1446 iga1_fifo_threshold_select_reg.reg;
1447 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
1448
1449 /* Set FIFO High Threshold Select */
1450 reg_value =
1451 IGA1_FIFO_HIGH_THRESHOLD_FORMULA(iga1_fifo_high_threshold);
1452 viafb_load_reg_num =
1453 fifo_high_threshold_select_reg.
1454 iga1_fifo_high_threshold_select_reg.reg_num;
1455 reg =
1456 fifo_high_threshold_select_reg.
1457 iga1_fifo_high_threshold_select_reg.reg;
1458 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
1459
1460 /* Set Display Queue Expire Num */
1461 reg_value =
1462 IGA1_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
1463 (iga1_display_queue_expire_num);
1464 viafb_load_reg_num =
1465 display_queue_expire_num_reg.
1466 iga1_display_queue_expire_num_reg.reg_num;
1467 reg =
1468 display_queue_expire_num_reg.
1469 iga1_display_queue_expire_num_reg.reg;
1470 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
1471
1472 } else {
1473 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
1474 iga2_fifo_max_depth = K800_IGA2_FIFO_MAX_DEPTH;
1475 iga2_fifo_threshold = K800_IGA2_FIFO_THRESHOLD;
1476 iga2_fifo_high_threshold =
1477 K800_IGA2_FIFO_HIGH_THRESHOLD;
1478
1479 /* If resolution > 1280x1024, expire length = 64,
1480 else expire length = 128 */
1481 if ((hor_active > 1280) && (ver_active > 1024))
1482 iga2_display_queue_expire_num = 16;
1483 else
1484 iga2_display_queue_expire_num =
1485 K800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1486 }
1487
1488 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
1489 iga2_fifo_max_depth = P880_IGA2_FIFO_MAX_DEPTH;
1490 iga2_fifo_threshold = P880_IGA2_FIFO_THRESHOLD;
1491 iga2_fifo_high_threshold =
1492 P880_IGA2_FIFO_HIGH_THRESHOLD;
1493
1494 /* If resolution > 1280x1024, expire length = 64,
1495 else expire length = 128 */
1496 if ((hor_active > 1280) && (ver_active > 1024))
1497 iga2_display_queue_expire_num = 16;
1498 else
1499 iga2_display_queue_expire_num =
1500 P880_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1501 }
1502
1503 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
1504 iga2_fifo_max_depth = CN700_IGA2_FIFO_MAX_DEPTH;
1505 iga2_fifo_threshold = CN700_IGA2_FIFO_THRESHOLD;
1506 iga2_fifo_high_threshold =
1507 CN700_IGA2_FIFO_HIGH_THRESHOLD;
1508
1509 /* If resolution > 1280x1024, expire length = 64,
1510 else expire length = 128 */
1511 if ((hor_active > 1280) && (ver_active > 1024))
1512 iga2_display_queue_expire_num = 16;
1513 else
1514 iga2_display_queue_expire_num =
1515 CN700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1516 }
1517
1518 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
1519 iga2_fifo_max_depth = CX700_IGA2_FIFO_MAX_DEPTH;
1520 iga2_fifo_threshold = CX700_IGA2_FIFO_THRESHOLD;
1521 iga2_fifo_high_threshold =
1522 CX700_IGA2_FIFO_HIGH_THRESHOLD;
1523 iga2_display_queue_expire_num =
1524 CX700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1525 }
1526
1527 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
1528 iga2_fifo_max_depth = K8M890_IGA2_FIFO_MAX_DEPTH;
1529 iga2_fifo_threshold = K8M890_IGA2_FIFO_THRESHOLD;
1530 iga2_fifo_high_threshold =
1531 K8M890_IGA2_FIFO_HIGH_THRESHOLD;
1532 iga2_display_queue_expire_num =
1533 K8M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1534 }
1535
1536 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
1537 iga2_fifo_max_depth = P4M890_IGA2_FIFO_MAX_DEPTH;
1538 iga2_fifo_threshold = P4M890_IGA2_FIFO_THRESHOLD;
1539 iga2_fifo_high_threshold =
1540 P4M890_IGA2_FIFO_HIGH_THRESHOLD;
1541 iga2_display_queue_expire_num =
1542 P4M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1543 }
1544
1545 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
1546 iga2_fifo_max_depth = P4M900_IGA2_FIFO_MAX_DEPTH;
1547 iga2_fifo_threshold = P4M900_IGA2_FIFO_THRESHOLD;
1548 iga2_fifo_high_threshold =
1549 P4M900_IGA2_FIFO_HIGH_THRESHOLD;
1550 iga2_display_queue_expire_num =
1551 P4M900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1552 }
1553
1554 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
1555 iga2_fifo_max_depth = VX800_IGA2_FIFO_MAX_DEPTH;
1556 iga2_fifo_threshold = VX800_IGA2_FIFO_THRESHOLD;
1557 iga2_fifo_high_threshold =
1558 VX800_IGA2_FIFO_HIGH_THRESHOLD;
1559 iga2_display_queue_expire_num =
1560 VX800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1561 }
1562
Harald Welte0306ab12009-09-22 16:47:35 -07001563 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
1564 iga2_fifo_max_depth = VX855_IGA2_FIFO_MAX_DEPTH;
1565 iga2_fifo_threshold = VX855_IGA2_FIFO_THRESHOLD;
1566 iga2_fifo_high_threshold =
1567 VX855_IGA2_FIFO_HIGH_THRESHOLD;
1568 iga2_display_queue_expire_num =
1569 VX855_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1570 }
1571
Joseph Chand61e0bf2008-10-15 22:03:23 -07001572 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
1573 /* Set Display FIFO Depath Select */
1574 reg_value =
1575 IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth)
1576 - 1;
1577 /* Patch LCD in IGA2 case */
1578 viafb_load_reg_num =
1579 display_fifo_depth_reg.
1580 iga2_fifo_depth_select_reg.reg_num;
1581 reg =
1582 display_fifo_depth_reg.
1583 iga2_fifo_depth_select_reg.reg;
1584 viafb_load_reg(reg_value,
1585 viafb_load_reg_num, reg, VIACR);
1586 } else {
1587
1588 /* Set Display FIFO Depath Select */
1589 reg_value =
1590 IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth);
1591 viafb_load_reg_num =
1592 display_fifo_depth_reg.
1593 iga2_fifo_depth_select_reg.reg_num;
1594 reg =
1595 display_fifo_depth_reg.
1596 iga2_fifo_depth_select_reg.reg;
1597 viafb_load_reg(reg_value,
1598 viafb_load_reg_num, reg, VIACR);
1599 }
1600
1601 /* Set Display FIFO Threshold Select */
1602 reg_value = IGA2_FIFO_THRESHOLD_FORMULA(iga2_fifo_threshold);
1603 viafb_load_reg_num =
1604 fifo_threshold_select_reg.
1605 iga2_fifo_threshold_select_reg.reg_num;
1606 reg =
1607 fifo_threshold_select_reg.
1608 iga2_fifo_threshold_select_reg.reg;
1609 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
1610
1611 /* Set FIFO High Threshold Select */
1612 reg_value =
1613 IGA2_FIFO_HIGH_THRESHOLD_FORMULA(iga2_fifo_high_threshold);
1614 viafb_load_reg_num =
1615 fifo_high_threshold_select_reg.
1616 iga2_fifo_high_threshold_select_reg.reg_num;
1617 reg =
1618 fifo_high_threshold_select_reg.
1619 iga2_fifo_high_threshold_select_reg.reg;
1620 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
1621
1622 /* Set Display Queue Expire Num */
1623 reg_value =
1624 IGA2_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
1625 (iga2_display_queue_expire_num);
1626 viafb_load_reg_num =
1627 display_queue_expire_num_reg.
1628 iga2_display_queue_expire_num_reg.reg_num;
1629 reg =
1630 display_queue_expire_num_reg.
1631 iga2_display_queue_expire_num_reg.reg;
1632 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
1633
1634 }
1635
1636}
1637
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001638static u32 cle266_encode_pll(struct pll_config pll)
1639{
1640 return (pll.multiplier << 8)
1641 | (pll.rshift << 6)
1642 | pll.divisor;
1643}
1644
1645static u32 k800_encode_pll(struct pll_config pll)
1646{
1647 return ((pll.divisor - 2) << 16)
1648 | (pll.rshift << 10)
1649 | (pll.multiplier - 2);
1650}
1651
1652static u32 vx855_encode_pll(struct pll_config pll)
1653{
1654 return (pll.divisor << 16)
1655 | (pll.rshift << 10)
1656 | pll.multiplier;
1657}
1658
Joseph Chand61e0bf2008-10-15 22:03:23 -07001659u32 viafb_get_clk_value(int clk)
1660{
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001661 u32 value = 0;
1662 int i = 0;
Joseph Chand61e0bf2008-10-15 22:03:23 -07001663
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001664 while (i < NUM_TOTAL_PLL_TABLE && clk != pll_value[i].clk)
1665 i++;
Joseph Chand61e0bf2008-10-15 22:03:23 -07001666
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001667 if (i == NUM_TOTAL_PLL_TABLE) {
1668 printk(KERN_WARNING "viafb_get_clk_value: PLL lookup failed!");
1669 } else {
1670 switch (viaparinfo->chip_info->gfx_chip_name) {
1671 case UNICHROME_CLE266:
1672 case UNICHROME_K400:
1673 value = cle266_encode_pll(pll_value[i].cle266_pll);
1674 break;
Joseph Chand61e0bf2008-10-15 22:03:23 -07001675
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001676 case UNICHROME_K800:
1677 case UNICHROME_PM800:
1678 case UNICHROME_CN700:
1679 value = k800_encode_pll(pll_value[i].k800_pll);
1680 break;
1681
1682 case UNICHROME_CX700:
1683 case UNICHROME_CN750:
1684 case UNICHROME_K8M890:
1685 case UNICHROME_P4M890:
1686 case UNICHROME_P4M900:
1687 case UNICHROME_VX800:
1688 value = k800_encode_pll(pll_value[i].cx700_pll);
1689 break;
1690
1691 case UNICHROME_VX855:
1692 value = vx855_encode_pll(pll_value[i].vx855_pll);
1693 break;
Joseph Chand61e0bf2008-10-15 22:03:23 -07001694 }
1695 }
1696
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001697 return value;
Joseph Chand61e0bf2008-10-15 22:03:23 -07001698}
1699
1700/* Set VCLK*/
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001701void viafb_set_vclock(u32 clk, int set_iga)
Joseph Chand61e0bf2008-10-15 22:03:23 -07001702{
Joseph Chand61e0bf2008-10-15 22:03:23 -07001703 /* H.W. Reset : ON */
1704 viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
1705
Florian Tobias Schandinat4bbac052010-03-10 15:21:36 -08001706 if (set_iga == IGA1) {
Joseph Chand61e0bf2008-10-15 22:03:23 -07001707 /* Change D,N FOR VCLK */
1708 switch (viaparinfo->chip_info->gfx_chip_name) {
1709 case UNICHROME_CLE266:
1710 case UNICHROME_K400:
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001711 via_write_reg(VIASR, SR46, (clk & 0x00FF));
1712 via_write_reg(VIASR, SR47, (clk & 0xFF00) >> 8);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001713 break;
1714
1715 case UNICHROME_K800:
1716 case UNICHROME_PM800:
1717 case UNICHROME_CN700:
1718 case UNICHROME_CX700:
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001719 case UNICHROME_CN750:
Joseph Chand61e0bf2008-10-15 22:03:23 -07001720 case UNICHROME_K8M890:
1721 case UNICHROME_P4M890:
1722 case UNICHROME_P4M900:
1723 case UNICHROME_VX800:
Harald Welte0306ab12009-09-22 16:47:35 -07001724 case UNICHROME_VX855:
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001725 via_write_reg(VIASR, SR44, (clk & 0x0000FF));
1726 via_write_reg(VIASR, SR45, (clk & 0x00FF00) >> 8);
1727 via_write_reg(VIASR, SR46, (clk & 0xFF0000) >> 16);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001728 break;
1729 }
1730 }
1731
Florian Tobias Schandinat4bbac052010-03-10 15:21:36 -08001732 if (set_iga == IGA2) {
Joseph Chand61e0bf2008-10-15 22:03:23 -07001733 /* Change D,N FOR LCK */
1734 switch (viaparinfo->chip_info->gfx_chip_name) {
1735 case UNICHROME_CLE266:
1736 case UNICHROME_K400:
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001737 via_write_reg(VIASR, SR44, (clk & 0x00FF));
1738 via_write_reg(VIASR, SR45, (clk & 0xFF00) >> 8);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001739 break;
1740
1741 case UNICHROME_K800:
1742 case UNICHROME_PM800:
1743 case UNICHROME_CN700:
1744 case UNICHROME_CX700:
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001745 case UNICHROME_CN750:
Joseph Chand61e0bf2008-10-15 22:03:23 -07001746 case UNICHROME_K8M890:
1747 case UNICHROME_P4M890:
1748 case UNICHROME_P4M900:
1749 case UNICHROME_VX800:
Harald Welte0306ab12009-09-22 16:47:35 -07001750 case UNICHROME_VX855:
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001751 via_write_reg(VIASR, SR4A, (clk & 0x0000FF));
1752 via_write_reg(VIASR, SR4B, (clk & 0x00FF00) >> 8);
1753 via_write_reg(VIASR, SR4C, (clk & 0xFF0000) >> 16);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001754 break;
1755 }
1756 }
1757
1758 /* H.W. Reset : OFF */
1759 viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
1760
1761 /* Reset PLL */
Florian Tobias Schandinat4bbac052010-03-10 15:21:36 -08001762 if (set_iga == IGA1) {
Joseph Chand61e0bf2008-10-15 22:03:23 -07001763 viafb_write_reg_mask(SR40, VIASR, 0x02, BIT1);
1764 viafb_write_reg_mask(SR40, VIASR, 0x00, BIT1);
1765 }
1766
Florian Tobias Schandinat4bbac052010-03-10 15:21:36 -08001767 if (set_iga == IGA2) {
Florian Tobias Schandinate3812ce2010-07-28 00:57:18 +00001768 viafb_write_reg_mask(SR40, VIASR, 0x04, BIT2);
1769 viafb_write_reg_mask(SR40, VIASR, 0x00, BIT2);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001770 }
1771
1772 /* Fire! */
Florian Tobias Schandinat162fc8c2010-04-17 19:44:55 +00001773 via_write_misc_reg_mask(0x0C, 0x0C); /* select external clock */
Joseph Chand61e0bf2008-10-15 22:03:23 -07001774}
1775
1776void viafb_load_crtc_timing(struct display_timing device_timing,
1777 int set_iga)
1778{
1779 int i;
1780 int viafb_load_reg_num = 0;
1781 int reg_value = 0;
1782 struct io_register *reg = NULL;
1783
1784 viafb_unlock_crt();
1785
1786 for (i = 0; i < 12; i++) {
1787 if (set_iga == IGA1) {
1788 switch (i) {
1789 case H_TOTAL_INDEX:
1790 reg_value =
1791 IGA1_HOR_TOTAL_FORMULA(device_timing.
1792 hor_total);
1793 viafb_load_reg_num =
1794 iga1_crtc_reg.hor_total.reg_num;
1795 reg = iga1_crtc_reg.hor_total.reg;
1796 break;
1797 case H_ADDR_INDEX:
1798 reg_value =
1799 IGA1_HOR_ADDR_FORMULA(device_timing.
1800 hor_addr);
1801 viafb_load_reg_num =
1802 iga1_crtc_reg.hor_addr.reg_num;
1803 reg = iga1_crtc_reg.hor_addr.reg;
1804 break;
1805 case H_BLANK_START_INDEX:
1806 reg_value =
1807 IGA1_HOR_BLANK_START_FORMULA
1808 (device_timing.hor_blank_start);
1809 viafb_load_reg_num =
1810 iga1_crtc_reg.hor_blank_start.reg_num;
1811 reg = iga1_crtc_reg.hor_blank_start.reg;
1812 break;
1813 case H_BLANK_END_INDEX:
1814 reg_value =
1815 IGA1_HOR_BLANK_END_FORMULA
1816 (device_timing.hor_blank_start,
1817 device_timing.hor_blank_end);
1818 viafb_load_reg_num =
1819 iga1_crtc_reg.hor_blank_end.reg_num;
1820 reg = iga1_crtc_reg.hor_blank_end.reg;
1821 break;
1822 case H_SYNC_START_INDEX:
1823 reg_value =
1824 IGA1_HOR_SYNC_START_FORMULA
1825 (device_timing.hor_sync_start);
1826 viafb_load_reg_num =
1827 iga1_crtc_reg.hor_sync_start.reg_num;
1828 reg = iga1_crtc_reg.hor_sync_start.reg;
1829 break;
1830 case H_SYNC_END_INDEX:
1831 reg_value =
1832 IGA1_HOR_SYNC_END_FORMULA
1833 (device_timing.hor_sync_start,
1834 device_timing.hor_sync_end);
1835 viafb_load_reg_num =
1836 iga1_crtc_reg.hor_sync_end.reg_num;
1837 reg = iga1_crtc_reg.hor_sync_end.reg;
1838 break;
1839 case V_TOTAL_INDEX:
1840 reg_value =
1841 IGA1_VER_TOTAL_FORMULA(device_timing.
1842 ver_total);
1843 viafb_load_reg_num =
1844 iga1_crtc_reg.ver_total.reg_num;
1845 reg = iga1_crtc_reg.ver_total.reg;
1846 break;
1847 case V_ADDR_INDEX:
1848 reg_value =
1849 IGA1_VER_ADDR_FORMULA(device_timing.
1850 ver_addr);
1851 viafb_load_reg_num =
1852 iga1_crtc_reg.ver_addr.reg_num;
1853 reg = iga1_crtc_reg.ver_addr.reg;
1854 break;
1855 case V_BLANK_START_INDEX:
1856 reg_value =
1857 IGA1_VER_BLANK_START_FORMULA
1858 (device_timing.ver_blank_start);
1859 viafb_load_reg_num =
1860 iga1_crtc_reg.ver_blank_start.reg_num;
1861 reg = iga1_crtc_reg.ver_blank_start.reg;
1862 break;
1863 case V_BLANK_END_INDEX:
1864 reg_value =
1865 IGA1_VER_BLANK_END_FORMULA
1866 (device_timing.ver_blank_start,
1867 device_timing.ver_blank_end);
1868 viafb_load_reg_num =
1869 iga1_crtc_reg.ver_blank_end.reg_num;
1870 reg = iga1_crtc_reg.ver_blank_end.reg;
1871 break;
1872 case V_SYNC_START_INDEX:
1873 reg_value =
1874 IGA1_VER_SYNC_START_FORMULA
1875 (device_timing.ver_sync_start);
1876 viafb_load_reg_num =
1877 iga1_crtc_reg.ver_sync_start.reg_num;
1878 reg = iga1_crtc_reg.ver_sync_start.reg;
1879 break;
1880 case V_SYNC_END_INDEX:
1881 reg_value =
1882 IGA1_VER_SYNC_END_FORMULA
1883 (device_timing.ver_sync_start,
1884 device_timing.ver_sync_end);
1885 viafb_load_reg_num =
1886 iga1_crtc_reg.ver_sync_end.reg_num;
1887 reg = iga1_crtc_reg.ver_sync_end.reg;
1888 break;
1889
1890 }
1891 }
1892
1893 if (set_iga == IGA2) {
1894 switch (i) {
1895 case H_TOTAL_INDEX:
1896 reg_value =
1897 IGA2_HOR_TOTAL_FORMULA(device_timing.
1898 hor_total);
1899 viafb_load_reg_num =
1900 iga2_crtc_reg.hor_total.reg_num;
1901 reg = iga2_crtc_reg.hor_total.reg;
1902 break;
1903 case H_ADDR_INDEX:
1904 reg_value =
1905 IGA2_HOR_ADDR_FORMULA(device_timing.
1906 hor_addr);
1907 viafb_load_reg_num =
1908 iga2_crtc_reg.hor_addr.reg_num;
1909 reg = iga2_crtc_reg.hor_addr.reg;
1910 break;
1911 case H_BLANK_START_INDEX:
1912 reg_value =
1913 IGA2_HOR_BLANK_START_FORMULA
1914 (device_timing.hor_blank_start);
1915 viafb_load_reg_num =
1916 iga2_crtc_reg.hor_blank_start.reg_num;
1917 reg = iga2_crtc_reg.hor_blank_start.reg;
1918 break;
1919 case H_BLANK_END_INDEX:
1920 reg_value =
1921 IGA2_HOR_BLANK_END_FORMULA
1922 (device_timing.hor_blank_start,
1923 device_timing.hor_blank_end);
1924 viafb_load_reg_num =
1925 iga2_crtc_reg.hor_blank_end.reg_num;
1926 reg = iga2_crtc_reg.hor_blank_end.reg;
1927 break;
1928 case H_SYNC_START_INDEX:
1929 reg_value =
1930 IGA2_HOR_SYNC_START_FORMULA
1931 (device_timing.hor_sync_start);
1932 if (UNICHROME_CN700 <=
1933 viaparinfo->chip_info->gfx_chip_name)
1934 viafb_load_reg_num =
1935 iga2_crtc_reg.hor_sync_start.
1936 reg_num;
1937 else
1938 viafb_load_reg_num = 3;
1939 reg = iga2_crtc_reg.hor_sync_start.reg;
1940 break;
1941 case H_SYNC_END_INDEX:
1942 reg_value =
1943 IGA2_HOR_SYNC_END_FORMULA
1944 (device_timing.hor_sync_start,
1945 device_timing.hor_sync_end);
1946 viafb_load_reg_num =
1947 iga2_crtc_reg.hor_sync_end.reg_num;
1948 reg = iga2_crtc_reg.hor_sync_end.reg;
1949 break;
1950 case V_TOTAL_INDEX:
1951 reg_value =
1952 IGA2_VER_TOTAL_FORMULA(device_timing.
1953 ver_total);
1954 viafb_load_reg_num =
1955 iga2_crtc_reg.ver_total.reg_num;
1956 reg = iga2_crtc_reg.ver_total.reg;
1957 break;
1958 case V_ADDR_INDEX:
1959 reg_value =
1960 IGA2_VER_ADDR_FORMULA(device_timing.
1961 ver_addr);
1962 viafb_load_reg_num =
1963 iga2_crtc_reg.ver_addr.reg_num;
1964 reg = iga2_crtc_reg.ver_addr.reg;
1965 break;
1966 case V_BLANK_START_INDEX:
1967 reg_value =
1968 IGA2_VER_BLANK_START_FORMULA
1969 (device_timing.ver_blank_start);
1970 viafb_load_reg_num =
1971 iga2_crtc_reg.ver_blank_start.reg_num;
1972 reg = iga2_crtc_reg.ver_blank_start.reg;
1973 break;
1974 case V_BLANK_END_INDEX:
1975 reg_value =
1976 IGA2_VER_BLANK_END_FORMULA
1977 (device_timing.ver_blank_start,
1978 device_timing.ver_blank_end);
1979 viafb_load_reg_num =
1980 iga2_crtc_reg.ver_blank_end.reg_num;
1981 reg = iga2_crtc_reg.ver_blank_end.reg;
1982 break;
1983 case V_SYNC_START_INDEX:
1984 reg_value =
1985 IGA2_VER_SYNC_START_FORMULA
1986 (device_timing.ver_sync_start);
1987 viafb_load_reg_num =
1988 iga2_crtc_reg.ver_sync_start.reg_num;
1989 reg = iga2_crtc_reg.ver_sync_start.reg;
1990 break;
1991 case V_SYNC_END_INDEX:
1992 reg_value =
1993 IGA2_VER_SYNC_END_FORMULA
1994 (device_timing.ver_sync_start,
1995 device_timing.ver_sync_end);
1996 viafb_load_reg_num =
1997 iga2_crtc_reg.ver_sync_end.reg_num;
1998 reg = iga2_crtc_reg.ver_sync_end.reg;
1999 break;
2000
2001 }
2002 }
2003 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
2004 }
2005
2006 viafb_lock_crt();
2007}
2008
Joseph Chand61e0bf2008-10-15 22:03:23 -07002009void viafb_fill_crtc_timing(struct crt_mode_table *crt_table,
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002010 struct VideoModeTable *video_mode, int bpp_byte, int set_iga)
Joseph Chand61e0bf2008-10-15 22:03:23 -07002011{
Joseph Chand61e0bf2008-10-15 22:03:23 -07002012 struct display_timing crt_reg;
2013 int i;
2014 int index = 0;
2015 int h_addr, v_addr;
2016 u32 pll_D_N;
2017
Joseph Chand61e0bf2008-10-15 22:03:23 -07002018 for (i = 0; i < video_mode->mode_array; i++) {
2019 index = i;
2020
2021 if (crt_table[i].refresh_rate == viaparinfo->
2022 crt_setting_info->refresh_rate)
2023 break;
2024 }
2025
2026 crt_reg = crt_table[index].crtc;
2027
2028 /* Mode 640x480 has border, but LCD/DFP didn't have border. */
2029 /* So we would delete border. */
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002030 if ((viafb_LCD_ON | viafb_DVI_ON)
2031 && video_mode->crtc[0].crtc.hor_addr == 640
2032 && video_mode->crtc[0].crtc.ver_addr == 480
2033 && viaparinfo->crt_setting_info->refresh_rate == 60) {
Joseph Chand61e0bf2008-10-15 22:03:23 -07002034 /* The border is 8 pixels. */
2035 crt_reg.hor_blank_start = crt_reg.hor_blank_start - 8;
2036
2037 /* Blanking time should add left and right borders. */
2038 crt_reg.hor_blank_end = crt_reg.hor_blank_end + 16;
2039 }
2040
2041 h_addr = crt_reg.hor_addr;
2042 v_addr = crt_reg.ver_addr;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002043 if (set_iga == IGA1) {
2044 viafb_unlock_crt();
2045 viafb_write_reg(CR09, VIACR, 0x00); /*initial CR09=0 */
2046 viafb_write_reg_mask(CR11, VIACR, 0x00, BIT4 + BIT5 + BIT6);
2047 viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
2048 }
2049
2050 switch (set_iga) {
2051 case IGA1:
2052 viafb_load_crtc_timing(crt_reg, IGA1);
2053 break;
2054 case IGA2:
2055 viafb_load_crtc_timing(crt_reg, IGA2);
2056 break;
2057 }
2058
2059 load_fix_bit_crtc_reg();
2060 viafb_lock_crt();
2061 viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002062 viafb_load_fetch_count_reg(h_addr, bpp_byte, set_iga);
2063
2064 /* load FIFO */
2065 if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
2066 && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
2067 viafb_load_FIFO_reg(set_iga, h_addr, v_addr);
2068
Joseph Chand61e0bf2008-10-15 22:03:23 -07002069 pll_D_N = viafb_get_clk_value(crt_table[index].clk);
2070 DEBUG_MSG(KERN_INFO "PLL=%x", pll_D_N);
2071 viafb_set_vclock(pll_D_N, set_iga);
2072
2073}
2074
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +00002075void __devinit viafb_init_chip_info(int chip_type)
Joseph Chand61e0bf2008-10-15 22:03:23 -07002076{
Jonathan Corbet24b4d822010-04-22 13:48:09 -06002077 init_gfx_chip_info(chip_type);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002078 init_tmds_chip_info();
2079 init_lvds_chip_info();
2080
2081 viaparinfo->crt_setting_info->iga_path = IGA1;
2082 viaparinfo->crt_setting_info->refresh_rate = viafb_refresh;
2083
2084 /*Set IGA path for each device */
2085 viafb_set_iga_path();
2086
2087 viaparinfo->lvds_setting_info->display_method = viafb_lcd_dsp_method;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002088 viaparinfo->lvds_setting_info->lcd_mode = viafb_lcd_mode;
2089 viaparinfo->lvds_setting_info2->display_method =
2090 viaparinfo->lvds_setting_info->display_method;
2091 viaparinfo->lvds_setting_info2->lcd_mode =
2092 viaparinfo->lvds_setting_info->lcd_mode;
2093}
2094
2095void viafb_update_device_setting(int hres, int vres,
2096 int bpp, int vmode_refresh, int flag)
2097{
2098 if (flag == 0) {
2099 viaparinfo->crt_setting_info->h_active = hres;
2100 viaparinfo->crt_setting_info->v_active = vres;
2101 viaparinfo->crt_setting_info->bpp = bpp;
2102 viaparinfo->crt_setting_info->refresh_rate =
2103 vmode_refresh;
2104
2105 viaparinfo->tmds_setting_info->h_active = hres;
2106 viaparinfo->tmds_setting_info->v_active = vres;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002107
2108 viaparinfo->lvds_setting_info->h_active = hres;
2109 viaparinfo->lvds_setting_info->v_active = vres;
2110 viaparinfo->lvds_setting_info->bpp = bpp;
2111 viaparinfo->lvds_setting_info->refresh_rate =
2112 vmode_refresh;
2113 viaparinfo->lvds_setting_info2->h_active = hres;
2114 viaparinfo->lvds_setting_info2->v_active = vres;
2115 viaparinfo->lvds_setting_info2->bpp = bpp;
2116 viaparinfo->lvds_setting_info2->refresh_rate =
2117 vmode_refresh;
2118 } else {
2119
2120 if (viaparinfo->tmds_setting_info->iga_path == IGA2) {
2121 viaparinfo->tmds_setting_info->h_active = hres;
2122 viaparinfo->tmds_setting_info->v_active = vres;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002123 }
2124
2125 if (viaparinfo->lvds_setting_info->iga_path == IGA2) {
2126 viaparinfo->lvds_setting_info->h_active = hres;
2127 viaparinfo->lvds_setting_info->v_active = vres;
2128 viaparinfo->lvds_setting_info->bpp = bpp;
2129 viaparinfo->lvds_setting_info->refresh_rate =
2130 vmode_refresh;
2131 }
2132 if (IGA2 == viaparinfo->lvds_setting_info2->iga_path) {
2133 viaparinfo->lvds_setting_info2->h_active = hres;
2134 viaparinfo->lvds_setting_info2->v_active = vres;
2135 viaparinfo->lvds_setting_info2->bpp = bpp;
2136 viaparinfo->lvds_setting_info2->refresh_rate =
2137 vmode_refresh;
2138 }
2139 }
2140}
2141
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +00002142static void __devinit init_gfx_chip_info(int chip_type)
Joseph Chand61e0bf2008-10-15 22:03:23 -07002143{
Joseph Chand61e0bf2008-10-15 22:03:23 -07002144 u8 tmp;
2145
Jonathan Corbet24b4d822010-04-22 13:48:09 -06002146 viaparinfo->chip_info->gfx_chip_name = chip_type;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002147
2148 /* Check revision of CLE266 Chip */
2149 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
2150 /* CR4F only define in CLE266.CX chip */
2151 tmp = viafb_read_reg(VIACR, CR4F);
2152 viafb_write_reg(CR4F, VIACR, 0x55);
2153 if (viafb_read_reg(VIACR, CR4F) != 0x55)
2154 viaparinfo->chip_info->gfx_chip_revision =
2155 CLE266_REVISION_AX;
2156 else
2157 viaparinfo->chip_info->gfx_chip_revision =
2158 CLE266_REVISION_CX;
2159 /* restore orignal CR4F value */
2160 viafb_write_reg(CR4F, VIACR, tmp);
2161 }
2162
2163 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
2164 tmp = viafb_read_reg(VIASR, SR43);
2165 DEBUG_MSG(KERN_INFO "SR43:%X\n", tmp);
2166 if (tmp & 0x02) {
2167 viaparinfo->chip_info->gfx_chip_revision =
2168 CX700_REVISION_700M2;
2169 } else if (tmp & 0x40) {
2170 viaparinfo->chip_info->gfx_chip_revision =
2171 CX700_REVISION_700M;
2172 } else {
2173 viaparinfo->chip_info->gfx_chip_revision =
2174 CX700_REVISION_700;
2175 }
2176 }
Harald Welte107ea342009-05-20 01:36:03 +08002177
2178 /* Determine which 2D engine we have */
2179 switch (viaparinfo->chip_info->gfx_chip_name) {
2180 case UNICHROME_VX800:
2181 case UNICHROME_VX855:
2182 viaparinfo->chip_info->twod_engine = VIA_2D_ENG_M1;
2183 break;
2184 case UNICHROME_K8M890:
2185 case UNICHROME_P4M900:
2186 viaparinfo->chip_info->twod_engine = VIA_2D_ENG_H5;
2187 break;
2188 default:
2189 viaparinfo->chip_info->twod_engine = VIA_2D_ENG_H2;
2190 break;
2191 }
Joseph Chand61e0bf2008-10-15 22:03:23 -07002192}
2193
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +00002194static void __devinit init_tmds_chip_info(void)
Joseph Chand61e0bf2008-10-15 22:03:23 -07002195{
2196 viafb_tmds_trasmitter_identify();
2197
2198 if (INTERFACE_NONE == viaparinfo->chip_info->tmds_chip_info.
2199 output_interface) {
2200 switch (viaparinfo->chip_info->gfx_chip_name) {
2201 case UNICHROME_CX700:
2202 {
2203 /* we should check support by hardware layout.*/
2204 if ((viafb_display_hardware_layout ==
2205 HW_LAYOUT_DVI_ONLY)
2206 || (viafb_display_hardware_layout ==
2207 HW_LAYOUT_LCD_DVI)) {
2208 viaparinfo->chip_info->tmds_chip_info.
2209 output_interface = INTERFACE_TMDS;
2210 } else {
2211 viaparinfo->chip_info->tmds_chip_info.
2212 output_interface =
2213 INTERFACE_NONE;
2214 }
2215 break;
2216 }
2217 case UNICHROME_K8M890:
2218 case UNICHROME_P4M900:
2219 case UNICHROME_P4M890:
2220 /* TMDS on PCIE, we set DFPLOW as default. */
2221 viaparinfo->chip_info->tmds_chip_info.output_interface =
2222 INTERFACE_DFP_LOW;
2223 break;
2224 default:
2225 {
2226 /* set DVP1 default for DVI */
2227 viaparinfo->chip_info->tmds_chip_info
2228 .output_interface = INTERFACE_DVP1;
2229 }
2230 }
2231 }
2232
2233 DEBUG_MSG(KERN_INFO "TMDS Chip = %d\n",
2234 viaparinfo->chip_info->tmds_chip_info.tmds_chip_name);
Florian Tobias Schandinatc5f06f52010-03-10 15:21:30 -08002235 viafb_init_dvi_size(&viaparinfo->shared->chip_info.tmds_chip_info,
2236 &viaparinfo->shared->tmds_setting_info);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002237}
2238
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +00002239static void __devinit init_lvds_chip_info(void)
Joseph Chand61e0bf2008-10-15 22:03:23 -07002240{
Joseph Chand61e0bf2008-10-15 22:03:23 -07002241 viafb_lvds_trasmitter_identify();
2242 viafb_init_lcd_size();
2243 viafb_init_lvds_output_interface(&viaparinfo->chip_info->lvds_chip_info,
2244 viaparinfo->lvds_setting_info);
2245 if (viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name) {
2246 viafb_init_lvds_output_interface(&viaparinfo->chip_info->
2247 lvds_chip_info2, viaparinfo->lvds_setting_info2);
2248 }
2249 /*If CX700,two singel LCD, we need to reassign
2250 LCD interface to different LVDS port */
2251 if ((UNICHROME_CX700 == viaparinfo->chip_info->gfx_chip_name)
2252 && (HW_LAYOUT_LCD1_LCD2 == viafb_display_hardware_layout)) {
2253 if ((INTEGRATED_LVDS == viaparinfo->chip_info->lvds_chip_info.
2254 lvds_chip_name) && (INTEGRATED_LVDS ==
2255 viaparinfo->chip_info->
2256 lvds_chip_info2.lvds_chip_name)) {
2257 viaparinfo->chip_info->lvds_chip_info.output_interface =
2258 INTERFACE_LVDS0;
2259 viaparinfo->chip_info->lvds_chip_info2.
2260 output_interface =
2261 INTERFACE_LVDS1;
2262 }
2263 }
2264
2265 DEBUG_MSG(KERN_INFO "LVDS Chip = %d\n",
2266 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
2267 DEBUG_MSG(KERN_INFO "LVDS1 output_interface = %d\n",
2268 viaparinfo->chip_info->lvds_chip_info.output_interface);
2269 DEBUG_MSG(KERN_INFO "LVDS2 output_interface = %d\n",
2270 viaparinfo->chip_info->lvds_chip_info.output_interface);
2271}
2272
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +00002273void __devinit viafb_init_dac(int set_iga)
Joseph Chand61e0bf2008-10-15 22:03:23 -07002274{
2275 int i;
2276 u8 tmp;
2277
2278 if (set_iga == IGA1) {
2279 /* access Primary Display's LUT */
2280 viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
2281 /* turn off LCK */
2282 viafb_write_reg_mask(SR1B, VIASR, 0x00, BIT7 + BIT6);
2283 for (i = 0; i < 256; i++) {
2284 write_dac_reg(i, palLUT_table[i].red,
2285 palLUT_table[i].green,
2286 palLUT_table[i].blue);
2287 }
2288 /* turn on LCK */
2289 viafb_write_reg_mask(SR1B, VIASR, 0xC0, BIT7 + BIT6);
2290 } else {
2291 tmp = viafb_read_reg(VIACR, CR6A);
2292 /* access Secondary Display's LUT */
2293 viafb_write_reg_mask(CR6A, VIACR, 0x40, BIT6);
2294 viafb_write_reg_mask(SR1A, VIASR, 0x01, BIT0);
2295 for (i = 0; i < 256; i++) {
2296 write_dac_reg(i, palLUT_table[i].red,
2297 palLUT_table[i].green,
2298 palLUT_table[i].blue);
2299 }
2300 /* set IGA1 DAC for default */
2301 viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
2302 viafb_write_reg(CR6A, VIACR, tmp);
2303 }
2304}
2305
2306static void device_screen_off(void)
2307{
2308 /* turn off CRT screen (IGA1) */
2309 viafb_write_reg_mask(SR01, VIASR, 0x20, BIT5);
2310}
2311
2312static void device_screen_on(void)
2313{
2314 /* turn on CRT screen (IGA1) */
2315 viafb_write_reg_mask(SR01, VIASR, 0x00, BIT5);
2316}
2317
2318static void set_display_channel(void)
2319{
2320 /*If viafb_LCD2_ON, on cx700, internal lvds's information
2321 is keeped on lvds_setting_info2 */
2322 if (viafb_LCD2_ON &&
2323 viaparinfo->lvds_setting_info2->device_lcd_dualedge) {
2324 /* For dual channel LCD: */
2325 /* Set to Dual LVDS channel. */
2326 viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
2327 } else if (viafb_LCD_ON && viafb_DVI_ON) {
2328 /* For LCD+DFP: */
2329 /* Set to LVDS1 + TMDS channel. */
2330 viafb_write_reg_mask(CRD2, VIACR, 0x10, BIT4 + BIT5);
2331 } else if (viafb_DVI_ON) {
2332 /* Set to single TMDS channel. */
2333 viafb_write_reg_mask(CRD2, VIACR, 0x30, BIT4 + BIT5);
2334 } else if (viafb_LCD_ON) {
2335 if (viaparinfo->lvds_setting_info->device_lcd_dualedge) {
2336 /* For dual channel LCD: */
2337 /* Set to Dual LVDS channel. */
2338 viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
2339 } else {
2340 /* Set to LVDS0 + LVDS1 channel. */
2341 viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT4 + BIT5);
2342 }
2343 }
2344}
2345
Florian Tobias Schandinat2e1abbd2010-09-19 01:20:19 +00002346static u8 get_sync(struct fb_info *info)
2347{
2348 u8 polarity = 0;
2349
2350 if (!(info->var.sync & FB_SYNC_HOR_HIGH_ACT))
2351 polarity |= VIA_HSYNC_NEGATIVE;
2352 if (!(info->var.sync & FB_SYNC_VERT_HIGH_ACT))
2353 polarity |= VIA_VSYNC_NEGATIVE;
2354 return polarity;
2355}
2356
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002357int viafb_setmode(struct VideoModeTable *vmode_tbl, int video_bpp,
2358 struct VideoModeTable *vmode_tbl1, int video_bpp1)
Joseph Chand61e0bf2008-10-15 22:03:23 -07002359{
2360 int i, j;
2361 int port;
Florian Tobias Schandinat6f9422d2010-09-07 14:28:26 +00002362 u32 devices = viaparinfo->shared->iga1_devices
2363 | viaparinfo->shared->iga2_devices;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002364 u8 value, index, mask;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002365 struct crt_mode_table *crt_timing;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002366 struct crt_mode_table *crt_timing1 = NULL;
2367
Joseph Chand61e0bf2008-10-15 22:03:23 -07002368 device_screen_off();
Joseph Chand61e0bf2008-10-15 22:03:23 -07002369 crt_timing = vmode_tbl->crtc;
2370
2371 if (viafb_SAMM_ON == 1) {
Joseph Chand61e0bf2008-10-15 22:03:23 -07002372 crt_timing1 = vmode_tbl1->crtc;
2373 }
2374
2375 inb(VIAStatus);
2376 outb(0x00, VIAAR);
2377
2378 /* Write Common Setting for Video Mode */
2379 switch (viaparinfo->chip_info->gfx_chip_name) {
2380 case UNICHROME_CLE266:
2381 viafb_write_regx(CLE266_ModeXregs, NUM_TOTAL_CLE266_ModeXregs);
2382 break;
2383
2384 case UNICHROME_K400:
2385 viafb_write_regx(KM400_ModeXregs, NUM_TOTAL_KM400_ModeXregs);
2386 break;
2387
2388 case UNICHROME_K800:
2389 case UNICHROME_PM800:
2390 viafb_write_regx(CN400_ModeXregs, NUM_TOTAL_CN400_ModeXregs);
2391 break;
2392
2393 case UNICHROME_CN700:
2394 case UNICHROME_K8M890:
2395 case UNICHROME_P4M890:
2396 case UNICHROME_P4M900:
2397 viafb_write_regx(CN700_ModeXregs, NUM_TOTAL_CN700_ModeXregs);
2398 break;
2399
2400 case UNICHROME_CX700:
Joseph Chand61e0bf2008-10-15 22:03:23 -07002401 case UNICHROME_VX800:
Florian Tobias Schandinat0e3ca332009-09-22 16:47:10 -07002402 viafb_write_regx(CX700_ModeXregs, NUM_TOTAL_CX700_ModeXregs);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002403 break;
Harald Welte0306ab12009-09-22 16:47:35 -07002404
2405 case UNICHROME_VX855:
2406 viafb_write_regx(VX855_ModeXregs, NUM_TOTAL_VX855_ModeXregs);
2407 break;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002408 }
2409
2410 device_off();
Florian Tobias Schandinat6f9422d2010-09-07 14:28:26 +00002411 via_set_state(devices, VIA_STATE_OFF);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002412
2413 /* Fill VPIT Parameters */
2414 /* Write Misc Register */
Florian Tobias Schandinat162fc8c2010-04-17 19:44:55 +00002415 outb(VPIT.Misc, VIA_MISC_REG_WRITE);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002416
2417 /* Write Sequencer */
Florian Tobias Schandinat384c3042010-04-17 19:44:54 +00002418 for (i = 1; i <= StdSR; i++)
2419 via_write_reg(VIASR, i, VPIT.SR[i - 1]);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002420
Florian Tobias Schandinat415559f2010-03-10 15:21:40 -08002421 viafb_write_reg_mask(0x15, VIASR, 0xA2, 0xA2);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002422
2423 /* Write CRTC */
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002424 viafb_fill_crtc_timing(crt_timing, vmode_tbl, video_bpp / 8, IGA1);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002425
2426 /* Write Graphic Controller */
Florian Tobias Schandinat384c3042010-04-17 19:44:54 +00002427 for (i = 0; i < StdGR; i++)
2428 via_write_reg(VIAGR, i, VPIT.GR[i]);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002429
2430 /* Write Attribute Controller */
2431 for (i = 0; i < StdAR; i++) {
2432 inb(VIAStatus);
2433 outb(i, VIAAR);
2434 outb(VPIT.AR[i], VIAAR);
2435 }
2436
2437 inb(VIAStatus);
2438 outb(0x20, VIAAR);
2439
2440 /* Update Patch Register */
2441
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002442 if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266
2443 || viaparinfo->chip_info->gfx_chip_name == UNICHROME_K400)
2444 && vmode_tbl->crtc[0].crtc.hor_addr == 1024
2445 && vmode_tbl->crtc[0].crtc.ver_addr == 768) {
2446 for (j = 0; j < res_patch_table[0].table_length; j++) {
2447 index = res_patch_table[0].io_reg_table[j].index;
2448 port = res_patch_table[0].io_reg_table[j].port;
2449 value = res_patch_table[0].io_reg_table[j].value;
2450 mask = res_patch_table[0].io_reg_table[j].mask;
2451 viafb_write_reg_mask(index, port, value, mask);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002452 }
2453 }
2454
Florian Tobias Schandinat27494132010-04-17 19:44:52 +00002455 via_set_primary_pitch(viafbinfo->fix.line_length);
2456 via_set_secondary_pitch(viafb_dual_fb ? viafbinfo1->fix.line_length
Florian Tobias Schandinat2d6e8852009-09-22 16:47:29 -07002457 : viafbinfo->fix.line_length);
Florian Tobias Schandinat27494132010-04-17 19:44:52 +00002458 via_set_primary_color_depth(viaparinfo->depth);
2459 via_set_secondary_color_depth(viafb_dual_fb ? viaparinfo1->depth
Florian Tobias Schandinatdaacccd2010-03-10 15:21:35 -08002460 : viaparinfo->depth);
Florian Tobias Schandinatbc684882010-08-11 00:37:58 +00002461 via_set_source(viaparinfo->shared->iga1_devices, IGA1);
2462 via_set_source(viaparinfo->shared->iga2_devices, IGA2);
2463 if (viaparinfo->shared->iga2_devices)
2464 enable_second_display_channel();
2465 else
2466 disable_second_display_channel();
2467
Joseph Chand61e0bf2008-10-15 22:03:23 -07002468 /* Update Refresh Rate Setting */
2469
2470 /* Clear On Screen */
2471
2472 /* CRT set mode */
2473 if (viafb_CRT_ON) {
2474 if (viafb_SAMM_ON && (viaparinfo->crt_setting_info->iga_path ==
2475 IGA2)) {
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002476 viafb_fill_crtc_timing(crt_timing1, vmode_tbl1,
Joseph Chand61e0bf2008-10-15 22:03:23 -07002477 video_bpp1 / 8,
2478 viaparinfo->crt_setting_info->iga_path);
2479 } else {
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002480 viafb_fill_crtc_timing(crt_timing, vmode_tbl,
Joseph Chand61e0bf2008-10-15 22:03:23 -07002481 video_bpp / 8,
2482 viaparinfo->crt_setting_info->iga_path);
2483 }
2484
Joseph Chand61e0bf2008-10-15 22:03:23 -07002485 /* Patch if set_hres is not 8 alignment (1366) to viafb_setmode
2486 to 8 alignment (1368),there is several pixels (2 pixels)
2487 on right side of screen. */
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002488 if (vmode_tbl->crtc[0].crtc.hor_addr % 8) {
Joseph Chand61e0bf2008-10-15 22:03:23 -07002489 viafb_unlock_crt();
2490 viafb_write_reg(CR02, VIACR,
2491 viafb_read_reg(VIACR, CR02) - 1);
2492 viafb_lock_crt();
2493 }
2494 }
2495
2496 if (viafb_DVI_ON) {
2497 if (viafb_SAMM_ON &&
2498 (viaparinfo->tmds_setting_info->iga_path == IGA2)) {
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002499 viafb_dvi_set_mode(viafb_get_mode
Joseph Chand61e0bf2008-10-15 22:03:23 -07002500 (viaparinfo->tmds_setting_info->h_active,
2501 viaparinfo->tmds_setting_info->
Florian Tobias Schandinat52159442009-08-06 15:07:34 -07002502 v_active),
Joseph Chand61e0bf2008-10-15 22:03:23 -07002503 video_bpp1, viaparinfo->
2504 tmds_setting_info->iga_path);
2505 } else {
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002506 viafb_dvi_set_mode(viafb_get_mode
Joseph Chand61e0bf2008-10-15 22:03:23 -07002507 (viaparinfo->tmds_setting_info->h_active,
2508 viaparinfo->
Florian Tobias Schandinat52159442009-08-06 15:07:34 -07002509 tmds_setting_info->v_active),
Joseph Chand61e0bf2008-10-15 22:03:23 -07002510 video_bpp, viaparinfo->
2511 tmds_setting_info->iga_path);
2512 }
2513 }
2514
2515 if (viafb_LCD_ON) {
2516 if (viafb_SAMM_ON &&
2517 (viaparinfo->lvds_setting_info->iga_path == IGA2)) {
2518 viaparinfo->lvds_setting_info->bpp = video_bpp1;
2519 viafb_lcd_set_mode(crt_timing1, viaparinfo->
2520 lvds_setting_info,
2521 &viaparinfo->chip_info->lvds_chip_info);
2522 } else {
2523 /* IGA1 doesn't have LCD scaling, so set it center. */
2524 if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
2525 viaparinfo->lvds_setting_info->display_method =
2526 LCD_CENTERING;
2527 }
2528 viaparinfo->lvds_setting_info->bpp = video_bpp;
2529 viafb_lcd_set_mode(crt_timing, viaparinfo->
2530 lvds_setting_info,
2531 &viaparinfo->chip_info->lvds_chip_info);
2532 }
2533 }
2534 if (viafb_LCD2_ON) {
2535 if (viafb_SAMM_ON &&
2536 (viaparinfo->lvds_setting_info2->iga_path == IGA2)) {
2537 viaparinfo->lvds_setting_info2->bpp = video_bpp1;
2538 viafb_lcd_set_mode(crt_timing1, viaparinfo->
2539 lvds_setting_info2,
2540 &viaparinfo->chip_info->lvds_chip_info2);
2541 } else {
2542 /* IGA1 doesn't have LCD scaling, so set it center. */
2543 if (viaparinfo->lvds_setting_info2->iga_path == IGA1) {
2544 viaparinfo->lvds_setting_info2->display_method =
2545 LCD_CENTERING;
2546 }
2547 viaparinfo->lvds_setting_info2->bpp = video_bpp;
2548 viafb_lcd_set_mode(crt_timing, viaparinfo->
2549 lvds_setting_info2,
2550 &viaparinfo->chip_info->lvds_chip_info2);
2551 }
2552 }
2553
2554 if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
2555 && (viafb_LCD_ON || viafb_DVI_ON))
2556 set_display_channel();
2557
2558 /* If set mode normally, save resolution information for hot-plug . */
2559 if (!viafb_hotplug) {
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002560 viafb_hotplug_Xres = vmode_tbl->crtc[0].crtc.hor_addr;
2561 viafb_hotplug_Yres = vmode_tbl->crtc[0].crtc.ver_addr;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002562 viafb_hotplug_bpp = video_bpp;
2563 viafb_hotplug_refresh = viafb_refresh;
2564
2565 if (viafb_DVI_ON)
2566 viafb_DeviceStatus = DVI_Device;
2567 else
2568 viafb_DeviceStatus = CRT_Device;
2569 }
2570 device_on();
Florian Tobias Schandinat2e1abbd2010-09-19 01:20:19 +00002571 if (!viafb_dual_fb)
2572 via_set_sync_polarity(devices, get_sync(viafbinfo));
2573 else {
2574 via_set_sync_polarity(viaparinfo->shared->iga1_devices,
2575 get_sync(viafbinfo));
2576 via_set_sync_polarity(viaparinfo->shared->iga2_devices,
2577 get_sync(viafbinfo1));
2578 }
2579
Florian Tobias Schandinat6f9422d2010-09-07 14:28:26 +00002580 via_set_state(devices, VIA_STATE_ON);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002581 device_screen_on();
2582 return 1;
2583}
2584
2585int viafb_get_pixclock(int hres, int vres, int vmode_refresh)
2586{
2587 int i;
2588
2589 for (i = 0; i < NUM_TOTAL_RES_MAP_REFRESH; i++) {
2590 if ((hres == res_map_refresh_tbl[i].hres)
2591 && (vres == res_map_refresh_tbl[i].vres)
2592 && (vmode_refresh == res_map_refresh_tbl[i].vmode_refresh))
2593 return res_map_refresh_tbl[i].pixclock;
2594 }
2595 return RES_640X480_60HZ_PIXCLOCK;
2596
2597}
2598
2599int viafb_get_refresh(int hres, int vres, u32 long_refresh)
2600{
2601#define REFRESH_TOLERANCE 3
2602 int i, nearest = -1, diff = REFRESH_TOLERANCE;
2603 for (i = 0; i < NUM_TOTAL_RES_MAP_REFRESH; i++) {
2604 if ((hres == res_map_refresh_tbl[i].hres)
2605 && (vres == res_map_refresh_tbl[i].vres)
2606 && (diff > (abs(long_refresh -
2607 res_map_refresh_tbl[i].vmode_refresh)))) {
2608 diff = abs(long_refresh - res_map_refresh_tbl[i].
2609 vmode_refresh);
2610 nearest = i;
2611 }
2612 }
2613#undef REFRESH_TOLERANCE
2614 if (nearest > 0)
2615 return res_map_refresh_tbl[nearest].vmode_refresh;
2616 return 60;
2617}
2618
2619static void device_off(void)
2620{
Joseph Chand61e0bf2008-10-15 22:03:23 -07002621 viafb_dvi_disable();
2622 viafb_lcd_disable();
2623}
2624
2625static void device_on(void)
2626{
Joseph Chand61e0bf2008-10-15 22:03:23 -07002627 if (viafb_DVI_ON == 1)
2628 viafb_dvi_enable();
2629 if (viafb_LCD_ON == 1)
2630 viafb_lcd_enable();
2631}
2632
Joseph Chand61e0bf2008-10-15 22:03:23 -07002633static void enable_second_display_channel(void)
2634{
2635 /* to enable second display channel. */
2636 viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
2637 viafb_write_reg_mask(CR6A, VIACR, BIT7, BIT7);
2638 viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
2639}
2640
Florian Tobias Schandinatbc684882010-08-11 00:37:58 +00002641static void disable_second_display_channel(void)
2642{
2643 /* to disable second display channel. */
2644 viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
2645 viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT7);
2646 viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
2647}
2648
Joseph Chand61e0bf2008-10-15 22:03:23 -07002649void viafb_set_dpa_gfx(int output_interface, struct GFX_DPA_SETTING\
2650 *p_gfx_dpa_setting)
2651{
2652 switch (output_interface) {
2653 case INTERFACE_DVP0:
2654 {
2655 /* DVP0 Clock Polarity and Adjust: */
2656 viafb_write_reg_mask(CR96, VIACR,
2657 p_gfx_dpa_setting->DVP0, 0x0F);
2658
2659 /* DVP0 Clock and Data Pads Driving: */
2660 viafb_write_reg_mask(SR1E, VIASR,
2661 p_gfx_dpa_setting->DVP0ClockDri_S, BIT2);
2662 viafb_write_reg_mask(SR2A, VIASR,
2663 p_gfx_dpa_setting->DVP0ClockDri_S1,
2664 BIT4);
2665 viafb_write_reg_mask(SR1B, VIASR,
2666 p_gfx_dpa_setting->DVP0DataDri_S, BIT1);
2667 viafb_write_reg_mask(SR2A, VIASR,
2668 p_gfx_dpa_setting->DVP0DataDri_S1, BIT5);
2669 break;
2670 }
2671
2672 case INTERFACE_DVP1:
2673 {
2674 /* DVP1 Clock Polarity and Adjust: */
2675 viafb_write_reg_mask(CR9B, VIACR,
2676 p_gfx_dpa_setting->DVP1, 0x0F);
2677
2678 /* DVP1 Clock and Data Pads Driving: */
2679 viafb_write_reg_mask(SR65, VIASR,
2680 p_gfx_dpa_setting->DVP1Driving, 0x0F);
2681 break;
2682 }
2683
2684 case INTERFACE_DFP_HIGH:
2685 {
2686 viafb_write_reg_mask(CR97, VIACR,
2687 p_gfx_dpa_setting->DFPHigh, 0x0F);
2688 break;
2689 }
2690
2691 case INTERFACE_DFP_LOW:
2692 {
2693 viafb_write_reg_mask(CR99, VIACR,
2694 p_gfx_dpa_setting->DFPLow, 0x0F);
2695 break;
2696 }
2697
2698 case INTERFACE_DFP:
2699 {
2700 viafb_write_reg_mask(CR97, VIACR,
2701 p_gfx_dpa_setting->DFPHigh, 0x0F);
2702 viafb_write_reg_mask(CR99, VIACR,
2703 p_gfx_dpa_setting->DFPLow, 0x0F);
2704 break;
2705 }
2706 }
2707}
2708
Joseph Chand61e0bf2008-10-15 22:03:23 -07002709/*According var's xres, yres fill var's other timing information*/
2710void viafb_fill_var_timing_info(struct fb_var_screeninfo *var, int refresh,
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002711 struct VideoModeTable *vmode_tbl)
Joseph Chand61e0bf2008-10-15 22:03:23 -07002712{
Joseph Chand61e0bf2008-10-15 22:03:23 -07002713 struct crt_mode_table *crt_timing = NULL;
2714 struct display_timing crt_reg;
2715 int i = 0, index = 0;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002716 crt_timing = vmode_tbl->crtc;
2717 for (i = 0; i < vmode_tbl->mode_array; i++) {
2718 index = i;
2719 if (crt_timing[i].refresh_rate == refresh)
2720 break;
2721 }
2722
2723 crt_reg = crt_timing[index].crtc;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002724 var->pixclock = viafb_get_pixclock(var->xres, var->yres, refresh);
2725 var->left_margin =
2726 crt_reg.hor_total - (crt_reg.hor_sync_start + crt_reg.hor_sync_end);
2727 var->right_margin = crt_reg.hor_sync_start - crt_reg.hor_addr;
2728 var->hsync_len = crt_reg.hor_sync_end;
2729 var->upper_margin =
2730 crt_reg.ver_total - (crt_reg.ver_sync_start + crt_reg.ver_sync_end);
2731 var->lower_margin = crt_reg.ver_sync_start - crt_reg.ver_addr;
2732 var->vsync_len = crt_reg.ver_sync_end;
Florian Tobias Schandinat2e1abbd2010-09-19 01:20:19 +00002733 var->sync = 0;
2734 if (crt_timing[index].h_sync_polarity == POSITIVE)
2735 var->sync |= FB_SYNC_HOR_HIGH_ACT;
2736 if (crt_timing[index].v_sync_polarity == POSITIVE)
2737 var->sync |= FB_SYNC_VERT_HIGH_ACT;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002738}