blob: 13abe917cbdf55d4bebc0371b4be15ec070c6be4 [file] [log] [blame]
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001/*
2 * SuperH Ethernet device driver
3 *
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +00004 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
5 * Copyright (C) 2008-2012 Renesas Solutions Corp.
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07006 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms and conditions of the GNU General Public License,
9 * version 2, as published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 * You should have received a copy of the GNU General Public License along with
16 * this program; if not, write to the Free Software Foundation, Inc.,
17 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18 *
19 * The full GNU General Public License is included in this distribution in
20 * the file called "COPYING".
21 */
22
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070023#include <linux/init.h>
Yoshihiro Shimoda06540112011-09-29 17:16:57 +000024#include <linux/module.h>
25#include <linux/kernel.h>
26#include <linux/spinlock.h>
David S. Miller823dcd22011-08-20 10:39:12 -070027#include <linux/interrupt.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070028#include <linux/dma-mapping.h>
29#include <linux/etherdevice.h>
30#include <linux/delay.h>
31#include <linux/platform_device.h>
32#include <linux/mdio-bitbang.h>
33#include <linux/netdevice.h>
34#include <linux/phy.h>
35#include <linux/cache.h>
36#include <linux/io.h>
Magnus Dammbcd51492009-10-09 00:20:04 +000037#include <linux/pm_runtime.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090038#include <linux/slab.h>
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000039#include <linux/ethtool.h>
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +000040#include <linux/if_vlan.h>
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +000041#include <linux/clk.h>
Yoshihiro Shimodad4fa0e32011-09-27 21:49:12 +000042#include <linux/sh_eth.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070043
44#include "sh_eth.h"
45
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000046#define SH_ETH_DEF_MSG_ENABLE \
47 (NETIF_MSG_LINK | \
48 NETIF_MSG_TIMER | \
49 NETIF_MSG_RX_ERR| \
50 NETIF_MSG_TX_ERR)
51
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000052static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
53 [EDSR] = 0x0000,
54 [EDMR] = 0x0400,
55 [EDTRR] = 0x0408,
56 [EDRRR] = 0x0410,
57 [EESR] = 0x0428,
58 [EESIPR] = 0x0430,
59 [TDLAR] = 0x0010,
60 [TDFAR] = 0x0014,
61 [TDFXR] = 0x0018,
62 [TDFFR] = 0x001c,
63 [RDLAR] = 0x0030,
64 [RDFAR] = 0x0034,
65 [RDFXR] = 0x0038,
66 [RDFFR] = 0x003c,
67 [TRSCER] = 0x0438,
68 [RMFCR] = 0x0440,
69 [TFTR] = 0x0448,
70 [FDR] = 0x0450,
71 [RMCR] = 0x0458,
72 [RPADIR] = 0x0460,
73 [FCFTR] = 0x0468,
74 [CSMR] = 0x04E4,
75
76 [ECMR] = 0x0500,
77 [ECSR] = 0x0510,
78 [ECSIPR] = 0x0518,
79 [PIR] = 0x0520,
80 [PSR] = 0x0528,
81 [PIPR] = 0x052c,
82 [RFLR] = 0x0508,
83 [APR] = 0x0554,
84 [MPR] = 0x0558,
85 [PFTCR] = 0x055c,
86 [PFRCR] = 0x0560,
87 [TPAUSER] = 0x0564,
88 [GECMR] = 0x05b0,
89 [BCULR] = 0x05b4,
90 [MAHR] = 0x05c0,
91 [MALR] = 0x05c8,
92 [TROCR] = 0x0700,
93 [CDCR] = 0x0708,
94 [LCCR] = 0x0710,
95 [CEFCR] = 0x0740,
96 [FRECR] = 0x0748,
97 [TSFRCR] = 0x0750,
98 [TLFRCR] = 0x0758,
99 [RFCR] = 0x0760,
100 [CERCR] = 0x0768,
101 [CEECR] = 0x0770,
102 [MAFCR] = 0x0778,
103 [RMII_MII] = 0x0790,
104
105 [ARSTR] = 0x0000,
106 [TSU_CTRST] = 0x0004,
107 [TSU_FWEN0] = 0x0010,
108 [TSU_FWEN1] = 0x0014,
109 [TSU_FCM] = 0x0018,
110 [TSU_BSYSL0] = 0x0020,
111 [TSU_BSYSL1] = 0x0024,
112 [TSU_PRISL0] = 0x0028,
113 [TSU_PRISL1] = 0x002c,
114 [TSU_FWSL0] = 0x0030,
115 [TSU_FWSL1] = 0x0034,
116 [TSU_FWSLC] = 0x0038,
117 [TSU_QTAG0] = 0x0040,
118 [TSU_QTAG1] = 0x0044,
119 [TSU_FWSR] = 0x0050,
120 [TSU_FWINMK] = 0x0054,
121 [TSU_ADQT0] = 0x0048,
122 [TSU_ADQT1] = 0x004c,
123 [TSU_VTAG0] = 0x0058,
124 [TSU_VTAG1] = 0x005c,
125 [TSU_ADSBSY] = 0x0060,
126 [TSU_TEN] = 0x0064,
127 [TSU_POST1] = 0x0070,
128 [TSU_POST2] = 0x0074,
129 [TSU_POST3] = 0x0078,
130 [TSU_POST4] = 0x007c,
131 [TSU_ADRH0] = 0x0100,
132 [TSU_ADRL0] = 0x0104,
133 [TSU_ADRH31] = 0x01f8,
134 [TSU_ADRL31] = 0x01fc,
135
136 [TXNLCR0] = 0x0080,
137 [TXALCR0] = 0x0084,
138 [RXNLCR0] = 0x0088,
139 [RXALCR0] = 0x008c,
140 [FWNLCR0] = 0x0090,
141 [FWALCR0] = 0x0094,
142 [TXNLCR1] = 0x00a0,
143 [TXALCR1] = 0x00a0,
144 [RXNLCR1] = 0x00a8,
145 [RXALCR1] = 0x00ac,
146 [FWNLCR1] = 0x00b0,
147 [FWALCR1] = 0x00b4,
148};
149
150static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
151 [ECMR] = 0x0100,
152 [RFLR] = 0x0108,
153 [ECSR] = 0x0110,
154 [ECSIPR] = 0x0118,
155 [PIR] = 0x0120,
156 [PSR] = 0x0128,
157 [RDMLR] = 0x0140,
158 [IPGR] = 0x0150,
159 [APR] = 0x0154,
160 [MPR] = 0x0158,
161 [TPAUSER] = 0x0164,
162 [RFCF] = 0x0160,
163 [TPAUSECR] = 0x0168,
164 [BCFRR] = 0x016c,
165 [MAHR] = 0x01c0,
166 [MALR] = 0x01c8,
167 [TROCR] = 0x01d0,
168 [CDCR] = 0x01d4,
169 [LCCR] = 0x01d8,
170 [CNDCR] = 0x01dc,
171 [CEFCR] = 0x01e4,
172 [FRECR] = 0x01e8,
173 [TSFRCR] = 0x01ec,
174 [TLFRCR] = 0x01f0,
175 [RFCR] = 0x01f4,
176 [MAFCR] = 0x01f8,
177 [RTRATE] = 0x01fc,
178
179 [EDMR] = 0x0000,
180 [EDTRR] = 0x0008,
181 [EDRRR] = 0x0010,
182 [TDLAR] = 0x0018,
183 [RDLAR] = 0x0020,
184 [EESR] = 0x0028,
185 [EESIPR] = 0x0030,
186 [TRSCER] = 0x0038,
187 [RMFCR] = 0x0040,
188 [TFTR] = 0x0048,
189 [FDR] = 0x0050,
190 [RMCR] = 0x0058,
191 [TFUCR] = 0x0064,
192 [RFOCR] = 0x0068,
193 [FCFTR] = 0x0070,
194 [RPADIR] = 0x0078,
195 [TRIMD] = 0x007c,
196 [RBWAR] = 0x00c8,
197 [RDFAR] = 0x00cc,
198 [TBRAR] = 0x00d4,
199 [TDFAR] = 0x00d8,
200};
201
202static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
203 [ECMR] = 0x0160,
204 [ECSR] = 0x0164,
205 [ECSIPR] = 0x0168,
206 [PIR] = 0x016c,
207 [MAHR] = 0x0170,
208 [MALR] = 0x0174,
209 [RFLR] = 0x0178,
210 [PSR] = 0x017c,
211 [TROCR] = 0x0180,
212 [CDCR] = 0x0184,
213 [LCCR] = 0x0188,
214 [CNDCR] = 0x018c,
215 [CEFCR] = 0x0194,
216 [FRECR] = 0x0198,
217 [TSFRCR] = 0x019c,
218 [TLFRCR] = 0x01a0,
219 [RFCR] = 0x01a4,
220 [MAFCR] = 0x01a8,
221 [IPGR] = 0x01b4,
222 [APR] = 0x01b8,
223 [MPR] = 0x01bc,
224 [TPAUSER] = 0x01c4,
225 [BCFR] = 0x01cc,
226
227 [ARSTR] = 0x0000,
228 [TSU_CTRST] = 0x0004,
229 [TSU_FWEN0] = 0x0010,
230 [TSU_FWEN1] = 0x0014,
231 [TSU_FCM] = 0x0018,
232 [TSU_BSYSL0] = 0x0020,
233 [TSU_BSYSL1] = 0x0024,
234 [TSU_PRISL0] = 0x0028,
235 [TSU_PRISL1] = 0x002c,
236 [TSU_FWSL0] = 0x0030,
237 [TSU_FWSL1] = 0x0034,
238 [TSU_FWSLC] = 0x0038,
239 [TSU_QTAGM0] = 0x0040,
240 [TSU_QTAGM1] = 0x0044,
241 [TSU_ADQT0] = 0x0048,
242 [TSU_ADQT1] = 0x004c,
243 [TSU_FWSR] = 0x0050,
244 [TSU_FWINMK] = 0x0054,
245 [TSU_ADSBSY] = 0x0060,
246 [TSU_TEN] = 0x0064,
247 [TSU_POST1] = 0x0070,
248 [TSU_POST2] = 0x0074,
249 [TSU_POST3] = 0x0078,
250 [TSU_POST4] = 0x007c,
251
252 [TXNLCR0] = 0x0080,
253 [TXALCR0] = 0x0084,
254 [RXNLCR0] = 0x0088,
255 [RXALCR0] = 0x008c,
256 [FWNLCR0] = 0x0090,
257 [FWALCR0] = 0x0094,
258 [TXNLCR1] = 0x00a0,
259 [TXALCR1] = 0x00a0,
260 [RXNLCR1] = 0x00a8,
261 [RXALCR1] = 0x00ac,
262 [FWNLCR1] = 0x00b0,
263 [FWALCR1] = 0x00b4,
264
265 [TSU_ADRH0] = 0x0100,
266 [TSU_ADRL0] = 0x0104,
267 [TSU_ADRL31] = 0x01fc,
268};
269
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000270#if defined(CONFIG_CPU_SUBTYPE_SH7734) || \
271 defined(CONFIG_CPU_SUBTYPE_SH7763) || \
272 defined(CONFIG_ARCH_R8A7740)
273static void sh_eth_select_mii(struct net_device *ndev)
274{
275 u32 value = 0x0;
276 struct sh_eth_private *mdp = netdev_priv(ndev);
277
278 switch (mdp->phy_interface) {
279 case PHY_INTERFACE_MODE_GMII:
280 value = 0x2;
281 break;
282 case PHY_INTERFACE_MODE_MII:
283 value = 0x1;
284 break;
285 case PHY_INTERFACE_MODE_RMII:
286 value = 0x0;
287 break;
288 default:
289 pr_warn("PHY interface mode was not setup. Set to MII.\n");
290 value = 0x1;
291 break;
292 }
293
294 sh_eth_write(ndev, value, RMII_MII);
295}
296#endif
297
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000298/* There is CPU dependent code */
Phil Edworthyd0418bb2012-08-14 20:33:29 +0000299#if defined(CONFIG_CPU_SUBTYPE_SH7724) || defined(CONFIG_ARCH_R8A7779)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000300#define SH_ETH_RESET_DEFAULT 1
301static void sh_eth_set_duplex(struct net_device *ndev)
302{
303 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000304
305 if (mdp->duplex) /* Full */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000306 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000307 else /* Half */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000308 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000309}
310
311static void sh_eth_set_rate(struct net_device *ndev)
312{
313 struct sh_eth_private *mdp = netdev_priv(ndev);
Phil Edworthyd0418bb2012-08-14 20:33:29 +0000314 unsigned int bits = ECMR_RTM;
315
316#if defined(CONFIG_ARCH_R8A7779)
317 bits |= ECMR_ELB;
318#endif
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000319
320 switch (mdp->speed) {
321 case 10: /* 10BASE */
Phil Edworthyd0418bb2012-08-14 20:33:29 +0000322 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~bits, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000323 break;
324 case 100:/* 100BASE */
Phil Edworthyd0418bb2012-08-14 20:33:29 +0000325 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | bits, ECMR);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000326 break;
327 default:
328 break;
329 }
330}
331
332/* SH7724 */
333static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
334 .set_duplex = sh_eth_set_duplex,
335 .set_rate = sh_eth_set_rate,
336
337 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
338 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
339 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x01ff009f,
340
341 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
342 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE |
343 EESR_RFRMER | EESR_TFE | EESR_TDE | EESR_ECI,
344 .tx_error_check = EESR_TWB | EESR_TABT | EESR_TDE | EESR_TFE,
345
346 .apr = 1,
347 .mpr = 1,
348 .tpauser = 1,
349 .hw_swap = 1,
Magnus Damm503914c2009-12-15 21:16:55 -0800350 .rpadir = 1,
351 .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000352};
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000353#elif defined(CONFIG_CPU_SUBTYPE_SH7757)
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000354#define SH_ETH_HAS_BOTH_MODULES 1
355#define SH_ETH_HAS_TSU 1
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000356static int sh_eth_check_reset(struct net_device *ndev);
357
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000358static void sh_eth_set_duplex(struct net_device *ndev)
359{
360 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000361
362 if (mdp->duplex) /* Full */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000363 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000364 else /* Half */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000365 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000366}
367
368static void sh_eth_set_rate(struct net_device *ndev)
369{
370 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000371
372 switch (mdp->speed) {
373 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000374 sh_eth_write(ndev, 0, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000375 break;
376 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000377 sh_eth_write(ndev, 1, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000378 break;
379 default:
380 break;
381 }
382}
383
384/* SH7757 */
385static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
386 .set_duplex = sh_eth_set_duplex,
387 .set_rate = sh_eth_set_rate,
388
389 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
390 .rmcr_value = 0x00000001,
391
392 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
393 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE |
394 EESR_RFRMER | EESR_TFE | EESR_TDE | EESR_ECI,
395 .tx_error_check = EESR_TWB | EESR_TABT | EESR_TDE | EESR_TFE,
396
397 .apr = 1,
398 .mpr = 1,
399 .tpauser = 1,
400 .hw_swap = 1,
401 .no_ade = 1,
Yoshihiro Shimoda2e98e792011-07-05 20:33:57 +0000402 .rpadir = 1,
403 .rpadir_value = 2 << 16,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000404};
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000405
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000406#define SH_GIGA_ETH_BASE 0xfee00000
407#define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
408#define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
409static void sh_eth_chip_reset_giga(struct net_device *ndev)
410{
411 int i;
412 unsigned long mahr[2], malr[2];
413
414 /* save MAHR and MALR */
415 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000416 malr[i] = ioread32((void *)GIGA_MALR(i));
417 mahr[i] = ioread32((void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000418 }
419
420 /* reset device */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000421 iowrite32(ARSTR_ARSTR, (void *)(SH_GIGA_ETH_BASE + 0x1800));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000422 mdelay(1);
423
424 /* restore MAHR and MALR */
425 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000426 iowrite32(malr[i], (void *)GIGA_MALR(i));
427 iowrite32(mahr[i], (void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000428 }
429}
430
431static int sh_eth_is_gether(struct sh_eth_private *mdp);
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000432static int sh_eth_reset(struct net_device *ndev)
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000433{
434 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000435 int ret = 0;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000436
437 if (sh_eth_is_gether(mdp)) {
438 sh_eth_write(ndev, 0x03, EDSR);
439 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER,
440 EDMR);
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000441
442 ret = sh_eth_check_reset(ndev);
443 if (ret)
444 goto out;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000445
446 /* Table Init */
447 sh_eth_write(ndev, 0x0, TDLAR);
448 sh_eth_write(ndev, 0x0, TDFAR);
449 sh_eth_write(ndev, 0x0, TDFXR);
450 sh_eth_write(ndev, 0x0, TDFFR);
451 sh_eth_write(ndev, 0x0, RDLAR);
452 sh_eth_write(ndev, 0x0, RDFAR);
453 sh_eth_write(ndev, 0x0, RDFXR);
454 sh_eth_write(ndev, 0x0, RDFFR);
455 } else {
456 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER,
457 EDMR);
458 mdelay(3);
459 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER,
460 EDMR);
461 }
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000462
463out:
464 return ret;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000465}
466
467static void sh_eth_set_duplex_giga(struct net_device *ndev)
468{
469 struct sh_eth_private *mdp = netdev_priv(ndev);
470
471 if (mdp->duplex) /* Full */
472 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
473 else /* Half */
474 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
475}
476
477static void sh_eth_set_rate_giga(struct net_device *ndev)
478{
479 struct sh_eth_private *mdp = netdev_priv(ndev);
480
481 switch (mdp->speed) {
482 case 10: /* 10BASE */
483 sh_eth_write(ndev, 0x00000000, GECMR);
484 break;
485 case 100:/* 100BASE */
486 sh_eth_write(ndev, 0x00000010, GECMR);
487 break;
488 case 1000: /* 1000BASE */
489 sh_eth_write(ndev, 0x00000020, GECMR);
490 break;
491 default:
492 break;
493 }
494}
495
496/* SH7757(GETHERC) */
497static struct sh_eth_cpu_data sh_eth_my_cpu_data_giga = {
498 .chip_reset = sh_eth_chip_reset_giga,
499 .set_duplex = sh_eth_set_duplex_giga,
500 .set_rate = sh_eth_set_rate_giga,
501
502 .ecsr_value = ECSR_ICD | ECSR_MPD,
503 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
504 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
505
506 .tx_check = EESR_TC1 | EESR_FTC,
507 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT | \
508 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE | \
509 EESR_ECI,
510 .tx_error_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_TDE | \
511 EESR_TFE,
512 .fdr_value = 0x0000072f,
513 .rmcr_value = 0x00000001,
514
515 .apr = 1,
516 .mpr = 1,
517 .tpauser = 1,
518 .bculr = 1,
519 .hw_swap = 1,
520 .rpadir = 1,
521 .rpadir_value = 2 << 16,
522 .no_trimd = 1,
523 .no_ade = 1,
Yoshihiro Shimoda3acbc972012-02-15 17:54:51 +0000524 .tsu = 1,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000525};
526
527static struct sh_eth_cpu_data *sh_eth_get_cpu_data(struct sh_eth_private *mdp)
528{
529 if (sh_eth_is_gether(mdp))
530 return &sh_eth_my_cpu_data_giga;
531 else
532 return &sh_eth_my_cpu_data;
533}
534
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +0000535#elif defined(CONFIG_CPU_SUBTYPE_SH7734) || defined(CONFIG_CPU_SUBTYPE_SH7763)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000536#define SH_ETH_HAS_TSU 1
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000537static int sh_eth_check_reset(struct net_device *ndev);
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +0000538static void sh_eth_reset_hw_crc(struct net_device *ndev);
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000539
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000540static void sh_eth_chip_reset(struct net_device *ndev)
541{
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000542 struct sh_eth_private *mdp = netdev_priv(ndev);
543
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000544 /* reset device */
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000545 sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000546 mdelay(1);
547}
548
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000549static void sh_eth_set_duplex(struct net_device *ndev)
550{
551 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000552
553 if (mdp->duplex) /* Full */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000554 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000555 else /* Half */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000556 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000557}
558
559static void sh_eth_set_rate(struct net_device *ndev)
560{
561 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000562
563 switch (mdp->speed) {
564 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000565 sh_eth_write(ndev, GECMR_10, GECMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000566 break;
567 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000568 sh_eth_write(ndev, GECMR_100, GECMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000569 break;
570 case 1000: /* 1000BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000571 sh_eth_write(ndev, GECMR_1000, GECMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000572 break;
573 default:
574 break;
575 }
576}
577
578/* sh7763 */
579static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
580 .chip_reset = sh_eth_chip_reset,
581 .set_duplex = sh_eth_set_duplex,
582 .set_rate = sh_eth_set_rate,
583
584 .ecsr_value = ECSR_ICD | ECSR_MPD,
585 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
586 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
587
588 .tx_check = EESR_TC1 | EESR_FTC,
589 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT | \
590 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE | \
591 EESR_ECI,
592 .tx_error_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_TDE | \
593 EESR_TFE,
594
595 .apr = 1,
596 .mpr = 1,
597 .tpauser = 1,
598 .bculr = 1,
599 .hw_swap = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000600 .no_trimd = 1,
601 .no_ade = 1,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000602 .tsu = 1,
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +0000603#if defined(CONFIG_CPU_SUBTYPE_SH7734)
604 .hw_crc = 1,
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000605 .select_mii = 1,
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +0000606#endif
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000607};
608
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000609static int sh_eth_reset(struct net_device *ndev)
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000610{
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000611 int ret = 0;
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000612
613 sh_eth_write(ndev, EDSR_ENALL, EDSR);
614 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER, EDMR);
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000615
616 ret = sh_eth_check_reset(ndev);
617 if (ret)
618 goto out;
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000619
620 /* Table Init */
621 sh_eth_write(ndev, 0x0, TDLAR);
622 sh_eth_write(ndev, 0x0, TDFAR);
623 sh_eth_write(ndev, 0x0, TDFXR);
624 sh_eth_write(ndev, 0x0, TDFFR);
625 sh_eth_write(ndev, 0x0, RDLAR);
626 sh_eth_write(ndev, 0x0, RDFAR);
627 sh_eth_write(ndev, 0x0, RDFXR);
628 sh_eth_write(ndev, 0x0, RDFFR);
629
630 /* Reset HW CRC register */
631 sh_eth_reset_hw_crc(ndev);
632
633 /* Select MII mode */
634 if (sh_eth_my_cpu_data.select_mii)
635 sh_eth_select_mii(ndev);
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000636out:
637 return ret;
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000638}
639
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +0000640static void sh_eth_reset_hw_crc(struct net_device *ndev)
641{
642 if (sh_eth_my_cpu_data.hw_crc)
643 sh_eth_write(ndev, 0x0, CSMR);
644}
645
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000646#elif defined(CONFIG_ARCH_R8A7740)
647#define SH_ETH_HAS_TSU 1
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000648static int sh_eth_check_reset(struct net_device *ndev);
649
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000650static void sh_eth_chip_reset(struct net_device *ndev)
651{
652 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000653
654 /* reset device */
655 sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
656 mdelay(1);
657
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000658 sh_eth_select_mii(ndev);
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000659}
660
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000661static int sh_eth_reset(struct net_device *ndev)
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000662{
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000663 int ret = 0;
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000664
665 sh_eth_write(ndev, EDSR_ENALL, EDSR);
666 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER, EDMR);
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000667
668 ret = sh_eth_check_reset(ndev);
669 if (ret)
670 goto out;
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000671
672 /* Table Init */
673 sh_eth_write(ndev, 0x0, TDLAR);
674 sh_eth_write(ndev, 0x0, TDFAR);
675 sh_eth_write(ndev, 0x0, TDFXR);
676 sh_eth_write(ndev, 0x0, TDFFR);
677 sh_eth_write(ndev, 0x0, RDLAR);
678 sh_eth_write(ndev, 0x0, RDFAR);
679 sh_eth_write(ndev, 0x0, RDFXR);
680 sh_eth_write(ndev, 0x0, RDFFR);
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000681
682out:
683 return ret;
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000684}
685
686static void sh_eth_set_duplex(struct net_device *ndev)
687{
688 struct sh_eth_private *mdp = netdev_priv(ndev);
689
690 if (mdp->duplex) /* Full */
691 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
692 else /* Half */
693 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
694}
695
696static void sh_eth_set_rate(struct net_device *ndev)
697{
698 struct sh_eth_private *mdp = netdev_priv(ndev);
699
700 switch (mdp->speed) {
701 case 10: /* 10BASE */
702 sh_eth_write(ndev, GECMR_10, GECMR);
703 break;
704 case 100:/* 100BASE */
705 sh_eth_write(ndev, GECMR_100, GECMR);
706 break;
707 case 1000: /* 1000BASE */
708 sh_eth_write(ndev, GECMR_1000, GECMR);
709 break;
710 default:
711 break;
712 }
713}
714
715/* R8A7740 */
716static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
717 .chip_reset = sh_eth_chip_reset,
718 .set_duplex = sh_eth_set_duplex,
719 .set_rate = sh_eth_set_rate,
720
721 .ecsr_value = ECSR_ICD | ECSR_MPD,
722 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
723 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
724
725 .tx_check = EESR_TC1 | EESR_FTC,
726 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT | \
727 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE | \
728 EESR_ECI,
729 .tx_error_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_TDE | \
730 EESR_TFE,
731
732 .apr = 1,
733 .mpr = 1,
734 .tpauser = 1,
735 .bculr = 1,
736 .hw_swap = 1,
737 .no_trimd = 1,
738 .no_ade = 1,
739 .tsu = 1,
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000740 .select_mii = 1,
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000741};
742
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000743#elif defined(CONFIG_CPU_SUBTYPE_SH7619)
744#define SH_ETH_RESET_DEFAULT 1
745static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
746 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
747
748 .apr = 1,
749 .mpr = 1,
750 .tpauser = 1,
751 .hw_swap = 1,
752};
753#elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
754#define SH_ETH_RESET_DEFAULT 1
755#define SH_ETH_HAS_TSU 1
756static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
757 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000758 .tsu = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000759};
760#endif
761
762static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
763{
764 if (!cd->ecsr_value)
765 cd->ecsr_value = DEFAULT_ECSR_INIT;
766
767 if (!cd->ecsipr_value)
768 cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
769
770 if (!cd->fcftr_value)
771 cd->fcftr_value = DEFAULT_FIFO_F_D_RFF | \
772 DEFAULT_FIFO_F_D_RFD;
773
774 if (!cd->fdr_value)
775 cd->fdr_value = DEFAULT_FDR_INIT;
776
777 if (!cd->rmcr_value)
778 cd->rmcr_value = DEFAULT_RMCR_VALUE;
779
780 if (!cd->tx_check)
781 cd->tx_check = DEFAULT_TX_CHECK;
782
783 if (!cd->eesr_err_check)
784 cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
785
786 if (!cd->tx_error_check)
787 cd->tx_error_check = DEFAULT_TX_ERROR_CHECK;
788}
789
790#if defined(SH_ETH_RESET_DEFAULT)
791/* Chip Reset */
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000792static int sh_eth_reset(struct net_device *ndev)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000793{
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +0000794 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER, EDMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000795 mdelay(3);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +0000796 sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER, EDMR);
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000797
798 return 0;
799}
800#else
801static int sh_eth_check_reset(struct net_device *ndev)
802{
803 int ret = 0;
804 int cnt = 100;
805
806 while (cnt > 0) {
807 if (!(sh_eth_read(ndev, EDMR) & 0x3))
808 break;
809 mdelay(1);
810 cnt--;
811 }
812 if (cnt < 0) {
Nobuhiro Iwamatsu14c33262013-03-20 22:46:55 +0000813 pr_err("Device reset fail\n");
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000814 ret = -ETIMEDOUT;
815 }
816 return ret;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000817}
818#endif
819
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000820#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000821static void sh_eth_set_receive_align(struct sk_buff *skb)
822{
823 int reserve;
824
825 reserve = SH4_SKB_RX_ALIGN - ((u32)skb->data & (SH4_SKB_RX_ALIGN - 1));
826 if (reserve)
827 skb_reserve(skb, reserve);
828}
829#else
830static void sh_eth_set_receive_align(struct sk_buff *skb)
831{
832 skb_reserve(skb, SH2_SH3_SKB_RX_ALIGN);
833}
834#endif
835
836
Yoshinori Sato71557a32008-08-06 19:49:00 -0400837/* CPU <-> EDMAC endian convert */
838static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
839{
840 switch (mdp->edmac_endian) {
841 case EDMAC_LITTLE_ENDIAN:
842 return cpu_to_le32(x);
843 case EDMAC_BIG_ENDIAN:
844 return cpu_to_be32(x);
845 }
846 return x;
847}
848
849static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
850{
851 switch (mdp->edmac_endian) {
852 case EDMAC_LITTLE_ENDIAN:
853 return le32_to_cpu(x);
854 case EDMAC_BIG_ENDIAN:
855 return be32_to_cpu(x);
856 }
857 return x;
858}
859
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700860/*
861 * Program the hardware MAC address from dev->dev_addr.
862 */
863static void update_mac_address(struct net_device *ndev)
864{
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000865 sh_eth_write(ndev,
866 (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
867 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
868 sh_eth_write(ndev,
869 (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700870}
871
872/*
873 * Get MAC address from SuperH MAC address register
874 *
875 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
876 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
877 * When you want use this device, you must set MAC address in bootloader.
878 *
879 */
Magnus Damm748031f2009-10-09 00:17:14 +0000880static void read_mac_address(struct net_device *ndev, unsigned char *mac)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700881{
Magnus Damm748031f2009-10-09 00:17:14 +0000882 if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
883 memcpy(ndev->dev_addr, mac, 6);
884 } else {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000885 ndev->dev_addr[0] = (sh_eth_read(ndev, MAHR) >> 24);
886 ndev->dev_addr[1] = (sh_eth_read(ndev, MAHR) >> 16) & 0xFF;
887 ndev->dev_addr[2] = (sh_eth_read(ndev, MAHR) >> 8) & 0xFF;
888 ndev->dev_addr[3] = (sh_eth_read(ndev, MAHR) & 0xFF);
889 ndev->dev_addr[4] = (sh_eth_read(ndev, MALR) >> 8) & 0xFF;
890 ndev->dev_addr[5] = (sh_eth_read(ndev, MALR) & 0xFF);
Magnus Damm748031f2009-10-09 00:17:14 +0000891 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700892}
893
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +0000894static int sh_eth_is_gether(struct sh_eth_private *mdp)
895{
896 if (mdp->reg_offset == sh_eth_offset_gigabit)
897 return 1;
898 else
899 return 0;
900}
901
902static unsigned long sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
903{
904 if (sh_eth_is_gether(mdp))
905 return EDTRR_TRNS_GETHER;
906 else
907 return EDTRR_TRNS_ETHER;
908}
909
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700910struct bb_info {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000911 void (*set_gate)(void *addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700912 struct mdiobb_ctrl ctrl;
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000913 void *addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700914 u32 mmd_msk;/* MMD */
915 u32 mdo_msk;
916 u32 mdi_msk;
917 u32 mdc_msk;
918};
919
920/* PHY bit set */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000921static void bb_set(void *addr, u32 msk)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700922{
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000923 iowrite32(ioread32(addr) | msk, addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700924}
925
926/* PHY bit clear */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000927static void bb_clr(void *addr, u32 msk)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700928{
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000929 iowrite32((ioread32(addr) & ~msk), addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700930}
931
932/* PHY bit read */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000933static int bb_read(void *addr, u32 msk)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700934{
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000935 return (ioread32(addr) & msk) != 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700936}
937
938/* Data I/O pin control */
939static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
940{
941 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +0000942
943 if (bitbang->set_gate)
944 bitbang->set_gate(bitbang->addr);
945
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700946 if (bit)
947 bb_set(bitbang->addr, bitbang->mmd_msk);
948 else
949 bb_clr(bitbang->addr, bitbang->mmd_msk);
950}
951
952/* Set bit data*/
953static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
954{
955 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
956
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +0000957 if (bitbang->set_gate)
958 bitbang->set_gate(bitbang->addr);
959
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700960 if (bit)
961 bb_set(bitbang->addr, bitbang->mdo_msk);
962 else
963 bb_clr(bitbang->addr, bitbang->mdo_msk);
964}
965
966/* Get bit data*/
967static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
968{
969 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +0000970
971 if (bitbang->set_gate)
972 bitbang->set_gate(bitbang->addr);
973
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700974 return bb_read(bitbang->addr, bitbang->mdi_msk);
975}
976
977/* MDC pin control */
978static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
979{
980 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
981
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +0000982 if (bitbang->set_gate)
983 bitbang->set_gate(bitbang->addr);
984
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700985 if (bit)
986 bb_set(bitbang->addr, bitbang->mdc_msk);
987 else
988 bb_clr(bitbang->addr, bitbang->mdc_msk);
989}
990
991/* mdio bus control struct */
992static struct mdiobb_ops bb_ops = {
993 .owner = THIS_MODULE,
994 .set_mdc = sh_mdc_ctrl,
995 .set_mdio_dir = sh_mmd_ctrl,
996 .set_mdio_data = sh_set_mdio,
997 .get_mdio_data = sh_get_mdio,
998};
999
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001000/* free skb and descriptor buffer */
1001static void sh_eth_ring_free(struct net_device *ndev)
1002{
1003 struct sh_eth_private *mdp = netdev_priv(ndev);
1004 int i;
1005
1006 /* Free Rx skb ringbuffer */
1007 if (mdp->rx_skbuff) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001008 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001009 if (mdp->rx_skbuff[i])
1010 dev_kfree_skb(mdp->rx_skbuff[i]);
1011 }
1012 }
1013 kfree(mdp->rx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001014 mdp->rx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001015
1016 /* Free Tx skb ringbuffer */
1017 if (mdp->tx_skbuff) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001018 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001019 if (mdp->tx_skbuff[i])
1020 dev_kfree_skb(mdp->tx_skbuff[i]);
1021 }
1022 }
1023 kfree(mdp->tx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001024 mdp->tx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001025}
1026
1027/* format skb and descriptor buffer */
1028static void sh_eth_ring_format(struct net_device *ndev)
1029{
1030 struct sh_eth_private *mdp = netdev_priv(ndev);
1031 int i;
1032 struct sk_buff *skb;
1033 struct sh_eth_rxdesc *rxdesc = NULL;
1034 struct sh_eth_txdesc *txdesc = NULL;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001035 int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
1036 int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001037
1038 mdp->cur_rx = mdp->cur_tx = 0;
1039 mdp->dirty_rx = mdp->dirty_tx = 0;
1040
1041 memset(mdp->rx_ring, 0, rx_ringsize);
1042
1043 /* build Rx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001044 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001045 /* skb */
1046 mdp->rx_skbuff[i] = NULL;
Pradeep A. Dalvidae2e9f2012-02-06 11:16:13 +00001047 skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001048 mdp->rx_skbuff[i] = skb;
1049 if (skb == NULL)
1050 break;
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001051 dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
Yoshihiro Shimodae88aae72009-05-24 23:52:35 +00001052 DMA_FROM_DEVICE);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001053 sh_eth_set_receive_align(skb);
1054
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001055 /* RX descriptor */
1056 rxdesc = &mdp->rx_ring[i];
Yoshihiro Shimoda0029d642009-05-24 23:53:20 +00001057 rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
Yoshinori Sato71557a32008-08-06 19:49:00 -04001058 rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001059
1060 /* The size of the buffer is 16 byte boundary. */
Yoshihiro Shimoda0029d642009-05-24 23:53:20 +00001061 rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001062 /* Rx descriptor address set */
1063 if (i == 0) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001064 sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001065 if (sh_eth_is_gether(mdp))
1066 sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001067 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001068 }
1069
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001070 mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001071
1072 /* Mark the last entry as wrapping the ring. */
Yoshinori Sato71557a32008-08-06 19:49:00 -04001073 rxdesc->status |= cpu_to_edmac(mdp, RD_RDEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001074
1075 memset(mdp->tx_ring, 0, tx_ringsize);
1076
1077 /* build Tx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001078 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001079 mdp->tx_skbuff[i] = NULL;
1080 txdesc = &mdp->tx_ring[i];
Yoshinori Sato71557a32008-08-06 19:49:00 -04001081 txdesc->status = cpu_to_edmac(mdp, TD_TFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001082 txdesc->buffer_length = 0;
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001083 if (i == 0) {
Yoshinori Sato71557a32008-08-06 19:49:00 -04001084 /* Tx descriptor address set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001085 sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001086 if (sh_eth_is_gether(mdp))
1087 sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001088 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001089 }
1090
Yoshinori Sato71557a32008-08-06 19:49:00 -04001091 txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001092}
1093
1094/* Get skb and descriptor buffer */
1095static int sh_eth_ring_init(struct net_device *ndev)
1096{
1097 struct sh_eth_private *mdp = netdev_priv(ndev);
1098 int rx_ringsize, tx_ringsize, ret = 0;
1099
1100 /*
1101 * +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
1102 * card needs room to do 8 byte alignment, +2 so we can reserve
1103 * the first 2 bytes, and +16 gets room for the status word from the
1104 * card.
1105 */
1106 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
1107 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
Magnus Damm503914c2009-12-15 21:16:55 -08001108 if (mdp->cd->rpadir)
1109 mdp->rx_buf_sz += NET_IP_ALIGN;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001110
1111 /* Allocate RX and TX skb rings */
Joe Perchesb2adaca2013-02-03 17:43:58 +00001112 mdp->rx_skbuff = kmalloc_array(mdp->num_rx_ring,
1113 sizeof(*mdp->rx_skbuff), GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001114 if (!mdp->rx_skbuff) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001115 ret = -ENOMEM;
1116 return ret;
1117 }
1118
Joe Perchesb2adaca2013-02-03 17:43:58 +00001119 mdp->tx_skbuff = kmalloc_array(mdp->num_tx_ring,
1120 sizeof(*mdp->tx_skbuff), GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001121 if (!mdp->tx_skbuff) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001122 ret = -ENOMEM;
1123 goto skb_ring_free;
1124 }
1125
1126 /* Allocate all Rx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001127 rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001128 mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
Joe Perchesd0320f72013-03-14 13:07:21 +00001129 GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001130 if (!mdp->rx_ring) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001131 ret = -ENOMEM;
1132 goto desc_ring_free;
1133 }
1134
1135 mdp->dirty_rx = 0;
1136
1137 /* Allocate all Tx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001138 tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001139 mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
Joe Perchesd0320f72013-03-14 13:07:21 +00001140 GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001141 if (!mdp->tx_ring) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001142 ret = -ENOMEM;
1143 goto desc_ring_free;
1144 }
1145 return ret;
1146
1147desc_ring_free:
1148 /* free DMA buffer */
1149 dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);
1150
1151skb_ring_free:
1152 /* Free Rx and Tx skb ring buffer */
1153 sh_eth_ring_free(ndev);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001154 mdp->tx_ring = NULL;
1155 mdp->rx_ring = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001156
1157 return ret;
1158}
1159
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001160static void sh_eth_free_dma_buffer(struct sh_eth_private *mdp)
1161{
1162 int ringsize;
1163
1164 if (mdp->rx_ring) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001165 ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001166 dma_free_coherent(NULL, ringsize, mdp->rx_ring,
1167 mdp->rx_desc_dma);
1168 mdp->rx_ring = NULL;
1169 }
1170
1171 if (mdp->tx_ring) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001172 ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001173 dma_free_coherent(NULL, ringsize, mdp->tx_ring,
1174 mdp->tx_desc_dma);
1175 mdp->tx_ring = NULL;
1176 }
1177}
1178
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001179static int sh_eth_dev_init(struct net_device *ndev, bool start)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001180{
1181 int ret = 0;
1182 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001183 u32 val;
1184
1185 /* Soft Reset */
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001186 ret = sh_eth_reset(ndev);
1187 if (ret)
1188 goto out;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001189
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001190 /* Descriptor format */
1191 sh_eth_ring_format(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001192 if (mdp->cd->rpadir)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001193 sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001194
1195 /* all sh_eth int mask */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001196 sh_eth_write(ndev, 0, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001197
Yoshihiro Shimoda10b91942012-03-29 19:32:08 +00001198#if defined(__LITTLE_ENDIAN)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001199 if (mdp->cd->hw_swap)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001200 sh_eth_write(ndev, EDMR_EL, EDMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001201 else
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001202#endif
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001203 sh_eth_write(ndev, 0, EDMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001204
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001205 /* FIFO size set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001206 sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
1207 sh_eth_write(ndev, 0, TFTR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001208
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001209 /* Frame recv control */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001210 sh_eth_write(ndev, mdp->cd->rmcr_value, RMCR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001211
Yoshihiro Shimoda2ecbb782012-06-26 19:59:58 +00001212 sh_eth_write(ndev, DESC_I_RINT8 | DESC_I_RINT5 | DESC_I_TINT2, TRSCER);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001213
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001214 if (mdp->cd->bculr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001215 sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001216
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001217 sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001218
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001219 if (!mdp->cd->no_trimd)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001220 sh_eth_write(ndev, 0, TRIMD);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001221
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001222 /* Recv frame limit set register */
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +00001223 sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
1224 RFLR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001225
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001226 sh_eth_write(ndev, sh_eth_read(ndev, EESR), EESR);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001227 if (start)
1228 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001229
1230 /* PAUSE Prohibition */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001231 val = (sh_eth_read(ndev, ECMR) & ECMR_DM) |
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001232 ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
1233
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001234 sh_eth_write(ndev, val, ECMR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001235
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001236 if (mdp->cd->set_rate)
1237 mdp->cd->set_rate(ndev);
1238
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001239 /* E-MAC Status Register clear */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001240 sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001241
1242 /* E-MAC Interrupt Enable register */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001243 if (start)
1244 sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001245
1246 /* Set MAC address */
1247 update_mac_address(ndev);
1248
1249 /* mask reset */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001250 if (mdp->cd->apr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001251 sh_eth_write(ndev, APR_AP, APR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001252 if (mdp->cd->mpr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001253 sh_eth_write(ndev, MPR_MP, MPR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001254 if (mdp->cd->tpauser)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001255 sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001256
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001257 if (start) {
1258 /* Setting the Rx mode will start the Rx process. */
1259 sh_eth_write(ndev, EDRRR_R, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001260
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001261 netif_start_queue(ndev);
1262 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001263
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001264out:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001265 return ret;
1266}
1267
1268/* free Tx skb function */
1269static int sh_eth_txfree(struct net_device *ndev)
1270{
1271 struct sh_eth_private *mdp = netdev_priv(ndev);
1272 struct sh_eth_txdesc *txdesc;
1273 int freeNum = 0;
1274 int entry = 0;
1275
1276 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001277 entry = mdp->dirty_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001278 txdesc = &mdp->tx_ring[entry];
Yoshinori Sato71557a32008-08-06 19:49:00 -04001279 if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001280 break;
1281 /* Free the original skb. */
1282 if (mdp->tx_skbuff[entry]) {
Yoshihiro Shimoda31fcb992011-06-30 22:52:13 +00001283 dma_unmap_single(&ndev->dev, txdesc->addr,
1284 txdesc->buffer_length, DMA_TO_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001285 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
1286 mdp->tx_skbuff[entry] = NULL;
1287 freeNum++;
1288 }
Yoshinori Sato71557a32008-08-06 19:49:00 -04001289 txdesc->status = cpu_to_edmac(mdp, TD_TFP);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001290 if (entry >= mdp->num_tx_ring - 1)
Yoshinori Sato71557a32008-08-06 19:49:00 -04001291 txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001292
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001293 ndev->stats.tx_packets++;
1294 ndev->stats.tx_bytes += txdesc->buffer_length;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001295 }
1296 return freeNum;
1297}
1298
1299/* Packet receive function */
Yoshihiro Shimodaa18e08b2012-06-20 15:26:34 +00001300static int sh_eth_rx(struct net_device *ndev, u32 intr_status)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001301{
1302 struct sh_eth_private *mdp = netdev_priv(ndev);
1303 struct sh_eth_rxdesc *rxdesc;
1304
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001305 int entry = mdp->cur_rx % mdp->num_rx_ring;
1306 int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001307 struct sk_buff *skb;
1308 u16 pkt_len = 0;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001309 u32 desc_status;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001310
1311 rxdesc = &mdp->rx_ring[entry];
Yoshinori Sato71557a32008-08-06 19:49:00 -04001312 while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
1313 desc_status = edmac_to_cpu(mdp, rxdesc->status);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001314 pkt_len = rxdesc->frame_length;
1315
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +00001316#if defined(CONFIG_ARCH_R8A7740)
1317 desc_status >>= 16;
1318#endif
1319
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001320 if (--boguscnt < 0)
1321 break;
1322
1323 if (!(desc_status & RDFEND))
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001324 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001325
1326 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
1327 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001328 ndev->stats.rx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001329 if (desc_status & RD_RFS1)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001330 ndev->stats.rx_crc_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001331 if (desc_status & RD_RFS2)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001332 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001333 if (desc_status & RD_RFS3)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001334 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001335 if (desc_status & RD_RFS4)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001336 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001337 if (desc_status & RD_RFS6)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001338 ndev->stats.rx_missed_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001339 if (desc_status & RD_RFS10)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001340 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001341 } else {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001342 if (!mdp->cd->hw_swap)
1343 sh_eth_soft_swap(
1344 phys_to_virt(ALIGN(rxdesc->addr, 4)),
1345 pkt_len + 2);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001346 skb = mdp->rx_skbuff[entry];
1347 mdp->rx_skbuff[entry] = NULL;
Magnus Damm503914c2009-12-15 21:16:55 -08001348 if (mdp->cd->rpadir)
1349 skb_reserve(skb, NET_IP_ALIGN);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001350 skb_put(skb, pkt_len);
1351 skb->protocol = eth_type_trans(skb, ndev);
1352 netif_rx(skb);
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001353 ndev->stats.rx_packets++;
1354 ndev->stats.rx_bytes += pkt_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001355 }
Yoshinori Sato71557a32008-08-06 19:49:00 -04001356 rxdesc->status |= cpu_to_edmac(mdp, RD_RACT);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001357 entry = (++mdp->cur_rx) % mdp->num_rx_ring;
Yoshihiro Shimoda862df492009-05-24 23:53:40 +00001358 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001359 }
1360
1361 /* Refill the Rx ring buffers. */
1362 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001363 entry = mdp->dirty_rx % mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001364 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001365 /* The size of the buffer is 16 byte boundary. */
Yoshihiro Shimoda0029d642009-05-24 23:53:20 +00001366 rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001367
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001368 if (mdp->rx_skbuff[entry] == NULL) {
Pradeep A. Dalvidae2e9f2012-02-06 11:16:13 +00001369 skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001370 mdp->rx_skbuff[entry] = skb;
1371 if (skb == NULL)
1372 break; /* Better luck next round. */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001373 dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
Yoshihiro Shimodae88aae72009-05-24 23:52:35 +00001374 DMA_FROM_DEVICE);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001375 sh_eth_set_receive_align(skb);
1376
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001377 skb_checksum_none_assert(skb);
Yoshihiro Shimoda0029d642009-05-24 23:53:20 +00001378 rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001379 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001380 if (entry >= mdp->num_rx_ring - 1)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001381 rxdesc->status |=
Yoshinori Sato71557a32008-08-06 19:49:00 -04001382 cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001383 else
1384 rxdesc->status |=
Yoshinori Sato71557a32008-08-06 19:49:00 -04001385 cpu_to_edmac(mdp, RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001386 }
1387
1388 /* Restart Rx engine if stopped. */
1389 /* If we don't need to check status, don't. -KDU */
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001390 if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
Yoshihiro Shimodaa18e08b2012-06-20 15:26:34 +00001391 /* fix the values for the next receiving if RDE is set */
1392 if (intr_status & EESR_RDE)
1393 mdp->cur_rx = mdp->dirty_rx =
1394 (sh_eth_read(ndev, RDFAR) -
1395 sh_eth_read(ndev, RDLAR)) >> 4;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001396 sh_eth_write(ndev, EDRRR_R, EDRRR);
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001397 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001398
1399 return 0;
1400}
1401
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001402static void sh_eth_rcv_snd_disable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001403{
1404 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001405 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) &
1406 ~(ECMR_RE | ECMR_TE), ECMR);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001407}
1408
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001409static void sh_eth_rcv_snd_enable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001410{
1411 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001412 sh_eth_write(ndev, sh_eth_read(ndev, ECMR) |
1413 (ECMR_RE | ECMR_TE), ECMR);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001414}
1415
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001416/* error control function */
1417static void sh_eth_error(struct net_device *ndev, int intr_status)
1418{
1419 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001420 u32 felic_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001421 u32 link_stat;
1422 u32 mask;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001423
1424 if (intr_status & EESR_ECI) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001425 felic_stat = sh_eth_read(ndev, ECSR);
1426 sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001427 if (felic_stat & ECSR_ICD)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001428 ndev->stats.tx_carrier_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001429 if (felic_stat & ECSR_LCHNG) {
1430 /* Link Changed */
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00001431 if (mdp->cd->no_psr || mdp->no_ether_link) {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001432 if (mdp->link == PHY_DOWN)
1433 link_stat = 0;
1434 else
1435 link_stat = PHY_ST_LINK;
1436 } else {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001437 link_stat = (sh_eth_read(ndev, PSR));
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00001438 if (mdp->ether_link_active_low)
1439 link_stat = ~link_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001440 }
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001441 if (!(link_stat & PHY_ST_LINK))
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001442 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001443 else {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001444 /* Link Up */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001445 sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) &
1446 ~DMAC_M_ECI, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001447 /*clear int */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001448 sh_eth_write(ndev, sh_eth_read(ndev, ECSR),
1449 ECSR);
1450 sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) |
1451 DMAC_M_ECI, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001452 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001453 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001454 }
1455 }
1456 }
1457
1458 if (intr_status & EESR_TWB) {
1459 /* Write buck end. unused write back interrupt */
1460 if (intr_status & EESR_TABT) /* Transmit Abort int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001461 ndev->stats.tx_aborted_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001462 if (netif_msg_tx_err(mdp))
1463 dev_err(&ndev->dev, "Transmit Abort\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001464 }
1465
1466 if (intr_status & EESR_RABT) {
1467 /* Receive Abort int */
1468 if (intr_status & EESR_RFRMER) {
1469 /* Receive Frame Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001470 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001471 if (netif_msg_rx_err(mdp))
1472 dev_err(&ndev->dev, "Receive Abort\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001473 }
1474 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001475
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001476 if (intr_status & EESR_TDE) {
1477 /* Transmit Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001478 ndev->stats.tx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001479 if (netif_msg_tx_err(mdp))
1480 dev_err(&ndev->dev, "Transmit Descriptor Empty\n");
1481 }
1482
1483 if (intr_status & EESR_TFE) {
1484 /* FIFO under flow */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001485 ndev->stats.tx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001486 if (netif_msg_tx_err(mdp))
1487 dev_err(&ndev->dev, "Transmit FIFO Under flow\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001488 }
1489
1490 if (intr_status & EESR_RDE) {
1491 /* Receive Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001492 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001493
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001494 if (netif_msg_rx_err(mdp))
1495 dev_err(&ndev->dev, "Receive Descriptor Empty\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001496 }
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001497
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001498 if (intr_status & EESR_RFE) {
1499 /* Receive FIFO Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001500 ndev->stats.rx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001501 if (netif_msg_rx_err(mdp))
1502 dev_err(&ndev->dev, "Receive FIFO Overflow\n");
1503 }
1504
1505 if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
1506 /* Address Error */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001507 ndev->stats.tx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001508 if (netif_msg_tx_err(mdp))
1509 dev_err(&ndev->dev, "Address Error\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001510 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001511
1512 mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
1513 if (mdp->cd->no_ade)
1514 mask &= ~EESR_ADE;
1515 if (intr_status & mask) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001516 /* Tx error */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001517 u32 edtrr = sh_eth_read(ndev, EDTRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001518 /* dmesg */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001519 dev_err(&ndev->dev, "TX error. status=%8.8x cur_tx=%8.8x ",
1520 intr_status, mdp->cur_tx);
1521 dev_err(&ndev->dev, "dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001522 mdp->dirty_tx, (u32) ndev->state, edtrr);
1523 /* dirty buffer free */
1524 sh_eth_txfree(ndev);
1525
1526 /* SH7712 BUG */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001527 if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001528 /* tx dma start */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001529 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001530 }
1531 /* wakeup */
1532 netif_wake_queue(ndev);
1533 }
1534}
1535
1536static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
1537{
1538 struct net_device *ndev = netdev;
1539 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001540 struct sh_eth_cpu_data *cd = mdp->cd;
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001541 irqreturn_t ret = IRQ_NONE;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001542 u32 intr_status = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001543
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001544 spin_lock(&mdp->lock);
1545
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001546 /* Get interrpt stat */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001547 intr_status = sh_eth_read(ndev, EESR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001548 /* Clear interrupt */
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001549 if (intr_status & (EESR_FRC | EESR_RMAF | EESR_RRF |
1550 EESR_RTLF | EESR_RTSF | EESR_PRE | EESR_CERF |
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001551 cd->tx_check | cd->eesr_err_check)) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001552 sh_eth_write(ndev, intr_status, EESR);
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001553 ret = IRQ_HANDLED;
1554 } else
1555 goto other_irq;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001556
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001557 if (intr_status & (EESR_FRC | /* Frame recv*/
1558 EESR_RMAF | /* Multi cast address recv*/
1559 EESR_RRF | /* Bit frame recv */
1560 EESR_RTLF | /* Long frame recv*/
1561 EESR_RTSF | /* short frame recv */
1562 EESR_PRE | /* PHY-LSI recv error */
1563 EESR_CERF)){ /* recv frame CRC error */
Yoshihiro Shimodaa18e08b2012-06-20 15:26:34 +00001564 sh_eth_rx(ndev, intr_status);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001565 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001566
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001567 /* Tx Check */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001568 if (intr_status & cd->tx_check) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001569 sh_eth_txfree(ndev);
1570 netif_wake_queue(ndev);
1571 }
1572
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001573 if (intr_status & cd->eesr_err_check)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001574 sh_eth_error(ndev, intr_status);
1575
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001576other_irq:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001577 spin_unlock(&mdp->lock);
1578
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001579 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001580}
1581
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001582/* PHY state control function */
1583static void sh_eth_adjust_link(struct net_device *ndev)
1584{
1585 struct sh_eth_private *mdp = netdev_priv(ndev);
1586 struct phy_device *phydev = mdp->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001587 int new_state = 0;
1588
1589 if (phydev->link != PHY_DOWN) {
1590 if (phydev->duplex != mdp->duplex) {
1591 new_state = 1;
1592 mdp->duplex = phydev->duplex;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001593 if (mdp->cd->set_duplex)
1594 mdp->cd->set_duplex(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001595 }
1596
1597 if (phydev->speed != mdp->speed) {
1598 new_state = 1;
1599 mdp->speed = phydev->speed;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001600 if (mdp->cd->set_rate)
1601 mdp->cd->set_rate(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001602 }
1603 if (mdp->link == PHY_DOWN) {
Yoshihiro Shimoda91a56152011-07-05 20:33:51 +00001604 sh_eth_write(ndev,
1605 (sh_eth_read(ndev, ECMR) & ~ECMR_TXF), ECMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001606 new_state = 1;
1607 mdp->link = phydev->link;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001608 }
1609 } else if (mdp->link) {
1610 new_state = 1;
1611 mdp->link = PHY_DOWN;
1612 mdp->speed = 0;
1613 mdp->duplex = -1;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001614 }
1615
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001616 if (new_state && netif_msg_link(mdp))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001617 phy_print_status(phydev);
1618}
1619
1620/* PHY init function */
1621static int sh_eth_phy_init(struct net_device *ndev)
1622{
1623 struct sh_eth_private *mdp = netdev_priv(ndev);
David S. Miller0a372eb2009-05-26 21:11:09 -07001624 char phy_id[MII_BUS_ID_SIZE + 3];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001625 struct phy_device *phydev = NULL;
1626
Kay Sieversfb28ad352008-11-10 13:55:14 -08001627 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001628 mdp->mii_bus->id , mdp->phy_id);
1629
1630 mdp->link = PHY_DOWN;
1631 mdp->speed = 0;
1632 mdp->duplex = -1;
1633
1634 /* Try connect to PHY */
Joe Perchesc061b182010-08-23 18:20:03 +00001635 phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
Florian Fainellif9a8f832013-01-14 00:52:52 +00001636 mdp->phy_interface);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001637 if (IS_ERR(phydev)) {
1638 dev_err(&ndev->dev, "phy_connect failed\n");
1639 return PTR_ERR(phydev);
1640 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001641
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001642 dev_info(&ndev->dev, "attached phy %i to driver %s\n",
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001643 phydev->addr, phydev->drv->name);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001644
1645 mdp->phydev = phydev;
1646
1647 return 0;
1648}
1649
1650/* PHY control start function */
1651static int sh_eth_phy_start(struct net_device *ndev)
1652{
1653 struct sh_eth_private *mdp = netdev_priv(ndev);
1654 int ret;
1655
1656 ret = sh_eth_phy_init(ndev);
1657 if (ret)
1658 return ret;
1659
1660 /* reset phy - this also wakes it from PDOWN */
1661 phy_write(mdp->phydev, MII_BMCR, BMCR_RESET);
1662 phy_start(mdp->phydev);
1663
1664 return 0;
1665}
1666
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001667static int sh_eth_get_settings(struct net_device *ndev,
1668 struct ethtool_cmd *ecmd)
1669{
1670 struct sh_eth_private *mdp = netdev_priv(ndev);
1671 unsigned long flags;
1672 int ret;
1673
1674 spin_lock_irqsave(&mdp->lock, flags);
1675 ret = phy_ethtool_gset(mdp->phydev, ecmd);
1676 spin_unlock_irqrestore(&mdp->lock, flags);
1677
1678 return ret;
1679}
1680
1681static int sh_eth_set_settings(struct net_device *ndev,
1682 struct ethtool_cmd *ecmd)
1683{
1684 struct sh_eth_private *mdp = netdev_priv(ndev);
1685 unsigned long flags;
1686 int ret;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001687
1688 spin_lock_irqsave(&mdp->lock, flags);
1689
1690 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001691 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001692
1693 ret = phy_ethtool_sset(mdp->phydev, ecmd);
1694 if (ret)
1695 goto error_exit;
1696
1697 if (ecmd->duplex == DUPLEX_FULL)
1698 mdp->duplex = 1;
1699 else
1700 mdp->duplex = 0;
1701
1702 if (mdp->cd->set_duplex)
1703 mdp->cd->set_duplex(ndev);
1704
1705error_exit:
1706 mdelay(1);
1707
1708 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001709 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001710
1711 spin_unlock_irqrestore(&mdp->lock, flags);
1712
1713 return ret;
1714}
1715
1716static int sh_eth_nway_reset(struct net_device *ndev)
1717{
1718 struct sh_eth_private *mdp = netdev_priv(ndev);
1719 unsigned long flags;
1720 int ret;
1721
1722 spin_lock_irqsave(&mdp->lock, flags);
1723 ret = phy_start_aneg(mdp->phydev);
1724 spin_unlock_irqrestore(&mdp->lock, flags);
1725
1726 return ret;
1727}
1728
1729static u32 sh_eth_get_msglevel(struct net_device *ndev)
1730{
1731 struct sh_eth_private *mdp = netdev_priv(ndev);
1732 return mdp->msg_enable;
1733}
1734
1735static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
1736{
1737 struct sh_eth_private *mdp = netdev_priv(ndev);
1738 mdp->msg_enable = value;
1739}
1740
1741static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
1742 "rx_current", "tx_current",
1743 "rx_dirty", "tx_dirty",
1744};
1745#define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
1746
1747static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
1748{
1749 switch (sset) {
1750 case ETH_SS_STATS:
1751 return SH_ETH_STATS_LEN;
1752 default:
1753 return -EOPNOTSUPP;
1754 }
1755}
1756
1757static void sh_eth_get_ethtool_stats(struct net_device *ndev,
1758 struct ethtool_stats *stats, u64 *data)
1759{
1760 struct sh_eth_private *mdp = netdev_priv(ndev);
1761 int i = 0;
1762
1763 /* device-specific stats */
1764 data[i++] = mdp->cur_rx;
1765 data[i++] = mdp->cur_tx;
1766 data[i++] = mdp->dirty_rx;
1767 data[i++] = mdp->dirty_tx;
1768}
1769
1770static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
1771{
1772 switch (stringset) {
1773 case ETH_SS_STATS:
1774 memcpy(data, *sh_eth_gstrings_stats,
1775 sizeof(sh_eth_gstrings_stats));
1776 break;
1777 }
1778}
1779
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001780static void sh_eth_get_ringparam(struct net_device *ndev,
1781 struct ethtool_ringparam *ring)
1782{
1783 struct sh_eth_private *mdp = netdev_priv(ndev);
1784
1785 ring->rx_max_pending = RX_RING_MAX;
1786 ring->tx_max_pending = TX_RING_MAX;
1787 ring->rx_pending = mdp->num_rx_ring;
1788 ring->tx_pending = mdp->num_tx_ring;
1789}
1790
1791static int sh_eth_set_ringparam(struct net_device *ndev,
1792 struct ethtool_ringparam *ring)
1793{
1794 struct sh_eth_private *mdp = netdev_priv(ndev);
1795 int ret;
1796
1797 if (ring->tx_pending > TX_RING_MAX ||
1798 ring->rx_pending > RX_RING_MAX ||
1799 ring->tx_pending < TX_RING_MIN ||
1800 ring->rx_pending < RX_RING_MIN)
1801 return -EINVAL;
1802 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
1803 return -EINVAL;
1804
1805 if (netif_running(ndev)) {
1806 netif_tx_disable(ndev);
1807 /* Disable interrupts by clearing the interrupt mask. */
1808 sh_eth_write(ndev, 0x0000, EESIPR);
1809 /* Stop the chip's Tx and Rx processes. */
1810 sh_eth_write(ndev, 0, EDTRR);
1811 sh_eth_write(ndev, 0, EDRRR);
1812 synchronize_irq(ndev->irq);
1813 }
1814
1815 /* Free all the skbuffs in the Rx queue. */
1816 sh_eth_ring_free(ndev);
1817 /* Free DMA buffer */
1818 sh_eth_free_dma_buffer(mdp);
1819
1820 /* Set new parameters */
1821 mdp->num_rx_ring = ring->rx_pending;
1822 mdp->num_tx_ring = ring->tx_pending;
1823
1824 ret = sh_eth_ring_init(ndev);
1825 if (ret < 0) {
1826 dev_err(&ndev->dev, "%s: sh_eth_ring_init failed.\n", __func__);
1827 return ret;
1828 }
1829 ret = sh_eth_dev_init(ndev, false);
1830 if (ret < 0) {
1831 dev_err(&ndev->dev, "%s: sh_eth_dev_init failed.\n", __func__);
1832 return ret;
1833 }
1834
1835 if (netif_running(ndev)) {
1836 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
1837 /* Setting the Rx mode will start the Rx process. */
1838 sh_eth_write(ndev, EDRRR_R, EDRRR);
1839 netif_wake_queue(ndev);
1840 }
1841
1842 return 0;
1843}
1844
stephen hemminger9b07be42012-01-04 12:59:49 +00001845static const struct ethtool_ops sh_eth_ethtool_ops = {
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001846 .get_settings = sh_eth_get_settings,
1847 .set_settings = sh_eth_set_settings,
stephen hemminger9b07be42012-01-04 12:59:49 +00001848 .nway_reset = sh_eth_nway_reset,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001849 .get_msglevel = sh_eth_get_msglevel,
1850 .set_msglevel = sh_eth_set_msglevel,
stephen hemminger9b07be42012-01-04 12:59:49 +00001851 .get_link = ethtool_op_get_link,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001852 .get_strings = sh_eth_get_strings,
1853 .get_ethtool_stats = sh_eth_get_ethtool_stats,
1854 .get_sset_count = sh_eth_get_sset_count,
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001855 .get_ringparam = sh_eth_get_ringparam,
1856 .set_ringparam = sh_eth_set_ringparam,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001857};
1858
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001859/* network device open function */
1860static int sh_eth_open(struct net_device *ndev)
1861{
1862 int ret = 0;
1863 struct sh_eth_private *mdp = netdev_priv(ndev);
1864
Magnus Dammbcd51492009-10-09 00:20:04 +00001865 pm_runtime_get_sync(&mdp->pdev->dev);
1866
Joe Perchesa0607fd2009-11-18 23:29:17 -08001867 ret = request_irq(ndev->irq, sh_eth_interrupt,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +00001868#if defined(CONFIG_CPU_SUBTYPE_SH7763) || \
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001869 defined(CONFIG_CPU_SUBTYPE_SH7764) || \
1870 defined(CONFIG_CPU_SUBTYPE_SH7757)
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001871 IRQF_SHARED,
1872#else
1873 0,
1874#endif
1875 ndev->name, ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001876 if (ret) {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001877 dev_err(&ndev->dev, "Can not assign IRQ number\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001878 return ret;
1879 }
1880
1881 /* Descriptor set */
1882 ret = sh_eth_ring_init(ndev);
1883 if (ret)
1884 goto out_free_irq;
1885
1886 /* device init */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001887 ret = sh_eth_dev_init(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001888 if (ret)
1889 goto out_free_irq;
1890
1891 /* PHY control start*/
1892 ret = sh_eth_phy_start(ndev);
1893 if (ret)
1894 goto out_free_irq;
1895
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001896 return ret;
1897
1898out_free_irq:
1899 free_irq(ndev->irq, ndev);
Magnus Dammbcd51492009-10-09 00:20:04 +00001900 pm_runtime_put_sync(&mdp->pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001901 return ret;
1902}
1903
1904/* Timeout function */
1905static void sh_eth_tx_timeout(struct net_device *ndev)
1906{
1907 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001908 struct sh_eth_rxdesc *rxdesc;
1909 int i;
1910
1911 netif_stop_queue(ndev);
1912
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001913 if (netif_msg_timer(mdp))
1914 dev_err(&ndev->dev, "%s: transmit timed out, status %8.8x,"
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001915 " resetting...\n", ndev->name, (int)sh_eth_read(ndev, EESR));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001916
1917 /* tx_errors count up */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001918 ndev->stats.tx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001919
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001920 /* Free all the skbuffs in the Rx queue. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001921 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001922 rxdesc = &mdp->rx_ring[i];
1923 rxdesc->status = 0;
1924 rxdesc->addr = 0xBADF00D0;
1925 if (mdp->rx_skbuff[i])
1926 dev_kfree_skb(mdp->rx_skbuff[i]);
1927 mdp->rx_skbuff[i] = NULL;
1928 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001929 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001930 if (mdp->tx_skbuff[i])
1931 dev_kfree_skb(mdp->tx_skbuff[i]);
1932 mdp->tx_skbuff[i] = NULL;
1933 }
1934
1935 /* device init */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001936 sh_eth_dev_init(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001937}
1938
1939/* Packet transmit function */
1940static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
1941{
1942 struct sh_eth_private *mdp = netdev_priv(ndev);
1943 struct sh_eth_txdesc *txdesc;
1944 u32 entry;
Nobuhiro Iwamatsufb5e2f92008-11-17 20:29:58 +00001945 unsigned long flags;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001946
1947 spin_lock_irqsave(&mdp->lock, flags);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001948 if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001949 if (!sh_eth_txfree(ndev)) {
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001950 if (netif_msg_tx_queued(mdp))
1951 dev_warn(&ndev->dev, "TxFD exhausted.\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001952 netif_stop_queue(ndev);
1953 spin_unlock_irqrestore(&mdp->lock, flags);
Patrick McHardy5b548142009-06-12 06:22:29 +00001954 return NETDEV_TX_BUSY;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001955 }
1956 }
1957 spin_unlock_irqrestore(&mdp->lock, flags);
1958
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001959 entry = mdp->cur_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001960 mdp->tx_skbuff[entry] = skb;
1961 txdesc = &mdp->tx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001962 /* soft swap. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001963 if (!mdp->cd->hw_swap)
1964 sh_eth_soft_swap(phys_to_virt(ALIGN(txdesc->addr, 4)),
1965 skb->len + 2);
Yoshihiro Shimoda31fcb992011-06-30 22:52:13 +00001966 txdesc->addr = dma_map_single(&ndev->dev, skb->data, skb->len,
1967 DMA_TO_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001968 if (skb->len < ETHERSMALL)
1969 txdesc->buffer_length = ETHERSMALL;
1970 else
1971 txdesc->buffer_length = skb->len;
1972
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001973 if (entry >= mdp->num_tx_ring - 1)
Yoshinori Sato71557a32008-08-06 19:49:00 -04001974 txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001975 else
Yoshinori Sato71557a32008-08-06 19:49:00 -04001976 txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001977
1978 mdp->cur_tx++;
1979
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001980 if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
1981 sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001982
Patrick McHardy6ed10652009-06-23 06:03:08 +00001983 return NETDEV_TX_OK;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001984}
1985
1986/* device close function */
1987static int sh_eth_close(struct net_device *ndev)
1988{
1989 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001990
1991 netif_stop_queue(ndev);
1992
1993 /* Disable interrupts by clearing the interrupt mask. */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001994 sh_eth_write(ndev, 0x0000, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001995
1996 /* Stop the chip's Tx and Rx processes. */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001997 sh_eth_write(ndev, 0, EDTRR);
1998 sh_eth_write(ndev, 0, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001999
2000 /* PHY Disconnect */
2001 if (mdp->phydev) {
2002 phy_stop(mdp->phydev);
2003 phy_disconnect(mdp->phydev);
2004 }
2005
2006 free_irq(ndev->irq, ndev);
2007
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002008 /* Free all the skbuffs in the Rx queue. */
2009 sh_eth_ring_free(ndev);
2010
2011 /* free DMA buffer */
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00002012 sh_eth_free_dma_buffer(mdp);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002013
Magnus Dammbcd51492009-10-09 00:20:04 +00002014 pm_runtime_put_sync(&mdp->pdev->dev);
2015
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002016 return 0;
2017}
2018
2019static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
2020{
2021 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002022
Magnus Dammbcd51492009-10-09 00:20:04 +00002023 pm_runtime_get_sync(&mdp->pdev->dev);
2024
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002025 ndev->stats.tx_dropped += sh_eth_read(ndev, TROCR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002026 sh_eth_write(ndev, 0, TROCR); /* (write clear) */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002027 ndev->stats.collisions += sh_eth_read(ndev, CDCR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002028 sh_eth_write(ndev, 0, CDCR); /* (write clear) */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002029 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, LCCR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002030 sh_eth_write(ndev, 0, LCCR); /* (write clear) */
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002031 if (sh_eth_is_gether(mdp)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002032 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CERCR);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002033 sh_eth_write(ndev, 0, CERCR); /* (write clear) */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002034 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CEECR);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002035 sh_eth_write(ndev, 0, CEECR); /* (write clear) */
2036 } else {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002037 ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CNDCR);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002038 sh_eth_write(ndev, 0, CNDCR); /* (write clear) */
2039 }
Magnus Dammbcd51492009-10-09 00:20:04 +00002040 pm_runtime_put_sync(&mdp->pdev->dev);
2041
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002042 return &ndev->stats;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002043}
2044
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002045/* ioctl to device function */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002046static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq,
2047 int cmd)
2048{
2049 struct sh_eth_private *mdp = netdev_priv(ndev);
2050 struct phy_device *phydev = mdp->phydev;
2051
2052 if (!netif_running(ndev))
2053 return -EINVAL;
2054
2055 if (!phydev)
2056 return -ENODEV;
2057
Richard Cochran28b04112010-07-17 08:48:55 +00002058 return phy_mii_ioctl(phydev, rq, cmd);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002059}
2060
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002061#if defined(SH_ETH_HAS_TSU)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002062/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
2063static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
2064 int entry)
2065{
2066 return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
2067}
2068
2069static u32 sh_eth_tsu_get_post_mask(int entry)
2070{
2071 return 0x0f << (28 - ((entry % 8) * 4));
2072}
2073
2074static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
2075{
2076 return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
2077}
2078
2079static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
2080 int entry)
2081{
2082 struct sh_eth_private *mdp = netdev_priv(ndev);
2083 u32 tmp;
2084 void *reg_offset;
2085
2086 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2087 tmp = ioread32(reg_offset);
2088 iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
2089}
2090
2091static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
2092 int entry)
2093{
2094 struct sh_eth_private *mdp = netdev_priv(ndev);
2095 u32 post_mask, ref_mask, tmp;
2096 void *reg_offset;
2097
2098 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2099 post_mask = sh_eth_tsu_get_post_mask(entry);
2100 ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
2101
2102 tmp = ioread32(reg_offset);
2103 iowrite32(tmp & ~post_mask, reg_offset);
2104
2105 /* If other port enables, the function returns "true" */
2106 return tmp & ref_mask;
2107}
2108
2109static int sh_eth_tsu_busy(struct net_device *ndev)
2110{
2111 int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
2112 struct sh_eth_private *mdp = netdev_priv(ndev);
2113
2114 while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
2115 udelay(10);
2116 timeout--;
2117 if (timeout <= 0) {
2118 dev_err(&ndev->dev, "%s: timeout\n", __func__);
2119 return -ETIMEDOUT;
2120 }
2121 }
2122
2123 return 0;
2124}
2125
2126static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
2127 const u8 *addr)
2128{
2129 u32 val;
2130
2131 val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
2132 iowrite32(val, reg);
2133 if (sh_eth_tsu_busy(ndev) < 0)
2134 return -EBUSY;
2135
2136 val = addr[4] << 8 | addr[5];
2137 iowrite32(val, reg + 4);
2138 if (sh_eth_tsu_busy(ndev) < 0)
2139 return -EBUSY;
2140
2141 return 0;
2142}
2143
2144static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
2145{
2146 u32 val;
2147
2148 val = ioread32(reg);
2149 addr[0] = (val >> 24) & 0xff;
2150 addr[1] = (val >> 16) & 0xff;
2151 addr[2] = (val >> 8) & 0xff;
2152 addr[3] = val & 0xff;
2153 val = ioread32(reg + 4);
2154 addr[4] = (val >> 8) & 0xff;
2155 addr[5] = val & 0xff;
2156}
2157
2158
2159static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
2160{
2161 struct sh_eth_private *mdp = netdev_priv(ndev);
2162 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2163 int i;
2164 u8 c_addr[ETH_ALEN];
2165
2166 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2167 sh_eth_tsu_read_entry(reg_offset, c_addr);
2168 if (memcmp(addr, c_addr, ETH_ALEN) == 0)
2169 return i;
2170 }
2171
2172 return -ENOENT;
2173}
2174
2175static int sh_eth_tsu_find_empty(struct net_device *ndev)
2176{
2177 u8 blank[ETH_ALEN];
2178 int entry;
2179
2180 memset(blank, 0, sizeof(blank));
2181 entry = sh_eth_tsu_find_entry(ndev, blank);
2182 return (entry < 0) ? -ENOMEM : entry;
2183}
2184
2185static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
2186 int entry)
2187{
2188 struct sh_eth_private *mdp = netdev_priv(ndev);
2189 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2190 int ret;
2191 u8 blank[ETH_ALEN];
2192
2193 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
2194 ~(1 << (31 - entry)), TSU_TEN);
2195
2196 memset(blank, 0, sizeof(blank));
2197 ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
2198 if (ret < 0)
2199 return ret;
2200 return 0;
2201}
2202
2203static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
2204{
2205 struct sh_eth_private *mdp = netdev_priv(ndev);
2206 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2207 int i, ret;
2208
2209 if (!mdp->cd->tsu)
2210 return 0;
2211
2212 i = sh_eth_tsu_find_entry(ndev, addr);
2213 if (i < 0) {
2214 /* No entry found, create one */
2215 i = sh_eth_tsu_find_empty(ndev);
2216 if (i < 0)
2217 return -ENOMEM;
2218 ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
2219 if (ret < 0)
2220 return ret;
2221
2222 /* Enable the entry */
2223 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
2224 (1 << (31 - i)), TSU_TEN);
2225 }
2226
2227 /* Entry found or created, enable POST */
2228 sh_eth_tsu_enable_cam_entry_post(ndev, i);
2229
2230 return 0;
2231}
2232
2233static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
2234{
2235 struct sh_eth_private *mdp = netdev_priv(ndev);
2236 int i, ret;
2237
2238 if (!mdp->cd->tsu)
2239 return 0;
2240
2241 i = sh_eth_tsu_find_entry(ndev, addr);
2242 if (i) {
2243 /* Entry found */
2244 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2245 goto done;
2246
2247 /* Disable the entry if both ports was disabled */
2248 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2249 if (ret < 0)
2250 return ret;
2251 }
2252done:
2253 return 0;
2254}
2255
2256static int sh_eth_tsu_purge_all(struct net_device *ndev)
2257{
2258 struct sh_eth_private *mdp = netdev_priv(ndev);
2259 int i, ret;
2260
2261 if (unlikely(!mdp->cd->tsu))
2262 return 0;
2263
2264 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
2265 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2266 continue;
2267
2268 /* Disable the entry if both ports was disabled */
2269 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2270 if (ret < 0)
2271 return ret;
2272 }
2273
2274 return 0;
2275}
2276
2277static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
2278{
2279 struct sh_eth_private *mdp = netdev_priv(ndev);
2280 u8 addr[ETH_ALEN];
2281 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2282 int i;
2283
2284 if (unlikely(!mdp->cd->tsu))
2285 return;
2286
2287 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2288 sh_eth_tsu_read_entry(reg_offset, addr);
2289 if (is_multicast_ether_addr(addr))
2290 sh_eth_tsu_del_entry(ndev, addr);
2291 }
2292}
2293
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002294/* Multicast reception directions set */
2295static void sh_eth_set_multicast_list(struct net_device *ndev)
2296{
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002297 struct sh_eth_private *mdp = netdev_priv(ndev);
2298 u32 ecmr_bits;
2299 int mcast_all = 0;
2300 unsigned long flags;
2301
2302 spin_lock_irqsave(&mdp->lock, flags);
2303 /*
2304 * Initial condition is MCT = 1, PRM = 0.
2305 * Depending on ndev->flags, set PRM or clear MCT
2306 */
2307 ecmr_bits = (sh_eth_read(ndev, ECMR) & ~ECMR_PRM) | ECMR_MCT;
2308
2309 if (!(ndev->flags & IFF_MULTICAST)) {
2310 sh_eth_tsu_purge_mcast(ndev);
2311 mcast_all = 1;
2312 }
2313 if (ndev->flags & IFF_ALLMULTI) {
2314 sh_eth_tsu_purge_mcast(ndev);
2315 ecmr_bits &= ~ECMR_MCT;
2316 mcast_all = 1;
2317 }
2318
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002319 if (ndev->flags & IFF_PROMISC) {
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002320 sh_eth_tsu_purge_all(ndev);
2321 ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
2322 } else if (mdp->cd->tsu) {
2323 struct netdev_hw_addr *ha;
2324 netdev_for_each_mc_addr(ha, ndev) {
2325 if (mcast_all && is_multicast_ether_addr(ha->addr))
2326 continue;
2327
2328 if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
2329 if (!mcast_all) {
2330 sh_eth_tsu_purge_mcast(ndev);
2331 ecmr_bits &= ~ECMR_MCT;
2332 mcast_all = 1;
2333 }
2334 }
2335 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002336 } else {
2337 /* Normal, unicast/broadcast-only mode. */
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002338 ecmr_bits = (ecmr_bits & ~ECMR_PRM) | ECMR_MCT;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002339 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002340
2341 /* update the ethernet mode */
2342 sh_eth_write(ndev, ecmr_bits, ECMR);
2343
2344 spin_unlock_irqrestore(&mdp->lock, flags);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002345}
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002346
2347static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
2348{
2349 if (!mdp->port)
2350 return TSU_VTAG0;
2351 else
2352 return TSU_VTAG1;
2353}
2354
2355static int sh_eth_vlan_rx_add_vid(struct net_device *ndev, u16 vid)
2356{
2357 struct sh_eth_private *mdp = netdev_priv(ndev);
2358 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2359
2360 if (unlikely(!mdp->cd->tsu))
2361 return -EPERM;
2362
2363 /* No filtering if vid = 0 */
2364 if (!vid)
2365 return 0;
2366
2367 mdp->vlan_num_ids++;
2368
2369 /*
2370 * The controller has one VLAN tag HW filter. So, if the filter is
2371 * already enabled, the driver disables it and the filte
2372 */
2373 if (mdp->vlan_num_ids > 1) {
2374 /* disable VLAN filter */
2375 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2376 return 0;
2377 }
2378
2379 sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
2380 vtag_reg_index);
2381
2382 return 0;
2383}
2384
2385static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev, u16 vid)
2386{
2387 struct sh_eth_private *mdp = netdev_priv(ndev);
2388 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2389
2390 if (unlikely(!mdp->cd->tsu))
2391 return -EPERM;
2392
2393 /* No filtering if vid = 0 */
2394 if (!vid)
2395 return 0;
2396
2397 mdp->vlan_num_ids--;
2398 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2399
2400 return 0;
2401}
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00002402#endif /* SH_ETH_HAS_TSU */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002403
2404/* SuperH's TSU register init function */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002405static void sh_eth_tsu_init(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002406{
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002407 sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
2408 sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
2409 sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
2410 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
2411 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
2412 sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
2413 sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
2414 sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
2415 sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
2416 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00002417 if (sh_eth_is_gether(mdp)) {
2418 sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
2419 sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
2420 } else {
2421 sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
2422 sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
2423 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002424 sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
2425 sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
2426 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2427 sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
2428 sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
2429 sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
2430 sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002431}
2432
2433/* MDIO bus release function */
2434static int sh_mdio_release(struct net_device *ndev)
2435{
2436 struct mii_bus *bus = dev_get_drvdata(&ndev->dev);
2437
2438 /* unregister mdio bus */
2439 mdiobus_unregister(bus);
2440
2441 /* remove mdio bus info from net_device */
2442 dev_set_drvdata(&ndev->dev, NULL);
2443
2444 /* free bitbang info */
2445 free_mdio_bitbang(bus);
2446
2447 return 0;
2448}
2449
2450/* MDIO bus init function */
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002451static int sh_mdio_init(struct net_device *ndev, int id,
2452 struct sh_eth_plat_data *pd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002453{
2454 int ret, i;
2455 struct bb_info *bitbang;
2456 struct sh_eth_private *mdp = netdev_priv(ndev);
2457
2458 /* create bit control struct for PHY */
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002459 bitbang = devm_kzalloc(&ndev->dev, sizeof(struct bb_info),
2460 GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002461 if (!bitbang) {
2462 ret = -ENOMEM;
2463 goto out;
2464 }
2465
2466 /* bitbang init */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00002467 bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002468 bitbang->set_gate = pd->set_mdio_gate;
Sergei Shtylyovdfed5e72013-03-21 10:37:54 +00002469 bitbang->mdi_msk = PIR_MDI;
2470 bitbang->mdo_msk = PIR_MDO;
2471 bitbang->mmd_msk = PIR_MMD;
2472 bitbang->mdc_msk = PIR_MDC;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002473 bitbang->ctrl.ops = &bb_ops;
2474
Stefan Weilc2e07b32010-08-03 19:44:52 +02002475 /* MII controller setting */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002476 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
2477 if (!mdp->mii_bus) {
2478 ret = -ENOMEM;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002479 goto out;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002480 }
2481
2482 /* Hook up MII support for ethtool */
2483 mdp->mii_bus->name = "sh_mii";
Lennert Buytenhek18ee49d2008-10-01 15:41:33 +00002484 mdp->mii_bus->parent = &ndev->dev;
Florian Fainelli5278fb52012-01-09 23:59:17 +00002485 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
Nobuhiro Iwamatsu34aa6f12012-01-16 16:50:16 +00002486 mdp->pdev->name, id);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002487
2488 /* PHY IRQ */
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002489 mdp->mii_bus->irq = devm_kzalloc(&ndev->dev,
2490 sizeof(int) * PHY_MAX_ADDR,
2491 GFP_KERNEL);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002492 if (!mdp->mii_bus->irq) {
2493 ret = -ENOMEM;
2494 goto out_free_bus;
2495 }
2496
2497 for (i = 0; i < PHY_MAX_ADDR; i++)
2498 mdp->mii_bus->irq[i] = PHY_POLL;
2499
YOSHIFUJI Hideaki / 吉藤英明8f6352f2012-11-02 04:45:07 +00002500 /* register mdio bus */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002501 ret = mdiobus_register(mdp->mii_bus);
2502 if (ret)
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002503 goto out_free_bus;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002504
2505 dev_set_drvdata(&ndev->dev, mdp->mii_bus);
2506
2507 return 0;
2508
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002509out_free_bus:
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07002510 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002511
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002512out:
2513 return ret;
2514}
2515
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002516static const u16 *sh_eth_get_register_offset(int register_type)
2517{
2518 const u16 *reg_offset = NULL;
2519
2520 switch (register_type) {
2521 case SH_ETH_REG_GIGABIT:
2522 reg_offset = sh_eth_offset_gigabit;
2523 break;
2524 case SH_ETH_REG_FAST_SH4:
2525 reg_offset = sh_eth_offset_fast_sh4;
2526 break;
2527 case SH_ETH_REG_FAST_SH3_SH2:
2528 reg_offset = sh_eth_offset_fast_sh3_sh2;
2529 break;
2530 default:
Nobuhiro Iwamatsu14c33262013-03-20 22:46:55 +00002531 pr_err("Unknown register type (%d)\n", register_type);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002532 break;
2533 }
2534
2535 return reg_offset;
2536}
2537
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002538static const struct net_device_ops sh_eth_netdev_ops = {
2539 .ndo_open = sh_eth_open,
2540 .ndo_stop = sh_eth_close,
2541 .ndo_start_xmit = sh_eth_start_xmit,
2542 .ndo_get_stats = sh_eth_get_stats,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002543#if defined(SH_ETH_HAS_TSU)
Jiri Pirkoafc4b132011-08-16 06:29:01 +00002544 .ndo_set_rx_mode = sh_eth_set_multicast_list,
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002545 .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
2546 .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002547#endif
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002548 .ndo_tx_timeout = sh_eth_tx_timeout,
2549 .ndo_do_ioctl = sh_eth_do_ioctl,
2550 .ndo_validate_addr = eth_validate_addr,
2551 .ndo_set_mac_address = eth_mac_addr,
2552 .ndo_change_mtu = eth_change_mtu,
2553};
2554
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002555static int sh_eth_drv_probe(struct platform_device *pdev)
2556{
Kuninori Morimoto9c386572010-08-19 00:39:45 -07002557 int ret, devno = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002558 struct resource *res;
2559 struct net_device *ndev = NULL;
Kuninori Morimotoec0d7552011-06-23 16:02:38 +00002560 struct sh_eth_private *mdp = NULL;
Sergei Shtylyov564044b2013-03-21 10:39:22 +00002561 struct sh_eth_plat_data *pd = pdev->dev.platform_data;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002562
2563 /* get base addr */
2564 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2565 if (unlikely(res == NULL)) {
2566 dev_err(&pdev->dev, "invalid resource\n");
2567 ret = -EINVAL;
2568 goto out;
2569 }
2570
2571 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
2572 if (!ndev) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002573 ret = -ENOMEM;
2574 goto out;
2575 }
2576
2577 /* The sh Ether-specific entries in the device structure. */
2578 ndev->base_addr = res->start;
2579 devno = pdev->id;
2580 if (devno < 0)
2581 devno = 0;
2582
2583 ndev->dma = -1;
roel kluincc3c0802008-09-10 19:22:44 +02002584 ret = platform_get_irq(pdev, 0);
2585 if (ret < 0) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002586 ret = -ENODEV;
2587 goto out_release;
2588 }
roel kluincc3c0802008-09-10 19:22:44 +02002589 ndev->irq = ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002590
2591 SET_NETDEV_DEV(ndev, &pdev->dev);
2592
2593 /* Fill in the fields of the device structure with ethernet values. */
2594 ether_setup(ndev);
2595
2596 mdp = netdev_priv(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002597 mdp->num_tx_ring = TX_RING_SIZE;
2598 mdp->num_rx_ring = RX_RING_SIZE;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002599 mdp->addr = devm_ioremap_resource(&pdev->dev, res);
2600 if (IS_ERR(mdp->addr)) {
2601 ret = PTR_ERR(mdp->addr);
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00002602 goto out_release;
2603 }
2604
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002605 spin_lock_init(&mdp->lock);
Magnus Dammbcd51492009-10-09 00:20:04 +00002606 mdp->pdev = pdev;
2607 pm_runtime_enable(&pdev->dev);
2608 pm_runtime_resume(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002609
2610 /* get PHY ID */
Yoshinori Sato71557a32008-08-06 19:49:00 -04002611 mdp->phy_id = pd->phy;
Yoshihiro Shimodae47c9052011-03-07 21:59:45 +00002612 mdp->phy_interface = pd->phy_interface;
Yoshinori Sato71557a32008-08-06 19:49:00 -04002613 /* EDMAC endian */
2614 mdp->edmac_endian = pd->edmac_endian;
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00002615 mdp->no_ether_link = pd->no_ether_link;
2616 mdp->ether_link_active_low = pd->ether_link_active_low;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002617 mdp->reg_offset = sh_eth_get_register_offset(pd->register_type);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002618
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002619 /* set cpu data */
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +00002620#if defined(SH_ETH_HAS_BOTH_MODULES)
2621 mdp->cd = sh_eth_get_cpu_data(mdp);
2622#else
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002623 mdp->cd = &sh_eth_my_cpu_data;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +00002624#endif
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002625 sh_eth_set_default_cpu_data(mdp->cd);
2626
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002627 /* set function */
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00002628 ndev->netdev_ops = &sh_eth_netdev_ops;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002629 SET_ETHTOOL_OPS(ndev, &sh_eth_ethtool_ops);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002630 ndev->watchdog_timeo = TX_TIMEOUT;
2631
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002632 /* debug message level */
2633 mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002634
2635 /* read and set MAC address */
Magnus Damm748031f2009-10-09 00:17:14 +00002636 read_mac_address(ndev, pd->mac_addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002637
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00002638 /* ioremap the TSU registers */
2639 if (mdp->cd->tsu) {
2640 struct resource *rtsu;
2641 rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
2642 if (!rtsu) {
2643 dev_err(&pdev->dev, "Not found TSU resource\n");
Peter Senna Tschudin043c4782012-10-05 12:40:52 +00002644 ret = -ENODEV;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00002645 goto out_release;
2646 }
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00002647 mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
2648 if (IS_ERR(mdp->tsu_addr)) {
2649 ret = PTR_ERR(mdp->tsu_addr);
Sergei Shtylyovfc0c0902013-03-19 13:41:32 +00002650 goto out_release;
2651 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002652 mdp->port = devno % 2;
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002653 ndev->features = NETIF_F_HW_VLAN_FILTER;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00002654 }
2655
Yoshihiro Shimoda150647f2012-02-15 17:54:56 +00002656 /* initialize first or needed device */
2657 if (!devno || pd->needs_init) {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002658 if (mdp->cd->chip_reset)
2659 mdp->cd->chip_reset(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002660
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00002661 if (mdp->cd->tsu) {
2662 /* TSU init (Init only)*/
2663 sh_eth_tsu_init(mdp);
2664 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002665 }
2666
2667 /* network device register */
2668 ret = register_netdev(ndev);
2669 if (ret)
2670 goto out_release;
2671
2672 /* mdio bus init */
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002673 ret = sh_mdio_init(ndev, pdev->id, pd);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002674 if (ret)
2675 goto out_unregister;
2676
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002677 /* print device information */
H Hartley Sweeten6cd9b492009-12-29 20:10:35 -08002678 pr_info("Base address at 0x%x, %pM, IRQ %d.\n",
2679 (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002680
2681 platform_set_drvdata(pdev, ndev);
2682
2683 return ret;
2684
2685out_unregister:
2686 unregister_netdev(ndev);
2687
2688out_release:
2689 /* net_dev free */
2690 if (ndev)
2691 free_netdev(ndev);
2692
2693out:
2694 return ret;
2695}
2696
2697static int sh_eth_drv_remove(struct platform_device *pdev)
2698{
2699 struct net_device *ndev = platform_get_drvdata(pdev);
2700
2701 sh_mdio_release(ndev);
2702 unregister_netdev(ndev);
Magnus Dammbcd51492009-10-09 00:20:04 +00002703 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002704 free_netdev(ndev);
2705 platform_set_drvdata(pdev, NULL);
2706
2707 return 0;
2708}
2709
Magnus Dammbcd51492009-10-09 00:20:04 +00002710static int sh_eth_runtime_nop(struct device *dev)
2711{
2712 /*
2713 * Runtime PM callback shared between ->runtime_suspend()
2714 * and ->runtime_resume(). Simply returns success.
2715 *
2716 * This driver re-initializes all registers after
2717 * pm_runtime_get_sync() anyway so there is no need
2718 * to save and restore registers here.
2719 */
2720 return 0;
2721}
2722
2723static struct dev_pm_ops sh_eth_dev_pm_ops = {
2724 .runtime_suspend = sh_eth_runtime_nop,
2725 .runtime_resume = sh_eth_runtime_nop,
2726};
2727
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002728static struct platform_driver sh_eth_driver = {
2729 .probe = sh_eth_drv_probe,
2730 .remove = sh_eth_drv_remove,
2731 .driver = {
2732 .name = CARDNAME,
Magnus Dammbcd51492009-10-09 00:20:04 +00002733 .pm = &sh_eth_dev_pm_ops,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002734 },
2735};
2736
Axel Lindb62f682011-11-27 16:44:17 +00002737module_platform_driver(sh_eth_driver);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002738
2739MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
2740MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
2741MODULE_LICENSE("GPL v2");