blob: 53bfa56ca47aa261351af9a0000d802bf322e6f1 [file] [log] [blame]
Boris Brezillon1a396782015-01-06 11:13:28 +01001/*
2 * Copyright (C) 2014 Traphandler
3 * Copyright (C) 2014 Free Electrons
4 *
5 * Author: Jean-Jacques Hiblot <jjhiblot@traphandler.com>
6 * Author: Boris BREZILLON <boris.brezillon@free-electrons.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License version 2 as published by
10 * the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
21#include <linux/clk.h>
22#include <linux/pm.h>
23#include <linux/pm_runtime.h>
Sylvain Rochet16e60042015-02-22 18:51:04 +010024#include <linux/pinctrl/consumer.h>
Boris Brezillon1a396782015-01-06 11:13:28 +010025
26#include <drm/drm_crtc.h>
27#include <drm/drm_crtc_helper.h>
28#include <drm/drmP.h>
29
30#include <video/videomode.h>
31
32#include "atmel_hlcdc_dc.h"
33
34/**
Boris Brezillonaca63b72016-01-06 11:14:15 +010035 * Atmel HLCDC CRTC state structure
36 *
37 * @base: base CRTC state
38 * @output_mode: RGBXXX output mode
39 */
40struct atmel_hlcdc_crtc_state {
41 struct drm_crtc_state base;
42 unsigned int output_mode;
43};
44
45static inline struct atmel_hlcdc_crtc_state *
46drm_crtc_state_to_atmel_hlcdc_crtc_state(struct drm_crtc_state *state)
47{
48 return container_of(state, struct atmel_hlcdc_crtc_state, base);
49}
50
51/**
Boris Brezillon1a396782015-01-06 11:13:28 +010052 * Atmel HLCDC CRTC structure
53 *
54 * @base: base DRM CRTC structure
55 * @hlcdc: pointer to the atmel_hlcdc structure provided by the MFD device
56 * @event: pointer to the current page flip event
57 * @id: CRTC id (returned by drm_crtc_index)
Boris Brezillon1a396782015-01-06 11:13:28 +010058 */
59struct atmel_hlcdc_crtc {
60 struct drm_crtc base;
61 struct atmel_hlcdc_dc *dc;
62 struct drm_pending_vblank_event *event;
63 int id;
Boris Brezillon1a396782015-01-06 11:13:28 +010064};
65
66static inline struct atmel_hlcdc_crtc *
67drm_crtc_to_atmel_hlcdc_crtc(struct drm_crtc *crtc)
68{
69 return container_of(crtc, struct atmel_hlcdc_crtc, base);
70}
71
Boris Brezillon2389fc12015-02-05 16:32:33 +010072static void atmel_hlcdc_crtc_mode_set_nofb(struct drm_crtc *c)
Boris Brezillon1a396782015-01-06 11:13:28 +010073{
74 struct atmel_hlcdc_crtc *crtc = drm_crtc_to_atmel_hlcdc_crtc(c);
75 struct regmap *regmap = crtc->dc->hlcdc->regmap;
Boris Brezillon2389fc12015-02-05 16:32:33 +010076 struct drm_display_mode *adj = &c->state->adjusted_mode;
Boris Brezillonaca63b72016-01-06 11:14:15 +010077 struct atmel_hlcdc_crtc_state *state;
Boris Brezillon1a396782015-01-06 11:13:28 +010078 unsigned long mode_rate;
79 struct videomode vm;
80 unsigned long prate;
81 unsigned int cfg;
82 int div;
83
Boris Brezillon1a396782015-01-06 11:13:28 +010084 vm.vfront_porch = adj->crtc_vsync_start - adj->crtc_vdisplay;
85 vm.vback_porch = adj->crtc_vtotal - adj->crtc_vsync_end;
86 vm.vsync_len = adj->crtc_vsync_end - adj->crtc_vsync_start;
87 vm.hfront_porch = adj->crtc_hsync_start - adj->crtc_hdisplay;
88 vm.hback_porch = adj->crtc_htotal - adj->crtc_hsync_end;
89 vm.hsync_len = adj->crtc_hsync_end - adj->crtc_hsync_start;
90
91 regmap_write(regmap, ATMEL_HLCDC_CFG(1),
92 (vm.hsync_len - 1) | ((vm.vsync_len - 1) << 16));
93
94 regmap_write(regmap, ATMEL_HLCDC_CFG(2),
95 (vm.vfront_porch - 1) | (vm.vback_porch << 16));
96
97 regmap_write(regmap, ATMEL_HLCDC_CFG(3),
98 (vm.hfront_porch - 1) | ((vm.hback_porch - 1) << 16));
99
100 regmap_write(regmap, ATMEL_HLCDC_CFG(4),
101 (adj->crtc_hdisplay - 1) |
102 ((adj->crtc_vdisplay - 1) << 16));
103
Nicolas Ferre0bb59cb2015-02-25 18:44:51 +0100104 cfg = 0;
Boris Brezillon1a396782015-01-06 11:13:28 +0100105
106 prate = clk_get_rate(crtc->dc->hlcdc->sys_clk);
Boris Brezillon2389fc12015-02-05 16:32:33 +0100107 mode_rate = adj->crtc_clock * 1000;
Boris Brezillon1a396782015-01-06 11:13:28 +0100108 if ((prate / 2) < mode_rate) {
109 prate *= 2;
110 cfg |= ATMEL_HLCDC_CLKSEL;
111 }
112
113 div = DIV_ROUND_UP(prate, mode_rate);
114 if (div < 2)
115 div = 2;
116
117 cfg |= ATMEL_HLCDC_CLKDIV(div);
118
119 regmap_update_bits(regmap, ATMEL_HLCDC_CFG(0),
120 ATMEL_HLCDC_CLKSEL | ATMEL_HLCDC_CLKDIV_MASK |
121 ATMEL_HLCDC_CLKPOL, cfg);
122
123 cfg = 0;
124
Boris Brezillon2389fc12015-02-05 16:32:33 +0100125 if (adj->flags & DRM_MODE_FLAG_NVSYNC)
Boris Brezillon1a396782015-01-06 11:13:28 +0100126 cfg |= ATMEL_HLCDC_VSPOL;
127
Boris Brezillon2389fc12015-02-05 16:32:33 +0100128 if (adj->flags & DRM_MODE_FLAG_NHSYNC)
Boris Brezillon1a396782015-01-06 11:13:28 +0100129 cfg |= ATMEL_HLCDC_HSPOL;
130
Boris Brezillonaca63b72016-01-06 11:14:15 +0100131 state = drm_crtc_state_to_atmel_hlcdc_crtc_state(c->state);
132 cfg |= state->output_mode << 8;
133
Boris Brezillon1a396782015-01-06 11:13:28 +0100134 regmap_update_bits(regmap, ATMEL_HLCDC_CFG(5),
135 ATMEL_HLCDC_HSPOL | ATMEL_HLCDC_VSPOL |
136 ATMEL_HLCDC_VSPDLYS | ATMEL_HLCDC_VSPDLYE |
137 ATMEL_HLCDC_DISPPOL | ATMEL_HLCDC_DISPDLY |
138 ATMEL_HLCDC_VSPSU | ATMEL_HLCDC_VSPHO |
Boris Brezillonaca63b72016-01-06 11:14:15 +0100139 ATMEL_HLCDC_GUARDTIME_MASK | ATMEL_HLCDC_MODE_MASK,
Boris Brezillon1a396782015-01-06 11:13:28 +0100140 cfg);
Boris Brezillon1a396782015-01-06 11:13:28 +0100141}
142
Boris Brezillon5ac44c82016-01-05 18:27:49 +0100143static bool atmel_hlcdc_crtc_mode_fixup(struct drm_crtc *c,
144 const struct drm_display_mode *mode,
145 struct drm_display_mode *adjusted_mode)
146{
147 struct atmel_hlcdc_crtc *crtc = drm_crtc_to_atmel_hlcdc_crtc(c);
148
149 return atmel_hlcdc_dc_mode_valid(crtc->dc, adjusted_mode) == MODE_OK;
150}
151
Boris Brezillon2389fc12015-02-05 16:32:33 +0100152static void atmel_hlcdc_crtc_disable(struct drm_crtc *c)
Boris Brezillon1a396782015-01-06 11:13:28 +0100153{
Boris Brezillon2389fc12015-02-05 16:32:33 +0100154 struct drm_device *dev = c->dev;
155 struct atmel_hlcdc_crtc *crtc = drm_crtc_to_atmel_hlcdc_crtc(c);
156 struct regmap *regmap = crtc->dc->hlcdc->regmap;
157 unsigned int status;
Boris Brezillon1a396782015-01-06 11:13:28 +0100158
Boris Brezillon2389fc12015-02-05 16:32:33 +0100159 drm_crtc_vblank_off(c);
Boris Brezillon1a396782015-01-06 11:13:28 +0100160
Boris Brezillon2389fc12015-02-05 16:32:33 +0100161 pm_runtime_get_sync(dev->dev);
162
163 regmap_write(regmap, ATMEL_HLCDC_DIS, ATMEL_HLCDC_DISP);
164 while (!regmap_read(regmap, ATMEL_HLCDC_SR, &status) &&
165 (status & ATMEL_HLCDC_DISP))
166 cpu_relax();
167
168 regmap_write(regmap, ATMEL_HLCDC_DIS, ATMEL_HLCDC_SYNC);
169 while (!regmap_read(regmap, ATMEL_HLCDC_SR, &status) &&
170 (status & ATMEL_HLCDC_SYNC))
171 cpu_relax();
172
173 regmap_write(regmap, ATMEL_HLCDC_DIS, ATMEL_HLCDC_PIXEL_CLK);
174 while (!regmap_read(regmap, ATMEL_HLCDC_SR, &status) &&
175 (status & ATMEL_HLCDC_PIXEL_CLK))
176 cpu_relax();
177
178 clk_disable_unprepare(crtc->dc->hlcdc->sys_clk);
Sylvain Rochet16e60042015-02-22 18:51:04 +0100179 pinctrl_pm_select_sleep_state(dev->dev);
Boris Brezillon2389fc12015-02-05 16:32:33 +0100180
181 pm_runtime_allow(dev->dev);
182
183 pm_runtime_put_sync(dev->dev);
Boris Brezillon2389fc12015-02-05 16:32:33 +0100184}
185
186static void atmel_hlcdc_crtc_enable(struct drm_crtc *c)
187{
188 struct drm_device *dev = c->dev;
189 struct atmel_hlcdc_crtc *crtc = drm_crtc_to_atmel_hlcdc_crtc(c);
190 struct regmap *regmap = crtc->dc->hlcdc->regmap;
191 unsigned int status;
192
Boris Brezillon2389fc12015-02-05 16:32:33 +0100193 pm_runtime_get_sync(dev->dev);
194
195 pm_runtime_forbid(dev->dev);
196
Sylvain Rochet16e60042015-02-22 18:51:04 +0100197 pinctrl_pm_select_default_state(dev->dev);
Boris Brezillon2389fc12015-02-05 16:32:33 +0100198 clk_prepare_enable(crtc->dc->hlcdc->sys_clk);
199
200 regmap_write(regmap, ATMEL_HLCDC_EN, ATMEL_HLCDC_PIXEL_CLK);
201 while (!regmap_read(regmap, ATMEL_HLCDC_SR, &status) &&
202 !(status & ATMEL_HLCDC_PIXEL_CLK))
203 cpu_relax();
204
205
206 regmap_write(regmap, ATMEL_HLCDC_EN, ATMEL_HLCDC_SYNC);
207 while (!regmap_read(regmap, ATMEL_HLCDC_SR, &status) &&
208 !(status & ATMEL_HLCDC_SYNC))
209 cpu_relax();
210
211 regmap_write(regmap, ATMEL_HLCDC_EN, ATMEL_HLCDC_DISP);
212 while (!regmap_read(regmap, ATMEL_HLCDC_SR, &status) &&
213 !(status & ATMEL_HLCDC_DISP))
214 cpu_relax();
215
216 pm_runtime_put_sync(dev->dev);
217
218 drm_crtc_vblank_on(c);
Sylvain Rochetf026eb62015-03-12 19:47:19 +0100219}
220
Boris Brezillonaca63b72016-01-06 11:14:15 +0100221#define ATMEL_HLCDC_RGB444_OUTPUT BIT(0)
222#define ATMEL_HLCDC_RGB565_OUTPUT BIT(1)
223#define ATMEL_HLCDC_RGB666_OUTPUT BIT(2)
224#define ATMEL_HLCDC_RGB888_OUTPUT BIT(3)
225#define ATMEL_HLCDC_OUTPUT_MODE_MASK GENMASK(3, 0)
226
227static int atmel_hlcdc_crtc_select_output_mode(struct drm_crtc_state *state)
228{
229 unsigned int output_fmts = ATMEL_HLCDC_OUTPUT_MODE_MASK;
230 struct atmel_hlcdc_crtc_state *hstate;
231 struct drm_connector_state *cstate;
232 struct drm_connector *connector;
233 struct atmel_hlcdc_crtc *crtc;
234 int i;
235
236 crtc = drm_crtc_to_atmel_hlcdc_crtc(state->crtc);
237
238 for_each_connector_in_state(state->state, connector, cstate, i) {
239 struct drm_display_info *info = &connector->display_info;
240 unsigned int supported_fmts = 0;
241 int j;
242
243 if (!cstate->crtc)
244 continue;
245
246 for (j = 0; j < info->num_bus_formats; j++) {
247 switch (info->bus_formats[j]) {
248 case MEDIA_BUS_FMT_RGB444_1X12:
249 supported_fmts |= ATMEL_HLCDC_RGB444_OUTPUT;
250 break;
251 case MEDIA_BUS_FMT_RGB565_1X16:
252 supported_fmts |= ATMEL_HLCDC_RGB565_OUTPUT;
253 break;
254 case MEDIA_BUS_FMT_RGB666_1X18:
255 supported_fmts |= ATMEL_HLCDC_RGB666_OUTPUT;
256 break;
257 case MEDIA_BUS_FMT_RGB888_1X24:
258 supported_fmts |= ATMEL_HLCDC_RGB888_OUTPUT;
259 break;
260 default:
261 break;
262 }
263 }
264
265 if (crtc->dc->desc->conflicting_output_formats)
266 output_fmts &= supported_fmts;
267 else
268 output_fmts |= supported_fmts;
269 }
270
271 if (!output_fmts)
272 return -EINVAL;
273
274 hstate = drm_crtc_state_to_atmel_hlcdc_crtc_state(state);
275 hstate->output_mode = fls(output_fmts) - 1;
276
277 return 0;
278}
279
Boris Brezillon2389fc12015-02-05 16:32:33 +0100280static int atmel_hlcdc_crtc_atomic_check(struct drm_crtc *c,
281 struct drm_crtc_state *s)
282{
Boris Brezillonaca63b72016-01-06 11:14:15 +0100283 int ret;
Boris Brezillon2389fc12015-02-05 16:32:33 +0100284
Boris Brezillonaca63b72016-01-06 11:14:15 +0100285 ret = atmel_hlcdc_crtc_select_output_mode(s);
286 if (ret)
287 return ret;
288
Boris Brezillonebab87a2016-03-15 18:01:08 +0100289 ret = atmel_hlcdc_plane_prepare_disc_area(s);
290 if (ret)
291 return ret;
292
293 return atmel_hlcdc_plane_prepare_ahb_routing(s);
Boris Brezillon2389fc12015-02-05 16:32:33 +0100294}
295
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200296static void atmel_hlcdc_crtc_atomic_begin(struct drm_crtc *c,
297 struct drm_crtc_state *old_s)
Boris Brezillon2389fc12015-02-05 16:32:33 +0100298{
299 struct atmel_hlcdc_crtc *crtc = drm_crtc_to_atmel_hlcdc_crtc(c);
300
301 if (c->state->event) {
302 c->state->event->pipe = drm_crtc_index(c);
303
304 WARN_ON(drm_crtc_vblank_get(c) != 0);
305
306 crtc->event = c->state->event;
307 c->state->event = NULL;
Boris Brezillon1a396782015-01-06 11:13:28 +0100308 }
309}
310
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200311static void atmel_hlcdc_crtc_atomic_flush(struct drm_crtc *crtc,
312 struct drm_crtc_state *old_s)
Boris Brezillon2389fc12015-02-05 16:32:33 +0100313{
314 /* TODO: write common plane control register if available */
315}
316
Boris Brezillon1a396782015-01-06 11:13:28 +0100317static const struct drm_crtc_helper_funcs lcdc_crtc_helper_funcs = {
Boris Brezillon5ac44c82016-01-05 18:27:49 +0100318 .mode_fixup = atmel_hlcdc_crtc_mode_fixup,
Boris Brezillon2389fc12015-02-05 16:32:33 +0100319 .mode_set = drm_helper_crtc_mode_set,
320 .mode_set_nofb = atmel_hlcdc_crtc_mode_set_nofb,
321 .mode_set_base = drm_helper_crtc_mode_set_base,
Boris Brezillon1a396782015-01-06 11:13:28 +0100322 .disable = atmel_hlcdc_crtc_disable,
Boris Brezillon2389fc12015-02-05 16:32:33 +0100323 .enable = atmel_hlcdc_crtc_enable,
324 .atomic_check = atmel_hlcdc_crtc_atomic_check,
325 .atomic_begin = atmel_hlcdc_crtc_atomic_begin,
326 .atomic_flush = atmel_hlcdc_crtc_atomic_flush,
Boris Brezillon1a396782015-01-06 11:13:28 +0100327};
328
329static void atmel_hlcdc_crtc_destroy(struct drm_crtc *c)
330{
331 struct atmel_hlcdc_crtc *crtc = drm_crtc_to_atmel_hlcdc_crtc(c);
332
333 drm_crtc_cleanup(c);
334 kfree(crtc);
335}
336
Boris Brezillon1a396782015-01-06 11:13:28 +0100337static void atmel_hlcdc_crtc_finish_page_flip(struct atmel_hlcdc_crtc *crtc)
338{
339 struct drm_device *dev = crtc->base.dev;
340 unsigned long flags;
341
342 spin_lock_irqsave(&dev->event_lock, flags);
343 if (crtc->event) {
Gustavo Padovan81767312016-06-06 11:41:34 -0300344 drm_crtc_send_vblank_event(&crtc->base, crtc->event);
Gustavo Padovan23a25ed2016-06-06 11:41:41 -0300345 drm_crtc_vblank_put(&crtc->base);
Boris Brezillon1a396782015-01-06 11:13:28 +0100346 crtc->event = NULL;
347 }
348 spin_unlock_irqrestore(&dev->event_lock, flags);
349}
350
351void atmel_hlcdc_crtc_irq(struct drm_crtc *c)
352{
Gustavo Padovan548ebe12016-07-04 21:04:49 -0300353 drm_crtc_handle_vblank(c);
Boris Brezillon1a396782015-01-06 11:13:28 +0100354 atmel_hlcdc_crtc_finish_page_flip(drm_crtc_to_atmel_hlcdc_crtc(c));
355}
356
Thierry Reding1ba7db02016-07-11 12:19:40 +0200357static void atmel_hlcdc_crtc_reset(struct drm_crtc *crtc)
Boris Brezillonaca63b72016-01-06 11:14:15 +0100358{
359 struct atmel_hlcdc_crtc_state *state;
360
Boris Brezillonaca63b72016-01-06 11:14:15 +0100361 if (crtc->state) {
Boris Brezillonc2e4c992016-04-22 21:28:32 +0200362 __drm_atomic_helper_crtc_destroy_state(crtc->state);
Boris Brezillonaca63b72016-01-06 11:14:15 +0100363 state = drm_crtc_state_to_atmel_hlcdc_crtc_state(crtc->state);
364 kfree(state);
Boris Brezillonc2e4c992016-04-22 21:28:32 +0200365 crtc->state = NULL;
Boris Brezillonaca63b72016-01-06 11:14:15 +0100366 }
367
368 state = kzalloc(sizeof(*state), GFP_KERNEL);
369 if (state) {
370 crtc->state = &state->base;
371 crtc->state->crtc = crtc;
372 }
373}
374
375static struct drm_crtc_state *
376atmel_hlcdc_crtc_duplicate_state(struct drm_crtc *crtc)
377{
378 struct atmel_hlcdc_crtc_state *state, *cur;
379
380 if (WARN_ON(!crtc->state))
381 return NULL;
382
383 state = kmalloc(sizeof(*state), GFP_KERNEL);
Dan Carpenter58a2ab32016-04-25 12:04:54 +0300384 if (!state)
385 return NULL;
386 __drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);
Boris Brezillonaca63b72016-01-06 11:14:15 +0100387
388 cur = drm_crtc_state_to_atmel_hlcdc_crtc_state(crtc->state);
389 state->output_mode = cur->output_mode;
390
391 return &state->base;
392}
393
394static void atmel_hlcdc_crtc_destroy_state(struct drm_crtc *crtc,
395 struct drm_crtc_state *s)
396{
397 struct atmel_hlcdc_crtc_state *state;
398
399 state = drm_crtc_state_to_atmel_hlcdc_crtc_state(s);
Daniel Vetterec2dc6a2016-05-09 16:34:09 +0200400 __drm_atomic_helper_crtc_destroy_state(s);
Boris Brezillonaca63b72016-01-06 11:14:15 +0100401 kfree(state);
402}
403
Shawn Guo82308e22017-02-07 17:16:19 +0800404static int atmel_hlcdc_crtc_enable_vblank(struct drm_crtc *c)
405{
406 struct atmel_hlcdc_crtc *crtc = drm_crtc_to_atmel_hlcdc_crtc(c);
407 struct regmap *regmap = crtc->dc->hlcdc->regmap;
408
409 /* Enable SOF (Start Of Frame) interrupt for vblank counting */
410 regmap_write(regmap, ATMEL_HLCDC_IER, ATMEL_HLCDC_SOF);
411
412 return 0;
413}
414
415static void atmel_hlcdc_crtc_disable_vblank(struct drm_crtc *c)
416{
417 struct atmel_hlcdc_crtc *crtc = drm_crtc_to_atmel_hlcdc_crtc(c);
418 struct regmap *regmap = crtc->dc->hlcdc->regmap;
419
420 regmap_write(regmap, ATMEL_HLCDC_IDR, ATMEL_HLCDC_SOF);
421}
422
Boris Brezillon1a396782015-01-06 11:13:28 +0100423static const struct drm_crtc_funcs atmel_hlcdc_crtc_funcs = {
Boris Brezillon2389fc12015-02-05 16:32:33 +0100424 .page_flip = drm_atomic_helper_page_flip,
425 .set_config = drm_atomic_helper_set_config,
Boris Brezillon1a396782015-01-06 11:13:28 +0100426 .destroy = atmel_hlcdc_crtc_destroy,
Boris Brezillonaca63b72016-01-06 11:14:15 +0100427 .reset = atmel_hlcdc_crtc_reset,
428 .atomic_duplicate_state = atmel_hlcdc_crtc_duplicate_state,
429 .atomic_destroy_state = atmel_hlcdc_crtc_destroy_state,
Shawn Guo82308e22017-02-07 17:16:19 +0800430 .enable_vblank = atmel_hlcdc_crtc_enable_vblank,
431 .disable_vblank = atmel_hlcdc_crtc_disable_vblank,
Boris Brezillon1a396782015-01-06 11:13:28 +0100432};
433
434int atmel_hlcdc_crtc_create(struct drm_device *dev)
435{
Boris Brezillon9a45d332017-02-06 18:57:19 +0100436 struct atmel_hlcdc_plane *primary = NULL, *cursor = NULL;
Boris Brezillon1a396782015-01-06 11:13:28 +0100437 struct atmel_hlcdc_dc *dc = dev->dev_private;
Boris Brezillon1a396782015-01-06 11:13:28 +0100438 struct atmel_hlcdc_crtc *crtc;
439 int ret;
440 int i;
441
442 crtc = kzalloc(sizeof(*crtc), GFP_KERNEL);
443 if (!crtc)
444 return -ENOMEM;
445
Boris Brezillon1a396782015-01-06 11:13:28 +0100446 crtc->dc = dc;
447
Boris Brezillon9a45d332017-02-06 18:57:19 +0100448 for (i = 0; i < ATMEL_HLCDC_MAX_LAYERS; i++) {
449 if (!dc->layers[i])
450 continue;
451
452 switch (dc->layers[i]->desc->type) {
453 case ATMEL_HLCDC_BASE_LAYER:
454 primary = atmel_hlcdc_layer_to_plane(dc->layers[i]);
455 break;
456
457 case ATMEL_HLCDC_CURSOR_LAYER:
458 cursor = atmel_hlcdc_layer_to_plane(dc->layers[i]);
459 break;
460
461 default:
462 break;
463 }
464 }
465
466 ret = drm_crtc_init_with_planes(dev, &crtc->base, &primary->base,
467 &cursor->base, &atmel_hlcdc_crtc_funcs,
468 NULL);
Boris Brezillon1a396782015-01-06 11:13:28 +0100469 if (ret < 0)
470 goto fail;
471
472 crtc->id = drm_crtc_index(&crtc->base);
473
Boris Brezillon9a45d332017-02-06 18:57:19 +0100474 for (i = 0; i < ATMEL_HLCDC_MAX_LAYERS; i++) {
475 struct atmel_hlcdc_plane *overlay;
Boris Brezillon1a396782015-01-06 11:13:28 +0100476
Boris Brezillon9a45d332017-02-06 18:57:19 +0100477 if (dc->layers[i] &&
478 dc->layers[i]->desc->type == ATMEL_HLCDC_OVERLAY_LAYER) {
479 overlay = atmel_hlcdc_layer_to_plane(dc->layers[i]);
480 overlay->base.possible_crtcs = 1 << crtc->id;
481 }
482 }
Boris Brezillon1a396782015-01-06 11:13:28 +0100483
484 drm_crtc_helper_add(&crtc->base, &lcdc_crtc_helper_funcs);
Boris Brezillon8c4b4b02015-07-16 20:55:34 +0200485 drm_crtc_vblank_reset(&crtc->base);
Boris Brezillon1a396782015-01-06 11:13:28 +0100486
487 dc->crtc = &crtc->base;
488
489 return 0;
490
491fail:
492 atmel_hlcdc_crtc_destroy(&crtc->base);
493 return ret;
494}