blob: 8b2b92e00e9d9f963f07263650cb2aa355917971 [file] [log] [blame]
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001#ifndef _INTEL_RINGBUFFER_H_
2#define _INTEL_RINGBUFFER_H_
3
4struct intel_hw_status_page {
Daniel Vetter4225d0f2012-04-26 23:28:16 +02005 u32 *page_addr;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08006 unsigned int gfx_addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007 struct drm_i915_gem_object *obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08008};
9
Ben Widawskyb7287d82011-04-25 11:22:22 -070010#define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
11#define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080012
Ben Widawskyb7287d82011-04-25 11:22:22 -070013#define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
14#define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080015
Ben Widawskyb7287d82011-04-25 11:22:22 -070016#define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
17#define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080018
Ben Widawskyb7287d82011-04-25 11:22:22 -070019#define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
20#define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080021
Ben Widawskyb7287d82011-04-25 11:22:22 -070022#define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
23#define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
Daniel Vetter870e86d2010-08-02 16:29:44 +020024
Ben Widawskyb7287d82011-04-25 11:22:22 -070025#define I915_READ_NOPID(ring) I915_READ(RING_NOPID((ring)->mmio_base))
26#define I915_READ_SYNC_0(ring) I915_READ(RING_SYNC_0((ring)->mmio_base))
27#define I915_READ_SYNC_1(ring) I915_READ(RING_SYNC_1((ring)->mmio_base))
Chris Wilson1ec14ad2010-12-04 11:30:53 +000028
Zou Nan hai8187a2b2010-05-21 09:08:55 +080029struct intel_ring_buffer {
30 const char *name;
Chris Wilson92204342010-09-18 11:02:01 +010031 enum intel_ring_id {
Daniel Vetter96154f22011-12-14 13:57:00 +010032 RCS = 0x0,
33 VCS,
34 BCS,
Chris Wilson92204342010-09-18 11:02:01 +010035 } id;
Daniel Vetter96154f22011-12-14 13:57:00 +010036#define I915_NUM_RINGS 3
Daniel Vetter333e9fe2010-08-02 16:24:01 +020037 u32 mmio_base;
Chris Wilson311bd682011-01-13 19:06:50 +000038 void __iomem *virtual_start;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080039 struct drm_device *dev;
Chris Wilson05394f32010-11-08 19:18:58 +000040 struct drm_i915_gem_object *obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080041
Chris Wilson8c0a6bf2010-12-09 12:56:37 +000042 u32 head;
43 u32 tail;
Chris Wilson780f0ca2010-09-23 17:45:39 +010044 int space;
Chris Wilsonc2c347a92010-10-27 15:11:53 +010045 int size;
Chris Wilson55249ba2010-12-22 14:04:47 +000046 int effective_size;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080047 struct intel_hw_status_page status_page;
48
Chris Wilsona71d8d92012-02-15 11:25:36 +000049 /** We track the position of the requests in the ring buffer, and
50 * when each is retired we increment last_retired_head as the GPU
51 * must have finished processing the request and so we know we
52 * can advance the ringbuffer up to that position.
53 *
54 * last_retired_head is set to -1 after the value is consumed so
55 * we can detect new retirements.
56 */
57 u32 last_retired_head;
58
Chris Wilson7338aef2012-04-24 21:48:47 +010059 u32 irq_refcount; /* protected by dev_priv->irq_lock */
Daniel Vetter6a848cc2012-04-11 22:12:46 +020060 u32 irq_enable_mask; /* bitmask to enable ring interrupt */
Chris Wilsondb53a302011-02-03 11:57:46 +000061 u32 trace_irq_seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +000062 u32 sync_seqno[I915_NUM_RINGS-1];
Chris Wilsonb13c2b92010-12-13 16:54:50 +000063 bool __must_check (*irq_get)(struct intel_ring_buffer *ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +000064 void (*irq_put)(struct intel_ring_buffer *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +080065
Chris Wilson78501ea2010-10-27 12:18:21 +010066 int (*init)(struct intel_ring_buffer *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +080067
Chris Wilson78501ea2010-10-27 12:18:21 +010068 void (*write_tail)(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +010069 u32 value);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000070 int __must_check (*flush)(struct intel_ring_buffer *ring,
71 u32 invalidate_domains,
72 u32 flush_domains);
Chris Wilson3cce4692010-10-27 16:11:02 +010073 int (*add_request)(struct intel_ring_buffer *ring,
74 u32 *seqno);
Chris Wilson78501ea2010-10-27 12:18:21 +010075 u32 (*get_seqno)(struct intel_ring_buffer *ring);
76 int (*dispatch_execbuffer)(struct intel_ring_buffer *ring,
Chris Wilsonc4e7a412010-11-30 14:10:25 +000077 u32 offset, u32 length);
Zou Nan hai8d192152010-11-02 16:31:01 +080078 void (*cleanup)(struct intel_ring_buffer *ring);
Ben Widawskyc8c99b02011-09-14 20:32:47 -070079 int (*sync_to)(struct intel_ring_buffer *ring,
80 struct intel_ring_buffer *to,
81 u32 seqno);
Zou Nan hai8187a2b2010-05-21 09:08:55 +080082
Ben Widawskyc8c99b02011-09-14 20:32:47 -070083 u32 semaphore_register[3]; /*our mbox written by others */
84 u32 signal_mbox[2]; /* mboxes this ring signals to */
Zou Nan hai8187a2b2010-05-21 09:08:55 +080085 /**
86 * List of objects currently involved in rendering from the
87 * ringbuffer.
88 *
89 * Includes buffers having the contents of their GPU caches
90 * flushed, not necessarily primitives. last_rendering_seqno
91 * represents when the rendering involved will be completed.
92 *
93 * A reference is held on the buffer while on this list.
94 */
95 struct list_head active_list;
96
97 /**
98 * List of breadcrumbs associated with GPU requests currently
99 * outstanding.
100 */
101 struct list_head request_list;
102
Chris Wilsona56ba562010-09-28 10:07:56 +0100103 /**
104 * Do we have some not yet emitted requests outstanding?
105 */
Chris Wilson5d97eb62010-11-10 20:40:02 +0000106 u32 outstanding_lazy_request;
Daniel Vettercc889e02012-06-13 20:45:19 +0200107 bool gpu_caches_dirty;
Chris Wilsona56ba562010-09-28 10:07:56 +0100108
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800109 wait_queue_head_t irq_queue;
Zou Nan hai8d192152010-11-02 16:31:01 +0800110
Ben Widawsky12b02862012-06-04 14:42:50 -0700111 /**
112 * Do an explicit TLB flush before MI_SET_CONTEXT
113 */
114 bool itlb_before_ctx_switch;
Ben Widawsky40521052012-06-04 14:42:43 -0700115 struct i915_hw_context *default_context;
Ben Widawskye0556842012-06-04 14:42:46 -0700116 struct drm_i915_gem_object *last_context_obj;
Ben Widawsky40521052012-06-04 14:42:43 -0700117
Zou Nan hai8d192152010-11-02 16:31:01 +0800118 void *private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800119};
120
Chris Wilsonb4519512012-05-11 14:29:30 +0100121static inline bool
122intel_ring_initialized(struct intel_ring_buffer *ring)
123{
124 return ring->obj != NULL;
125}
126
Daniel Vetter96154f22011-12-14 13:57:00 +0100127static inline unsigned
128intel_ring_flag(struct intel_ring_buffer *ring)
129{
130 return 1 << ring->id;
131}
132
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800133static inline u32
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000134intel_ring_sync_index(struct intel_ring_buffer *ring,
135 struct intel_ring_buffer *other)
136{
137 int idx;
138
139 /*
140 * cs -> 0 = vcs, 1 = bcs
141 * vcs -> 0 = bcs, 1 = cs,
142 * bcs -> 0 = cs, 1 = vcs.
143 */
144
145 idx = (other - ring) - 1;
146 if (idx < 0)
147 idx += I915_NUM_RINGS;
148
149 return idx;
150}
151
152static inline u32
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800153intel_read_status_page(struct intel_ring_buffer *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +0100154 int reg)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800155{
Daniel Vetter4225d0f2012-04-26 23:28:16 +0200156 /* Ensure that the compiler doesn't optimize away the load. */
157 barrier();
158 return ring->status_page.page_addr[reg];
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800159}
160
Chris Wilson311bd682011-01-13 19:06:50 +0000161/**
162 * Reads a dword out of the status page, which is written to from the command
163 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
164 * MI_STORE_DATA_IMM.
165 *
166 * The following dwords have a reserved meaning:
167 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
168 * 0x04: ring 0 head pointer
169 * 0x05: ring 1 head pointer (915-class)
170 * 0x06: ring 2 head pointer (915-class)
171 * 0x10-0x1b: Context status DWords (GM45)
172 * 0x1f: Last written status offset. (GM45)
173 *
174 * The area from dword 0x20 to 0x3ff is available for driver usage.
175 */
Chris Wilson311bd682011-01-13 19:06:50 +0000176#define I915_GEM_HWS_INDEX 0x20
Chris Wilson311bd682011-01-13 19:06:50 +0000177
Chris Wilson78501ea2010-10-27 12:18:21 +0100178void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700179
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100180int __must_check intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700181static inline int intel_wait_ring_idle(struct intel_ring_buffer *ring)
182{
Chris Wilsona94919e2011-07-12 18:03:29 +0100183 return intel_wait_ring_buffer(ring, ring->size - 8);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700184}
185
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100186int __must_check intel_ring_begin(struct intel_ring_buffer *ring, int n);
Chris Wilsone898cd22010-08-04 15:18:14 +0100187
Chris Wilson78501ea2010-10-27 12:18:21 +0100188static inline void intel_ring_emit(struct intel_ring_buffer *ring,
189 u32 data)
Chris Wilsone898cd22010-08-04 15:18:14 +0100190{
Chris Wilson78501ea2010-10-27 12:18:21 +0100191 iowrite32(data, ring->virtual_start + ring->tail);
Chris Wilsone898cd22010-08-04 15:18:14 +0100192 ring->tail += 4;
193}
194
Chris Wilson78501ea2010-10-27 12:18:21 +0100195void intel_ring_advance(struct intel_ring_buffer *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800196
Chris Wilson78501ea2010-10-27 12:18:21 +0100197u32 intel_ring_get_seqno(struct intel_ring_buffer *ring);
Chris Wilsona7b97612012-07-20 12:41:08 +0100198int intel_ring_flush_all_caches(struct intel_ring_buffer *ring);
199int intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800200
Xiang, Haihao5c1143b2010-09-16 10:43:11 +0800201int intel_init_render_ring_buffer(struct drm_device *dev);
202int intel_init_bsd_ring_buffer(struct drm_device *dev);
Chris Wilson549f7362010-10-19 11:19:32 +0100203int intel_init_blt_ring_buffer(struct drm_device *dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800204
Chris Wilson78501ea2010-10-27 12:18:21 +0100205u32 intel_ring_get_active_head(struct intel_ring_buffer *ring);
206void intel_ring_setup_status_page(struct intel_ring_buffer *ring);
Daniel Vetter79f321b2010-09-24 21:20:10 +0200207
Chris Wilsona71d8d92012-02-15 11:25:36 +0000208static inline u32 intel_ring_get_tail(struct intel_ring_buffer *ring)
209{
210 return ring->tail;
211}
212
Chris Wilsondb53a302011-02-03 11:57:46 +0000213static inline void i915_trace_irq_get(struct intel_ring_buffer *ring, u32 seqno)
214{
215 if (ring->trace_irq_seqno == 0 && ring->irq_get(ring))
216 ring->trace_irq_seqno = seqno;
217}
218
Chris Wilsone8616b62011-01-20 09:57:11 +0000219/* DRI warts */
220int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size);
221
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800222#endif /* _INTEL_RINGBUFFER_H_ */