blob: 1fe2cd6cdca01506a5bc6cad29648d1c823768d2 [file] [log] [blame]
Ralf Baechle0004a9d2006-10-31 03:45:07 +00001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (c) 2006 Ralf Baechle (ralf@linux-mips.org)
7 */
Jakub Jelinek4732efb2005-09-06 15:16:25 -07008#ifndef _ASM_FUTEX_H
9#define _ASM_FUTEX_H
10
11#ifdef __KERNEL__
12
13#include <linux/futex.h>
Jeff Dike730f4122008-04-30 00:54:49 -070014#include <linux/uaccess.h>
Markos Chandrasa6813fe2013-12-04 09:58:36 +000015#include <asm/asm-eva.h>
Ralf Baechle0004a9d2006-10-31 03:45:07 +000016#include <asm/barrier.h>
Jakub Jelinek4732efb2005-09-06 15:16:25 -070017#include <asm/errno.h>
Ralf Baechle6ee1da92006-05-03 20:42:39 +010018#include <asm/war.h>
Jakub Jelinek4732efb2005-09-06 15:16:25 -070019
Ralf Baechleebfaeba2005-09-15 08:52:34 +000020#define __futex_atomic_op(insn, ret, oldval, uaddr, oparg) \
21{ \
Ralf Baechle6ee1da92006-05-03 20:42:39 +010022 if (cpu_has_llsc && R10000_LLSC_WAR) { \
23 __asm__ __volatile__( \
24 " .set push \n" \
25 " .set noat \n" \
26 " .set mips3 \n" \
Atsushi Nemoto0307e8d2006-06-11 23:25:43 +090027 "1: ll %1, %4 # __futex_atomic_op \n" \
Ralf Baechle6ee1da92006-05-03 20:42:39 +010028 " .set mips0 \n" \
29 " " insn " \n" \
30 " .set mips3 \n" \
Atsushi Nemoto0307e8d2006-06-11 23:25:43 +090031 "2: sc $1, %2 \n" \
Ralf Baechle6ee1da92006-05-03 20:42:39 +010032 " beqzl $1, 1b \n" \
Ralf Baechle17099b12007-07-14 13:24:05 +010033 __WEAK_LLSC_MB \
Ralf Baechle6ee1da92006-05-03 20:42:39 +010034 "3: \n" \
35 " .set pop \n" \
36 " .set mips0 \n" \
37 " .section .fixup,\"ax\" \n" \
Atsushi Nemoto0307e8d2006-06-11 23:25:43 +090038 "4: li %0, %6 \n" \
Ralf Baechle0f67e902007-11-20 10:44:18 +000039 " j 3b \n" \
Ralf Baechle6ee1da92006-05-03 20:42:39 +010040 " .previous \n" \
41 " .section __ex_table,\"a\" \n" \
42 " "__UA_ADDR "\t1b, 4b \n" \
43 " "__UA_ADDR "\t2b, 4b \n" \
44 " .previous \n" \
Atsushi Nemoto0307e8d2006-06-11 23:25:43 +090045 : "=r" (ret), "=&r" (oldval), "=R" (*uaddr) \
46 : "0" (0), "R" (*uaddr), "Jr" (oparg), "i" (-EFAULT) \
47 : "memory"); \
Ralf Baechle6ee1da92006-05-03 20:42:39 +010048 } else if (cpu_has_llsc) { \
49 __asm__ __volatile__( \
50 " .set push \n" \
51 " .set noat \n" \
52 " .set mips3 \n" \
Markos Chandrasa6813fe2013-12-04 09:58:36 +000053 "1: "user_ll("%1", "%4")" # __futex_atomic_op\n" \
Ralf Baechle6ee1da92006-05-03 20:42:39 +010054 " .set mips0 \n" \
55 " " insn " \n" \
56 " .set mips3 \n" \
Markos Chandrasa6813fe2013-12-04 09:58:36 +000057 "2: "user_sc("$1", "%2")" \n" \
Ralf Baechle6ee1da92006-05-03 20:42:39 +010058 " beqz $1, 1b \n" \
Ralf Baechle17099b12007-07-14 13:24:05 +010059 __WEAK_LLSC_MB \
Ralf Baechle6ee1da92006-05-03 20:42:39 +010060 "3: \n" \
61 " .set pop \n" \
62 " .set mips0 \n" \
63 " .section .fixup,\"ax\" \n" \
Atsushi Nemoto0307e8d2006-06-11 23:25:43 +090064 "4: li %0, %6 \n" \
Ralf Baechle0f67e902007-11-20 10:44:18 +000065 " j 3b \n" \
Ralf Baechle6ee1da92006-05-03 20:42:39 +010066 " .previous \n" \
67 " .section __ex_table,\"a\" \n" \
68 " "__UA_ADDR "\t1b, 4b \n" \
69 " "__UA_ADDR "\t2b, 4b \n" \
70 " .previous \n" \
Atsushi Nemoto0307e8d2006-06-11 23:25:43 +090071 : "=r" (ret), "=&r" (oldval), "=R" (*uaddr) \
72 : "0" (0), "R" (*uaddr), "Jr" (oparg), "i" (-EFAULT) \
73 : "memory"); \
Ralf Baechle6ee1da92006-05-03 20:42:39 +010074 } else \
75 ret = -ENOSYS; \
Ralf Baechleebfaeba2005-09-15 08:52:34 +000076}
77
Jakub Jelinek4732efb2005-09-06 15:16:25 -070078static inline int
Michel Lespinasse8d7718a2011-03-10 18:50:58 -080079futex_atomic_op_inuser(int encoded_op, u32 __user *uaddr)
Jakub Jelinek4732efb2005-09-06 15:16:25 -070080{
81 int op = (encoded_op >> 28) & 7;
82 int cmp = (encoded_op >> 24) & 15;
83 int oparg = (encoded_op << 8) >> 20;
84 int cmparg = (encoded_op << 20) >> 20;
85 int oldval = 0, ret;
86 if (encoded_op & (FUTEX_OP_OPARG_SHIFT << 28))
87 oparg = 1 << oparg;
88
Michel Lespinasse8d7718a2011-03-10 18:50:58 -080089 if (! access_ok (VERIFY_WRITE, uaddr, sizeof(u32)))
Jakub Jelinek4732efb2005-09-06 15:16:25 -070090 return -EFAULT;
91
Peter Zijlstraa8663742006-12-06 20:32:20 -080092 pagefault_disable();
Jakub Jelinek4732efb2005-09-06 15:16:25 -070093
94 switch (op) {
95 case FUTEX_OP_SET:
Ralf Baechle70342282013-01-22 12:59:30 +010096 __futex_atomic_op("move $1, %z5", ret, oldval, uaddr, oparg);
Ralf Baechleebfaeba2005-09-15 08:52:34 +000097 break;
98
Jakub Jelinek4732efb2005-09-06 15:16:25 -070099 case FUTEX_OP_ADD:
Ralf Baechle70342282013-01-22 12:59:30 +0100100 __futex_atomic_op("addu $1, %1, %z5",
101 ret, oldval, uaddr, oparg);
Ralf Baechleebfaeba2005-09-15 08:52:34 +0000102 break;
Jakub Jelinek4732efb2005-09-06 15:16:25 -0700103 case FUTEX_OP_OR:
Atsushi Nemoto0307e8d2006-06-11 23:25:43 +0900104 __futex_atomic_op("or $1, %1, %z5",
Ralf Baechle70342282013-01-22 12:59:30 +0100105 ret, oldval, uaddr, oparg);
Ralf Baechleebfaeba2005-09-15 08:52:34 +0000106 break;
Jakub Jelinek4732efb2005-09-06 15:16:25 -0700107 case FUTEX_OP_ANDN:
Atsushi Nemoto0307e8d2006-06-11 23:25:43 +0900108 __futex_atomic_op("and $1, %1, %z5",
Ralf Baechle70342282013-01-22 12:59:30 +0100109 ret, oldval, uaddr, ~oparg);
Ralf Baechleebfaeba2005-09-15 08:52:34 +0000110 break;
Jakub Jelinek4732efb2005-09-06 15:16:25 -0700111 case FUTEX_OP_XOR:
Atsushi Nemoto0307e8d2006-06-11 23:25:43 +0900112 __futex_atomic_op("xor $1, %1, %z5",
Ralf Baechle70342282013-01-22 12:59:30 +0100113 ret, oldval, uaddr, oparg);
Ralf Baechleebfaeba2005-09-15 08:52:34 +0000114 break;
Jakub Jelinek4732efb2005-09-06 15:16:25 -0700115 default:
116 ret = -ENOSYS;
117 }
118
Peter Zijlstraa8663742006-12-06 20:32:20 -0800119 pagefault_enable();
Jakub Jelinek4732efb2005-09-06 15:16:25 -0700120
121 if (!ret) {
122 switch (cmp) {
123 case FUTEX_OP_CMP_EQ: ret = (oldval == cmparg); break;
124 case FUTEX_OP_CMP_NE: ret = (oldval != cmparg); break;
125 case FUTEX_OP_CMP_LT: ret = (oldval < cmparg); break;
126 case FUTEX_OP_CMP_GE: ret = (oldval >= cmparg); break;
127 case FUTEX_OP_CMP_LE: ret = (oldval <= cmparg); break;
128 case FUTEX_OP_CMP_GT: ret = (oldval > cmparg); break;
129 default: ret = -ENOSYS;
130 }
131 }
132 return ret;
133}
134
Ingo Molnare9056f12006-03-27 01:16:21 -0800135static inline int
Michel Lespinasse8d7718a2011-03-10 18:50:58 -0800136futex_atomic_cmpxchg_inatomic(u32 *uval, u32 __user *uaddr,
137 u32 oldval, u32 newval)
Ingo Molnare9056f12006-03-27 01:16:21 -0800138{
Michel Lespinasse8d7718a2011-03-10 18:50:58 -0800139 int ret = 0;
140 u32 val;
Ralf Baechle6ee1da92006-05-03 20:42:39 +0100141
Michel Lespinasse8d7718a2011-03-10 18:50:58 -0800142 if (!access_ok(VERIFY_WRITE, uaddr, sizeof(u32)))
Ralf Baechle6ee1da92006-05-03 20:42:39 +0100143 return -EFAULT;
144
145 if (cpu_has_llsc && R10000_LLSC_WAR) {
146 __asm__ __volatile__(
147 "# futex_atomic_cmpxchg_inatomic \n"
148 " .set push \n"
149 " .set noat \n"
150 " .set mips3 \n"
Michel Lespinasse37a9d912011-03-10 18:48:51 -0800151 "1: ll %1, %3 \n"
152 " bne %1, %z4, 3f \n"
Ralf Baechle6ee1da92006-05-03 20:42:39 +0100153 " .set mips0 \n"
Michel Lespinasse37a9d912011-03-10 18:48:51 -0800154 " move $1, %z5 \n"
Ralf Baechle6ee1da92006-05-03 20:42:39 +0100155 " .set mips3 \n"
Michel Lespinasse37a9d912011-03-10 18:48:51 -0800156 "2: sc $1, %2 \n"
Ralf Baechle6ee1da92006-05-03 20:42:39 +0100157 " beqzl $1, 1b \n"
Ralf Baechle17099b12007-07-14 13:24:05 +0100158 __WEAK_LLSC_MB
Ralf Baechle6ee1da92006-05-03 20:42:39 +0100159 "3: \n"
160 " .set pop \n"
161 " .section .fixup,\"ax\" \n"
Michel Lespinasse37a9d912011-03-10 18:48:51 -0800162 "4: li %0, %6 \n"
Ralf Baechle6ee1da92006-05-03 20:42:39 +0100163 " j 3b \n"
164 " .previous \n"
165 " .section __ex_table,\"a\" \n"
166 " "__UA_ADDR "\t1b, 4b \n"
167 " "__UA_ADDR "\t2b, 4b \n"
168 " .previous \n"
Michel Lespinasse37a9d912011-03-10 18:48:51 -0800169 : "+r" (ret), "=&r" (val), "=R" (*uaddr)
Ralf Baechle6ee1da92006-05-03 20:42:39 +0100170 : "R" (*uaddr), "Jr" (oldval), "Jr" (newval), "i" (-EFAULT)
171 : "memory");
172 } else if (cpu_has_llsc) {
173 __asm__ __volatile__(
174 "# futex_atomic_cmpxchg_inatomic \n"
175 " .set push \n"
176 " .set noat \n"
177 " .set mips3 \n"
Markos Chandrasa6813fe2013-12-04 09:58:36 +0000178 "1: "user_ll("%1", "%3")" \n"
Michel Lespinasse37a9d912011-03-10 18:48:51 -0800179 " bne %1, %z4, 3f \n"
Ralf Baechle6ee1da92006-05-03 20:42:39 +0100180 " .set mips0 \n"
Michel Lespinasse37a9d912011-03-10 18:48:51 -0800181 " move $1, %z5 \n"
Ralf Baechle6ee1da92006-05-03 20:42:39 +0100182 " .set mips3 \n"
Markos Chandrasa6813fe2013-12-04 09:58:36 +0000183 "2: "user_sc("$1", "%2")" \n"
Ralf Baechle6ee1da92006-05-03 20:42:39 +0100184 " beqz $1, 1b \n"
Ralf Baechle17099b12007-07-14 13:24:05 +0100185 __WEAK_LLSC_MB
Ralf Baechle6ee1da92006-05-03 20:42:39 +0100186 "3: \n"
187 " .set pop \n"
188 " .section .fixup,\"ax\" \n"
Michel Lespinasse37a9d912011-03-10 18:48:51 -0800189 "4: li %0, %6 \n"
Ralf Baechle6ee1da92006-05-03 20:42:39 +0100190 " j 3b \n"
191 " .previous \n"
192 " .section __ex_table,\"a\" \n"
193 " "__UA_ADDR "\t1b, 4b \n"
194 " "__UA_ADDR "\t2b, 4b \n"
195 " .previous \n"
Michel Lespinasse37a9d912011-03-10 18:48:51 -0800196 : "+r" (ret), "=&r" (val), "=R" (*uaddr)
Ralf Baechle6ee1da92006-05-03 20:42:39 +0100197 : "R" (*uaddr), "Jr" (oldval), "Jr" (newval), "i" (-EFAULT)
198 : "memory");
199 } else
200 return -ENOSYS;
201
Michel Lespinasse37a9d912011-03-10 18:48:51 -0800202 *uval = val;
203 return ret;
Ingo Molnare9056f12006-03-27 01:16:21 -0800204}
205
Jakub Jelinek4732efb2005-09-06 15:16:25 -0700206#endif
Ralf Baechle0f67e902007-11-20 10:44:18 +0000207#endif /* _ASM_FUTEX_H */