blob: 6d6200e37b71e02b0e0d4a67cdd35f160f61de3b [file] [log] [blame]
Alexander Shishkine443b332012-05-11 17:25:46 +03001/*
2 * ci.h - common structures, functions, and macros of the ChipIdea driver
3 *
4 * Copyright (C) 2008 Chipidea - MIPS Technologies, Inc. All rights reserved.
5 *
6 * Author: David Lopo
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#ifndef __DRIVERS_USB_CHIPIDEA_CI_H
14#define __DRIVERS_USB_CHIPIDEA_CI_H
15
16#include <linux/list.h>
Alexander Shishkin5f36e232012-05-11 17:25:47 +030017#include <linux/irqreturn.h>
Alexander Shishkineb70e5a2012-05-11 17:25:54 +030018#include <linux/usb.h>
Alexander Shishkine443b332012-05-11 17:25:46 +030019#include <linux/usb/gadget.h>
Li Jun57677be2014-04-23 15:56:44 +080020#include <linux/usb/otg-fsm.h>
Alexander Shishkine443b332012-05-11 17:25:46 +030021
22/******************************************************************************
23 * DEFINE
24 *****************************************************************************/
Michael Grzeschikb983e512013-03-30 12:54:10 +020025#define TD_PAGE_COUNT 5
Alexander Shishkin8e229782013-06-24 14:46:36 +030026#define CI_HDRC_PAGE_SIZE 4096ul /* page size for TD's */
Alexander Shishkine443b332012-05-11 17:25:46 +030027#define ENDPT_MAX 32
28
29/******************************************************************************
Marc Kleine-Budde21395a12014-01-06 10:10:38 +080030 * REGISTERS
31 *****************************************************************************/
Peter Chen655d32e2015-02-11 12:44:54 +080032/* Identification Registers */
33#define ID_ID 0x0
34#define ID_HWGENERAL 0x4
35#define ID_HWHOST 0x8
36#define ID_HWDEVICE 0xc
37#define ID_HWTXBUF 0x10
38#define ID_HWRXBUF 0x14
39#define ID_SBUSCFG 0x90
40
Marc Kleine-Budde21395a12014-01-06 10:10:38 +080041/* register indices */
42enum ci_hw_regs {
43 CAP_CAPLENGTH,
44 CAP_HCCPARAMS,
45 CAP_DCCPARAMS,
46 CAP_TESTMODE,
47 CAP_LAST = CAP_TESTMODE,
48 OP_USBCMD,
49 OP_USBSTS,
50 OP_USBINTR,
51 OP_DEVICEADDR,
52 OP_ENDPTLISTADDR,
53 OP_PORTSC,
54 OP_DEVLC,
55 OP_OTGSC,
56 OP_USBMODE,
57 OP_ENDPTSETUPSTAT,
58 OP_ENDPTPRIME,
59 OP_ENDPTFLUSH,
60 OP_ENDPTSTAT,
61 OP_ENDPTCOMPLETE,
62 OP_ENDPTCTRL,
63 /* endptctrl1..15 follow */
64 OP_LAST = OP_ENDPTCTRL + ENDPT_MAX / 2,
65};
66
67/******************************************************************************
Alexander Shishkine443b332012-05-11 17:25:46 +030068 * STRUCTURES
69 *****************************************************************************/
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030070/**
Alexander Shishkin8e229782013-06-24 14:46:36 +030071 * struct ci_hw_ep - endpoint representation
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030072 * @ep: endpoint structure for gadget drivers
73 * @dir: endpoint direction (TX/RX)
74 * @num: endpoint number
75 * @type: endpoint type
76 * @name: string description of the endpoint
77 * @qh: queue head for this endpoint
78 * @wedge: is the endpoint wedged
Richard Zhao26c696c2012-07-07 22:56:40 +080079 * @ci: pointer to the controller
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030080 * @lock: pointer to controller's spinlock
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030081 * @td_pool: pointer to controller's TD pool
82 */
Alexander Shishkin8e229782013-06-24 14:46:36 +030083struct ci_hw_ep {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030084 struct usb_ep ep;
85 u8 dir;
86 u8 num;
87 u8 type;
88 char name[16];
Alexander Shishkine443b332012-05-11 17:25:46 +030089 struct {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030090 struct list_head queue;
Alexander Shishkin8e229782013-06-24 14:46:36 +030091 struct ci_hw_qh *ptr;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030092 dma_addr_t dma;
93 } qh;
94 int wedge;
Alexander Shishkine443b332012-05-11 17:25:46 +030095
96 /* global resources */
Alexander Shishkin8e229782013-06-24 14:46:36 +030097 struct ci_hdrc *ci;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030098 spinlock_t *lock;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030099 struct dma_pool *td_pool;
Michael Grzeschik2e270412013-06-13 17:59:54 +0300100 struct td_node *pending_td;
Alexander Shishkine443b332012-05-11 17:25:46 +0300101};
102
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300103enum ci_role {
104 CI_ROLE_HOST = 0,
105 CI_ROLE_GADGET,
106 CI_ROLE_END,
107};
108
Peter Chencb271f32015-02-11 12:44:55 +0800109enum ci_revision {
110 CI_REVISION_1X = 10, /* Revision 1.x */
111 CI_REVISION_20 = 20, /* Revision 2.0 */
112 CI_REVISION_21, /* Revision 2.1 */
113 CI_REVISION_22, /* Revision 2.2 */
114 CI_REVISION_23, /* Revision 2.3 */
115 CI_REVISION_24, /* Revision 2.4 */
116 CI_REVISION_25, /* Revision 2.5 */
117 CI_REVISION_25_PLUS, /* Revision above than 2.5 */
118 CI_REVISION_UNKNOWN = 99, /* Unknown Revision */
119};
120
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300121/**
122 * struct ci_role_driver - host/gadget role driver
Peter Chen19353882014-09-22 08:14:17 +0800123 * @start: start this role
124 * @stop: stop this role
125 * @irq: irq handler for this role
126 * @name: role name string (host/gadget)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300127 */
128struct ci_role_driver {
Alexander Shishkin8e229782013-06-24 14:46:36 +0300129 int (*start)(struct ci_hdrc *);
130 void (*stop)(struct ci_hdrc *);
131 irqreturn_t (*irq)(struct ci_hdrc *);
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300132 const char *name;
133};
134
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300135/**
136 * struct hw_bank - hardware register mapping representation
137 * @lpm: set if the device is LPM capable
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300138 * @phys: physical address of the controller's registers
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300139 * @abs: absolute address of the beginning of register window
140 * @cap: capability registers
141 * @op: operational registers
142 * @size: size of the register window
143 * @regmap: register lookup table
144 */
Alexander Shishkine443b332012-05-11 17:25:46 +0300145struct hw_bank {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300146 unsigned lpm;
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300147 resource_size_t phys;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300148 void __iomem *abs;
149 void __iomem *cap;
150 void __iomem *op;
151 size_t size;
Marc Kleine-Budde21395a12014-01-06 10:10:38 +0800152 void __iomem *regmap[OP_LAST + 1];
Alexander Shishkine443b332012-05-11 17:25:46 +0300153};
154
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300155/**
Alexander Shishkin8e229782013-06-24 14:46:36 +0300156 * struct ci_hdrc - chipidea device representation
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300157 * @dev: pointer to parent device
158 * @lock: access synchronization
159 * @hw_bank: hardware register mapping
160 * @irq: IRQ number
161 * @roles: array of supported roles for this controller
162 * @role: current role
163 * @is_otg: if the device is otg-capable
Li Jun57677be2014-04-23 15:56:44 +0800164 * @fsm: otg finite state machine
Li Jun3a316ec2015-03-20 16:28:06 +0800165 * @otg_fsm_hrtimer: hrtimer for otg fsm timers
166 * @hr_timeouts: time out list for active otg fsm timers
167 * @enabled_otg_timer_bits: bits of enabled otg timers
168 * @next_otg_timer: next nearest enabled timer to be expired
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300169 * @work: work for role changing
170 * @wq: workqueue thread
171 * @qh_pool: allocation pool for queue heads
172 * @td_pool: allocation pool for transfer descriptors
173 * @gadget: device side representation for peripheral controller
174 * @driver: gadget driver
175 * @hw_ep_max: total number of endpoints supported by hardware
Alexander Shishkin8e229782013-06-24 14:46:36 +0300176 * @ci_hw_ep: array of endpoints
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300177 * @ep0_dir: ep0 direction
178 * @ep0out: pointer to ep0 OUT endpoint
179 * @ep0in: pointer to ep0 IN endpoint
180 * @status: ep0 status request
181 * @setaddr: if we should set the address on status completion
182 * @address: usb address received from the host
183 * @remote_wakeup: host-enabled remote wakeup
184 * @suspended: suspended by host
185 * @test_mode: the selected test mode
Richard Zhao77c44002012-06-29 17:48:53 +0800186 * @platdata: platform specific information supplied by parent device
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300187 * @vbus_active: is VBUS active
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100188 * @phy: pointer to PHY, if any
189 * @usb_phy: pointer to USB PHY, if any and if using the USB PHY framework
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300190 * @hcd: pointer to usb_hcd for ehci host driver
Alexander Shishkin2d651282013-03-30 12:53:51 +0200191 * @debugfs: root dentry for this controller in debugfs
Peter Chena107f8c2013-08-14 12:44:11 +0300192 * @id_event: indicates there is an id event, and handled at ci_otg_work
193 * @b_sess_valid_event: indicates there is a vbus event, and handled
194 * at ci_otg_work
Peter Chened8f8312014-01-10 13:51:27 +0800195 * @imx28_write_fix: Freescale imx28 needs swp instruction for writing
Peter Chen1f874ed2015-02-11 12:44:45 +0800196 * @supports_runtime_pm: if runtime pm is supported
197 * @in_lpm: if the core in low power mode
198 * @wakeup_int: if wakeup interrupt occur
Peter Chencb271f32015-02-11 12:44:55 +0800199 * @rev: The revision number for controller
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300200 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300201struct ci_hdrc {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300202 struct device *dev;
203 spinlock_t lock;
204 struct hw_bank hw_bank;
205 int irq;
206 struct ci_role_driver *roles[CI_ROLE_END];
207 enum ci_role role;
208 bool is_otg;
Antoine Tenartef44cb42014-10-30 18:41:16 +0100209 struct usb_otg otg;
Li Jun57677be2014-04-23 15:56:44 +0800210 struct otg_fsm fsm;
Li Jun3a316ec2015-03-20 16:28:06 +0800211 struct hrtimer otg_fsm_hrtimer;
212 ktime_t hr_timeouts[NUM_OTG_FSM_TIMERS];
213 unsigned enabled_otg_timer_bits;
214 enum otg_fsm_timer next_otg_timer;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300215 struct work_struct work;
216 struct workqueue_struct *wq;
Alexander Shishkine443b332012-05-11 17:25:46 +0300217
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300218 struct dma_pool *qh_pool;
219 struct dma_pool *td_pool;
Alexander Shishkine443b332012-05-11 17:25:46 +0300220
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300221 struct usb_gadget gadget;
222 struct usb_gadget_driver *driver;
223 unsigned hw_ep_max;
Alexander Shishkin8e229782013-06-24 14:46:36 +0300224 struct ci_hw_ep ci_hw_ep[ENDPT_MAX];
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300225 u32 ep0_dir;
Alexander Shishkin8e229782013-06-24 14:46:36 +0300226 struct ci_hw_ep *ep0out, *ep0in;
Alexander Shishkine443b332012-05-11 17:25:46 +0300227
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300228 struct usb_request *status;
229 bool setaddr;
230 u8 address;
231 u8 remote_wakeup;
232 u8 suspended;
233 u8 test_mode;
Alexander Shishkine443b332012-05-11 17:25:46 +0300234
Alexander Shishkin8e229782013-06-24 14:46:36 +0300235 struct ci_hdrc_platform_data *platdata;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300236 int vbus_active;
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100237 struct phy *phy;
238 /* old usb_phy interface */
Antoine Tenartef44cb42014-10-30 18:41:16 +0100239 struct usb_phy *usb_phy;
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300240 struct usb_hcd *hcd;
Alexander Shishkin2d651282013-03-30 12:53:51 +0200241 struct dentry *debugfs;
Peter Chena107f8c2013-08-14 12:44:11 +0300242 bool id_event;
243 bool b_sess_valid_event;
Peter Chened8f8312014-01-10 13:51:27 +0800244 bool imx28_write_fix;
Peter Chen1f874ed2015-02-11 12:44:45 +0800245 bool supports_runtime_pm;
246 bool in_lpm;
247 bool wakeup_int;
Peter Chencb271f32015-02-11 12:44:55 +0800248 enum ci_revision rev;
Alexander Shishkine443b332012-05-11 17:25:46 +0300249};
250
Alexander Shishkin8e229782013-06-24 14:46:36 +0300251static inline struct ci_role_driver *ci_role(struct ci_hdrc *ci)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300252{
253 BUG_ON(ci->role >= CI_ROLE_END || !ci->roles[ci->role]);
254 return ci->roles[ci->role];
255}
256
Alexander Shishkin8e229782013-06-24 14:46:36 +0300257static inline int ci_role_start(struct ci_hdrc *ci, enum ci_role role)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300258{
259 int ret;
260
261 if (role >= CI_ROLE_END)
262 return -EINVAL;
263
264 if (!ci->roles[role])
265 return -ENXIO;
266
267 ret = ci->roles[role]->start(ci);
268 if (!ret)
269 ci->role = role;
270 return ret;
271}
272
Alexander Shishkin8e229782013-06-24 14:46:36 +0300273static inline void ci_role_stop(struct ci_hdrc *ci)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300274{
275 enum ci_role role = ci->role;
276
277 if (role == CI_ROLE_END)
278 return;
279
280 ci->role = CI_ROLE_END;
281
282 ci->roles[role]->stop(ci);
283}
284
Alexander Shishkine443b332012-05-11 17:25:46 +0300285/**
Peter Chen655d32e2015-02-11 12:44:54 +0800286 * hw_read_id_reg: reads from a identification register
287 * @ci: the controller
288 * @offset: offset from the beginning of identification registers region
289 * @mask: bitfield mask
290 *
291 * This function returns register contents
292 */
293static inline u32 hw_read_id_reg(struct ci_hdrc *ci, u32 offset, u32 mask)
294{
295 return ioread32(ci->hw_bank.abs + offset) & mask;
296}
297
298/**
299 * hw_write_id_reg: writes to a identification register
300 * @ci: the controller
301 * @offset: offset from the beginning of identification registers region
302 * @mask: bitfield mask
303 * @data: new value
304 */
305static inline void hw_write_id_reg(struct ci_hdrc *ci, u32 offset,
306 u32 mask, u32 data)
307{
308 if (~mask)
309 data = (ioread32(ci->hw_bank.abs + offset) & ~mask)
310 | (data & mask);
311
312 iowrite32(data, ci->hw_bank.abs + offset);
313}
314
315/**
Alexander Shishkine443b332012-05-11 17:25:46 +0300316 * hw_read: reads from a hw register
Peter Chen19353882014-09-22 08:14:17 +0800317 * @ci: the controller
Alexander Shishkine443b332012-05-11 17:25:46 +0300318 * @reg: register index
319 * @mask: bitfield mask
320 *
321 * This function returns register contents
322 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300323static inline u32 hw_read(struct ci_hdrc *ci, enum ci_hw_regs reg, u32 mask)
Alexander Shishkine443b332012-05-11 17:25:46 +0300324{
Richard Zhao26c696c2012-07-07 22:56:40 +0800325 return ioread32(ci->hw_bank.regmap[reg]) & mask;
Alexander Shishkine443b332012-05-11 17:25:46 +0300326}
327
Peter Chened8f8312014-01-10 13:51:27 +0800328#ifdef CONFIG_SOC_IMX28
329static inline void imx28_ci_writel(u32 val, volatile void __iomem *addr)
330{
331 __asm__ ("swp %0, %0, [%1]" : : "r"(val), "r"(addr));
332}
333#else
334static inline void imx28_ci_writel(u32 val, volatile void __iomem *addr)
335{
336}
337#endif
338
339static inline void __hw_write(struct ci_hdrc *ci, u32 val,
340 void __iomem *addr)
341{
342 if (ci->imx28_write_fix)
343 imx28_ci_writel(val, addr);
344 else
345 iowrite32(val, addr);
346}
347
Alexander Shishkine443b332012-05-11 17:25:46 +0300348/**
349 * hw_write: writes to a hw register
Peter Chen19353882014-09-22 08:14:17 +0800350 * @ci: the controller
Alexander Shishkine443b332012-05-11 17:25:46 +0300351 * @reg: register index
352 * @mask: bitfield mask
353 * @data: new value
354 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300355static inline void hw_write(struct ci_hdrc *ci, enum ci_hw_regs reg,
Alexander Shishkine443b332012-05-11 17:25:46 +0300356 u32 mask, u32 data)
357{
358 if (~mask)
Richard Zhao26c696c2012-07-07 22:56:40 +0800359 data = (ioread32(ci->hw_bank.regmap[reg]) & ~mask)
Alexander Shishkine443b332012-05-11 17:25:46 +0300360 | (data & mask);
361
Peter Chened8f8312014-01-10 13:51:27 +0800362 __hw_write(ci, data, ci->hw_bank.regmap[reg]);
Alexander Shishkine443b332012-05-11 17:25:46 +0300363}
364
365/**
366 * hw_test_and_clear: tests & clears a hw register
Peter Chen19353882014-09-22 08:14:17 +0800367 * @ci: the controller
Alexander Shishkine443b332012-05-11 17:25:46 +0300368 * @reg: register index
369 * @mask: bitfield mask
370 *
371 * This function returns register contents
372 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300373static inline u32 hw_test_and_clear(struct ci_hdrc *ci, enum ci_hw_regs reg,
Alexander Shishkine443b332012-05-11 17:25:46 +0300374 u32 mask)
375{
Richard Zhao26c696c2012-07-07 22:56:40 +0800376 u32 val = ioread32(ci->hw_bank.regmap[reg]) & mask;
Alexander Shishkine443b332012-05-11 17:25:46 +0300377
Peter Chened8f8312014-01-10 13:51:27 +0800378 __hw_write(ci, val, ci->hw_bank.regmap[reg]);
Alexander Shishkine443b332012-05-11 17:25:46 +0300379 return val;
380}
381
382/**
383 * hw_test_and_write: tests & writes a hw register
Peter Chen19353882014-09-22 08:14:17 +0800384 * @ci: the controller
Alexander Shishkine443b332012-05-11 17:25:46 +0300385 * @reg: register index
386 * @mask: bitfield mask
387 * @data: new value
388 *
389 * This function returns register contents
390 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300391static inline u32 hw_test_and_write(struct ci_hdrc *ci, enum ci_hw_regs reg,
Alexander Shishkine443b332012-05-11 17:25:46 +0300392 u32 mask, u32 data)
393{
Richard Zhao26c696c2012-07-07 22:56:40 +0800394 u32 val = hw_read(ci, reg, ~0);
Alexander Shishkine443b332012-05-11 17:25:46 +0300395
Richard Zhao26c696c2012-07-07 22:56:40 +0800396 hw_write(ci, reg, mask, data);
Felipe Balbi727b4dd2013-03-30 12:53:55 +0200397 return (val & mask) >> __ffs(mask);
Alexander Shishkine443b332012-05-11 17:25:46 +0300398}
399
Li Jun57677be2014-04-23 15:56:44 +0800400/**
401 * ci_otg_is_fsm_mode: runtime check if otg controller
402 * is in otg fsm mode.
Peter Chen19353882014-09-22 08:14:17 +0800403 *
404 * @ci: chipidea device
Li Jun57677be2014-04-23 15:56:44 +0800405 */
406static inline bool ci_otg_is_fsm_mode(struct ci_hdrc *ci)
407{
408#ifdef CONFIG_USB_OTG_FSM
409 return ci->is_otg && ci->roles[CI_ROLE_HOST] &&
410 ci->roles[CI_ROLE_GADGET];
411#else
412 return false;
413#endif
414}
415
Li Jun36304b02014-04-23 15:56:39 +0800416u32 hw_read_intr_enable(struct ci_hdrc *ci);
417
418u32 hw_read_intr_status(struct ci_hdrc *ci);
419
Peter Chen5b157302014-11-26 13:44:33 +0800420int hw_device_reset(struct ci_hdrc *ci);
Alexander Shishkine443b332012-05-11 17:25:46 +0300421
Alexander Shishkin8e229782013-06-24 14:46:36 +0300422int hw_port_test_set(struct ci_hdrc *ci, u8 mode);
Alexander Shishkine443b332012-05-11 17:25:46 +0300423
Alexander Shishkin8e229782013-06-24 14:46:36 +0300424u8 hw_port_test_get(struct ci_hdrc *ci);
Alexander Shishkine443b332012-05-11 17:25:46 +0300425
Peter Chen22fa8442013-08-14 12:44:12 +0300426int hw_wait_reg(struct ci_hdrc *ci, enum ci_hw_regs reg, u32 mask,
427 u32 value, unsigned int timeout_ms);
428
Alexander Shishkine443b332012-05-11 17:25:46 +0300429#endif /* __DRIVERS_USB_CHIPIDEA_CI_H */